blob: ca93cdf002a70bc4474c369886407837ae41d9a8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
24#include <linux/init.h>
25#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Francois Romieu99f252b02007-04-02 22:59:59 +020028#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <asm/io.h>
30#include <asm/irq.h>
31
Francois Romieu865c6522008-05-11 14:51:00 +020032#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#define MODULENAME "r8169"
34#define PFX MODULENAME ": "
35
36#ifdef RTL8169_DEBUG
37#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020038 if (!(expr)) { \
39 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070040 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020041 }
Joe Perches06fa7352007-10-18 21:15:00 +020042#define dprintk(fmt, args...) \
43 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#else
45#define assert(expr) do {} while (0)
46#define dprintk(fmt, args...) do {} while (0)
47#endif /* RTL8169_DEBUG */
48
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020049#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070050 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020051
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#define TX_BUFFS_AVAIL(tp) \
53 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
54
Linus Torvalds1da177e2005-04-16 15:20:36 -070055/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
56 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050057static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
59/* MAC address length */
60#define MAC_ADDR_LEN 6
61
Francois Romieu9c14cea2008-07-05 00:21:15 +020062#define MAX_READ_REQUEST_SHIFT 12
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
64#define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
65#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
Francois Romieu07d3f512007-02-21 22:40:46 +010066#define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
68#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
69
70#define R8169_REGS_SIZE 256
71#define R8169_NAPI_WEIGHT 64
72#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
73#define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
74#define RX_BUF_SIZE 1536 /* Rx Buffer size */
75#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
76#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
77
78#define RTL8169_TX_TIMEOUT (6*HZ)
79#define RTL8169_PHY_TIMEOUT (10*HZ)
80
françois romieuea8dbdd2009-03-15 01:10:50 +000081#define RTL_EEPROM_SIG cpu_to_le32(0x8129)
82#define RTL_EEPROM_SIG_MASK cpu_to_le32(0xffff)
Francois Romieue1564ec2008-10-16 22:46:13 +020083#define RTL_EEPROM_SIG_ADDR 0x0000
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085/* write/read MMIO register */
86#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
87#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
88#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
89#define RTL_R8(reg) readb (ioaddr + (reg))
90#define RTL_R16(reg) readw (ioaddr + (reg))
Junchang Wang06f555f2010-05-30 02:26:07 +000091#define RTL_R32(reg) readl (ioaddr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93enum mac_version {
Jean Delvaref21b75e2009-05-26 20:54:48 -070094 RTL_GIGA_MAC_NONE = 0x00,
Francois Romieuba6eb6e2007-06-11 23:35:18 +020095 RTL_GIGA_MAC_VER_01 = 0x01, // 8169
96 RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
97 RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
98 RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
99 RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100100 RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200101 RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
102 RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
103 RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
104 RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
Francois Romieu2dd99532007-06-11 23:22:52 +0200105 RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200106 RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
107 RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
108 RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
109 RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
110 RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
111 RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
112 RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
113 RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
Francois Romieu197ff762008-06-28 13:16:02 +0200114 RTL_GIGA_MAC_VER_20 = 0x14, // 8168C
Francois Romieu6fb07052008-06-29 11:54:28 +0200115 RTL_GIGA_MAC_VER_21 = 0x15, // 8168C
Francois Romieuef3386f2008-06-29 12:24:30 +0200116 RTL_GIGA_MAC_VER_22 = 0x16, // 8168C
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200117 RTL_GIGA_MAC_VER_23 = 0x17, // 8168CP
Francois Romieu5b538df2008-07-20 16:22:45 +0200118 RTL_GIGA_MAC_VER_24 = 0x18, // 8168CP
françois romieudaf9df62009-10-07 12:44:20 +0000119 RTL_GIGA_MAC_VER_25 = 0x19, // 8168D
120 RTL_GIGA_MAC_VER_26 = 0x1a, // 8168D
121 RTL_GIGA_MAC_VER_27 = 0x1b // 8168DP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122};
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#define _R(NAME,MAC,MASK) \
125 { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
126
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800127static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 const char *name;
129 u8 mac_version;
130 u32 RxConfigMask; /* Clears the bits supported by this chip */
131} rtl_chip_info[] = {
Francois Romieuba6eb6e2007-06-11 23:35:18 +0200132 _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
133 _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
134 _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
135 _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
136 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100137 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200138 _R("RTL8102e", RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
139 _R("RTL8102e", RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
140 _R("RTL8102e", RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
141 _R("RTL8101e", RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
Francois Romieubcf0bf92006-07-26 23:14:13 +0200142 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
143 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
144 _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
145 _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200146 _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
147 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
148 _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
149 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
150 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
Francois Romieu197ff762008-06-28 13:16:02 +0200151 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880), // PCI-E
Francois Romieu6fb07052008-06-29 11:54:28 +0200152 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_21, 0xff7e1880), // PCI-E
Francois Romieuef3386f2008-06-29 12:24:30 +0200153 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_22, 0xff7e1880), // PCI-E
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200154 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_23, 0xff7e1880), // PCI-E
Francois Romieu5b538df2008-07-20 16:22:45 +0200155 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_24, 0xff7e1880), // PCI-E
françois romieudaf9df62009-10-07 12:44:20 +0000156 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_25, 0xff7e1880), // PCI-E
157 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_26, 0xff7e1880), // PCI-E
158 _R("RTL8168dp/8111dp", RTL_GIGA_MAC_VER_27, 0xff7e1880) // PCI-E
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159};
160#undef _R
161
Francois Romieubcf0bf92006-07-26 23:14:13 +0200162enum cfg_version {
163 RTL_CFG_0 = 0x00,
164 RTL_CFG_1,
165 RTL_CFG_2
166};
167
Francois Romieu07ce4062007-02-23 23:36:39 +0100168static void rtl_hw_start_8169(struct net_device *);
169static void rtl_hw_start_8168(struct net_device *);
170static void rtl_hw_start_8101(struct net_device *);
171
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000172static DEFINE_PCI_DEVICE_TABLE(rtl8169_pci_tbl) = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200173 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200174 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200175 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100176 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200177 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
178 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200179 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200180 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
181 { PCI_VENDOR_ID_LINKSYS, 0x1032,
182 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100183 { 0x0001, 0x8168,
184 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 {0,},
186};
187
188MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
189
Neil Hormanc0cd8842010-03-29 13:16:02 -0700190/*
191 * we set our copybreak very high so that we don't have
192 * to allocate 16k frames all the time (see note in
193 * rtl8169_open()
194 */
195static int rx_copybreak = 16383;
David S. Miller4300e8c2010-03-26 10:23:30 -0700196static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200197static struct {
198 u32 msg_enable;
199} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Francois Romieu07d3f512007-02-21 22:40:46 +0100201enum rtl_registers {
202 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100203 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100204 MAR0 = 8, /* Multicast filter. */
205 CounterAddrLow = 0x10,
206 CounterAddrHigh = 0x14,
207 TxDescStartAddrLow = 0x20,
208 TxDescStartAddrHigh = 0x24,
209 TxHDescStartAddrLow = 0x28,
210 TxHDescStartAddrHigh = 0x2c,
211 FLASH = 0x30,
212 ERSR = 0x36,
213 ChipCmd = 0x37,
214 TxPoll = 0x38,
215 IntrMask = 0x3c,
216 IntrStatus = 0x3e,
217 TxConfig = 0x40,
218 RxConfig = 0x44,
219 RxMissed = 0x4c,
220 Cfg9346 = 0x50,
221 Config0 = 0x51,
222 Config1 = 0x52,
223 Config2 = 0x53,
224 Config3 = 0x54,
225 Config4 = 0x55,
226 Config5 = 0x56,
227 MultiIntr = 0x5c,
228 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100229 PHYstatus = 0x6c,
230 RxMaxSize = 0xda,
231 CPlusCmd = 0xe0,
232 IntrMitigate = 0xe2,
233 RxDescAddrLow = 0xe4,
234 RxDescAddrHigh = 0xe8,
235 EarlyTxThres = 0xec,
236 FuncEvent = 0xf0,
237 FuncEventMask = 0xf4,
238 FuncPresetState = 0xf8,
239 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240};
241
Francois Romieuf162a5d2008-06-01 22:37:49 +0200242enum rtl8110_registers {
243 TBICSR = 0x64,
244 TBI_ANAR = 0x68,
245 TBI_LPAR = 0x6a,
246};
247
248enum rtl8168_8101_registers {
249 CSIDR = 0x64,
250 CSIAR = 0x68,
251#define CSIAR_FLAG 0x80000000
252#define CSIAR_WRITE_CMD 0x80000000
253#define CSIAR_BYTE_ENABLE 0x0f
254#define CSIAR_BYTE_ENABLE_SHIFT 12
255#define CSIAR_ADDR_MASK 0x0fff
256
257 EPHYAR = 0x80,
258#define EPHYAR_FLAG 0x80000000
259#define EPHYAR_WRITE_CMD 0x80000000
260#define EPHYAR_REG_MASK 0x1f
261#define EPHYAR_REG_SHIFT 16
262#define EPHYAR_DATA_MASK 0xffff
263 DBG_REG = 0xd1,
264#define FIX_NAK_1 (1 << 4)
265#define FIX_NAK_2 (1 << 3)
françois romieudaf9df62009-10-07 12:44:20 +0000266 EFUSEAR = 0xdc,
267#define EFUSEAR_FLAG 0x80000000
268#define EFUSEAR_WRITE_CMD 0x80000000
269#define EFUSEAR_READ_CMD 0x00000000
270#define EFUSEAR_REG_MASK 0x03ff
271#define EFUSEAR_REG_SHIFT 8
272#define EFUSEAR_DATA_MASK 0xff
Francois Romieuf162a5d2008-06-01 22:37:49 +0200273};
274
Francois Romieu07d3f512007-02-21 22:40:46 +0100275enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100277 SYSErr = 0x8000,
278 PCSTimeout = 0x4000,
279 SWInt = 0x0100,
280 TxDescUnavail = 0x0080,
281 RxFIFOOver = 0x0040,
282 LinkChg = 0x0020,
283 RxOverflow = 0x0010,
284 TxErr = 0x0008,
285 TxOK = 0x0004,
286 RxErr = 0x0002,
287 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200290 RxFOVF = (1 << 23),
291 RxRWT = (1 << 22),
292 RxRES = (1 << 21),
293 RxRUNT = (1 << 20),
294 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
296 /* ChipCmdBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100297 CmdReset = 0x10,
298 CmdRxEnb = 0x08,
299 CmdTxEnb = 0x04,
300 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Francois Romieu275391a2007-02-23 23:50:28 +0100302 /* TXPoll register p.5 */
303 HPQ = 0x80, /* Poll cmd on the high prio queue */
304 NPQ = 0x40, /* Poll cmd on the low prio queue */
305 FSWInt = 0x01, /* Forced software interrupt */
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100308 Cfg9346_Lock = 0x00,
309 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
311 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100312 AcceptErr = 0x20,
313 AcceptRunt = 0x10,
314 AcceptBroadcast = 0x08,
315 AcceptMulticast = 0x04,
316 AcceptMyPhys = 0x02,
317 AcceptAllPhys = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319 /* RxConfigBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100320 RxCfgFIFOShift = 13,
321 RxCfgDMAShift = 8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
323 /* TxConfigBits */
324 TxInterFrameGapShift = 24,
325 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
326
Francois Romieu5d06a992006-02-23 00:47:58 +0100327 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200328 LEDS1 = (1 << 7),
329 LEDS0 = (1 << 6),
Francois Romieufbac58f2007-10-04 22:51:38 +0200330 MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200331 Speed_down = (1 << 4),
332 MEMMAP = (1 << 3),
333 IOMAP = (1 << 2),
334 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100335 PMEnable = (1 << 0), /* Power Management Enable */
336
Francois Romieu6dccd162007-02-13 23:38:05 +0100337 /* Config2 register p. 25 */
338 PCI_Clock_66MHz = 0x01,
339 PCI_Clock_33MHz = 0x00,
340
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100341 /* Config3 register p.25 */
342 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
343 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200344 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100345
Francois Romieu5d06a992006-02-23 00:47:58 +0100346 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100347 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
348 MWF = (1 << 5), /* Accept Multicast wakeup frame */
349 UWF = (1 << 4), /* Accept Unicast wakeup frame */
350 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100351 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 /* TBICSR p.28 */
354 TBIReset = 0x80000000,
355 TBILoopback = 0x40000000,
356 TBINwEnable = 0x20000000,
357 TBINwRestart = 0x10000000,
358 TBILinkOk = 0x02000000,
359 TBINwComplete = 0x01000000,
360
361 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200362 EnableBist = (1 << 15), // 8168 8101
363 Mac_dbgo_oe = (1 << 14), // 8168 8101
364 Normal_mode = (1 << 13), // unused
365 Force_half_dup = (1 << 12), // 8168 8101
366 Force_rxflow_en = (1 << 11), // 8168 8101
367 Force_txflow_en = (1 << 10), // 8168 8101
368 Cxpl_dbg_sel = (1 << 9), // 8168 8101
369 ASF = (1 << 8), // 8168 8101
370 PktCntrDisable = (1 << 7), // 8168 8101
371 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 RxVlan = (1 << 6),
373 RxChkSum = (1 << 5),
374 PCIDAC = (1 << 4),
375 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100376 INTT_0 = 0x0000, // 8168
377 INTT_1 = 0x0001, // 8168
378 INTT_2 = 0x0002, // 8168
379 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
381 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100382 TBI_Enable = 0x80,
383 TxFlowCtrl = 0x40,
384 RxFlowCtrl = 0x20,
385 _1000bpsF = 0x10,
386 _100bps = 0x08,
387 _10bps = 0x04,
388 LinkStatus = 0x02,
389 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100392 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200393
394 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100395 CounterDump = 0x8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396};
397
Francois Romieu07d3f512007-02-21 22:40:46 +0100398enum desc_status_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
400 RingEnd = (1 << 30), /* End of descriptor ring */
401 FirstFrag = (1 << 29), /* First segment of a packet */
402 LastFrag = (1 << 28), /* Final segment of a packet */
403
404 /* Tx private */
405 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
406 MSSShift = 16, /* MSS value position */
407 MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
408 IPCS = (1 << 18), /* Calculate IP checksum */
409 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
410 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
411 TxVlanTag = (1 << 17), /* Add VLAN tag */
412
413 /* Rx private */
414 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
415 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
416
417#define RxProtoUDP (PID1)
418#define RxProtoTCP (PID0)
419#define RxProtoIP (PID1 | PID0)
420#define RxProtoMask RxProtoIP
421
422 IPFail = (1 << 16), /* IP checksum failed */
423 UDPFail = (1 << 15), /* UDP/IP checksum failed */
424 TCPFail = (1 << 14), /* TCP/IP checksum failed */
425 RxVlanTag = (1 << 16), /* VLAN tag available */
426};
427
428#define RsvdMask 0x3fffc000
429
430struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200431 __le32 opts1;
432 __le32 opts2;
433 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434};
435
436struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200437 __le32 opts1;
438 __le32 opts2;
439 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440};
441
442struct ring_info {
443 struct sk_buff *skb;
444 u32 len;
445 u8 __pad[sizeof(void *) - sizeof(u32)];
446};
447
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200448enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200449 RTL_FEATURE_WOL = (1 << 0),
450 RTL_FEATURE_MSI = (1 << 1),
451 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200452};
453
Ivan Vecera355423d2009-02-06 21:49:57 -0800454struct rtl8169_counters {
455 __le64 tx_packets;
456 __le64 rx_packets;
457 __le64 tx_errors;
458 __le32 rx_errors;
459 __le16 rx_missed;
460 __le16 align_errors;
461 __le32 tx_one_collision;
462 __le32 tx_multi_collision;
463 __le64 rx_unicast;
464 __le64 rx_broadcast;
465 __le32 rx_multicast;
466 __le16 tx_aborted;
467 __le16 tx_underun;
468};
469
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470struct rtl8169_private {
471 void __iomem *mmio_addr; /* memory map physical address */
472 struct pci_dev *pci_dev; /* Index of PCI device */
David Howellsc4028952006-11-22 14:57:56 +0000473 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700474 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 spinlock_t lock; /* spin lock flag */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200476 u32 msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 int chipset;
478 int mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
480 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
481 u32 dirty_rx;
482 u32 dirty_tx;
483 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
484 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
485 dma_addr_t TxPhyAddr;
486 dma_addr_t RxPhyAddr;
487 struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
488 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Francois Romieubcf0bf92006-07-26 23:14:13 +0200489 unsigned align;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 unsigned rx_buf_sz;
491 struct timer_list timer;
492 u16 cp_cmd;
Francois Romieu0e485152007-02-20 00:00:26 +0100493 u16 intr_event;
494 u16 napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 u16 intr_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 int phy_1000_ctrl_reg;
497#ifdef CONFIG_R8169_VLAN
498 struct vlan_group *vlgrp;
499#endif
500 int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
Francois Romieuccdffb92008-07-26 14:26:06 +0200501 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 void (*phy_reset_enable)(void __iomem *);
Francois Romieu07ce4062007-02-23 23:36:39 +0100503 void (*hw_start)(struct net_device *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 unsigned int (*phy_reset_pending)(void __iomem *);
505 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800506 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
Francois Romieu9c14cea2008-07-05 00:21:15 +0200507 int pcie_cap;
David Howellsc4028952006-11-22 14:57:56 +0000508 struct delayed_work task;
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200509 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200510
511 struct mii_if_info mii;
Ivan Vecera355423d2009-02-06 21:49:57 -0800512 struct rtl8169_counters counters;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000513 u32 saved_wolopts;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514};
515
Ralf Baechle979b6c12005-06-13 14:30:40 -0700516MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518module_param(rx_copybreak, int, 0);
Stephen Hemminger1b7efd52005-05-27 21:11:45 +0200519MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700521MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200522module_param_named(debug, debug.msg_enable, int, 0);
523MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524MODULE_LICENSE("GPL");
525MODULE_VERSION(RTL8169_VERSION);
526
527static int rtl8169_open(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000528static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
529 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100530static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531static int rtl8169_init_ring(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100532static void rtl_hw_start(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533static int rtl8169_close(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100534static void rtl_set_rx_mode(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535static void rtl8169_tx_timeout(struct net_device *dev);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200536static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700538 void __iomem *, u32 budget);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200539static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540static void rtl8169_down(struct net_device *dev);
Francois Romieu99f252b02007-04-02 22:59:59 +0200541static void rtl8169_rx_clear(struct rtl8169_private *tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700542static int rtl8169_poll(struct napi_struct *napi, int budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544static const unsigned int rtl8169_rx_config =
Francois Romieu5b0384f2006-08-16 16:00:01 +0200545 (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
Francois Romieu07d3f512007-02-21 22:40:46 +0100547static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548{
549 int i;
550
Francois Romieua6baf3a2007-11-08 23:23:21 +0100551 RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
Francois Romieu23714082006-01-29 00:49:09 +0100553 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100554 /*
555 * Check if the RTL8169 has completed writing to the specified
556 * MII register.
557 */
Francois Romieu5b0384f2006-08-16 16:00:01 +0200558 if (!(RTL_R32(PHYAR) & 0x80000000))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 break;
Francois Romieu23714082006-01-29 00:49:09 +0100560 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 }
562}
563
Francois Romieu07d3f512007-02-21 22:40:46 +0100564static int mdio_read(void __iomem *ioaddr, int reg_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565{
566 int i, value = -1;
567
Francois Romieua6baf3a2007-11-08 23:23:21 +0100568 RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
Francois Romieu23714082006-01-29 00:49:09 +0100570 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100571 /*
572 * Check if the RTL8169 has completed retrieving data from
573 * the specified MII register.
574 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 if (RTL_R32(PHYAR) & 0x80000000) {
Francois Romieua6baf3a2007-11-08 23:23:21 +0100576 value = RTL_R32(PHYAR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 break;
578 }
Francois Romieu23714082006-01-29 00:49:09 +0100579 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 }
581 return value;
582}
583
Francois Romieudacf8152008-08-02 20:44:13 +0200584static void mdio_patch(void __iomem *ioaddr, int reg_addr, int value)
585{
586 mdio_write(ioaddr, reg_addr, mdio_read(ioaddr, reg_addr) | value);
587}
588
françois romieudaf9df62009-10-07 12:44:20 +0000589static void mdio_plus_minus(void __iomem *ioaddr, int reg_addr, int p, int m)
590{
591 int val;
592
593 val = mdio_read(ioaddr, reg_addr);
594 mdio_write(ioaddr, reg_addr, (val | p) & ~m);
595}
596
Francois Romieuccdffb92008-07-26 14:26:06 +0200597static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
598 int val)
599{
600 struct rtl8169_private *tp = netdev_priv(dev);
601 void __iomem *ioaddr = tp->mmio_addr;
602
603 mdio_write(ioaddr, location, val);
604}
605
606static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
607{
608 struct rtl8169_private *tp = netdev_priv(dev);
609 void __iomem *ioaddr = tp->mmio_addr;
610
611 return mdio_read(ioaddr, location);
612}
613
Francois Romieudacf8152008-08-02 20:44:13 +0200614static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
615{
616 unsigned int i;
617
618 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
619 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
620
621 for (i = 0; i < 100; i++) {
622 if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
623 break;
624 udelay(10);
625 }
626}
627
628static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
629{
630 u16 value = 0xffff;
631 unsigned int i;
632
633 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
634
635 for (i = 0; i < 100; i++) {
636 if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
637 value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
638 break;
639 }
640 udelay(10);
641 }
642
643 return value;
644}
645
646static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
647{
648 unsigned int i;
649
650 RTL_W32(CSIDR, value);
651 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
652 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
653
654 for (i = 0; i < 100; i++) {
655 if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
656 break;
657 udelay(10);
658 }
659}
660
661static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
662{
663 u32 value = ~0x00;
664 unsigned int i;
665
666 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
667 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
668
669 for (i = 0; i < 100; i++) {
670 if (RTL_R32(CSIAR) & CSIAR_FLAG) {
671 value = RTL_R32(CSIDR);
672 break;
673 }
674 udelay(10);
675 }
676
677 return value;
678}
679
françois romieudaf9df62009-10-07 12:44:20 +0000680static u8 rtl8168d_efuse_read(void __iomem *ioaddr, int reg_addr)
681{
682 u8 value = 0xff;
683 unsigned int i;
684
685 RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
686
687 for (i = 0; i < 300; i++) {
688 if (RTL_R32(EFUSEAR) & EFUSEAR_FLAG) {
689 value = RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK;
690 break;
691 }
692 udelay(100);
693 }
694
695 return value;
696}
697
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
699{
700 RTL_W16(IntrMask, 0x0000);
701
702 RTL_W16(IntrStatus, 0xffff);
703}
704
705static void rtl8169_asic_down(void __iomem *ioaddr)
706{
707 RTL_W8(ChipCmd, 0x00);
708 rtl8169_irq_mask_and_ack(ioaddr);
709 RTL_R16(CPlusCmd);
710}
711
712static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
713{
714 return RTL_R32(TBICSR) & TBIReset;
715}
716
717static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
718{
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200719 return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720}
721
722static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
723{
724 return RTL_R32(TBICSR) & TBILinkOk;
725}
726
727static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
728{
729 return RTL_R8(PHYstatus) & LinkStatus;
730}
731
732static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
733{
734 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
735}
736
737static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
738{
739 unsigned int val;
740
Francois Romieu9e0db8e2007-03-08 23:59:54 +0100741 val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
742 mdio_write(ioaddr, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743}
744
745static void rtl8169_check_link_status(struct net_device *dev,
Francois Romieu07d3f512007-02-21 22:40:46 +0100746 struct rtl8169_private *tp,
747 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748{
749 unsigned long flags;
750
751 spin_lock_irqsave(&tp->lock, flags);
752 if (tp->link_ok(ioaddr)) {
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000753 /* This is to cancel a scheduled suspend if there's one. */
754 pm_request_resume(&tp->pci_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 netif_carrier_on(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +0000756 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200757 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +0000759 netif_info(tp, ifdown, dev, "link down\n");
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000760 pm_schedule_suspend(&tp->pci_dev->dev, 100);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200761 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 spin_unlock_irqrestore(&tp->lock, flags);
763}
764
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000765#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
766
767static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
768{
769 void __iomem *ioaddr = tp->mmio_addr;
770 u8 options;
771 u32 wolopts = 0;
772
773 options = RTL_R8(Config1);
774 if (!(options & PMEnable))
775 return 0;
776
777 options = RTL_R8(Config3);
778 if (options & LinkUp)
779 wolopts |= WAKE_PHY;
780 if (options & MagicPacket)
781 wolopts |= WAKE_MAGIC;
782
783 options = RTL_R8(Config5);
784 if (options & UWF)
785 wolopts |= WAKE_UCAST;
786 if (options & BWF)
787 wolopts |= WAKE_BCAST;
788 if (options & MWF)
789 wolopts |= WAKE_MCAST;
790
791 return wolopts;
792}
793
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100794static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
795{
796 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100797
798 spin_lock_irq(&tp->lock);
799
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000800 wol->supported = WAKE_ANY;
801 wol->wolopts = __rtl8169_get_wol(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100802
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100803 spin_unlock_irq(&tp->lock);
804}
805
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000806static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100807{
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100808 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +0100809 unsigned int i;
Alexey Dobriyan350f7592009-11-25 15:54:21 -0800810 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100811 u32 opt;
812 u16 reg;
813 u8 mask;
814 } cfg[] = {
815 { WAKE_ANY, Config1, PMEnable },
816 { WAKE_PHY, Config3, LinkUp },
817 { WAKE_MAGIC, Config3, MagicPacket },
818 { WAKE_UCAST, Config5, UWF },
819 { WAKE_BCAST, Config5, BWF },
820 { WAKE_MCAST, Config5, MWF },
821 { WAKE_ANY, Config5, LanWake }
822 };
823
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100824 RTL_W8(Cfg9346, Cfg9346_Unlock);
825
826 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
827 u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000828 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100829 options |= cfg[i].mask;
830 RTL_W8(cfg[i].reg, options);
831 }
832
833 RTL_W8(Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000834}
835
836static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
837{
838 struct rtl8169_private *tp = netdev_priv(dev);
839
840 spin_lock_irq(&tp->lock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100841
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200842 if (wol->wolopts)
843 tp->features |= RTL_FEATURE_WOL;
844 else
845 tp->features &= ~RTL_FEATURE_WOL;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000846 __rtl8169_set_wol(tp, wol->wolopts);
Bruno Prémont8b76ab32008-10-08 17:06:25 -0700847 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100848
849 spin_unlock_irq(&tp->lock);
850
851 return 0;
852}
853
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854static void rtl8169_get_drvinfo(struct net_device *dev,
855 struct ethtool_drvinfo *info)
856{
857 struct rtl8169_private *tp = netdev_priv(dev);
858
859 strcpy(info->driver, MODULENAME);
860 strcpy(info->version, RTL8169_VERSION);
861 strcpy(info->bus_info, pci_name(tp->pci_dev));
862}
863
864static int rtl8169_get_regs_len(struct net_device *dev)
865{
866 return R8169_REGS_SIZE;
867}
868
869static int rtl8169_set_speed_tbi(struct net_device *dev,
870 u8 autoneg, u16 speed, u8 duplex)
871{
872 struct rtl8169_private *tp = netdev_priv(dev);
873 void __iomem *ioaddr = tp->mmio_addr;
874 int ret = 0;
875 u32 reg;
876
877 reg = RTL_R32(TBICSR);
878 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
879 (duplex == DUPLEX_FULL)) {
880 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
881 } else if (autoneg == AUTONEG_ENABLE)
882 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
883 else {
Joe Perchesbf82c182010-02-09 11:49:50 +0000884 netif_warn(tp, link, dev,
885 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 ret = -EOPNOTSUPP;
887 }
888
889 return ret;
890}
891
892static int rtl8169_set_speed_xmii(struct net_device *dev,
893 u8 autoneg, u16 speed, u8 duplex)
894{
895 struct rtl8169_private *tp = netdev_priv(dev);
896 void __iomem *ioaddr = tp->mmio_addr;
françois romieu3577aa12009-05-19 10:46:48 +0000897 int giga_ctrl, bmcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
899 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +0000900 int auto_nego;
901
902 auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200903 auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
904 ADVERTISE_100HALF | ADVERTISE_100FULL);
françois romieu3577aa12009-05-19 10:46:48 +0000905 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
906
907 giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
908 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
909
910 /* The 8100e/8101e/8102e do Fast Ethernet only. */
911 if ((tp->mac_version != RTL_GIGA_MAC_VER_07) &&
912 (tp->mac_version != RTL_GIGA_MAC_VER_08) &&
913 (tp->mac_version != RTL_GIGA_MAC_VER_09) &&
914 (tp->mac_version != RTL_GIGA_MAC_VER_10) &&
915 (tp->mac_version != RTL_GIGA_MAC_VER_13) &&
916 (tp->mac_version != RTL_GIGA_MAC_VER_14) &&
917 (tp->mac_version != RTL_GIGA_MAC_VER_15) &&
918 (tp->mac_version != RTL_GIGA_MAC_VER_16)) {
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200919 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
Joe Perchesbf82c182010-02-09 11:49:50 +0000920 } else {
921 netif_info(tp, link, dev,
922 "PHY does not support 1000Mbps\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +0200923 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
françois romieu3577aa12009-05-19 10:46:48 +0000925 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +0200926
françois romieu3577aa12009-05-19 10:46:48 +0000927 if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
928 (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
929 (tp->mac_version >= RTL_GIGA_MAC_VER_17)) {
930 /*
931 * Wake up the PHY.
932 * Vendor specific (0x1f) and reserved (0x0e) MII
933 * registers.
934 */
935 mdio_write(ioaddr, 0x1f, 0x0000);
936 mdio_write(ioaddr, 0x0e, 0x0000);
937 }
938
939 mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
940 mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
941 } else {
942 giga_ctrl = 0;
943
944 if (speed == SPEED_10)
945 bmcr = 0;
946 else if (speed == SPEED_100)
947 bmcr = BMCR_SPEED100;
948 else
949 return -EINVAL;
950
951 if (duplex == DUPLEX_FULL)
952 bmcr |= BMCR_FULLDPLX;
953
Roger So2584fbc2007-07-31 23:52:42 +0200954 mdio_write(ioaddr, 0x1f, 0x0000);
Roger So2584fbc2007-07-31 23:52:42 +0200955 }
956
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 tp->phy_1000_ctrl_reg = giga_ctrl;
958
françois romieu3577aa12009-05-19 10:46:48 +0000959 mdio_write(ioaddr, MII_BMCR, bmcr);
960
961 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
962 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
963 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
964 mdio_write(ioaddr, 0x17, 0x2138);
965 mdio_write(ioaddr, 0x0e, 0x0260);
966 } else {
967 mdio_write(ioaddr, 0x17, 0x2108);
968 mdio_write(ioaddr, 0x0e, 0x0000);
969 }
970 }
971
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 return 0;
973}
974
975static int rtl8169_set_speed(struct net_device *dev,
976 u8 autoneg, u16 speed, u8 duplex)
977{
978 struct rtl8169_private *tp = netdev_priv(dev);
979 int ret;
980
981 ret = tp->set_speed(dev, autoneg, speed, duplex);
982
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200983 if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
985
986 return ret;
987}
988
989static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
990{
991 struct rtl8169_private *tp = netdev_priv(dev);
992 unsigned long flags;
993 int ret;
994
995 spin_lock_irqsave(&tp->lock, flags);
996 ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
997 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieu5b0384f2006-08-16 16:00:01 +0200998
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 return ret;
1000}
1001
1002static u32 rtl8169_get_rx_csum(struct net_device *dev)
1003{
1004 struct rtl8169_private *tp = netdev_priv(dev);
1005
1006 return tp->cp_cmd & RxChkSum;
1007}
1008
1009static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
1010{
1011 struct rtl8169_private *tp = netdev_priv(dev);
1012 void __iomem *ioaddr = tp->mmio_addr;
1013 unsigned long flags;
1014
1015 spin_lock_irqsave(&tp->lock, flags);
1016
1017 if (data)
1018 tp->cp_cmd |= RxChkSum;
1019 else
1020 tp->cp_cmd &= ~RxChkSum;
1021
1022 RTL_W16(CPlusCmd, tp->cp_cmd);
1023 RTL_R16(CPlusCmd);
1024
1025 spin_unlock_irqrestore(&tp->lock, flags);
1026
1027 return 0;
1028}
1029
1030#ifdef CONFIG_R8169_VLAN
1031
1032static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1033 struct sk_buff *skb)
1034{
1035 return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
1036 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
1037}
1038
1039static void rtl8169_vlan_rx_register(struct net_device *dev,
1040 struct vlan_group *grp)
1041{
1042 struct rtl8169_private *tp = netdev_priv(dev);
1043 void __iomem *ioaddr = tp->mmio_addr;
1044 unsigned long flags;
1045
1046 spin_lock_irqsave(&tp->lock, flags);
1047 tp->vlgrp = grp;
Simon Wunderlich05af2142009-10-24 06:47:33 -07001048 /*
1049 * Do not disable RxVlan on 8110SCd.
1050 */
1051 if (tp->vlgrp || (tp->mac_version == RTL_GIGA_MAC_VER_05))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 tp->cp_cmd |= RxVlan;
1053 else
1054 tp->cp_cmd &= ~RxVlan;
1055 RTL_W16(CPlusCmd, tp->cp_cmd);
1056 RTL_R16(CPlusCmd);
1057 spin_unlock_irqrestore(&tp->lock, flags);
1058}
1059
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
Eric Dumazet630b9432010-03-31 02:08:31 +00001061 struct sk_buff *skb, int polling)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062{
1063 u32 opts2 = le32_to_cpu(desc->opts2);
Francois Romieu865c6522008-05-11 14:51:00 +02001064 struct vlan_group *vlgrp = tp->vlgrp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 int ret;
1066
Francois Romieu865c6522008-05-11 14:51:00 +02001067 if (vlgrp && (opts2 & RxVlanTag)) {
Eric Dumazet630b9432010-03-31 02:08:31 +00001068 __vlan_hwaccel_rx(skb, vlgrp, swab16(opts2 & 0xffff), polling);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 ret = 0;
1070 } else
1071 ret = -1;
1072 desc->opts2 = 0;
1073 return ret;
1074}
1075
1076#else /* !CONFIG_R8169_VLAN */
1077
1078static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1079 struct sk_buff *skb)
1080{
1081 return 0;
1082}
1083
1084static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
Eric Dumazet630b9432010-03-31 02:08:31 +00001085 struct sk_buff *skb, int polling)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086{
1087 return -1;
1088}
1089
1090#endif
1091
Francois Romieuccdffb92008-07-26 14:26:06 +02001092static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093{
1094 struct rtl8169_private *tp = netdev_priv(dev);
1095 void __iomem *ioaddr = tp->mmio_addr;
1096 u32 status;
1097
1098 cmd->supported =
1099 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1100 cmd->port = PORT_FIBRE;
1101 cmd->transceiver = XCVR_INTERNAL;
1102
1103 status = RTL_R32(TBICSR);
1104 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1105 cmd->autoneg = !!(status & TBINwEnable);
1106
1107 cmd->speed = SPEED_1000;
1108 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001109
1110 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111}
1112
Francois Romieuccdffb92008-07-26 14:26:06 +02001113static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114{
1115 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
Francois Romieuccdffb92008-07-26 14:26:06 +02001117 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118}
1119
1120static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1121{
1122 struct rtl8169_private *tp = netdev_priv(dev);
1123 unsigned long flags;
Francois Romieuccdffb92008-07-26 14:26:06 +02001124 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
1126 spin_lock_irqsave(&tp->lock, flags);
1127
Francois Romieuccdffb92008-07-26 14:26:06 +02001128 rc = tp->get_settings(dev, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
1130 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieuccdffb92008-07-26 14:26:06 +02001131 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132}
1133
1134static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1135 void *p)
1136{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001137 struct rtl8169_private *tp = netdev_priv(dev);
1138 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
Francois Romieu5b0384f2006-08-16 16:00:01 +02001140 if (regs->len > R8169_REGS_SIZE)
1141 regs->len = R8169_REGS_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142
Francois Romieu5b0384f2006-08-16 16:00:01 +02001143 spin_lock_irqsave(&tp->lock, flags);
1144 memcpy_fromio(p, tp->mmio_addr, regs->len);
1145 spin_unlock_irqrestore(&tp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146}
1147
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001148static u32 rtl8169_get_msglevel(struct net_device *dev)
1149{
1150 struct rtl8169_private *tp = netdev_priv(dev);
1151
1152 return tp->msg_enable;
1153}
1154
1155static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1156{
1157 struct rtl8169_private *tp = netdev_priv(dev);
1158
1159 tp->msg_enable = value;
1160}
1161
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001162static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1163 "tx_packets",
1164 "rx_packets",
1165 "tx_errors",
1166 "rx_errors",
1167 "rx_missed",
1168 "align_errors",
1169 "tx_single_collisions",
1170 "tx_multi_collisions",
1171 "unicast",
1172 "broadcast",
1173 "multicast",
1174 "tx_aborted",
1175 "tx_underrun",
1176};
1177
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001178static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001179{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001180 switch (sset) {
1181 case ETH_SS_STATS:
1182 return ARRAY_SIZE(rtl8169_gstrings);
1183 default:
1184 return -EOPNOTSUPP;
1185 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001186}
1187
Ivan Vecera355423d2009-02-06 21:49:57 -08001188static void rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001189{
1190 struct rtl8169_private *tp = netdev_priv(dev);
1191 void __iomem *ioaddr = tp->mmio_addr;
1192 struct rtl8169_counters *counters;
1193 dma_addr_t paddr;
1194 u32 cmd;
Ivan Vecera355423d2009-02-06 21:49:57 -08001195 int wait = 1000;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001196
Ivan Vecera355423d2009-02-06 21:49:57 -08001197 /*
1198 * Some chips are unable to dump tally counters when the receiver
1199 * is disabled.
1200 */
1201 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
1202 return;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001203
1204 counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
1205 if (!counters)
1206 return;
1207
1208 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001209 cmd = (u64)paddr & DMA_BIT_MASK(32);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001210 RTL_W32(CounterAddrLow, cmd);
1211 RTL_W32(CounterAddrLow, cmd | CounterDump);
1212
Ivan Vecera355423d2009-02-06 21:49:57 -08001213 while (wait--) {
1214 if ((RTL_R32(CounterAddrLow) & CounterDump) == 0) {
1215 /* copy updated counters */
1216 memcpy(&tp->counters, counters, sizeof(*counters));
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001217 break;
Ivan Vecera355423d2009-02-06 21:49:57 -08001218 }
1219 udelay(10);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001220 }
1221
1222 RTL_W32(CounterAddrLow, 0);
1223 RTL_W32(CounterAddrHigh, 0);
1224
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001225 pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
1226}
1227
Ivan Vecera355423d2009-02-06 21:49:57 -08001228static void rtl8169_get_ethtool_stats(struct net_device *dev,
1229 struct ethtool_stats *stats, u64 *data)
1230{
1231 struct rtl8169_private *tp = netdev_priv(dev);
1232
1233 ASSERT_RTNL();
1234
1235 rtl8169_update_counters(dev);
1236
1237 data[0] = le64_to_cpu(tp->counters.tx_packets);
1238 data[1] = le64_to_cpu(tp->counters.rx_packets);
1239 data[2] = le64_to_cpu(tp->counters.tx_errors);
1240 data[3] = le32_to_cpu(tp->counters.rx_errors);
1241 data[4] = le16_to_cpu(tp->counters.rx_missed);
1242 data[5] = le16_to_cpu(tp->counters.align_errors);
1243 data[6] = le32_to_cpu(tp->counters.tx_one_collision);
1244 data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
1245 data[8] = le64_to_cpu(tp->counters.rx_unicast);
1246 data[9] = le64_to_cpu(tp->counters.rx_broadcast);
1247 data[10] = le32_to_cpu(tp->counters.rx_multicast);
1248 data[11] = le16_to_cpu(tp->counters.tx_aborted);
1249 data[12] = le16_to_cpu(tp->counters.tx_underun);
1250}
1251
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001252static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1253{
1254 switch(stringset) {
1255 case ETH_SS_STATS:
1256 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1257 break;
1258 }
1259}
1260
Jeff Garzik7282d492006-09-13 14:30:00 -04001261static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 .get_drvinfo = rtl8169_get_drvinfo,
1263 .get_regs_len = rtl8169_get_regs_len,
1264 .get_link = ethtool_op_get_link,
1265 .get_settings = rtl8169_get_settings,
1266 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001267 .get_msglevel = rtl8169_get_msglevel,
1268 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 .get_rx_csum = rtl8169_get_rx_csum,
1270 .set_rx_csum = rtl8169_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 .set_tx_csum = ethtool_op_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 .set_tso = ethtool_op_set_tso,
1274 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001275 .get_wol = rtl8169_get_wol,
1276 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001277 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001278 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001279 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280};
1281
Francois Romieu07d3f512007-02-21 22:40:46 +01001282static void rtl8169_get_mac_version(struct rtl8169_private *tp,
1283 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284{
Francois Romieu0e485152007-02-20 00:00:26 +01001285 /*
1286 * The driver currently handles the 8168Bf and the 8168Be identically
1287 * but they can be identified more specifically through the test below
1288 * if needed:
1289 *
1290 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01001291 *
1292 * Same thing for the 8101Eb and the 8101Ec:
1293 *
1294 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01001295 */
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001296 static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001298 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 int mac_version;
1300 } mac_info[] = {
Francois Romieu5b538df2008-07-20 16:22:45 +02001301 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00001302 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
1303 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
1304 { 0x7c800000, 0x28800000, RTL_GIGA_MAC_VER_27 },
1305 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02001306
Francois Romieuef808d52008-06-29 13:10:54 +02001307 /* 8168C family. */
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001308 { 0x7cf00000, 0x3ca00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02001309 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02001310 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001311 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001312 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
1313 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02001314 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02001315 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02001316 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001317
1318 /* 8168B family. */
1319 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
1320 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
1321 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
1322 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
1323
1324 /* 8101 family. */
Francois Romieu2857ffb2008-08-02 21:08:49 +02001325 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
1326 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
1327 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
1328 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
1329 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
1330 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001331 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001332 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001333 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001334 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
1335 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001336 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
1337 /* FIXME: where did these entries come from ? -- FR */
1338 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
1339 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
1340
1341 /* 8110 family. */
1342 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
1343 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
1344 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
1345 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
1346 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
1347 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
1348
Jean Delvaref21b75e2009-05-26 20:54:48 -07001349 /* Catch-all */
1350 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 }, *p = mac_info;
1352 u32 reg;
1353
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001354 reg = RTL_R32(TxConfig);
1355 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 p++;
1357 tp->mac_version = p->mac_version;
1358}
1359
1360static void rtl8169_print_mac_version(struct rtl8169_private *tp)
1361{
Francois Romieubcf0bf92006-07-26 23:14:13 +02001362 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363}
1364
Francois Romieu867763c2007-08-17 18:21:58 +02001365struct phy_reg {
1366 u16 reg;
1367 u16 val;
1368};
1369
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001370static void rtl_phy_write(void __iomem *ioaddr, const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02001371{
1372 while (len-- > 0) {
1373 mdio_write(ioaddr, regs->reg, regs->val);
1374 regs++;
1375 }
1376}
1377
Francois Romieu5615d9f2007-08-17 17:50:46 +02001378static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001380 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00001381 { 0x1f, 0x0001 },
1382 { 0x06, 0x006e },
1383 { 0x08, 0x0708 },
1384 { 0x15, 0x4000 },
1385 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
françois romieu0b9b5712009-08-10 19:44:56 +00001387 { 0x1f, 0x0001 },
1388 { 0x03, 0x00a1 },
1389 { 0x02, 0x0008 },
1390 { 0x01, 0x0120 },
1391 { 0x00, 0x1000 },
1392 { 0x04, 0x0800 },
1393 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394
françois romieu0b9b5712009-08-10 19:44:56 +00001395 { 0x03, 0xff41 },
1396 { 0x02, 0xdf60 },
1397 { 0x01, 0x0140 },
1398 { 0x00, 0x0077 },
1399 { 0x04, 0x7800 },
1400 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401
françois romieu0b9b5712009-08-10 19:44:56 +00001402 { 0x03, 0x802f },
1403 { 0x02, 0x4f02 },
1404 { 0x01, 0x0409 },
1405 { 0x00, 0xf0f9 },
1406 { 0x04, 0x9800 },
1407 { 0x04, 0x9000 },
1408
1409 { 0x03, 0xdf01 },
1410 { 0x02, 0xdf20 },
1411 { 0x01, 0xff95 },
1412 { 0x00, 0xba00 },
1413 { 0x04, 0xa800 },
1414 { 0x04, 0xa000 },
1415
1416 { 0x03, 0xff41 },
1417 { 0x02, 0xdf20 },
1418 { 0x01, 0x0140 },
1419 { 0x00, 0x00bb },
1420 { 0x04, 0xb800 },
1421 { 0x04, 0xb000 },
1422
1423 { 0x03, 0xdf41 },
1424 { 0x02, 0xdc60 },
1425 { 0x01, 0x6340 },
1426 { 0x00, 0x007d },
1427 { 0x04, 0xd800 },
1428 { 0x04, 0xd000 },
1429
1430 { 0x03, 0xdf01 },
1431 { 0x02, 0xdf20 },
1432 { 0x01, 0x100a },
1433 { 0x00, 0xa0ff },
1434 { 0x04, 0xf800 },
1435 { 0x04, 0xf000 },
1436
1437 { 0x1f, 0x0000 },
1438 { 0x0b, 0x0000 },
1439 { 0x00, 0x9200 }
1440 };
1441
1442 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443}
1444
Francois Romieu5615d9f2007-08-17 17:50:46 +02001445static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
1446{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001447 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02001448 { 0x1f, 0x0002 },
1449 { 0x01, 0x90d0 },
1450 { 0x1f, 0x0000 }
1451 };
1452
1453 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02001454}
1455
françois romieu2e9558562009-08-10 19:44:19 +00001456static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp,
1457 void __iomem *ioaddr)
1458{
1459 struct pci_dev *pdev = tp->pci_dev;
1460 u16 vendor_id, device_id;
1461
1462 pci_read_config_word(pdev, PCI_SUBSYSTEM_VENDOR_ID, &vendor_id);
1463 pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &device_id);
1464
1465 if ((vendor_id != PCI_VENDOR_ID_GIGABYTE) || (device_id != 0xe000))
1466 return;
1467
1468 mdio_write(ioaddr, 0x1f, 0x0001);
1469 mdio_write(ioaddr, 0x10, 0xf01b);
1470 mdio_write(ioaddr, 0x1f, 0x0000);
1471}
1472
1473static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp,
1474 void __iomem *ioaddr)
1475{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001476 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00001477 { 0x1f, 0x0001 },
1478 { 0x04, 0x0000 },
1479 { 0x03, 0x00a1 },
1480 { 0x02, 0x0008 },
1481 { 0x01, 0x0120 },
1482 { 0x00, 0x1000 },
1483 { 0x04, 0x0800 },
1484 { 0x04, 0x9000 },
1485 { 0x03, 0x802f },
1486 { 0x02, 0x4f02 },
1487 { 0x01, 0x0409 },
1488 { 0x00, 0xf099 },
1489 { 0x04, 0x9800 },
1490 { 0x04, 0xa000 },
1491 { 0x03, 0xdf01 },
1492 { 0x02, 0xdf20 },
1493 { 0x01, 0xff95 },
1494 { 0x00, 0xba00 },
1495 { 0x04, 0xa800 },
1496 { 0x04, 0xf000 },
1497 { 0x03, 0xdf01 },
1498 { 0x02, 0xdf20 },
1499 { 0x01, 0x101a },
1500 { 0x00, 0xa0ff },
1501 { 0x04, 0xf800 },
1502 { 0x04, 0x0000 },
1503 { 0x1f, 0x0000 },
1504
1505 { 0x1f, 0x0001 },
1506 { 0x10, 0xf41b },
1507 { 0x14, 0xfb54 },
1508 { 0x18, 0xf5c7 },
1509 { 0x1f, 0x0000 },
1510
1511 { 0x1f, 0x0001 },
1512 { 0x17, 0x0cc0 },
1513 { 0x1f, 0x0000 }
1514 };
1515
1516 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1517
1518 rtl8169scd_hw_phy_config_quirk(tp, ioaddr);
1519}
1520
françois romieu8c7006a2009-08-10 19:43:29 +00001521static void rtl8169sce_hw_phy_config(void __iomem *ioaddr)
1522{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001523 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00001524 { 0x1f, 0x0001 },
1525 { 0x04, 0x0000 },
1526 { 0x03, 0x00a1 },
1527 { 0x02, 0x0008 },
1528 { 0x01, 0x0120 },
1529 { 0x00, 0x1000 },
1530 { 0x04, 0x0800 },
1531 { 0x04, 0x9000 },
1532 { 0x03, 0x802f },
1533 { 0x02, 0x4f02 },
1534 { 0x01, 0x0409 },
1535 { 0x00, 0xf099 },
1536 { 0x04, 0x9800 },
1537 { 0x04, 0xa000 },
1538 { 0x03, 0xdf01 },
1539 { 0x02, 0xdf20 },
1540 { 0x01, 0xff95 },
1541 { 0x00, 0xba00 },
1542 { 0x04, 0xa800 },
1543 { 0x04, 0xf000 },
1544 { 0x03, 0xdf01 },
1545 { 0x02, 0xdf20 },
1546 { 0x01, 0x101a },
1547 { 0x00, 0xa0ff },
1548 { 0x04, 0xf800 },
1549 { 0x04, 0x0000 },
1550 { 0x1f, 0x0000 },
1551
1552 { 0x1f, 0x0001 },
1553 { 0x0b, 0x8480 },
1554 { 0x1f, 0x0000 },
1555
1556 { 0x1f, 0x0001 },
1557 { 0x18, 0x67c7 },
1558 { 0x04, 0x2000 },
1559 { 0x03, 0x002f },
1560 { 0x02, 0x4360 },
1561 { 0x01, 0x0109 },
1562 { 0x00, 0x3022 },
1563 { 0x04, 0x2800 },
1564 { 0x1f, 0x0000 },
1565
1566 { 0x1f, 0x0001 },
1567 { 0x17, 0x0cc0 },
1568 { 0x1f, 0x0000 }
1569 };
1570
1571 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1572}
1573
Francois Romieu236b8082008-05-30 16:11:48 +02001574static void rtl8168bb_hw_phy_config(void __iomem *ioaddr)
1575{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001576 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02001577 { 0x10, 0xf41b },
1578 { 0x1f, 0x0000 }
1579 };
1580
1581 mdio_write(ioaddr, 0x1f, 0x0001);
1582 mdio_patch(ioaddr, 0x16, 1 << 0);
1583
1584 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1585}
1586
1587static void rtl8168bef_hw_phy_config(void __iomem *ioaddr)
1588{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001589 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02001590 { 0x1f, 0x0001 },
1591 { 0x10, 0xf41b },
1592 { 0x1f, 0x0000 }
1593 };
1594
1595 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1596}
1597
Francois Romieuef3386f2008-06-29 12:24:30 +02001598static void rtl8168cp_1_hw_phy_config(void __iomem *ioaddr)
Francois Romieu867763c2007-08-17 18:21:58 +02001599{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001600 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02001601 { 0x1f, 0x0000 },
1602 { 0x1d, 0x0f00 },
1603 { 0x1f, 0x0002 },
1604 { 0x0c, 0x1ec8 },
1605 { 0x1f, 0x0000 }
1606 };
1607
1608 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1609}
1610
Francois Romieuef3386f2008-06-29 12:24:30 +02001611static void rtl8168cp_2_hw_phy_config(void __iomem *ioaddr)
1612{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001613 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02001614 { 0x1f, 0x0001 },
1615 { 0x1d, 0x3d98 },
1616 { 0x1f, 0x0000 }
1617 };
1618
1619 mdio_write(ioaddr, 0x1f, 0x0000);
1620 mdio_patch(ioaddr, 0x14, 1 << 5);
1621 mdio_patch(ioaddr, 0x0d, 1 << 5);
1622
1623 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1624}
1625
Francois Romieu219a1e92008-06-28 11:58:39 +02001626static void rtl8168c_1_hw_phy_config(void __iomem *ioaddr)
Francois Romieu867763c2007-08-17 18:21:58 +02001627{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001628 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02001629 { 0x1f, 0x0001 },
1630 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02001631 { 0x1f, 0x0002 },
1632 { 0x00, 0x88d4 },
1633 { 0x01, 0x82b1 },
1634 { 0x03, 0x7002 },
1635 { 0x08, 0x9e30 },
1636 { 0x09, 0x01f0 },
1637 { 0x0a, 0x5500 },
1638 { 0x0c, 0x00c8 },
1639 { 0x1f, 0x0003 },
1640 { 0x12, 0xc096 },
1641 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02001642 { 0x1f, 0x0000 },
1643 { 0x1f, 0x0000 },
1644 { 0x09, 0x2000 },
1645 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02001646 };
1647
1648 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02001649
1650 mdio_patch(ioaddr, 0x14, 1 << 5);
1651 mdio_patch(ioaddr, 0x0d, 1 << 5);
1652 mdio_write(ioaddr, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02001653}
1654
Francois Romieu219a1e92008-06-28 11:58:39 +02001655static void rtl8168c_2_hw_phy_config(void __iomem *ioaddr)
Francois Romieu7da97ec2007-10-18 15:20:43 +02001656{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001657 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02001658 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001659 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02001660 { 0x03, 0x802f },
1661 { 0x02, 0x4f02 },
1662 { 0x01, 0x0409 },
1663 { 0x00, 0xf099 },
1664 { 0x04, 0x9800 },
1665 { 0x04, 0x9000 },
1666 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001667 { 0x1f, 0x0002 },
1668 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02001669 { 0x06, 0x0761 },
1670 { 0x1f, 0x0003 },
1671 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001672 { 0x1f, 0x0000 }
1673 };
1674
1675 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02001676
1677 mdio_patch(ioaddr, 0x16, 1 << 0);
1678 mdio_patch(ioaddr, 0x14, 1 << 5);
1679 mdio_patch(ioaddr, 0x0d, 1 << 5);
1680 mdio_write(ioaddr, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02001681}
1682
Francois Romieu197ff762008-06-28 13:16:02 +02001683static void rtl8168c_3_hw_phy_config(void __iomem *ioaddr)
1684{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001685 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02001686 { 0x1f, 0x0001 },
1687 { 0x12, 0x2300 },
1688 { 0x1d, 0x3d98 },
1689 { 0x1f, 0x0002 },
1690 { 0x0c, 0x7eb8 },
1691 { 0x06, 0x5461 },
1692 { 0x1f, 0x0003 },
1693 { 0x16, 0x0f0a },
1694 { 0x1f, 0x0000 }
1695 };
1696
1697 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1698
1699 mdio_patch(ioaddr, 0x16, 1 << 0);
1700 mdio_patch(ioaddr, 0x14, 1 << 5);
1701 mdio_patch(ioaddr, 0x0d, 1 << 5);
1702 mdio_write(ioaddr, 0x1f, 0x0000);
1703}
1704
Francois Romieu6fb07052008-06-29 11:54:28 +02001705static void rtl8168c_4_hw_phy_config(void __iomem *ioaddr)
1706{
1707 rtl8168c_3_hw_phy_config(ioaddr);
1708}
1709
françois romieudaf9df62009-10-07 12:44:20 +00001710static void rtl8168d_1_hw_phy_config(void __iomem *ioaddr)
Francois Romieu5b538df2008-07-20 16:22:45 +02001711{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001712 static const struct phy_reg phy_reg_init_0[] = {
Francois Romieu5b538df2008-07-20 16:22:45 +02001713 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00001714 { 0x06, 0x4064 },
1715 { 0x07, 0x2863 },
1716 { 0x08, 0x059c },
1717 { 0x09, 0x26b4 },
1718 { 0x0a, 0x6a19 },
1719 { 0x0b, 0xdcc8 },
1720 { 0x10, 0xf06d },
1721 { 0x14, 0x7f68 },
1722 { 0x18, 0x7fd9 },
1723 { 0x1c, 0xf0ff },
1724 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02001725 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00001726 { 0x12, 0xf49f },
1727 { 0x13, 0x070b },
1728 { 0x1a, 0x05ad },
1729 { 0x14, 0x94c0 }
1730 };
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001731 static const struct phy_reg phy_reg_init_1[] = {
Francois Romieu5b538df2008-07-20 16:22:45 +02001732 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00001733 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02001734 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00001735 { 0x05, 0x8332 },
1736 { 0x06, 0x5561 }
1737 };
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001738 static const struct phy_reg phy_reg_init_2[] = {
françois romieudaf9df62009-10-07 12:44:20 +00001739 { 0x1f, 0x0005 },
1740 { 0x05, 0xffc2 },
1741 { 0x1f, 0x0005 },
1742 { 0x05, 0x8000 },
1743 { 0x06, 0xf8f9 },
1744 { 0x06, 0xfaef },
1745 { 0x06, 0x59ee },
1746 { 0x06, 0xf8ea },
1747 { 0x06, 0x00ee },
1748 { 0x06, 0xf8eb },
1749 { 0x06, 0x00e0 },
1750 { 0x06, 0xf87c },
1751 { 0x06, 0xe1f8 },
1752 { 0x06, 0x7d59 },
1753 { 0x06, 0x0fef },
1754 { 0x06, 0x0139 },
1755 { 0x06, 0x029e },
1756 { 0x06, 0x06ef },
1757 { 0x06, 0x1039 },
1758 { 0x06, 0x089f },
1759 { 0x06, 0x2aee },
1760 { 0x06, 0xf8ea },
1761 { 0x06, 0x00ee },
1762 { 0x06, 0xf8eb },
1763 { 0x06, 0x01e0 },
1764 { 0x06, 0xf87c },
1765 { 0x06, 0xe1f8 },
1766 { 0x06, 0x7d58 },
1767 { 0x06, 0x409e },
1768 { 0x06, 0x0f39 },
1769 { 0x06, 0x46aa },
1770 { 0x06, 0x0bbf },
1771 { 0x06, 0x8290 },
1772 { 0x06, 0xd682 },
1773 { 0x06, 0x9802 },
1774 { 0x06, 0x014f },
1775 { 0x06, 0xae09 },
1776 { 0x06, 0xbf82 },
1777 { 0x06, 0x98d6 },
1778 { 0x06, 0x82a0 },
1779 { 0x06, 0x0201 },
1780 { 0x06, 0x4fef },
1781 { 0x06, 0x95fe },
1782 { 0x06, 0xfdfc },
1783 { 0x06, 0x05f8 },
1784 { 0x06, 0xf9fa },
1785 { 0x06, 0xeef8 },
1786 { 0x06, 0xea00 },
1787 { 0x06, 0xeef8 },
1788 { 0x06, 0xeb00 },
1789 { 0x06, 0xe2f8 },
1790 { 0x06, 0x7ce3 },
1791 { 0x06, 0xf87d },
1792 { 0x06, 0xa511 },
1793 { 0x06, 0x1112 },
1794 { 0x06, 0xd240 },
1795 { 0x06, 0xd644 },
1796 { 0x06, 0x4402 },
1797 { 0x06, 0x8217 },
1798 { 0x06, 0xd2a0 },
1799 { 0x06, 0xd6aa },
1800 { 0x06, 0xaa02 },
1801 { 0x06, 0x8217 },
1802 { 0x06, 0xae0f },
1803 { 0x06, 0xa544 },
1804 { 0x06, 0x4402 },
1805 { 0x06, 0xae4d },
1806 { 0x06, 0xa5aa },
1807 { 0x06, 0xaa02 },
1808 { 0x06, 0xae47 },
1809 { 0x06, 0xaf82 },
1810 { 0x06, 0x13ee },
1811 { 0x06, 0x834e },
1812 { 0x06, 0x00ee },
1813 { 0x06, 0x834d },
1814 { 0x06, 0x0fee },
1815 { 0x06, 0x834c },
1816 { 0x06, 0x0fee },
1817 { 0x06, 0x834f },
1818 { 0x06, 0x00ee },
1819 { 0x06, 0x8351 },
1820 { 0x06, 0x00ee },
1821 { 0x06, 0x834a },
1822 { 0x06, 0xffee },
1823 { 0x06, 0x834b },
1824 { 0x06, 0xffe0 },
1825 { 0x06, 0x8330 },
1826 { 0x06, 0xe183 },
1827 { 0x06, 0x3158 },
1828 { 0x06, 0xfee4 },
1829 { 0x06, 0xf88a },
1830 { 0x06, 0xe5f8 },
1831 { 0x06, 0x8be0 },
1832 { 0x06, 0x8332 },
1833 { 0x06, 0xe183 },
1834 { 0x06, 0x3359 },
1835 { 0x06, 0x0fe2 },
1836 { 0x06, 0x834d },
1837 { 0x06, 0x0c24 },
1838 { 0x06, 0x5af0 },
1839 { 0x06, 0x1e12 },
1840 { 0x06, 0xe4f8 },
1841 { 0x06, 0x8ce5 },
1842 { 0x06, 0xf88d },
1843 { 0x06, 0xaf82 },
1844 { 0x06, 0x13e0 },
1845 { 0x06, 0x834f },
1846 { 0x06, 0x10e4 },
1847 { 0x06, 0x834f },
1848 { 0x06, 0xe083 },
1849 { 0x06, 0x4e78 },
1850 { 0x06, 0x009f },
1851 { 0x06, 0x0ae0 },
1852 { 0x06, 0x834f },
1853 { 0x06, 0xa010 },
1854 { 0x06, 0xa5ee },
1855 { 0x06, 0x834e },
1856 { 0x06, 0x01e0 },
1857 { 0x06, 0x834e },
1858 { 0x06, 0x7805 },
1859 { 0x06, 0x9e9a },
1860 { 0x06, 0xe083 },
1861 { 0x06, 0x4e78 },
1862 { 0x06, 0x049e },
1863 { 0x06, 0x10e0 },
1864 { 0x06, 0x834e },
1865 { 0x06, 0x7803 },
1866 { 0x06, 0x9e0f },
1867 { 0x06, 0xe083 },
1868 { 0x06, 0x4e78 },
1869 { 0x06, 0x019e },
1870 { 0x06, 0x05ae },
1871 { 0x06, 0x0caf },
1872 { 0x06, 0x81f8 },
1873 { 0x06, 0xaf81 },
1874 { 0x06, 0xa3af },
1875 { 0x06, 0x81dc },
1876 { 0x06, 0xaf82 },
1877 { 0x06, 0x13ee },
1878 { 0x06, 0x8348 },
1879 { 0x06, 0x00ee },
1880 { 0x06, 0x8349 },
1881 { 0x06, 0x00e0 },
1882 { 0x06, 0x8351 },
1883 { 0x06, 0x10e4 },
1884 { 0x06, 0x8351 },
1885 { 0x06, 0x5801 },
1886 { 0x06, 0x9fea },
1887 { 0x06, 0xd000 },
1888 { 0x06, 0xd180 },
1889 { 0x06, 0x1f66 },
1890 { 0x06, 0xe2f8 },
1891 { 0x06, 0xeae3 },
1892 { 0x06, 0xf8eb },
1893 { 0x06, 0x5af8 },
1894 { 0x06, 0x1e20 },
1895 { 0x06, 0xe6f8 },
1896 { 0x06, 0xeae5 },
1897 { 0x06, 0xf8eb },
1898 { 0x06, 0xd302 },
1899 { 0x06, 0xb3fe },
1900 { 0x06, 0xe2f8 },
1901 { 0x06, 0x7cef },
1902 { 0x06, 0x325b },
1903 { 0x06, 0x80e3 },
1904 { 0x06, 0xf87d },
1905 { 0x06, 0x9e03 },
1906 { 0x06, 0x7dff },
1907 { 0x06, 0xff0d },
1908 { 0x06, 0x581c },
1909 { 0x06, 0x551a },
1910 { 0x06, 0x6511 },
1911 { 0x06, 0xa190 },
1912 { 0x06, 0xd3e2 },
1913 { 0x06, 0x8348 },
1914 { 0x06, 0xe383 },
1915 { 0x06, 0x491b },
1916 { 0x06, 0x56ab },
1917 { 0x06, 0x08ef },
1918 { 0x06, 0x56e6 },
1919 { 0x06, 0x8348 },
1920 { 0x06, 0xe783 },
1921 { 0x06, 0x4910 },
1922 { 0x06, 0xd180 },
1923 { 0x06, 0x1f66 },
1924 { 0x06, 0xa004 },
1925 { 0x06, 0xb9e2 },
1926 { 0x06, 0x8348 },
1927 { 0x06, 0xe383 },
1928 { 0x06, 0x49ef },
1929 { 0x06, 0x65e2 },
1930 { 0x06, 0x834a },
1931 { 0x06, 0xe383 },
1932 { 0x06, 0x4b1b },
1933 { 0x06, 0x56aa },
1934 { 0x06, 0x0eef },
1935 { 0x06, 0x56e6 },
1936 { 0x06, 0x834a },
1937 { 0x06, 0xe783 },
1938 { 0x06, 0x4be2 },
1939 { 0x06, 0x834d },
1940 { 0x06, 0xe683 },
1941 { 0x06, 0x4ce0 },
1942 { 0x06, 0x834d },
1943 { 0x06, 0xa000 },
1944 { 0x06, 0x0caf },
1945 { 0x06, 0x81dc },
1946 { 0x06, 0xe083 },
1947 { 0x06, 0x4d10 },
1948 { 0x06, 0xe483 },
1949 { 0x06, 0x4dae },
1950 { 0x06, 0x0480 },
1951 { 0x06, 0xe483 },
1952 { 0x06, 0x4de0 },
1953 { 0x06, 0x834e },
1954 { 0x06, 0x7803 },
1955 { 0x06, 0x9e0b },
1956 { 0x06, 0xe083 },
1957 { 0x06, 0x4e78 },
1958 { 0x06, 0x049e },
1959 { 0x06, 0x04ee },
1960 { 0x06, 0x834e },
1961 { 0x06, 0x02e0 },
1962 { 0x06, 0x8332 },
1963 { 0x06, 0xe183 },
1964 { 0x06, 0x3359 },
1965 { 0x06, 0x0fe2 },
1966 { 0x06, 0x834d },
1967 { 0x06, 0x0c24 },
1968 { 0x06, 0x5af0 },
1969 { 0x06, 0x1e12 },
1970 { 0x06, 0xe4f8 },
1971 { 0x06, 0x8ce5 },
1972 { 0x06, 0xf88d },
1973 { 0x06, 0xe083 },
1974 { 0x06, 0x30e1 },
1975 { 0x06, 0x8331 },
1976 { 0x06, 0x6801 },
1977 { 0x06, 0xe4f8 },
1978 { 0x06, 0x8ae5 },
1979 { 0x06, 0xf88b },
1980 { 0x06, 0xae37 },
1981 { 0x06, 0xee83 },
1982 { 0x06, 0x4e03 },
1983 { 0x06, 0xe083 },
1984 { 0x06, 0x4ce1 },
1985 { 0x06, 0x834d },
1986 { 0x06, 0x1b01 },
1987 { 0x06, 0x9e04 },
1988 { 0x06, 0xaaa1 },
1989 { 0x06, 0xaea8 },
1990 { 0x06, 0xee83 },
1991 { 0x06, 0x4e04 },
1992 { 0x06, 0xee83 },
1993 { 0x06, 0x4f00 },
1994 { 0x06, 0xaeab },
1995 { 0x06, 0xe083 },
1996 { 0x06, 0x4f78 },
1997 { 0x06, 0x039f },
1998 { 0x06, 0x14ee },
1999 { 0x06, 0x834e },
2000 { 0x06, 0x05d2 },
2001 { 0x06, 0x40d6 },
2002 { 0x06, 0x5554 },
2003 { 0x06, 0x0282 },
2004 { 0x06, 0x17d2 },
2005 { 0x06, 0xa0d6 },
2006 { 0x06, 0xba00 },
2007 { 0x06, 0x0282 },
2008 { 0x06, 0x17fe },
2009 { 0x06, 0xfdfc },
2010 { 0x06, 0x05f8 },
2011 { 0x06, 0xe0f8 },
2012 { 0x06, 0x60e1 },
2013 { 0x06, 0xf861 },
2014 { 0x06, 0x6802 },
2015 { 0x06, 0xe4f8 },
2016 { 0x06, 0x60e5 },
2017 { 0x06, 0xf861 },
2018 { 0x06, 0xe0f8 },
2019 { 0x06, 0x48e1 },
2020 { 0x06, 0xf849 },
2021 { 0x06, 0x580f },
2022 { 0x06, 0x1e02 },
2023 { 0x06, 0xe4f8 },
2024 { 0x06, 0x48e5 },
2025 { 0x06, 0xf849 },
2026 { 0x06, 0xd000 },
2027 { 0x06, 0x0282 },
2028 { 0x06, 0x5bbf },
2029 { 0x06, 0x8350 },
2030 { 0x06, 0xef46 },
2031 { 0x06, 0xdc19 },
2032 { 0x06, 0xddd0 },
2033 { 0x06, 0x0102 },
2034 { 0x06, 0x825b },
2035 { 0x06, 0x0282 },
2036 { 0x06, 0x77e0 },
2037 { 0x06, 0xf860 },
2038 { 0x06, 0xe1f8 },
2039 { 0x06, 0x6158 },
2040 { 0x06, 0xfde4 },
2041 { 0x06, 0xf860 },
2042 { 0x06, 0xe5f8 },
2043 { 0x06, 0x61fc },
2044 { 0x06, 0x04f9 },
2045 { 0x06, 0xfafb },
2046 { 0x06, 0xc6bf },
2047 { 0x06, 0xf840 },
2048 { 0x06, 0xbe83 },
2049 { 0x06, 0x50a0 },
2050 { 0x06, 0x0101 },
2051 { 0x06, 0x071b },
2052 { 0x06, 0x89cf },
2053 { 0x06, 0xd208 },
2054 { 0x06, 0xebdb },
2055 { 0x06, 0x19b2 },
2056 { 0x06, 0xfbff },
2057 { 0x06, 0xfefd },
2058 { 0x06, 0x04f8 },
2059 { 0x06, 0xe0f8 },
2060 { 0x06, 0x48e1 },
2061 { 0x06, 0xf849 },
2062 { 0x06, 0x6808 },
2063 { 0x06, 0xe4f8 },
2064 { 0x06, 0x48e5 },
2065 { 0x06, 0xf849 },
2066 { 0x06, 0x58f7 },
2067 { 0x06, 0xe4f8 },
2068 { 0x06, 0x48e5 },
2069 { 0x06, 0xf849 },
2070 { 0x06, 0xfc04 },
2071 { 0x06, 0x4d20 },
2072 { 0x06, 0x0002 },
2073 { 0x06, 0x4e22 },
2074 { 0x06, 0x0002 },
2075 { 0x06, 0x4ddf },
2076 { 0x06, 0xff01 },
2077 { 0x06, 0x4edd },
2078 { 0x06, 0xff01 },
2079 { 0x05, 0x83d4 },
2080 { 0x06, 0x8000 },
2081 { 0x05, 0x83d8 },
2082 { 0x06, 0x8051 },
2083 { 0x02, 0x6010 },
2084 { 0x03, 0xdc00 },
2085 { 0x05, 0xfff6 },
2086 { 0x06, 0x00fc },
2087 { 0x1f, 0x0000 },
2088
2089 { 0x1f, 0x0000 },
2090 { 0x0d, 0xf880 },
2091 { 0x1f, 0x0000 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002092 };
2093
2094 rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
2095
françois romieudaf9df62009-10-07 12:44:20 +00002096 mdio_write(ioaddr, 0x1f, 0x0002);
2097 mdio_plus_minus(ioaddr, 0x0b, 0x0010, 0x00ef);
2098 mdio_plus_minus(ioaddr, 0x0c, 0xa200, 0x5d00);
2099
2100 rtl_phy_write(ioaddr, phy_reg_init_1, ARRAY_SIZE(phy_reg_init_1));
2101
2102 if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002103 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002104 { 0x1f, 0x0002 },
2105 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002106 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002107 { 0x05, 0x8330 },
2108 { 0x06, 0x669a },
2109 { 0x1f, 0x0002 }
2110 };
2111 int val;
2112
2113 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2114
2115 val = mdio_read(ioaddr, 0x0d);
2116
2117 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002118 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002119 0x0065, 0x0066, 0x0067, 0x0068,
2120 0x0069, 0x006a, 0x006b, 0x006c
2121 };
2122 int i;
2123
2124 mdio_write(ioaddr, 0x1f, 0x0002);
2125
2126 val &= 0xff00;
2127 for (i = 0; i < ARRAY_SIZE(set); i++)
2128 mdio_write(ioaddr, 0x0d, val | set[i]);
2129 }
2130 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002131 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002132 { 0x1f, 0x0002 },
2133 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002134 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002135 { 0x05, 0x8330 },
2136 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002137 };
2138
françois romieudaf9df62009-10-07 12:44:20 +00002139 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002140 }
2141
françois romieudaf9df62009-10-07 12:44:20 +00002142 mdio_write(ioaddr, 0x1f, 0x0002);
2143 mdio_patch(ioaddr, 0x0d, 0x0300);
2144 mdio_patch(ioaddr, 0x0f, 0x0010);
2145
2146 mdio_write(ioaddr, 0x1f, 0x0002);
2147 mdio_plus_minus(ioaddr, 0x02, 0x0100, 0x0600);
2148 mdio_plus_minus(ioaddr, 0x03, 0x0000, 0xe000);
2149
2150 rtl_phy_write(ioaddr, phy_reg_init_2, ARRAY_SIZE(phy_reg_init_2));
2151}
2152
2153static void rtl8168d_2_hw_phy_config(void __iomem *ioaddr)
2154{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002155 static const struct phy_reg phy_reg_init_0[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002156 { 0x1f, 0x0001 },
2157 { 0x06, 0x4064 },
2158 { 0x07, 0x2863 },
2159 { 0x08, 0x059c },
2160 { 0x09, 0x26b4 },
2161 { 0x0a, 0x6a19 },
2162 { 0x0b, 0xdcc8 },
2163 { 0x10, 0xf06d },
2164 { 0x14, 0x7f68 },
2165 { 0x18, 0x7fd9 },
2166 { 0x1c, 0xf0ff },
2167 { 0x1d, 0x3d9c },
2168 { 0x1f, 0x0003 },
2169 { 0x12, 0xf49f },
2170 { 0x13, 0x070b },
2171 { 0x1a, 0x05ad },
2172 { 0x14, 0x94c0 },
2173
2174 { 0x1f, 0x0002 },
2175 { 0x06, 0x5561 },
2176 { 0x1f, 0x0005 },
2177 { 0x05, 0x8332 },
2178 { 0x06, 0x5561 }
2179 };
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002180 static const struct phy_reg phy_reg_init_1[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002181 { 0x1f, 0x0005 },
2182 { 0x05, 0xffc2 },
2183 { 0x1f, 0x0005 },
2184 { 0x05, 0x8000 },
2185 { 0x06, 0xf8f9 },
2186 { 0x06, 0xfaee },
2187 { 0x06, 0xf8ea },
2188 { 0x06, 0x00ee },
2189 { 0x06, 0xf8eb },
2190 { 0x06, 0x00e2 },
2191 { 0x06, 0xf87c },
2192 { 0x06, 0xe3f8 },
2193 { 0x06, 0x7da5 },
2194 { 0x06, 0x1111 },
2195 { 0x06, 0x12d2 },
2196 { 0x06, 0x40d6 },
2197 { 0x06, 0x4444 },
2198 { 0x06, 0x0281 },
2199 { 0x06, 0xc6d2 },
2200 { 0x06, 0xa0d6 },
2201 { 0x06, 0xaaaa },
2202 { 0x06, 0x0281 },
2203 { 0x06, 0xc6ae },
2204 { 0x06, 0x0fa5 },
2205 { 0x06, 0x4444 },
2206 { 0x06, 0x02ae },
2207 { 0x06, 0x4da5 },
2208 { 0x06, 0xaaaa },
2209 { 0x06, 0x02ae },
2210 { 0x06, 0x47af },
2211 { 0x06, 0x81c2 },
2212 { 0x06, 0xee83 },
2213 { 0x06, 0x4e00 },
2214 { 0x06, 0xee83 },
2215 { 0x06, 0x4d0f },
2216 { 0x06, 0xee83 },
2217 { 0x06, 0x4c0f },
2218 { 0x06, 0xee83 },
2219 { 0x06, 0x4f00 },
2220 { 0x06, 0xee83 },
2221 { 0x06, 0x5100 },
2222 { 0x06, 0xee83 },
2223 { 0x06, 0x4aff },
2224 { 0x06, 0xee83 },
2225 { 0x06, 0x4bff },
2226 { 0x06, 0xe083 },
2227 { 0x06, 0x30e1 },
2228 { 0x06, 0x8331 },
2229 { 0x06, 0x58fe },
2230 { 0x06, 0xe4f8 },
2231 { 0x06, 0x8ae5 },
2232 { 0x06, 0xf88b },
2233 { 0x06, 0xe083 },
2234 { 0x06, 0x32e1 },
2235 { 0x06, 0x8333 },
2236 { 0x06, 0x590f },
2237 { 0x06, 0xe283 },
2238 { 0x06, 0x4d0c },
2239 { 0x06, 0x245a },
2240 { 0x06, 0xf01e },
2241 { 0x06, 0x12e4 },
2242 { 0x06, 0xf88c },
2243 { 0x06, 0xe5f8 },
2244 { 0x06, 0x8daf },
2245 { 0x06, 0x81c2 },
2246 { 0x06, 0xe083 },
2247 { 0x06, 0x4f10 },
2248 { 0x06, 0xe483 },
2249 { 0x06, 0x4fe0 },
2250 { 0x06, 0x834e },
2251 { 0x06, 0x7800 },
2252 { 0x06, 0x9f0a },
2253 { 0x06, 0xe083 },
2254 { 0x06, 0x4fa0 },
2255 { 0x06, 0x10a5 },
2256 { 0x06, 0xee83 },
2257 { 0x06, 0x4e01 },
2258 { 0x06, 0xe083 },
2259 { 0x06, 0x4e78 },
2260 { 0x06, 0x059e },
2261 { 0x06, 0x9ae0 },
2262 { 0x06, 0x834e },
2263 { 0x06, 0x7804 },
2264 { 0x06, 0x9e10 },
2265 { 0x06, 0xe083 },
2266 { 0x06, 0x4e78 },
2267 { 0x06, 0x039e },
2268 { 0x06, 0x0fe0 },
2269 { 0x06, 0x834e },
2270 { 0x06, 0x7801 },
2271 { 0x06, 0x9e05 },
2272 { 0x06, 0xae0c },
2273 { 0x06, 0xaf81 },
2274 { 0x06, 0xa7af },
2275 { 0x06, 0x8152 },
2276 { 0x06, 0xaf81 },
2277 { 0x06, 0x8baf },
2278 { 0x06, 0x81c2 },
2279 { 0x06, 0xee83 },
2280 { 0x06, 0x4800 },
2281 { 0x06, 0xee83 },
2282 { 0x06, 0x4900 },
2283 { 0x06, 0xe083 },
2284 { 0x06, 0x5110 },
2285 { 0x06, 0xe483 },
2286 { 0x06, 0x5158 },
2287 { 0x06, 0x019f },
2288 { 0x06, 0xead0 },
2289 { 0x06, 0x00d1 },
2290 { 0x06, 0x801f },
2291 { 0x06, 0x66e2 },
2292 { 0x06, 0xf8ea },
2293 { 0x06, 0xe3f8 },
2294 { 0x06, 0xeb5a },
2295 { 0x06, 0xf81e },
2296 { 0x06, 0x20e6 },
2297 { 0x06, 0xf8ea },
2298 { 0x06, 0xe5f8 },
2299 { 0x06, 0xebd3 },
2300 { 0x06, 0x02b3 },
2301 { 0x06, 0xfee2 },
2302 { 0x06, 0xf87c },
2303 { 0x06, 0xef32 },
2304 { 0x06, 0x5b80 },
2305 { 0x06, 0xe3f8 },
2306 { 0x06, 0x7d9e },
2307 { 0x06, 0x037d },
2308 { 0x06, 0xffff },
2309 { 0x06, 0x0d58 },
2310 { 0x06, 0x1c55 },
2311 { 0x06, 0x1a65 },
2312 { 0x06, 0x11a1 },
2313 { 0x06, 0x90d3 },
2314 { 0x06, 0xe283 },
2315 { 0x06, 0x48e3 },
2316 { 0x06, 0x8349 },
2317 { 0x06, 0x1b56 },
2318 { 0x06, 0xab08 },
2319 { 0x06, 0xef56 },
2320 { 0x06, 0xe683 },
2321 { 0x06, 0x48e7 },
2322 { 0x06, 0x8349 },
2323 { 0x06, 0x10d1 },
2324 { 0x06, 0x801f },
2325 { 0x06, 0x66a0 },
2326 { 0x06, 0x04b9 },
2327 { 0x06, 0xe283 },
2328 { 0x06, 0x48e3 },
2329 { 0x06, 0x8349 },
2330 { 0x06, 0xef65 },
2331 { 0x06, 0xe283 },
2332 { 0x06, 0x4ae3 },
2333 { 0x06, 0x834b },
2334 { 0x06, 0x1b56 },
2335 { 0x06, 0xaa0e },
2336 { 0x06, 0xef56 },
2337 { 0x06, 0xe683 },
2338 { 0x06, 0x4ae7 },
2339 { 0x06, 0x834b },
2340 { 0x06, 0xe283 },
2341 { 0x06, 0x4de6 },
2342 { 0x06, 0x834c },
2343 { 0x06, 0xe083 },
2344 { 0x06, 0x4da0 },
2345 { 0x06, 0x000c },
2346 { 0x06, 0xaf81 },
2347 { 0x06, 0x8be0 },
2348 { 0x06, 0x834d },
2349 { 0x06, 0x10e4 },
2350 { 0x06, 0x834d },
2351 { 0x06, 0xae04 },
2352 { 0x06, 0x80e4 },
2353 { 0x06, 0x834d },
2354 { 0x06, 0xe083 },
2355 { 0x06, 0x4e78 },
2356 { 0x06, 0x039e },
2357 { 0x06, 0x0be0 },
2358 { 0x06, 0x834e },
2359 { 0x06, 0x7804 },
2360 { 0x06, 0x9e04 },
2361 { 0x06, 0xee83 },
2362 { 0x06, 0x4e02 },
2363 { 0x06, 0xe083 },
2364 { 0x06, 0x32e1 },
2365 { 0x06, 0x8333 },
2366 { 0x06, 0x590f },
2367 { 0x06, 0xe283 },
2368 { 0x06, 0x4d0c },
2369 { 0x06, 0x245a },
2370 { 0x06, 0xf01e },
2371 { 0x06, 0x12e4 },
2372 { 0x06, 0xf88c },
2373 { 0x06, 0xe5f8 },
2374 { 0x06, 0x8de0 },
2375 { 0x06, 0x8330 },
2376 { 0x06, 0xe183 },
2377 { 0x06, 0x3168 },
2378 { 0x06, 0x01e4 },
2379 { 0x06, 0xf88a },
2380 { 0x06, 0xe5f8 },
2381 { 0x06, 0x8bae },
2382 { 0x06, 0x37ee },
2383 { 0x06, 0x834e },
2384 { 0x06, 0x03e0 },
2385 { 0x06, 0x834c },
2386 { 0x06, 0xe183 },
2387 { 0x06, 0x4d1b },
2388 { 0x06, 0x019e },
2389 { 0x06, 0x04aa },
2390 { 0x06, 0xa1ae },
2391 { 0x06, 0xa8ee },
2392 { 0x06, 0x834e },
2393 { 0x06, 0x04ee },
2394 { 0x06, 0x834f },
2395 { 0x06, 0x00ae },
2396 { 0x06, 0xabe0 },
2397 { 0x06, 0x834f },
2398 { 0x06, 0x7803 },
2399 { 0x06, 0x9f14 },
2400 { 0x06, 0xee83 },
2401 { 0x06, 0x4e05 },
2402 { 0x06, 0xd240 },
2403 { 0x06, 0xd655 },
2404 { 0x06, 0x5402 },
2405 { 0x06, 0x81c6 },
2406 { 0x06, 0xd2a0 },
2407 { 0x06, 0xd6ba },
2408 { 0x06, 0x0002 },
2409 { 0x06, 0x81c6 },
2410 { 0x06, 0xfefd },
2411 { 0x06, 0xfc05 },
2412 { 0x06, 0xf8e0 },
2413 { 0x06, 0xf860 },
2414 { 0x06, 0xe1f8 },
2415 { 0x06, 0x6168 },
2416 { 0x06, 0x02e4 },
2417 { 0x06, 0xf860 },
2418 { 0x06, 0xe5f8 },
2419 { 0x06, 0x61e0 },
2420 { 0x06, 0xf848 },
2421 { 0x06, 0xe1f8 },
2422 { 0x06, 0x4958 },
2423 { 0x06, 0x0f1e },
2424 { 0x06, 0x02e4 },
2425 { 0x06, 0xf848 },
2426 { 0x06, 0xe5f8 },
2427 { 0x06, 0x49d0 },
2428 { 0x06, 0x0002 },
2429 { 0x06, 0x820a },
2430 { 0x06, 0xbf83 },
2431 { 0x06, 0x50ef },
2432 { 0x06, 0x46dc },
2433 { 0x06, 0x19dd },
2434 { 0x06, 0xd001 },
2435 { 0x06, 0x0282 },
2436 { 0x06, 0x0a02 },
2437 { 0x06, 0x8226 },
2438 { 0x06, 0xe0f8 },
2439 { 0x06, 0x60e1 },
2440 { 0x06, 0xf861 },
2441 { 0x06, 0x58fd },
2442 { 0x06, 0xe4f8 },
2443 { 0x06, 0x60e5 },
2444 { 0x06, 0xf861 },
2445 { 0x06, 0xfc04 },
2446 { 0x06, 0xf9fa },
2447 { 0x06, 0xfbc6 },
2448 { 0x06, 0xbff8 },
2449 { 0x06, 0x40be },
2450 { 0x06, 0x8350 },
2451 { 0x06, 0xa001 },
2452 { 0x06, 0x0107 },
2453 { 0x06, 0x1b89 },
2454 { 0x06, 0xcfd2 },
2455 { 0x06, 0x08eb },
2456 { 0x06, 0xdb19 },
2457 { 0x06, 0xb2fb },
2458 { 0x06, 0xfffe },
2459 { 0x06, 0xfd04 },
2460 { 0x06, 0xf8e0 },
2461 { 0x06, 0xf848 },
2462 { 0x06, 0xe1f8 },
2463 { 0x06, 0x4968 },
2464 { 0x06, 0x08e4 },
2465 { 0x06, 0xf848 },
2466 { 0x06, 0xe5f8 },
2467 { 0x06, 0x4958 },
2468 { 0x06, 0xf7e4 },
2469 { 0x06, 0xf848 },
2470 { 0x06, 0xe5f8 },
2471 { 0x06, 0x49fc },
2472 { 0x06, 0x044d },
2473 { 0x06, 0x2000 },
2474 { 0x06, 0x024e },
2475 { 0x06, 0x2200 },
2476 { 0x06, 0x024d },
2477 { 0x06, 0xdfff },
2478 { 0x06, 0x014e },
2479 { 0x06, 0xddff },
2480 { 0x06, 0x0100 },
2481 { 0x05, 0x83d8 },
2482 { 0x06, 0x8000 },
2483 { 0x03, 0xdc00 },
2484 { 0x05, 0xfff6 },
2485 { 0x06, 0x00fc },
2486 { 0x1f, 0x0000 },
2487
2488 { 0x1f, 0x0000 },
2489 { 0x0d, 0xf880 },
2490 { 0x1f, 0x0000 }
2491 };
2492
2493 rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
2494
2495 if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002496 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002497 { 0x1f, 0x0002 },
2498 { 0x05, 0x669a },
2499 { 0x1f, 0x0005 },
2500 { 0x05, 0x8330 },
2501 { 0x06, 0x669a },
2502
2503 { 0x1f, 0x0002 }
2504 };
2505 int val;
2506
2507 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2508
2509 val = mdio_read(ioaddr, 0x0d);
2510 if ((val & 0x00ff) != 0x006c) {
2511 u32 set[] = {
2512 0x0065, 0x0066, 0x0067, 0x0068,
2513 0x0069, 0x006a, 0x006b, 0x006c
2514 };
2515 int i;
2516
2517 mdio_write(ioaddr, 0x1f, 0x0002);
2518
2519 val &= 0xff00;
2520 for (i = 0; i < ARRAY_SIZE(set); i++)
2521 mdio_write(ioaddr, 0x0d, val | set[i]);
2522 }
2523 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002524 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002525 { 0x1f, 0x0002 },
2526 { 0x05, 0x2642 },
2527 { 0x1f, 0x0005 },
2528 { 0x05, 0x8330 },
2529 { 0x06, 0x2642 }
2530 };
2531
2532 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2533 }
2534
2535 mdio_write(ioaddr, 0x1f, 0x0002);
2536 mdio_plus_minus(ioaddr, 0x02, 0x0100, 0x0600);
2537 mdio_plus_minus(ioaddr, 0x03, 0x0000, 0xe000);
2538
2539 mdio_write(ioaddr, 0x1f, 0x0001);
2540 mdio_write(ioaddr, 0x17, 0x0cc0);
2541
2542 mdio_write(ioaddr, 0x1f, 0x0002);
2543 mdio_patch(ioaddr, 0x0f, 0x0017);
2544
2545 rtl_phy_write(ioaddr, phy_reg_init_1, ARRAY_SIZE(phy_reg_init_1));
2546}
2547
2548static void rtl8168d_3_hw_phy_config(void __iomem *ioaddr)
2549{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002550 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002551 { 0x1f, 0x0002 },
2552 { 0x10, 0x0008 },
2553 { 0x0d, 0x006c },
2554
2555 { 0x1f, 0x0000 },
2556 { 0x0d, 0xf880 },
2557
2558 { 0x1f, 0x0001 },
2559 { 0x17, 0x0cc0 },
2560
2561 { 0x1f, 0x0001 },
2562 { 0x0b, 0xa4d8 },
2563 { 0x09, 0x281c },
2564 { 0x07, 0x2883 },
2565 { 0x0a, 0x6b35 },
2566 { 0x1d, 0x3da4 },
2567 { 0x1c, 0xeffd },
2568 { 0x14, 0x7f52 },
2569 { 0x18, 0x7fc6 },
2570 { 0x08, 0x0601 },
2571 { 0x06, 0x4063 },
2572 { 0x10, 0xf074 },
2573 { 0x1f, 0x0003 },
2574 { 0x13, 0x0789 },
2575 { 0x12, 0xf4bd },
2576 { 0x1a, 0x04fd },
2577 { 0x14, 0x84b0 },
2578 { 0x1f, 0x0000 },
2579 { 0x00, 0x9200 },
2580
2581 { 0x1f, 0x0005 },
2582 { 0x01, 0x0340 },
2583 { 0x1f, 0x0001 },
2584 { 0x04, 0x4000 },
2585 { 0x03, 0x1d21 },
2586 { 0x02, 0x0c32 },
2587 { 0x01, 0x0200 },
2588 { 0x00, 0x5554 },
2589 { 0x04, 0x4800 },
2590 { 0x04, 0x4000 },
2591 { 0x04, 0xf000 },
2592 { 0x03, 0xdf01 },
2593 { 0x02, 0xdf20 },
2594 { 0x01, 0x101a },
2595 { 0x00, 0xa0ff },
2596 { 0x04, 0xf800 },
2597 { 0x04, 0xf000 },
2598 { 0x1f, 0x0000 },
2599
2600 { 0x1f, 0x0007 },
2601 { 0x1e, 0x0023 },
2602 { 0x16, 0x0000 },
2603 { 0x1f, 0x0000 }
2604 };
2605
2606 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002607}
2608
Francois Romieu2857ffb2008-08-02 21:08:49 +02002609static void rtl8102e_hw_phy_config(void __iomem *ioaddr)
2610{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002611 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02002612 { 0x1f, 0x0003 },
2613 { 0x08, 0x441d },
2614 { 0x01, 0x9100 },
2615 { 0x1f, 0x0000 }
2616 };
2617
2618 mdio_write(ioaddr, 0x1f, 0x0000);
2619 mdio_patch(ioaddr, 0x11, 1 << 12);
2620 mdio_patch(ioaddr, 0x19, 1 << 13);
françois romieu85910a8e2009-08-10 19:45:48 +00002621 mdio_patch(ioaddr, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02002622
2623 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2624}
2625
Francois Romieu5615d9f2007-08-17 17:50:46 +02002626static void rtl_hw_phy_config(struct net_device *dev)
2627{
2628 struct rtl8169_private *tp = netdev_priv(dev);
2629 void __iomem *ioaddr = tp->mmio_addr;
2630
2631 rtl8169_print_mac_version(tp);
2632
2633 switch (tp->mac_version) {
2634 case RTL_GIGA_MAC_VER_01:
2635 break;
2636 case RTL_GIGA_MAC_VER_02:
2637 case RTL_GIGA_MAC_VER_03:
2638 rtl8169s_hw_phy_config(ioaddr);
2639 break;
2640 case RTL_GIGA_MAC_VER_04:
2641 rtl8169sb_hw_phy_config(ioaddr);
2642 break;
françois romieu2e9558562009-08-10 19:44:19 +00002643 case RTL_GIGA_MAC_VER_05:
2644 rtl8169scd_hw_phy_config(tp, ioaddr);
2645 break;
françois romieu8c7006a2009-08-10 19:43:29 +00002646 case RTL_GIGA_MAC_VER_06:
2647 rtl8169sce_hw_phy_config(ioaddr);
2648 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02002649 case RTL_GIGA_MAC_VER_07:
2650 case RTL_GIGA_MAC_VER_08:
2651 case RTL_GIGA_MAC_VER_09:
2652 rtl8102e_hw_phy_config(ioaddr);
2653 break;
Francois Romieu236b8082008-05-30 16:11:48 +02002654 case RTL_GIGA_MAC_VER_11:
2655 rtl8168bb_hw_phy_config(ioaddr);
2656 break;
2657 case RTL_GIGA_MAC_VER_12:
2658 rtl8168bef_hw_phy_config(ioaddr);
2659 break;
2660 case RTL_GIGA_MAC_VER_17:
2661 rtl8168bef_hw_phy_config(ioaddr);
2662 break;
Francois Romieu867763c2007-08-17 18:21:58 +02002663 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02002664 rtl8168cp_1_hw_phy_config(ioaddr);
Francois Romieu867763c2007-08-17 18:21:58 +02002665 break;
2666 case RTL_GIGA_MAC_VER_19:
Francois Romieu219a1e92008-06-28 11:58:39 +02002667 rtl8168c_1_hw_phy_config(ioaddr);
Francois Romieu867763c2007-08-17 18:21:58 +02002668 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02002669 case RTL_GIGA_MAC_VER_20:
Francois Romieu219a1e92008-06-28 11:58:39 +02002670 rtl8168c_2_hw_phy_config(ioaddr);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002671 break;
Francois Romieu197ff762008-06-28 13:16:02 +02002672 case RTL_GIGA_MAC_VER_21:
2673 rtl8168c_3_hw_phy_config(ioaddr);
2674 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02002675 case RTL_GIGA_MAC_VER_22:
2676 rtl8168c_4_hw_phy_config(ioaddr);
2677 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02002678 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002679 case RTL_GIGA_MAC_VER_24:
Francois Romieuef3386f2008-06-29 12:24:30 +02002680 rtl8168cp_2_hw_phy_config(ioaddr);
2681 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02002682 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00002683 rtl8168d_1_hw_phy_config(ioaddr);
2684 break;
2685 case RTL_GIGA_MAC_VER_26:
2686 rtl8168d_2_hw_phy_config(ioaddr);
2687 break;
2688 case RTL_GIGA_MAC_VER_27:
2689 rtl8168d_3_hw_phy_config(ioaddr);
Francois Romieu5b538df2008-07-20 16:22:45 +02002690 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02002691
Francois Romieu5615d9f2007-08-17 17:50:46 +02002692 default:
2693 break;
2694 }
2695}
2696
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697static void rtl8169_phy_timer(unsigned long __opaque)
2698{
2699 struct net_device *dev = (struct net_device *)__opaque;
2700 struct rtl8169_private *tp = netdev_priv(dev);
2701 struct timer_list *timer = &tp->timer;
2702 void __iomem *ioaddr = tp->mmio_addr;
2703 unsigned long timeout = RTL8169_PHY_TIMEOUT;
2704
Francois Romieubcf0bf92006-07-26 23:14:13 +02002705 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002706
Francois Romieu64e4bfb2006-08-17 12:43:06 +02002707 if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002708 return;
2709
2710 spin_lock_irq(&tp->lock);
2711
2712 if (tp->phy_reset_pending(ioaddr)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02002713 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714 * A busy loop could burn quite a few cycles on nowadays CPU.
2715 * Let's delay the execution of the timer for a few ticks.
2716 */
2717 timeout = HZ/10;
2718 goto out_mod_timer;
2719 }
2720
2721 if (tp->link_ok(ioaddr))
2722 goto out_unlock;
2723
Joe Perchesbf82c182010-02-09 11:49:50 +00002724 netif_warn(tp, link, dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725
2726 tp->phy_reset_enable(ioaddr);
2727
2728out_mod_timer:
2729 mod_timer(timer, jiffies + timeout);
2730out_unlock:
2731 spin_unlock_irq(&tp->lock);
2732}
2733
2734static inline void rtl8169_delete_timer(struct net_device *dev)
2735{
2736 struct rtl8169_private *tp = netdev_priv(dev);
2737 struct timer_list *timer = &tp->timer;
2738
Francois Romieue179bb72007-08-17 15:05:21 +02002739 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740 return;
2741
2742 del_timer_sync(timer);
2743}
2744
2745static inline void rtl8169_request_timer(struct net_device *dev)
2746{
2747 struct rtl8169_private *tp = netdev_priv(dev);
2748 struct timer_list *timer = &tp->timer;
2749
Francois Romieue179bb72007-08-17 15:05:21 +02002750 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751 return;
2752
Francois Romieu2efa53f2007-03-09 00:00:05 +01002753 mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754}
2755
2756#ifdef CONFIG_NET_POLL_CONTROLLER
2757/*
2758 * Polling 'interrupt' - used by things like netconsole to send skbs
2759 * without having to re-enable interrupts. It's not called while
2760 * the interrupt routine is executing.
2761 */
2762static void rtl8169_netpoll(struct net_device *dev)
2763{
2764 struct rtl8169_private *tp = netdev_priv(dev);
2765 struct pci_dev *pdev = tp->pci_dev;
2766
2767 disable_irq(pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01002768 rtl8169_interrupt(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002769 enable_irq(pdev->irq);
2770}
2771#endif
2772
2773static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
2774 void __iomem *ioaddr)
2775{
2776 iounmap(ioaddr);
2777 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00002778 pci_clear_mwi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002779 pci_disable_device(pdev);
2780 free_netdev(dev);
2781}
2782
Francois Romieubf793292006-11-01 00:53:05 +01002783static void rtl8169_phy_reset(struct net_device *dev,
2784 struct rtl8169_private *tp)
2785{
2786 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01002787 unsigned int i;
Francois Romieubf793292006-11-01 00:53:05 +01002788
2789 tp->phy_reset_enable(ioaddr);
2790 for (i = 0; i < 100; i++) {
2791 if (!tp->phy_reset_pending(ioaddr))
2792 return;
2793 msleep(1);
2794 }
Joe Perchesbf82c182010-02-09 11:49:50 +00002795 netif_err(tp, link, dev, "PHY reset failed\n");
Francois Romieubf793292006-11-01 00:53:05 +01002796}
2797
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002798static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002800 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002801
Francois Romieu5615d9f2007-08-17 17:50:46 +02002802 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002803
Marcus Sundberg773328942008-07-10 21:28:08 +02002804 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
2805 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
2806 RTL_W8(0x82, 0x01);
2807 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002808
Francois Romieu6dccd162007-02-13 23:38:05 +01002809 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
2810
2811 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
2812 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002813
Francois Romieubcf0bf92006-07-26 23:14:13 +02002814 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002815 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
2816 RTL_W8(0x82, 0x01);
2817 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
2818 mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
2819 }
2820
Francois Romieubf793292006-11-01 00:53:05 +01002821 rtl8169_phy_reset(dev, tp);
2822
Francois Romieu901dda22007-02-21 00:10:20 +01002823 /*
2824 * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
2825 * only 8101. Don't panic.
2826 */
2827 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002828
Joe Perchesbf82c182010-02-09 11:49:50 +00002829 if (RTL_R8(PHYstatus) & TBI_Enable)
2830 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002831}
2832
Francois Romieu773d2022007-01-31 23:47:43 +01002833static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
2834{
2835 void __iomem *ioaddr = tp->mmio_addr;
2836 u32 high;
2837 u32 low;
2838
2839 low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
2840 high = addr[4] | (addr[5] << 8);
2841
2842 spin_lock_irq(&tp->lock);
2843
2844 RTL_W8(Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00002845
Francois Romieu773d2022007-01-31 23:47:43 +01002846 RTL_W32(MAC4, high);
françois romieu908ba2b2010-04-26 11:42:58 +00002847 RTL_R32(MAC4);
2848
Francois Romieu78f1cd02010-03-27 19:35:46 -07002849 RTL_W32(MAC0, low);
françois romieu908ba2b2010-04-26 11:42:58 +00002850 RTL_R32(MAC0);
2851
Francois Romieu773d2022007-01-31 23:47:43 +01002852 RTL_W8(Cfg9346, Cfg9346_Lock);
2853
2854 spin_unlock_irq(&tp->lock);
2855}
2856
2857static int rtl_set_mac_address(struct net_device *dev, void *p)
2858{
2859 struct rtl8169_private *tp = netdev_priv(dev);
2860 struct sockaddr *addr = p;
2861
2862 if (!is_valid_ether_addr(addr->sa_data))
2863 return -EADDRNOTAVAIL;
2864
2865 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
2866
2867 rtl_rar_set(tp, dev->dev_addr);
2868
2869 return 0;
2870}
2871
Francois Romieu5f787a12006-08-17 13:02:36 +02002872static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2873{
2874 struct rtl8169_private *tp = netdev_priv(dev);
2875 struct mii_ioctl_data *data = if_mii(ifr);
2876
Francois Romieu8b4ab282008-11-19 22:05:25 -08002877 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
2878}
Francois Romieu5f787a12006-08-17 13:02:36 +02002879
Francois Romieu8b4ab282008-11-19 22:05:25 -08002880static int rtl_xmii_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
2881{
Francois Romieu5f787a12006-08-17 13:02:36 +02002882 switch (cmd) {
2883 case SIOCGMIIPHY:
2884 data->phy_id = 32; /* Internal PHY */
2885 return 0;
2886
2887 case SIOCGMIIREG:
2888 data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
2889 return 0;
2890
2891 case SIOCSMIIREG:
Francois Romieu5f787a12006-08-17 13:02:36 +02002892 mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
2893 return 0;
2894 }
2895 return -EOPNOTSUPP;
2896}
2897
Francois Romieu8b4ab282008-11-19 22:05:25 -08002898static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
2899{
2900 return -EOPNOTSUPP;
2901}
2902
Francois Romieu0e485152007-02-20 00:00:26 +01002903static const struct rtl_cfg_info {
2904 void (*hw_start)(struct net_device *);
2905 unsigned int region;
2906 unsigned int align;
2907 u16 intr_event;
2908 u16 napi_event;
Francois Romieuccdffb92008-07-26 14:26:06 +02002909 unsigned features;
Jean Delvaref21b75e2009-05-26 20:54:48 -07002910 u8 default_ver;
Francois Romieu0e485152007-02-20 00:00:26 +01002911} rtl_cfg_infos [] = {
2912 [RTL_CFG_0] = {
2913 .hw_start = rtl_hw_start_8169,
2914 .region = 1,
Francois Romieue9f63f32007-02-28 23:16:57 +01002915 .align = 0,
Francois Romieu0e485152007-02-20 00:00:26 +01002916 .intr_event = SYSErr | LinkChg | RxOverflow |
2917 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002918 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002919 .features = RTL_FEATURE_GMII,
2920 .default_ver = RTL_GIGA_MAC_VER_01,
Francois Romieu0e485152007-02-20 00:00:26 +01002921 },
2922 [RTL_CFG_1] = {
2923 .hw_start = rtl_hw_start_8168,
2924 .region = 2,
2925 .align = 8,
2926 .intr_event = SYSErr | LinkChg | RxOverflow |
2927 TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002928 .napi_event = TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002929 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
2930 .default_ver = RTL_GIGA_MAC_VER_11,
Francois Romieu0e485152007-02-20 00:00:26 +01002931 },
2932 [RTL_CFG_2] = {
2933 .hw_start = rtl_hw_start_8101,
2934 .region = 2,
2935 .align = 8,
2936 .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
2937 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002938 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002939 .features = RTL_FEATURE_MSI,
2940 .default_ver = RTL_GIGA_MAC_VER_13,
Francois Romieu0e485152007-02-20 00:00:26 +01002941 }
2942};
2943
Francois Romieufbac58f2007-10-04 22:51:38 +02002944/* Cfg9346_Unlock assumed. */
2945static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
2946 const struct rtl_cfg_info *cfg)
2947{
2948 unsigned msi = 0;
2949 u8 cfg2;
2950
2951 cfg2 = RTL_R8(Config2) & ~MSIEnable;
Francois Romieuccdffb92008-07-26 14:26:06 +02002952 if (cfg->features & RTL_FEATURE_MSI) {
Francois Romieufbac58f2007-10-04 22:51:38 +02002953 if (pci_enable_msi(pdev)) {
2954 dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
2955 } else {
2956 cfg2 |= MSIEnable;
2957 msi = RTL_FEATURE_MSI;
2958 }
2959 }
2960 RTL_W8(Config2, cfg2);
2961 return msi;
2962}
2963
2964static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
2965{
2966 if (tp->features & RTL_FEATURE_MSI) {
2967 pci_disable_msi(pdev);
2968 tp->features &= ~RTL_FEATURE_MSI;
2969 }
2970}
2971
Francois Romieu8b4ab282008-11-19 22:05:25 -08002972static const struct net_device_ops rtl8169_netdev_ops = {
2973 .ndo_open = rtl8169_open,
2974 .ndo_stop = rtl8169_close,
2975 .ndo_get_stats = rtl8169_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08002976 .ndo_start_xmit = rtl8169_start_xmit,
Francois Romieu8b4ab282008-11-19 22:05:25 -08002977 .ndo_tx_timeout = rtl8169_tx_timeout,
2978 .ndo_validate_addr = eth_validate_addr,
2979 .ndo_change_mtu = rtl8169_change_mtu,
2980 .ndo_set_mac_address = rtl_set_mac_address,
2981 .ndo_do_ioctl = rtl8169_ioctl,
2982 .ndo_set_multicast_list = rtl_set_rx_mode,
2983#ifdef CONFIG_R8169_VLAN
2984 .ndo_vlan_rx_register = rtl8169_vlan_rx_register,
2985#endif
2986#ifdef CONFIG_NET_POLL_CONTROLLER
2987 .ndo_poll_controller = rtl8169_netpoll,
2988#endif
2989
2990};
2991
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002992static int __devinit
2993rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2994{
Francois Romieu0e485152007-02-20 00:00:26 +01002995 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
2996 const unsigned int region = cfg->region;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997 struct rtl8169_private *tp;
Francois Romieuccdffb92008-07-26 14:26:06 +02002998 struct mii_if_info *mii;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002999 struct net_device *dev;
3000 void __iomem *ioaddr;
Francois Romieu07d3f512007-02-21 22:40:46 +01003001 unsigned int i;
3002 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003003
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003004 if (netif_msg_drv(&debug)) {
3005 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
3006 MODULENAME, RTL8169_VERSION);
3007 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003008
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009 dev = alloc_etherdev(sizeof (*tp));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003010 if (!dev) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003011 if (netif_msg_drv(&debug))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04003012 dev_err(&pdev->dev, "unable to alloc new ethernet\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003013 rc = -ENOMEM;
3014 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003015 }
3016
Linus Torvalds1da177e2005-04-16 15:20:36 -07003017 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieu8b4ab282008-11-19 22:05:25 -08003018 dev->netdev_ops = &rtl8169_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003019 tp = netdev_priv(dev);
David Howellsc4028952006-11-22 14:57:56 +00003020 tp->dev = dev;
Ivan Vecera21e197f2008-04-17 22:48:41 +02003021 tp->pci_dev = pdev;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003022 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003023
Francois Romieuccdffb92008-07-26 14:26:06 +02003024 mii = &tp->mii;
3025 mii->dev = dev;
3026 mii->mdio_read = rtl_mdio_read;
3027 mii->mdio_write = rtl_mdio_write;
3028 mii->phy_id_mask = 0x1f;
3029 mii->reg_num_mask = 0x1f;
3030 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
3031
Linus Torvalds1da177e2005-04-16 15:20:36 -07003032 /* enable device (incl. PCI PM wakeup and hotplug setup) */
3033 rc = pci_enable_device(pdev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003034 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003035 netif_err(tp, probe, dev, "enable failure\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003036 goto err_out_free_dev_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003037 }
3038
françois romieu87aeec72010-04-26 11:42:06 +00003039 if (pci_set_mwi(pdev) < 0)
3040 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003041
Linus Torvalds1da177e2005-04-16 15:20:36 -07003042 /* make sure PCI base addr 1 is MMIO */
Francois Romieubcf0bf92006-07-26 23:14:13 +02003043 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003044 netif_err(tp, probe, dev,
3045 "region #%d not an MMIO resource, aborting\n",
3046 region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003047 rc = -ENODEV;
françois romieu87aeec72010-04-26 11:42:06 +00003048 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003049 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003050
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051 /* check for weird/broken PCI region reporting */
Francois Romieubcf0bf92006-07-26 23:14:13 +02003052 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003053 netif_err(tp, probe, dev,
3054 "Invalid PCI region size(s), aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003055 rc = -ENODEV;
françois romieu87aeec72010-04-26 11:42:06 +00003056 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003057 }
3058
3059 rc = pci_request_regions(pdev, MODULENAME);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003060 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003061 netif_err(tp, probe, dev, "could not request regions\n");
françois romieu87aeec72010-04-26 11:42:06 +00003062 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003063 }
3064
3065 tp->cp_cmd = PCIMulRW | RxChkSum;
3066
3067 if ((sizeof(dma_addr_t) > 4) &&
David S. Miller4300e8c2010-03-26 10:23:30 -07003068 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003069 tp->cp_cmd |= PCIDAC;
3070 dev->features |= NETIF_F_HIGHDMA;
3071 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07003072 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003073 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003074 netif_err(tp, probe, dev, "DMA configuration failed\n");
françois romieu87aeec72010-04-26 11:42:06 +00003075 goto err_out_free_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003076 }
3077 }
3078
Linus Torvalds1da177e2005-04-16 15:20:36 -07003079 /* ioremap MMIO region */
Francois Romieubcf0bf92006-07-26 23:14:13 +02003080 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003081 if (!ioaddr) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003082 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003083 rc = -EIO;
françois romieu87aeec72010-04-26 11:42:06 +00003084 goto err_out_free_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003085 }
3086
David S. Miller4300e8c2010-03-26 10:23:30 -07003087 tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3088 if (!tp->pcie_cap)
3089 netif_info(tp, probe, dev, "no PCI Express capability\n");
3090
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07003091 RTL_W16(IntrMask, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092
3093 /* Soft reset the chip. */
3094 RTL_W8(ChipCmd, CmdReset);
3095
3096 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01003097 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003098 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
3099 break;
Francois Romieub518fa82006-08-16 15:23:13 +02003100 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003101 }
3102
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07003103 RTL_W16(IntrStatus, 0xffff);
3104
françois romieuca52efd2009-07-24 12:34:19 +00003105 pci_set_master(pdev);
3106
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107 /* Identify chip attached to board */
3108 rtl8169_get_mac_version(tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109
Jean Delvaref21b75e2009-05-26 20:54:48 -07003110 /* Use appropriate default if unknown */
3111 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003112 netif_notice(tp, probe, dev,
3113 "unknown MAC, using family default\n");
Jean Delvaref21b75e2009-05-26 20:54:48 -07003114 tp->mac_version = cfg->default_ver;
3115 }
3116
Linus Torvalds1da177e2005-04-16 15:20:36 -07003117 rtl8169_print_mac_version(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003118
Roel Kluincee60c32008-04-17 22:35:54 +02003119 for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003120 if (tp->mac_version == rtl_chip_info[i].mac_version)
3121 break;
3122 }
Roel Kluincee60c32008-04-17 22:35:54 +02003123 if (i == ARRAY_SIZE(rtl_chip_info)) {
Jean Delvaref21b75e2009-05-26 20:54:48 -07003124 dev_err(&pdev->dev,
3125 "driver bug, MAC version not found in rtl_chip_info\n");
françois romieu87aeec72010-04-26 11:42:06 +00003126 goto err_out_msi_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003127 }
3128 tp->chipset = i;
3129
Francois Romieu5d06a992006-02-23 00:47:58 +01003130 RTL_W8(Cfg9346, Cfg9346_Unlock);
3131 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
3132 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
Bruno Prémont20037fa2008-10-08 17:05:03 -07003133 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
3134 tp->features |= RTL_FEATURE_WOL;
3135 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
3136 tp->features |= RTL_FEATURE_WOL;
Francois Romieufbac58f2007-10-04 22:51:38 +02003137 tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
Francois Romieu5d06a992006-02-23 00:47:58 +01003138 RTL_W8(Cfg9346, Cfg9346_Lock);
3139
Francois Romieu66ec5d42007-11-06 22:56:10 +01003140 if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
3141 (RTL_R8(PHYstatus) & TBI_Enable)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003142 tp->set_speed = rtl8169_set_speed_tbi;
3143 tp->get_settings = rtl8169_gset_tbi;
3144 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
3145 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
3146 tp->link_ok = rtl8169_tbi_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08003147 tp->do_ioctl = rtl_tbi_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148
Francois Romieu64e4bfb2006-08-17 12:43:06 +02003149 tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150 } else {
3151 tp->set_speed = rtl8169_set_speed_xmii;
3152 tp->get_settings = rtl8169_gset_xmii;
3153 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
3154 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
3155 tp->link_ok = rtl8169_xmii_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08003156 tp->do_ioctl = rtl_xmii_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003157 }
3158
Francois Romieudf58ef512008-10-09 14:35:58 -07003159 spin_lock_init(&tp->lock);
3160
Petr Vandrovec738e1e62008-10-12 20:58:29 -07003161 tp->mmio_addr = ioaddr;
3162
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00003163 /* Get MAC address */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003164 for (i = 0; i < MAC_ADDR_LEN; i++)
3165 dev->dev_addr[i] = RTL_R8(MAC0 + i);
John W. Linville6d6525b2005-09-12 10:48:57 -04003166 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003167
Linus Torvalds1da177e2005-04-16 15:20:36 -07003168 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003169 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
3170 dev->irq = pdev->irq;
3171 dev->base_addr = (unsigned long) ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003172
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003173 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003174
3175#ifdef CONFIG_R8169_VLAN
3176 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003177#endif
3178
3179 tp->intr_mask = 0xffff;
Francois Romieu0e485152007-02-20 00:00:26 +01003180 tp->align = cfg->align;
3181 tp->hw_start = cfg->hw_start;
3182 tp->intr_event = cfg->intr_event;
3183 tp->napi_event = cfg->napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184
Francois Romieu2efa53f2007-03-09 00:00:05 +01003185 init_timer(&tp->timer);
3186 tp->timer.data = (unsigned long) dev;
3187 tp->timer.function = rtl8169_phy_timer;
3188
Linus Torvalds1da177e2005-04-16 15:20:36 -07003189 rc = register_netdev(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003190 if (rc < 0)
françois romieu87aeec72010-04-26 11:42:06 +00003191 goto err_out_msi_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003192
3193 pci_set_drvdata(pdev, dev);
3194
Joe Perchesbf82c182010-02-09 11:49:50 +00003195 netif_info(tp, probe, dev, "%s at 0x%lx, %pM, XID %08x IRQ %d\n",
3196 rtl_chip_info[tp->chipset].name,
3197 dev->base_addr, dev->dev_addr,
3198 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003199
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003200 rtl8169_init_phy(dev, tp);
Simon Wunderlich05af2142009-10-24 06:47:33 -07003201
3202 /*
3203 * Pretend we are using VLANs; This bypasses a nasty bug where
3204 * Interrupts stop flowing on high load on 8110SCd controllers.
3205 */
3206 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
3207 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | RxVlan);
3208
Bruno Prémont8b76ab32008-10-08 17:06:25 -07003209 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003210
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003211 if (pci_dev_run_wake(pdev)) {
3212 pm_runtime_set_active(&pdev->dev);
3213 pm_runtime_enable(&pdev->dev);
3214 }
3215 pm_runtime_idle(&pdev->dev);
3216
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003217out:
3218 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003219
françois romieu87aeec72010-04-26 11:42:06 +00003220err_out_msi_4:
Francois Romieufbac58f2007-10-04 22:51:38 +02003221 rtl_disable_msi(pdev, tp);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003222 iounmap(ioaddr);
françois romieu87aeec72010-04-26 11:42:06 +00003223err_out_free_res_3:
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003224 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00003225err_out_mwi_2:
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003226 pci_clear_mwi(pdev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003227 pci_disable_device(pdev);
3228err_out_free_dev_1:
3229 free_netdev(dev);
3230 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003231}
3232
Francois Romieu07d3f512007-02-21 22:40:46 +01003233static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003234{
3235 struct net_device *dev = pci_get_drvdata(pdev);
3236 struct rtl8169_private *tp = netdev_priv(dev);
3237
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003238 pm_runtime_get_sync(&pdev->dev);
3239
Francois Romieueb2a0212007-02-15 23:37:21 +01003240 flush_scheduled_work();
3241
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242 unregister_netdev(dev);
Ivan Veceracc098dc2009-11-29 23:12:52 -08003243
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003244 if (pci_dev_run_wake(pdev)) {
3245 pm_runtime_disable(&pdev->dev);
3246 pm_runtime_set_suspended(&pdev->dev);
3247 }
3248 pm_runtime_put_noidle(&pdev->dev);
3249
Ivan Veceracc098dc2009-11-29 23:12:52 -08003250 /* restore original MAC address */
3251 rtl_rar_set(tp, dev->perm_addr);
3252
Francois Romieufbac58f2007-10-04 22:51:38 +02003253 rtl_disable_msi(pdev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003254 rtl8169_release_board(pdev, dev, tp->mmio_addr);
3255 pci_set_drvdata(pdev, NULL);
3256}
3257
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
Neil Hormanc0cd8842010-03-29 13:16:02 -07003259 unsigned int mtu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003260{
Neil Hormanc0cd8842010-03-29 13:16:02 -07003261 unsigned int max_frame = mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
3262
3263 if (max_frame != 16383)
Neil Horman93f4d912010-04-01 07:30:07 +00003264 printk(KERN_WARNING PFX "WARNING! Changing of MTU on this "
3265 "NIC may lead to frame reception errors!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266
Raimonds Cicans88123042009-11-13 10:52:19 +00003267 tp->rx_buf_sz = (max_frame > RX_BUF_SIZE) ? max_frame : RX_BUF_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003268}
3269
3270static int rtl8169_open(struct net_device *dev)
3271{
3272 struct rtl8169_private *tp = netdev_priv(dev);
3273 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu99f252b02007-04-02 22:59:59 +02003274 int retval = -ENOMEM;
3275
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003276 pm_runtime_get_sync(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277
Neil Hormanc0cd8842010-03-29 13:16:02 -07003278 /*
3279 * Note that we use a magic value here, its wierd I know
3280 * its done because, some subset of rtl8169 hardware suffers from
3281 * a problem in which frames received that are longer than
3282 * the size set in RxMaxSize register return garbage sizes
3283 * when received. To avoid this we need to turn off filtering,
3284 * which is done by setting a value of 16383 in the RxMaxSize register
3285 * and allocating 16k frames to handle the largest possible rx value
3286 * thats what the magic math below does.
3287 */
3288 rtl8169_set_rxbufsize(tp, 16383 - VLAN_ETH_HLEN - ETH_FCS_LEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003289
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290 /*
3291 * Rx and Tx desscriptors needs 256 bytes alignment.
3292 * pci_alloc_consistent provides more.
3293 */
3294 tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
3295 &tp->TxPhyAddr);
3296 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003297 goto err_pm_runtime_put;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003298
3299 tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
3300 &tp->RxPhyAddr);
3301 if (!tp->RxDescArray)
Francois Romieu99f252b02007-04-02 22:59:59 +02003302 goto err_free_tx_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003303
3304 retval = rtl8169_init_ring(dev);
3305 if (retval < 0)
Francois Romieu99f252b02007-04-02 22:59:59 +02003306 goto err_free_rx_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003307
David Howellsc4028952006-11-22 14:57:56 +00003308 INIT_DELAYED_WORK(&tp->task, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003309
Francois Romieu99f252b02007-04-02 22:59:59 +02003310 smp_mb();
3311
Francois Romieufbac58f2007-10-04 22:51:38 +02003312 retval = request_irq(dev->irq, rtl8169_interrupt,
3313 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
Francois Romieu99f252b02007-04-02 22:59:59 +02003314 dev->name, dev);
3315 if (retval < 0)
3316 goto err_release_ring_2;
3317
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003318 napi_enable(&tp->napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003319
Francois Romieu07ce4062007-02-23 23:36:39 +01003320 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003321
3322 rtl8169_request_timer(dev);
3323
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003324 tp->saved_wolopts = 0;
3325 pm_runtime_put_noidle(&pdev->dev);
3326
Linus Torvalds1da177e2005-04-16 15:20:36 -07003327 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
3328out:
3329 return retval;
3330
Francois Romieu99f252b02007-04-02 22:59:59 +02003331err_release_ring_2:
3332 rtl8169_rx_clear(tp);
3333err_free_rx_1:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003334 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
3335 tp->RxPhyAddr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003336 tp->RxDescArray = NULL;
Francois Romieu99f252b02007-04-02 22:59:59 +02003337err_free_tx_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003338 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
3339 tp->TxPhyAddr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003340 tp->TxDescArray = NULL;
3341err_pm_runtime_put:
3342 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003343 goto out;
3344}
3345
3346static void rtl8169_hw_reset(void __iomem *ioaddr)
3347{
3348 /* Disable interrupts */
3349 rtl8169_irq_mask_and_ack(ioaddr);
3350
3351 /* Reset the chipset */
3352 RTL_W8(ChipCmd, CmdReset);
3353
3354 /* PCI commit */
3355 RTL_R8(ChipCmd);
3356}
3357
Francois Romieu7f796d832007-06-11 23:04:41 +02003358static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01003359{
3360 void __iomem *ioaddr = tp->mmio_addr;
3361 u32 cfg = rtl8169_rx_config;
3362
3363 cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
3364 RTL_W32(RxConfig, cfg);
3365
3366 /* Set DMA burst size and Interframe Gap Time */
3367 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
3368 (InterFrameGap << TxInterFrameGapShift));
3369}
3370
Francois Romieu07ce4062007-02-23 23:36:39 +01003371static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003372{
3373 struct rtl8169_private *tp = netdev_priv(dev);
3374 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01003375 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003376
3377 /* Soft reset the chip. */
3378 RTL_W8(ChipCmd, CmdReset);
3379
3380 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01003381 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003382 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
3383 break;
Francois Romieub518fa82006-08-16 15:23:13 +02003384 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003385 }
3386
Francois Romieu07ce4062007-02-23 23:36:39 +01003387 tp->hw_start(dev);
3388
Francois Romieu07ce4062007-02-23 23:36:39 +01003389 netif_start_queue(dev);
3390}
3391
3392
Francois Romieu7f796d832007-06-11 23:04:41 +02003393static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
3394 void __iomem *ioaddr)
3395{
3396 /*
3397 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
3398 * register to be written before TxDescAddrLow to work.
3399 * Switching from MMIO to I/O access fixes the issue as well.
3400 */
3401 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07003402 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02003403 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07003404 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02003405}
3406
3407static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
3408{
3409 u16 cmd;
3410
3411 cmd = RTL_R16(CPlusCmd);
3412 RTL_W16(CPlusCmd, cmd);
3413 return cmd;
3414}
3415
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07003416static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
Francois Romieu7f796d832007-06-11 23:04:41 +02003417{
3418 /* Low hurts. Let's disable the filtering. */
Raimonds Cicans207d6e872009-10-26 10:52:37 +00003419 RTL_W16(RxMaxSize, rx_buf_sz + 1);
Francois Romieu7f796d832007-06-11 23:04:41 +02003420}
3421
Francois Romieu6dccd162007-02-13 23:38:05 +01003422static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
3423{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003424 static const struct {
Francois Romieu6dccd162007-02-13 23:38:05 +01003425 u32 mac_version;
3426 u32 clk;
3427 u32 val;
3428 } cfg2_info [] = {
3429 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
3430 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
3431 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
3432 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
3433 }, *p = cfg2_info;
3434 unsigned int i;
3435 u32 clk;
3436
3437 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01003438 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01003439 if ((p->mac_version == mac_version) && (p->clk == clk)) {
3440 RTL_W32(0x7c, p->val);
3441 break;
3442 }
3443 }
3444}
3445
Francois Romieu07ce4062007-02-23 23:36:39 +01003446static void rtl_hw_start_8169(struct net_device *dev)
3447{
3448 struct rtl8169_private *tp = netdev_priv(dev);
3449 void __iomem *ioaddr = tp->mmio_addr;
3450 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01003451
Francois Romieu9cb427b2006-11-02 00:10:16 +01003452 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
3453 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
3454 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
3455 }
3456
Linus Torvalds1da177e2005-04-16 15:20:36 -07003457 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieu9cb427b2006-11-02 00:10:16 +01003458 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
3459 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3460 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
3461 (tp->mac_version == RTL_GIGA_MAC_VER_04))
3462 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3463
Linus Torvalds1da177e2005-04-16 15:20:36 -07003464 RTL_W8(EarlyTxThres, EarlyTxThld);
3465
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07003466 rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003467
Francois Romieuc946b302007-10-04 00:42:50 +02003468 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
3469 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3470 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
3471 (tp->mac_version == RTL_GIGA_MAC_VER_04))
3472 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003473
Francois Romieu7f796d832007-06-11 23:04:41 +02003474 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02003475
3476 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3477 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
Joe Perches06fa7352007-10-18 21:15:00 +02003478 dprintk("Set MAC Reg C+CR Offset 0xE0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07003479 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02003480 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003481 }
3482
Francois Romieubcf0bf92006-07-26 23:14:13 +02003483 RTL_W16(CPlusCmd, tp->cp_cmd);
3484
Francois Romieu6dccd162007-02-13 23:38:05 +01003485 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
3486
Linus Torvalds1da177e2005-04-16 15:20:36 -07003487 /*
3488 * Undocumented corner. Supposedly:
3489 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
3490 */
3491 RTL_W16(IntrMitigate, 0x0000);
3492
Francois Romieu7f796d832007-06-11 23:04:41 +02003493 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01003494
Francois Romieuc946b302007-10-04 00:42:50 +02003495 if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
3496 (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
3497 (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
3498 (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
3499 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3500 rtl_set_rx_tx_config_registers(tp);
3501 }
3502
Linus Torvalds1da177e2005-04-16 15:20:36 -07003503 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02003504
3505 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
3506 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003507
3508 RTL_W32(RxMissed, 0);
3509
Francois Romieu07ce4062007-02-23 23:36:39 +01003510 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003511
3512 /* no early-rx interrupts */
3513 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003514
3515 /* Enable all known interrupts by setting the interrupt mask. */
Francois Romieu0e485152007-02-20 00:00:26 +01003516 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01003517}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003518
Francois Romieu9c14cea2008-07-05 00:21:15 +02003519static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
Francois Romieu458a9f62008-08-02 15:50:02 +02003520{
Francois Romieu9c14cea2008-07-05 00:21:15 +02003521 struct net_device *dev = pci_get_drvdata(pdev);
3522 struct rtl8169_private *tp = netdev_priv(dev);
3523 int cap = tp->pcie_cap;
Francois Romieu458a9f62008-08-02 15:50:02 +02003524
Francois Romieu9c14cea2008-07-05 00:21:15 +02003525 if (cap) {
3526 u16 ctl;
3527
3528 pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
3529 ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
3530 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
3531 }
Francois Romieu458a9f62008-08-02 15:50:02 +02003532}
3533
Francois Romieudacf8152008-08-02 20:44:13 +02003534static void rtl_csi_access_enable(void __iomem *ioaddr)
3535{
3536 u32 csi;
3537
3538 csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
3539 rtl_csi_write(ioaddr, 0x070c, csi | 0x27000000);
3540}
3541
3542struct ephy_info {
3543 unsigned int offset;
3544 u16 mask;
3545 u16 bits;
3546};
3547
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003548static void rtl_ephy_init(void __iomem *ioaddr, const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02003549{
3550 u16 w;
3551
3552 while (len-- > 0) {
3553 w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
3554 rtl_ephy_write(ioaddr, e->offset, w);
3555 e++;
3556 }
3557}
3558
Francois Romieub726e492008-06-28 12:22:59 +02003559static void rtl_disable_clock_request(struct pci_dev *pdev)
3560{
3561 struct net_device *dev = pci_get_drvdata(pdev);
3562 struct rtl8169_private *tp = netdev_priv(dev);
3563 int cap = tp->pcie_cap;
3564
3565 if (cap) {
3566 u16 ctl;
3567
3568 pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
3569 ctl &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
3570 pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
3571 }
3572}
3573
3574#define R8168_CPCMD_QUIRK_MASK (\
3575 EnableBist | \
3576 Mac_dbgo_oe | \
3577 Force_half_dup | \
3578 Force_rxflow_en | \
3579 Force_txflow_en | \
3580 Cxpl_dbg_sel | \
3581 ASF | \
3582 PktCntrDisable | \
3583 Mac_dbgo_sel)
3584
Francois Romieu219a1e92008-06-28 11:58:39 +02003585static void rtl_hw_start_8168bb(void __iomem *ioaddr, struct pci_dev *pdev)
3586{
Francois Romieub726e492008-06-28 12:22:59 +02003587 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3588
3589 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3590
Francois Romieu2e68ae42008-06-28 12:00:55 +02003591 rtl_tx_performance_tweak(pdev,
3592 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieu219a1e92008-06-28 11:58:39 +02003593}
3594
3595static void rtl_hw_start_8168bef(void __iomem *ioaddr, struct pci_dev *pdev)
3596{
3597 rtl_hw_start_8168bb(ioaddr, pdev);
Francois Romieub726e492008-06-28 12:22:59 +02003598
3599 RTL_W8(EarlyTxThres, EarlyTxThld);
3600
3601 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02003602}
3603
3604static void __rtl_hw_start_8168cp(void __iomem *ioaddr, struct pci_dev *pdev)
3605{
Francois Romieub726e492008-06-28 12:22:59 +02003606 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
3607
3608 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3609
Francois Romieu219a1e92008-06-28 11:58:39 +02003610 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02003611
3612 rtl_disable_clock_request(pdev);
3613
3614 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02003615}
3616
Francois Romieuef3386f2008-06-29 12:24:30 +02003617static void rtl_hw_start_8168cp_1(void __iomem *ioaddr, struct pci_dev *pdev)
Francois Romieu219a1e92008-06-28 11:58:39 +02003618{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003619 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003620 { 0x01, 0, 0x0001 },
3621 { 0x02, 0x0800, 0x1000 },
3622 { 0x03, 0, 0x0042 },
3623 { 0x06, 0x0080, 0x0000 },
3624 { 0x07, 0, 0x2000 }
3625 };
3626
3627 rtl_csi_access_enable(ioaddr);
3628
3629 rtl_ephy_init(ioaddr, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
3630
Francois Romieu219a1e92008-06-28 11:58:39 +02003631 __rtl_hw_start_8168cp(ioaddr, pdev);
3632}
3633
Francois Romieuef3386f2008-06-29 12:24:30 +02003634static void rtl_hw_start_8168cp_2(void __iomem *ioaddr, struct pci_dev *pdev)
3635{
3636 rtl_csi_access_enable(ioaddr);
3637
3638 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3639
3640 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3641
3642 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3643}
3644
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003645static void rtl_hw_start_8168cp_3(void __iomem *ioaddr, struct pci_dev *pdev)
3646{
3647 rtl_csi_access_enable(ioaddr);
3648
3649 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3650
3651 /* Magic. */
3652 RTL_W8(DBG_REG, 0x20);
3653
3654 RTL_W8(EarlyTxThres, EarlyTxThld);
3655
3656 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3657
3658 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3659}
3660
Francois Romieu219a1e92008-06-28 11:58:39 +02003661static void rtl_hw_start_8168c_1(void __iomem *ioaddr, struct pci_dev *pdev)
3662{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003663 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003664 { 0x02, 0x0800, 0x1000 },
3665 { 0x03, 0, 0x0002 },
3666 { 0x06, 0x0080, 0x0000 }
3667 };
3668
3669 rtl_csi_access_enable(ioaddr);
3670
3671 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
3672
3673 rtl_ephy_init(ioaddr, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
3674
Francois Romieu219a1e92008-06-28 11:58:39 +02003675 __rtl_hw_start_8168cp(ioaddr, pdev);
3676}
3677
3678static void rtl_hw_start_8168c_2(void __iomem *ioaddr, struct pci_dev *pdev)
3679{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003680 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003681 { 0x01, 0, 0x0001 },
3682 { 0x03, 0x0400, 0x0220 }
3683 };
3684
3685 rtl_csi_access_enable(ioaddr);
3686
3687 rtl_ephy_init(ioaddr, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
3688
Francois Romieu219a1e92008-06-28 11:58:39 +02003689 __rtl_hw_start_8168cp(ioaddr, pdev);
3690}
3691
Francois Romieu197ff762008-06-28 13:16:02 +02003692static void rtl_hw_start_8168c_3(void __iomem *ioaddr, struct pci_dev *pdev)
3693{
3694 rtl_hw_start_8168c_2(ioaddr, pdev);
3695}
3696
Francois Romieu6fb07052008-06-29 11:54:28 +02003697static void rtl_hw_start_8168c_4(void __iomem *ioaddr, struct pci_dev *pdev)
3698{
3699 rtl_csi_access_enable(ioaddr);
3700
3701 __rtl_hw_start_8168cp(ioaddr, pdev);
3702}
3703
Francois Romieu5b538df2008-07-20 16:22:45 +02003704static void rtl_hw_start_8168d(void __iomem *ioaddr, struct pci_dev *pdev)
3705{
3706 rtl_csi_access_enable(ioaddr);
3707
3708 rtl_disable_clock_request(pdev);
3709
3710 RTL_W8(EarlyTxThres, EarlyTxThld);
3711
3712 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3713
3714 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3715}
3716
Francois Romieu07ce4062007-02-23 23:36:39 +01003717static void rtl_hw_start_8168(struct net_device *dev)
3718{
Francois Romieu2dd99532007-06-11 23:22:52 +02003719 struct rtl8169_private *tp = netdev_priv(dev);
3720 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01003721 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu2dd99532007-06-11 23:22:52 +02003722
3723 RTL_W8(Cfg9346, Cfg9346_Unlock);
3724
3725 RTL_W8(EarlyTxThres, EarlyTxThld);
3726
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07003727 rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02003728
Francois Romieu0e485152007-02-20 00:00:26 +01003729 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02003730
3731 RTL_W16(CPlusCmd, tp->cp_cmd);
3732
Francois Romieu0e485152007-02-20 00:00:26 +01003733 RTL_W16(IntrMitigate, 0x5151);
3734
3735 /* Work around for RxFIFO overflow. */
3736 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
3737 tp->intr_event |= RxFIFOOver | PCSTimeout;
3738 tp->intr_event &= ~RxOverflow;
3739 }
Francois Romieu2dd99532007-06-11 23:22:52 +02003740
3741 rtl_set_rx_tx_desc_registers(tp, ioaddr);
3742
Francois Romieub8363902008-06-01 12:31:57 +02003743 rtl_set_rx_mode(dev);
3744
3745 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
3746 (InterFrameGap << TxInterFrameGapShift));
Francois Romieu2dd99532007-06-11 23:22:52 +02003747
3748 RTL_R8(IntrMask);
3749
Francois Romieu219a1e92008-06-28 11:58:39 +02003750 switch (tp->mac_version) {
3751 case RTL_GIGA_MAC_VER_11:
3752 rtl_hw_start_8168bb(ioaddr, pdev);
3753 break;
3754
3755 case RTL_GIGA_MAC_VER_12:
3756 case RTL_GIGA_MAC_VER_17:
3757 rtl_hw_start_8168bef(ioaddr, pdev);
3758 break;
3759
3760 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02003761 rtl_hw_start_8168cp_1(ioaddr, pdev);
Francois Romieu219a1e92008-06-28 11:58:39 +02003762 break;
3763
3764 case RTL_GIGA_MAC_VER_19:
3765 rtl_hw_start_8168c_1(ioaddr, pdev);
3766 break;
3767
3768 case RTL_GIGA_MAC_VER_20:
3769 rtl_hw_start_8168c_2(ioaddr, pdev);
3770 break;
3771
Francois Romieu197ff762008-06-28 13:16:02 +02003772 case RTL_GIGA_MAC_VER_21:
3773 rtl_hw_start_8168c_3(ioaddr, pdev);
3774 break;
3775
Francois Romieu6fb07052008-06-29 11:54:28 +02003776 case RTL_GIGA_MAC_VER_22:
3777 rtl_hw_start_8168c_4(ioaddr, pdev);
3778 break;
3779
Francois Romieuef3386f2008-06-29 12:24:30 +02003780 case RTL_GIGA_MAC_VER_23:
3781 rtl_hw_start_8168cp_2(ioaddr, pdev);
3782 break;
3783
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003784 case RTL_GIGA_MAC_VER_24:
3785 rtl_hw_start_8168cp_3(ioaddr, pdev);
3786 break;
3787
Francois Romieu5b538df2008-07-20 16:22:45 +02003788 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00003789 case RTL_GIGA_MAC_VER_26:
3790 case RTL_GIGA_MAC_VER_27:
Francois Romieu5b538df2008-07-20 16:22:45 +02003791 rtl_hw_start_8168d(ioaddr, pdev);
3792 break;
3793
Francois Romieu219a1e92008-06-28 11:58:39 +02003794 default:
3795 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
3796 dev->name, tp->mac_version);
3797 break;
3798 }
Francois Romieu2dd99532007-06-11 23:22:52 +02003799
Francois Romieu0e485152007-02-20 00:00:26 +01003800 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3801
Francois Romieub8363902008-06-01 12:31:57 +02003802 RTL_W8(Cfg9346, Cfg9346_Lock);
3803
Francois Romieu2dd99532007-06-11 23:22:52 +02003804 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003805
Francois Romieu0e485152007-02-20 00:00:26 +01003806 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01003807}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003808
Francois Romieu2857ffb2008-08-02 21:08:49 +02003809#define R810X_CPCMD_QUIRK_MASK (\
3810 EnableBist | \
3811 Mac_dbgo_oe | \
3812 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00003813 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02003814 Force_txflow_en | \
3815 Cxpl_dbg_sel | \
3816 ASF | \
3817 PktCntrDisable | \
3818 PCIDAC | \
3819 PCIMulRW)
3820
3821static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
3822{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003823 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003824 { 0x01, 0, 0x6e65 },
3825 { 0x02, 0, 0x091f },
3826 { 0x03, 0, 0xc2f9 },
3827 { 0x06, 0, 0xafb5 },
3828 { 0x07, 0, 0x0e00 },
3829 { 0x19, 0, 0xec80 },
3830 { 0x01, 0, 0x2e65 },
3831 { 0x01, 0, 0x6e65 }
3832 };
3833 u8 cfg1;
3834
3835 rtl_csi_access_enable(ioaddr);
3836
3837 RTL_W8(DBG_REG, FIX_NAK_1);
3838
3839 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3840
3841 RTL_W8(Config1,
3842 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
3843 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3844
3845 cfg1 = RTL_R8(Config1);
3846 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
3847 RTL_W8(Config1, cfg1 & ~LEDS0);
3848
3849 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
3850
3851 rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
3852}
3853
3854static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
3855{
3856 rtl_csi_access_enable(ioaddr);
3857
3858 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3859
3860 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
3861 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3862
3863 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
3864}
3865
3866static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
3867{
3868 rtl_hw_start_8102e_2(ioaddr, pdev);
3869
3870 rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
3871}
3872
Francois Romieu07ce4062007-02-23 23:36:39 +01003873static void rtl_hw_start_8101(struct net_device *dev)
3874{
Francois Romieucdf1a602007-06-11 23:29:50 +02003875 struct rtl8169_private *tp = netdev_priv(dev);
3876 void __iomem *ioaddr = tp->mmio_addr;
3877 struct pci_dev *pdev = tp->pci_dev;
3878
Francois Romieue3cf0cc2007-08-17 14:55:46 +02003879 if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
3880 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
Francois Romieu9c14cea2008-07-05 00:21:15 +02003881 int cap = tp->pcie_cap;
3882
3883 if (cap) {
3884 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
3885 PCI_EXP_DEVCTL_NOSNOOP_EN);
3886 }
Francois Romieucdf1a602007-06-11 23:29:50 +02003887 }
3888
Francois Romieu2857ffb2008-08-02 21:08:49 +02003889 switch (tp->mac_version) {
3890 case RTL_GIGA_MAC_VER_07:
3891 rtl_hw_start_8102e_1(ioaddr, pdev);
3892 break;
3893
3894 case RTL_GIGA_MAC_VER_08:
3895 rtl_hw_start_8102e_3(ioaddr, pdev);
3896 break;
3897
3898 case RTL_GIGA_MAC_VER_09:
3899 rtl_hw_start_8102e_2(ioaddr, pdev);
3900 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02003901 }
3902
3903 RTL_W8(Cfg9346, Cfg9346_Unlock);
3904
3905 RTL_W8(EarlyTxThres, EarlyTxThld);
3906
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07003907 rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
Francois Romieucdf1a602007-06-11 23:29:50 +02003908
3909 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
3910
3911 RTL_W16(CPlusCmd, tp->cp_cmd);
3912
3913 RTL_W16(IntrMitigate, 0x0000);
3914
3915 rtl_set_rx_tx_desc_registers(tp, ioaddr);
3916
3917 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3918 rtl_set_rx_tx_config_registers(tp);
3919
3920 RTL_W8(Cfg9346, Cfg9346_Lock);
3921
3922 RTL_R8(IntrMask);
3923
Francois Romieucdf1a602007-06-11 23:29:50 +02003924 rtl_set_rx_mode(dev);
3925
Francois Romieu0e485152007-02-20 00:00:26 +01003926 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3927
Francois Romieucdf1a602007-06-11 23:29:50 +02003928 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003929
Francois Romieu0e485152007-02-20 00:00:26 +01003930 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003931}
3932
3933static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
3934{
3935 struct rtl8169_private *tp = netdev_priv(dev);
3936 int ret = 0;
3937
3938 if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
3939 return -EINVAL;
3940
3941 dev->mtu = new_mtu;
3942
3943 if (!netif_running(dev))
3944 goto out;
3945
3946 rtl8169_down(dev);
3947
Neil Hormanc0cd8842010-03-29 13:16:02 -07003948 rtl8169_set_rxbufsize(tp, dev->mtu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949
3950 ret = rtl8169_init_ring(dev);
3951 if (ret < 0)
3952 goto out;
3953
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003954 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003955
Francois Romieu07ce4062007-02-23 23:36:39 +01003956 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003957
3958 rtl8169_request_timer(dev);
3959
3960out:
3961 return ret;
3962}
3963
3964static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
3965{
Al Viro95e09182007-12-22 18:55:39 +00003966 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003967 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
3968}
3969
3970static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
3971 struct sk_buff **sk_buff, struct RxDesc *desc)
3972{
3973 struct pci_dev *pdev = tp->pci_dev;
3974
3975 pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
3976 PCI_DMA_FROMDEVICE);
3977 dev_kfree_skb(*sk_buff);
3978 *sk_buff = NULL;
3979 rtl8169_make_unusable_by_asic(desc);
3980}
3981
3982static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
3983{
3984 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
3985
3986 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
3987}
3988
3989static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
3990 u32 rx_buf_sz)
3991{
3992 desc->addr = cpu_to_le64(mapping);
3993 wmb();
3994 rtl8169_mark_to_asic(desc, rx_buf_sz);
3995}
3996
Stephen Hemminger15d31752007-06-16 22:36:41 +02003997static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
3998 struct net_device *dev,
3999 struct RxDesc *desc, int rx_buf_sz,
4000 unsigned int align)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004001{
4002 struct sk_buff *skb;
4003 dma_addr_t mapping;
Francois Romieue9f63f32007-02-28 23:16:57 +01004004 unsigned int pad;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005
Francois Romieue9f63f32007-02-28 23:16:57 +01004006 pad = align ? align : NET_IP_ALIGN;
4007
4008 skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004009 if (!skb)
4010 goto err_out;
4011
Francois Romieue9f63f32007-02-28 23:16:57 +01004012 skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004013
David S. Miller689be432005-06-28 15:25:31 -07004014 mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004015 PCI_DMA_FROMDEVICE);
4016
4017 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018out:
Stephen Hemminger15d31752007-06-16 22:36:41 +02004019 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004020
4021err_out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004022 rtl8169_make_unusable_by_asic(desc);
4023 goto out;
4024}
4025
4026static void rtl8169_rx_clear(struct rtl8169_private *tp)
4027{
Francois Romieu07d3f512007-02-21 22:40:46 +01004028 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004029
4030 for (i = 0; i < NUM_RX_DESC; i++) {
4031 if (tp->Rx_skbuff[i]) {
4032 rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
4033 tp->RxDescArray + i);
4034 }
4035 }
4036}
4037
4038static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
4039 u32 start, u32 end)
4040{
4041 u32 cur;
Francois Romieu5b0384f2006-08-16 16:00:01 +02004042
Francois Romieu4ae47c22007-06-16 23:28:45 +02004043 for (cur = start; end - cur != 0; cur++) {
Stephen Hemminger15d31752007-06-16 22:36:41 +02004044 struct sk_buff *skb;
4045 unsigned int i = cur % NUM_RX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004046
Francois Romieu4ae47c22007-06-16 23:28:45 +02004047 WARN_ON((s32)(end - cur) < 0);
4048
Linus Torvalds1da177e2005-04-16 15:20:36 -07004049 if (tp->Rx_skbuff[i])
4050 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004051
Stephen Hemminger15d31752007-06-16 22:36:41 +02004052 skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
4053 tp->RxDescArray + i,
4054 tp->rx_buf_sz, tp->align);
4055 if (!skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004056 break;
Stephen Hemminger15d31752007-06-16 22:36:41 +02004057
4058 tp->Rx_skbuff[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004059 }
4060 return cur - start;
4061}
4062
4063static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
4064{
4065 desc->opts1 |= cpu_to_le32(RingEnd);
4066}
4067
4068static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4069{
4070 tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
4071}
4072
4073static int rtl8169_init_ring(struct net_device *dev)
4074{
4075 struct rtl8169_private *tp = netdev_priv(dev);
4076
4077 rtl8169_init_ring_indexes(tp);
4078
4079 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
4080 memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
4081
4082 if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
4083 goto err_out;
4084
4085 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
4086
4087 return 0;
4088
4089err_out:
4090 rtl8169_rx_clear(tp);
4091 return -ENOMEM;
4092}
4093
4094static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
4095 struct TxDesc *desc)
4096{
4097 unsigned int len = tx_skb->len;
4098
4099 pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
4100 desc->opts1 = 0x00;
4101 desc->opts2 = 0x00;
4102 desc->addr = 0x00;
4103 tx_skb->len = 0;
4104}
4105
4106static void rtl8169_tx_clear(struct rtl8169_private *tp)
4107{
4108 unsigned int i;
4109
4110 for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
4111 unsigned int entry = i % NUM_TX_DESC;
4112 struct ring_info *tx_skb = tp->tx_skb + entry;
4113 unsigned int len = tx_skb->len;
4114
4115 if (len) {
4116 struct sk_buff *skb = tx_skb->skb;
4117
4118 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
4119 tp->TxDescArray + entry);
4120 if (skb) {
4121 dev_kfree_skb(skb);
4122 tx_skb->skb = NULL;
4123 }
Francois Romieucebf8cc2007-10-18 12:06:54 +02004124 tp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004125 }
4126 }
4127 tp->cur_tx = tp->dirty_tx = 0;
4128}
4129
David Howellsc4028952006-11-22 14:57:56 +00004130static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004131{
4132 struct rtl8169_private *tp = netdev_priv(dev);
4133
David Howellsc4028952006-11-22 14:57:56 +00004134 PREPARE_DELAYED_WORK(&tp->task, task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004135 schedule_delayed_work(&tp->task, 4);
4136}
4137
4138static void rtl8169_wait_for_quiescence(struct net_device *dev)
4139{
4140 struct rtl8169_private *tp = netdev_priv(dev);
4141 void __iomem *ioaddr = tp->mmio_addr;
4142
4143 synchronize_irq(dev->irq);
4144
4145 /* Wait for any pending NAPI task to complete */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004146 napi_disable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004147
4148 rtl8169_irq_mask_and_ack(ioaddr);
4149
David S. Millerd1d08d12008-01-07 20:53:33 -08004150 tp->intr_mask = 0xffff;
4151 RTL_W16(IntrMask, tp->intr_event);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004152 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004153}
4154
David Howellsc4028952006-11-22 14:57:56 +00004155static void rtl8169_reinit_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004156{
David Howellsc4028952006-11-22 14:57:56 +00004157 struct rtl8169_private *tp =
4158 container_of(work, struct rtl8169_private, task.work);
4159 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004160 int ret;
4161
Francois Romieueb2a0212007-02-15 23:37:21 +01004162 rtnl_lock();
4163
4164 if (!netif_running(dev))
4165 goto out_unlock;
4166
4167 rtl8169_wait_for_quiescence(dev);
4168 rtl8169_close(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004169
4170 ret = rtl8169_open(dev);
4171 if (unlikely(ret < 0)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004172 if (net_ratelimit())
4173 netif_err(tp, drv, dev,
4174 "reinit failure (status = %d). Rescheduling\n",
4175 ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004176 rtl8169_schedule_work(dev, rtl8169_reinit_task);
4177 }
Francois Romieueb2a0212007-02-15 23:37:21 +01004178
4179out_unlock:
4180 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004181}
4182
David Howellsc4028952006-11-22 14:57:56 +00004183static void rtl8169_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004184{
David Howellsc4028952006-11-22 14:57:56 +00004185 struct rtl8169_private *tp =
4186 container_of(work, struct rtl8169_private, task.work);
4187 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004188
Francois Romieueb2a0212007-02-15 23:37:21 +01004189 rtnl_lock();
4190
Linus Torvalds1da177e2005-04-16 15:20:36 -07004191 if (!netif_running(dev))
Francois Romieueb2a0212007-02-15 23:37:21 +01004192 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004193
4194 rtl8169_wait_for_quiescence(dev);
4195
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004196 rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004197 rtl8169_tx_clear(tp);
4198
4199 if (tp->dirty_rx == tp->cur_rx) {
4200 rtl8169_init_ring_indexes(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01004201 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004202 netif_wake_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004203 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004204 } else {
Joe Perchesbf82c182010-02-09 11:49:50 +00004205 if (net_ratelimit())
4206 netif_emerg(tp, intr, dev, "Rx buffers shortage\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004207 rtl8169_schedule_work(dev, rtl8169_reset_task);
4208 }
Francois Romieueb2a0212007-02-15 23:37:21 +01004209
4210out_unlock:
4211 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004212}
4213
4214static void rtl8169_tx_timeout(struct net_device *dev)
4215{
4216 struct rtl8169_private *tp = netdev_priv(dev);
4217
4218 rtl8169_hw_reset(tp->mmio_addr);
4219
4220 /* Let's wait a bit while any (async) irq lands on */
4221 rtl8169_schedule_work(dev, rtl8169_reset_task);
4222}
4223
4224static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
4225 u32 opts1)
4226{
4227 struct skb_shared_info *info = skb_shinfo(skb);
4228 unsigned int cur_frag, entry;
Jeff Garzika6343af2007-07-17 05:39:58 -04004229 struct TxDesc * uninitialized_var(txd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004230
4231 entry = tp->cur_tx;
4232 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
4233 skb_frag_t *frag = info->frags + cur_frag;
4234 dma_addr_t mapping;
4235 u32 status, len;
4236 void *addr;
4237
4238 entry = (entry + 1) % NUM_TX_DESC;
4239
4240 txd = tp->TxDescArray + entry;
4241 len = frag->size;
4242 addr = ((void *) page_address(frag->page)) + frag->page_offset;
4243 mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
4244
4245 /* anti gcc 2.95.3 bugware (sic) */
4246 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
4247
4248 txd->opts1 = cpu_to_le32(status);
4249 txd->addr = cpu_to_le64(mapping);
4250
4251 tp->tx_skb[entry].len = len;
4252 }
4253
4254 if (cur_frag) {
4255 tp->tx_skb[entry].skb = skb;
4256 txd->opts1 |= cpu_to_le32(LastFrag);
4257 }
4258
4259 return cur_frag;
4260}
4261
4262static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
4263{
4264 if (dev->features & NETIF_F_TSO) {
Herbert Xu79671682006-06-22 02:40:14 -07004265 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004266
4267 if (mss)
4268 return LargeSend | ((mss & MSSMask) << MSSShift);
4269 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07004270 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004271 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004272
4273 if (ip->protocol == IPPROTO_TCP)
4274 return IPCS | TCPCS;
4275 else if (ip->protocol == IPPROTO_UDP)
4276 return IPCS | UDPCS;
4277 WARN_ON(1); /* we need a WARN() */
4278 }
4279 return 0;
4280}
4281
Stephen Hemminger613573252009-08-31 19:50:58 +00004282static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
4283 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004284{
4285 struct rtl8169_private *tp = netdev_priv(dev);
4286 unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
4287 struct TxDesc *txd = tp->TxDescArray + entry;
4288 void __iomem *ioaddr = tp->mmio_addr;
4289 dma_addr_t mapping;
4290 u32 status, len;
4291 u32 opts1;
Francois Romieu5b0384f2006-08-16 16:00:01 +02004292
Linus Torvalds1da177e2005-04-16 15:20:36 -07004293 if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004294 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004295 goto err_stop;
4296 }
4297
4298 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
4299 goto err_stop;
4300
4301 opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
4302
4303 frags = rtl8169_xmit_frags(tp, skb, opts1);
4304 if (frags) {
4305 len = skb_headlen(skb);
4306 opts1 |= FirstFrag;
4307 } else {
4308 len = skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004309 opts1 |= FirstFrag | LastFrag;
4310 tp->tx_skb[entry].skb = skb;
4311 }
4312
4313 mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
4314
4315 tp->tx_skb[entry].len = len;
4316 txd->addr = cpu_to_le64(mapping);
4317 txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
4318
4319 wmb();
4320
4321 /* anti gcc 2.95.3 bugware (sic) */
4322 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
4323 txd->opts1 = cpu_to_le32(status);
4324
Linus Torvalds1da177e2005-04-16 15:20:36 -07004325 tp->cur_tx += frags + 1;
4326
David Dillow4c020a92010-03-03 16:33:10 +00004327 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004328
Francois Romieu275391a2007-02-23 23:50:28 +01004329 RTL_W8(TxPoll, NPQ); /* set polling bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004330
4331 if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
4332 netif_stop_queue(dev);
4333 smp_rmb();
4334 if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
4335 netif_wake_queue(dev);
4336 }
4337
Stephen Hemminger613573252009-08-31 19:50:58 +00004338 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004339
4340err_stop:
4341 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004342 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00004343 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004344}
4345
4346static void rtl8169_pcierr_interrupt(struct net_device *dev)
4347{
4348 struct rtl8169_private *tp = netdev_priv(dev);
4349 struct pci_dev *pdev = tp->pci_dev;
4350 void __iomem *ioaddr = tp->mmio_addr;
4351 u16 pci_status, pci_cmd;
4352
4353 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
4354 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
4355
Joe Perchesbf82c182010-02-09 11:49:50 +00004356 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
4357 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004358
4359 /*
4360 * The recovery sequence below admits a very elaborated explanation:
4361 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01004362 * - I did not see what else could be done;
4363 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004364 *
4365 * Feel free to adjust to your needs.
4366 */
Francois Romieua27993f2006-12-18 00:04:19 +01004367 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01004368 pci_cmd &= ~PCI_COMMAND_PARITY;
4369 else
4370 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
4371
4372 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004373
4374 pci_write_config_word(pdev, PCI_STATUS,
4375 pci_status & (PCI_STATUS_DETECTED_PARITY |
4376 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
4377 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
4378
4379 /* The infamous DAC f*ckup only happens at boot time */
4380 if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004381 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004382 tp->cp_cmd &= ~PCIDAC;
4383 RTL_W16(CPlusCmd, tp->cp_cmd);
4384 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004385 }
4386
4387 rtl8169_hw_reset(ioaddr);
Francois Romieud03902b2006-11-23 00:00:42 +01004388
4389 rtl8169_schedule_work(dev, rtl8169_reinit_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004390}
4391
Francois Romieu07d3f512007-02-21 22:40:46 +01004392static void rtl8169_tx_interrupt(struct net_device *dev,
4393 struct rtl8169_private *tp,
4394 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004395{
4396 unsigned int dirty_tx, tx_left;
4397
Linus Torvalds1da177e2005-04-16 15:20:36 -07004398 dirty_tx = tp->dirty_tx;
4399 smp_rmb();
4400 tx_left = tp->cur_tx - dirty_tx;
4401
4402 while (tx_left > 0) {
4403 unsigned int entry = dirty_tx % NUM_TX_DESC;
4404 struct ring_info *tx_skb = tp->tx_skb + entry;
4405 u32 len = tx_skb->len;
4406 u32 status;
4407
4408 rmb();
4409 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
4410 if (status & DescOwn)
4411 break;
4412
Francois Romieucebf8cc2007-10-18 12:06:54 +02004413 dev->stats.tx_bytes += len;
4414 dev->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004415
4416 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
4417
4418 if (status & LastFrag) {
Eric Dumazet87433bf2009-06-09 22:55:53 +00004419 dev_kfree_skb(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004420 tx_skb->skb = NULL;
4421 }
4422 dirty_tx++;
4423 tx_left--;
4424 }
4425
4426 if (tp->dirty_tx != dirty_tx) {
4427 tp->dirty_tx = dirty_tx;
4428 smp_wmb();
4429 if (netif_queue_stopped(dev) &&
4430 (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
4431 netif_wake_queue(dev);
4432 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02004433 /*
4434 * 8168 hack: TxPoll requests are lost when the Tx packets are
4435 * too close. Let's kick an extra TxPoll request when a burst
4436 * of start_xmit activity is detected (if it is not detected,
4437 * it is slow enough). -- FR
4438 */
4439 smp_rmb();
4440 if (tp->cur_tx != dirty_tx)
4441 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004442 }
4443}
4444
Francois Romieu126fa4b2005-05-12 20:09:17 -04004445static inline int rtl8169_fragmented_frame(u32 status)
4446{
4447 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
4448}
4449
Linus Torvalds1da177e2005-04-16 15:20:36 -07004450static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
4451{
4452 u32 opts1 = le32_to_cpu(desc->opts1);
4453 u32 status = opts1 & RxProtoMask;
4454
4455 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
4456 ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
4457 ((status == RxProtoIP) && !(opts1 & IPFail)))
4458 skb->ip_summed = CHECKSUM_UNNECESSARY;
4459 else
4460 skb->ip_summed = CHECKSUM_NONE;
4461}
4462
Francois Romieu07d3f512007-02-21 22:40:46 +01004463static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
4464 struct rtl8169_private *tp, int pkt_size,
4465 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004466{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004467 struct sk_buff *skb;
4468 bool done = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004469
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004470 if (pkt_size >= rx_copybreak)
4471 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004472
Eric Dumazet89d71a62009-10-13 05:34:20 +00004473 skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004474 if (!skb)
4475 goto out;
4476
Francois Romieu07d3f512007-02-21 22:40:46 +01004477 pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
4478 PCI_DMA_FROMDEVICE);
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004479 skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
4480 *sk_buff = skb;
4481 done = true;
4482out:
4483 return done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004484}
4485
Eric Dumazet630b9432010-03-31 02:08:31 +00004486/*
4487 * Warning : rtl8169_rx_interrupt() might be called :
4488 * 1) from NAPI (softirq) context
4489 * (polling = 1 : we should call netif_receive_skb())
4490 * 2) from process context (rtl8169_reset_task())
4491 * (polling = 0 : we must call netif_rx() instead)
4492 */
Francois Romieu07d3f512007-02-21 22:40:46 +01004493static int rtl8169_rx_interrupt(struct net_device *dev,
4494 struct rtl8169_private *tp,
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004495 void __iomem *ioaddr, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004496{
4497 unsigned int cur_rx, rx_left;
4498 unsigned int delta, count;
Eric Dumazet630b9432010-03-31 02:08:31 +00004499 int polling = (budget != ~(u32)0) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004500
Linus Torvalds1da177e2005-04-16 15:20:36 -07004501 cur_rx = tp->cur_rx;
4502 rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
Francois Romieu865c6522008-05-11 14:51:00 +02004503 rx_left = min(rx_left, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004504
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004505 for (; rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004506 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04004507 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004508 u32 status;
4509
4510 rmb();
Francois Romieu126fa4b2005-05-12 20:09:17 -04004511 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004512
4513 if (status & DescOwn)
4514 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004515 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004516 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
4517 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004518 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004519 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02004520 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004521 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02004522 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02004523 if (status & RxFOVF) {
4524 rtl8169_schedule_work(dev, rtl8169_reset_task);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004525 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02004526 }
Francois Romieu126fa4b2005-05-12 20:09:17 -04004527 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004528 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004529 struct sk_buff *skb = tp->Rx_skbuff[entry];
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004530 dma_addr_t addr = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004531 int pkt_size = (status & 0x00001FFF) - 4;
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004532 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004533
Francois Romieu126fa4b2005-05-12 20:09:17 -04004534 /*
4535 * The driver does not support incoming fragmented
4536 * frames. They are seen as a symptom of over-mtu
4537 * sized frames.
4538 */
4539 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02004540 dev->stats.rx_dropped++;
4541 dev->stats.rx_length_errors++;
Francois Romieu126fa4b2005-05-12 20:09:17 -04004542 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004543 continue;
Francois Romieu126fa4b2005-05-12 20:09:17 -04004544 }
4545
Linus Torvalds1da177e2005-04-16 15:20:36 -07004546 rtl8169_rx_csum(skb, desc);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004547
Francois Romieu07d3f512007-02-21 22:40:46 +01004548 if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004549 pci_dma_sync_single_for_device(pdev, addr,
4550 pkt_size, PCI_DMA_FROMDEVICE);
4551 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
4552 } else {
Francois Romieua866bbf2008-08-26 21:56:06 +02004553 pci_unmap_single(pdev, addr, tp->rx_buf_sz,
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004554 PCI_DMA_FROMDEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004555 tp->Rx_skbuff[entry] = NULL;
4556 }
4557
Linus Torvalds1da177e2005-04-16 15:20:36 -07004558 skb_put(skb, pkt_size);
4559 skb->protocol = eth_type_trans(skb, dev);
4560
Eric Dumazet630b9432010-03-31 02:08:31 +00004561 if (rtl8169_rx_vlan_skb(tp, desc, skb, polling) < 0) {
4562 if (likely(polling))
4563 netif_receive_skb(skb);
4564 else
4565 netif_rx(skb);
4566 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004567
Francois Romieucebf8cc2007-10-18 12:06:54 +02004568 dev->stats.rx_bytes += pkt_size;
4569 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004570 }
Francois Romieu6dccd162007-02-13 23:38:05 +01004571
4572 /* Work around for AMD plateform. */
Al Viro95e09182007-12-22 18:55:39 +00004573 if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
Francois Romieu6dccd162007-02-13 23:38:05 +01004574 (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
4575 desc->opts2 = 0;
4576 cur_rx++;
4577 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004578 }
4579
4580 count = cur_rx - tp->cur_rx;
4581 tp->cur_rx = cur_rx;
4582
4583 delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
Joe Perchesbf82c182010-02-09 11:49:50 +00004584 if (!delta && count)
4585 netif_info(tp, intr, dev, "no Rx buffer allocated\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004586 tp->dirty_rx += delta;
4587
4588 /*
4589 * FIXME: until there is periodic timer to try and refill the ring,
4590 * a temporary shortage may definitely kill the Rx process.
4591 * - disable the asic to try and avoid an overflow and kick it again
4592 * after refill ?
4593 * - how do others driver handle this condition (Uh oh...).
4594 */
Joe Perchesbf82c182010-02-09 11:49:50 +00004595 if (tp->dirty_rx + NUM_RX_DESC == tp->cur_rx)
4596 netif_emerg(tp, intr, dev, "Rx buffers exhausted\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004597
4598 return count;
4599}
4600
Francois Romieu07d3f512007-02-21 22:40:46 +01004601static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004602{
Francois Romieu07d3f512007-02-21 22:40:46 +01004603 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004604 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004605 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004606 int handled = 0;
Francois Romieu865c6522008-05-11 14:51:00 +02004607 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004608
David Dillowf11a3772009-05-22 15:29:34 +00004609 /* loop handling interrupts until we have no new ones or
4610 * we hit a invalid/hotplug case.
4611 */
Francois Romieu865c6522008-05-11 14:51:00 +02004612 status = RTL_R16(IntrStatus);
David Dillowf11a3772009-05-22 15:29:34 +00004613 while (status && status != 0xffff) {
4614 handled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004615
David Dillowf11a3772009-05-22 15:29:34 +00004616 /* Handle all of the error cases first. These will reset
4617 * the chip, so just exit the loop.
4618 */
4619 if (unlikely(!netif_running(dev))) {
4620 rtl8169_asic_down(ioaddr);
4621 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004622 }
David Dillowf11a3772009-05-22 15:29:34 +00004623
4624 /* Work around for rx fifo overflow */
4625 if (unlikely(status & RxFIFOOver) &&
4626 (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
4627 netif_stop_queue(dev);
4628 rtl8169_tx_timeout(dev);
4629 break;
4630 }
4631
4632 if (unlikely(status & SYSErr)) {
4633 rtl8169_pcierr_interrupt(dev);
4634 break;
4635 }
4636
4637 if (status & LinkChg)
4638 rtl8169_check_link_status(dev, tp, ioaddr);
4639
4640 /* We need to see the lastest version of tp->intr_mask to
4641 * avoid ignoring an MSI interrupt and having to wait for
4642 * another event which may never come.
4643 */
4644 smp_rmb();
4645 if (status & tp->intr_mask & tp->napi_event) {
4646 RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
4647 tp->intr_mask = ~tp->napi_event;
4648
4649 if (likely(napi_schedule_prep(&tp->napi)))
4650 __napi_schedule(&tp->napi);
Joe Perchesbf82c182010-02-09 11:49:50 +00004651 else
4652 netif_info(tp, intr, dev,
4653 "interrupt %04x in poll\n", status);
David Dillowf11a3772009-05-22 15:29:34 +00004654 }
4655
4656 /* We only get a new MSI interrupt when all active irq
4657 * sources on the chip have been acknowledged. So, ack
4658 * everything we've seen and check if new sources have become
4659 * active to avoid blocking all interrupts from the chip.
4660 */
4661 RTL_W16(IntrStatus,
4662 (status & RxFIFOOver) ? (status | RxOverflow) : status);
4663 status = RTL_R16(IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004664 }
David Dillowf11a3772009-05-22 15:29:34 +00004665
Linus Torvalds1da177e2005-04-16 15:20:36 -07004666 return IRQ_RETVAL(handled);
4667}
4668
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004669static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004670{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004671 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
4672 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004673 void __iomem *ioaddr = tp->mmio_addr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004674 int work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004675
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004676 work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004677 rtl8169_tx_interrupt(dev, tp, ioaddr);
4678
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004679 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004680 napi_complete(napi);
David Dillowf11a3772009-05-22 15:29:34 +00004681
4682 /* We need for force the visibility of tp->intr_mask
4683 * for other CPUs, as we can loose an MSI interrupt
4684 * and potentially wait for a retransmit timeout if we don't.
4685 * The posted write to IntrMask is safe, as it will
4686 * eventually make it to the chip and we won't loose anything
4687 * until it does.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004688 */
David Dillowf11a3772009-05-22 15:29:34 +00004689 tp->intr_mask = 0xffff;
David Dillow4c020a92010-03-03 16:33:10 +00004690 wmb();
Francois Romieu0e485152007-02-20 00:00:26 +01004691 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004692 }
4693
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004694 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004695}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004696
Francois Romieu523a6092008-09-10 22:28:56 +02004697static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
4698{
4699 struct rtl8169_private *tp = netdev_priv(dev);
4700
4701 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
4702 return;
4703
4704 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
4705 RTL_W32(RxMissed, 0);
4706}
4707
Linus Torvalds1da177e2005-04-16 15:20:36 -07004708static void rtl8169_down(struct net_device *dev)
4709{
4710 struct rtl8169_private *tp = netdev_priv(dev);
4711 void __iomem *ioaddr = tp->mmio_addr;
Arnaud Patard733b7362006-10-12 22:33:31 +02004712 unsigned int intrmask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004713
4714 rtl8169_delete_timer(dev);
4715
4716 netif_stop_queue(dev);
4717
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01004718 napi_disable(&tp->napi);
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01004719
Linus Torvalds1da177e2005-04-16 15:20:36 -07004720core_down:
4721 spin_lock_irq(&tp->lock);
4722
4723 rtl8169_asic_down(ioaddr);
4724
Francois Romieu523a6092008-09-10 22:28:56 +02004725 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004726
4727 spin_unlock_irq(&tp->lock);
4728
4729 synchronize_irq(dev->irq);
4730
Linus Torvalds1da177e2005-04-16 15:20:36 -07004731 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenneyfbd568a3e2005-05-01 08:59:04 -07004732 synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004733
4734 /*
4735 * And now for the 50k$ question: are IRQ disabled or not ?
4736 *
4737 * Two paths lead here:
4738 * 1) dev->close
4739 * -> netif_running() is available to sync the current code and the
4740 * IRQ handler. See rtl8169_interrupt for details.
4741 * 2) dev->change_mtu
4742 * -> rtl8169_poll can not be issued again and re-enable the
4743 * interruptions. Let's simply issue the IRQ down sequence again.
Arnaud Patard733b7362006-10-12 22:33:31 +02004744 *
4745 * No loop if hotpluged or major error (0xffff).
Linus Torvalds1da177e2005-04-16 15:20:36 -07004746 */
Arnaud Patard733b7362006-10-12 22:33:31 +02004747 intrmask = RTL_R16(IntrMask);
4748 if (intrmask && (intrmask != 0xffff))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004749 goto core_down;
4750
4751 rtl8169_tx_clear(tp);
4752
4753 rtl8169_rx_clear(tp);
4754}
4755
4756static int rtl8169_close(struct net_device *dev)
4757{
4758 struct rtl8169_private *tp = netdev_priv(dev);
4759 struct pci_dev *pdev = tp->pci_dev;
4760
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004761 pm_runtime_get_sync(&pdev->dev);
4762
Ivan Vecera355423d2009-02-06 21:49:57 -08004763 /* update counters before going down */
4764 rtl8169_update_counters(dev);
4765
Linus Torvalds1da177e2005-04-16 15:20:36 -07004766 rtl8169_down(dev);
4767
4768 free_irq(dev->irq, dev);
4769
Linus Torvalds1da177e2005-04-16 15:20:36 -07004770 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
4771 tp->RxPhyAddr);
4772 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
4773 tp->TxPhyAddr);
4774 tp->TxDescArray = NULL;
4775 tp->RxDescArray = NULL;
4776
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004777 pm_runtime_put_sync(&pdev->dev);
4778
Linus Torvalds1da177e2005-04-16 15:20:36 -07004779 return 0;
4780}
4781
Francois Romieu07ce4062007-02-23 23:36:39 +01004782static void rtl_set_rx_mode(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004783{
4784 struct rtl8169_private *tp = netdev_priv(dev);
4785 void __iomem *ioaddr = tp->mmio_addr;
4786 unsigned long flags;
4787 u32 mc_filter[2]; /* Multicast hash filter */
Francois Romieu07d3f512007-02-21 22:40:46 +01004788 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004789 u32 tmp = 0;
4790
4791 if (dev->flags & IFF_PROMISC) {
4792 /* Unconditionally log net taps. */
Joe Perchesbf82c182010-02-09 11:49:50 +00004793 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004794 rx_mode =
4795 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4796 AcceptAllPhys;
4797 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00004798 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00004799 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004800 /* Too many to filter perfectly -- accept all multicasts. */
4801 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4802 mc_filter[1] = mc_filter[0] = 0xffffffff;
4803 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +00004804 struct netdev_hw_addr *ha;
Francois Romieu07d3f512007-02-21 22:40:46 +01004805
Linus Torvalds1da177e2005-04-16 15:20:36 -07004806 rx_mode = AcceptBroadcast | AcceptMyPhys;
4807 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00004808 netdev_for_each_mc_addr(ha, dev) {
4809 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004810 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4811 rx_mode |= AcceptMulticast;
4812 }
4813 }
4814
4815 spin_lock_irqsave(&tp->lock, flags);
4816
4817 tmp = rtl8169_rx_config | rx_mode |
4818 (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
4819
Francois Romieuf887cce2008-07-17 22:24:18 +02004820 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
Francois Romieu1087f4f2007-12-26 22:46:05 +01004821 u32 data = mc_filter[0];
4822
4823 mc_filter[0] = swab32(mc_filter[1]);
4824 mc_filter[1] = swab32(data);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004825 }
4826
Linus Torvalds1da177e2005-04-16 15:20:36 -07004827 RTL_W32(MAR0 + 4, mc_filter[1]);
Francois Romieu78f1cd02010-03-27 19:35:46 -07004828 RTL_W32(MAR0 + 0, mc_filter[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004829
Francois Romieu57a9f232007-06-04 22:10:15 +02004830 RTL_W32(RxConfig, tmp);
4831
Linus Torvalds1da177e2005-04-16 15:20:36 -07004832 spin_unlock_irqrestore(&tp->lock, flags);
4833}
4834
4835/**
4836 * rtl8169_get_stats - Get rtl8169 read/write statistics
4837 * @dev: The Ethernet Device to get statistics for
4838 *
4839 * Get TX/RX statistics for rtl8169
4840 */
4841static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
4842{
4843 struct rtl8169_private *tp = netdev_priv(dev);
4844 void __iomem *ioaddr = tp->mmio_addr;
4845 unsigned long flags;
4846
4847 if (netif_running(dev)) {
4848 spin_lock_irqsave(&tp->lock, flags);
Francois Romieu523a6092008-09-10 22:28:56 +02004849 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004850 spin_unlock_irqrestore(&tp->lock, flags);
4851 }
Francois Romieu5b0384f2006-08-16 16:00:01 +02004852
Francois Romieucebf8cc2007-10-18 12:06:54 +02004853 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004854}
4855
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004856static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01004857{
Francois Romieu5d06a992006-02-23 00:47:58 +01004858 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004859 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01004860
4861 netif_device_detach(dev);
4862 netif_stop_queue(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004863}
Francois Romieu5d06a992006-02-23 00:47:58 +01004864
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004865#ifdef CONFIG_PM
4866
4867static int rtl8169_suspend(struct device *device)
4868{
4869 struct pci_dev *pdev = to_pci_dev(device);
4870 struct net_device *dev = pci_get_drvdata(pdev);
4871
4872 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02004873
Francois Romieu5d06a992006-02-23 00:47:58 +01004874 return 0;
4875}
4876
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004877static void __rtl8169_resume(struct net_device *dev)
4878{
4879 netif_device_attach(dev);
4880 rtl8169_schedule_work(dev, rtl8169_reset_task);
4881}
4882
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004883static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01004884{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004885 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01004886 struct net_device *dev = pci_get_drvdata(pdev);
4887
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004888 if (netif_running(dev))
4889 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01004890
Francois Romieu5d06a992006-02-23 00:47:58 +01004891 return 0;
4892}
4893
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004894static int rtl8169_runtime_suspend(struct device *device)
4895{
4896 struct pci_dev *pdev = to_pci_dev(device);
4897 struct net_device *dev = pci_get_drvdata(pdev);
4898 struct rtl8169_private *tp = netdev_priv(dev);
4899
4900 if (!tp->TxDescArray)
4901 return 0;
4902
4903 spin_lock_irq(&tp->lock);
4904 tp->saved_wolopts = __rtl8169_get_wol(tp);
4905 __rtl8169_set_wol(tp, WAKE_ANY);
4906 spin_unlock_irq(&tp->lock);
4907
4908 rtl8169_net_suspend(dev);
4909
4910 return 0;
4911}
4912
4913static int rtl8169_runtime_resume(struct device *device)
4914{
4915 struct pci_dev *pdev = to_pci_dev(device);
4916 struct net_device *dev = pci_get_drvdata(pdev);
4917 struct rtl8169_private *tp = netdev_priv(dev);
4918
4919 if (!tp->TxDescArray)
4920 return 0;
4921
4922 spin_lock_irq(&tp->lock);
4923 __rtl8169_set_wol(tp, tp->saved_wolopts);
4924 tp->saved_wolopts = 0;
4925 spin_unlock_irq(&tp->lock);
4926
4927 __rtl8169_resume(dev);
4928
4929 return 0;
4930}
4931
4932static int rtl8169_runtime_idle(struct device *device)
4933{
4934 struct pci_dev *pdev = to_pci_dev(device);
4935 struct net_device *dev = pci_get_drvdata(pdev);
4936 struct rtl8169_private *tp = netdev_priv(dev);
4937
4938 if (!tp->TxDescArray)
4939 return 0;
4940
4941 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
4942 return -EBUSY;
4943}
4944
Alexey Dobriyan47145212009-12-14 18:00:08 -08004945static const struct dev_pm_ops rtl8169_pm_ops = {
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004946 .suspend = rtl8169_suspend,
4947 .resume = rtl8169_resume,
4948 .freeze = rtl8169_suspend,
4949 .thaw = rtl8169_resume,
4950 .poweroff = rtl8169_suspend,
4951 .restore = rtl8169_resume,
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004952 .runtime_suspend = rtl8169_runtime_suspend,
4953 .runtime_resume = rtl8169_runtime_resume,
4954 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004955};
4956
4957#define RTL8169_PM_OPS (&rtl8169_pm_ops)
4958
4959#else /* !CONFIG_PM */
4960
4961#define RTL8169_PM_OPS NULL
4962
4963#endif /* !CONFIG_PM */
4964
Francois Romieu1765f952008-09-13 17:21:40 +02004965static void rtl_shutdown(struct pci_dev *pdev)
4966{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004967 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00004968 struct rtl8169_private *tp = netdev_priv(dev);
4969 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu1765f952008-09-13 17:21:40 +02004970
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004971 rtl8169_net_suspend(dev);
4972
Ivan Veceracc098dc2009-11-29 23:12:52 -08004973 /* restore original MAC address */
4974 rtl_rar_set(tp, dev->perm_addr);
4975
françois romieu4bb3f522009-06-17 11:41:45 +00004976 spin_lock_irq(&tp->lock);
4977
4978 rtl8169_asic_down(ioaddr);
4979
4980 spin_unlock_irq(&tp->lock);
4981
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004982 if (system_state == SYSTEM_POWER_OFF) {
françois romieuca52efd2009-07-24 12:34:19 +00004983 /* WoL fails with some 8168 when the receiver is disabled. */
4984 if (tp->features & RTL_FEATURE_WOL) {
4985 pci_clear_master(pdev);
4986
4987 RTL_W8(ChipCmd, CmdRxEnb);
4988 /* PCI commit */
4989 RTL_R8(ChipCmd);
4990 }
4991
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004992 pci_wake_from_d3(pdev, true);
4993 pci_set_power_state(pdev, PCI_D3hot);
4994 }
4995}
Francois Romieu5d06a992006-02-23 00:47:58 +01004996
Linus Torvalds1da177e2005-04-16 15:20:36 -07004997static struct pci_driver rtl8169_pci_driver = {
4998 .name = MODULENAME,
4999 .id_table = rtl8169_pci_tbl,
5000 .probe = rtl8169_init_one,
5001 .remove = __devexit_p(rtl8169_remove_one),
Francois Romieu1765f952008-09-13 17:21:40 +02005002 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005003 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005004};
5005
Francois Romieu07d3f512007-02-21 22:40:46 +01005006static int __init rtl8169_init_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005007{
Jeff Garzik29917622006-08-19 17:48:59 -04005008 return pci_register_driver(&rtl8169_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005009}
5010
Francois Romieu07d3f512007-02-21 22:40:46 +01005011static void __exit rtl8169_cleanup_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005012{
5013 pci_unregister_driver(&rtl8169_pci_driver);
5014}
5015
5016module_init(rtl8169_init_module);
5017module_exit(rtl8169_cleanup_module);