blob: 8b4ed8a98a18f9393f1edb9e7ea3b13eb53489fe [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <linux/slab.h>
34#include <drm/drmP.h>
35#include <drm/amdgpu_drm.h>
Oded Gabbaya187f172016-01-30 07:59:34 +020036#include <drm/drm_cache.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include "amdgpu.h"
38#include "amdgpu_trace.h"
39
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
41{
Christian Königa7d64de2016-09-15 14:58:48 +020042 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
Andres Rodriguezb82485f2017-09-15 21:05:19 -040043 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040044
Christian König6375bbb2017-07-11 17:25:49 +020045 amdgpu_bo_kunmap(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040046
Alex Deucherd38ceaf2015-04-20 16:55:21 -040047 drm_gem_object_release(&bo->gem_base);
Christian König82b9c552015-11-27 16:49:00 +010048 amdgpu_bo_unref(&bo->parent);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +080049 if (!list_empty(&bo->shadow_list)) {
Christian Königa7d64de2016-09-15 14:58:48 +020050 mutex_lock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +080051 list_del_init(&bo->shadow_list);
Christian Königa7d64de2016-09-15 14:58:48 +020052 mutex_unlock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +080053 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040054 kfree(bo->metadata);
55 kfree(bo);
56}
57
58bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
59{
60 if (bo->destroy == &amdgpu_ttm_bo_destroy)
61 return true;
62 return false;
63}
64
Christian Königc09312a2017-09-12 10:56:17 +020065void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040066{
Christian Königc09312a2017-09-12 10:56:17 +020067 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
68 struct ttm_placement *placement = &abo->placement;
69 struct ttm_place *places = abo->placements;
70 u64 flags = abo->flags;
Christian König6369f6f2016-08-15 14:08:54 +020071 u32 c = 0;
Chunming Zhou7e5a5472015-04-24 17:37:30 +080072
Alex Deucherd38ceaf2015-04-20 16:55:21 -040073 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königfaceaf62016-08-15 14:06:50 +020074 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
75
Christian Königfaceaf62016-08-15 14:06:50 +020076 places[c].fpfn = 0;
Christian König89bb5752017-03-29 13:41:57 +020077 places[c].lpfn = 0;
Christian Königfaceaf62016-08-15 14:06:50 +020078 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
Chunming Zhou7e5a5472015-04-24 17:37:30 +080079 TTM_PL_FLAG_VRAM;
Christian König89bb5752017-03-29 13:41:57 +020080
Christian Königfaceaf62016-08-15 14:06:50 +020081 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
82 places[c].lpfn = visible_pfn;
83 else
84 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
Christian König89bb5752017-03-29 13:41:57 +020085
86 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
87 places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
Christian Königfaceaf62016-08-15 14:06:50 +020088 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040089 }
90
91 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
Christian Königfaceaf62016-08-15 14:06:50 +020092 places[c].fpfn = 0;
Christian Königcf273a52017-08-18 15:50:17 +020093 if (flags & AMDGPU_GEM_CREATE_SHADOW)
94 places[c].lpfn = adev->mc.gart_size >> PAGE_SHIFT;
95 else
96 places[c].lpfn = 0;
Christian Königfaceaf62016-08-15 14:06:50 +020097 places[c].flags = TTM_PL_FLAG_TT;
98 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
99 places[c].flags |= TTM_PL_FLAG_WC |
100 TTM_PL_FLAG_UNCACHED;
101 else
102 places[c].flags |= TTM_PL_FLAG_CACHED;
103 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 }
105
106 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
Christian Königfaceaf62016-08-15 14:06:50 +0200107 places[c].fpfn = 0;
108 places[c].lpfn = 0;
109 places[c].flags = TTM_PL_FLAG_SYSTEM;
110 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
111 places[c].flags |= TTM_PL_FLAG_WC |
112 TTM_PL_FLAG_UNCACHED;
113 else
114 places[c].flags |= TTM_PL_FLAG_CACHED;
115 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400116 }
117
118 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200119 places[c].fpfn = 0;
120 places[c].lpfn = 0;
121 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
122 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 }
Christian Königfaceaf62016-08-15 14:06:50 +0200124
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200126 places[c].fpfn = 0;
127 places[c].lpfn = 0;
128 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
129 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 }
Christian Königfaceaf62016-08-15 14:06:50 +0200131
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400132 if (domain & AMDGPU_GEM_DOMAIN_OA) {
Christian Königfaceaf62016-08-15 14:06:50 +0200133 places[c].fpfn = 0;
134 places[c].lpfn = 0;
135 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
136 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 }
138
139 if (!c) {
Christian Königfaceaf62016-08-15 14:06:50 +0200140 places[c].fpfn = 0;
141 places[c].lpfn = 0;
142 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
143 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400144 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400145
Christian Königfaceaf62016-08-15 14:06:50 +0200146 placement->num_placement = c;
147 placement->placement = places;
148
149 placement->num_busy_placement = c;
150 placement->busy_placement = places;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151}
152
Christian König7c204882015-12-14 13:18:01 +0100153/**
Christian König9d903cb2017-07-27 17:08:54 +0200154 * amdgpu_bo_create_reserved - create reserved BO for kernel use
Christian König7c204882015-12-14 13:18:01 +0100155 *
156 * @adev: amdgpu device object
157 * @size: size for the new BO
158 * @align: alignment for the new BO
159 * @domain: where to place it
160 * @bo_ptr: resulting BO
161 * @gpu_addr: GPU addr of the pinned BO
162 * @cpu_addr: optional CPU address mapping
163 *
Christian König9d903cb2017-07-27 17:08:54 +0200164 * Allocates and pins a BO for kernel internal use, and returns it still
165 * reserved.
Christian König7c204882015-12-14 13:18:01 +0100166 *
167 * Returns 0 on success, negative error code otherwise.
168 */
Christian König9d903cb2017-07-27 17:08:54 +0200169int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
170 unsigned long size, int align,
171 u32 domain, struct amdgpu_bo **bo_ptr,
172 u64 *gpu_addr, void **cpu_addr)
Christian König7c204882015-12-14 13:18:01 +0100173{
Christian König53766e52017-07-27 14:52:53 +0200174 bool free = false;
Christian König7c204882015-12-14 13:18:01 +0100175 int r;
176
Christian König53766e52017-07-27 14:52:53 +0200177 if (!*bo_ptr) {
178 r = amdgpu_bo_create(adev, size, align, true, domain,
179 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
180 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Yong Zhao2046d462017-07-20 18:49:09 -0400181 NULL, NULL, 0, bo_ptr);
Christian König53766e52017-07-27 14:52:53 +0200182 if (r) {
183 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
184 r);
185 return r;
186 }
187 free = true;
Christian König7c204882015-12-14 13:18:01 +0100188 }
189
190 r = amdgpu_bo_reserve(*bo_ptr, false);
191 if (r) {
192 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
193 goto error_free;
194 }
195
196 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
197 if (r) {
198 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
199 goto error_unreserve;
200 }
201
202 if (cpu_addr) {
203 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
204 if (r) {
205 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
206 goto error_unreserve;
207 }
208 }
209
Christian König7c204882015-12-14 13:18:01 +0100210 return 0;
211
212error_unreserve:
213 amdgpu_bo_unreserve(*bo_ptr);
214
215error_free:
Christian König53766e52017-07-27 14:52:53 +0200216 if (free)
217 amdgpu_bo_unref(bo_ptr);
Christian König7c204882015-12-14 13:18:01 +0100218
219 return r;
220}
221
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800222/**
Christian König9d903cb2017-07-27 17:08:54 +0200223 * amdgpu_bo_create_kernel - create BO for kernel use
224 *
225 * @adev: amdgpu device object
226 * @size: size for the new BO
227 * @align: alignment for the new BO
228 * @domain: where to place it
229 * @bo_ptr: resulting BO
230 * @gpu_addr: GPU addr of the pinned BO
231 * @cpu_addr: optional CPU address mapping
232 *
233 * Allocates and pins a BO for kernel internal use.
234 *
235 * Returns 0 on success, negative error code otherwise.
236 */
237int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
238 unsigned long size, int align,
239 u32 domain, struct amdgpu_bo **bo_ptr,
240 u64 *gpu_addr, void **cpu_addr)
241{
242 int r;
243
244 r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
245 gpu_addr, cpu_addr);
246
247 if (r)
248 return r;
249
250 amdgpu_bo_unreserve(*bo_ptr);
251
252 return 0;
253}
254
255/**
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800256 * amdgpu_bo_free_kernel - free BO for kernel use
257 *
258 * @bo: amdgpu BO to free
259 *
260 * unmaps and unpin a BO for kernel internal use.
261 */
262void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
263 void **cpu_addr)
264{
265 if (*bo == NULL)
266 return;
267
Alex Xief3aa7452017-04-24 14:27:00 -0400268 if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800269 if (cpu_addr)
270 amdgpu_bo_kunmap(*bo);
271
272 amdgpu_bo_unpin(*bo);
273 amdgpu_bo_unreserve(*bo);
274 }
275 amdgpu_bo_unref(bo);
276
277 if (gpu_addr)
278 *gpu_addr = 0;
279
280 if (cpu_addr)
281 *cpu_addr = NULL;
282}
283
Christian Königc09312a2017-09-12 10:56:17 +0200284static int amdgpu_bo_do_create(struct amdgpu_device *adev,
285 unsigned long size, int byte_align,
286 bool kernel, u32 domain, u64 flags,
287 struct sg_table *sg,
288 struct reservation_object *resv,
289 uint64_t init_value,
290 struct amdgpu_bo **bo_ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400291{
292 struct amdgpu_bo *bo;
293 enum ttm_bo_type type;
294 unsigned long page_align;
John Brooks00f06b22017-06-27 22:33:18 -0400295 u64 initial_bytes_moved, bytes_moved;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400296 size_t acc_size;
297 int r;
298
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400299 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
300 size = ALIGN(size, PAGE_SIZE);
301
302 if (kernel) {
303 type = ttm_bo_type_kernel;
304 } else if (sg) {
305 type = ttm_bo_type_sg;
306 } else {
307 type = ttm_bo_type_device;
308 }
309 *bo_ptr = NULL;
310
311 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
312 sizeof(struct amdgpu_bo));
313
314 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
315 if (bo == NULL)
316 return -ENOMEM;
317 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
318 if (unlikely(r)) {
319 kfree(bo);
320 return r;
321 }
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800322 INIT_LIST_HEAD(&bo->shadow_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400323 INIT_LIST_HEAD(&bo->va);
Kent Russell6d7d9c52017-08-08 07:58:01 -0400324 bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
Christian König1ea863f2015-12-18 22:13:12 +0100325 AMDGPU_GEM_DOMAIN_GTT |
326 AMDGPU_GEM_DOMAIN_CPU |
327 AMDGPU_GEM_DOMAIN_GDS |
328 AMDGPU_GEM_DOMAIN_GWS |
329 AMDGPU_GEM_DOMAIN_OA);
Kent Russell6d7d9c52017-08-08 07:58:01 -0400330 bo->allowed_domains = bo->preferred_domains;
Christian König1ea863f2015-12-18 22:13:12 +0100331 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
332 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400333
334 bo->flags = flags;
Oded Gabbaya187f172016-01-30 07:59:34 +0200335
Nils Hollanda2e2f292017-01-22 20:15:27 +0100336#ifdef CONFIG_X86_32
337 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
338 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
339 */
340 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
341#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
342 /* Don't try to enable write-combining when it can't work, or things
343 * may be slow
344 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
345 */
346
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100347#ifndef CONFIG_COMPILE_TEST
Nils Hollanda2e2f292017-01-22 20:15:27 +0100348#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
349 thanks to write-combining
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100350#endif
Nils Hollanda2e2f292017-01-22 20:15:27 +0100351
352 if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
353 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
354 "better performance thanks to write-combining\n");
355 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
356#else
Oded Gabbaya187f172016-01-30 07:59:34 +0200357 /* For architectures that don't support WC memory,
358 * mask out the WC flag from the BO
359 */
360 if (!drm_arch_can_wc_memory())
361 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Nils Hollanda2e2f292017-01-22 20:15:27 +0100362#endif
Oded Gabbaya187f172016-01-30 07:59:34 +0200363
Christian Königc09312a2017-09-12 10:56:17 +0200364 bo->tbo.bdev = &adev->mman.bdev;
365 amdgpu_ttm_placement_from_domain(bo, domain);
Christian Königf45dc742016-11-17 12:24:48 +0100366
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100367 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian Königc09312a2017-09-12 10:56:17 +0200368 /* Kernel allocation are uninterruptible */
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100369 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
370 &bo->placement, page_align, !kernel, NULL,
371 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
John Brooks00f06b22017-06-27 22:33:18 -0400372 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
373 initial_bytes_moved;
374 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
375 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
376 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
377 amdgpu_cs_report_moved_bytes(adev, bytes_moved, bytes_moved);
378 else
379 amdgpu_cs_report_moved_bytes(adev, bytes_moved, 0);
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100380
Nicolai Hähnleb9d022c2017-02-14 09:47:36 +0100381 if (unlikely(r != 0))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400382 return r;
Flora Cui4fea83f2016-07-20 14:44:38 +0800383
Christian König373308a52017-01-23 16:28:06 -0500384 if (kernel)
Roger.Hec309cd02017-03-27 19:38:11 +0800385 bo->tbo.priority = 1;
Christian Könige1f055b2017-01-10 17:27:49 +0100386
Flora Cui4fea83f2016-07-20 14:44:38 +0800387 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
388 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100389 struct dma_fence *fence;
Flora Cui4fea83f2016-07-20 14:44:38 +0800390
Yong Zhao2046d462017-07-20 18:49:09 -0400391 r = amdgpu_fill_buffer(bo, init_value, bo->tbo.resv, &fence);
Christian Königc3af12582016-11-17 12:16:34 +0100392 if (unlikely(r))
393 goto fail_unreserve;
394
Flora Cui4fea83f2016-07-20 14:44:38 +0800395 amdgpu_bo_fence(bo, fence, false);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100396 dma_fence_put(bo->tbo.moving);
397 bo->tbo.moving = dma_fence_get(fence);
398 dma_fence_put(fence);
Flora Cui4fea83f2016-07-20 14:44:38 +0800399 }
Christian Königf45dc742016-11-17 12:24:48 +0100400 if (!resv)
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100401 amdgpu_bo_unreserve(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400402 *bo_ptr = bo;
403
404 trace_amdgpu_bo_create(bo);
405
John Brooks96cf8272017-06-30 11:31:08 -0400406 /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
407 if (type == ttm_bo_type_device)
408 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
409
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400410 return 0;
Flora Cui4fea83f2016-07-20 14:44:38 +0800411
412fail_unreserve:
Nicolai Hähnlef1543f52017-01-10 20:36:56 +0100413 if (!resv)
414 ww_mutex_unlock(&bo->tbo.resv->lock);
Flora Cui4fea83f2016-07-20 14:44:38 +0800415 amdgpu_bo_unref(&bo);
416 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400417}
418
Chunming Zhoue7893c42016-07-26 14:13:21 +0800419static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
420 unsigned long size, int byte_align,
421 struct amdgpu_bo *bo)
422{
Chunming Zhoue7893c42016-07-26 14:13:21 +0800423 int r;
424
425 if (bo->shadow)
426 return 0;
427
Christian Königc09312a2017-09-12 10:56:17 +0200428 r = amdgpu_bo_do_create(adev, size, byte_align, true,
429 AMDGPU_GEM_DOMAIN_GTT,
430 AMDGPU_GEM_CREATE_CPU_GTT_USWC |
431 AMDGPU_GEM_CREATE_SHADOW,
432 NULL, bo->tbo.resv, 0,
433 &bo->shadow);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800434 if (!r) {
Chunming Zhoue7893c42016-07-26 14:13:21 +0800435 bo->shadow->parent = amdgpu_bo_ref(bo);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800436 mutex_lock(&adev->shadow_list_lock);
437 list_add_tail(&bo->shadow_list, &adev->shadow_list);
438 mutex_unlock(&adev->shadow_list_lock);
439 }
Chunming Zhoue7893c42016-07-26 14:13:21 +0800440
441 return r;
442}
443
Yong Zhao2046d462017-07-20 18:49:09 -0400444/* init_value will only take effect when flags contains
445 * AMDGPU_GEM_CREATE_VRAM_CLEARED.
446 */
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800447int amdgpu_bo_create(struct amdgpu_device *adev,
448 unsigned long size, int byte_align,
449 bool kernel, u32 domain, u64 flags,
Christian König72d76682015-09-03 17:34:59 +0200450 struct sg_table *sg,
451 struct reservation_object *resv,
Yong Zhao2046d462017-07-20 18:49:09 -0400452 uint64_t init_value,
Christian König72d76682015-09-03 17:34:59 +0200453 struct amdgpu_bo **bo_ptr)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800454{
Christian Königcf273a52017-08-18 15:50:17 +0200455 uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
Chunming Zhoue7893c42016-07-26 14:13:21 +0800456 int r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800457
Christian Königc09312a2017-09-12 10:56:17 +0200458 r = amdgpu_bo_do_create(adev, size, byte_align, kernel, domain,
459 parent_flags, sg, resv, init_value, bo_ptr);
Chunming Zhoue7893c42016-07-26 14:13:21 +0800460 if (r)
461 return r;
462
Christian Königcf273a52017-08-18 15:50:17 +0200463 if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
464 if (!resv)
465 WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
466 NULL));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100467
Chunming Zhoue7893c42016-07-26 14:13:21 +0800468 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100469
470 if (!resv)
Christian Königcf273a52017-08-18 15:50:17 +0200471 reservation_object_unlock((*bo_ptr)->tbo.resv);
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100472
Chunming Zhoue7893c42016-07-26 14:13:21 +0800473 if (r)
474 amdgpu_bo_unref(bo_ptr);
475 }
476
477 return r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800478}
479
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800480int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
481 struct amdgpu_ring *ring,
482 struct amdgpu_bo *bo,
483 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100484 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800485 bool direct)
486
487{
488 struct amdgpu_bo *shadow = bo->shadow;
489 uint64_t bo_addr, shadow_addr;
490 int r;
491
492 if (!shadow)
493 return -EINVAL;
494
495 bo_addr = amdgpu_bo_gpu_offset(bo);
496 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
497
498 r = reservation_object_reserve_shared(bo->tbo.resv);
499 if (r)
500 goto err;
501
502 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
503 amdgpu_bo_size(bo), resv, fence,
Christian Königfc9c8f52017-06-29 11:46:15 +0200504 direct, false);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800505 if (!r)
506 amdgpu_bo_fence(bo, *fence, true);
507
508err:
509 return r;
510}
511
Roger.He82521312017-04-21 13:08:43 +0800512int amdgpu_bo_validate(struct amdgpu_bo *bo)
513{
514 uint32_t domain;
515 int r;
516
517 if (bo->pin_count)
518 return 0;
519
Kent Russell6d7d9c52017-08-08 07:58:01 -0400520 domain = bo->preferred_domains;
Roger.He82521312017-04-21 13:08:43 +0800521
522retry:
523 amdgpu_ttm_placement_from_domain(bo, domain);
524 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
525 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
526 domain = bo->allowed_domains;
527 goto retry;
528 }
529
530 return r;
531}
532
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800533int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
534 struct amdgpu_ring *ring,
535 struct amdgpu_bo *bo,
536 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100537 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800538 bool direct)
539
540{
541 struct amdgpu_bo *shadow = bo->shadow;
542 uint64_t bo_addr, shadow_addr;
543 int r;
544
545 if (!shadow)
546 return -EINVAL;
547
548 bo_addr = amdgpu_bo_gpu_offset(bo);
549 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
550
551 r = reservation_object_reserve_shared(bo->tbo.resv);
552 if (r)
553 goto err;
554
555 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
556 amdgpu_bo_size(bo), resv, fence,
Christian Königfc9c8f52017-06-29 11:46:15 +0200557 direct, false);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800558 if (!r)
559 amdgpu_bo_fence(bo, *fence, true);
560
561err:
562 return r;
563}
564
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400565int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
566{
Christian Königf5e1c742017-07-20 23:45:18 +0200567 void *kptr;
Christian König587f3c72016-03-10 16:21:04 +0100568 long r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400569
Christian König271c8122015-05-13 14:30:53 +0200570 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
571 return -EPERM;
572
Christian Königf5e1c742017-07-20 23:45:18 +0200573 kptr = amdgpu_bo_kptr(bo);
574 if (kptr) {
575 if (ptr)
576 *ptr = kptr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400577 return 0;
578 }
Christian König587f3c72016-03-10 16:21:04 +0100579
580 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
581 MAX_SCHEDULE_TIMEOUT);
582 if (r < 0)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400583 return r;
Christian König587f3c72016-03-10 16:21:04 +0100584
585 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
586 if (r)
587 return r;
588
Christian König587f3c72016-03-10 16:21:04 +0100589 if (ptr)
Christian Königf5e1c742017-07-20 23:45:18 +0200590 *ptr = amdgpu_bo_kptr(bo);
Christian König587f3c72016-03-10 16:21:04 +0100591
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400592 return 0;
593}
594
Christian Königf5e1c742017-07-20 23:45:18 +0200595void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
596{
597 bool is_iomem;
598
599 return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
600}
601
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400602void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
603{
Christian Königf5e1c742017-07-20 23:45:18 +0200604 if (bo->kmap.bo)
605 ttm_bo_kunmap(&bo->kmap);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400606}
607
608struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
609{
610 if (bo == NULL)
611 return NULL;
612
613 ttm_bo_reference(&bo->tbo);
614 return bo;
615}
616
617void amdgpu_bo_unref(struct amdgpu_bo **bo)
618{
619 struct ttm_buffer_object *tbo;
620
621 if ((*bo) == NULL)
622 return;
623
624 tbo = &((*bo)->tbo);
625 ttm_bo_unref(&tbo);
626 if (tbo == NULL)
627 *bo = NULL;
628}
629
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800630int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
631 u64 min_offset, u64 max_offset,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400632 u64 *gpu_addr)
633{
Christian Königa7d64de2016-09-15 14:58:48 +0200634 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400635 int r, i;
636
Christian Königcc325d12016-02-08 11:08:35 +0100637 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638 return -EPERM;
639
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800640 if (WARN_ON_ONCE(min_offset > max_offset))
641 return -EINVAL;
642
Christopher James Halse Rogers803d89a2017-04-03 13:31:22 +1000643 /* A shared bo cannot be migrated to VRAM */
644 if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
645 return -EINVAL;
646
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400647 if (bo->pin_count) {
Flora Cui408778e2016-08-18 12:55:13 +0800648 uint32_t mem_type = bo->tbo.mem.mem_type;
649
650 if (domain != amdgpu_mem_type_to_domain(mem_type))
651 return -EINVAL;
652
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400653 bo->pin_count++;
654 if (gpu_addr)
655 *gpu_addr = amdgpu_bo_gpu_offset(bo);
656
657 if (max_offset != 0) {
Flora Cui27798e02016-08-18 13:18:09 +0800658 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400659 WARN_ON_ONCE(max_offset <
660 (amdgpu_bo_gpu_offset(bo) - domain_start));
661 }
662
663 return 0;
664 }
Christian König03f48dd2016-08-15 17:00:22 +0200665
666 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Christian Könige9c75772017-09-11 17:29:26 +0200667 /* force to pin into visible video ram */
668 if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
669 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400670 amdgpu_ttm_placement_from_domain(bo, domain);
671 for (i = 0; i < bo->placement.num_placement; i++) {
Christian Könige9c75772017-09-11 17:29:26 +0200672 unsigned fpfn, lpfn;
673
674 fpfn = min_offset >> PAGE_SHIFT;
675 lpfn = max_offset >> PAGE_SHIFT;
676
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800677 if (fpfn > bo->placements[i].fpfn)
678 bo->placements[i].fpfn = fpfn;
Christian König78d0e182016-01-19 12:48:14 +0100679 if (!bo->placements[i].lpfn ||
680 (lpfn && lpfn < bo->placements[i].lpfn))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800681 bo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400682 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
683 }
684
685 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200686 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200687 dev_err(adev->dev, "%p pin failed\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200688 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400689 }
Christian König6681c5e2016-08-12 16:50:12 +0200690
691 bo->pin_count = 1;
Chunming Zhou07306b42017-07-12 12:36:47 +0800692 if (gpu_addr != NULL) {
693 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
694 if (unlikely(r)) {
695 dev_err(adev->dev, "%p bind failed\n", bo);
696 goto error;
697 }
Christian König6681c5e2016-08-12 16:50:12 +0200698 *gpu_addr = amdgpu_bo_gpu_offset(bo);
Chunming Zhou07306b42017-07-12 12:36:47 +0800699 }
Christian König6681c5e2016-08-12 16:50:12 +0200700 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200701 adev->vram_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200702 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200703 adev->invisible_pin_size += amdgpu_bo_size(bo);
Flora Cui32ab75f2016-08-18 13:17:07 +0800704 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200705 adev->gart_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200706 }
707
708error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400709 return r;
710}
711
712int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
713{
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800714 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400715}
716
717int amdgpu_bo_unpin(struct amdgpu_bo *bo)
718{
Christian Königa7d64de2016-09-15 14:58:48 +0200719 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400720 int r, i;
721
722 if (!bo->pin_count) {
Christian Königa7d64de2016-09-15 14:58:48 +0200723 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400724 return 0;
725 }
726 bo->pin_count--;
727 if (bo->pin_count)
728 return 0;
729 for (i = 0; i < bo->placement.num_placement; i++) {
730 bo->placements[i].lpfn = 0;
731 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
732 }
733 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200734 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200735 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200736 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400737 }
Christian König6681c5e2016-08-12 16:50:12 +0200738
739 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200740 adev->vram_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200741 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200742 adev->invisible_pin_size -= amdgpu_bo_size(bo);
Flora Cui441f90e2016-09-09 14:15:30 +0800743 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200744 adev->gart_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200745 }
746
747error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400748 return r;
749}
750
751int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
752{
753 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800754 if (0 && (adev->flags & AMD_IS_APU)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400755 /* Useless to evict on IGP chips */
756 return 0;
757 }
758 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
759}
760
Alex Deucher1f8628c2016-03-31 16:56:22 -0400761static const char *amdgpu_vram_names[] = {
762 "UNKNOWN",
763 "GDDR1",
764 "DDR2",
765 "GDDR3",
766 "GDDR4",
767 "GDDR5",
768 "HBM",
769 "DDR3"
770};
771
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400772int amdgpu_bo_init(struct amdgpu_device *adev)
773{
Dave Airlie7cf321d2016-10-24 15:37:48 +1000774 /* reserve PAT memory space to WC for VRAM */
775 arch_io_reserve_memtype_wc(adev->mc.aper_base,
776 adev->mc.aper_size);
777
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400778 /* Add an MTRR for the VRAM */
779 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
780 adev->mc.aper_size);
781 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
782 adev->mc.mc_vram_size >> 20,
783 (unsigned long long)adev->mc.aper_size >> 20);
Alex Deucher1f8628c2016-03-31 16:56:22 -0400784 DRM_INFO("RAM width %dbits %s\n",
785 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400786 return amdgpu_ttm_init(adev);
787}
788
789void amdgpu_bo_fini(struct amdgpu_device *adev)
790{
791 amdgpu_ttm_fini(adev);
792 arch_phys_wc_del(adev->mc.vram_mtrr);
Dave Airlie7cf321d2016-10-24 15:37:48 +1000793 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400794}
795
796int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
797 struct vm_area_struct *vma)
798{
799 return ttm_fbdev_mmap(vma, &bo->tbo);
800}
801
802int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
803{
Marek Olšák9079ac72017-03-03 16:03:15 -0500804 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
805
806 if (adev->family <= AMDGPU_FAMILY_CZ &&
807 AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400808 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400809
810 bo->tiling_flags = tiling_flags;
811 return 0;
812}
813
814void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
815{
816 lockdep_assert_held(&bo->tbo.resv->lock.base);
817
818 if (tiling_flags)
819 *tiling_flags = bo->tiling_flags;
820}
821
822int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
823 uint32_t metadata_size, uint64_t flags)
824{
825 void *buffer;
826
827 if (!metadata_size) {
828 if (bo->metadata_size) {
829 kfree(bo->metadata);
Dave Airlie0092d3e2016-05-03 12:44:29 +1000830 bo->metadata = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400831 bo->metadata_size = 0;
832 }
833 return 0;
834 }
835
836 if (metadata == NULL)
837 return -EINVAL;
838
Andrzej Hajda71affda2015-09-21 17:34:39 -0400839 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400840 if (buffer == NULL)
841 return -ENOMEM;
842
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400843 kfree(bo->metadata);
844 bo->metadata_flags = flags;
845 bo->metadata = buffer;
846 bo->metadata_size = metadata_size;
847
848 return 0;
849}
850
851int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
852 size_t buffer_size, uint32_t *metadata_size,
853 uint64_t *flags)
854{
855 if (!buffer && !metadata_size)
856 return -EINVAL;
857
858 if (buffer) {
859 if (buffer_size < bo->metadata_size)
860 return -EINVAL;
861
862 if (bo->metadata_size)
863 memcpy(buffer, bo->metadata, bo->metadata_size);
864 }
865
866 if (metadata_size)
867 *metadata_size = bo->metadata_size;
868 if (flags)
869 *flags = bo->metadata_flags;
870
871 return 0;
872}
873
874void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
Nicolai Hähnle66257db2016-12-15 17:23:49 +0100875 bool evict,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400876 struct ttm_mem_reg *new_mem)
877{
Christian Königa7d64de2016-09-15 14:58:48 +0200878 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200879 struct amdgpu_bo *abo;
David Mao15da3012016-06-07 17:48:52 +0800880 struct ttm_mem_reg *old_mem = &bo->mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400881
882 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
883 return;
884
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400885 abo = ttm_to_amdgpu_bo(bo);
Christian König3f3333f2017-08-03 14:02:13 +0200886 amdgpu_vm_bo_invalidate(adev, abo, evict);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400887
Christian König6375bbb2017-07-11 17:25:49 +0200888 amdgpu_bo_kunmap(abo);
889
Nicolai Hähnle661a7602016-12-15 17:26:42 +0100890 /* remember the eviction */
891 if (evict)
892 atomic64_inc(&adev->num_evictions);
893
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400894 /* update statistics */
895 if (!new_mem)
896 return;
897
898 /* move_notify is called before move happens */
Christian König765e7fb2016-09-15 15:06:50 +0200899 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400900}
901
902int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
903{
Christian Königa7d64de2016-09-15 14:58:48 +0200904 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König5fb19412015-05-21 17:03:46 +0200905 struct amdgpu_bo *abo;
John Brooks96cf8272017-06-30 11:31:08 -0400906 unsigned long offset, size;
907 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400908
909 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
910 return 0;
Christian König5fb19412015-05-21 17:03:46 +0200911
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400912 abo = ttm_to_amdgpu_bo(bo);
John Brooks96cf8272017-06-30 11:31:08 -0400913
914 /* Remember that this BO was accessed by the CPU */
915 abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
916
Christian König5fb19412015-05-21 17:03:46 +0200917 if (bo->mem.mem_type != TTM_PL_VRAM)
918 return 0;
919
920 size = bo->mem.num_pages << PAGE_SHIFT;
921 offset = bo->mem.start << PAGE_SHIFT;
Christian König9bbdcc02017-03-29 11:16:05 +0200922 if ((offset + size) <= adev->mc.visible_vram_size)
Christian König5fb19412015-05-21 17:03:46 +0200923 return 0;
924
Michel Dänzer104ece92016-03-28 12:53:02 +0900925 /* Can't move a pinned BO to visible VRAM */
926 if (abo->pin_count > 0)
927 return -EINVAL;
928
Christian König5fb19412015-05-21 17:03:46 +0200929 /* hurrah the memory is not visible ! */
Marek Olšák68e2c5f2017-05-17 20:05:08 +0200930 atomic64_inc(&adev->num_vram_cpu_page_faults);
John Brooks41d9a6a2017-06-27 22:33:21 -0400931 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
932 AMDGPU_GEM_DOMAIN_GTT);
933
934 /* Avoid costly evictions; only set GTT as a busy placement */
935 abo->placement.num_busy_placement = 1;
936 abo->placement.busy_placement = &abo->placements[1];
937
Christian König5fb19412015-05-21 17:03:46 +0200938 r = ttm_bo_validate(bo, &abo->placement, false, false);
John Brooks41d9a6a2017-06-27 22:33:21 -0400939 if (unlikely(r != 0))
Christian König5fb19412015-05-21 17:03:46 +0200940 return r;
Christian König5fb19412015-05-21 17:03:46 +0200941
942 offset = bo->mem.start << PAGE_SHIFT;
943 /* this should never happen */
John Brooks41d9a6a2017-06-27 22:33:21 -0400944 if (bo->mem.mem_type == TTM_PL_VRAM &&
945 (offset + size) > adev->mc.visible_vram_size)
Christian König5fb19412015-05-21 17:03:46 +0200946 return -EINVAL;
947
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400948 return 0;
949}
950
951/**
952 * amdgpu_bo_fence - add fence to buffer object
953 *
954 * @bo: buffer object in question
955 * @fence: fence to add
956 * @shared: true if fence should be added shared
957 *
958 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100959void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400960 bool shared)
961{
962 struct reservation_object *resv = bo->tbo.resv;
963
964 if (shared)
Chunming Zhoue40a3112015-08-03 11:38:09 +0800965 reservation_object_add_shared_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400966 else
Chunming Zhoue40a3112015-08-03 11:38:09 +0800967 reservation_object_add_excl_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400968}
Christian Königcdb7e8f2016-07-25 17:56:18 +0200969
970/**
971 * amdgpu_bo_gpu_offset - return GPU offset of bo
972 * @bo: amdgpu object for which we query the offset
973 *
974 * Returns current GPU offset of the object.
975 *
976 * Note: object should either be pinned or reserved when calling this
977 * function, it might be useful to add check for this for debugging.
978 */
979u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
980{
981 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
Christian Königc855e252016-09-05 17:00:57 +0200982 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
983 !amdgpu_ttm_is_bound(bo->tbo.ttm));
Christian Königcdb7e8f2016-07-25 17:56:18 +0200984 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
985 !bo->pin_count);
Christian König9702d402016-09-07 15:10:44 +0200986 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
Christian König03f48dd2016-08-15 17:00:22 +0200987 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
988 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
Christian Königcdb7e8f2016-07-25 17:56:18 +0200989
990 return bo->tbo.offset;
991}