Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved. |
| 3 | * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved. |
Jack Morgenstein | 51a379d | 2008-07-25 10:32:52 -0700 | [diff] [blame] | 4 | * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved. |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 5 | * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved. |
| 6 | * |
| 7 | * This software is available to you under a choice of one of two |
| 8 | * licenses. You may choose to be licensed under the terms of the GNU |
| 9 | * General Public License (GPL) Version 2, available from the file |
| 10 | * COPYING in the main directory of this source tree, or the |
| 11 | * OpenIB.org BSD license below: |
| 12 | * |
| 13 | * Redistribution and use in source and binary forms, with or |
| 14 | * without modification, are permitted provided that the following |
| 15 | * conditions are met: |
| 16 | * |
| 17 | * - Redistributions of source code must retain the above |
| 18 | * copyright notice, this list of conditions and the following |
| 19 | * disclaimer. |
| 20 | * |
| 21 | * - Redistributions in binary form must reproduce the above |
| 22 | * copyright notice, this list of conditions and the following |
| 23 | * disclaimer in the documentation and/or other materials |
| 24 | * provided with the distribution. |
| 25 | * |
| 26 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 27 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 28 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 29 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| 30 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| 31 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 32 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 33 | * SOFTWARE. |
| 34 | */ |
| 35 | |
| 36 | #include <linux/module.h> |
| 37 | #include <linux/init.h> |
| 38 | #include <linux/errno.h> |
| 39 | #include <linux/pci.h> |
| 40 | #include <linux/dma-mapping.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 41 | #include <linux/slab.h> |
Eli Cohen | c1b43dc | 2011-03-22 22:38:41 +0000 | [diff] [blame] | 42 | #include <linux/io-mapping.h> |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 43 | #include <linux/delay.h> |
Eyal Perry | b046ffe | 2013-10-15 16:55:24 +0200 | [diff] [blame] | 44 | #include <linux/kmod.h> |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 45 | |
| 46 | #include <linux/mlx4/device.h> |
| 47 | #include <linux/mlx4/doorbell.h> |
| 48 | |
| 49 | #include "mlx4.h" |
| 50 | #include "fw.h" |
| 51 | #include "icm.h" |
| 52 | |
| 53 | MODULE_AUTHOR("Roland Dreier"); |
| 54 | MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver"); |
| 55 | MODULE_LICENSE("Dual BSD/GPL"); |
| 56 | MODULE_VERSION(DRV_VERSION); |
| 57 | |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 58 | struct workqueue_struct *mlx4_wq; |
| 59 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 60 | #ifdef CONFIG_MLX4_DEBUG |
| 61 | |
| 62 | int mlx4_debug_level = 0; |
| 63 | module_param_named(debug_level, mlx4_debug_level, int, 0644); |
| 64 | MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0"); |
| 65 | |
| 66 | #endif /* CONFIG_MLX4_DEBUG */ |
| 67 | |
| 68 | #ifdef CONFIG_PCI_MSI |
| 69 | |
Michael S. Tsirkin | 08fb105 | 2007-08-07 16:08:28 +0300 | [diff] [blame] | 70 | static int msi_x = 1; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 71 | module_param(msi_x, int, 0444); |
| 72 | MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero"); |
| 73 | |
| 74 | #else /* CONFIG_PCI_MSI */ |
| 75 | |
| 76 | #define msi_x (0) |
| 77 | |
| 78 | #endif /* CONFIG_PCI_MSI */ |
| 79 | |
Matan Barak | dd41cc3 | 2014-03-19 18:11:53 +0200 | [diff] [blame] | 80 | static uint8_t num_vfs[3] = {0, 0, 0}; |
Matan Barak | effa4bc | 2014-09-23 16:05:59 +0300 | [diff] [blame] | 81 | static int num_vfs_argc; |
Matan Barak | dd41cc3 | 2014-03-19 18:11:53 +0200 | [diff] [blame] | 82 | module_param_array(num_vfs, byte , &num_vfs_argc, 0444); |
| 83 | MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0\n" |
| 84 | "num_vfs=port1,port2,port1+2"); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 85 | |
Matan Barak | dd41cc3 | 2014-03-19 18:11:53 +0200 | [diff] [blame] | 86 | static uint8_t probe_vf[3] = {0, 0, 0}; |
Matan Barak | effa4bc | 2014-09-23 16:05:59 +0300 | [diff] [blame] | 87 | static int probe_vfs_argc; |
Matan Barak | dd41cc3 | 2014-03-19 18:11:53 +0200 | [diff] [blame] | 88 | module_param_array(probe_vf, byte, &probe_vfs_argc, 0444); |
| 89 | MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)\n" |
| 90 | "probe_vf=port1,port2,port1+2"); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 91 | |
Jack Morgenstein | 3c439b5 | 2012-12-06 17:12:00 +0000 | [diff] [blame] | 92 | int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE; |
Eugenia Emantayev | 0ec2c0f | 2011-12-13 04:16:02 +0000 | [diff] [blame] | 93 | module_param_named(log_num_mgm_entry_size, |
| 94 | mlx4_log_num_mgm_entry_size, int, 0444); |
| 95 | MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num" |
| 96 | " of qp per mcg, for example:" |
Jack Morgenstein | 3c439b5 | 2012-12-06 17:12:00 +0000 | [diff] [blame] | 97 | " 10 gives 248.range: 7 <=" |
Hadar Hen Zion | 0ff1fb6 | 2012-07-05 04:03:46 +0000 | [diff] [blame] | 98 | " log_num_mgm_entry_size <= 12." |
Jack Morgenstein | 3c439b5 | 2012-12-06 17:12:00 +0000 | [diff] [blame] | 99 | " To activate device managed" |
| 100 | " flow steering when available, set to -1"); |
Eugenia Emantayev | 0ec2c0f | 2011-12-13 04:16:02 +0000 | [diff] [blame] | 101 | |
Eyal Perry | be902ab | 2013-12-19 21:20:15 +0200 | [diff] [blame] | 102 | static bool enable_64b_cqe_eqe = true; |
Or Gerlitz | 08ff323 | 2012-10-21 14:59:24 +0000 | [diff] [blame] | 103 | module_param(enable_64b_cqe_eqe, bool, 0444); |
| 104 | MODULE_PARM_DESC(enable_64b_cqe_eqe, |
Eyal Perry | be902ab | 2013-12-19 21:20:15 +0200 | [diff] [blame] | 105 | "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)"); |
Or Gerlitz | 08ff323 | 2012-10-21 14:59:24 +0000 | [diff] [blame] | 106 | |
Ido Shamay | 77507aa | 2014-09-18 11:50:59 +0300 | [diff] [blame] | 107 | #define PF_CONTEXT_BEHAVIOUR_MASK (MLX4_FUNC_CAP_64B_EQE_CQE | \ |
Matan Barak | 7d077cd | 2014-12-11 10:58:00 +0200 | [diff] [blame] | 108 | MLX4_FUNC_CAP_EQE_CQE_STRIDE | \ |
| 109 | MLX4_FUNC_CAP_DMFS_A0_STATIC) |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 110 | |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 111 | #define RESET_PERSIST_MASK_FLAGS (MLX4_FLAG_SRIOV) |
| 112 | |
Bill Pemberton | f57e684 | 2012-12-03 09:23:15 -0500 | [diff] [blame] | 113 | static char mlx4_version[] = |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 114 | DRV_NAME ": Mellanox ConnectX core driver v" |
| 115 | DRV_VERSION " (" DRV_RELDATE ")\n"; |
| 116 | |
| 117 | static struct mlx4_profile default_profile = { |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 118 | .num_qp = 1 << 18, |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 119 | .num_srq = 1 << 16, |
Jack Morgenstein | c9f2ba5 | 2007-07-17 13:11:43 +0300 | [diff] [blame] | 120 | .rdmarc_per_qp = 1 << 4, |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 121 | .num_cq = 1 << 16, |
| 122 | .num_mcg = 1 << 13, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 123 | .num_mpt = 1 << 19, |
Marcel Apfelbaum | 9fd7a1e | 2012-01-19 09:45:31 +0000 | [diff] [blame] | 124 | .num_mtt = 1 << 20, /* It is really num mtt segements */ |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 125 | }; |
| 126 | |
Amir Vadai | 2599d85 | 2014-07-22 15:44:11 +0300 | [diff] [blame] | 127 | static struct mlx4_profile low_mem_profile = { |
| 128 | .num_qp = 1 << 17, |
| 129 | .num_srq = 1 << 6, |
| 130 | .rdmarc_per_qp = 1 << 4, |
| 131 | .num_cq = 1 << 8, |
| 132 | .num_mcg = 1 << 8, |
| 133 | .num_mpt = 1 << 9, |
| 134 | .num_mtt = 1 << 7, |
| 135 | }; |
| 136 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 137 | static int log_num_mac = 7; |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 138 | module_param_named(log_num_mac, log_num_mac, int, 0444); |
| 139 | MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)"); |
| 140 | |
| 141 | static int log_num_vlan; |
| 142 | module_param_named(log_num_vlan, log_num_vlan, int, 0444); |
| 143 | MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)"); |
Or Gerlitz | cb29688 | 2011-10-16 10:26:21 +0200 | [diff] [blame] | 144 | /* Log2 max number of VLANs per ETH port (0-7) */ |
| 145 | #define MLX4_LOG_NUM_VLANS 7 |
Amir Vadai | 2599d85 | 2014-07-22 15:44:11 +0300 | [diff] [blame] | 146 | #define MLX4_MIN_LOG_NUM_VLANS 0 |
| 147 | #define MLX4_MIN_LOG_NUM_MAC 1 |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 148 | |
Rusty Russell | eb93992 | 2011-12-19 14:08:01 +0000 | [diff] [blame] | 149 | static bool use_prio; |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 150 | module_param_named(use_prio, use_prio, bool, 0444); |
Amir Vadai | ecc8fb1 | 2014-05-22 15:55:39 +0300 | [diff] [blame] | 151 | MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports (deprecated)"); |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 152 | |
Marcel Apfelbaum | 2b8fb28 | 2011-12-13 04:16:56 +0000 | [diff] [blame] | 153 | int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG); |
Eli Cohen | ab6bf42 | 2009-05-27 14:38:34 -0700 | [diff] [blame] | 154 | module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444); |
Eli Cohen | 0498628 | 2010-09-20 08:42:38 +0200 | [diff] [blame] | 155 | MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)"); |
Eli Cohen | ab6bf42 | 2009-05-27 14:38:34 -0700 | [diff] [blame] | 156 | |
Yevgeny Petrilin | 8d0fc7b | 2011-12-19 04:00:34 +0000 | [diff] [blame] | 157 | static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE}; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 158 | static int arr_argc = 2; |
| 159 | module_param_array(port_type_array, int, &arr_argc, 0444); |
Yevgeny Petrilin | 8d0fc7b | 2011-12-19 04:00:34 +0000 | [diff] [blame] | 160 | MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default " |
| 161 | "1 for IB, 2 for Ethernet"); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 162 | |
| 163 | struct mlx4_port_config { |
| 164 | struct list_head list; |
| 165 | enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1]; |
| 166 | struct pci_dev *pdev; |
| 167 | }; |
| 168 | |
Amir Vadai | 9798935 | 2014-03-06 18:28:17 +0200 | [diff] [blame] | 169 | static atomic_t pf_loading = ATOMIC_INIT(0); |
| 170 | |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 171 | int mlx4_check_port_params(struct mlx4_dev *dev, |
| 172 | enum mlx4_port_type *port_type) |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 173 | { |
| 174 | int i; |
| 175 | |
Yuval Shaia | 0b99765 | 2014-12-13 10:18:40 -0800 | [diff] [blame] | 176 | if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) { |
| 177 | for (i = 0; i < dev->caps.num_ports - 1; i++) { |
| 178 | if (port_type[i] != port_type[i + 1]) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 179 | mlx4_err(dev, "Only same port types supported on this HCA, aborting\n"); |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 180 | return -EINVAL; |
| 181 | } |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 182 | } |
| 183 | } |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 184 | |
| 185 | for (i = 0; i < dev->caps.num_ports; i++) { |
| 186 | if (!(port_type[i] & dev->caps.supported_type[i+1])) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 187 | mlx4_err(dev, "Requested port type for port %d is not supported on this HCA\n", |
| 188 | i + 1); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 189 | return -EINVAL; |
| 190 | } |
| 191 | } |
| 192 | return 0; |
| 193 | } |
| 194 | |
| 195 | static void mlx4_set_port_mask(struct mlx4_dev *dev) |
| 196 | { |
| 197 | int i; |
| 198 | |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 199 | for (i = 1; i <= dev->caps.num_ports; ++i) |
Jack Morgenstein | 65dab25 | 2011-12-13 04:10:41 +0000 | [diff] [blame] | 200 | dev->caps.port_mask[i] = dev->caps.port_type[i]; |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 201 | } |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 202 | |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 203 | enum { |
| 204 | MLX4_QUERY_FUNC_NUM_SYS_EQS = 1 << 0, |
| 205 | }; |
| 206 | |
| 207 | static int mlx4_query_func(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap) |
| 208 | { |
| 209 | int err = 0; |
| 210 | struct mlx4_func func; |
| 211 | |
| 212 | if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) { |
| 213 | err = mlx4_QUERY_FUNC(dev, &func, 0); |
| 214 | if (err) { |
| 215 | mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n"); |
| 216 | return err; |
| 217 | } |
| 218 | dev_cap->max_eqs = func.max_eq; |
| 219 | dev_cap->reserved_eqs = func.rsvd_eqs; |
| 220 | dev_cap->reserved_uars = func.rsvd_uars; |
| 221 | err |= MLX4_QUERY_FUNC_NUM_SYS_EQS; |
| 222 | } |
| 223 | return err; |
| 224 | } |
| 225 | |
Ido Shamay | 77507aa | 2014-09-18 11:50:59 +0300 | [diff] [blame] | 226 | static void mlx4_enable_cqe_eqe_stride(struct mlx4_dev *dev) |
| 227 | { |
| 228 | struct mlx4_caps *dev_cap = &dev->caps; |
| 229 | |
| 230 | /* FW not supporting or cancelled by user */ |
| 231 | if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) || |
| 232 | !(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE)) |
| 233 | return; |
| 234 | |
| 235 | /* Must have 64B CQE_EQE enabled by FW to use bigger stride |
| 236 | * When FW has NCSI it may decide not to report 64B CQE/EQEs |
| 237 | */ |
| 238 | if (!(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_EQE) || |
| 239 | !(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_CQE)) { |
| 240 | dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE; |
| 241 | dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE; |
| 242 | return; |
| 243 | } |
| 244 | |
| 245 | if (cache_line_size() == 128 || cache_line_size() == 256) { |
| 246 | mlx4_dbg(dev, "Enabling CQE stride cacheLine supported\n"); |
| 247 | /* Changing the real data inside CQE size to 32B */ |
| 248 | dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE; |
| 249 | dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE; |
| 250 | |
| 251 | if (mlx4_is_master(dev)) |
| 252 | dev_cap->function_caps |= MLX4_FUNC_CAP_EQE_CQE_STRIDE; |
| 253 | } else { |
Or Gerlitz | 0fab541 | 2015-02-03 17:57:17 +0200 | [diff] [blame] | 254 | if (cache_line_size() != 32 && cache_line_size() != 64) |
| 255 | mlx4_dbg(dev, "Disabling CQE stride, cacheLine size unsupported\n"); |
Ido Shamay | 77507aa | 2014-09-18 11:50:59 +0300 | [diff] [blame] | 256 | dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE; |
| 257 | dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE; |
| 258 | } |
| 259 | } |
| 260 | |
Matan Barak | 431df8c | 2014-12-11 10:57:59 +0200 | [diff] [blame] | 261 | static int _mlx4_dev_port(struct mlx4_dev *dev, int port, |
| 262 | struct mlx4_port_cap *port_cap) |
| 263 | { |
| 264 | dev->caps.vl_cap[port] = port_cap->max_vl; |
| 265 | dev->caps.ib_mtu_cap[port] = port_cap->ib_mtu; |
| 266 | dev->phys_caps.gid_phys_table_len[port] = port_cap->max_gids; |
| 267 | dev->phys_caps.pkey_phys_table_len[port] = port_cap->max_pkeys; |
| 268 | /* set gid and pkey table operating lengths by default |
| 269 | * to non-sriov values |
| 270 | */ |
| 271 | dev->caps.gid_table_len[port] = port_cap->max_gids; |
| 272 | dev->caps.pkey_table_len[port] = port_cap->max_pkeys; |
| 273 | dev->caps.port_width_cap[port] = port_cap->max_port_width; |
| 274 | dev->caps.eth_mtu_cap[port] = port_cap->eth_mtu; |
| 275 | dev->caps.def_mac[port] = port_cap->def_mac; |
| 276 | dev->caps.supported_type[port] = port_cap->supported_port_types; |
| 277 | dev->caps.suggested_type[port] = port_cap->suggested_type; |
| 278 | dev->caps.default_sense[port] = port_cap->default_sense; |
| 279 | dev->caps.trans_type[port] = port_cap->trans_type; |
| 280 | dev->caps.vendor_oui[port] = port_cap->vendor_oui; |
| 281 | dev->caps.wavelength[port] = port_cap->wavelength; |
| 282 | dev->caps.trans_code[port] = port_cap->trans_code; |
| 283 | |
| 284 | return 0; |
| 285 | } |
| 286 | |
| 287 | static int mlx4_dev_port(struct mlx4_dev *dev, int port, |
| 288 | struct mlx4_port_cap *port_cap) |
| 289 | { |
| 290 | int err = 0; |
| 291 | |
| 292 | err = mlx4_QUERY_PORT(dev, port, port_cap); |
| 293 | |
| 294 | if (err) |
| 295 | mlx4_err(dev, "QUERY_PORT command failed.\n"); |
| 296 | |
| 297 | return err; |
| 298 | } |
| 299 | |
Muhammad Mahajna | 78500b8 | 2015-04-02 16:31:22 +0300 | [diff] [blame] | 300 | static inline void mlx4_enable_ignore_fcs(struct mlx4_dev *dev) |
| 301 | { |
| 302 | if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_IGNORE_FCS)) |
| 303 | return; |
| 304 | |
| 305 | if (mlx4_is_mfunc(dev)) { |
| 306 | mlx4_dbg(dev, "SRIOV mode - Disabling Ignore FCS"); |
| 307 | dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS; |
| 308 | return; |
| 309 | } |
| 310 | |
| 311 | if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP)) { |
| 312 | mlx4_dbg(dev, |
| 313 | "Keep FCS is not supported - Disabling Ignore FCS"); |
| 314 | dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS; |
| 315 | return; |
| 316 | } |
| 317 | } |
| 318 | |
Matan Barak | 431df8c | 2014-12-11 10:57:59 +0200 | [diff] [blame] | 319 | #define MLX4_A0_STEERING_TABLE_SIZE 256 |
Roland Dreier | 3d73c28 | 2007-10-10 15:43:54 -0700 | [diff] [blame] | 320 | static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap) |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 321 | { |
| 322 | int err; |
Roland Dreier | 5ae2a7a | 2007-06-18 08:15:02 -0700 | [diff] [blame] | 323 | int i; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 324 | |
| 325 | err = mlx4_QUERY_DEV_CAP(dev, dev_cap); |
| 326 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 327 | mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 328 | return err; |
| 329 | } |
Or Gerlitz | c78e25e | 2014-12-14 16:18:05 +0200 | [diff] [blame] | 330 | mlx4_dev_cap_dump(dev, dev_cap); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 331 | |
| 332 | if (dev_cap->min_page_sz > PAGE_SIZE) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 333 | mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n", |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 334 | dev_cap->min_page_sz, PAGE_SIZE); |
| 335 | return -ENODEV; |
| 336 | } |
| 337 | if (dev_cap->num_ports > MLX4_MAX_PORTS) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 338 | mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n", |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 339 | dev_cap->num_ports, MLX4_MAX_PORTS); |
| 340 | return -ENODEV; |
| 341 | } |
| 342 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 343 | if (dev_cap->uar_size > pci_resource_len(dev->persist->pdev, 2)) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 344 | mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n", |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 345 | dev_cap->uar_size, |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 346 | (unsigned long long) |
| 347 | pci_resource_len(dev->persist->pdev, 2)); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 348 | return -ENODEV; |
| 349 | } |
| 350 | |
| 351 | dev->caps.num_ports = dev_cap->num_ports; |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 352 | dev->caps.num_sys_eqs = dev_cap->num_sys_eqs; |
| 353 | dev->phys_caps.num_phys_eqs = dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS ? |
| 354 | dev->caps.num_sys_eqs : |
| 355 | MLX4_MAX_EQ_NUM; |
Roland Dreier | 5ae2a7a | 2007-06-18 08:15:02 -0700 | [diff] [blame] | 356 | for (i = 1; i <= dev->caps.num_ports; ++i) { |
Matan Barak | 431df8c | 2014-12-11 10:57:59 +0200 | [diff] [blame] | 357 | err = _mlx4_dev_port(dev, i, dev_cap->port_cap + i); |
| 358 | if (err) { |
| 359 | mlx4_err(dev, "QUERY_PORT command failed, aborting\n"); |
| 360 | return err; |
| 361 | } |
Roland Dreier | 5ae2a7a | 2007-06-18 08:15:02 -0700 | [diff] [blame] | 362 | } |
| 363 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 364 | dev->caps.uar_page_size = PAGE_SIZE; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 365 | dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 366 | dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay; |
| 367 | dev->caps.bf_reg_size = dev_cap->bf_reg_size; |
| 368 | dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page; |
| 369 | dev->caps.max_sq_sg = dev_cap->max_sq_sg; |
| 370 | dev->caps.max_rq_sg = dev_cap->max_rq_sg; |
| 371 | dev->caps.max_wqes = dev_cap->max_qp_sz; |
| 372 | dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 373 | dev->caps.max_srq_wqes = dev_cap->max_srq_sz; |
| 374 | dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1; |
| 375 | dev->caps.reserved_srqs = dev_cap->reserved_srqs; |
| 376 | dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz; |
| 377 | dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 378 | /* |
| 379 | * Subtract 1 from the limit because we need to allocate a |
| 380 | * spare CQE so the HCA HW can tell the difference between an |
| 381 | * empty CQ and a full CQ. |
| 382 | */ |
| 383 | dev->caps.max_cqes = dev_cap->max_cq_sz - 1; |
| 384 | dev->caps.reserved_cqs = dev_cap->reserved_cqs; |
| 385 | dev->caps.reserved_eqs = dev_cap->reserved_eqs; |
Marcel Apfelbaum | 2b8fb28 | 2011-12-13 04:16:56 +0000 | [diff] [blame] | 386 | dev->caps.reserved_mtts = dev_cap->reserved_mtts; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 387 | dev->caps.reserved_mrws = dev_cap->reserved_mrws; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 388 | |
| 389 | /* The first 128 UARs are used for EQ doorbells */ |
| 390 | dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 391 | dev->caps.reserved_pds = dev_cap->reserved_pds; |
Sean Hefty | 012a8ff | 2011-06-02 09:01:33 -0700 | [diff] [blame] | 392 | dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ? |
| 393 | dev_cap->reserved_xrcds : 0; |
| 394 | dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ? |
| 395 | dev_cap->max_xrcds : 0; |
Marcel Apfelbaum | 2b8fb28 | 2011-12-13 04:16:56 +0000 | [diff] [blame] | 396 | dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz; |
| 397 | |
Dotan Barak | 149983af | 2007-06-26 15:55:28 +0300 | [diff] [blame] | 398 | dev->caps.max_msg_sz = dev_cap->max_msg_sz; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 399 | dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1); |
| 400 | dev->caps.flags = dev_cap->flags; |
Shlomo Pongratz | b3416f4 | 2012-04-29 17:04:25 +0300 | [diff] [blame] | 401 | dev->caps.flags2 = dev_cap->flags2; |
Roland Dreier | 95d04f0 | 2008-07-23 08:12:26 -0700 | [diff] [blame] | 402 | dev->caps.bmme_flags = dev_cap->bmme_flags; |
| 403 | dev->caps.reserved_lkey = dev_cap->reserved_lkey; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 404 | dev->caps.stat_rate_support = dev_cap->stat_rate_support; |
Eli Cohen | b832be1 | 2008-04-16 21:09:27 -0700 | [diff] [blame] | 405 | dev->caps.max_gso_sz = dev_cap->max_gso_sz; |
Shlomo Pongratz | b3416f4 | 2012-04-29 17:04:25 +0300 | [diff] [blame] | 406 | dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 407 | |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 408 | /* Sense port always allowed on supported devices for ConnectX-1 and -2 */ |
| 409 | if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT) |
Yevgeny Petrilin | 58a6016 | 2011-12-19 04:00:26 +0000 | [diff] [blame] | 410 | dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT; |
Roland Dreier | aadf4f3 | 2012-09-27 10:01:19 -0700 | [diff] [blame] | 411 | /* Don't do sense port on multifunction devices (for now at least) */ |
| 412 | if (mlx4_is_mfunc(dev)) |
| 413 | dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT; |
Yevgeny Petrilin | 58a6016 | 2011-12-19 04:00:26 +0000 | [diff] [blame] | 414 | |
Amir Vadai | 2599d85 | 2014-07-22 15:44:11 +0300 | [diff] [blame] | 415 | if (mlx4_low_memory_profile()) { |
| 416 | dev->caps.log_num_macs = MLX4_MIN_LOG_NUM_MAC; |
| 417 | dev->caps.log_num_vlans = MLX4_MIN_LOG_NUM_VLANS; |
| 418 | } else { |
| 419 | dev->caps.log_num_macs = log_num_mac; |
| 420 | dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS; |
| 421 | } |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 422 | |
| 423 | for (i = 1; i <= dev->caps.num_ports; ++i) { |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 424 | dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE; |
| 425 | if (dev->caps.supported_type[i]) { |
| 426 | /* if only ETH is supported - assign ETH */ |
| 427 | if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH) |
| 428 | dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH; |
Jack Morgenstein | 105c320 | 2012-06-19 11:21:43 +0300 | [diff] [blame] | 429 | /* if only IB is supported, assign IB */ |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 430 | else if (dev->caps.supported_type[i] == |
Jack Morgenstein | 105c320 | 2012-06-19 11:21:43 +0300 | [diff] [blame] | 431 | MLX4_PORT_TYPE_IB) |
| 432 | dev->caps.port_type[i] = MLX4_PORT_TYPE_IB; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 433 | else { |
Jack Morgenstein | 105c320 | 2012-06-19 11:21:43 +0300 | [diff] [blame] | 434 | /* if IB and ETH are supported, we set the port |
| 435 | * type according to user selection of port type; |
| 436 | * if user selected none, take the FW hint */ |
| 437 | if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE) |
Yevgeny Petrilin | 8d0fc7b | 2011-12-19 04:00:34 +0000 | [diff] [blame] | 438 | dev->caps.port_type[i] = dev->caps.suggested_type[i] ? |
| 439 | MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 440 | else |
Jack Morgenstein | 105c320 | 2012-06-19 11:21:43 +0300 | [diff] [blame] | 441 | dev->caps.port_type[i] = port_type_array[i - 1]; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 442 | } |
| 443 | } |
Yevgeny Petrilin | 8d0fc7b | 2011-12-19 04:00:34 +0000 | [diff] [blame] | 444 | /* |
| 445 | * Link sensing is allowed on the port if 3 conditions are true: |
| 446 | * 1. Both protocols are supported on the port. |
| 447 | * 2. Different types are supported on the port |
| 448 | * 3. FW declared that it supports link sensing |
| 449 | */ |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 450 | mlx4_priv(dev)->sense.sense_allowed[i] = |
Yevgeny Petrilin | 58a6016 | 2011-12-19 04:00:26 +0000 | [diff] [blame] | 451 | ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) && |
Yevgeny Petrilin | 8d0fc7b | 2011-12-19 04:00:34 +0000 | [diff] [blame] | 452 | (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) && |
Yevgeny Petrilin | 58a6016 | 2011-12-19 04:00:26 +0000 | [diff] [blame] | 453 | (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 454 | |
Yevgeny Petrilin | 8d0fc7b | 2011-12-19 04:00:34 +0000 | [diff] [blame] | 455 | /* |
| 456 | * If "default_sense" bit is set, we move the port to "AUTO" mode |
| 457 | * and perform sense_port FW command to try and set the correct |
| 458 | * port type from beginning |
| 459 | */ |
Yevgeny Petrilin | 46c4674 | 2011-12-29 07:42:34 +0000 | [diff] [blame] | 460 | if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) { |
Yevgeny Petrilin | 8d0fc7b | 2011-12-19 04:00:34 +0000 | [diff] [blame] | 461 | enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE; |
| 462 | dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO; |
| 463 | mlx4_SENSE_PORT(dev, i, &sensed_port); |
| 464 | if (sensed_port != MLX4_PORT_TYPE_NONE) |
| 465 | dev->caps.port_type[i] = sensed_port; |
| 466 | } else { |
| 467 | dev->caps.possible_type[i] = dev->caps.port_type[i]; |
| 468 | } |
| 469 | |
Matan Barak | 431df8c | 2014-12-11 10:57:59 +0200 | [diff] [blame] | 470 | if (dev->caps.log_num_macs > dev_cap->port_cap[i].log_max_macs) { |
| 471 | dev->caps.log_num_macs = dev_cap->port_cap[i].log_max_macs; |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 472 | mlx4_warn(dev, "Requested number of MACs is too much for port %d, reducing to %d\n", |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 473 | i, 1 << dev->caps.log_num_macs); |
| 474 | } |
Matan Barak | 431df8c | 2014-12-11 10:57:59 +0200 | [diff] [blame] | 475 | if (dev->caps.log_num_vlans > dev_cap->port_cap[i].log_max_vlans) { |
| 476 | dev->caps.log_num_vlans = dev_cap->port_cap[i].log_max_vlans; |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 477 | mlx4_warn(dev, "Requested number of VLANs is too much for port %d, reducing to %d\n", |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 478 | i, 1 << dev->caps.log_num_vlans); |
| 479 | } |
| 480 | } |
| 481 | |
Or Gerlitz | ac0a72a | 2015-06-14 17:13:06 +0300 | [diff] [blame] | 482 | if (mlx4_is_master(dev) && (dev->caps.num_ports == 2) && |
| 483 | (port_type_array[0] == MLX4_PORT_TYPE_IB) && |
| 484 | (port_type_array[1] == MLX4_PORT_TYPE_ETH)) { |
| 485 | mlx4_warn(dev, |
| 486 | "Granular QoS per VF not supported with IB/Eth configuration\n"); |
| 487 | dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_QOS_VPP; |
| 488 | } |
| 489 | |
Eran Ben Elisha | 47d8417 | 2015-06-15 17:58:58 +0300 | [diff] [blame] | 490 | dev->caps.max_counters = dev_cap->max_counters; |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 491 | |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 492 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps; |
| 493 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] = |
| 494 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] = |
| 495 | (1 << dev->caps.log_num_macs) * |
| 496 | (1 << dev->caps.log_num_vlans) * |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 497 | dev->caps.num_ports; |
| 498 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH; |
Matan Barak | 7d077cd | 2014-12-11 10:58:00 +0200 | [diff] [blame] | 499 | |
| 500 | if (dev_cap->dmfs_high_rate_qpn_base > 0 && |
| 501 | dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) |
| 502 | dev->caps.dmfs_high_rate_qpn_base = dev_cap->dmfs_high_rate_qpn_base; |
| 503 | else |
| 504 | dev->caps.dmfs_high_rate_qpn_base = |
| 505 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]; |
| 506 | |
| 507 | if (dev_cap->dmfs_high_rate_qpn_range > 0 && |
| 508 | dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) { |
| 509 | dev->caps.dmfs_high_rate_qpn_range = dev_cap->dmfs_high_rate_qpn_range; |
| 510 | dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DEFAULT; |
| 511 | dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_FS_A0; |
| 512 | } else { |
| 513 | dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_NOT_SUPPORTED; |
| 514 | dev->caps.dmfs_high_rate_qpn_base = |
| 515 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]; |
| 516 | dev->caps.dmfs_high_rate_qpn_range = MLX4_A0_STEERING_TABLE_SIZE; |
| 517 | } |
| 518 | |
Or Gerlitz | fc31e25 | 2015-03-18 14:57:34 +0200 | [diff] [blame] | 519 | dev->caps.rl_caps = dev_cap->rl_caps; |
| 520 | |
Matan Barak | d57febe | 2014-12-11 10:57:57 +0200 | [diff] [blame] | 521 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_RSS_RAW_ETH] = |
Matan Barak | 7d077cd | 2014-12-11 10:58:00 +0200 | [diff] [blame] | 522 | dev->caps.dmfs_high_rate_qpn_range; |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 523 | |
| 524 | dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] + |
| 525 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] + |
| 526 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] + |
| 527 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH]; |
| 528 | |
Jack Morgenstein | e2c7682 | 2012-08-03 08:40:41 +0000 | [diff] [blame] | 529 | dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0; |
Or Gerlitz | 08ff323 | 2012-10-21 14:59:24 +0000 | [diff] [blame] | 530 | |
Jack Morgenstein | b305132 | 2013-08-01 19:55:01 +0300 | [diff] [blame] | 531 | if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) { |
Or Gerlitz | 08ff323 | 2012-10-21 14:59:24 +0000 | [diff] [blame] | 532 | if (dev_cap->flags & |
| 533 | (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) { |
| 534 | mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n"); |
| 535 | dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE; |
| 536 | dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE; |
| 537 | } |
Ido Shamay | 77507aa | 2014-09-18 11:50:59 +0300 | [diff] [blame] | 538 | |
| 539 | if (dev_cap->flags2 & |
| 540 | (MLX4_DEV_CAP_FLAG2_CQE_STRIDE | |
| 541 | MLX4_DEV_CAP_FLAG2_EQE_STRIDE)) { |
| 542 | mlx4_warn(dev, "Disabling EQE/CQE stride per user request\n"); |
| 543 | dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE; |
| 544 | dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE; |
| 545 | } |
Or Gerlitz | 08ff323 | 2012-10-21 14:59:24 +0000 | [diff] [blame] | 546 | } |
| 547 | |
Or Gerlitz | f97b4b5 | 2013-01-10 15:18:35 +0000 | [diff] [blame] | 548 | if ((dev->caps.flags & |
Or Gerlitz | 08ff323 | 2012-10-21 14:59:24 +0000 | [diff] [blame] | 549 | (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) && |
| 550 | mlx4_is_master(dev)) |
| 551 | dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE; |
| 552 | |
Eugenia Emantayev | ddae034 | 2014-12-11 10:57:54 +0200 | [diff] [blame] | 553 | if (!mlx4_is_slave(dev)) { |
Ido Shamay | 77507aa | 2014-09-18 11:50:59 +0300 | [diff] [blame] | 554 | mlx4_enable_cqe_eqe_stride(dev); |
Eugenia Emantayev | ddae034 | 2014-12-11 10:57:54 +0200 | [diff] [blame] | 555 | dev->caps.alloc_res_qp_mask = |
Matan Barak | d57febe | 2014-12-11 10:57:57 +0200 | [diff] [blame] | 556 | (dev->caps.bf_reg_size ? MLX4_RESERVE_ETH_BF_QP : 0) | |
| 557 | MLX4_RESERVE_A0_QP; |
Ido Shamay | 3742cc6 | 2015-04-02 16:31:17 +0300 | [diff] [blame] | 558 | |
| 559 | if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG) && |
| 560 | dev->caps.flags & MLX4_DEV_CAP_FLAG_SET_ETH_SCHED) { |
| 561 | mlx4_warn(dev, "Old device ETS support detected\n"); |
| 562 | mlx4_warn(dev, "Consider upgrading device FW.\n"); |
| 563 | dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG; |
| 564 | } |
| 565 | |
Eugenia Emantayev | ddae034 | 2014-12-11 10:57:54 +0200 | [diff] [blame] | 566 | } else { |
| 567 | dev->caps.alloc_res_qp_mask = 0; |
| 568 | } |
Ido Shamay | 77507aa | 2014-09-18 11:50:59 +0300 | [diff] [blame] | 569 | |
Muhammad Mahajna | 78500b8 | 2015-04-02 16:31:22 +0300 | [diff] [blame] | 570 | mlx4_enable_ignore_fcs(dev); |
| 571 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 572 | return 0; |
| 573 | } |
Eyal Perry | b912b2f | 2014-01-05 17:41:08 +0200 | [diff] [blame] | 574 | |
| 575 | static int mlx4_get_pcie_dev_link_caps(struct mlx4_dev *dev, |
| 576 | enum pci_bus_speed *speed, |
| 577 | enum pcie_link_width *width) |
| 578 | { |
| 579 | u32 lnkcap1, lnkcap2; |
| 580 | int err1, err2; |
| 581 | |
| 582 | #define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */ |
| 583 | |
| 584 | *speed = PCI_SPEED_UNKNOWN; |
| 585 | *width = PCIE_LNK_WIDTH_UNKNOWN; |
| 586 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 587 | err1 = pcie_capability_read_dword(dev->persist->pdev, PCI_EXP_LNKCAP, |
| 588 | &lnkcap1); |
| 589 | err2 = pcie_capability_read_dword(dev->persist->pdev, PCI_EXP_LNKCAP2, |
| 590 | &lnkcap2); |
Eyal Perry | b912b2f | 2014-01-05 17:41:08 +0200 | [diff] [blame] | 591 | if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */ |
| 592 | if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB) |
| 593 | *speed = PCIE_SPEED_8_0GT; |
| 594 | else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB) |
| 595 | *speed = PCIE_SPEED_5_0GT; |
| 596 | else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB) |
| 597 | *speed = PCIE_SPEED_2_5GT; |
| 598 | } |
| 599 | if (!err1) { |
| 600 | *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT; |
| 601 | if (!lnkcap2) { /* pre-r3.0 */ |
| 602 | if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB) |
| 603 | *speed = PCIE_SPEED_5_0GT; |
| 604 | else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB) |
| 605 | *speed = PCIE_SPEED_2_5GT; |
| 606 | } |
| 607 | } |
| 608 | |
| 609 | if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) { |
| 610 | return err1 ? err1 : |
| 611 | err2 ? err2 : -EINVAL; |
| 612 | } |
| 613 | return 0; |
| 614 | } |
| 615 | |
| 616 | static void mlx4_check_pcie_caps(struct mlx4_dev *dev) |
| 617 | { |
| 618 | enum pcie_link_width width, width_cap; |
| 619 | enum pci_bus_speed speed, speed_cap; |
| 620 | int err; |
| 621 | |
| 622 | #define PCIE_SPEED_STR(speed) \ |
| 623 | (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \ |
| 624 | speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \ |
| 625 | speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \ |
| 626 | "Unknown") |
| 627 | |
| 628 | err = mlx4_get_pcie_dev_link_caps(dev, &speed_cap, &width_cap); |
| 629 | if (err) { |
| 630 | mlx4_warn(dev, |
| 631 | "Unable to determine PCIe device BW capabilities\n"); |
| 632 | return; |
| 633 | } |
| 634 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 635 | err = pcie_get_minimum_link(dev->persist->pdev, &speed, &width); |
Eyal Perry | b912b2f | 2014-01-05 17:41:08 +0200 | [diff] [blame] | 636 | if (err || speed == PCI_SPEED_UNKNOWN || |
| 637 | width == PCIE_LNK_WIDTH_UNKNOWN) { |
| 638 | mlx4_warn(dev, |
| 639 | "Unable to determine PCI device chain minimum BW\n"); |
| 640 | return; |
| 641 | } |
| 642 | |
| 643 | if (width != width_cap || speed != speed_cap) |
| 644 | mlx4_warn(dev, |
| 645 | "PCIe BW is different than device's capability\n"); |
| 646 | |
| 647 | mlx4_info(dev, "PCIe link speed is %s, device supports %s\n", |
| 648 | PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap)); |
| 649 | mlx4_info(dev, "PCIe link width is x%d, device supports x%d\n", |
| 650 | width, width_cap); |
| 651 | return; |
| 652 | } |
| 653 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 654 | /*The function checks if there are live vf, return the num of them*/ |
| 655 | static int mlx4_how_many_lives_vf(struct mlx4_dev *dev) |
| 656 | { |
| 657 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 658 | struct mlx4_slave_state *s_state; |
| 659 | int i; |
| 660 | int ret = 0; |
| 661 | |
| 662 | for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) { |
| 663 | s_state = &priv->mfunc.master.slave_state[i]; |
| 664 | if (s_state->active && s_state->last_cmd != |
| 665 | MLX4_COMM_CMD_RESET) { |
| 666 | mlx4_warn(dev, "%s: slave: %d is still active\n", |
| 667 | __func__, i); |
| 668 | ret++; |
| 669 | } |
| 670 | } |
| 671 | return ret; |
| 672 | } |
| 673 | |
Jack Morgenstein | 396f2fe | 2012-06-19 11:21:42 +0300 | [diff] [blame] | 674 | int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey) |
| 675 | { |
| 676 | u32 qk = MLX4_RESERVED_QKEY_BASE; |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 677 | |
| 678 | if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX || |
| 679 | qpn < dev->phys_caps.base_proxy_sqpn) |
Jack Morgenstein | 396f2fe | 2012-06-19 11:21:42 +0300 | [diff] [blame] | 680 | return -EINVAL; |
| 681 | |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 682 | if (qpn >= dev->phys_caps.base_tunnel_sqpn) |
Jack Morgenstein | 396f2fe | 2012-06-19 11:21:42 +0300 | [diff] [blame] | 683 | /* tunnel qp */ |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 684 | qk += qpn - dev->phys_caps.base_tunnel_sqpn; |
Jack Morgenstein | 396f2fe | 2012-06-19 11:21:42 +0300 | [diff] [blame] | 685 | else |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 686 | qk += qpn - dev->phys_caps.base_proxy_sqpn; |
Jack Morgenstein | 396f2fe | 2012-06-19 11:21:42 +0300 | [diff] [blame] | 687 | *qkey = qk; |
| 688 | return 0; |
| 689 | } |
| 690 | EXPORT_SYMBOL(mlx4_get_parav_qkey); |
| 691 | |
Jack Morgenstein | 54679e1 | 2012-08-03 08:40:43 +0000 | [diff] [blame] | 692 | void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val) |
| 693 | { |
| 694 | struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev); |
| 695 | |
| 696 | if (!mlx4_is_master(dev)) |
| 697 | return; |
| 698 | |
| 699 | priv->virt2phys_pkey[slave][port - 1][i] = val; |
| 700 | } |
| 701 | EXPORT_SYMBOL(mlx4_sync_pkey_table); |
| 702 | |
Jack Morgenstein | afa8fd1 | 2012-08-03 08:40:56 +0000 | [diff] [blame] | 703 | void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid) |
| 704 | { |
| 705 | struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev); |
| 706 | |
| 707 | if (!mlx4_is_master(dev)) |
| 708 | return; |
| 709 | |
| 710 | priv->slave_node_guids[slave] = guid; |
| 711 | } |
| 712 | EXPORT_SYMBOL(mlx4_put_slave_node_guid); |
| 713 | |
| 714 | __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave) |
| 715 | { |
| 716 | struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev); |
| 717 | |
| 718 | if (!mlx4_is_master(dev)) |
| 719 | return 0; |
| 720 | |
| 721 | return priv->slave_node_guids[slave]; |
| 722 | } |
| 723 | EXPORT_SYMBOL(mlx4_get_slave_node_guid); |
| 724 | |
Roland Dreier | e10903b | 2012-02-26 01:48:12 -0800 | [diff] [blame] | 725 | int mlx4_is_slave_active(struct mlx4_dev *dev, int slave) |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 726 | { |
| 727 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 728 | struct mlx4_slave_state *s_slave; |
| 729 | |
| 730 | if (!mlx4_is_master(dev)) |
| 731 | return 0; |
| 732 | |
| 733 | s_slave = &priv->mfunc.master.slave_state[slave]; |
| 734 | return !!s_slave->active; |
| 735 | } |
| 736 | EXPORT_SYMBOL(mlx4_is_slave_active); |
| 737 | |
Jack Morgenstein | 7b8157b | 2012-12-06 17:11:59 +0000 | [diff] [blame] | 738 | static void slave_adjust_steering_mode(struct mlx4_dev *dev, |
| 739 | struct mlx4_dev_cap *dev_cap, |
| 740 | struct mlx4_init_hca_param *hca_param) |
| 741 | { |
| 742 | dev->caps.steering_mode = hca_param->steering_mode; |
| 743 | if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) { |
| 744 | dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry; |
| 745 | dev->caps.fs_log_max_ucast_qp_range_size = |
| 746 | dev_cap->fs_log_max_ucast_qp_range_size; |
| 747 | } else |
| 748 | dev->caps.num_qp_per_mgm = |
| 749 | 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2); |
| 750 | |
| 751 | mlx4_dbg(dev, "Steering mode is: %s\n", |
| 752 | mlx4_steering_mode_str(dev->caps.steering_mode)); |
| 753 | } |
| 754 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 755 | static int mlx4_slave_cap(struct mlx4_dev *dev) |
| 756 | { |
| 757 | int err; |
| 758 | u32 page_size; |
| 759 | struct mlx4_dev_cap dev_cap; |
| 760 | struct mlx4_func_cap func_cap; |
| 761 | struct mlx4_init_hca_param hca_param; |
Matan Barak | 225c6c8 | 2014-11-13 14:45:28 +0200 | [diff] [blame] | 762 | u8 i; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 763 | |
| 764 | memset(&hca_param, 0, sizeof(hca_param)); |
| 765 | err = mlx4_QUERY_HCA(dev, &hca_param); |
| 766 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 767 | mlx4_err(dev, "QUERY_HCA command failed, aborting\n"); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 768 | return err; |
| 769 | } |
| 770 | |
Eyal Perry | 483e013 | 2014-05-14 12:15:14 +0300 | [diff] [blame] | 771 | /* fail if the hca has an unknown global capability |
| 772 | * at this time global_caps should be always zeroed |
| 773 | */ |
| 774 | if (hca_param.global_caps) { |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 775 | mlx4_err(dev, "Unknown hca global capabilities\n"); |
| 776 | return -ENOSYS; |
| 777 | } |
| 778 | |
| 779 | mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz; |
| 780 | |
Eugenia Emantayev | ddd8a6c | 2013-04-23 06:06:48 +0000 | [diff] [blame] | 781 | dev->caps.hca_core_clock = hca_param.hca_core_clock; |
| 782 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 783 | memset(&dev_cap, 0, sizeof(dev_cap)); |
Jack Morgenstein | b91cb3e | 2012-05-30 09:14:53 +0000 | [diff] [blame] | 784 | dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 785 | err = mlx4_dev_cap(dev, &dev_cap); |
| 786 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 787 | mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n"); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 788 | return err; |
| 789 | } |
| 790 | |
Jack Morgenstein | b91cb3e | 2012-05-30 09:14:53 +0000 | [diff] [blame] | 791 | err = mlx4_QUERY_FW(dev); |
| 792 | if (err) |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 793 | mlx4_err(dev, "QUERY_FW command failed: could not get FW version\n"); |
Jack Morgenstein | b91cb3e | 2012-05-30 09:14:53 +0000 | [diff] [blame] | 794 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 795 | page_size = ~dev->caps.page_size_cap + 1; |
| 796 | mlx4_warn(dev, "HCA minimum page size:%d\n", page_size); |
| 797 | if (page_size > PAGE_SIZE) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 798 | mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n", |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 799 | page_size, PAGE_SIZE); |
| 800 | return -ENODEV; |
| 801 | } |
| 802 | |
| 803 | /* slave gets uar page size from QUERY_HCA fw command */ |
| 804 | dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12); |
| 805 | |
| 806 | /* TODO: relax this assumption */ |
| 807 | if (dev->caps.uar_page_size != PAGE_SIZE) { |
| 808 | mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n", |
| 809 | dev->caps.uar_page_size, PAGE_SIZE); |
| 810 | return -ENODEV; |
| 811 | } |
| 812 | |
| 813 | memset(&func_cap, 0, sizeof(func_cap)); |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 814 | err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 815 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 816 | mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d)\n", |
| 817 | err); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 818 | return err; |
| 819 | } |
| 820 | |
| 821 | if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) != |
| 822 | PF_CONTEXT_BEHAVIOUR_MASK) { |
Matan Barak | 7d077cd | 2014-12-11 10:58:00 +0200 | [diff] [blame] | 823 | mlx4_err(dev, "Unknown pf context behaviour %x known flags %x\n", |
| 824 | func_cap.pf_context_behaviour, PF_CONTEXT_BEHAVIOUR_MASK); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 825 | return -ENOSYS; |
| 826 | } |
| 827 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 828 | dev->caps.num_ports = func_cap.num_ports; |
Jack Morgenstein | 5a0d0a6 | 2013-11-03 10:03:23 +0200 | [diff] [blame] | 829 | dev->quotas.qp = func_cap.qp_quota; |
| 830 | dev->quotas.srq = func_cap.srq_quota; |
| 831 | dev->quotas.cq = func_cap.cq_quota; |
| 832 | dev->quotas.mpt = func_cap.mpt_quota; |
| 833 | dev->quotas.mtt = func_cap.mtt_quota; |
| 834 | dev->caps.num_qps = 1 << hca_param.log_num_qps; |
| 835 | dev->caps.num_srqs = 1 << hca_param.log_num_srqs; |
| 836 | dev->caps.num_cqs = 1 << hca_param.log_num_cqs; |
| 837 | dev->caps.num_mpts = 1 << hca_param.log_mpt_sz; |
| 838 | dev->caps.num_eqs = func_cap.max_eq; |
| 839 | dev->caps.reserved_eqs = func_cap.reserved_eq; |
Jack Morgenstein | f0ce061 | 2015-01-27 15:58:00 +0200 | [diff] [blame] | 840 | dev->caps.reserved_lkey = func_cap.reserved_lkey; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 841 | dev->caps.num_pds = MLX4_NUM_PDS; |
| 842 | dev->caps.num_mgms = 0; |
| 843 | dev->caps.num_amgms = 0; |
| 844 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 845 | if (dev->caps.num_ports > MLX4_MAX_PORTS) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 846 | mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n", |
| 847 | dev->caps.num_ports, MLX4_MAX_PORTS); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 848 | return -ENODEV; |
| 849 | } |
| 850 | |
Jack Morgenstein | 99ec41d | 2014-05-29 16:31:03 +0300 | [diff] [blame] | 851 | dev->caps.qp0_qkey = kcalloc(dev->caps.num_ports, sizeof(u32), GFP_KERNEL); |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 852 | dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL); |
| 853 | dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL); |
| 854 | dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL); |
| 855 | dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL); |
| 856 | |
| 857 | if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy || |
Jack Morgenstein | 99ec41d | 2014-05-29 16:31:03 +0300 | [diff] [blame] | 858 | !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy || |
| 859 | !dev->caps.qp0_qkey) { |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 860 | err = -ENOMEM; |
| 861 | goto err_mem; |
| 862 | } |
| 863 | |
Jack Morgenstein | 6634961 | 2012-06-19 11:21:44 +0300 | [diff] [blame] | 864 | for (i = 1; i <= dev->caps.num_ports; ++i) { |
Matan Barak | 225c6c8 | 2014-11-13 14:45:28 +0200 | [diff] [blame] | 865 | err = mlx4_QUERY_FUNC_CAP(dev, i, &func_cap); |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 866 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 867 | mlx4_err(dev, "QUERY_FUNC_CAP port command failed for port %d, aborting (%d)\n", |
| 868 | i, err); |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 869 | goto err_mem; |
| 870 | } |
Jack Morgenstein | 99ec41d | 2014-05-29 16:31:03 +0300 | [diff] [blame] | 871 | dev->caps.qp0_qkey[i - 1] = func_cap.qp0_qkey; |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 872 | dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn; |
| 873 | dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn; |
| 874 | dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn; |
| 875 | dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn; |
Jack Morgenstein | 6230bb2 | 2012-05-30 09:14:54 +0000 | [diff] [blame] | 876 | dev->caps.port_mask[i] = dev->caps.port_type[i]; |
Hadar Hen Zion | 8e1a28e | 2013-12-19 21:20:12 +0200 | [diff] [blame] | 877 | dev->caps.phys_port_id[i] = func_cap.phys_port_id; |
Jack Morgenstein | 6634961 | 2012-06-19 11:21:44 +0300 | [diff] [blame] | 878 | if (mlx4_get_slave_pkey_gid_tbl_len(dev, i, |
| 879 | &dev->caps.gid_table_len[i], |
| 880 | &dev->caps.pkey_table_len[i])) |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 881 | goto err_mem; |
Jack Morgenstein | 6634961 | 2012-06-19 11:21:44 +0300 | [diff] [blame] | 882 | } |
Jack Morgenstein | 6230bb2 | 2012-05-30 09:14:54 +0000 | [diff] [blame] | 883 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 884 | if (dev->caps.uar_page_size * (dev->caps.num_uars - |
| 885 | dev->caps.reserved_uars) > |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 886 | pci_resource_len(dev->persist->pdev, |
| 887 | 2)) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 888 | mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n", |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 889 | dev->caps.uar_page_size * dev->caps.num_uars, |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 890 | (unsigned long long) |
| 891 | pci_resource_len(dev->persist->pdev, 2)); |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 892 | goto err_mem; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 893 | } |
| 894 | |
Or Gerlitz | 08ff323 | 2012-10-21 14:59:24 +0000 | [diff] [blame] | 895 | if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) { |
| 896 | dev->caps.eqe_size = 64; |
| 897 | dev->caps.eqe_factor = 1; |
| 898 | } else { |
| 899 | dev->caps.eqe_size = 32; |
| 900 | dev->caps.eqe_factor = 0; |
| 901 | } |
| 902 | |
| 903 | if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) { |
| 904 | dev->caps.cqe_size = 64; |
Ido Shamay | 77507aa | 2014-09-18 11:50:59 +0300 | [diff] [blame] | 905 | dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE; |
Or Gerlitz | 08ff323 | 2012-10-21 14:59:24 +0000 | [diff] [blame] | 906 | } else { |
| 907 | dev->caps.cqe_size = 32; |
| 908 | } |
| 909 | |
Ido Shamay | 77507aa | 2014-09-18 11:50:59 +0300 | [diff] [blame] | 910 | if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_EQE_STRIDE_ENABLED) { |
| 911 | dev->caps.eqe_size = hca_param.eqe_size; |
| 912 | dev->caps.eqe_factor = 0; |
| 913 | } |
| 914 | |
| 915 | if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_CQE_STRIDE_ENABLED) { |
| 916 | dev->caps.cqe_size = hca_param.cqe_size; |
| 917 | /* User still need to know when CQE > 32B */ |
| 918 | dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE; |
| 919 | } |
| 920 | |
Amir Vadai | f9bd2d7 | 2013-06-20 14:58:10 +0300 | [diff] [blame] | 921 | dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS; |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 922 | mlx4_warn(dev, "Timestamping is not supported in slave mode\n"); |
Amir Vadai | f9bd2d7 | 2013-06-20 14:58:10 +0300 | [diff] [blame] | 923 | |
Jack Morgenstein | 7b8157b | 2012-12-06 17:11:59 +0000 | [diff] [blame] | 924 | slave_adjust_steering_mode(dev, &dev_cap, &hca_param); |
Ido Shamay | 802f42a | 2015-04-02 16:31:06 +0300 | [diff] [blame] | 925 | mlx4_dbg(dev, "RSS support for IP fragments is %s\n", |
| 926 | hca_param.rss_ip_frags ? "on" : "off"); |
Jack Morgenstein | 7b8157b | 2012-12-06 17:11:59 +0000 | [diff] [blame] | 927 | |
Eugenia Emantayev | ddae034 | 2014-12-11 10:57:54 +0200 | [diff] [blame] | 928 | if (func_cap.extra_flags & MLX4_QUERY_FUNC_FLAGS_BF_RES_QP && |
| 929 | dev->caps.bf_reg_size) |
| 930 | dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_ETH_BF_QP; |
| 931 | |
Matan Barak | d57febe | 2014-12-11 10:57:57 +0200 | [diff] [blame] | 932 | if (func_cap.extra_flags & MLX4_QUERY_FUNC_FLAGS_A0_RES_QP) |
| 933 | dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_A0_QP; |
| 934 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 935 | return 0; |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 936 | |
| 937 | err_mem: |
Jack Morgenstein | 99ec41d | 2014-05-29 16:31:03 +0300 | [diff] [blame] | 938 | kfree(dev->caps.qp0_qkey); |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 939 | kfree(dev->caps.qp0_tunnel); |
| 940 | kfree(dev->caps.qp0_proxy); |
| 941 | kfree(dev->caps.qp1_tunnel); |
| 942 | kfree(dev->caps.qp1_proxy); |
Jack Morgenstein | 99ec41d | 2014-05-29 16:31:03 +0300 | [diff] [blame] | 943 | dev->caps.qp0_qkey = NULL; |
| 944 | dev->caps.qp0_tunnel = NULL; |
| 945 | dev->caps.qp0_proxy = NULL; |
| 946 | dev->caps.qp1_tunnel = NULL; |
| 947 | dev->caps.qp1_proxy = NULL; |
Jack Morgenstein | 47605df | 2012-08-03 08:40:57 +0000 | [diff] [blame] | 948 | |
| 949 | return err; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 950 | } |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 951 | |
Eyal Perry | b046ffe | 2013-10-15 16:55:24 +0200 | [diff] [blame] | 952 | static void mlx4_request_modules(struct mlx4_dev *dev) |
| 953 | { |
| 954 | int port; |
| 955 | int has_ib_port = false; |
| 956 | int has_eth_port = false; |
| 957 | #define EN_DRV_NAME "mlx4_en" |
| 958 | #define IB_DRV_NAME "mlx4_ib" |
| 959 | |
| 960 | for (port = 1; port <= dev->caps.num_ports; port++) { |
| 961 | if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB) |
| 962 | has_ib_port = true; |
| 963 | else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH) |
| 964 | has_eth_port = true; |
| 965 | } |
| 966 | |
Eyal Perry | b046ffe | 2013-10-15 16:55:24 +0200 | [diff] [blame] | 967 | if (has_eth_port) |
| 968 | request_module_nowait(EN_DRV_NAME); |
Or Gerlitz | f24f790 | 2014-05-04 17:07:24 +0300 | [diff] [blame] | 969 | if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE)) |
| 970 | request_module_nowait(IB_DRV_NAME); |
Eyal Perry | b046ffe | 2013-10-15 16:55:24 +0200 | [diff] [blame] | 971 | } |
| 972 | |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 973 | /* |
| 974 | * Change the port configuration of the device. |
| 975 | * Every user of this function must hold the port mutex. |
| 976 | */ |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 977 | int mlx4_change_port_types(struct mlx4_dev *dev, |
| 978 | enum mlx4_port_type *port_types) |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 979 | { |
| 980 | int err = 0; |
| 981 | int change = 0; |
| 982 | int port; |
| 983 | |
| 984 | for (port = 0; port < dev->caps.num_ports; port++) { |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 985 | /* Change the port type only if the new type is different |
| 986 | * from the current, and not set to Auto */ |
Yevgeny Petrilin | 3d8f930 | 2012-02-21 03:41:07 +0000 | [diff] [blame] | 987 | if (port_types[port] != dev->caps.port_type[port + 1]) |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 988 | change = 1; |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 989 | } |
| 990 | if (change) { |
| 991 | mlx4_unregister_device(dev); |
| 992 | for (port = 1; port <= dev->caps.num_ports; port++) { |
| 993 | mlx4_CLOSE_PORT(dev, port); |
Yevgeny Petrilin | 1e0f03d | 2012-02-23 07:04:35 +0000 | [diff] [blame] | 994 | dev->caps.port_type[port] = port_types[port - 1]; |
Jack Morgenstein | 6634961 | 2012-06-19 11:21:44 +0300 | [diff] [blame] | 995 | err = mlx4_SET_PORT(dev, port, -1); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 996 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 997 | mlx4_err(dev, "Failed to set port %d, aborting\n", |
| 998 | port); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 999 | goto out; |
| 1000 | } |
| 1001 | } |
| 1002 | mlx4_set_port_mask(dev); |
| 1003 | err = mlx4_register_device(dev); |
Eyal Perry | b046ffe | 2013-10-15 16:55:24 +0200 | [diff] [blame] | 1004 | if (err) { |
| 1005 | mlx4_err(dev, "Failed to register device\n"); |
| 1006 | goto out; |
| 1007 | } |
| 1008 | mlx4_request_modules(dev); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1009 | } |
| 1010 | |
| 1011 | out: |
| 1012 | return err; |
| 1013 | } |
| 1014 | |
| 1015 | static ssize_t show_port_type(struct device *dev, |
| 1016 | struct device_attribute *attr, |
| 1017 | char *buf) |
| 1018 | { |
| 1019 | struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info, |
| 1020 | port_attr); |
| 1021 | struct mlx4_dev *mdev = info->dev; |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 1022 | char type[8]; |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1023 | |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 1024 | sprintf(type, "%s", |
| 1025 | (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ? |
| 1026 | "ib" : "eth"); |
| 1027 | if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO) |
| 1028 | sprintf(buf, "auto (%s)\n", type); |
| 1029 | else |
| 1030 | sprintf(buf, "%s\n", type); |
| 1031 | |
| 1032 | return strlen(buf); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1033 | } |
| 1034 | |
| 1035 | static ssize_t set_port_type(struct device *dev, |
| 1036 | struct device_attribute *attr, |
| 1037 | const char *buf, size_t count) |
| 1038 | { |
| 1039 | struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info, |
| 1040 | port_attr); |
| 1041 | struct mlx4_dev *mdev = info->dev; |
| 1042 | struct mlx4_priv *priv = mlx4_priv(mdev); |
| 1043 | enum mlx4_port_type types[MLX4_MAX_PORTS]; |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 1044 | enum mlx4_port_type new_types[MLX4_MAX_PORTS]; |
Amir Vadai | 0a98455 | 2014-11-02 16:26:14 +0200 | [diff] [blame] | 1045 | static DEFINE_MUTEX(set_port_type_mutex); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1046 | int i; |
| 1047 | int err = 0; |
| 1048 | |
Amir Vadai | 0a98455 | 2014-11-02 16:26:14 +0200 | [diff] [blame] | 1049 | mutex_lock(&set_port_type_mutex); |
| 1050 | |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1051 | if (!strcmp(buf, "ib\n")) |
| 1052 | info->tmp_type = MLX4_PORT_TYPE_IB; |
| 1053 | else if (!strcmp(buf, "eth\n")) |
| 1054 | info->tmp_type = MLX4_PORT_TYPE_ETH; |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 1055 | else if (!strcmp(buf, "auto\n")) |
| 1056 | info->tmp_type = MLX4_PORT_TYPE_AUTO; |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1057 | else { |
| 1058 | mlx4_err(mdev, "%s is not supported port type\n", buf); |
Amir Vadai | 0a98455 | 2014-11-02 16:26:14 +0200 | [diff] [blame] | 1059 | err = -EINVAL; |
| 1060 | goto err_out; |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1061 | } |
| 1062 | |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 1063 | mlx4_stop_sense(mdev); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1064 | mutex_lock(&priv->port_mutex); |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 1065 | /* Possible type is always the one that was delivered */ |
| 1066 | mdev->caps.possible_type[info->port] = info->tmp_type; |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1067 | |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 1068 | for (i = 0; i < mdev->caps.num_ports; i++) { |
| 1069 | types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type : |
| 1070 | mdev->caps.possible_type[i+1]; |
| 1071 | if (types[i] == MLX4_PORT_TYPE_AUTO) |
| 1072 | types[i] = mdev->caps.port_type[i+1]; |
| 1073 | } |
| 1074 | |
Yevgeny Petrilin | 58a6016 | 2011-12-19 04:00:26 +0000 | [diff] [blame] | 1075 | if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) && |
| 1076 | !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) { |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 1077 | for (i = 1; i <= mdev->caps.num_ports; i++) { |
| 1078 | if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) { |
| 1079 | mdev->caps.possible_type[i] = mdev->caps.port_type[i]; |
| 1080 | err = -EINVAL; |
| 1081 | } |
| 1082 | } |
| 1083 | } |
| 1084 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1085 | mlx4_err(mdev, "Auto sensing is not supported on this HCA. Set only 'eth' or 'ib' for both ports (should be the same)\n"); |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 1086 | goto out; |
| 1087 | } |
| 1088 | |
| 1089 | mlx4_do_sense_ports(mdev, new_types, types); |
| 1090 | |
| 1091 | err = mlx4_check_port_params(mdev, new_types); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1092 | if (err) |
| 1093 | goto out; |
| 1094 | |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 1095 | /* We are about to apply the changes after the configuration |
| 1096 | * was verified, no need to remember the temporary types |
| 1097 | * any more */ |
| 1098 | for (i = 0; i < mdev->caps.num_ports; i++) |
| 1099 | priv->port[i + 1].tmp_type = 0; |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1100 | |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 1101 | err = mlx4_change_port_types(mdev, new_types); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1102 | |
| 1103 | out: |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 1104 | mlx4_start_sense(mdev); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1105 | mutex_unlock(&priv->port_mutex); |
Amir Vadai | 0a98455 | 2014-11-02 16:26:14 +0200 | [diff] [blame] | 1106 | err_out: |
| 1107 | mutex_unlock(&set_port_type_mutex); |
| 1108 | |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 1109 | return err ? err : count; |
| 1110 | } |
| 1111 | |
Or Gerlitz | 096335b | 2012-01-11 19:02:17 +0200 | [diff] [blame] | 1112 | enum ibta_mtu { |
| 1113 | IB_MTU_256 = 1, |
| 1114 | IB_MTU_512 = 2, |
| 1115 | IB_MTU_1024 = 3, |
| 1116 | IB_MTU_2048 = 4, |
| 1117 | IB_MTU_4096 = 5 |
| 1118 | }; |
| 1119 | |
| 1120 | static inline int int_to_ibta_mtu(int mtu) |
| 1121 | { |
| 1122 | switch (mtu) { |
| 1123 | case 256: return IB_MTU_256; |
| 1124 | case 512: return IB_MTU_512; |
| 1125 | case 1024: return IB_MTU_1024; |
| 1126 | case 2048: return IB_MTU_2048; |
| 1127 | case 4096: return IB_MTU_4096; |
| 1128 | default: return -1; |
| 1129 | } |
| 1130 | } |
| 1131 | |
| 1132 | static inline int ibta_mtu_to_int(enum ibta_mtu mtu) |
| 1133 | { |
| 1134 | switch (mtu) { |
| 1135 | case IB_MTU_256: return 256; |
| 1136 | case IB_MTU_512: return 512; |
| 1137 | case IB_MTU_1024: return 1024; |
| 1138 | case IB_MTU_2048: return 2048; |
| 1139 | case IB_MTU_4096: return 4096; |
| 1140 | default: return -1; |
| 1141 | } |
| 1142 | } |
| 1143 | |
| 1144 | static ssize_t show_port_ib_mtu(struct device *dev, |
| 1145 | struct device_attribute *attr, |
| 1146 | char *buf) |
| 1147 | { |
| 1148 | struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info, |
| 1149 | port_mtu_attr); |
| 1150 | struct mlx4_dev *mdev = info->dev; |
| 1151 | |
| 1152 | if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) |
| 1153 | mlx4_warn(mdev, "port level mtu is only used for IB ports\n"); |
| 1154 | |
| 1155 | sprintf(buf, "%d\n", |
| 1156 | ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port])); |
| 1157 | return strlen(buf); |
| 1158 | } |
| 1159 | |
| 1160 | static ssize_t set_port_ib_mtu(struct device *dev, |
| 1161 | struct device_attribute *attr, |
| 1162 | const char *buf, size_t count) |
| 1163 | { |
| 1164 | struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info, |
| 1165 | port_mtu_attr); |
| 1166 | struct mlx4_dev *mdev = info->dev; |
| 1167 | struct mlx4_priv *priv = mlx4_priv(mdev); |
| 1168 | int err, port, mtu, ibta_mtu = -1; |
| 1169 | |
| 1170 | if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) { |
| 1171 | mlx4_warn(mdev, "port level mtu is only used for IB ports\n"); |
| 1172 | return -EINVAL; |
| 1173 | } |
| 1174 | |
Dotan Barak | 618fad9 | 2013-06-25 12:09:36 +0300 | [diff] [blame] | 1175 | err = kstrtoint(buf, 0, &mtu); |
| 1176 | if (!err) |
Or Gerlitz | 096335b | 2012-01-11 19:02:17 +0200 | [diff] [blame] | 1177 | ibta_mtu = int_to_ibta_mtu(mtu); |
| 1178 | |
Dotan Barak | 618fad9 | 2013-06-25 12:09:36 +0300 | [diff] [blame] | 1179 | if (err || ibta_mtu < 0) { |
Or Gerlitz | 096335b | 2012-01-11 19:02:17 +0200 | [diff] [blame] | 1180 | mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf); |
| 1181 | return -EINVAL; |
| 1182 | } |
| 1183 | |
| 1184 | mdev->caps.port_ib_mtu[info->port] = ibta_mtu; |
| 1185 | |
| 1186 | mlx4_stop_sense(mdev); |
| 1187 | mutex_lock(&priv->port_mutex); |
| 1188 | mlx4_unregister_device(mdev); |
| 1189 | for (port = 1; port <= mdev->caps.num_ports; port++) { |
| 1190 | mlx4_CLOSE_PORT(mdev, port); |
Jack Morgenstein | 6634961 | 2012-06-19 11:21:44 +0300 | [diff] [blame] | 1191 | err = mlx4_SET_PORT(mdev, port, -1); |
Or Gerlitz | 096335b | 2012-01-11 19:02:17 +0200 | [diff] [blame] | 1192 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1193 | mlx4_err(mdev, "Failed to set port %d, aborting\n", |
| 1194 | port); |
Or Gerlitz | 096335b | 2012-01-11 19:02:17 +0200 | [diff] [blame] | 1195 | goto err_set_port; |
| 1196 | } |
| 1197 | } |
| 1198 | err = mlx4_register_device(mdev); |
| 1199 | err_set_port: |
| 1200 | mutex_unlock(&priv->port_mutex); |
| 1201 | mlx4_start_sense(mdev); |
| 1202 | return err ? err : count; |
| 1203 | } |
| 1204 | |
Moni Shoua | 53f33ae | 2015-02-03 16:48:33 +0200 | [diff] [blame] | 1205 | int mlx4_bond(struct mlx4_dev *dev) |
| 1206 | { |
| 1207 | int ret = 0; |
| 1208 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1209 | |
| 1210 | mutex_lock(&priv->bond_mutex); |
| 1211 | |
| 1212 | if (!mlx4_is_bonded(dev)) |
| 1213 | ret = mlx4_do_bond(dev, true); |
| 1214 | else |
| 1215 | ret = 0; |
| 1216 | |
| 1217 | mutex_unlock(&priv->bond_mutex); |
| 1218 | if (ret) |
| 1219 | mlx4_err(dev, "Failed to bond device: %d\n", ret); |
| 1220 | else |
| 1221 | mlx4_dbg(dev, "Device is bonded\n"); |
| 1222 | return ret; |
| 1223 | } |
| 1224 | EXPORT_SYMBOL_GPL(mlx4_bond); |
| 1225 | |
| 1226 | int mlx4_unbond(struct mlx4_dev *dev) |
| 1227 | { |
| 1228 | int ret = 0; |
| 1229 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1230 | |
| 1231 | mutex_lock(&priv->bond_mutex); |
| 1232 | |
| 1233 | if (mlx4_is_bonded(dev)) |
| 1234 | ret = mlx4_do_bond(dev, false); |
| 1235 | |
| 1236 | mutex_unlock(&priv->bond_mutex); |
| 1237 | if (ret) |
| 1238 | mlx4_err(dev, "Failed to unbond device: %d\n", ret); |
| 1239 | else |
| 1240 | mlx4_dbg(dev, "Device is unbonded\n"); |
| 1241 | return ret; |
| 1242 | } |
| 1243 | EXPORT_SYMBOL_GPL(mlx4_unbond); |
| 1244 | |
| 1245 | |
| 1246 | int mlx4_port_map_set(struct mlx4_dev *dev, struct mlx4_port_map *v2p) |
| 1247 | { |
| 1248 | u8 port1 = v2p->port1; |
| 1249 | u8 port2 = v2p->port2; |
| 1250 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1251 | int err; |
| 1252 | |
| 1253 | if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PORT_REMAP)) |
| 1254 | return -ENOTSUPP; |
| 1255 | |
| 1256 | mutex_lock(&priv->bond_mutex); |
| 1257 | |
| 1258 | /* zero means keep current mapping for this port */ |
| 1259 | if (port1 == 0) |
| 1260 | port1 = priv->v2p.port1; |
| 1261 | if (port2 == 0) |
| 1262 | port2 = priv->v2p.port2; |
| 1263 | |
| 1264 | if ((port1 < 1) || (port1 > MLX4_MAX_PORTS) || |
| 1265 | (port2 < 1) || (port2 > MLX4_MAX_PORTS) || |
| 1266 | (port1 == 2 && port2 == 1)) { |
| 1267 | /* besides boundary checks cross mapping makes |
| 1268 | * no sense and therefore not allowed */ |
| 1269 | err = -EINVAL; |
| 1270 | } else if ((port1 == priv->v2p.port1) && |
| 1271 | (port2 == priv->v2p.port2)) { |
| 1272 | err = 0; |
| 1273 | } else { |
| 1274 | err = mlx4_virt2phy_port_map(dev, port1, port2); |
| 1275 | if (!err) { |
| 1276 | mlx4_dbg(dev, "port map changed: [%d][%d]\n", |
| 1277 | port1, port2); |
| 1278 | priv->v2p.port1 = port1; |
| 1279 | priv->v2p.port2 = port2; |
| 1280 | } else { |
| 1281 | mlx4_err(dev, "Failed to change port mape: %d\n", err); |
| 1282 | } |
| 1283 | } |
| 1284 | |
| 1285 | mutex_unlock(&priv->bond_mutex); |
| 1286 | return err; |
| 1287 | } |
| 1288 | EXPORT_SYMBOL_GPL(mlx4_port_map_set); |
| 1289 | |
Roland Dreier | e8f9b2e | 2008-02-04 20:20:41 -0800 | [diff] [blame] | 1290 | static int mlx4_load_fw(struct mlx4_dev *dev) |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1291 | { |
| 1292 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1293 | int err; |
| 1294 | |
| 1295 | priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages, |
Jack Morgenstein | 5b0bf5e | 2007-08-01 12:28:20 +0300 | [diff] [blame] | 1296 | GFP_HIGHUSER | __GFP_NOWARN, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1297 | if (!priv->fw.fw_icm) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1298 | mlx4_err(dev, "Couldn't allocate FW area, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1299 | return -ENOMEM; |
| 1300 | } |
| 1301 | |
| 1302 | err = mlx4_MAP_FA(dev, priv->fw.fw_icm); |
| 1303 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1304 | mlx4_err(dev, "MAP_FA command failed, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1305 | goto err_free; |
| 1306 | } |
| 1307 | |
| 1308 | err = mlx4_RUN_FW(dev); |
| 1309 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1310 | mlx4_err(dev, "RUN_FW command failed, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1311 | goto err_unmap_fa; |
| 1312 | } |
| 1313 | |
| 1314 | return 0; |
| 1315 | |
| 1316 | err_unmap_fa: |
| 1317 | mlx4_UNMAP_FA(dev); |
| 1318 | |
| 1319 | err_free: |
Jack Morgenstein | 5b0bf5e | 2007-08-01 12:28:20 +0300 | [diff] [blame] | 1320 | mlx4_free_icm(dev, priv->fw.fw_icm, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1321 | return err; |
| 1322 | } |
| 1323 | |
Roland Dreier | e8f9b2e | 2008-02-04 20:20:41 -0800 | [diff] [blame] | 1324 | static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base, |
| 1325 | int cmpt_entry_sz) |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1326 | { |
| 1327 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1328 | int err; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1329 | int num_eqs; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1330 | |
| 1331 | err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table, |
| 1332 | cmpt_base + |
| 1333 | ((u64) (MLX4_CMPT_TYPE_QP * |
| 1334 | cmpt_entry_sz) << MLX4_CMPT_SHIFT), |
| 1335 | cmpt_entry_sz, dev->caps.num_qps, |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 1336 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW], |
| 1337 | 0, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1338 | if (err) |
| 1339 | goto err; |
| 1340 | |
| 1341 | err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table, |
| 1342 | cmpt_base + |
| 1343 | ((u64) (MLX4_CMPT_TYPE_SRQ * |
| 1344 | cmpt_entry_sz) << MLX4_CMPT_SHIFT), |
| 1345 | cmpt_entry_sz, dev->caps.num_srqs, |
Jack Morgenstein | 5b0bf5e | 2007-08-01 12:28:20 +0300 | [diff] [blame] | 1346 | dev->caps.reserved_srqs, 0, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1347 | if (err) |
| 1348 | goto err_qp; |
| 1349 | |
| 1350 | err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table, |
| 1351 | cmpt_base + |
| 1352 | ((u64) (MLX4_CMPT_TYPE_CQ * |
| 1353 | cmpt_entry_sz) << MLX4_CMPT_SHIFT), |
| 1354 | cmpt_entry_sz, dev->caps.num_cqs, |
Jack Morgenstein | 5b0bf5e | 2007-08-01 12:28:20 +0300 | [diff] [blame] | 1355 | dev->caps.reserved_cqs, 0, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1356 | if (err) |
| 1357 | goto err_srq; |
| 1358 | |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 1359 | num_eqs = dev->phys_caps.num_phys_eqs; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1360 | err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table, |
| 1361 | cmpt_base + |
| 1362 | ((u64) (MLX4_CMPT_TYPE_EQ * |
| 1363 | cmpt_entry_sz) << MLX4_CMPT_SHIFT), |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1364 | cmpt_entry_sz, num_eqs, num_eqs, 0, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1365 | if (err) |
| 1366 | goto err_cq; |
| 1367 | |
| 1368 | return 0; |
| 1369 | |
| 1370 | err_cq: |
| 1371 | mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table); |
| 1372 | |
| 1373 | err_srq: |
| 1374 | mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table); |
| 1375 | |
| 1376 | err_qp: |
| 1377 | mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table); |
| 1378 | |
| 1379 | err: |
| 1380 | return err; |
| 1381 | } |
| 1382 | |
Roland Dreier | 3d73c28 | 2007-10-10 15:43:54 -0700 | [diff] [blame] | 1383 | static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap, |
| 1384 | struct mlx4_init_hca_param *init_hca, u64 icm_size) |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1385 | { |
| 1386 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1387 | u64 aux_pages; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1388 | int num_eqs; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1389 | int err; |
| 1390 | |
| 1391 | err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages); |
| 1392 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1393 | mlx4_err(dev, "SET_ICM_SIZE command failed, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1394 | return err; |
| 1395 | } |
| 1396 | |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1397 | mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory\n", |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1398 | (unsigned long long) icm_size >> 10, |
| 1399 | (unsigned long long) aux_pages << 2); |
| 1400 | |
| 1401 | priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages, |
Jack Morgenstein | 5b0bf5e | 2007-08-01 12:28:20 +0300 | [diff] [blame] | 1402 | GFP_HIGHUSER | __GFP_NOWARN, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1403 | if (!priv->fw.aux_icm) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1404 | mlx4_err(dev, "Couldn't allocate aux memory, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1405 | return -ENOMEM; |
| 1406 | } |
| 1407 | |
| 1408 | err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm); |
| 1409 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1410 | mlx4_err(dev, "MAP_ICM_AUX command failed, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1411 | goto err_free_aux; |
| 1412 | } |
| 1413 | |
| 1414 | err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz); |
| 1415 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1416 | mlx4_err(dev, "Failed to map cMPT context memory, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1417 | goto err_unmap_aux; |
| 1418 | } |
| 1419 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1420 | |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 1421 | num_eqs = dev->phys_caps.num_phys_eqs; |
Roland Dreier | fa0681d | 2009-09-05 20:24:49 -0700 | [diff] [blame] | 1422 | err = mlx4_init_icm_table(dev, &priv->eq_table.table, |
| 1423 | init_hca->eqc_base, dev_cap->eqc_entry_sz, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1424 | num_eqs, num_eqs, 0, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1425 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1426 | mlx4_err(dev, "Failed to map EQ context memory, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1427 | goto err_unmap_cmpt; |
| 1428 | } |
| 1429 | |
Jack Morgenstein | d7bb58f | 2007-08-01 12:28:53 +0300 | [diff] [blame] | 1430 | /* |
| 1431 | * Reserved MTT entries must be aligned up to a cacheline |
| 1432 | * boundary, since the FW will write to them, while the driver |
| 1433 | * writes to all other MTT entries. (The variable |
| 1434 | * dev->caps.mtt_entry_sz below is really the MTT segment |
| 1435 | * size, not the raw entry size) |
| 1436 | */ |
| 1437 | dev->caps.reserved_mtts = |
| 1438 | ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz, |
| 1439 | dma_get_cache_alignment()) / dev->caps.mtt_entry_sz; |
| 1440 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1441 | err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table, |
| 1442 | init_hca->mtt_base, |
| 1443 | dev->caps.mtt_entry_sz, |
Marcel Apfelbaum | 2b8fb28 | 2011-12-13 04:16:56 +0000 | [diff] [blame] | 1444 | dev->caps.num_mtts, |
Jack Morgenstein | 5b0bf5e | 2007-08-01 12:28:20 +0300 | [diff] [blame] | 1445 | dev->caps.reserved_mtts, 1, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1446 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1447 | mlx4_err(dev, "Failed to map MTT context memory, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1448 | goto err_unmap_eq; |
| 1449 | } |
| 1450 | |
| 1451 | err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table, |
| 1452 | init_hca->dmpt_base, |
| 1453 | dev_cap->dmpt_entry_sz, |
| 1454 | dev->caps.num_mpts, |
Jack Morgenstein | 5b0bf5e | 2007-08-01 12:28:20 +0300 | [diff] [blame] | 1455 | dev->caps.reserved_mrws, 1, 1); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1456 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1457 | mlx4_err(dev, "Failed to map dMPT context memory, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1458 | goto err_unmap_mtt; |
| 1459 | } |
| 1460 | |
| 1461 | err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table, |
| 1462 | init_hca->qpc_base, |
| 1463 | dev_cap->qpc_entry_sz, |
| 1464 | dev->caps.num_qps, |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 1465 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW], |
| 1466 | 0, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1467 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1468 | mlx4_err(dev, "Failed to map QP context memory, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1469 | goto err_unmap_dmpt; |
| 1470 | } |
| 1471 | |
| 1472 | err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table, |
| 1473 | init_hca->auxc_base, |
| 1474 | dev_cap->aux_entry_sz, |
| 1475 | dev->caps.num_qps, |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 1476 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW], |
| 1477 | 0, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1478 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1479 | mlx4_err(dev, "Failed to map AUXC context memory, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1480 | goto err_unmap_qp; |
| 1481 | } |
| 1482 | |
| 1483 | err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table, |
| 1484 | init_hca->altc_base, |
| 1485 | dev_cap->altc_entry_sz, |
| 1486 | dev->caps.num_qps, |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 1487 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW], |
| 1488 | 0, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1489 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1490 | mlx4_err(dev, "Failed to map ALTC context memory, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1491 | goto err_unmap_auxc; |
| 1492 | } |
| 1493 | |
| 1494 | err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table, |
| 1495 | init_hca->rdmarc_base, |
| 1496 | dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift, |
| 1497 | dev->caps.num_qps, |
Yevgeny Petrilin | 93fc9e1 | 2008-10-22 10:25:29 -0700 | [diff] [blame] | 1498 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW], |
| 1499 | 0, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1500 | if (err) { |
| 1501 | mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n"); |
| 1502 | goto err_unmap_altc; |
| 1503 | } |
| 1504 | |
| 1505 | err = mlx4_init_icm_table(dev, &priv->cq_table.table, |
| 1506 | init_hca->cqc_base, |
| 1507 | dev_cap->cqc_entry_sz, |
| 1508 | dev->caps.num_cqs, |
Jack Morgenstein | 5b0bf5e | 2007-08-01 12:28:20 +0300 | [diff] [blame] | 1509 | dev->caps.reserved_cqs, 0, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1510 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1511 | mlx4_err(dev, "Failed to map CQ context memory, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1512 | goto err_unmap_rdmarc; |
| 1513 | } |
| 1514 | |
| 1515 | err = mlx4_init_icm_table(dev, &priv->srq_table.table, |
| 1516 | init_hca->srqc_base, |
| 1517 | dev_cap->srq_entry_sz, |
| 1518 | dev->caps.num_srqs, |
Jack Morgenstein | 5b0bf5e | 2007-08-01 12:28:20 +0300 | [diff] [blame] | 1519 | dev->caps.reserved_srqs, 0, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1520 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1521 | mlx4_err(dev, "Failed to map SRQ context memory, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1522 | goto err_unmap_cq; |
| 1523 | } |
| 1524 | |
| 1525 | /* |
Hadar Hen Zion | 0ff1fb6 | 2012-07-05 04:03:46 +0000 | [diff] [blame] | 1526 | * For flow steering device managed mode it is required to use |
| 1527 | * mlx4_init_icm_table. For B0 steering mode it's not strictly |
| 1528 | * required, but for simplicity just map the whole multicast |
| 1529 | * group table now. The table isn't very big and it's a lot |
| 1530 | * easier than trying to track ref counts. |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1531 | */ |
| 1532 | err = mlx4_init_icm_table(dev, &priv->mcg_table.table, |
Eugenia Emantayev | 0ec2c0f | 2011-12-13 04:16:02 +0000 | [diff] [blame] | 1533 | init_hca->mc_base, |
| 1534 | mlx4_get_mgm_entry_size(dev), |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1535 | dev->caps.num_mgms + dev->caps.num_amgms, |
| 1536 | dev->caps.num_mgms + dev->caps.num_amgms, |
Jack Morgenstein | 5b0bf5e | 2007-08-01 12:28:20 +0300 | [diff] [blame] | 1537 | 0, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1538 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1539 | mlx4_err(dev, "Failed to map MCG context memory, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1540 | goto err_unmap_srq; |
| 1541 | } |
| 1542 | |
| 1543 | return 0; |
| 1544 | |
| 1545 | err_unmap_srq: |
| 1546 | mlx4_cleanup_icm_table(dev, &priv->srq_table.table); |
| 1547 | |
| 1548 | err_unmap_cq: |
| 1549 | mlx4_cleanup_icm_table(dev, &priv->cq_table.table); |
| 1550 | |
| 1551 | err_unmap_rdmarc: |
| 1552 | mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table); |
| 1553 | |
| 1554 | err_unmap_altc: |
| 1555 | mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table); |
| 1556 | |
| 1557 | err_unmap_auxc: |
| 1558 | mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table); |
| 1559 | |
| 1560 | err_unmap_qp: |
| 1561 | mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table); |
| 1562 | |
| 1563 | err_unmap_dmpt: |
| 1564 | mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table); |
| 1565 | |
| 1566 | err_unmap_mtt: |
| 1567 | mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table); |
| 1568 | |
| 1569 | err_unmap_eq: |
Roland Dreier | fa0681d | 2009-09-05 20:24:49 -0700 | [diff] [blame] | 1570 | mlx4_cleanup_icm_table(dev, &priv->eq_table.table); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1571 | |
| 1572 | err_unmap_cmpt: |
| 1573 | mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table); |
| 1574 | mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table); |
| 1575 | mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table); |
| 1576 | mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table); |
| 1577 | |
| 1578 | err_unmap_aux: |
| 1579 | mlx4_UNMAP_ICM_AUX(dev); |
| 1580 | |
| 1581 | err_free_aux: |
Jack Morgenstein | 5b0bf5e | 2007-08-01 12:28:20 +0300 | [diff] [blame] | 1582 | mlx4_free_icm(dev, priv->fw.aux_icm, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1583 | |
| 1584 | return err; |
| 1585 | } |
| 1586 | |
| 1587 | static void mlx4_free_icms(struct mlx4_dev *dev) |
| 1588 | { |
| 1589 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1590 | |
| 1591 | mlx4_cleanup_icm_table(dev, &priv->mcg_table.table); |
| 1592 | mlx4_cleanup_icm_table(dev, &priv->srq_table.table); |
| 1593 | mlx4_cleanup_icm_table(dev, &priv->cq_table.table); |
| 1594 | mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table); |
| 1595 | mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table); |
| 1596 | mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table); |
| 1597 | mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table); |
| 1598 | mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table); |
| 1599 | mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table); |
Roland Dreier | fa0681d | 2009-09-05 20:24:49 -0700 | [diff] [blame] | 1600 | mlx4_cleanup_icm_table(dev, &priv->eq_table.table); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1601 | mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table); |
| 1602 | mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table); |
| 1603 | mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table); |
| 1604 | mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1605 | |
| 1606 | mlx4_UNMAP_ICM_AUX(dev); |
Jack Morgenstein | 5b0bf5e | 2007-08-01 12:28:20 +0300 | [diff] [blame] | 1607 | mlx4_free_icm(dev, priv->fw.aux_icm, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1608 | } |
| 1609 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1610 | static void mlx4_slave_exit(struct mlx4_dev *dev) |
| 1611 | { |
| 1612 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1613 | |
Roland Dreier | f3d4c89 | 2012-09-25 21:24:07 -0700 | [diff] [blame] | 1614 | mutex_lock(&priv->cmd.slave_cmd_mutex); |
Yishai Hadas | 0cd9302 | 2015-01-25 16:59:43 +0200 | [diff] [blame] | 1615 | if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP, |
| 1616 | MLX4_COMM_TIME)) |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1617 | mlx4_warn(dev, "Failed to close slave function\n"); |
Roland Dreier | f3d4c89 | 2012-09-25 21:24:07 -0700 | [diff] [blame] | 1618 | mutex_unlock(&priv->cmd.slave_cmd_mutex); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1619 | } |
| 1620 | |
Eli Cohen | c1b43dc | 2011-03-22 22:38:41 +0000 | [diff] [blame] | 1621 | static int map_bf_area(struct mlx4_dev *dev) |
| 1622 | { |
| 1623 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1624 | resource_size_t bf_start; |
| 1625 | resource_size_t bf_len; |
| 1626 | int err = 0; |
| 1627 | |
Jack Morgenstein | 3d74747 | 2012-02-19 21:38:52 +0000 | [diff] [blame] | 1628 | if (!dev->caps.bf_reg_size) |
| 1629 | return -ENXIO; |
| 1630 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 1631 | bf_start = pci_resource_start(dev->persist->pdev, 2) + |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1632 | (dev->caps.num_uars << PAGE_SHIFT); |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 1633 | bf_len = pci_resource_len(dev->persist->pdev, 2) - |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1634 | (dev->caps.num_uars << PAGE_SHIFT); |
Eli Cohen | c1b43dc | 2011-03-22 22:38:41 +0000 | [diff] [blame] | 1635 | priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len); |
| 1636 | if (!priv->bf_mapping) |
| 1637 | err = -ENOMEM; |
| 1638 | |
| 1639 | return err; |
| 1640 | } |
| 1641 | |
| 1642 | static void unmap_bf_area(struct mlx4_dev *dev) |
| 1643 | { |
| 1644 | if (mlx4_priv(dev)->bf_mapping) |
| 1645 | io_mapping_free(mlx4_priv(dev)->bf_mapping); |
| 1646 | } |
| 1647 | |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 1648 | cycle_t mlx4_read_clock(struct mlx4_dev *dev) |
| 1649 | { |
| 1650 | u32 clockhi, clocklo, clockhi1; |
| 1651 | cycle_t cycles; |
| 1652 | int i; |
| 1653 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1654 | |
| 1655 | for (i = 0; i < 10; i++) { |
| 1656 | clockhi = swab32(readl(priv->clock_mapping)); |
| 1657 | clocklo = swab32(readl(priv->clock_mapping + 4)); |
| 1658 | clockhi1 = swab32(readl(priv->clock_mapping)); |
| 1659 | if (clockhi == clockhi1) |
| 1660 | break; |
| 1661 | } |
| 1662 | |
| 1663 | cycles = (u64) clockhi << 32 | (u64) clocklo; |
| 1664 | |
| 1665 | return cycles; |
| 1666 | } |
| 1667 | EXPORT_SYMBOL_GPL(mlx4_read_clock); |
| 1668 | |
| 1669 | |
Eugenia Emantayev | ddd8a6c | 2013-04-23 06:06:48 +0000 | [diff] [blame] | 1670 | static int map_internal_clock(struct mlx4_dev *dev) |
| 1671 | { |
| 1672 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1673 | |
| 1674 | priv->clock_mapping = |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 1675 | ioremap(pci_resource_start(dev->persist->pdev, |
| 1676 | priv->fw.clock_bar) + |
Eugenia Emantayev | ddd8a6c | 2013-04-23 06:06:48 +0000 | [diff] [blame] | 1677 | priv->fw.clock_offset, MLX4_CLOCK_SIZE); |
| 1678 | |
| 1679 | if (!priv->clock_mapping) |
| 1680 | return -ENOMEM; |
| 1681 | |
| 1682 | return 0; |
| 1683 | } |
| 1684 | |
Matan Barak | 52033cf | 2015-06-11 16:35:26 +0300 | [diff] [blame] | 1685 | int mlx4_get_internal_clock_params(struct mlx4_dev *dev, |
| 1686 | struct mlx4_clock_params *params) |
| 1687 | { |
| 1688 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1689 | |
| 1690 | if (mlx4_is_slave(dev)) |
| 1691 | return -ENOTSUPP; |
| 1692 | |
| 1693 | if (!params) |
| 1694 | return -EINVAL; |
| 1695 | |
| 1696 | params->bar = priv->fw.clock_bar; |
| 1697 | params->offset = priv->fw.clock_offset; |
| 1698 | params->size = MLX4_CLOCK_SIZE; |
| 1699 | |
| 1700 | return 0; |
| 1701 | } |
| 1702 | EXPORT_SYMBOL_GPL(mlx4_get_internal_clock_params); |
| 1703 | |
Eugenia Emantayev | ddd8a6c | 2013-04-23 06:06:48 +0000 | [diff] [blame] | 1704 | static void unmap_internal_clock(struct mlx4_dev *dev) |
| 1705 | { |
| 1706 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1707 | |
| 1708 | if (priv->clock_mapping) |
| 1709 | iounmap(priv->clock_mapping); |
| 1710 | } |
| 1711 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1712 | static void mlx4_close_hca(struct mlx4_dev *dev) |
| 1713 | { |
Eugenia Emantayev | ddd8a6c | 2013-04-23 06:06:48 +0000 | [diff] [blame] | 1714 | unmap_internal_clock(dev); |
Eli Cohen | c1b43dc | 2011-03-22 22:38:41 +0000 | [diff] [blame] | 1715 | unmap_bf_area(dev); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1716 | if (mlx4_is_slave(dev)) |
| 1717 | mlx4_slave_exit(dev); |
| 1718 | else { |
| 1719 | mlx4_CLOSE_HCA(dev, 0); |
| 1720 | mlx4_free_icms(dev); |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 1721 | } |
| 1722 | } |
| 1723 | |
| 1724 | static void mlx4_close_fw(struct mlx4_dev *dev) |
| 1725 | { |
| 1726 | if (!mlx4_is_slave(dev)) { |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1727 | mlx4_UNMAP_FA(dev); |
| 1728 | mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0); |
| 1729 | } |
| 1730 | } |
| 1731 | |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 1732 | static int mlx4_comm_check_offline(struct mlx4_dev *dev) |
| 1733 | { |
| 1734 | #define COMM_CHAN_OFFLINE_OFFSET 0x09 |
| 1735 | |
| 1736 | u32 comm_flags; |
| 1737 | u32 offline_bit; |
| 1738 | unsigned long end; |
| 1739 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1740 | |
| 1741 | end = msecs_to_jiffies(MLX4_COMM_OFFLINE_TIME_OUT) + jiffies; |
| 1742 | while (time_before(jiffies, end)) { |
| 1743 | comm_flags = swab32(readl((__iomem char *)priv->mfunc.comm + |
| 1744 | MLX4_COMM_CHAN_FLAGS)); |
| 1745 | offline_bit = (comm_flags & |
| 1746 | (u32)(1 << COMM_CHAN_OFFLINE_OFFSET)); |
| 1747 | if (!offline_bit) |
| 1748 | return 0; |
| 1749 | /* There are cases as part of AER/Reset flow that PF needs |
| 1750 | * around 100 msec to load. We therefore sleep for 100 msec |
| 1751 | * to allow other tasks to make use of that CPU during this |
| 1752 | * time interval. |
| 1753 | */ |
| 1754 | msleep(100); |
| 1755 | } |
| 1756 | mlx4_err(dev, "Communication channel is offline.\n"); |
| 1757 | return -EIO; |
| 1758 | } |
| 1759 | |
| 1760 | static void mlx4_reset_vf_support(struct mlx4_dev *dev) |
| 1761 | { |
| 1762 | #define COMM_CHAN_RST_OFFSET 0x1e |
| 1763 | |
| 1764 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1765 | u32 comm_rst; |
| 1766 | u32 comm_caps; |
| 1767 | |
| 1768 | comm_caps = swab32(readl((__iomem char *)priv->mfunc.comm + |
| 1769 | MLX4_COMM_CHAN_CAPS)); |
| 1770 | comm_rst = (comm_caps & (u32)(1 << COMM_CHAN_RST_OFFSET)); |
| 1771 | |
| 1772 | if (comm_rst) |
| 1773 | dev->caps.vf_caps |= MLX4_VF_CAP_FLAG_RESET; |
| 1774 | } |
| 1775 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1776 | static int mlx4_init_slave(struct mlx4_dev *dev) |
| 1777 | { |
| 1778 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 1779 | u64 dma = (u64) priv->mfunc.vhcr_dma; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1780 | int ret_from_reset = 0; |
| 1781 | u32 slave_read; |
| 1782 | u32 cmd_channel_ver; |
| 1783 | |
Amir Vadai | 9798935 | 2014-03-06 18:28:17 +0200 | [diff] [blame] | 1784 | if (atomic_read(&pf_loading)) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1785 | mlx4_warn(dev, "PF is not ready - Deferring probe\n"); |
Amir Vadai | 9798935 | 2014-03-06 18:28:17 +0200 | [diff] [blame] | 1786 | return -EPROBE_DEFER; |
| 1787 | } |
| 1788 | |
Roland Dreier | f3d4c89 | 2012-09-25 21:24:07 -0700 | [diff] [blame] | 1789 | mutex_lock(&priv->cmd.slave_cmd_mutex); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1790 | priv->cmd.max_cmds = 1; |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 1791 | if (mlx4_comm_check_offline(dev)) { |
| 1792 | mlx4_err(dev, "PF is not responsive, skipping initialization\n"); |
| 1793 | goto err_offline; |
| 1794 | } |
| 1795 | |
| 1796 | mlx4_reset_vf_support(dev); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1797 | mlx4_warn(dev, "Sending reset\n"); |
| 1798 | ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, |
Yishai Hadas | 0cd9302 | 2015-01-25 16:59:43 +0200 | [diff] [blame] | 1799 | MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1800 | /* if we are in the middle of flr the slave will try |
| 1801 | * NUM_OF_RESET_RETRIES times before leaving.*/ |
| 1802 | if (ret_from_reset) { |
| 1803 | if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1804 | mlx4_warn(dev, "slave is currently in the middle of FLR - Deferring probe\n"); |
Jack Morgenstein | 5efe535 | 2013-06-04 05:13:27 +0000 | [diff] [blame] | 1805 | mutex_unlock(&priv->cmd.slave_cmd_mutex); |
| 1806 | return -EPROBE_DEFER; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1807 | } else |
| 1808 | goto err; |
| 1809 | } |
| 1810 | |
| 1811 | /* check the driver version - the slave I/F revision |
| 1812 | * must match the master's */ |
| 1813 | slave_read = swab32(readl(&priv->mfunc.comm->slave_read)); |
| 1814 | cmd_channel_ver = mlx4_comm_get_version(); |
| 1815 | |
| 1816 | if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) != |
| 1817 | MLX4_COMM_GET_IF_REV(slave_read)) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1818 | mlx4_err(dev, "slave driver version is not supported by the master\n"); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1819 | goto err; |
| 1820 | } |
| 1821 | |
| 1822 | mlx4_warn(dev, "Sending vhcr0\n"); |
| 1823 | if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48, |
Yishai Hadas | 0cd9302 | 2015-01-25 16:59:43 +0200 | [diff] [blame] | 1824 | MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME)) |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1825 | goto err; |
| 1826 | if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32, |
Yishai Hadas | 0cd9302 | 2015-01-25 16:59:43 +0200 | [diff] [blame] | 1827 | MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME)) |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1828 | goto err; |
| 1829 | if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16, |
Yishai Hadas | 0cd9302 | 2015-01-25 16:59:43 +0200 | [diff] [blame] | 1830 | MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME)) |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1831 | goto err; |
Yishai Hadas | 0cd9302 | 2015-01-25 16:59:43 +0200 | [diff] [blame] | 1832 | if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, |
| 1833 | MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME)) |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1834 | goto err; |
Roland Dreier | f3d4c89 | 2012-09-25 21:24:07 -0700 | [diff] [blame] | 1835 | |
| 1836 | mutex_unlock(&priv->cmd.slave_cmd_mutex); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1837 | return 0; |
| 1838 | |
| 1839 | err: |
Yishai Hadas | 0cd9302 | 2015-01-25 16:59:43 +0200 | [diff] [blame] | 1840 | mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP, 0); |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 1841 | err_offline: |
Roland Dreier | f3d4c89 | 2012-09-25 21:24:07 -0700 | [diff] [blame] | 1842 | mutex_unlock(&priv->cmd.slave_cmd_mutex); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1843 | return -EIO; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1844 | } |
| 1845 | |
Jack Morgenstein | 6634961 | 2012-06-19 11:21:44 +0300 | [diff] [blame] | 1846 | static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev) |
| 1847 | { |
| 1848 | int i; |
| 1849 | |
| 1850 | for (i = 1; i <= dev->caps.num_ports; i++) { |
Jack Morgenstein | b6ffaef | 2014-03-12 12:00:39 +0200 | [diff] [blame] | 1851 | if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH) |
| 1852 | dev->caps.gid_table_len[i] = |
Matan Barak | 449fc48 | 2014-03-19 18:11:52 +0200 | [diff] [blame] | 1853 | mlx4_get_slave_num_gids(dev, 0, i); |
Jack Morgenstein | b6ffaef | 2014-03-12 12:00:39 +0200 | [diff] [blame] | 1854 | else |
| 1855 | dev->caps.gid_table_len[i] = 1; |
Jack Morgenstein | 6634961 | 2012-06-19 11:21:44 +0300 | [diff] [blame] | 1856 | dev->caps.pkey_table_len[i] = |
| 1857 | dev->phys_caps.pkey_phys_table_len[i] - 1; |
| 1858 | } |
| 1859 | } |
| 1860 | |
Jack Morgenstein | 3c439b5 | 2012-12-06 17:12:00 +0000 | [diff] [blame] | 1861 | static int choose_log_fs_mgm_entry_size(int qp_per_entry) |
| 1862 | { |
| 1863 | int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; |
| 1864 | |
| 1865 | for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE; |
| 1866 | i++) { |
| 1867 | if (qp_per_entry <= 4 * ((1 << i) / 16 - 2)) |
| 1868 | break; |
| 1869 | } |
| 1870 | |
| 1871 | return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1; |
| 1872 | } |
| 1873 | |
Matan Barak | 7d077cd | 2014-12-11 10:58:00 +0200 | [diff] [blame] | 1874 | static const char *dmfs_high_rate_steering_mode_str(int dmfs_high_steer_mode) |
| 1875 | { |
| 1876 | switch (dmfs_high_steer_mode) { |
| 1877 | case MLX4_STEERING_DMFS_A0_DEFAULT: |
| 1878 | return "default performance"; |
| 1879 | |
| 1880 | case MLX4_STEERING_DMFS_A0_DYNAMIC: |
| 1881 | return "dynamic hybrid mode"; |
| 1882 | |
| 1883 | case MLX4_STEERING_DMFS_A0_STATIC: |
| 1884 | return "performance optimized for limited rule configuration (static)"; |
| 1885 | |
| 1886 | case MLX4_STEERING_DMFS_A0_DISABLE: |
| 1887 | return "disabled performance optimized steering"; |
| 1888 | |
| 1889 | case MLX4_STEERING_DMFS_A0_NOT_SUPPORTED: |
| 1890 | return "performance optimized steering not supported"; |
| 1891 | |
| 1892 | default: |
| 1893 | return "Unrecognized mode"; |
| 1894 | } |
| 1895 | } |
| 1896 | |
| 1897 | #define MLX4_DMFS_A0_STEERING (1UL << 2) |
| 1898 | |
Jack Morgenstein | 7b8157b | 2012-12-06 17:11:59 +0000 | [diff] [blame] | 1899 | static void choose_steering_mode(struct mlx4_dev *dev, |
| 1900 | struct mlx4_dev_cap *dev_cap) |
| 1901 | { |
Matan Barak | 7d077cd | 2014-12-11 10:58:00 +0200 | [diff] [blame] | 1902 | if (mlx4_log_num_mgm_entry_size <= 0) { |
| 1903 | if ((-mlx4_log_num_mgm_entry_size) & MLX4_DMFS_A0_STEERING) { |
| 1904 | if (dev->caps.dmfs_high_steer_mode == |
| 1905 | MLX4_STEERING_DMFS_A0_NOT_SUPPORTED) |
| 1906 | mlx4_err(dev, "DMFS high rate mode not supported\n"); |
| 1907 | else |
| 1908 | dev->caps.dmfs_high_steer_mode = |
| 1909 | MLX4_STEERING_DMFS_A0_STATIC; |
| 1910 | } |
| 1911 | } |
| 1912 | |
| 1913 | if (mlx4_log_num_mgm_entry_size <= 0 && |
Jack Morgenstein | 3c439b5 | 2012-12-06 17:12:00 +0000 | [diff] [blame] | 1914 | dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN && |
Jack Morgenstein | 7b8157b | 2012-12-06 17:11:59 +0000 | [diff] [blame] | 1915 | (!mlx4_is_mfunc(dev) || |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 1916 | (dev_cap->fs_max_num_qp_per_entry >= |
| 1917 | (dev->persist->num_vfs + 1))) && |
Jack Morgenstein | 3c439b5 | 2012-12-06 17:12:00 +0000 | [diff] [blame] | 1918 | choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >= |
| 1919 | MLX4_MIN_MGM_LOG_ENTRY_SIZE) { |
| 1920 | dev->oper_log_mgm_entry_size = |
| 1921 | choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry); |
Jack Morgenstein | 7b8157b | 2012-12-06 17:11:59 +0000 | [diff] [blame] | 1922 | dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED; |
| 1923 | dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry; |
| 1924 | dev->caps.fs_log_max_ucast_qp_range_size = |
| 1925 | dev_cap->fs_log_max_ucast_qp_range_size; |
| 1926 | } else { |
Matan Barak | 7d077cd | 2014-12-11 10:58:00 +0200 | [diff] [blame] | 1927 | if (dev->caps.dmfs_high_steer_mode != |
| 1928 | MLX4_STEERING_DMFS_A0_NOT_SUPPORTED) |
| 1929 | dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DISABLE; |
Jack Morgenstein | 7b8157b | 2012-12-06 17:11:59 +0000 | [diff] [blame] | 1930 | if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER && |
| 1931 | dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) |
| 1932 | dev->caps.steering_mode = MLX4_STEERING_MODE_B0; |
| 1933 | else { |
| 1934 | dev->caps.steering_mode = MLX4_STEERING_MODE_A0; |
| 1935 | |
| 1936 | if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER || |
| 1937 | dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1938 | mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags set to use B0 steering - falling back to A0 steering mode\n"); |
Jack Morgenstein | 7b8157b | 2012-12-06 17:11:59 +0000 | [diff] [blame] | 1939 | } |
Jack Morgenstein | 3c439b5 | 2012-12-06 17:12:00 +0000 | [diff] [blame] | 1940 | dev->oper_log_mgm_entry_size = |
| 1941 | mlx4_log_num_mgm_entry_size > 0 ? |
| 1942 | mlx4_log_num_mgm_entry_size : |
| 1943 | MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE; |
Jack Morgenstein | 7b8157b | 2012-12-06 17:11:59 +0000 | [diff] [blame] | 1944 | dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev); |
| 1945 | } |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 1946 | mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, modparam log_num_mgm_entry_size = %d\n", |
Jack Morgenstein | 3c439b5 | 2012-12-06 17:12:00 +0000 | [diff] [blame] | 1947 | mlx4_steering_mode_str(dev->caps.steering_mode), |
| 1948 | dev->oper_log_mgm_entry_size, |
| 1949 | mlx4_log_num_mgm_entry_size); |
Jack Morgenstein | 7b8157b | 2012-12-06 17:11:59 +0000 | [diff] [blame] | 1950 | } |
| 1951 | |
Or Gerlitz | 7ffdf72 | 2013-12-23 16:09:43 +0200 | [diff] [blame] | 1952 | static void choose_tunnel_offload_mode(struct mlx4_dev *dev, |
| 1953 | struct mlx4_dev_cap *dev_cap) |
| 1954 | { |
| 1955 | if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED && |
Or Gerlitz | 5eff6da | 2015-01-15 15:28:54 +0200 | [diff] [blame] | 1956 | dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS) |
Or Gerlitz | 7ffdf72 | 2013-12-23 16:09:43 +0200 | [diff] [blame] | 1957 | dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN; |
| 1958 | else |
| 1959 | dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE; |
| 1960 | |
| 1961 | mlx4_dbg(dev, "Tunneling offload mode is: %s\n", (dev->caps.tunnel_offload_mode |
| 1962 | == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none"); |
| 1963 | } |
| 1964 | |
Matan Barak | 7d077cd | 2014-12-11 10:58:00 +0200 | [diff] [blame] | 1965 | static int mlx4_validate_optimized_steering(struct mlx4_dev *dev) |
| 1966 | { |
| 1967 | int i; |
| 1968 | struct mlx4_port_cap port_cap; |
| 1969 | |
| 1970 | if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_NOT_SUPPORTED) |
| 1971 | return -EINVAL; |
| 1972 | |
| 1973 | for (i = 1; i <= dev->caps.num_ports; i++) { |
| 1974 | if (mlx4_dev_port(dev, i, &port_cap)) { |
| 1975 | mlx4_err(dev, |
| 1976 | "QUERY_DEV_CAP command failed, can't veify DMFS high rate steering.\n"); |
| 1977 | } else if ((dev->caps.dmfs_high_steer_mode != |
| 1978 | MLX4_STEERING_DMFS_A0_DEFAULT) && |
| 1979 | (port_cap.dmfs_optimized_state == |
| 1980 | !!(dev->caps.dmfs_high_steer_mode == |
| 1981 | MLX4_STEERING_DMFS_A0_DISABLE))) { |
| 1982 | mlx4_err(dev, |
| 1983 | "DMFS high rate steer mode differ, driver requested %s but %s in FW.\n", |
| 1984 | dmfs_high_rate_steering_mode_str( |
| 1985 | dev->caps.dmfs_high_steer_mode), |
| 1986 | (port_cap.dmfs_optimized_state ? |
| 1987 | "enabled" : "disabled")); |
| 1988 | } |
| 1989 | } |
| 1990 | |
| 1991 | return 0; |
| 1992 | } |
| 1993 | |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 1994 | static int mlx4_init_fw(struct mlx4_dev *dev) |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1995 | { |
Vladimir Sokolovsky | 2d92865 | 2008-07-14 23:48:53 -0700 | [diff] [blame] | 1996 | struct mlx4_mod_stat_cfg mlx4_cfg; |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 1997 | int err = 0; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 1998 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 1999 | if (!mlx4_is_slave(dev)) { |
| 2000 | err = mlx4_QUERY_FW(dev); |
| 2001 | if (err) { |
| 2002 | if (err == -EACCES) |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2003 | mlx4_info(dev, "non-primary physical function, skipping\n"); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2004 | else |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2005 | mlx4_err(dev, "QUERY_FW command failed, aborting\n"); |
Aviad Yehezkel | bef772e | 2012-09-05 22:50:51 +0000 | [diff] [blame] | 2006 | return err; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2007 | } |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2008 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2009 | err = mlx4_load_fw(dev); |
| 2010 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2011 | mlx4_err(dev, "Failed to start FW, aborting\n"); |
Aviad Yehezkel | bef772e | 2012-09-05 22:50:51 +0000 | [diff] [blame] | 2012 | return err; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2013 | } |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2014 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2015 | mlx4_cfg.log_pg_sz_m = 1; |
| 2016 | mlx4_cfg.log_pg_sz = 0; |
| 2017 | err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg); |
| 2018 | if (err) |
| 2019 | mlx4_warn(dev, "Failed to override log_pg_sz parameter\n"); |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 2020 | } |
Vladimir Sokolovsky | 2d92865 | 2008-07-14 23:48:53 -0700 | [diff] [blame] | 2021 | |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 2022 | return err; |
| 2023 | } |
| 2024 | |
| 2025 | static int mlx4_init_hca(struct mlx4_dev *dev) |
| 2026 | { |
| 2027 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 2028 | struct mlx4_adapter adapter; |
| 2029 | struct mlx4_dev_cap dev_cap; |
| 2030 | struct mlx4_profile profile; |
| 2031 | struct mlx4_init_hca_param init_hca; |
| 2032 | u64 icm_size; |
| 2033 | struct mlx4_config_dev_params params; |
| 2034 | int err; |
| 2035 | |
| 2036 | if (!mlx4_is_slave(dev)) { |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2037 | err = mlx4_dev_cap(dev, &dev_cap); |
| 2038 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2039 | mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n"); |
Jack Morgenstein | d0d0125 | 2014-12-30 11:59:50 +0200 | [diff] [blame] | 2040 | return err; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2041 | } |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2042 | |
Jack Morgenstein | 7b8157b | 2012-12-06 17:11:59 +0000 | [diff] [blame] | 2043 | choose_steering_mode(dev, &dev_cap); |
Or Gerlitz | 7ffdf72 | 2013-12-23 16:09:43 +0200 | [diff] [blame] | 2044 | choose_tunnel_offload_mode(dev, &dev_cap); |
Jack Morgenstein | 7b8157b | 2012-12-06 17:11:59 +0000 | [diff] [blame] | 2045 | |
Matan Barak | 7d077cd | 2014-12-11 10:58:00 +0200 | [diff] [blame] | 2046 | if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_STATIC && |
| 2047 | mlx4_is_master(dev)) |
| 2048 | dev->caps.function_caps |= MLX4_FUNC_CAP_DMFS_A0_STATIC; |
| 2049 | |
Hadar Hen Zion | 8e1a28e | 2013-12-19 21:20:12 +0200 | [diff] [blame] | 2050 | err = mlx4_get_phys_port_id(dev); |
| 2051 | if (err) |
| 2052 | mlx4_err(dev, "Fail to get physical port id\n"); |
| 2053 | |
Jack Morgenstein | 6634961 | 2012-06-19 11:21:44 +0300 | [diff] [blame] | 2054 | if (mlx4_is_master(dev)) |
| 2055 | mlx4_parav_master_pf_caps(dev); |
| 2056 | |
Amir Vadai | 2599d85 | 2014-07-22 15:44:11 +0300 | [diff] [blame] | 2057 | if (mlx4_low_memory_profile()) { |
| 2058 | mlx4_info(dev, "Running from within kdump kernel. Using low memory profile\n"); |
| 2059 | profile = low_mem_profile; |
| 2060 | } else { |
| 2061 | profile = default_profile; |
| 2062 | } |
Hadar Hen Zion | 0ff1fb6 | 2012-07-05 04:03:46 +0000 | [diff] [blame] | 2063 | if (dev->caps.steering_mode == |
| 2064 | MLX4_STEERING_MODE_DEVICE_MANAGED) |
| 2065 | profile.num_mcg = MLX4_FS_NUM_MCG; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2066 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2067 | icm_size = mlx4_make_profile(dev, &profile, &dev_cap, |
| 2068 | &init_hca); |
| 2069 | if ((long long) icm_size < 0) { |
| 2070 | err = icm_size; |
Jack Morgenstein | d0d0125 | 2014-12-30 11:59:50 +0200 | [diff] [blame] | 2071 | return err; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2072 | } |
| 2073 | |
Eli Cohen | a5bbe89 | 2012-02-09 18:10:06 +0200 | [diff] [blame] | 2074 | dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1; |
| 2075 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2076 | init_hca.log_uar_sz = ilog2(dev->caps.num_uars); |
| 2077 | init_hca.uar_page_sz = PAGE_SHIFT - 12; |
Shani Michaeli | e448834 | 2013-02-06 16:19:11 +0000 | [diff] [blame] | 2078 | init_hca.mw_enabled = 0; |
| 2079 | if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW || |
| 2080 | dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN) |
| 2081 | init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2082 | |
| 2083 | err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size); |
| 2084 | if (err) |
Jack Morgenstein | d0d0125 | 2014-12-30 11:59:50 +0200 | [diff] [blame] | 2085 | return err; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2086 | |
| 2087 | err = mlx4_INIT_HCA(dev, &init_hca); |
| 2088 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2089 | mlx4_err(dev, "INIT_HCA command failed, aborting\n"); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2090 | goto err_free_icm; |
| 2091 | } |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 2092 | |
| 2093 | if (dev_cap.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) { |
| 2094 | err = mlx4_query_func(dev, &dev_cap); |
| 2095 | if (err < 0) { |
| 2096 | mlx4_err(dev, "QUERY_FUNC command failed, aborting.\n"); |
Jack Morgenstein | d0d0125 | 2014-12-30 11:59:50 +0200 | [diff] [blame] | 2097 | goto err_close; |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 2098 | } else if (err & MLX4_QUERY_FUNC_NUM_SYS_EQS) { |
| 2099 | dev->caps.num_eqs = dev_cap.max_eqs; |
| 2100 | dev->caps.reserved_eqs = dev_cap.reserved_eqs; |
| 2101 | dev->caps.reserved_uars = dev_cap.reserved_uars; |
| 2102 | } |
| 2103 | } |
| 2104 | |
Eugenia Emantayev | ddd8a6c | 2013-04-23 06:06:48 +0000 | [diff] [blame] | 2105 | /* |
| 2106 | * If TS is supported by FW |
| 2107 | * read HCA frequency by QUERY_HCA command |
| 2108 | */ |
| 2109 | if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) { |
| 2110 | memset(&init_hca, 0, sizeof(init_hca)); |
| 2111 | err = mlx4_QUERY_HCA(dev, &init_hca); |
| 2112 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2113 | mlx4_err(dev, "QUERY_HCA command failed, disable timestamp\n"); |
Eugenia Emantayev | ddd8a6c | 2013-04-23 06:06:48 +0000 | [diff] [blame] | 2114 | dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS; |
| 2115 | } else { |
| 2116 | dev->caps.hca_core_clock = |
| 2117 | init_hca.hca_core_clock; |
| 2118 | } |
| 2119 | |
| 2120 | /* In case we got HCA frequency 0 - disable timestamping |
| 2121 | * to avoid dividing by zero |
| 2122 | */ |
| 2123 | if (!dev->caps.hca_core_clock) { |
| 2124 | dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS; |
| 2125 | mlx4_err(dev, |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2126 | "HCA frequency is 0 - timestamping is not supported\n"); |
Eugenia Emantayev | ddd8a6c | 2013-04-23 06:06:48 +0000 | [diff] [blame] | 2127 | } else if (map_internal_clock(dev)) { |
| 2128 | /* |
| 2129 | * Map internal clock, |
| 2130 | * in case of failure disable timestamping |
| 2131 | */ |
| 2132 | dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS; |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2133 | mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported\n"); |
Eugenia Emantayev | ddd8a6c | 2013-04-23 06:06:48 +0000 | [diff] [blame] | 2134 | } |
| 2135 | } |
Matan Barak | 7d077cd | 2014-12-11 10:58:00 +0200 | [diff] [blame] | 2136 | |
| 2137 | if (dev->caps.dmfs_high_steer_mode != |
| 2138 | MLX4_STEERING_DMFS_A0_NOT_SUPPORTED) { |
| 2139 | if (mlx4_validate_optimized_steering(dev)) |
| 2140 | mlx4_warn(dev, "Optimized steering validation failed\n"); |
| 2141 | |
| 2142 | if (dev->caps.dmfs_high_steer_mode == |
| 2143 | MLX4_STEERING_DMFS_A0_DISABLE) { |
| 2144 | dev->caps.dmfs_high_rate_qpn_base = |
| 2145 | dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]; |
| 2146 | dev->caps.dmfs_high_rate_qpn_range = |
| 2147 | MLX4_A0_STEERING_TABLE_SIZE; |
| 2148 | } |
| 2149 | |
| 2150 | mlx4_dbg(dev, "DMFS high rate steer mode is: %s\n", |
| 2151 | dmfs_high_rate_steering_mode_str( |
| 2152 | dev->caps.dmfs_high_steer_mode)); |
| 2153 | } |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2154 | } else { |
| 2155 | err = mlx4_init_slave(dev); |
| 2156 | if (err) { |
Jack Morgenstein | 5efe535 | 2013-06-04 05:13:27 +0000 | [diff] [blame] | 2157 | if (err != -EPROBE_DEFER) |
| 2158 | mlx4_err(dev, "Failed to initialize slave\n"); |
Aviad Yehezkel | bef772e | 2012-09-05 22:50:51 +0000 | [diff] [blame] | 2159 | return err; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2160 | } |
| 2161 | |
| 2162 | err = mlx4_slave_cap(dev); |
| 2163 | if (err) { |
| 2164 | mlx4_err(dev, "Failed to obtain slave caps\n"); |
| 2165 | goto err_close; |
| 2166 | } |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2167 | } |
| 2168 | |
Eli Cohen | c1b43dc | 2011-03-22 22:38:41 +0000 | [diff] [blame] | 2169 | if (map_bf_area(dev)) |
| 2170 | mlx4_dbg(dev, "Failed to map blue flame area\n"); |
| 2171 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2172 | /*Only the master set the ports, all the rest got it from it.*/ |
| 2173 | if (!mlx4_is_slave(dev)) |
| 2174 | mlx4_set_port_mask(dev); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2175 | |
| 2176 | err = mlx4_QUERY_ADAPTER(dev, &adapter); |
| 2177 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2178 | mlx4_err(dev, "QUERY_ADAPTER command failed, aborting\n"); |
Aviad Yehezkel | bef772e | 2012-09-05 22:50:51 +0000 | [diff] [blame] | 2179 | goto unmap_bf; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2180 | } |
| 2181 | |
Shani Michaeli | f8c6455 | 2014-11-09 13:51:53 +0200 | [diff] [blame] | 2182 | /* Query CONFIG_DEV parameters */ |
| 2183 | err = mlx4_config_dev_retrieval(dev, ¶ms); |
| 2184 | if (err && err != -ENOTSUPP) { |
| 2185 | mlx4_err(dev, "Failed to query CONFIG_DEV parameters\n"); |
| 2186 | } else if (!err) { |
| 2187 | dev->caps.rx_checksum_flags_port[1] = params.rx_csum_flags_port_1; |
| 2188 | dev->caps.rx_checksum_flags_port[2] = params.rx_csum_flags_port_2; |
| 2189 | } |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2190 | priv->eq_table.inta_pin = adapter.inta_pin; |
Jack Morgenstein | cd9281d | 2007-09-18 09:14:18 +0200 | [diff] [blame] | 2191 | memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2192 | |
| 2193 | return 0; |
| 2194 | |
Aviad Yehezkel | bef772e | 2012-09-05 22:50:51 +0000 | [diff] [blame] | 2195 | unmap_bf: |
Eugenia Emantayev | ddd8a6c | 2013-04-23 06:06:48 +0000 | [diff] [blame] | 2196 | unmap_internal_clock(dev); |
Aviad Yehezkel | bef772e | 2012-09-05 22:50:51 +0000 | [diff] [blame] | 2197 | unmap_bf_area(dev); |
| 2198 | |
Dotan Barak | b38f287 | 2014-05-29 16:30:59 +0300 | [diff] [blame] | 2199 | if (mlx4_is_slave(dev)) { |
Jack Morgenstein | 99ec41d | 2014-05-29 16:31:03 +0300 | [diff] [blame] | 2200 | kfree(dev->caps.qp0_qkey); |
Dotan Barak | b38f287 | 2014-05-29 16:30:59 +0300 | [diff] [blame] | 2201 | kfree(dev->caps.qp0_tunnel); |
| 2202 | kfree(dev->caps.qp0_proxy); |
| 2203 | kfree(dev->caps.qp1_tunnel); |
| 2204 | kfree(dev->caps.qp1_proxy); |
| 2205 | } |
| 2206 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2207 | err_close: |
Dotan Barak | 41929ed | 2012-10-21 14:59:23 +0000 | [diff] [blame] | 2208 | if (mlx4_is_slave(dev)) |
| 2209 | mlx4_slave_exit(dev); |
| 2210 | else |
| 2211 | mlx4_CLOSE_HCA(dev, 0); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2212 | |
| 2213 | err_free_icm: |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2214 | if (!mlx4_is_slave(dev)) |
| 2215 | mlx4_free_icms(dev); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2216 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2217 | return err; |
| 2218 | } |
| 2219 | |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2220 | static int mlx4_init_counters_table(struct mlx4_dev *dev) |
| 2221 | { |
| 2222 | struct mlx4_priv *priv = mlx4_priv(dev); |
Eran Ben Elisha | 47d8417 | 2015-06-15 17:58:58 +0300 | [diff] [blame] | 2223 | int nent_pow2; |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2224 | |
| 2225 | if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)) |
| 2226 | return -ENOENT; |
| 2227 | |
Eran Ben Elisha | 2632d18 | 2015-06-15 17:58:59 +0300 | [diff] [blame] | 2228 | if (!dev->caps.max_counters) |
| 2229 | return -ENOSPC; |
| 2230 | |
Eran Ben Elisha | 47d8417 | 2015-06-15 17:58:58 +0300 | [diff] [blame] | 2231 | nent_pow2 = roundup_pow_of_two(dev->caps.max_counters); |
| 2232 | /* reserve last counter index for sink counter */ |
| 2233 | return mlx4_bitmap_init(&priv->counters_bitmap, nent_pow2, |
| 2234 | nent_pow2 - 1, 0, |
| 2235 | nent_pow2 - dev->caps.max_counters + 1); |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2236 | } |
| 2237 | |
| 2238 | static void mlx4_cleanup_counters_table(struct mlx4_dev *dev) |
| 2239 | { |
Eran Ben Elisha | efa6bc9 | 2015-06-15 17:58:56 +0300 | [diff] [blame] | 2240 | if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)) |
| 2241 | return; |
| 2242 | |
Eran Ben Elisha | 2632d18 | 2015-06-15 17:58:59 +0300 | [diff] [blame] | 2243 | if (!dev->caps.max_counters) |
| 2244 | return; |
| 2245 | |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2246 | mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap); |
| 2247 | } |
| 2248 | |
Eran Ben Elisha | 6de5f7f | 2015-06-15 17:59:02 +0300 | [diff] [blame] | 2249 | static void mlx4_cleanup_default_counters(struct mlx4_dev *dev) |
| 2250 | { |
| 2251 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 2252 | int port; |
| 2253 | |
| 2254 | for (port = 0; port < dev->caps.num_ports; port++) |
| 2255 | if (priv->def_counter[port] != -1) |
| 2256 | mlx4_counter_free(dev, priv->def_counter[port]); |
| 2257 | } |
| 2258 | |
| 2259 | static int mlx4_allocate_default_counters(struct mlx4_dev *dev) |
| 2260 | { |
| 2261 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 2262 | int port, err = 0; |
| 2263 | u32 idx; |
| 2264 | |
| 2265 | for (port = 0; port < dev->caps.num_ports; port++) |
| 2266 | priv->def_counter[port] = -1; |
| 2267 | |
| 2268 | for (port = 0; port < dev->caps.num_ports; port++) { |
| 2269 | err = mlx4_counter_alloc(dev, &idx); |
| 2270 | |
| 2271 | if (!err || err == -ENOSPC) { |
| 2272 | priv->def_counter[port] = idx; |
| 2273 | } else if (err == -ENOENT) { |
| 2274 | err = 0; |
| 2275 | continue; |
| 2276 | } else { |
| 2277 | mlx4_err(dev, "%s: failed to allocate default counter port %d err %d\n", |
| 2278 | __func__, port + 1, err); |
| 2279 | mlx4_cleanup_default_counters(dev); |
| 2280 | return err; |
| 2281 | } |
| 2282 | |
| 2283 | mlx4_dbg(dev, "%s: default counter index %d for port %d\n", |
| 2284 | __func__, priv->def_counter[port], port + 1); |
| 2285 | } |
| 2286 | |
| 2287 | return err; |
| 2288 | } |
| 2289 | |
Jack Morgenstein | ba062d5 | 2012-05-15 10:35:03 +0000 | [diff] [blame] | 2290 | int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx) |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2291 | { |
| 2292 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 2293 | |
| 2294 | if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)) |
| 2295 | return -ENOENT; |
| 2296 | |
| 2297 | *idx = mlx4_bitmap_alloc(&priv->counters_bitmap); |
Eran Ben Elisha | 6de5f7f | 2015-06-15 17:59:02 +0300 | [diff] [blame] | 2298 | if (*idx == -1) { |
| 2299 | *idx = MLX4_SINK_COUNTER_INDEX(dev); |
| 2300 | return -ENOSPC; |
| 2301 | } |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2302 | |
| 2303 | return 0; |
| 2304 | } |
Jack Morgenstein | ba062d5 | 2012-05-15 10:35:03 +0000 | [diff] [blame] | 2305 | |
| 2306 | int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx) |
| 2307 | { |
| 2308 | u64 out_param; |
| 2309 | int err; |
| 2310 | |
| 2311 | if (mlx4_is_mfunc(dev)) { |
| 2312 | err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER, |
| 2313 | RES_OP_RESERVE, MLX4_CMD_ALLOC_RES, |
| 2314 | MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED); |
| 2315 | if (!err) |
| 2316 | *idx = get_param_l(&out_param); |
| 2317 | |
| 2318 | return err; |
| 2319 | } |
| 2320 | return __mlx4_counter_alloc(dev, idx); |
| 2321 | } |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2322 | EXPORT_SYMBOL_GPL(mlx4_counter_alloc); |
| 2323 | |
Eran Ben Elisha | b72ca7e | 2015-06-15 17:58:57 +0300 | [diff] [blame] | 2324 | static int __mlx4_clear_if_stat(struct mlx4_dev *dev, |
| 2325 | u8 counter_index) |
| 2326 | { |
| 2327 | struct mlx4_cmd_mailbox *if_stat_mailbox; |
| 2328 | int err; |
| 2329 | u32 if_stat_in_mod = (counter_index & 0xff) | MLX4_QUERY_IF_STAT_RESET; |
| 2330 | |
| 2331 | if_stat_mailbox = mlx4_alloc_cmd_mailbox(dev); |
| 2332 | if (IS_ERR(if_stat_mailbox)) |
| 2333 | return PTR_ERR(if_stat_mailbox); |
| 2334 | |
| 2335 | err = mlx4_cmd_box(dev, 0, if_stat_mailbox->dma, if_stat_in_mod, 0, |
| 2336 | MLX4_CMD_QUERY_IF_STAT, MLX4_CMD_TIME_CLASS_C, |
| 2337 | MLX4_CMD_NATIVE); |
| 2338 | |
| 2339 | mlx4_free_cmd_mailbox(dev, if_stat_mailbox); |
| 2340 | return err; |
| 2341 | } |
| 2342 | |
Jack Morgenstein | ba062d5 | 2012-05-15 10:35:03 +0000 | [diff] [blame] | 2343 | void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx) |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2344 | { |
Eran Ben Elisha | efa6bc9 | 2015-06-15 17:58:56 +0300 | [diff] [blame] | 2345 | if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)) |
| 2346 | return; |
| 2347 | |
Eran Ben Elisha | 6de5f7f | 2015-06-15 17:59:02 +0300 | [diff] [blame] | 2348 | if (idx == MLX4_SINK_COUNTER_INDEX(dev)) |
| 2349 | return; |
| 2350 | |
Eran Ben Elisha | b72ca7e | 2015-06-15 17:58:57 +0300 | [diff] [blame] | 2351 | __mlx4_clear_if_stat(dev, idx); |
| 2352 | |
Jack Morgenstein | 7c6d74d | 2013-12-08 16:50:17 +0200 | [diff] [blame] | 2353 | mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR); |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2354 | return; |
| 2355 | } |
Jack Morgenstein | ba062d5 | 2012-05-15 10:35:03 +0000 | [diff] [blame] | 2356 | |
| 2357 | void mlx4_counter_free(struct mlx4_dev *dev, u32 idx) |
| 2358 | { |
Jack Morgenstein | e7dbeba | 2013-03-07 03:46:54 +0000 | [diff] [blame] | 2359 | u64 in_param = 0; |
Jack Morgenstein | ba062d5 | 2012-05-15 10:35:03 +0000 | [diff] [blame] | 2360 | |
| 2361 | if (mlx4_is_mfunc(dev)) { |
| 2362 | set_param_l(&in_param, idx); |
| 2363 | mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE, |
| 2364 | MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A, |
| 2365 | MLX4_CMD_WRAPPED); |
| 2366 | return; |
| 2367 | } |
| 2368 | __mlx4_counter_free(dev, idx); |
| 2369 | } |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2370 | EXPORT_SYMBOL_GPL(mlx4_counter_free); |
| 2371 | |
Eran Ben Elisha | 6de5f7f | 2015-06-15 17:59:02 +0300 | [diff] [blame] | 2372 | int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port) |
| 2373 | { |
| 2374 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 2375 | |
| 2376 | return priv->def_counter[port - 1]; |
| 2377 | } |
| 2378 | EXPORT_SYMBOL_GPL(mlx4_get_default_counter_index); |
| 2379 | |
Yishai Hadas | 773af94 | 2015-03-03 10:54:48 +0200 | [diff] [blame] | 2380 | void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry, int port) |
| 2381 | { |
| 2382 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 2383 | |
| 2384 | priv->mfunc.master.vf_admin[entry].vport[port].guid = guid; |
| 2385 | } |
| 2386 | EXPORT_SYMBOL_GPL(mlx4_set_admin_guid); |
| 2387 | |
| 2388 | __be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port) |
| 2389 | { |
| 2390 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 2391 | |
| 2392 | return priv->mfunc.master.vf_admin[entry].vport[port].guid; |
| 2393 | } |
| 2394 | EXPORT_SYMBOL_GPL(mlx4_get_admin_guid); |
| 2395 | |
Yishai Hadas | fb517a4 | 2015-03-03 11:23:32 +0200 | [diff] [blame] | 2396 | void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port) |
| 2397 | { |
| 2398 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 2399 | __be64 guid; |
| 2400 | |
| 2401 | /* hw GUID */ |
| 2402 | if (entry == 0) |
| 2403 | return; |
| 2404 | |
| 2405 | get_random_bytes((char *)&guid, sizeof(guid)); |
| 2406 | guid &= ~(cpu_to_be64(1ULL << 56)); |
| 2407 | guid |= cpu_to_be64(1ULL << 57); |
| 2408 | priv->mfunc.master.vf_admin[entry].vport[port].guid = guid; |
| 2409 | } |
| 2410 | |
Roland Dreier | 3d73c28 | 2007-10-10 15:43:54 -0700 | [diff] [blame] | 2411 | static int mlx4_setup_hca(struct mlx4_dev *dev) |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2412 | { |
| 2413 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 2414 | int err; |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 2415 | int port; |
Jack Morgenstein | 9a5aa62 | 2008-11-28 21:29:46 -0800 | [diff] [blame] | 2416 | __be32 ib_port_default_caps; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2417 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2418 | err = mlx4_init_uar_table(dev); |
| 2419 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2420 | mlx4_err(dev, "Failed to initialize user access region table, aborting\n"); |
| 2421 | return err; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2422 | } |
| 2423 | |
| 2424 | err = mlx4_uar_alloc(dev, &priv->driver_uar); |
| 2425 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2426 | mlx4_err(dev, "Failed to allocate driver access region, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2427 | goto err_uar_table_free; |
| 2428 | } |
| 2429 | |
Roland Dreier | 4979d18 | 2011-01-12 09:50:36 -0800 | [diff] [blame] | 2430 | priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2431 | if (!priv->kar) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2432 | mlx4_err(dev, "Couldn't map kernel access region, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2433 | err = -ENOMEM; |
| 2434 | goto err_uar_free; |
| 2435 | } |
| 2436 | |
| 2437 | err = mlx4_init_pd_table(dev); |
| 2438 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2439 | mlx4_err(dev, "Failed to initialize protection domain table, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2440 | goto err_kar_unmap; |
| 2441 | } |
| 2442 | |
Sean Hefty | 012a8ff | 2011-06-02 09:01:33 -0700 | [diff] [blame] | 2443 | err = mlx4_init_xrcd_table(dev); |
| 2444 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2445 | mlx4_err(dev, "Failed to initialize reliable connection domain table, aborting\n"); |
Sean Hefty | 012a8ff | 2011-06-02 09:01:33 -0700 | [diff] [blame] | 2446 | goto err_pd_table_free; |
| 2447 | } |
| 2448 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2449 | err = mlx4_init_mr_table(dev); |
| 2450 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2451 | mlx4_err(dev, "Failed to initialize memory region table, aborting\n"); |
Sean Hefty | 012a8ff | 2011-06-02 09:01:33 -0700 | [diff] [blame] | 2452 | goto err_xrcd_table_free; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2453 | } |
| 2454 | |
Yevgeny Petrilin | fe6f700 | 2013-07-28 18:54:21 +0300 | [diff] [blame] | 2455 | if (!mlx4_is_slave(dev)) { |
| 2456 | err = mlx4_init_mcg_table(dev); |
| 2457 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2458 | mlx4_err(dev, "Failed to initialize multicast group table, aborting\n"); |
Yevgeny Petrilin | fe6f700 | 2013-07-28 18:54:21 +0300 | [diff] [blame] | 2459 | goto err_mr_table_free; |
| 2460 | } |
Jack Morgenstein | 114840c | 2014-06-01 11:53:50 +0300 | [diff] [blame] | 2461 | err = mlx4_config_mad_demux(dev); |
| 2462 | if (err) { |
| 2463 | mlx4_err(dev, "Failed in config_mad_demux, aborting\n"); |
| 2464 | goto err_mcg_table_free; |
| 2465 | } |
Yevgeny Petrilin | fe6f700 | 2013-07-28 18:54:21 +0300 | [diff] [blame] | 2466 | } |
| 2467 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2468 | err = mlx4_init_eq_table(dev); |
| 2469 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2470 | mlx4_err(dev, "Failed to initialize event queue table, aborting\n"); |
Yevgeny Petrilin | fe6f700 | 2013-07-28 18:54:21 +0300 | [diff] [blame] | 2471 | goto err_mcg_table_free; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2472 | } |
| 2473 | |
| 2474 | err = mlx4_cmd_use_events(dev); |
| 2475 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2476 | mlx4_err(dev, "Failed to switch to event-driven firmware commands, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2477 | goto err_eq_table_free; |
| 2478 | } |
| 2479 | |
| 2480 | err = mlx4_NOP(dev); |
| 2481 | if (err) { |
Michael S. Tsirkin | 08fb105 | 2007-08-07 16:08:28 +0300 | [diff] [blame] | 2482 | if (dev->flags & MLX4_FLAG_MSI_X) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2483 | mlx4_warn(dev, "NOP command failed to generate MSI-X interrupt IRQ %d)\n", |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 2484 | priv->eq_table.eq[MLX4_EQ_ASYNC].irq); |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2485 | mlx4_warn(dev, "Trying again without MSI-X\n"); |
Michael S. Tsirkin | 08fb105 | 2007-08-07 16:08:28 +0300 | [diff] [blame] | 2486 | } else { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2487 | mlx4_err(dev, "NOP command failed to generate interrupt (IRQ %d), aborting\n", |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 2488 | priv->eq_table.eq[MLX4_EQ_ASYNC].irq); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2489 | mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n"); |
Michael S. Tsirkin | 08fb105 | 2007-08-07 16:08:28 +0300 | [diff] [blame] | 2490 | } |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2491 | |
| 2492 | goto err_cmd_poll; |
| 2493 | } |
| 2494 | |
| 2495 | mlx4_dbg(dev, "NOP command IRQ test passed\n"); |
| 2496 | |
| 2497 | err = mlx4_init_cq_table(dev); |
| 2498 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2499 | mlx4_err(dev, "Failed to initialize completion queue table, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2500 | goto err_cmd_poll; |
| 2501 | } |
| 2502 | |
| 2503 | err = mlx4_init_srq_table(dev); |
| 2504 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2505 | mlx4_err(dev, "Failed to initialize shared receive queue table, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2506 | goto err_cq_table_free; |
| 2507 | } |
| 2508 | |
| 2509 | err = mlx4_init_qp_table(dev); |
| 2510 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2511 | mlx4_err(dev, "Failed to initialize queue pair table, aborting\n"); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2512 | goto err_srq_table_free; |
| 2513 | } |
| 2514 | |
Eran Ben Elisha | 2632d18 | 2015-06-15 17:58:59 +0300 | [diff] [blame] | 2515 | if (!mlx4_is_slave(dev)) { |
| 2516 | err = mlx4_init_counters_table(dev); |
| 2517 | if (err && err != -ENOENT) { |
| 2518 | mlx4_err(dev, "Failed to initialize counters table, aborting\n"); |
| 2519 | goto err_qp_table_free; |
| 2520 | } |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2521 | } |
| 2522 | |
Eran Ben Elisha | 6de5f7f | 2015-06-15 17:59:02 +0300 | [diff] [blame] | 2523 | err = mlx4_allocate_default_counters(dev); |
| 2524 | if (err) { |
| 2525 | mlx4_err(dev, "Failed to allocate default counters, aborting\n"); |
| 2526 | goto err_counters_table_free; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2527 | } |
| 2528 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2529 | if (!mlx4_is_slave(dev)) { |
| 2530 | for (port = 1; port <= dev->caps.num_ports; port++) { |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2531 | ib_port_default_caps = 0; |
| 2532 | err = mlx4_get_port_ib_caps(dev, port, |
| 2533 | &ib_port_default_caps); |
| 2534 | if (err) |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2535 | mlx4_warn(dev, "failed to get port %d default ib capabilities (%d). Continuing with caps = 0\n", |
| 2536 | port, err); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2537 | dev->caps.ib_port_def_cap[port] = ib_port_default_caps; |
Marcel Apfelbaum | 97285b7 | 2011-10-24 11:02:34 +0200 | [diff] [blame] | 2538 | |
Jack Morgenstein | 2aca117 | 2012-06-19 11:21:41 +0300 | [diff] [blame] | 2539 | /* initialize per-slave default ib port capabilities */ |
| 2540 | if (mlx4_is_master(dev)) { |
| 2541 | int i; |
| 2542 | for (i = 0; i < dev->num_slaves; i++) { |
| 2543 | if (i == mlx4_master_func_num(dev)) |
| 2544 | continue; |
| 2545 | priv->mfunc.master.slave_state[i].ib_cap_mask[port] = |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2546 | ib_port_default_caps; |
Jack Morgenstein | 2aca117 | 2012-06-19 11:21:41 +0300 | [diff] [blame] | 2547 | } |
| 2548 | } |
| 2549 | |
Or Gerlitz | 096335b | 2012-01-11 19:02:17 +0200 | [diff] [blame] | 2550 | if (mlx4_is_mfunc(dev)) |
| 2551 | dev->caps.port_ib_mtu[port] = IB_MTU_2048; |
| 2552 | else |
| 2553 | dev->caps.port_ib_mtu[port] = IB_MTU_4096; |
Marcel Apfelbaum | 97285b7 | 2011-10-24 11:02:34 +0200 | [diff] [blame] | 2554 | |
Jack Morgenstein | 6634961 | 2012-06-19 11:21:44 +0300 | [diff] [blame] | 2555 | err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ? |
| 2556 | dev->caps.pkey_table_len[port] : -1); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2557 | if (err) { |
| 2558 | mlx4_err(dev, "Failed to set port %d, aborting\n", |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 2559 | port); |
Eran Ben Elisha | 6de5f7f | 2015-06-15 17:59:02 +0300 | [diff] [blame] | 2560 | goto err_default_countes_free; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2561 | } |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 2562 | } |
| 2563 | } |
| 2564 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2565 | return 0; |
| 2566 | |
Eran Ben Elisha | 6de5f7f | 2015-06-15 17:59:02 +0300 | [diff] [blame] | 2567 | err_default_countes_free: |
| 2568 | mlx4_cleanup_default_counters(dev); |
| 2569 | |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2570 | err_counters_table_free: |
Eran Ben Elisha | 2632d18 | 2015-06-15 17:58:59 +0300 | [diff] [blame] | 2571 | if (!mlx4_is_slave(dev)) |
| 2572 | mlx4_cleanup_counters_table(dev); |
Or Gerlitz | f2a3f6a | 2011-06-15 14:47:14 +0000 | [diff] [blame] | 2573 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2574 | err_qp_table_free: |
| 2575 | mlx4_cleanup_qp_table(dev); |
| 2576 | |
| 2577 | err_srq_table_free: |
| 2578 | mlx4_cleanup_srq_table(dev); |
| 2579 | |
| 2580 | err_cq_table_free: |
| 2581 | mlx4_cleanup_cq_table(dev); |
| 2582 | |
| 2583 | err_cmd_poll: |
| 2584 | mlx4_cmd_use_polling(dev); |
| 2585 | |
| 2586 | err_eq_table_free: |
| 2587 | mlx4_cleanup_eq_table(dev); |
| 2588 | |
Yevgeny Petrilin | fe6f700 | 2013-07-28 18:54:21 +0300 | [diff] [blame] | 2589 | err_mcg_table_free: |
| 2590 | if (!mlx4_is_slave(dev)) |
| 2591 | mlx4_cleanup_mcg_table(dev); |
| 2592 | |
Jack Morgenstein | ee49bd9 | 2007-07-12 17:50:45 +0300 | [diff] [blame] | 2593 | err_mr_table_free: |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2594 | mlx4_cleanup_mr_table(dev); |
| 2595 | |
Sean Hefty | 012a8ff | 2011-06-02 09:01:33 -0700 | [diff] [blame] | 2596 | err_xrcd_table_free: |
| 2597 | mlx4_cleanup_xrcd_table(dev); |
| 2598 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2599 | err_pd_table_free: |
| 2600 | mlx4_cleanup_pd_table(dev); |
| 2601 | |
| 2602 | err_kar_unmap: |
| 2603 | iounmap(priv->kar); |
| 2604 | |
| 2605 | err_uar_free: |
| 2606 | mlx4_uar_free(dev, &priv->driver_uar); |
| 2607 | |
| 2608 | err_uar_table_free: |
| 2609 | mlx4_cleanup_uar_table(dev); |
| 2610 | return err; |
| 2611 | } |
| 2612 | |
Ido Shamay | de16180 | 2015-05-31 09:30:17 +0300 | [diff] [blame] | 2613 | static int mlx4_init_affinity_hint(struct mlx4_dev *dev, int port, int eqn) |
| 2614 | { |
| 2615 | int requested_cpu = 0; |
| 2616 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 2617 | struct mlx4_eq *eq; |
| 2618 | int off = 0; |
| 2619 | int i; |
| 2620 | |
| 2621 | if (eqn > dev->caps.num_comp_vectors) |
| 2622 | return -EINVAL; |
| 2623 | |
| 2624 | for (i = 1; i < port; i++) |
| 2625 | off += mlx4_get_eqs_per_port(dev, i); |
| 2626 | |
| 2627 | requested_cpu = eqn - off - !!(eqn > MLX4_EQ_ASYNC); |
| 2628 | |
| 2629 | /* Meaning EQs are shared, and this call comes from the second port */ |
| 2630 | if (requested_cpu < 0) |
| 2631 | return 0; |
| 2632 | |
| 2633 | eq = &priv->eq_table.eq[eqn]; |
| 2634 | |
| 2635 | if (!zalloc_cpumask_var(&eq->affinity_mask, GFP_KERNEL)) |
| 2636 | return -ENOMEM; |
| 2637 | |
| 2638 | cpumask_set_cpu(requested_cpu, eq->affinity_mask); |
| 2639 | |
| 2640 | return 0; |
| 2641 | } |
| 2642 | |
Roland Dreier | e8f9b2e | 2008-02-04 20:20:41 -0800 | [diff] [blame] | 2643 | static void mlx4_enable_msi_x(struct mlx4_dev *dev) |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2644 | { |
| 2645 | struct mlx4_priv *priv = mlx4_priv(dev); |
Yevgeny Petrilin | b8dd786 | 2008-12-22 07:15:03 -0800 | [diff] [blame] | 2646 | struct msix_entry *entries; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2647 | int i; |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 2648 | int port = 0; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2649 | |
| 2650 | if (msi_x) { |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 2651 | int nreq = dev->caps.num_ports * num_online_cpus() + 1; |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 2652 | |
Or Gerlitz | ca4c7b3 | 2013-01-17 05:30:43 +0000 | [diff] [blame] | 2653 | nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs, |
| 2654 | nreq); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2655 | |
Yevgeny Petrilin | b8dd786 | 2008-12-22 07:15:03 -0800 | [diff] [blame] | 2656 | entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL); |
| 2657 | if (!entries) |
| 2658 | goto no_msi; |
| 2659 | |
| 2660 | for (i = 0; i < nreq; ++i) |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2661 | entries[i].entry = i; |
| 2662 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 2663 | nreq = pci_enable_msix_range(dev->persist->pdev, entries, 2, |
| 2664 | nreq); |
Alexander Gordeev | 66e2f9c | 2014-02-18 11:11:47 +0100 | [diff] [blame] | 2665 | |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 2666 | if (nreq < 0 || nreq < MLX4_EQ_ASYNC) { |
Nicolas Morey-Chaisemartin | 5bf0da7 | 2009-04-21 10:11:06 -0700 | [diff] [blame] | 2667 | kfree(entries); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2668 | goto no_msi; |
Yevgeny Petrilin | 0b7ca5a | 2011-03-22 22:37:47 +0000 | [diff] [blame] | 2669 | } |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 2670 | /* 1 is reserved for events (asyncrounous EQ) */ |
| 2671 | dev->caps.num_comp_vectors = nreq - 1; |
| 2672 | |
| 2673 | priv->eq_table.eq[MLX4_EQ_ASYNC].irq = entries[0].vector; |
| 2674 | bitmap_zero(priv->eq_table.eq[MLX4_EQ_ASYNC].actv_ports.ports, |
| 2675 | dev->caps.num_ports); |
| 2676 | |
| 2677 | for (i = 0; i < dev->caps.num_comp_vectors + 1; i++) { |
| 2678 | if (i == MLX4_EQ_ASYNC) |
| 2679 | continue; |
| 2680 | |
| 2681 | priv->eq_table.eq[i].irq = |
| 2682 | entries[i + 1 - !!(i > MLX4_EQ_ASYNC)].vector; |
| 2683 | |
| 2684 | if (MLX4_IS_LEGACY_EQ_MODE(dev->caps)) { |
| 2685 | bitmap_fill(priv->eq_table.eq[i].actv_ports.ports, |
| 2686 | dev->caps.num_ports); |
Ido Shamay | de16180 | 2015-05-31 09:30:17 +0300 | [diff] [blame] | 2687 | /* We don't set affinity hint when there |
| 2688 | * aren't enough EQs |
| 2689 | */ |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 2690 | } else { |
| 2691 | set_bit(port, |
| 2692 | priv->eq_table.eq[i].actv_ports.ports); |
Ido Shamay | de16180 | 2015-05-31 09:30:17 +0300 | [diff] [blame] | 2693 | if (mlx4_init_affinity_hint(dev, port + 1, i)) |
| 2694 | mlx4_warn(dev, "Couldn't init hint cpumask for EQ %d\n", |
| 2695 | i); |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 2696 | } |
| 2697 | /* We divide the Eqs evenly between the two ports. |
| 2698 | * (dev->caps.num_comp_vectors / dev->caps.num_ports) |
| 2699 | * refers to the number of Eqs per port |
| 2700 | * (i.e eqs_per_port). Theoretically, we would like to |
| 2701 | * write something like (i + 1) % eqs_per_port == 0. |
| 2702 | * However, since there's an asynchronous Eq, we have |
| 2703 | * to skip over it by comparing this condition to |
| 2704 | * !!((i + 1) > MLX4_EQ_ASYNC). |
| 2705 | */ |
| 2706 | if ((dev->caps.num_comp_vectors > dev->caps.num_ports) && |
| 2707 | ((i + 1) % |
| 2708 | (dev->caps.num_comp_vectors / dev->caps.num_ports)) == |
| 2709 | !!((i + 1) > MLX4_EQ_ASYNC)) |
| 2710 | /* If dev->caps.num_comp_vectors < dev->caps.num_ports, |
| 2711 | * everything is shared anyway. |
| 2712 | */ |
| 2713 | port++; |
| 2714 | } |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2715 | |
| 2716 | dev->flags |= MLX4_FLAG_MSI_X; |
Yevgeny Petrilin | b8dd786 | 2008-12-22 07:15:03 -0800 | [diff] [blame] | 2717 | |
| 2718 | kfree(entries); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2719 | return; |
| 2720 | } |
| 2721 | |
| 2722 | no_msi: |
Yevgeny Petrilin | b8dd786 | 2008-12-22 07:15:03 -0800 | [diff] [blame] | 2723 | dev->caps.num_comp_vectors = 1; |
| 2724 | |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 2725 | BUG_ON(MLX4_EQ_ASYNC >= 2); |
| 2726 | for (i = 0; i < 2; ++i) { |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 2727 | priv->eq_table.eq[i].irq = dev->persist->pdev->irq; |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 2728 | if (i != MLX4_EQ_ASYNC) { |
| 2729 | bitmap_fill(priv->eq_table.eq[i].actv_ports.ports, |
| 2730 | dev->caps.num_ports); |
| 2731 | } |
| 2732 | } |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2733 | } |
| 2734 | |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 2735 | static int mlx4_init_port_info(struct mlx4_dev *dev, int port) |
Yevgeny Petrilin | 2a2336f | 2008-10-22 11:44:46 -0700 | [diff] [blame] | 2736 | { |
| 2737 | struct mlx4_port_info *info = &mlx4_priv(dev)->port[port]; |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 2738 | int err = 0; |
Yevgeny Petrilin | 2a2336f | 2008-10-22 11:44:46 -0700 | [diff] [blame] | 2739 | |
| 2740 | info->dev = dev; |
| 2741 | info->port = port; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2742 | if (!mlx4_is_slave(dev)) { |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2743 | mlx4_init_mac_table(dev, &info->mac_table); |
| 2744 | mlx4_init_vlan_table(dev, &info->vlan_table); |
Jack Morgenstein | 111c609 | 2014-05-27 09:26:38 +0300 | [diff] [blame] | 2745 | mlx4_init_roce_gid_table(dev, &info->gid_table); |
Yan Burman | 16a10ff | 2013-02-07 02:25:22 +0000 | [diff] [blame] | 2746 | info->base_qpn = mlx4_get_base_qpn(dev, port); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2747 | } |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 2748 | |
| 2749 | sprintf(info->dev_name, "mlx4_port%d", port); |
| 2750 | info->port_attr.attr.name = info->dev_name; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2751 | if (mlx4_is_mfunc(dev)) |
| 2752 | info->port_attr.attr.mode = S_IRUGO; |
| 2753 | else { |
| 2754 | info->port_attr.attr.mode = S_IRUGO | S_IWUSR; |
| 2755 | info->port_attr.store = set_port_type; |
| 2756 | } |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 2757 | info->port_attr.show = show_port_type; |
Greg Kroah-Hartman | 3691c964 | 2010-03-15 14:01:55 -0700 | [diff] [blame] | 2758 | sysfs_attr_init(&info->port_attr.attr); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 2759 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 2760 | err = device_create_file(&dev->persist->pdev->dev, &info->port_attr); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 2761 | if (err) { |
| 2762 | mlx4_err(dev, "Failed to create file for port %d\n", port); |
| 2763 | info->port = -1; |
| 2764 | } |
| 2765 | |
Or Gerlitz | 096335b | 2012-01-11 19:02:17 +0200 | [diff] [blame] | 2766 | sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port); |
| 2767 | info->port_mtu_attr.attr.name = info->dev_mtu_name; |
| 2768 | if (mlx4_is_mfunc(dev)) |
| 2769 | info->port_mtu_attr.attr.mode = S_IRUGO; |
| 2770 | else { |
| 2771 | info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR; |
| 2772 | info->port_mtu_attr.store = set_port_ib_mtu; |
| 2773 | } |
| 2774 | info->port_mtu_attr.show = show_port_ib_mtu; |
| 2775 | sysfs_attr_init(&info->port_mtu_attr.attr); |
| 2776 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 2777 | err = device_create_file(&dev->persist->pdev->dev, |
| 2778 | &info->port_mtu_attr); |
Or Gerlitz | 096335b | 2012-01-11 19:02:17 +0200 | [diff] [blame] | 2779 | if (err) { |
| 2780 | mlx4_err(dev, "Failed to create mtu file for port %d\n", port); |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 2781 | device_remove_file(&info->dev->persist->pdev->dev, |
| 2782 | &info->port_attr); |
Or Gerlitz | 096335b | 2012-01-11 19:02:17 +0200 | [diff] [blame] | 2783 | info->port = -1; |
| 2784 | } |
| 2785 | |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 2786 | return err; |
| 2787 | } |
| 2788 | |
| 2789 | static void mlx4_cleanup_port_info(struct mlx4_port_info *info) |
| 2790 | { |
| 2791 | if (info->port < 0) |
| 2792 | return; |
| 2793 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 2794 | device_remove_file(&info->dev->persist->pdev->dev, &info->port_attr); |
| 2795 | device_remove_file(&info->dev->persist->pdev->dev, |
| 2796 | &info->port_mtu_attr); |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 2797 | #ifdef CONFIG_RFS_ACCEL |
| 2798 | free_irq_cpu_rmap(info->rmap); |
| 2799 | info->rmap = NULL; |
| 2800 | #endif |
Yevgeny Petrilin | 2a2336f | 2008-10-22 11:44:46 -0700 | [diff] [blame] | 2801 | } |
| 2802 | |
Yevgeny Petrilin | b12d93d | 2011-03-22 22:38:24 +0000 | [diff] [blame] | 2803 | static int mlx4_init_steering(struct mlx4_dev *dev) |
| 2804 | { |
| 2805 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 2806 | int num_entries = dev->caps.num_ports; |
| 2807 | int i, j; |
| 2808 | |
| 2809 | priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL); |
| 2810 | if (!priv->steer) |
| 2811 | return -ENOMEM; |
| 2812 | |
Eugenia Emantayev | 45b5136 | 2012-02-14 06:37:41 +0000 | [diff] [blame] | 2813 | for (i = 0; i < num_entries; i++) |
Yevgeny Petrilin | b12d93d | 2011-03-22 22:38:24 +0000 | [diff] [blame] | 2814 | for (j = 0; j < MLX4_NUM_STEERS; j++) { |
| 2815 | INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]); |
| 2816 | INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]); |
| 2817 | } |
Yevgeny Petrilin | b12d93d | 2011-03-22 22:38:24 +0000 | [diff] [blame] | 2818 | return 0; |
| 2819 | } |
| 2820 | |
| 2821 | static void mlx4_clear_steering(struct mlx4_dev *dev) |
| 2822 | { |
| 2823 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 2824 | struct mlx4_steer_index *entry, *tmp_entry; |
| 2825 | struct mlx4_promisc_qp *pqp, *tmp_pqp; |
| 2826 | int num_entries = dev->caps.num_ports; |
| 2827 | int i, j; |
| 2828 | |
| 2829 | for (i = 0; i < num_entries; i++) { |
| 2830 | for (j = 0; j < MLX4_NUM_STEERS; j++) { |
| 2831 | list_for_each_entry_safe(pqp, tmp_pqp, |
| 2832 | &priv->steer[i].promisc_qps[j], |
| 2833 | list) { |
| 2834 | list_del(&pqp->list); |
| 2835 | kfree(pqp); |
| 2836 | } |
| 2837 | list_for_each_entry_safe(entry, tmp_entry, |
| 2838 | &priv->steer[i].steer_entries[j], |
| 2839 | list) { |
| 2840 | list_del(&entry->list); |
| 2841 | list_for_each_entry_safe(pqp, tmp_pqp, |
| 2842 | &entry->duplicates, |
| 2843 | list) { |
| 2844 | list_del(&pqp->list); |
| 2845 | kfree(pqp); |
| 2846 | } |
| 2847 | kfree(entry); |
| 2848 | } |
| 2849 | } |
| 2850 | } |
| 2851 | kfree(priv->steer); |
| 2852 | } |
| 2853 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2854 | static int extended_func_num(struct pci_dev *pdev) |
| 2855 | { |
| 2856 | return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn); |
| 2857 | } |
| 2858 | |
| 2859 | #define MLX4_OWNER_BASE 0x8069c |
| 2860 | #define MLX4_OWNER_SIZE 4 |
| 2861 | |
| 2862 | static int mlx4_get_ownership(struct mlx4_dev *dev) |
| 2863 | { |
| 2864 | void __iomem *owner; |
| 2865 | u32 ret; |
| 2866 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 2867 | if (pci_channel_offline(dev->persist->pdev)) |
Kleber Sacilotto de Souza | 57dbf29 | 2012-07-20 09:55:43 +0000 | [diff] [blame] | 2868 | return -EIO; |
| 2869 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 2870 | owner = ioremap(pci_resource_start(dev->persist->pdev, 0) + |
| 2871 | MLX4_OWNER_BASE, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2872 | MLX4_OWNER_SIZE); |
| 2873 | if (!owner) { |
| 2874 | mlx4_err(dev, "Failed to obtain ownership bit\n"); |
| 2875 | return -ENOMEM; |
| 2876 | } |
| 2877 | |
| 2878 | ret = readl(owner); |
| 2879 | iounmap(owner); |
| 2880 | return (int) !!ret; |
| 2881 | } |
| 2882 | |
| 2883 | static void mlx4_free_ownership(struct mlx4_dev *dev) |
| 2884 | { |
| 2885 | void __iomem *owner; |
| 2886 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 2887 | if (pci_channel_offline(dev->persist->pdev)) |
Kleber Sacilotto de Souza | 57dbf29 | 2012-07-20 09:55:43 +0000 | [diff] [blame] | 2888 | return; |
| 2889 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 2890 | owner = ioremap(pci_resource_start(dev->persist->pdev, 0) + |
| 2891 | MLX4_OWNER_BASE, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 2892 | MLX4_OWNER_SIZE); |
| 2893 | if (!owner) { |
| 2894 | mlx4_err(dev, "Failed to obtain ownership bit\n"); |
| 2895 | return; |
| 2896 | } |
| 2897 | writel(0, owner); |
| 2898 | msleep(1000); |
| 2899 | iounmap(owner); |
| 2900 | } |
| 2901 | |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 2902 | #define SRIOV_VALID_STATE(flags) (!!((flags) & MLX4_FLAG_SRIOV) ==\ |
| 2903 | !!((flags) & MLX4_FLAG_MASTER)) |
| 2904 | |
| 2905 | static u64 mlx4_enable_sriov(struct mlx4_dev *dev, struct pci_dev *pdev, |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 2906 | u8 total_vfs, int existing_vfs, int reset_flow) |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 2907 | { |
| 2908 | u64 dev_flags = dev->flags; |
Matan Barak | da31567 | 2014-12-14 16:18:04 +0200 | [diff] [blame] | 2909 | int err = 0; |
Carol Soto | 0beb44b | 2015-07-06 09:20:19 -0500 | [diff] [blame] | 2910 | int fw_enabled_sriov_vfs = min(pci_sriov_get_totalvfs(pdev), |
| 2911 | MLX4_MAX_NUM_VF); |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 2912 | |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 2913 | if (reset_flow) { |
| 2914 | dev->dev_vfs = kcalloc(total_vfs, sizeof(*dev->dev_vfs), |
| 2915 | GFP_KERNEL); |
| 2916 | if (!dev->dev_vfs) |
| 2917 | goto free_mem; |
| 2918 | return dev_flags; |
| 2919 | } |
| 2920 | |
Matan Barak | da31567 | 2014-12-14 16:18:04 +0200 | [diff] [blame] | 2921 | atomic_inc(&pf_loading); |
| 2922 | if (dev->flags & MLX4_FLAG_SRIOV) { |
| 2923 | if (existing_vfs != total_vfs) { |
| 2924 | mlx4_err(dev, "SR-IOV was already enabled, but with num_vfs (%d) different than requested (%d)\n", |
| 2925 | existing_vfs, total_vfs); |
| 2926 | total_vfs = existing_vfs; |
| 2927 | } |
| 2928 | } |
| 2929 | |
| 2930 | dev->dev_vfs = kzalloc(total_vfs * sizeof(*dev->dev_vfs), GFP_KERNEL); |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 2931 | if (NULL == dev->dev_vfs) { |
| 2932 | mlx4_err(dev, "Failed to allocate memory for VFs\n"); |
| 2933 | goto disable_sriov; |
Matan Barak | da31567 | 2014-12-14 16:18:04 +0200 | [diff] [blame] | 2934 | } |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 2935 | |
Matan Barak | da31567 | 2014-12-14 16:18:04 +0200 | [diff] [blame] | 2936 | if (!(dev->flags & MLX4_FLAG_SRIOV)) { |
Carol Soto | 0beb44b | 2015-07-06 09:20:19 -0500 | [diff] [blame] | 2937 | if (total_vfs > fw_enabled_sriov_vfs) { |
| 2938 | mlx4_err(dev, "requested vfs (%d) > available vfs (%d). Continuing without SR_IOV\n", |
| 2939 | total_vfs, fw_enabled_sriov_vfs); |
| 2940 | err = -ENOMEM; |
| 2941 | goto disable_sriov; |
| 2942 | } |
Matan Barak | da31567 | 2014-12-14 16:18:04 +0200 | [diff] [blame] | 2943 | mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", total_vfs); |
| 2944 | err = pci_enable_sriov(pdev, total_vfs); |
| 2945 | } |
| 2946 | if (err) { |
| 2947 | mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d)\n", |
| 2948 | err); |
| 2949 | goto disable_sriov; |
| 2950 | } else { |
| 2951 | mlx4_warn(dev, "Running in master mode\n"); |
| 2952 | dev_flags |= MLX4_FLAG_SRIOV | |
| 2953 | MLX4_FLAG_MASTER; |
| 2954 | dev_flags &= ~MLX4_FLAG_SLAVE; |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 2955 | dev->persist->num_vfs = total_vfs; |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 2956 | } |
| 2957 | return dev_flags; |
| 2958 | |
| 2959 | disable_sriov: |
Matan Barak | da31567 | 2014-12-14 16:18:04 +0200 | [diff] [blame] | 2960 | atomic_dec(&pf_loading); |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 2961 | free_mem: |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 2962 | dev->persist->num_vfs = 0; |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 2963 | kfree(dev->dev_vfs); |
Carol L Soto | 5114a04 | 2015-06-02 16:07:23 -0500 | [diff] [blame] | 2964 | dev->dev_vfs = NULL; |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 2965 | return dev_flags & ~MLX4_FLAG_MASTER; |
| 2966 | } |
| 2967 | |
Matan Barak | de966c5 | 2014-11-13 14:45:33 +0200 | [diff] [blame] | 2968 | enum { |
| 2969 | MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64 = -1, |
| 2970 | }; |
| 2971 | |
| 2972 | static int mlx4_check_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap, |
| 2973 | int *nvfs) |
| 2974 | { |
| 2975 | int requested_vfs = nvfs[0] + nvfs[1] + nvfs[2]; |
| 2976 | /* Checking for 64 VFs as a limitation of CX2 */ |
| 2977 | if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_80_VFS) && |
| 2978 | requested_vfs >= 64) { |
| 2979 | mlx4_err(dev, "Requested %d VFs, but FW does not support more than 64\n", |
| 2980 | requested_vfs); |
| 2981 | return MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64; |
| 2982 | } |
| 2983 | return 0; |
| 2984 | } |
| 2985 | |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 2986 | static int mlx4_load_one(struct pci_dev *pdev, int pci_dev_data, |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 2987 | int total_vfs, int *nvfs, struct mlx4_priv *priv, |
| 2988 | int reset_flow) |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2989 | { |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2990 | struct mlx4_dev *dev; |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 2991 | unsigned sum = 0; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2992 | int err; |
Yevgeny Petrilin | 2a2336f | 2008-10-22 11:44:46 -0700 | [diff] [blame] | 2993 | int port; |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 2994 | int i; |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 2995 | struct mlx4_dev_cap *dev_cap = NULL; |
Jack Morgenstein | bbb07af | 2014-09-30 12:03:47 +0300 | [diff] [blame] | 2996 | int existing_vfs = 0; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2997 | |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 2998 | dev = &priv->dev; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 2999 | |
Roland Dreier | b581401 | 2007-06-07 11:51:58 -0700 | [diff] [blame] | 3000 | INIT_LIST_HEAD(&priv->ctx_list); |
| 3001 | spin_lock_init(&priv->ctx_lock); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3002 | |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 3003 | mutex_init(&priv->port_mutex); |
Moni Shoua | 53f33ae | 2015-02-03 16:48:33 +0200 | [diff] [blame] | 3004 | mutex_init(&priv->bond_mutex); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 3005 | |
Yevgeny Petrilin | 6296883 | 2008-04-23 11:55:45 -0700 | [diff] [blame] | 3006 | INIT_LIST_HEAD(&priv->pgdir_list); |
| 3007 | mutex_init(&priv->pgdir_mutex); |
| 3008 | |
Eli Cohen | c1b43dc | 2011-03-22 22:38:41 +0000 | [diff] [blame] | 3009 | INIT_LIST_HEAD(&priv->bf_list); |
| 3010 | mutex_init(&priv->bf_mutex); |
| 3011 | |
Sergei Shtylyov | aca7a3a | 2011-06-23 04:44:30 +0000 | [diff] [blame] | 3012 | dev->rev_id = pdev->revision; |
Eugenia Emantayev | 6e7136e | 2013-11-07 12:19:53 +0200 | [diff] [blame] | 3013 | dev->numa_node = dev_to_node(&pdev->dev); |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3014 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3015 | /* Detect if this device is a virtual function */ |
Roland Dreier | 839f124 | 2012-09-27 09:23:41 -0700 | [diff] [blame] | 3016 | if (pci_dev_data & MLX4_PCI_DEV_IS_VF) { |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3017 | mlx4_warn(dev, "Detected virtual function - running in slave mode\n"); |
| 3018 | dev->flags |= MLX4_FLAG_SLAVE; |
| 3019 | } else { |
| 3020 | /* We reset the device and enable SRIOV only for physical |
| 3021 | * devices. Try to claim ownership on the device; |
| 3022 | * if already taken, skip -- do not allow multiple PFs */ |
| 3023 | err = mlx4_get_ownership(dev); |
| 3024 | if (err) { |
| 3025 | if (err < 0) |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3026 | return err; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3027 | else { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 3028 | mlx4_warn(dev, "Multiple PFs not yet supported - Skipping PF\n"); |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3029 | return -EINVAL; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3030 | } |
| 3031 | } |
Sergei Shtylyov | aca7a3a | 2011-06-23 04:44:30 +0000 | [diff] [blame] | 3032 | |
Yevgeny Petrilin | fe6f700 | 2013-07-28 18:54:21 +0300 | [diff] [blame] | 3033 | atomic_set(&priv->opreq_count, 0); |
| 3034 | INIT_WORK(&priv->opreq_task, mlx4_opreq_action); |
| 3035 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3036 | /* |
| 3037 | * Now reset the HCA before we touch the PCI capabilities or |
| 3038 | * attempt a firmware command, since a boot ROM may have left |
| 3039 | * the HCA in an undefined state. |
| 3040 | */ |
| 3041 | err = mlx4_reset(dev); |
| 3042 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 3043 | mlx4_err(dev, "Failed to reset HCA, aborting\n"); |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3044 | goto err_sriov; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3045 | } |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3046 | |
| 3047 | if (total_vfs) { |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3048 | dev->flags = MLX4_FLAG_MASTER; |
Matan Barak | da31567 | 2014-12-14 16:18:04 +0200 | [diff] [blame] | 3049 | existing_vfs = pci_num_vf(pdev); |
| 3050 | if (existing_vfs) |
| 3051 | dev->flags |= MLX4_FLAG_SRIOV; |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 3052 | dev->persist->num_vfs = total_vfs; |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3053 | } |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3054 | } |
| 3055 | |
Yishai Hadas | f6bc11e | 2015-01-25 16:59:38 +0200 | [diff] [blame] | 3056 | /* on load remove any previous indication of internal error, |
| 3057 | * device is up. |
| 3058 | */ |
| 3059 | dev->persist->state = MLX4_DEVICE_STATE_UP; |
| 3060 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3061 | slave_start: |
Eugenia Emantayev | 521130d | 2012-09-05 22:50:52 +0000 | [diff] [blame] | 3062 | err = mlx4_cmd_init(dev); |
| 3063 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 3064 | mlx4_err(dev, "Failed to init command interface, aborting\n"); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3065 | goto err_sriov; |
| 3066 | } |
| 3067 | |
| 3068 | /* In slave functions, the communication channel must be initialized |
| 3069 | * before posting commands. Also, init num_slaves before calling |
| 3070 | * mlx4_init_hca */ |
| 3071 | if (mlx4_is_mfunc(dev)) { |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3072 | if (mlx4_is_master(dev)) { |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3073 | dev->num_slaves = MLX4_MAX_NUM_SLAVES; |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3074 | |
| 3075 | } else { |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3076 | dev->num_slaves = 0; |
Jack Morgenstein | f356fcbe | 2013-01-24 01:54:17 +0000 | [diff] [blame] | 3077 | err = mlx4_multi_func_init(dev); |
| 3078 | if (err) { |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 3079 | mlx4_err(dev, "Failed to init slave mfunc interface, aborting\n"); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3080 | goto err_cmd; |
| 3081 | } |
| 3082 | } |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3083 | } |
| 3084 | |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 3085 | err = mlx4_init_fw(dev); |
| 3086 | if (err) { |
| 3087 | mlx4_err(dev, "Failed to init fw, aborting.\n"); |
| 3088 | goto err_mfunc; |
| 3089 | } |
| 3090 | |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3091 | if (mlx4_is_master(dev)) { |
Matan Barak | da31567 | 2014-12-14 16:18:04 +0200 | [diff] [blame] | 3092 | /* when we hit the goto slave_start below, dev_cap already initialized */ |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3093 | if (!dev_cap) { |
| 3094 | dev_cap = kzalloc(sizeof(*dev_cap), GFP_KERNEL); |
| 3095 | |
| 3096 | if (!dev_cap) { |
| 3097 | err = -ENOMEM; |
| 3098 | goto err_fw; |
| 3099 | } |
| 3100 | |
| 3101 | err = mlx4_QUERY_DEV_CAP(dev, dev_cap); |
| 3102 | if (err) { |
| 3103 | mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n"); |
| 3104 | goto err_fw; |
| 3105 | } |
| 3106 | |
Matan Barak | de966c5 | 2014-11-13 14:45:33 +0200 | [diff] [blame] | 3107 | if (mlx4_check_dev_cap(dev, dev_cap, nvfs)) |
| 3108 | goto err_fw; |
| 3109 | |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3110 | if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) { |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3111 | u64 dev_flags = mlx4_enable_sriov(dev, pdev, |
| 3112 | total_vfs, |
| 3113 | existing_vfs, |
| 3114 | reset_flow); |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3115 | |
Carol Soto | ed3d227 | 2015-06-02 16:07:24 -0500 | [diff] [blame] | 3116 | mlx4_close_fw(dev); |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3117 | mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL); |
| 3118 | dev->flags = dev_flags; |
| 3119 | if (!SRIOV_VALID_STATE(dev->flags)) { |
| 3120 | mlx4_err(dev, "Invalid SRIOV state\n"); |
| 3121 | goto err_sriov; |
| 3122 | } |
| 3123 | err = mlx4_reset(dev); |
| 3124 | if (err) { |
| 3125 | mlx4_err(dev, "Failed to reset HCA, aborting.\n"); |
| 3126 | goto err_sriov; |
| 3127 | } |
| 3128 | goto slave_start; |
| 3129 | } |
| 3130 | } else { |
| 3131 | /* Legacy mode FW requires SRIOV to be enabled before |
| 3132 | * doing QUERY_DEV_CAP, since max_eq's value is different if |
| 3133 | * SRIOV is enabled. |
| 3134 | */ |
| 3135 | memset(dev_cap, 0, sizeof(*dev_cap)); |
| 3136 | err = mlx4_QUERY_DEV_CAP(dev, dev_cap); |
| 3137 | if (err) { |
| 3138 | mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n"); |
| 3139 | goto err_fw; |
| 3140 | } |
Matan Barak | de966c5 | 2014-11-13 14:45:33 +0200 | [diff] [blame] | 3141 | |
| 3142 | if (mlx4_check_dev_cap(dev, dev_cap, nvfs)) |
| 3143 | goto err_fw; |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3144 | } |
| 3145 | } |
| 3146 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3147 | err = mlx4_init_hca(dev); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3148 | if (err) { |
| 3149 | if (err == -EACCES) { |
| 3150 | /* Not primary Physical function |
| 3151 | * Running in slave mode */ |
Matan Barak | ffc39f6 | 2014-11-13 14:45:29 +0200 | [diff] [blame] | 3152 | mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL); |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 3153 | /* We're not a PF */ |
| 3154 | if (dev->flags & MLX4_FLAG_SRIOV) { |
| 3155 | if (!existing_vfs) |
| 3156 | pci_disable_sriov(pdev); |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3157 | if (mlx4_is_master(dev) && !reset_flow) |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 3158 | atomic_dec(&pf_loading); |
| 3159 | dev->flags &= ~MLX4_FLAG_SRIOV; |
| 3160 | } |
| 3161 | if (!mlx4_is_slave(dev)) |
| 3162 | mlx4_free_ownership(dev); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3163 | dev->flags |= MLX4_FLAG_SLAVE; |
| 3164 | dev->flags &= ~MLX4_FLAG_MASTER; |
| 3165 | goto slave_start; |
| 3166 | } else |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 3167 | goto err_fw; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3168 | } |
| 3169 | |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3170 | if (mlx4_is_master(dev) && (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) { |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3171 | u64 dev_flags = mlx4_enable_sriov(dev, pdev, total_vfs, |
| 3172 | existing_vfs, reset_flow); |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3173 | |
| 3174 | if ((dev->flags ^ dev_flags) & (MLX4_FLAG_MASTER | MLX4_FLAG_SLAVE)) { |
| 3175 | mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_VHCR); |
| 3176 | dev->flags = dev_flags; |
| 3177 | err = mlx4_cmd_init(dev); |
| 3178 | if (err) { |
| 3179 | /* Only VHCR is cleaned up, so could still |
| 3180 | * send FW commands |
| 3181 | */ |
| 3182 | mlx4_err(dev, "Failed to init VHCR command interface, aborting\n"); |
| 3183 | goto err_close; |
| 3184 | } |
| 3185 | } else { |
| 3186 | dev->flags = dev_flags; |
| 3187 | } |
| 3188 | |
| 3189 | if (!SRIOV_VALID_STATE(dev->flags)) { |
| 3190 | mlx4_err(dev, "Invalid SRIOV state\n"); |
| 3191 | goto err_close; |
| 3192 | } |
| 3193 | } |
| 3194 | |
Eyal Perry | b912b2f | 2014-01-05 17:41:08 +0200 | [diff] [blame] | 3195 | /* check if the device is functioning at its maximum possible speed. |
| 3196 | * No return code for this call, just warn the user in case of PCI |
| 3197 | * express device capabilities are under-satisfied by the bus. |
| 3198 | */ |
Eyal Perry | 83d3459 | 2014-05-04 17:07:25 +0300 | [diff] [blame] | 3199 | if (!mlx4_is_slave(dev)) |
| 3200 | mlx4_check_pcie_caps(dev); |
Eyal Perry | b912b2f | 2014-01-05 17:41:08 +0200 | [diff] [blame] | 3201 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3202 | /* In master functions, the communication channel must be initialized |
| 3203 | * after obtaining its address from fw */ |
| 3204 | if (mlx4_is_master(dev)) { |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3205 | if (dev->caps.num_ports < 2 && |
| 3206 | num_vfs_argc > 1) { |
| 3207 | err = -EINVAL; |
| 3208 | mlx4_err(dev, |
| 3209 | "Error: Trying to configure VFs on port 2, but HCA has only %d physical ports\n", |
| 3210 | dev->caps.num_ports); |
| 3211 | goto err_close; |
| 3212 | } |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 3213 | memcpy(dev->persist->nvfs, nvfs, sizeof(dev->persist->nvfs)); |
Matan Barak | dd41cc3 | 2014-03-19 18:11:53 +0200 | [diff] [blame] | 3214 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 3215 | for (i = 0; |
| 3216 | i < sizeof(dev->persist->nvfs)/ |
| 3217 | sizeof(dev->persist->nvfs[0]); i++) { |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3218 | unsigned j; |
| 3219 | |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 3220 | for (j = 0; j < dev->persist->nvfs[i]; ++sum, ++j) { |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3221 | dev->dev_vfs[sum].min_port = i < 2 ? i + 1 : 1; |
| 3222 | dev->dev_vfs[sum].n_ports = i < 2 ? 1 : |
| 3223 | dev->caps.num_ports; |
Matan Barak | dd41cc3 | 2014-03-19 18:11:53 +0200 | [diff] [blame] | 3224 | } |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3225 | } |
| 3226 | |
| 3227 | /* In master functions, the communication channel |
| 3228 | * must be initialized after obtaining its address from fw |
| 3229 | */ |
| 3230 | err = mlx4_multi_func_init(dev); |
| 3231 | if (err) { |
| 3232 | mlx4_err(dev, "Failed to init master mfunc interface, aborting.\n"); |
| 3233 | goto err_close; |
Matan Barak | 1ab95d3 | 2014-03-19 18:11:50 +0200 | [diff] [blame] | 3234 | } |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3235 | } |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3236 | |
Yevgeny Petrilin | b8dd786 | 2008-12-22 07:15:03 -0800 | [diff] [blame] | 3237 | err = mlx4_alloc_eq_table(dev); |
| 3238 | if (err) |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3239 | goto err_master_mfunc; |
Yevgeny Petrilin | b8dd786 | 2008-12-22 07:15:03 -0800 | [diff] [blame] | 3240 | |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 3241 | bitmap_zero(priv->msix_ctl.pool_bm, MAX_MSIX); |
Yevgeny Petrilin | 730c41d | 2012-02-21 03:39:32 +0000 | [diff] [blame] | 3242 | mutex_init(&priv->msix_ctl.pool_lock); |
Yevgeny Petrilin | 0b7ca5a | 2011-03-22 22:37:47 +0000 | [diff] [blame] | 3243 | |
Michael S. Tsirkin | 08fb105 | 2007-08-07 16:08:28 +0300 | [diff] [blame] | 3244 | mlx4_enable_msi_x(dev); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3245 | if ((mlx4_is_mfunc(dev)) && |
| 3246 | !(dev->flags & MLX4_FLAG_MSI_X)) { |
Jack Morgenstein | f356fcbe | 2013-01-24 01:54:17 +0000 | [diff] [blame] | 3247 | err = -ENOSYS; |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 3248 | mlx4_err(dev, "INTx is not supported in multi-function mode, aborting\n"); |
Yevgeny Petrilin | b12d93d | 2011-03-22 22:38:24 +0000 | [diff] [blame] | 3249 | goto err_free_eq; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3250 | } |
| 3251 | |
| 3252 | if (!mlx4_is_slave(dev)) { |
| 3253 | err = mlx4_init_steering(dev); |
| 3254 | if (err) |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3255 | goto err_disable_msix; |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3256 | } |
Yevgeny Petrilin | b12d93d | 2011-03-22 22:38:24 +0000 | [diff] [blame] | 3257 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3258 | err = mlx4_setup_hca(dev); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3259 | if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) && |
| 3260 | !mlx4_is_mfunc(dev)) { |
Michael S. Tsirkin | 08fb105 | 2007-08-07 16:08:28 +0300 | [diff] [blame] | 3261 | dev->flags &= ~MLX4_FLAG_MSI_X; |
Yevgeny Petrilin | 9858d2d | 2012-06-25 00:24:12 +0000 | [diff] [blame] | 3262 | dev->caps.num_comp_vectors = 1; |
Michael S. Tsirkin | 08fb105 | 2007-08-07 16:08:28 +0300 | [diff] [blame] | 3263 | pci_disable_msix(pdev); |
| 3264 | err = mlx4_setup_hca(dev); |
| 3265 | } |
| 3266 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3267 | if (err) |
Yevgeny Petrilin | b12d93d | 2011-03-22 22:38:24 +0000 | [diff] [blame] | 3268 | goto err_steer; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3269 | |
Jack Morgenstein | 5a0d0a6 | 2013-11-03 10:03:23 +0200 | [diff] [blame] | 3270 | mlx4_init_quotas(dev); |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3271 | /* When PF resources are ready arm its comm channel to enable |
| 3272 | * getting commands |
| 3273 | */ |
| 3274 | if (mlx4_is_master(dev)) { |
| 3275 | err = mlx4_ARM_COMM_CHANNEL(dev); |
| 3276 | if (err) { |
| 3277 | mlx4_err(dev, " Failed to arm comm channel eq: %x\n", |
| 3278 | err); |
| 3279 | goto err_steer; |
| 3280 | } |
| 3281 | } |
Jack Morgenstein | 5a0d0a6 | 2013-11-03 10:03:23 +0200 | [diff] [blame] | 3282 | |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 3283 | for (port = 1; port <= dev->caps.num_ports; port++) { |
| 3284 | err = mlx4_init_port_info(dev, port); |
| 3285 | if (err) |
| 3286 | goto err_port; |
| 3287 | } |
Yevgeny Petrilin | 2a2336f | 2008-10-22 11:44:46 -0700 | [diff] [blame] | 3288 | |
Moni Shoua | 53f33ae | 2015-02-03 16:48:33 +0200 | [diff] [blame] | 3289 | priv->v2p.port1 = 1; |
| 3290 | priv->v2p.port2 = 2; |
| 3291 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3292 | err = mlx4_register_device(dev); |
| 3293 | if (err) |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 3294 | goto err_port; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3295 | |
Eyal Perry | b046ffe | 2013-10-15 16:55:24 +0200 | [diff] [blame] | 3296 | mlx4_request_modules(dev); |
| 3297 | |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 3298 | mlx4_sense_init(dev); |
| 3299 | mlx4_start_sense(dev); |
| 3300 | |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3301 | priv->removed = 0; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3302 | |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3303 | if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow) |
Amir Vadai | e1a5ddc | 2014-04-14 11:17:22 +0300 | [diff] [blame] | 3304 | atomic_dec(&pf_loading); |
| 3305 | |
Matan Barak | da31567 | 2014-12-14 16:18:04 +0200 | [diff] [blame] | 3306 | kfree(dev_cap); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3307 | return 0; |
| 3308 | |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 3309 | err_port: |
Eli Cohen | b4f7726 | 2010-01-06 12:54:39 -0800 | [diff] [blame] | 3310 | for (--port; port >= 1; --port) |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 3311 | mlx4_cleanup_port_info(&priv->port[port]); |
| 3312 | |
Eran Ben Elisha | 6de5f7f | 2015-06-15 17:59:02 +0300 | [diff] [blame] | 3313 | mlx4_cleanup_default_counters(dev); |
Eran Ben Elisha | 2632d18 | 2015-06-15 17:58:59 +0300 | [diff] [blame] | 3314 | if (!mlx4_is_slave(dev)) |
| 3315 | mlx4_cleanup_counters_table(dev); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3316 | mlx4_cleanup_qp_table(dev); |
| 3317 | mlx4_cleanup_srq_table(dev); |
| 3318 | mlx4_cleanup_cq_table(dev); |
| 3319 | mlx4_cmd_use_polling(dev); |
| 3320 | mlx4_cleanup_eq_table(dev); |
Yevgeny Petrilin | fe6f700 | 2013-07-28 18:54:21 +0300 | [diff] [blame] | 3321 | mlx4_cleanup_mcg_table(dev); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3322 | mlx4_cleanup_mr_table(dev); |
Sean Hefty | 012a8ff | 2011-06-02 09:01:33 -0700 | [diff] [blame] | 3323 | mlx4_cleanup_xrcd_table(dev); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3324 | mlx4_cleanup_pd_table(dev); |
| 3325 | mlx4_cleanup_uar_table(dev); |
| 3326 | |
Yevgeny Petrilin | b12d93d | 2011-03-22 22:38:24 +0000 | [diff] [blame] | 3327 | err_steer: |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3328 | if (!mlx4_is_slave(dev)) |
| 3329 | mlx4_clear_steering(dev); |
Yevgeny Petrilin | b12d93d | 2011-03-22 22:38:24 +0000 | [diff] [blame] | 3330 | |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3331 | err_disable_msix: |
| 3332 | if (dev->flags & MLX4_FLAG_MSI_X) |
| 3333 | pci_disable_msix(pdev); |
| 3334 | |
Yevgeny Petrilin | b8dd786 | 2008-12-22 07:15:03 -0800 | [diff] [blame] | 3335 | err_free_eq: |
| 3336 | mlx4_free_eq_table(dev); |
| 3337 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3338 | err_master_mfunc: |
Jack Morgenstein | 772103e | 2015-01-27 15:58:01 +0200 | [diff] [blame] | 3339 | if (mlx4_is_master(dev)) { |
| 3340 | mlx4_free_resource_tracker(dev, RES_TR_FREE_STRUCTS_ONLY); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3341 | mlx4_multi_func_cleanup(dev); |
Jack Morgenstein | 772103e | 2015-01-27 15:58:01 +0200 | [diff] [blame] | 3342 | } |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3343 | |
Dotan Barak | b38f287 | 2014-05-29 16:30:59 +0300 | [diff] [blame] | 3344 | if (mlx4_is_slave(dev)) { |
Jack Morgenstein | 99ec41d | 2014-05-29 16:31:03 +0300 | [diff] [blame] | 3345 | kfree(dev->caps.qp0_qkey); |
Dotan Barak | b38f287 | 2014-05-29 16:30:59 +0300 | [diff] [blame] | 3346 | kfree(dev->caps.qp0_tunnel); |
| 3347 | kfree(dev->caps.qp0_proxy); |
| 3348 | kfree(dev->caps.qp1_tunnel); |
| 3349 | kfree(dev->caps.qp1_proxy); |
| 3350 | } |
| 3351 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3352 | err_close: |
| 3353 | mlx4_close_hca(dev); |
| 3354 | |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 3355 | err_fw: |
| 3356 | mlx4_close_fw(dev); |
| 3357 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3358 | err_mfunc: |
| 3359 | if (mlx4_is_slave(dev)) |
| 3360 | mlx4_multi_func_cleanup(dev); |
| 3361 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3362 | err_cmd: |
Matan Barak | ffc39f6 | 2014-11-13 14:45:29 +0200 | [diff] [blame] | 3363 | mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3364 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3365 | err_sriov: |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3366 | if (dev->flags & MLX4_FLAG_SRIOV && !existing_vfs) { |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3367 | pci_disable_sriov(pdev); |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3368 | dev->flags &= ~MLX4_FLAG_SRIOV; |
| 3369 | } |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3370 | |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3371 | if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow) |
Amir Vadai | e1a5ddc | 2014-04-14 11:17:22 +0300 | [diff] [blame] | 3372 | atomic_dec(&pf_loading); |
| 3373 | |
Matan Barak | 1ab95d3 | 2014-03-19 18:11:50 +0200 | [diff] [blame] | 3374 | kfree(priv->dev.dev_vfs); |
| 3375 | |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3376 | if (!mlx4_is_slave(dev)) |
| 3377 | mlx4_free_ownership(dev); |
| 3378 | |
Matan Barak | 7ae0e40 | 2014-11-13 14:45:32 +0200 | [diff] [blame] | 3379 | kfree(dev_cap); |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3380 | return err; |
| 3381 | } |
| 3382 | |
| 3383 | static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data, |
| 3384 | struct mlx4_priv *priv) |
| 3385 | { |
| 3386 | int err; |
| 3387 | int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0}; |
| 3388 | int prb_vf[MLX4_MAX_PORTS + 1] = {0, 0, 0}; |
| 3389 | const int param_map[MLX4_MAX_PORTS + 1][MLX4_MAX_PORTS + 1] = { |
| 3390 | {2, 0, 0}, {0, 1, 2}, {0, 1, 2} }; |
| 3391 | unsigned total_vfs = 0; |
| 3392 | unsigned int i; |
| 3393 | |
| 3394 | pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev)); |
| 3395 | |
| 3396 | err = pci_enable_device(pdev); |
| 3397 | if (err) { |
| 3398 | dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n"); |
| 3399 | return err; |
| 3400 | } |
| 3401 | |
| 3402 | /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS |
| 3403 | * per port, we must limit the number of VFs to 63 (since their are |
| 3404 | * 128 MACs) |
| 3405 | */ |
| 3406 | for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) && i < num_vfs_argc; |
| 3407 | total_vfs += nvfs[param_map[num_vfs_argc - 1][i]], i++) { |
| 3408 | nvfs[param_map[num_vfs_argc - 1][i]] = num_vfs[i]; |
| 3409 | if (nvfs[i] < 0) { |
| 3410 | dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n"); |
| 3411 | err = -EINVAL; |
| 3412 | goto err_disable_pdev; |
| 3413 | } |
| 3414 | } |
| 3415 | for (i = 0; i < sizeof(prb_vf)/sizeof(prb_vf[0]) && i < probe_vfs_argc; |
| 3416 | i++) { |
| 3417 | prb_vf[param_map[probe_vfs_argc - 1][i]] = probe_vf[i]; |
| 3418 | if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) { |
| 3419 | dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n"); |
| 3420 | err = -EINVAL; |
| 3421 | goto err_disable_pdev; |
| 3422 | } |
| 3423 | } |
Carol Soto | 0beb44b | 2015-07-06 09:20:19 -0500 | [diff] [blame] | 3424 | if (total_vfs > MLX4_MAX_NUM_VF) { |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3425 | dev_err(&pdev->dev, |
Carol Soto | 0beb44b | 2015-07-06 09:20:19 -0500 | [diff] [blame] | 3426 | "Requested more VF's (%d) than allowed by hw (%d)\n", |
| 3427 | total_vfs, MLX4_MAX_NUM_VF); |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3428 | err = -EINVAL; |
| 3429 | goto err_disable_pdev; |
| 3430 | } |
| 3431 | |
| 3432 | for (i = 0; i < MLX4_MAX_PORTS; i++) { |
Carol Soto | 0beb44b | 2015-07-06 09:20:19 -0500 | [diff] [blame] | 3433 | if (nvfs[i] + nvfs[2] > MLX4_MAX_NUM_VF_P_PORT) { |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3434 | dev_err(&pdev->dev, |
Carol Soto | 0beb44b | 2015-07-06 09:20:19 -0500 | [diff] [blame] | 3435 | "Requested more VF's (%d) for port (%d) than allowed by driver (%d)\n", |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3436 | nvfs[i] + nvfs[2], i + 1, |
Carol Soto | 0beb44b | 2015-07-06 09:20:19 -0500 | [diff] [blame] | 3437 | MLX4_MAX_NUM_VF_P_PORT); |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3438 | err = -EINVAL; |
| 3439 | goto err_disable_pdev; |
| 3440 | } |
| 3441 | } |
| 3442 | |
| 3443 | /* Check for BARs. */ |
| 3444 | if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) && |
| 3445 | !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) { |
| 3446 | dev_err(&pdev->dev, "Missing DCS, aborting (driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n", |
| 3447 | pci_dev_data, pci_resource_flags(pdev, 0)); |
| 3448 | err = -ENODEV; |
| 3449 | goto err_disable_pdev; |
| 3450 | } |
| 3451 | if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) { |
| 3452 | dev_err(&pdev->dev, "Missing UAR, aborting\n"); |
| 3453 | err = -ENODEV; |
| 3454 | goto err_disable_pdev; |
| 3455 | } |
| 3456 | |
| 3457 | err = pci_request_regions(pdev, DRV_NAME); |
| 3458 | if (err) { |
| 3459 | dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n"); |
| 3460 | goto err_disable_pdev; |
| 3461 | } |
| 3462 | |
| 3463 | pci_set_master(pdev); |
| 3464 | |
| 3465 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); |
| 3466 | if (err) { |
| 3467 | dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n"); |
| 3468 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); |
| 3469 | if (err) { |
| 3470 | dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n"); |
| 3471 | goto err_release_regions; |
| 3472 | } |
| 3473 | } |
| 3474 | err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); |
| 3475 | if (err) { |
| 3476 | dev_warn(&pdev->dev, "Warning: couldn't set 64-bit consistent PCI DMA mask\n"); |
| 3477 | err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); |
| 3478 | if (err) { |
| 3479 | dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, aborting\n"); |
| 3480 | goto err_release_regions; |
| 3481 | } |
| 3482 | } |
| 3483 | |
| 3484 | /* Allow large DMA segments, up to the firmware limit of 1 GB */ |
| 3485 | dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024); |
| 3486 | /* Detect if this device is a virtual function */ |
| 3487 | if (pci_dev_data & MLX4_PCI_DEV_IS_VF) { |
| 3488 | /* When acting as pf, we normally skip vfs unless explicitly |
| 3489 | * requested to probe them. |
| 3490 | */ |
| 3491 | if (total_vfs) { |
| 3492 | unsigned vfs_offset = 0; |
| 3493 | |
| 3494 | for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) && |
| 3495 | vfs_offset + nvfs[i] < extended_func_num(pdev); |
| 3496 | vfs_offset += nvfs[i], i++) |
| 3497 | ; |
| 3498 | if (i == sizeof(nvfs)/sizeof(nvfs[0])) { |
| 3499 | err = -ENODEV; |
| 3500 | goto err_release_regions; |
| 3501 | } |
| 3502 | if ((extended_func_num(pdev) - vfs_offset) |
| 3503 | > prb_vf[i]) { |
| 3504 | dev_warn(&pdev->dev, "Skipping virtual function:%d\n", |
| 3505 | extended_func_num(pdev)); |
| 3506 | err = -ENODEV; |
| 3507 | goto err_release_regions; |
| 3508 | } |
| 3509 | } |
| 3510 | } |
| 3511 | |
Yishai Hadas | ad9a0bf | 2015-01-25 16:59:37 +0200 | [diff] [blame] | 3512 | err = mlx4_catas_init(&priv->dev); |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3513 | if (err) |
| 3514 | goto err_release_regions; |
Yishai Hadas | ad9a0bf | 2015-01-25 16:59:37 +0200 | [diff] [blame] | 3515 | |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3516 | err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 0); |
Yishai Hadas | ad9a0bf | 2015-01-25 16:59:37 +0200 | [diff] [blame] | 3517 | if (err) |
| 3518 | goto err_catas; |
| 3519 | |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3520 | return 0; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3521 | |
Yishai Hadas | ad9a0bf | 2015-01-25 16:59:37 +0200 | [diff] [blame] | 3522 | err_catas: |
| 3523 | mlx4_catas_end(&priv->dev); |
| 3524 | |
Roland Dreier | a01df0f | 2009-09-05 20:24:48 -0700 | [diff] [blame] | 3525 | err_release_regions: |
| 3526 | pci_release_regions(pdev); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3527 | |
| 3528 | err_disable_pdev: |
| 3529 | pci_disable_device(pdev); |
| 3530 | pci_set_drvdata(pdev, NULL); |
| 3531 | return err; |
| 3532 | } |
| 3533 | |
Greg Kroah-Hartman | 1dd06ae | 2012-12-06 14:30:56 +0000 | [diff] [blame] | 3534 | static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id) |
Roland Dreier | 3d73c28 | 2007-10-10 15:43:54 -0700 | [diff] [blame] | 3535 | { |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3536 | struct mlx4_priv *priv; |
| 3537 | struct mlx4_dev *dev; |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3538 | int ret; |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3539 | |
Joe Perches | 0a645e8 | 2010-07-10 07:22:46 +0000 | [diff] [blame] | 3540 | printk_once(KERN_INFO "%s", mlx4_version); |
Roland Dreier | 3d73c28 | 2007-10-10 15:43:54 -0700 | [diff] [blame] | 3541 | |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3542 | priv = kzalloc(sizeof(*priv), GFP_KERNEL); |
| 3543 | if (!priv) |
| 3544 | return -ENOMEM; |
| 3545 | |
| 3546 | dev = &priv->dev; |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 3547 | dev->persist = kzalloc(sizeof(*dev->persist), GFP_KERNEL); |
| 3548 | if (!dev->persist) { |
| 3549 | kfree(priv); |
| 3550 | return -ENOMEM; |
| 3551 | } |
| 3552 | dev->persist->pdev = pdev; |
| 3553 | dev->persist->dev = dev; |
| 3554 | pci_set_drvdata(pdev, dev->persist); |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3555 | priv->pci_dev_data = id->driver_data; |
Yishai Hadas | f6bc11e | 2015-01-25 16:59:38 +0200 | [diff] [blame] | 3556 | mutex_init(&dev->persist->device_state_mutex); |
Yishai Hadas | c69453e | 2015-01-25 16:59:40 +0200 | [diff] [blame] | 3557 | mutex_init(&dev->persist->interface_state_mutex); |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3558 | |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3559 | ret = __mlx4_init_one(pdev, id->driver_data, priv); |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 3560 | if (ret) { |
| 3561 | kfree(dev->persist); |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3562 | kfree(priv); |
Yishai Hadas | 2ba5fbd | 2015-01-25 16:59:41 +0200 | [diff] [blame] | 3563 | } else { |
| 3564 | pci_save_state(pdev); |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 3565 | } |
Yishai Hadas | 2ba5fbd | 2015-01-25 16:59:41 +0200 | [diff] [blame] | 3566 | |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3567 | return ret; |
Roland Dreier | 3d73c28 | 2007-10-10 15:43:54 -0700 | [diff] [blame] | 3568 | } |
| 3569 | |
Yishai Hadas | dd0eefe | 2015-01-25 16:59:36 +0200 | [diff] [blame] | 3570 | static void mlx4_clean_dev(struct mlx4_dev *dev) |
| 3571 | { |
| 3572 | struct mlx4_dev_persistent *persist = dev->persist; |
| 3573 | struct mlx4_priv *priv = mlx4_priv(dev); |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3574 | unsigned long flags = (dev->flags & RESET_PERSIST_MASK_FLAGS); |
Yishai Hadas | dd0eefe | 2015-01-25 16:59:36 +0200 | [diff] [blame] | 3575 | |
| 3576 | memset(priv, 0, sizeof(*priv)); |
| 3577 | priv->dev.persist = persist; |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3578 | priv->dev.flags = flags; |
Yishai Hadas | dd0eefe | 2015-01-25 16:59:36 +0200 | [diff] [blame] | 3579 | } |
| 3580 | |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3581 | static void mlx4_unload_one(struct pci_dev *pdev) |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3582 | { |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 3583 | struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev); |
| 3584 | struct mlx4_dev *dev = persist->dev; |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3585 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 3586 | int pci_dev_data; |
Yishai Hadas | dd0eefe | 2015-01-25 16:59:36 +0200 | [diff] [blame] | 3587 | int p, i; |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3588 | |
| 3589 | if (priv->removed) |
| 3590 | return; |
| 3591 | |
Yishai Hadas | dd0eefe | 2015-01-25 16:59:36 +0200 | [diff] [blame] | 3592 | /* saving current ports type for further use */ |
| 3593 | for (i = 0; i < dev->caps.num_ports; i++) { |
| 3594 | dev->persist->curr_port_type[i] = dev->caps.port_type[i + 1]; |
| 3595 | dev->persist->curr_port_poss_type[i] = dev->caps. |
| 3596 | possible_type[i + 1]; |
| 3597 | } |
| 3598 | |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3599 | pci_dev_data = priv->pci_dev_data; |
| 3600 | |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3601 | mlx4_stop_sense(dev); |
| 3602 | mlx4_unregister_device(dev); |
| 3603 | |
| 3604 | for (p = 1; p <= dev->caps.num_ports; p++) { |
| 3605 | mlx4_cleanup_port_info(&priv->port[p]); |
| 3606 | mlx4_CLOSE_PORT(dev, p); |
| 3607 | } |
| 3608 | |
| 3609 | if (mlx4_is_master(dev)) |
| 3610 | mlx4_free_resource_tracker(dev, |
| 3611 | RES_TR_FREE_SLAVES_ONLY); |
| 3612 | |
Eran Ben Elisha | 6de5f7f | 2015-06-15 17:59:02 +0300 | [diff] [blame] | 3613 | mlx4_cleanup_default_counters(dev); |
Eran Ben Elisha | 2632d18 | 2015-06-15 17:58:59 +0300 | [diff] [blame] | 3614 | if (!mlx4_is_slave(dev)) |
| 3615 | mlx4_cleanup_counters_table(dev); |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3616 | mlx4_cleanup_qp_table(dev); |
| 3617 | mlx4_cleanup_srq_table(dev); |
| 3618 | mlx4_cleanup_cq_table(dev); |
| 3619 | mlx4_cmd_use_polling(dev); |
| 3620 | mlx4_cleanup_eq_table(dev); |
| 3621 | mlx4_cleanup_mcg_table(dev); |
| 3622 | mlx4_cleanup_mr_table(dev); |
| 3623 | mlx4_cleanup_xrcd_table(dev); |
| 3624 | mlx4_cleanup_pd_table(dev); |
| 3625 | |
| 3626 | if (mlx4_is_master(dev)) |
| 3627 | mlx4_free_resource_tracker(dev, |
| 3628 | RES_TR_FREE_STRUCTS_ONLY); |
| 3629 | |
| 3630 | iounmap(priv->kar); |
| 3631 | mlx4_uar_free(dev, &priv->driver_uar); |
| 3632 | mlx4_cleanup_uar_table(dev); |
| 3633 | if (!mlx4_is_slave(dev)) |
| 3634 | mlx4_clear_steering(dev); |
| 3635 | mlx4_free_eq_table(dev); |
| 3636 | if (mlx4_is_master(dev)) |
| 3637 | mlx4_multi_func_cleanup(dev); |
| 3638 | mlx4_close_hca(dev); |
Matan Barak | a0eacca | 2014-11-13 14:45:30 +0200 | [diff] [blame] | 3639 | mlx4_close_fw(dev); |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3640 | if (mlx4_is_slave(dev)) |
| 3641 | mlx4_multi_func_cleanup(dev); |
Matan Barak | ffc39f6 | 2014-11-13 14:45:29 +0200 | [diff] [blame] | 3642 | mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL); |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3643 | |
| 3644 | if (dev->flags & MLX4_FLAG_MSI_X) |
| 3645 | pci_disable_msix(pdev); |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3646 | |
| 3647 | if (!mlx4_is_slave(dev)) |
| 3648 | mlx4_free_ownership(dev); |
| 3649 | |
Jack Morgenstein | 99ec41d | 2014-05-29 16:31:03 +0300 | [diff] [blame] | 3650 | kfree(dev->caps.qp0_qkey); |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3651 | kfree(dev->caps.qp0_tunnel); |
| 3652 | kfree(dev->caps.qp0_proxy); |
| 3653 | kfree(dev->caps.qp1_tunnel); |
| 3654 | kfree(dev->caps.qp1_proxy); |
| 3655 | kfree(dev->dev_vfs); |
| 3656 | |
Yishai Hadas | dd0eefe | 2015-01-25 16:59:36 +0200 | [diff] [blame] | 3657 | mlx4_clean_dev(dev); |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3658 | priv->pci_dev_data = pci_dev_data; |
| 3659 | priv->removed = 1; |
| 3660 | } |
| 3661 | |
Roland Dreier | 3d73c28 | 2007-10-10 15:43:54 -0700 | [diff] [blame] | 3662 | static void mlx4_remove_one(struct pci_dev *pdev) |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3663 | { |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 3664 | struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev); |
| 3665 | struct mlx4_dev *dev = persist->dev; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3666 | struct mlx4_priv *priv = mlx4_priv(dev); |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3667 | int active_vfs = 0; |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3668 | |
Yishai Hadas | c69453e | 2015-01-25 16:59:40 +0200 | [diff] [blame] | 3669 | mutex_lock(&persist->interface_state_mutex); |
| 3670 | persist->interface_state |= MLX4_INTERFACE_STATE_DELETION; |
| 3671 | mutex_unlock(&persist->interface_state_mutex); |
| 3672 | |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3673 | /* Disabling SR-IOV is not allowed while there are active vf's */ |
| 3674 | if (mlx4_is_master(dev) && dev->flags & MLX4_FLAG_SRIOV) { |
| 3675 | active_vfs = mlx4_how_many_lives_vf(dev); |
| 3676 | if (active_vfs) { |
| 3677 | pr_warn("Removing PF when there are active VF's !!\n"); |
| 3678 | pr_warn("Will not disable SR-IOV.\n"); |
| 3679 | } |
| 3680 | } |
| 3681 | |
Yishai Hadas | c69453e | 2015-01-25 16:59:40 +0200 | [diff] [blame] | 3682 | /* device marked to be under deletion running now without the lock |
| 3683 | * letting other tasks to be terminated |
| 3684 | */ |
| 3685 | if (persist->interface_state & MLX4_INTERFACE_STATE_UP) |
| 3686 | mlx4_unload_one(pdev); |
| 3687 | else |
| 3688 | mlx4_info(dev, "%s: interface is down\n", __func__); |
Yishai Hadas | ad9a0bf | 2015-01-25 16:59:37 +0200 | [diff] [blame] | 3689 | mlx4_catas_end(dev); |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3690 | if (dev->flags & MLX4_FLAG_SRIOV && !active_vfs) { |
| 3691 | mlx4_warn(dev, "Disabling SR-IOV\n"); |
| 3692 | pci_disable_sriov(pdev); |
| 3693 | } |
| 3694 | |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3695 | pci_release_regions(pdev); |
| 3696 | pci_disable_device(pdev); |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 3697 | kfree(dev->persist); |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3698 | kfree(priv); |
| 3699 | pci_set_drvdata(pdev, NULL); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3700 | } |
| 3701 | |
Yishai Hadas | dd0eefe | 2015-01-25 16:59:36 +0200 | [diff] [blame] | 3702 | static int restore_current_port_types(struct mlx4_dev *dev, |
| 3703 | enum mlx4_port_type *types, |
| 3704 | enum mlx4_port_type *poss_types) |
| 3705 | { |
| 3706 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 3707 | int err, i; |
| 3708 | |
| 3709 | mlx4_stop_sense(dev); |
| 3710 | |
| 3711 | mutex_lock(&priv->port_mutex); |
| 3712 | for (i = 0; i < dev->caps.num_ports; i++) |
| 3713 | dev->caps.possible_type[i + 1] = poss_types[i]; |
| 3714 | err = mlx4_change_port_types(dev, types); |
| 3715 | mlx4_start_sense(dev); |
| 3716 | mutex_unlock(&priv->port_mutex); |
| 3717 | |
| 3718 | return err; |
| 3719 | } |
| 3720 | |
Jack Morgenstein | ee49bd9 | 2007-07-12 17:50:45 +0300 | [diff] [blame] | 3721 | int mlx4_restart_one(struct pci_dev *pdev) |
| 3722 | { |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 3723 | struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev); |
| 3724 | struct mlx4_dev *dev = persist->dev; |
Roland Dreier | 839f124 | 2012-09-27 09:23:41 -0700 | [diff] [blame] | 3725 | struct mlx4_priv *priv = mlx4_priv(dev); |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3726 | int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0}; |
| 3727 | int pci_dev_data, err, total_vfs; |
Roland Dreier | 839f124 | 2012-09-27 09:23:41 -0700 | [diff] [blame] | 3728 | |
| 3729 | pci_dev_data = priv->pci_dev_data; |
Yishai Hadas | 872bf2f | 2015-01-25 16:59:35 +0200 | [diff] [blame] | 3730 | total_vfs = dev->persist->num_vfs; |
| 3731 | memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs)); |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3732 | |
| 3733 | mlx4_unload_one(pdev); |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3734 | err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 1); |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3735 | if (err) { |
| 3736 | mlx4_err(dev, "%s: ERROR: mlx4_load_one failed, pci_name=%s, err=%d\n", |
| 3737 | __func__, pci_name(pdev), err); |
| 3738 | return err; |
| 3739 | } |
| 3740 | |
Yishai Hadas | dd0eefe | 2015-01-25 16:59:36 +0200 | [diff] [blame] | 3741 | err = restore_current_port_types(dev, dev->persist->curr_port_type, |
| 3742 | dev->persist->curr_port_poss_type); |
| 3743 | if (err) |
| 3744 | mlx4_err(dev, "could not restore original port types (%d)\n", |
| 3745 | err); |
| 3746 | |
Majd Dibbiny | e1c00e1 | 2014-09-30 12:03:48 +0300 | [diff] [blame] | 3747 | return err; |
Jack Morgenstein | ee49bd9 | 2007-07-12 17:50:45 +0300 | [diff] [blame] | 3748 | } |
| 3749 | |
Benoit Taine | 9baa3c3 | 2014-08-08 15:56:03 +0200 | [diff] [blame] | 3750 | static const struct pci_device_id mlx4_pci_table[] = { |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3751 | /* MT25408 "Hermon" SDR */ |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 3752 | { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3753 | /* MT25408 "Hermon" DDR */ |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 3754 | { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3755 | /* MT25408 "Hermon" QDR */ |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 3756 | { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3757 | /* MT25408 "Hermon" DDR PCIe gen2 */ |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 3758 | { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3759 | /* MT25408 "Hermon" QDR PCIe gen2 */ |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 3760 | { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3761 | /* MT25408 "Hermon" EN 10GigE */ |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 3762 | { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3763 | /* MT25408 "Hermon" EN 10GigE PCIe gen2 */ |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 3764 | { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3765 | /* MT25458 ConnectX EN 10GBASE-T 10GigE */ |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 3766 | { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3767 | /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */ |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 3768 | { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3769 | /* MT26468 ConnectX EN 10GigE PCIe gen2*/ |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 3770 | { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3771 | /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */ |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 3772 | { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3773 | /* MT26478 ConnectX2 40GigE PCIe gen2 */ |
Roland Dreier | ca3e57a | 2012-09-27 09:53:05 -0700 | [diff] [blame] | 3774 | { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3775 | /* MT25400 Family [ConnectX-2 Virtual Function] */ |
Roland Dreier | 839f124 | 2012-09-27 09:23:41 -0700 | [diff] [blame] | 3776 | { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3777 | /* MT27500 Family [ConnectX-3] */ |
| 3778 | { PCI_VDEVICE(MELLANOX, 0x1003), 0 }, |
| 3779 | /* MT27500 Family [ConnectX-3 Virtual Function] */ |
Roland Dreier | 839f124 | 2012-09-27 09:23:41 -0700 | [diff] [blame] | 3780 | { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF }, |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3781 | { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */ |
| 3782 | { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */ |
| 3783 | { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */ |
| 3784 | { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */ |
| 3785 | { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */ |
| 3786 | { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */ |
| 3787 | { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */ |
| 3788 | { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */ |
| 3789 | { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */ |
| 3790 | { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */ |
| 3791 | { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */ |
| 3792 | { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */ |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3793 | { 0, } |
| 3794 | }; |
| 3795 | |
| 3796 | MODULE_DEVICE_TABLE(pci, mlx4_pci_table); |
| 3797 | |
Kleber Sacilotto de Souza | 57dbf29 | 2012-07-20 09:55:43 +0000 | [diff] [blame] | 3798 | static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev, |
| 3799 | pci_channel_state_t state) |
| 3800 | { |
Yishai Hadas | 2ba5fbd | 2015-01-25 16:59:41 +0200 | [diff] [blame] | 3801 | struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev); |
Kleber Sacilotto de Souza | 57dbf29 | 2012-07-20 09:55:43 +0000 | [diff] [blame] | 3802 | |
Yishai Hadas | 2ba5fbd | 2015-01-25 16:59:41 +0200 | [diff] [blame] | 3803 | mlx4_err(persist->dev, "mlx4_pci_err_detected was called\n"); |
| 3804 | mlx4_enter_error_state(persist); |
| 3805 | |
| 3806 | mutex_lock(&persist->interface_state_mutex); |
| 3807 | if (persist->interface_state & MLX4_INTERFACE_STATE_UP) |
| 3808 | mlx4_unload_one(pdev); |
| 3809 | |
| 3810 | mutex_unlock(&persist->interface_state_mutex); |
| 3811 | if (state == pci_channel_io_perm_failure) |
| 3812 | return PCI_ERS_RESULT_DISCONNECT; |
| 3813 | |
| 3814 | pci_disable_device(pdev); |
| 3815 | return PCI_ERS_RESULT_NEED_RESET; |
Kleber Sacilotto de Souza | 57dbf29 | 2012-07-20 09:55:43 +0000 | [diff] [blame] | 3816 | } |
| 3817 | |
| 3818 | static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev) |
| 3819 | { |
Yishai Hadas | 2ba5fbd | 2015-01-25 16:59:41 +0200 | [diff] [blame] | 3820 | struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev); |
| 3821 | struct mlx4_dev *dev = persist->dev; |
Wei Yang | befdf89 | 2014-04-14 09:51:19 +0800 | [diff] [blame] | 3822 | struct mlx4_priv *priv = mlx4_priv(dev); |
| 3823 | int ret; |
Yishai Hadas | 2ba5fbd | 2015-01-25 16:59:41 +0200 | [diff] [blame] | 3824 | int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0}; |
| 3825 | int total_vfs; |
Wei Yang | 97a5221 | 2014-03-27 09:28:31 +0800 | [diff] [blame] | 3826 | |
Yishai Hadas | 2ba5fbd | 2015-01-25 16:59:41 +0200 | [diff] [blame] | 3827 | mlx4_err(dev, "mlx4_pci_slot_reset was called\n"); |
| 3828 | ret = pci_enable_device(pdev); |
| 3829 | if (ret) { |
| 3830 | mlx4_err(dev, "Can not re-enable device, ret=%d\n", ret); |
| 3831 | return PCI_ERS_RESULT_DISCONNECT; |
| 3832 | } |
| 3833 | |
| 3834 | pci_set_master(pdev); |
| 3835 | pci_restore_state(pdev); |
| 3836 | pci_save_state(pdev); |
| 3837 | |
| 3838 | total_vfs = dev->persist->num_vfs; |
| 3839 | memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs)); |
| 3840 | |
| 3841 | mutex_lock(&persist->interface_state_mutex); |
| 3842 | if (!(persist->interface_state & MLX4_INTERFACE_STATE_UP)) { |
| 3843 | ret = mlx4_load_one(pdev, priv->pci_dev_data, total_vfs, nvfs, |
Yishai Hadas | 55ad359 | 2015-01-25 16:59:42 +0200 | [diff] [blame] | 3844 | priv, 1); |
Yishai Hadas | 2ba5fbd | 2015-01-25 16:59:41 +0200 | [diff] [blame] | 3845 | if (ret) { |
| 3846 | mlx4_err(dev, "%s: mlx4_load_one failed, ret=%d\n", |
| 3847 | __func__, ret); |
| 3848 | goto end; |
| 3849 | } |
| 3850 | |
| 3851 | ret = restore_current_port_types(dev, dev->persist-> |
| 3852 | curr_port_type, dev->persist-> |
| 3853 | curr_port_poss_type); |
| 3854 | if (ret) |
| 3855 | mlx4_err(dev, "could not restore original port types (%d)\n", ret); |
| 3856 | } |
| 3857 | end: |
| 3858 | mutex_unlock(&persist->interface_state_mutex); |
Kleber Sacilotto de Souza | 57dbf29 | 2012-07-20 09:55:43 +0000 | [diff] [blame] | 3859 | |
| 3860 | return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED; |
| 3861 | } |
| 3862 | |
Yishai Hadas | 2ba5fbd | 2015-01-25 16:59:41 +0200 | [diff] [blame] | 3863 | static void mlx4_shutdown(struct pci_dev *pdev) |
| 3864 | { |
| 3865 | struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev); |
| 3866 | |
| 3867 | mlx4_info(persist->dev, "mlx4_shutdown was called\n"); |
| 3868 | mutex_lock(&persist->interface_state_mutex); |
| 3869 | if (persist->interface_state & MLX4_INTERFACE_STATE_UP) |
| 3870 | mlx4_unload_one(pdev); |
| 3871 | mutex_unlock(&persist->interface_state_mutex); |
| 3872 | } |
| 3873 | |
Stephen Hemminger | 3646f0e | 2012-09-07 09:33:15 -0700 | [diff] [blame] | 3874 | static const struct pci_error_handlers mlx4_err_handler = { |
Kleber Sacilotto de Souza | 57dbf29 | 2012-07-20 09:55:43 +0000 | [diff] [blame] | 3875 | .error_detected = mlx4_pci_err_detected, |
| 3876 | .slot_reset = mlx4_pci_slot_reset, |
| 3877 | }; |
| 3878 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3879 | static struct pci_driver mlx4_driver = { |
| 3880 | .name = DRV_NAME, |
| 3881 | .id_table = mlx4_pci_table, |
| 3882 | .probe = mlx4_init_one, |
Yishai Hadas | 2ba5fbd | 2015-01-25 16:59:41 +0200 | [diff] [blame] | 3883 | .shutdown = mlx4_shutdown, |
Bill Pemberton | f57e684 | 2012-12-03 09:23:15 -0500 | [diff] [blame] | 3884 | .remove = mlx4_remove_one, |
Kleber Sacilotto de Souza | 57dbf29 | 2012-07-20 09:55:43 +0000 | [diff] [blame] | 3885 | .err_handler = &mlx4_err_handler, |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3886 | }; |
| 3887 | |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 3888 | static int __init mlx4_verify_params(void) |
| 3889 | { |
| 3890 | if ((log_num_mac < 0) || (log_num_mac > 7)) { |
Amir Vadai | c20862c | 2014-05-22 15:55:40 +0300 | [diff] [blame] | 3891 | pr_warn("mlx4_core: bad num_mac: %d\n", log_num_mac); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 3892 | return -1; |
| 3893 | } |
| 3894 | |
Or Gerlitz | cb29688 | 2011-10-16 10:26:21 +0200 | [diff] [blame] | 3895 | if (log_num_vlan != 0) |
Amir Vadai | c20862c | 2014-05-22 15:55:40 +0300 | [diff] [blame] | 3896 | pr_warn("mlx4_core: log_num_vlan - obsolete module param, using %d\n", |
| 3897 | MLX4_LOG_NUM_VLANS); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 3898 | |
Amir Vadai | ecc8fb1 | 2014-05-22 15:55:39 +0300 | [diff] [blame] | 3899 | if (use_prio != 0) |
| 3900 | pr_warn("mlx4_core: use_prio - obsolete module param, ignored\n"); |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 3901 | |
Eli Cohen | 0498628 | 2010-09-20 08:42:38 +0200 | [diff] [blame] | 3902 | if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) { |
Amir Vadai | c20862c | 2014-05-22 15:55:40 +0300 | [diff] [blame] | 3903 | pr_warn("mlx4_core: bad log_mtts_per_seg: %d\n", |
| 3904 | log_mtts_per_seg); |
Eli Cohen | ab6bf42 | 2009-05-27 14:38:34 -0700 | [diff] [blame] | 3905 | return -1; |
| 3906 | } |
| 3907 | |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3908 | /* Check if module param for ports type has legal combination */ |
| 3909 | if (port_type_array[0] == false && port_type_array[1] == true) { |
Amir Vadai | c20862c | 2014-05-22 15:55:40 +0300 | [diff] [blame] | 3910 | pr_warn("Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n"); |
Jack Morgenstein | ab9c17a | 2011-12-13 04:18:30 +0000 | [diff] [blame] | 3911 | port_type_array[0] = true; |
| 3912 | } |
| 3913 | |
Matan Barak | 7d077cd | 2014-12-11 10:58:00 +0200 | [diff] [blame] | 3914 | if (mlx4_log_num_mgm_entry_size < -7 || |
| 3915 | (mlx4_log_num_mgm_entry_size > 0 && |
| 3916 | (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE || |
| 3917 | mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE))) { |
| 3918 | pr_warn("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not in legal range (-7..0 or %d..%d)\n", |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 3919 | mlx4_log_num_mgm_entry_size, |
| 3920 | MLX4_MIN_MGM_LOG_ENTRY_SIZE, |
| 3921 | MLX4_MAX_MGM_LOG_ENTRY_SIZE); |
Jack Morgenstein | 3c439b5 | 2012-12-06 17:12:00 +0000 | [diff] [blame] | 3922 | return -1; |
| 3923 | } |
| 3924 | |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 3925 | return 0; |
| 3926 | } |
| 3927 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3928 | static int __init mlx4_init(void) |
| 3929 | { |
| 3930 | int ret; |
| 3931 | |
Yevgeny Petrilin | 7ff93f8 | 2008-10-22 15:38:42 -0700 | [diff] [blame] | 3932 | if (mlx4_verify_params()) |
| 3933 | return -EINVAL; |
| 3934 | |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 3935 | |
| 3936 | mlx4_wq = create_singlethread_workqueue("mlx4"); |
| 3937 | if (!mlx4_wq) |
| 3938 | return -ENOMEM; |
Jack Morgenstein | ee49bd9 | 2007-07-12 17:50:45 +0300 | [diff] [blame] | 3939 | |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3940 | ret = pci_register_driver(&mlx4_driver); |
Wei Yang | 1b85ee0 | 2013-12-03 10:04:10 +0800 | [diff] [blame] | 3941 | if (ret < 0) |
| 3942 | destroy_workqueue(mlx4_wq); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3943 | return ret < 0 ? ret : 0; |
| 3944 | } |
| 3945 | |
| 3946 | static void __exit mlx4_cleanup(void) |
| 3947 | { |
| 3948 | pci_unregister_driver(&mlx4_driver); |
Yevgeny Petrilin | 27bf91d | 2009-03-18 19:45:11 -0700 | [diff] [blame] | 3949 | destroy_workqueue(mlx4_wq); |
Roland Dreier | 225c7b1 | 2007-05-08 18:00:38 -0700 | [diff] [blame] | 3950 | } |
| 3951 | |
| 3952 | module_init(mlx4_init); |
| 3953 | module_exit(mlx4_cleanup); |