blob: 959058fa27f3a453075f655d6cd0ad994e768469 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030033
Ben Widawskydc39fff2013-10-18 12:32:07 -070034/**
35 * RC6 is a special power stage which allows the GPU to enter an very
36 * low-voltage mode when idle, using down to 0V while at this stage. This
37 * stage is entered automatically when the GPU is idle when RC6 support is
38 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
39 *
40 * There are different RC6 modes available in Intel GPU, which differentiate
41 * among each other with the latency required to enter and leave RC6 and
42 * voltage consumed by the GPU in different states.
43 *
44 * The combination of the following flags define which states GPU is allowed
45 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
46 * RC6pp is deepest RC6. Their support by hardware varies according to the
47 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
48 * which brings the most power savings; deeper states save more power, but
49 * require higher latency to switch to and wake up.
50 */
51#define INTEL_RC6_ENABLE (1<<0)
52#define INTEL_RC6p_ENABLE (1<<1)
53#define INTEL_RC6pp_ENABLE (1<<2)
54
Damien Lespiauda2078c2013-02-13 15:27:27 +000055static void gen9_init_clock_gating(struct drm_device *dev)
56{
Damien Lespiauacd5c342014-03-26 16:55:46 +000057 struct drm_i915_private *dev_priv = dev->dev_private;
58
Damien Lespiau77719d22015-02-09 19:33:13 +000059 /* WaEnableLbsSlaRetryTimerDecrement:skl */
60 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
61 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
62}
Damien Lespiau91e41d12014-03-26 17:42:50 +000063
Damien Lespiau45db2192015-02-09 19:33:09 +000064static void skl_init_clock_gating(struct drm_device *dev)
Damien Lespiauda2078c2013-02-13 15:27:27 +000065{
Damien Lespiauacd5c342014-03-26 16:55:46 +000066 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau3ca5da42014-03-26 18:18:01 +000067
Damien Lespiau77719d22015-02-09 19:33:13 +000068 gen9_init_clock_gating(dev);
69
Hoath, Nicholas3dcd0202015-02-05 10:47:21 +000070 if (INTEL_REVID(dev) == SKL_REVID_A0) {
71 /*
72 * WaDisableSDEUnitClockGating:skl
Damien Lespiau9253c2e2015-02-09 19:33:10 +000073 * WaSetGAPSunitClckGateDisable:skl
Hoath, Nicholas3dcd0202015-02-05 10:47:21 +000074 */
75 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Damien Lespiau9253c2e2015-02-09 19:33:10 +000076 GEN8_GAPSUNIT_CLOCK_GATE_DISABLE |
Hoath, Nicholas3dcd0202015-02-05 10:47:21 +000077 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
78 }
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +000079
Damien Lespiau2caa3b22015-02-09 19:33:20 +000080 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
Damien Lespiau81e231a2015-02-09 19:33:19 +000081 /* WaDisableHDCInvalidation:skl */
82 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
83 BDW_DISABLE_HDC_INVALIDATION);
84
Damien Lespiau2caa3b22015-02-09 19:33:20 +000085 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
86 I915_WRITE(FF_SLICE_CS_CHICKEN2,
87 I915_READ(FF_SLICE_CS_CHICKEN2) |
88 GEN9_TSG_BARRIER_ACK_DISABLE);
89 }
Damien Lespiau81e231a2015-02-09 19:33:19 +000090
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +000091 if (INTEL_REVID(dev) <= SKL_REVID_E0)
92 /* WaDisableLSQCROPERFforOCL:skl */
93 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
94 GEN8_LQSC_RO_PERF_DIS);
Damien Lespiauda2078c2013-02-13 15:27:27 +000095}
96
Daniel Vetterc921aba2012-04-26 23:28:17 +020097static void i915_pineview_get_mem_freq(struct drm_device *dev)
98{
Jani Nikula50227e12014-03-31 14:27:21 +030099 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200100 u32 tmp;
101
102 tmp = I915_READ(CLKCFG);
103
104 switch (tmp & CLKCFG_FSB_MASK) {
105 case CLKCFG_FSB_533:
106 dev_priv->fsb_freq = 533; /* 133*4 */
107 break;
108 case CLKCFG_FSB_800:
109 dev_priv->fsb_freq = 800; /* 200*4 */
110 break;
111 case CLKCFG_FSB_667:
112 dev_priv->fsb_freq = 667; /* 167*4 */
113 break;
114 case CLKCFG_FSB_400:
115 dev_priv->fsb_freq = 400; /* 100*4 */
116 break;
117 }
118
119 switch (tmp & CLKCFG_MEM_MASK) {
120 case CLKCFG_MEM_533:
121 dev_priv->mem_freq = 533;
122 break;
123 case CLKCFG_MEM_667:
124 dev_priv->mem_freq = 667;
125 break;
126 case CLKCFG_MEM_800:
127 dev_priv->mem_freq = 800;
128 break;
129 }
130
131 /* detect pineview DDR3 setting */
132 tmp = I915_READ(CSHRDDR3CTL);
133 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
134}
135
136static void i915_ironlake_get_mem_freq(struct drm_device *dev)
137{
Jani Nikula50227e12014-03-31 14:27:21 +0300138 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200139 u16 ddrpll, csipll;
140
141 ddrpll = I915_READ16(DDRMPLL1);
142 csipll = I915_READ16(CSIPLL0);
143
144 switch (ddrpll & 0xff) {
145 case 0xc:
146 dev_priv->mem_freq = 800;
147 break;
148 case 0x10:
149 dev_priv->mem_freq = 1066;
150 break;
151 case 0x14:
152 dev_priv->mem_freq = 1333;
153 break;
154 case 0x18:
155 dev_priv->mem_freq = 1600;
156 break;
157 default:
158 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
159 ddrpll & 0xff);
160 dev_priv->mem_freq = 0;
161 break;
162 }
163
Daniel Vetter20e4d402012-08-08 23:35:39 +0200164 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200165
166 switch (csipll & 0x3ff) {
167 case 0x00c:
168 dev_priv->fsb_freq = 3200;
169 break;
170 case 0x00e:
171 dev_priv->fsb_freq = 3733;
172 break;
173 case 0x010:
174 dev_priv->fsb_freq = 4266;
175 break;
176 case 0x012:
177 dev_priv->fsb_freq = 4800;
178 break;
179 case 0x014:
180 dev_priv->fsb_freq = 5333;
181 break;
182 case 0x016:
183 dev_priv->fsb_freq = 5866;
184 break;
185 case 0x018:
186 dev_priv->fsb_freq = 6400;
187 break;
188 default:
189 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
190 csipll & 0x3ff);
191 dev_priv->fsb_freq = 0;
192 break;
193 }
194
195 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200196 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200197 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200198 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200199 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200200 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200201 }
202}
203
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300204static const struct cxsr_latency cxsr_latency_table[] = {
205 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
206 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
207 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
208 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
209 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
210
211 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
212 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
213 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
214 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
215 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
216
217 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
218 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
219 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
220 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
221 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
222
223 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
224 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
225 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
226 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
227 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
228
229 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
230 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
231 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
232 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
233 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
234
235 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
236 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
237 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
238 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
239 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
240};
241
Daniel Vetter63c62272012-04-21 23:17:55 +0200242static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300243 int is_ddr3,
244 int fsb,
245 int mem)
246{
247 const struct cxsr_latency *latency;
248 int i;
249
250 if (fsb == 0 || mem == 0)
251 return NULL;
252
253 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
254 latency = &cxsr_latency_table[i];
255 if (is_desktop == latency->is_desktop &&
256 is_ddr3 == latency->is_ddr3 &&
257 fsb == latency->fsb_freq && mem == latency->mem_freq)
258 return latency;
259 }
260
261 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
262
263 return NULL;
264}
265
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200266static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
267{
268 u32 val;
269
270 mutex_lock(&dev_priv->rps.hw_lock);
271
272 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
273 if (enable)
274 val &= ~FORCE_DDR_HIGH_FREQ;
275 else
276 val |= FORCE_DDR_HIGH_FREQ;
277 val &= ~FORCE_DDR_LOW_FREQ;
278 val |= FORCE_DDR_FREQ_REQ_ACK;
279 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
280
281 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
282 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
283 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
284
285 mutex_unlock(&dev_priv->rps.hw_lock);
286}
287
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200288static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
289{
290 u32 val;
291
292 mutex_lock(&dev_priv->rps.hw_lock);
293
294 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
295 if (enable)
296 val |= DSP_MAXFIFO_PM5_ENABLE;
297 else
298 val &= ~DSP_MAXFIFO_PM5_ENABLE;
299 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
300
301 mutex_unlock(&dev_priv->rps.hw_lock);
302}
303
Ville Syrjäläf4998962015-03-10 17:02:21 +0200304#define FW_WM(value, plane) \
305 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
306
Imre Deak5209b1f2014-07-01 12:36:17 +0300307void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300308{
Imre Deak5209b1f2014-07-01 12:36:17 +0300309 struct drm_device *dev = dev_priv->dev;
310 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300311
Imre Deak5209b1f2014-07-01 12:36:17 +0300312 if (IS_VALLEYVIEW(dev)) {
313 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200314 if (IS_CHERRYVIEW(dev))
315 chv_set_memory_pm5(dev_priv, enable);
Imre Deak5209b1f2014-07-01 12:36:17 +0300316 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
317 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
318 } else if (IS_PINEVIEW(dev)) {
319 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
320 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
321 I915_WRITE(DSPFW3, val);
322 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
323 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
324 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
325 I915_WRITE(FW_BLC_SELF, val);
326 } else if (IS_I915GM(dev)) {
327 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
328 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
329 I915_WRITE(INSTPM, val);
330 } else {
331 return;
332 }
333
334 DRM_DEBUG_KMS("memory self-refresh is %s\n",
335 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300336}
337
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200338
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300339/*
340 * Latency for FIFO fetches is dependent on several factors:
341 * - memory configuration (speed, channels)
342 * - chipset
343 * - current MCH state
344 * It can be fairly high in some situations, so here we assume a fairly
345 * pessimal value. It's a tradeoff between extra memory fetches (if we
346 * set this value too high, the FIFO will fetch frequently to stay full)
347 * and power consumption (set it too low to save power and we might see
348 * FIFO underruns and display "flicker").
349 *
350 * A value of 5us seems to be a good balance; safe for very low end
351 * platforms but not overly aggressive on lower latency configs.
352 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100353static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300354
Ville Syrjäläb5004722015-03-05 21:19:47 +0200355#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
356 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
357
358static int vlv_get_fifo_size(struct drm_device *dev,
359 enum pipe pipe, int plane)
360{
361 struct drm_i915_private *dev_priv = dev->dev_private;
362 int sprite0_start, sprite1_start, size;
363
364 switch (pipe) {
365 uint32_t dsparb, dsparb2, dsparb3;
366 case PIPE_A:
367 dsparb = I915_READ(DSPARB);
368 dsparb2 = I915_READ(DSPARB2);
369 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
370 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
371 break;
372 case PIPE_B:
373 dsparb = I915_READ(DSPARB);
374 dsparb2 = I915_READ(DSPARB2);
375 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
376 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
377 break;
378 case PIPE_C:
379 dsparb2 = I915_READ(DSPARB2);
380 dsparb3 = I915_READ(DSPARB3);
381 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
382 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
383 break;
384 default:
385 return 0;
386 }
387
388 switch (plane) {
389 case 0:
390 size = sprite0_start;
391 break;
392 case 1:
393 size = sprite1_start - sprite0_start;
394 break;
395 case 2:
396 size = 512 - 1 - sprite1_start;
397 break;
398 default:
399 return 0;
400 }
401
402 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
403 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
404 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
405 size);
406
407 return size;
408}
409
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300410static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300411{
412 struct drm_i915_private *dev_priv = dev->dev_private;
413 uint32_t dsparb = I915_READ(DSPARB);
414 int size;
415
416 size = dsparb & 0x7f;
417 if (plane)
418 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
419
420 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
421 plane ? "B" : "A", size);
422
423 return size;
424}
425
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200426static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300427{
428 struct drm_i915_private *dev_priv = dev->dev_private;
429 uint32_t dsparb = I915_READ(DSPARB);
430 int size;
431
432 size = dsparb & 0x1ff;
433 if (plane)
434 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
435 size >>= 1; /* Convert to cachelines */
436
437 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
438 plane ? "B" : "A", size);
439
440 return size;
441}
442
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300443static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300444{
445 struct drm_i915_private *dev_priv = dev->dev_private;
446 uint32_t dsparb = I915_READ(DSPARB);
447 int size;
448
449 size = dsparb & 0x7f;
450 size >>= 2; /* Convert to cachelines */
451
452 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
453 plane ? "B" : "A",
454 size);
455
456 return size;
457}
458
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300459/* Pineview has different values for various configs */
460static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300461 .fifo_size = PINEVIEW_DISPLAY_FIFO,
462 .max_wm = PINEVIEW_MAX_WM,
463 .default_wm = PINEVIEW_DFT_WM,
464 .guard_size = PINEVIEW_GUARD_WM,
465 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300466};
467static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300468 .fifo_size = PINEVIEW_DISPLAY_FIFO,
469 .max_wm = PINEVIEW_MAX_WM,
470 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
471 .guard_size = PINEVIEW_GUARD_WM,
472 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300473};
474static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300475 .fifo_size = PINEVIEW_CURSOR_FIFO,
476 .max_wm = PINEVIEW_CURSOR_MAX_WM,
477 .default_wm = PINEVIEW_CURSOR_DFT_WM,
478 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
479 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300480};
481static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300482 .fifo_size = PINEVIEW_CURSOR_FIFO,
483 .max_wm = PINEVIEW_CURSOR_MAX_WM,
484 .default_wm = PINEVIEW_CURSOR_DFT_WM,
485 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
486 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300487};
488static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300489 .fifo_size = G4X_FIFO_SIZE,
490 .max_wm = G4X_MAX_WM,
491 .default_wm = G4X_MAX_WM,
492 .guard_size = 2,
493 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300494};
495static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300496 .fifo_size = I965_CURSOR_FIFO,
497 .max_wm = I965_CURSOR_MAX_WM,
498 .default_wm = I965_CURSOR_DFT_WM,
499 .guard_size = 2,
500 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300501};
502static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300503 .fifo_size = VALLEYVIEW_FIFO_SIZE,
504 .max_wm = VALLEYVIEW_MAX_WM,
505 .default_wm = VALLEYVIEW_MAX_WM,
506 .guard_size = 2,
507 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300508};
509static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300510 .fifo_size = I965_CURSOR_FIFO,
511 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
512 .default_wm = I965_CURSOR_DFT_WM,
513 .guard_size = 2,
514 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515};
516static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300517 .fifo_size = I965_CURSOR_FIFO,
518 .max_wm = I965_CURSOR_MAX_WM,
519 .default_wm = I965_CURSOR_DFT_WM,
520 .guard_size = 2,
521 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300522};
523static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300524 .fifo_size = I945_FIFO_SIZE,
525 .max_wm = I915_MAX_WM,
526 .default_wm = 1,
527 .guard_size = 2,
528 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300529};
530static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300531 .fifo_size = I915_FIFO_SIZE,
532 .max_wm = I915_MAX_WM,
533 .default_wm = 1,
534 .guard_size = 2,
535 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300537static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300538 .fifo_size = I855GM_FIFO_SIZE,
539 .max_wm = I915_MAX_WM,
540 .default_wm = 1,
541 .guard_size = 2,
542 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300543};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300544static const struct intel_watermark_params i830_bc_wm_info = {
545 .fifo_size = I855GM_FIFO_SIZE,
546 .max_wm = I915_MAX_WM/2,
547 .default_wm = 1,
548 .guard_size = 2,
549 .cacheline_size = I830_FIFO_LINE_SIZE,
550};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200551static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300552 .fifo_size = I830_FIFO_SIZE,
553 .max_wm = I915_MAX_WM,
554 .default_wm = 1,
555 .guard_size = 2,
556 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557};
558
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300559/**
560 * intel_calculate_wm - calculate watermark level
561 * @clock_in_khz: pixel clock
562 * @wm: chip FIFO params
563 * @pixel_size: display pixel size
564 * @latency_ns: memory latency for the platform
565 *
566 * Calculate the watermark level (the level at which the display plane will
567 * start fetching from memory again). Each chip has a different display
568 * FIFO size and allocation, so the caller needs to figure that out and pass
569 * in the correct intel_watermark_params structure.
570 *
571 * As the pixel clock runs, the FIFO will be drained at a rate that depends
572 * on the pixel size. When it reaches the watermark level, it'll start
573 * fetching FIFO line sized based chunks from memory until the FIFO fills
574 * past the watermark point. If the FIFO drains completely, a FIFO underrun
575 * will occur, and a display engine hang could result.
576 */
577static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
578 const struct intel_watermark_params *wm,
579 int fifo_size,
580 int pixel_size,
581 unsigned long latency_ns)
582{
583 long entries_required, wm_size;
584
585 /*
586 * Note: we need to make sure we don't overflow for various clock &
587 * latency values.
588 * clocks go from a few thousand to several hundred thousand.
589 * latency is usually a few thousand
590 */
591 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
592 1000;
593 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
594
595 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
596
597 wm_size = fifo_size - (entries_required + wm->guard_size);
598
599 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
600
601 /* Don't promote wm_size to unsigned... */
602 if (wm_size > (long)wm->max_wm)
603 wm_size = wm->max_wm;
604 if (wm_size <= 0)
605 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300606
607 /*
608 * Bspec seems to indicate that the value shouldn't be lower than
609 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
610 * Lets go for 8 which is the burst size since certain platforms
611 * already use a hardcoded 8 (which is what the spec says should be
612 * done).
613 */
614 if (wm_size <= 8)
615 wm_size = 8;
616
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300617 return wm_size;
618}
619
620static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
621{
622 struct drm_crtc *crtc, *enabled = NULL;
623
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100624 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000625 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300626 if (enabled)
627 return NULL;
628 enabled = crtc;
629 }
630 }
631
632 return enabled;
633}
634
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300635static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300636{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300637 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300638 struct drm_i915_private *dev_priv = dev->dev_private;
639 struct drm_crtc *crtc;
640 const struct cxsr_latency *latency;
641 u32 reg;
642 unsigned long wm;
643
644 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
645 dev_priv->fsb_freq, dev_priv->mem_freq);
646 if (!latency) {
647 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300648 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300649 return;
650 }
651
652 crtc = single_enabled_crtc(dev);
653 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100654 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -0800655 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100656 int clock;
657
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200658 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100659 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300660
661 /* Display SR */
662 wm = intel_calculate_wm(clock, &pineview_display_wm,
663 pineview_display_wm.fifo_size,
664 pixel_size, latency->display_sr);
665 reg = I915_READ(DSPFW1);
666 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200667 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300668 I915_WRITE(DSPFW1, reg);
669 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
670
671 /* cursor SR */
672 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
673 pineview_display_wm.fifo_size,
674 pixel_size, latency->cursor_sr);
675 reg = I915_READ(DSPFW3);
676 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200677 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300678 I915_WRITE(DSPFW3, reg);
679
680 /* Display HPLL off SR */
681 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
682 pineview_display_hplloff_wm.fifo_size,
683 pixel_size, latency->display_hpll_disable);
684 reg = I915_READ(DSPFW3);
685 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200686 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300687 I915_WRITE(DSPFW3, reg);
688
689 /* cursor HPLL off SR */
690 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
691 pineview_display_hplloff_wm.fifo_size,
692 pixel_size, latency->cursor_hpll_disable);
693 reg = I915_READ(DSPFW3);
694 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200695 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300696 I915_WRITE(DSPFW3, reg);
697 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
698
Imre Deak5209b1f2014-07-01 12:36:17 +0300699 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300700 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300701 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300702 }
703}
704
705static bool g4x_compute_wm0(struct drm_device *dev,
706 int plane,
707 const struct intel_watermark_params *display,
708 int display_latency_ns,
709 const struct intel_watermark_params *cursor,
710 int cursor_latency_ns,
711 int *plane_wm,
712 int *cursor_wm)
713{
714 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300715 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300716 int htotal, hdisplay, clock, pixel_size;
717 int line_time_us, line_count;
718 int entries, tlb_miss;
719
720 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000721 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300722 *cursor_wm = cursor->guard_size;
723 *plane_wm = display->guard_size;
724 return false;
725 }
726
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200727 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100728 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800729 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200730 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800731 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732
733 /* Use the small buffer method to calculate plane watermark */
734 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
735 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
736 if (tlb_miss > 0)
737 entries += tlb_miss;
738 entries = DIV_ROUND_UP(entries, display->cacheline_size);
739 *plane_wm = entries + display->guard_size;
740 if (*plane_wm > (int)display->max_wm)
741 *plane_wm = display->max_wm;
742
743 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200744 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300745 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Matt Roper3dd512f2015-02-27 10:12:00 -0800746 entries = line_count * crtc->cursor->state->crtc_w * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300747 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
748 if (tlb_miss > 0)
749 entries += tlb_miss;
750 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
751 *cursor_wm = entries + cursor->guard_size;
752 if (*cursor_wm > (int)cursor->max_wm)
753 *cursor_wm = (int)cursor->max_wm;
754
755 return true;
756}
757
758/*
759 * Check the wm result.
760 *
761 * If any calculated watermark values is larger than the maximum value that
762 * can be programmed into the associated watermark register, that watermark
763 * must be disabled.
764 */
765static bool g4x_check_srwm(struct drm_device *dev,
766 int display_wm, int cursor_wm,
767 const struct intel_watermark_params *display,
768 const struct intel_watermark_params *cursor)
769{
770 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
771 display_wm, cursor_wm);
772
773 if (display_wm > display->max_wm) {
774 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
775 display_wm, display->max_wm);
776 return false;
777 }
778
779 if (cursor_wm > cursor->max_wm) {
780 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
781 cursor_wm, cursor->max_wm);
782 return false;
783 }
784
785 if (!(display_wm || cursor_wm)) {
786 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
787 return false;
788 }
789
790 return true;
791}
792
793static bool g4x_compute_srwm(struct drm_device *dev,
794 int plane,
795 int latency_ns,
796 const struct intel_watermark_params *display,
797 const struct intel_watermark_params *cursor,
798 int *display_wm, int *cursor_wm)
799{
800 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300801 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300802 int hdisplay, htotal, pixel_size, clock;
803 unsigned long line_time_us;
804 int line_count, line_size;
805 int small, large;
806 int entries;
807
808 if (!latency_ns) {
809 *display_wm = *cursor_wm = 0;
810 return false;
811 }
812
813 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200814 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100815 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800816 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200817 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800818 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300819
Ville Syrjälä922044c2014-02-14 14:18:57 +0200820 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300821 line_count = (latency_ns / line_time_us + 1000) / 1000;
822 line_size = hdisplay * pixel_size;
823
824 /* Use the minimum of the small and large buffer method for primary */
825 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
826 large = line_count * line_size;
827
828 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
829 *display_wm = entries + display->guard_size;
830
831 /* calculate the self-refresh watermark for display cursor */
Matt Roper3dd512f2015-02-27 10:12:00 -0800832 entries = line_count * pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
834 *cursor_wm = entries + cursor->guard_size;
835
836 return g4x_check_srwm(dev,
837 *display_wm, *cursor_wm,
838 display, cursor);
839}
840
Ville Syrjälä15665972015-03-10 16:16:28 +0200841#define FW_WM_VLV(value, plane) \
842 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
843
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200844static void vlv_write_wm_values(struct intel_crtc *crtc,
845 const struct vlv_wm_values *wm)
846{
847 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
848 enum pipe pipe = crtc->pipe;
849
850 I915_WRITE(VLV_DDL(pipe),
851 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
852 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
853 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
854 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
855
Ville Syrjäläae801522015-03-05 21:19:49 +0200856 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200857 FW_WM(wm->sr.plane, SR) |
858 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
859 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
860 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200861 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200862 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
863 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
864 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200865 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200866 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200867
868 if (IS_CHERRYVIEW(dev_priv)) {
869 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200870 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
871 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200872 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200873 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
874 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200875 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200876 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
877 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200878 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200879 FW_WM(wm->sr.plane >> 9, SR_HI) |
880 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
881 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
882 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
883 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
884 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
885 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
886 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
887 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
888 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200889 } else {
890 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200891 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
892 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200893 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200894 FW_WM(wm->sr.plane >> 9, SR_HI) |
895 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
896 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
897 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
898 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
899 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
900 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200901 }
902
903 POSTING_READ(DSPFW1);
904
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200905 dev_priv->wm.vlv = *wm;
906}
907
Ville Syrjälä15665972015-03-10 16:16:28 +0200908#undef FW_WM_VLV
909
Ville Syrjälä341c5262015-03-05 21:19:44 +0200910static uint8_t vlv_compute_drain_latency(struct drm_crtc *crtc,
Ville Syrjälä883a3d22015-03-05 21:19:46 +0200911 struct drm_plane *plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300912{
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -0700913 struct drm_device *dev = crtc->dev;
Ville Syrjälä883a3d22015-03-05 21:19:46 +0200914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
915 int entries, prec_mult, drain_latency, pixel_size;
916 int clock = intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä341c5262015-03-05 21:19:44 +0200917 const int high_precision = IS_CHERRYVIEW(dev) ? 16 : 64;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300918
Ville Syrjälä883a3d22015-03-05 21:19:46 +0200919 /*
920 * FIXME the plane might have an fb
921 * but be invisible (eg. due to clipping)
922 */
923 if (!intel_crtc->active || !plane->state->fb)
924 return 0;
925
Gajanan Bhat0948c262014-08-07 01:58:24 +0530926 if (WARN(clock == 0, "Pixel clock is zero!\n"))
Ville Syrjälä341c5262015-03-05 21:19:44 +0200927 return 0;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300928
Ville Syrjälä883a3d22015-03-05 21:19:46 +0200929 pixel_size = drm_format_plane_cpp(plane->state->fb->pixel_format, 0);
930
Gajanan Bhat0948c262014-08-07 01:58:24 +0530931 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
Ville Syrjälä341c5262015-03-05 21:19:44 +0200932 return 0;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300933
Gajanan Bhata398e9c2014-08-05 23:15:54 +0530934 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
Ville Syrjäläabfc00b2015-03-05 21:19:43 +0200935
Ville Syrjälä341c5262015-03-05 21:19:44 +0200936 prec_mult = high_precision;
937 drain_latency = 64 * prec_mult * 4 / entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300938
Ville Syrjälä341c5262015-03-05 21:19:44 +0200939 if (drain_latency > DRAIN_LATENCY_MASK) {
940 prec_mult /= 2;
941 drain_latency = 64 * prec_mult * 4 / entries;
Ville Syrjäläabfc00b2015-03-05 21:19:43 +0200942 }
943
Ville Syrjälä341c5262015-03-05 21:19:44 +0200944 if (drain_latency > DRAIN_LATENCY_MASK)
945 drain_latency = DRAIN_LATENCY_MASK;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300946
Ville Syrjälä341c5262015-03-05 21:19:44 +0200947 return drain_latency | (prec_mult == high_precision ?
948 DDL_PRECISION_HIGH : DDL_PRECISION_LOW);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300949}
950
Ville Syrjäläae801522015-03-05 21:19:49 +0200951static int vlv_compute_wm(struct intel_crtc *crtc,
952 struct intel_plane *plane,
953 int fifo_size)
954{
955 int clock, entries, pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300956
Ville Syrjäläae801522015-03-05 21:19:49 +0200957 /*
958 * FIXME the plane might have an fb
959 * but be invisible (eg. due to clipping)
960 */
961 if (!crtc->active || !plane->base.state->fb)
962 return 0;
963
964 pixel_size = drm_format_plane_cpp(plane->base.state->fb->pixel_format, 0);
965 clock = crtc->config->base.adjusted_mode.crtc_clock;
966
967 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
968
969 /*
970 * Set up the watermark such that we don't start issuing memory
971 * requests until we are within PND's max deadline value (256us).
972 * Idea being to be idle as long as possible while still taking
973 * advatange of PND's deadline scheduling. The limit of 8
974 * cachelines (used when the FIFO will anyway drain in less time
975 * than 256us) should match what we would be done if trickle
976 * feed were enabled.
977 */
978 return fifo_size - clamp(DIV_ROUND_UP(256 * entries, 64), 0, fifo_size - 8);
979}
980
981static bool vlv_compute_sr_wm(struct drm_device *dev,
982 struct vlv_wm_values *wm)
983{
984 struct drm_i915_private *dev_priv = to_i915(dev);
985 struct drm_crtc *crtc;
986 enum pipe pipe = INVALID_PIPE;
987 int num_planes = 0;
988 int fifo_size = 0;
989 struct intel_plane *plane;
990
991 wm->sr.cursor = wm->sr.plane = 0;
992
993 crtc = single_enabled_crtc(dev);
994 /* maxfifo not supported on pipe C */
995 if (crtc && to_intel_crtc(crtc)->pipe != PIPE_C) {
996 pipe = to_intel_crtc(crtc)->pipe;
997 num_planes = !!wm->pipe[pipe].primary +
998 !!wm->pipe[pipe].sprite[0] +
999 !!wm->pipe[pipe].sprite[1];
1000 fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
1001 }
1002
1003 if (fifo_size == 0 || num_planes > 1)
1004 return false;
1005
1006 wm->sr.cursor = vlv_compute_wm(to_intel_crtc(crtc),
1007 to_intel_plane(crtc->cursor), 0x3f);
1008
1009 list_for_each_entry(plane, &dev->mode_config.plane_list, base.head) {
1010 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1011 continue;
1012
1013 if (plane->pipe != pipe)
1014 continue;
1015
1016 wm->sr.plane = vlv_compute_wm(to_intel_crtc(crtc),
1017 plane, fifo_size);
1018 if (wm->sr.plane != 0)
1019 break;
1020 }
1021
1022 return true;
1023}
1024
1025static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001026{
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07001027 struct drm_device *dev = crtc->dev;
1028 struct drm_i915_private *dev_priv = dev->dev_private;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gajanan Bhat0948c262014-08-07 01:58:24 +05301030 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläae801522015-03-05 21:19:49 +02001031 bool cxsr_enabled;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001032 struct vlv_wm_values wm = dev_priv->wm.vlv;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001033
Ville Syrjälä883a3d22015-03-05 21:19:46 +02001034 wm.ddl[pipe].primary = vlv_compute_drain_latency(crtc, crtc->primary);
Ville Syrjäläae801522015-03-05 21:19:49 +02001035 wm.pipe[pipe].primary = vlv_compute_wm(intel_crtc,
1036 to_intel_plane(crtc->primary),
1037 vlv_get_fifo_size(dev, pipe, 0));
1038
Ville Syrjälä883a3d22015-03-05 21:19:46 +02001039 wm.ddl[pipe].cursor = vlv_compute_drain_latency(crtc, crtc->cursor);
Ville Syrjäläae801522015-03-05 21:19:49 +02001040 wm.pipe[pipe].cursor = vlv_compute_wm(intel_crtc,
1041 to_intel_plane(crtc->cursor),
1042 0x3f);
1043
1044 cxsr_enabled = vlv_compute_sr_wm(dev, &wm);
1045
1046 if (memcmp(&wm, &dev_priv->wm.vlv, sizeof(wm)) == 0)
1047 return;
1048
1049 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1050 "SR: plane=%d, cursor=%d\n", pipe_name(pipe),
1051 wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1052 wm.sr.plane, wm.sr.cursor);
1053
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001054 /*
1055 * FIXME DDR DVFS introduces massive memory latencies which
1056 * are not known to system agent so any deadline specified
1057 * by the display may not be respected. To support DDR DVFS
1058 * the watermark code needs to be rewritten to essentially
1059 * bypass deadline mechanism and rely solely on the
1060 * watermarks. For now disable DDR DVFS.
1061 */
1062 if (IS_CHERRYVIEW(dev_priv))
1063 chv_set_memory_dvfs(dev_priv, false);
1064
Ville Syrjäläae801522015-03-05 21:19:49 +02001065 if (!cxsr_enabled)
1066 intel_set_memory_cxsr(dev_priv, false);
Gajanan Bhat0948c262014-08-07 01:58:24 +05301067
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001068 vlv_write_wm_values(intel_crtc, &wm);
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001069
1070 if (cxsr_enabled)
1071 intel_set_memory_cxsr(dev_priv, true);
1072}
1073
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301074static void valleyview_update_sprite_wm(struct drm_plane *plane,
1075 struct drm_crtc *crtc,
1076 uint32_t sprite_width,
1077 uint32_t sprite_height,
1078 int pixel_size,
1079 bool enabled, bool scaled)
1080{
1081 struct drm_device *dev = crtc->dev;
1082 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1084 enum pipe pipe = intel_crtc->pipe;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301085 int sprite = to_intel_plane(plane)->plane;
Ville Syrjäläae801522015-03-05 21:19:49 +02001086 bool cxsr_enabled;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001087 struct vlv_wm_values wm = dev_priv->wm.vlv;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301088
Ville Syrjäläae801522015-03-05 21:19:49 +02001089 if (enabled) {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001090 wm.ddl[pipe].sprite[sprite] =
Ville Syrjälä883a3d22015-03-05 21:19:46 +02001091 vlv_compute_drain_latency(crtc, plane);
Ville Syrjäläae801522015-03-05 21:19:49 +02001092
1093 wm.pipe[pipe].sprite[sprite] =
1094 vlv_compute_wm(intel_crtc,
1095 to_intel_plane(plane),
1096 vlv_get_fifo_size(dev, pipe, sprite+1));
1097 } else {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001098 wm.ddl[pipe].sprite[sprite] = 0;
Ville Syrjäläae801522015-03-05 21:19:49 +02001099 wm.pipe[pipe].sprite[sprite] = 0;
1100 }
1101
1102 cxsr_enabled = vlv_compute_sr_wm(dev, &wm);
1103
1104 if (memcmp(&wm, &dev_priv->wm.vlv, sizeof(wm)) == 0)
1105 return;
1106
1107 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: sprite %c=%d, "
1108 "SR: plane=%d, cursor=%d\n", pipe_name(pipe),
1109 sprite_name(pipe, sprite),
1110 wm.pipe[pipe].sprite[sprite],
1111 wm.sr.plane, wm.sr.cursor);
1112
1113 if (!cxsr_enabled)
1114 intel_set_memory_cxsr(dev_priv, false);
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301115
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001116 vlv_write_wm_values(intel_crtc, &wm);
Ville Syrjäläae801522015-03-05 21:19:49 +02001117
1118 if (cxsr_enabled)
1119 intel_set_memory_cxsr(dev_priv, true);
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301120}
1121
Ville Syrjäläae801522015-03-05 21:19:49 +02001122#define single_plane_enabled(mask) is_power_of_2(mask)
1123
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001124static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001125{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001126 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001127 static const int sr_latency_ns = 12000;
1128 struct drm_i915_private *dev_priv = dev->dev_private;
1129 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1130 int plane_sr, cursor_sr;
1131 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001132 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001133
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001134 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001135 &g4x_wm_info, pessimal_latency_ns,
1136 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001137 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001138 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001139
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001140 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001141 &g4x_wm_info, pessimal_latency_ns,
1142 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001143 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001144 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001145
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001146 if (single_plane_enabled(enabled) &&
1147 g4x_compute_srwm(dev, ffs(enabled) - 1,
1148 sr_latency_ns,
1149 &g4x_wm_info,
1150 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001151 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001152 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001153 } else {
Imre Deak98584252014-06-13 14:54:20 +03001154 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001155 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001156 plane_sr = cursor_sr = 0;
1157 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001158
Ville Syrjäläa5043452014-06-28 02:04:18 +03001159 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1160 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001161 planea_wm, cursora_wm,
1162 planeb_wm, cursorb_wm,
1163 plane_sr, cursor_sr);
1164
1165 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001166 FW_WM(plane_sr, SR) |
1167 FW_WM(cursorb_wm, CURSORB) |
1168 FW_WM(planeb_wm, PLANEB) |
1169 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001170 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001171 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001172 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001173 /* HPLL off in SR has some issues on G4x... disable it */
1174 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001175 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001176 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001177
1178 if (cxsr_enabled)
1179 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001180}
1181
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001182static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001183{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001184 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001185 struct drm_i915_private *dev_priv = dev->dev_private;
1186 struct drm_crtc *crtc;
1187 int srwm = 1;
1188 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001189 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001190
1191 /* Calc sr entries for one plane configs */
1192 crtc = single_enabled_crtc(dev);
1193 if (crtc) {
1194 /* self-refresh has much higher latency */
1195 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001196 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001197 &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001198 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001199 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001200 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001201 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001202 unsigned long line_time_us;
1203 int entries;
1204
Ville Syrjälä922044c2014-02-14 14:18:57 +02001205 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001206
1207 /* Use ns/us then divide to preserve precision */
1208 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1209 pixel_size * hdisplay;
1210 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1211 srwm = I965_FIFO_SIZE - entries;
1212 if (srwm < 0)
1213 srwm = 1;
1214 srwm &= 0x1ff;
1215 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1216 entries, srwm);
1217
1218 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Matt Roper3dd512f2015-02-27 10:12:00 -08001219 pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001220 entries = DIV_ROUND_UP(entries,
1221 i965_cursor_wm_info.cacheline_size);
1222 cursor_sr = i965_cursor_wm_info.fifo_size -
1223 (entries + i965_cursor_wm_info.guard_size);
1224
1225 if (cursor_sr > i965_cursor_wm_info.max_wm)
1226 cursor_sr = i965_cursor_wm_info.max_wm;
1227
1228 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1229 "cursor %d\n", srwm, cursor_sr);
1230
Imre Deak98584252014-06-13 14:54:20 +03001231 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001232 } else {
Imre Deak98584252014-06-13 14:54:20 +03001233 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001234 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001235 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001236 }
1237
1238 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1239 srwm);
1240
1241 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001242 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1243 FW_WM(8, CURSORB) |
1244 FW_WM(8, PLANEB) |
1245 FW_WM(8, PLANEA));
1246 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1247 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001248 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001249 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001250
1251 if (cxsr_enabled)
1252 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001253}
1254
Ville Syrjäläf4998962015-03-10 17:02:21 +02001255#undef FW_WM
1256
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001257static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001258{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001259 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001260 struct drm_i915_private *dev_priv = dev->dev_private;
1261 const struct intel_watermark_params *wm_info;
1262 uint32_t fwater_lo;
1263 uint32_t fwater_hi;
1264 int cwm, srwm = 1;
1265 int fifo_size;
1266 int planea_wm, planeb_wm;
1267 struct drm_crtc *crtc, *enabled = NULL;
1268
1269 if (IS_I945GM(dev))
1270 wm_info = &i945_wm_info;
1271 else if (!IS_GEN2(dev))
1272 wm_info = &i915_wm_info;
1273 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001274 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001275
1276 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1277 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001278 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001279 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001280 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001281 if (IS_GEN2(dev))
1282 cpp = 4;
1283
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001284 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001285 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001286 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001287 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001288 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001289 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001290 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001291 if (planea_wm > (long)wm_info->max_wm)
1292 planea_wm = wm_info->max_wm;
1293 }
1294
1295 if (IS_GEN2(dev))
1296 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001297
1298 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1299 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001300 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001301 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001302 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001303 if (IS_GEN2(dev))
1304 cpp = 4;
1305
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001306 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001307 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001308 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001309 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001310 if (enabled == NULL)
1311 enabled = crtc;
1312 else
1313 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001314 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001315 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001316 if (planeb_wm > (long)wm_info->max_wm)
1317 planeb_wm = wm_info->max_wm;
1318 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001319
1320 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1321
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001322 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001323 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001324
Matt Roper59bea882015-02-27 10:12:01 -08001325 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001326
1327 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001328 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001329 enabled = NULL;
1330 }
1331
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001332 /*
1333 * Overlay gets an aggressive default since video jitter is bad.
1334 */
1335 cwm = 2;
1336
1337 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001338 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001339
1340 /* Calc sr entries for one plane configs */
1341 if (HAS_FW_BLC(dev) && enabled) {
1342 /* self-refresh has much higher latency */
1343 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001344 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001345 &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001346 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001347 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001348 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001349 int pixel_size = enabled->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001350 unsigned long line_time_us;
1351 int entries;
1352
Ville Syrjälä922044c2014-02-14 14:18:57 +02001353 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001354
1355 /* Use ns/us then divide to preserve precision */
1356 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1357 pixel_size * hdisplay;
1358 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1359 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1360 srwm = wm_info->fifo_size - entries;
1361 if (srwm < 0)
1362 srwm = 1;
1363
1364 if (IS_I945G(dev) || IS_I945GM(dev))
1365 I915_WRITE(FW_BLC_SELF,
1366 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1367 else if (IS_I915GM(dev))
1368 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1369 }
1370
1371 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1372 planea_wm, planeb_wm, cwm, srwm);
1373
1374 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1375 fwater_hi = (cwm & 0x1f);
1376
1377 /* Set request length to 8 cachelines per fetch */
1378 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1379 fwater_hi = fwater_hi | (1 << 8);
1380
1381 I915_WRITE(FW_BLC, fwater_lo);
1382 I915_WRITE(FW_BLC2, fwater_hi);
1383
Imre Deak5209b1f2014-07-01 12:36:17 +03001384 if (enabled)
1385 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001386}
1387
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001388static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001389{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001390 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001391 struct drm_i915_private *dev_priv = dev->dev_private;
1392 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001393 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001394 uint32_t fwater_lo;
1395 int planea_wm;
1396
1397 crtc = single_enabled_crtc(dev);
1398 if (crtc == NULL)
1399 return;
1400
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001401 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001402 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001403 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001404 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001405 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001406 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1407 fwater_lo |= (3<<8) | planea_wm;
1408
1409 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1410
1411 I915_WRITE(FW_BLC, fwater_lo);
1412}
1413
Ville Syrjälä36587292013-07-05 11:57:16 +03001414static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1415 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001416{
1417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001418 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001419
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001420 pixel_rate = intel_crtc->config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001421
1422 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1423 * adjust the pixel_rate here. */
1424
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001425 if (intel_crtc->config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001426 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001427 uint32_t pfit_size = intel_crtc->config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001428
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001429 pipe_w = intel_crtc->config->pipe_src_w;
1430 pipe_h = intel_crtc->config->pipe_src_h;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001431 pfit_w = (pfit_size >> 16) & 0xFFFF;
1432 pfit_h = pfit_size & 0xFFFF;
1433 if (pipe_w < pfit_w)
1434 pipe_w = pfit_w;
1435 if (pipe_h < pfit_h)
1436 pipe_h = pfit_h;
1437
1438 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1439 pfit_w * pfit_h);
1440 }
1441
1442 return pixel_rate;
1443}
1444
Ville Syrjälä37126462013-08-01 16:18:55 +03001445/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001446static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001447 uint32_t latency)
1448{
1449 uint64_t ret;
1450
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001451 if (WARN(latency == 0, "Latency value missing\n"))
1452 return UINT_MAX;
1453
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001454 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1455 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1456
1457 return ret;
1458}
1459
Ville Syrjälä37126462013-08-01 16:18:55 +03001460/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001461static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001462 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1463 uint32_t latency)
1464{
1465 uint32_t ret;
1466
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001467 if (WARN(latency == 0, "Latency value missing\n"))
1468 return UINT_MAX;
1469
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001470 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1471 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1472 ret = DIV_ROUND_UP(ret, 64) + 2;
1473 return ret;
1474}
1475
Ville Syrjälä23297042013-07-05 11:57:17 +03001476static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001477 uint8_t bytes_per_pixel)
1478{
1479 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1480}
1481
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001482struct skl_pipe_wm_parameters {
1483 bool active;
1484 uint32_t pipe_htotal;
1485 uint32_t pixel_rate; /* in KHz */
1486 struct intel_plane_wm_parameters plane[I915_MAX_PLANES];
1487 struct intel_plane_wm_parameters cursor;
1488};
1489
Imre Deak820c1982013-12-17 14:46:36 +02001490struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001491 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001492 uint32_t pipe_htotal;
1493 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001494 struct intel_plane_wm_parameters pri;
1495 struct intel_plane_wm_parameters spr;
1496 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001497};
1498
Imre Deak820c1982013-12-17 14:46:36 +02001499struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001500 uint16_t pri;
1501 uint16_t spr;
1502 uint16_t cur;
1503 uint16_t fbc;
1504};
1505
Ville Syrjälä240264f2013-08-07 13:29:12 +03001506/* used in computing the new watermarks state */
1507struct intel_wm_config {
1508 unsigned int num_pipes_active;
1509 bool sprites_enabled;
1510 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001511};
1512
Ville Syrjälä37126462013-08-01 16:18:55 +03001513/*
1514 * For both WM_PIPE and WM_LP.
1515 * mem_value must be in 0.1us units.
1516 */
Imre Deak820c1982013-12-17 14:46:36 +02001517static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001518 uint32_t mem_value,
1519 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001520{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001521 uint32_t method1, method2;
1522
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001523 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001524 return 0;
1525
Ville Syrjälä23297042013-07-05 11:57:17 +03001526 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001527 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001528 mem_value);
1529
1530 if (!is_lp)
1531 return method1;
1532
Ville Syrjälä23297042013-07-05 11:57:17 +03001533 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001534 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001535 params->pri.horiz_pixels,
1536 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001537 mem_value);
1538
1539 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001540}
1541
Ville Syrjälä37126462013-08-01 16:18:55 +03001542/*
1543 * For both WM_PIPE and WM_LP.
1544 * mem_value must be in 0.1us units.
1545 */
Imre Deak820c1982013-12-17 14:46:36 +02001546static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001547 uint32_t mem_value)
1548{
1549 uint32_t method1, method2;
1550
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001551 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001552 return 0;
1553
Ville Syrjälä23297042013-07-05 11:57:17 +03001554 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001555 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001556 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03001557 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001558 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001559 params->spr.horiz_pixels,
1560 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001561 mem_value);
1562 return min(method1, method2);
1563}
1564
Ville Syrjälä37126462013-08-01 16:18:55 +03001565/*
1566 * For both WM_PIPE and WM_LP.
1567 * mem_value must be in 0.1us units.
1568 */
Imre Deak820c1982013-12-17 14:46:36 +02001569static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001570 uint32_t mem_value)
1571{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001572 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001573 return 0;
1574
Ville Syrjälä23297042013-07-05 11:57:17 +03001575 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001576 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001577 params->cur.horiz_pixels,
1578 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001579 mem_value);
1580}
1581
Paulo Zanonicca32e92013-05-31 11:45:06 -03001582/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02001583static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001584 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001585{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001586 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001587 return 0;
1588
Ville Syrjälä23297042013-07-05 11:57:17 +03001589 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001590 params->pri.horiz_pixels,
1591 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001592}
1593
Ville Syrjälä158ae642013-08-07 13:28:19 +03001594static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1595{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001596 if (INTEL_INFO(dev)->gen >= 8)
1597 return 3072;
1598 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001599 return 768;
1600 else
1601 return 512;
1602}
1603
Ville Syrjälä4e975082014-03-07 18:32:11 +02001604static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1605 int level, bool is_sprite)
1606{
1607 if (INTEL_INFO(dev)->gen >= 8)
1608 /* BDW primary/sprite plane watermarks */
1609 return level == 0 ? 255 : 2047;
1610 else if (INTEL_INFO(dev)->gen >= 7)
1611 /* IVB/HSW primary/sprite plane watermarks */
1612 return level == 0 ? 127 : 1023;
1613 else if (!is_sprite)
1614 /* ILK/SNB primary plane watermarks */
1615 return level == 0 ? 127 : 511;
1616 else
1617 /* ILK/SNB sprite plane watermarks */
1618 return level == 0 ? 63 : 255;
1619}
1620
1621static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1622 int level)
1623{
1624 if (INTEL_INFO(dev)->gen >= 7)
1625 return level == 0 ? 63 : 255;
1626 else
1627 return level == 0 ? 31 : 63;
1628}
1629
1630static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1631{
1632 if (INTEL_INFO(dev)->gen >= 8)
1633 return 31;
1634 else
1635 return 15;
1636}
1637
Ville Syrjälä158ae642013-08-07 13:28:19 +03001638/* Calculate the maximum primary/sprite plane watermark */
1639static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1640 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001641 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001642 enum intel_ddb_partitioning ddb_partitioning,
1643 bool is_sprite)
1644{
1645 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001646
1647 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001648 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001649 return 0;
1650
1651 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001652 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001653 fifo_size /= INTEL_INFO(dev)->num_pipes;
1654
1655 /*
1656 * For some reason the non self refresh
1657 * FIFO size is only half of the self
1658 * refresh FIFO size on ILK/SNB.
1659 */
1660 if (INTEL_INFO(dev)->gen <= 6)
1661 fifo_size /= 2;
1662 }
1663
Ville Syrjälä240264f2013-08-07 13:29:12 +03001664 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001665 /* level 0 is always calculated with 1:1 split */
1666 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1667 if (is_sprite)
1668 fifo_size *= 5;
1669 fifo_size /= 6;
1670 } else {
1671 fifo_size /= 2;
1672 }
1673 }
1674
1675 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001676 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001677}
1678
1679/* Calculate the maximum cursor plane watermark */
1680static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001681 int level,
1682 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001683{
1684 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001685 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001686 return 64;
1687
1688 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001689 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001690}
1691
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001692static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001693 int level,
1694 const struct intel_wm_config *config,
1695 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001696 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001697{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001698 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1699 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1700 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001701 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001702}
1703
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001704static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1705 int level,
1706 struct ilk_wm_maximums *max)
1707{
1708 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1709 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1710 max->cur = ilk_cursor_wm_reg_max(dev, level);
1711 max->fbc = ilk_fbc_wm_reg_max(dev);
1712}
1713
Ville Syrjäläd9395652013-10-09 19:18:10 +03001714static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001715 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001716 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001717{
1718 bool ret;
1719
1720 /* already determined to be invalid? */
1721 if (!result->enable)
1722 return false;
1723
1724 result->enable = result->pri_val <= max->pri &&
1725 result->spr_val <= max->spr &&
1726 result->cur_val <= max->cur;
1727
1728 ret = result->enable;
1729
1730 /*
1731 * HACK until we can pre-compute everything,
1732 * and thus fail gracefully if LP0 watermarks
1733 * are exceeded...
1734 */
1735 if (level == 0 && !result->enable) {
1736 if (result->pri_val > max->pri)
1737 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
1738 level, result->pri_val, max->pri);
1739 if (result->spr_val > max->spr)
1740 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
1741 level, result->spr_val, max->spr);
1742 if (result->cur_val > max->cur)
1743 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
1744 level, result->cur_val, max->cur);
1745
1746 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
1747 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
1748 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
1749 result->enable = true;
1750 }
1751
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001752 return ret;
1753}
1754
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001755static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001756 int level,
Imre Deak820c1982013-12-17 14:46:36 +02001757 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001758 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001759{
1760 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
1761 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
1762 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
1763
1764 /* WM1+ latency values stored in 0.5us units */
1765 if (level > 0) {
1766 pri_latency *= 5;
1767 spr_latency *= 5;
1768 cur_latency *= 5;
1769 }
1770
1771 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
1772 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
1773 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
1774 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
1775 result->enable = true;
1776}
1777
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001778static uint32_t
1779hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03001780{
1781 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03001782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001783 struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03001784 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03001785
Matt Roper3ef00282015-03-09 10:19:24 -07001786 if (!intel_crtc->active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001787 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03001788
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03001789 /* The WM are computed with base on how long it takes to fill a single
1790 * row at the given clock rate, multiplied by 8.
1791 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001792 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
1793 mode->crtc_clock);
1794 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Paulo Zanoni85a02de2013-05-03 17:23:43 -03001795 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03001796
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001797 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
1798 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03001799}
1800
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001801static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03001802{
1803 struct drm_i915_private *dev_priv = dev->dev_private;
1804
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001805 if (IS_GEN9(dev)) {
1806 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00001807 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00001808 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001809
1810 /* read the first set of memory latencies[0:3] */
1811 val = 0; /* data0 to be programmed to 0 for first set */
1812 mutex_lock(&dev_priv->rps.hw_lock);
1813 ret = sandybridge_pcode_read(dev_priv,
1814 GEN9_PCODE_READ_MEM_LATENCY,
1815 &val);
1816 mutex_unlock(&dev_priv->rps.hw_lock);
1817
1818 if (ret) {
1819 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
1820 return;
1821 }
1822
1823 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
1824 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
1825 GEN9_MEM_LATENCY_LEVEL_MASK;
1826 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
1827 GEN9_MEM_LATENCY_LEVEL_MASK;
1828 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
1829 GEN9_MEM_LATENCY_LEVEL_MASK;
1830
1831 /* read the second set of memory latencies[4:7] */
1832 val = 1; /* data0 to be programmed to 1 for second set */
1833 mutex_lock(&dev_priv->rps.hw_lock);
1834 ret = sandybridge_pcode_read(dev_priv,
1835 GEN9_PCODE_READ_MEM_LATENCY,
1836 &val);
1837 mutex_unlock(&dev_priv->rps.hw_lock);
1838 if (ret) {
1839 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
1840 return;
1841 }
1842
1843 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
1844 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
1845 GEN9_MEM_LATENCY_LEVEL_MASK;
1846 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
1847 GEN9_MEM_LATENCY_LEVEL_MASK;
1848 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
1849 GEN9_MEM_LATENCY_LEVEL_MASK;
1850
Vandana Kannan367294b2014-11-04 17:06:46 +00001851 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00001852 * WaWmMemoryReadLatency:skl
1853 *
Vandana Kannan367294b2014-11-04 17:06:46 +00001854 * punit doesn't take into account the read latency so we need
1855 * to add 2us to the various latency levels we retrieve from
1856 * the punit.
1857 * - W0 is a bit special in that it's the only level that
1858 * can't be disabled if we want to have display working, so
1859 * we always add 2us there.
1860 * - For levels >=1, punit returns 0us latency when they are
1861 * disabled, so we respect that and don't add 2us then
Vandana Kannan4f947382014-11-04 17:06:47 +00001862 *
1863 * Additionally, if a level n (n > 1) has a 0us latency, all
1864 * levels m (m >= n) need to be disabled. We make sure to
1865 * sanitize the values out of the punit to satisfy this
1866 * requirement.
Vandana Kannan367294b2014-11-04 17:06:46 +00001867 */
1868 wm[0] += 2;
1869 for (level = 1; level <= max_level; level++)
1870 if (wm[level] != 0)
1871 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00001872 else {
1873 for (i = level + 1; i <= max_level; i++)
1874 wm[i] = 0;
Vandana Kannan367294b2014-11-04 17:06:46 +00001875
Vandana Kannan4f947382014-11-04 17:06:47 +00001876 break;
1877 }
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001878 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03001879 uint64_t sskpd = I915_READ64(MCH_SSKPD);
1880
1881 wm[0] = (sskpd >> 56) & 0xFF;
1882 if (wm[0] == 0)
1883 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03001884 wm[1] = (sskpd >> 4) & 0xFF;
1885 wm[2] = (sskpd >> 12) & 0xFF;
1886 wm[3] = (sskpd >> 20) & 0x1FF;
1887 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03001888 } else if (INTEL_INFO(dev)->gen >= 6) {
1889 uint32_t sskpd = I915_READ(MCH_SSKPD);
1890
1891 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
1892 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
1893 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
1894 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03001895 } else if (INTEL_INFO(dev)->gen >= 5) {
1896 uint32_t mltr = I915_READ(MLTR_ILK);
1897
1898 /* ILK primary LP0 latency is 700 ns */
1899 wm[0] = 7;
1900 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
1901 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03001902 }
1903}
1904
Ville Syrjälä53615a52013-08-01 16:18:50 +03001905static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
1906{
1907 /* ILK sprite LP0 latency is 1300 ns */
1908 if (INTEL_INFO(dev)->gen == 5)
1909 wm[0] = 13;
1910}
1911
1912static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
1913{
1914 /* ILK cursor LP0 latency is 1300 ns */
1915 if (INTEL_INFO(dev)->gen == 5)
1916 wm[0] = 13;
1917
1918 /* WaDoubleCursorLP3Latency:ivb */
1919 if (IS_IVYBRIDGE(dev))
1920 wm[3] *= 2;
1921}
1922
Damien Lespiau546c81f2014-05-13 15:30:26 +01001923int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03001924{
1925 /* how many WM levels are we expecting */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001926 if (IS_GEN9(dev))
1927 return 7;
1928 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03001929 return 4;
1930 else if (INTEL_INFO(dev)->gen >= 6)
1931 return 3;
1932 else
1933 return 2;
1934}
Daniel Vetter7526ed72014-09-29 15:07:19 +02001935
Ville Syrjälä26ec9712013-08-01 16:18:52 +03001936static void intel_print_wm_latency(struct drm_device *dev,
1937 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001938 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03001939{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03001940 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03001941
1942 for (level = 0; level <= max_level; level++) {
1943 unsigned int latency = wm[level];
1944
1945 if (latency == 0) {
1946 DRM_ERROR("%s WM%d latency not provided\n",
1947 name, level);
1948 continue;
1949 }
1950
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001951 /*
1952 * - latencies are in us on gen9.
1953 * - before then, WM1+ latency values are in 0.5us units
1954 */
1955 if (IS_GEN9(dev))
1956 latency *= 10;
1957 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03001958 latency *= 5;
1959
1960 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
1961 name, level, wm[level],
1962 latency / 10, latency % 10);
1963 }
1964}
1965
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03001966static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
1967 uint16_t wm[5], uint16_t min)
1968{
1969 int level, max_level = ilk_wm_max_level(dev_priv->dev);
1970
1971 if (wm[0] >= min)
1972 return false;
1973
1974 wm[0] = max(wm[0], min);
1975 for (level = 1; level <= max_level; level++)
1976 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
1977
1978 return true;
1979}
1980
1981static void snb_wm_latency_quirk(struct drm_device *dev)
1982{
1983 struct drm_i915_private *dev_priv = dev->dev_private;
1984 bool changed;
1985
1986 /*
1987 * The BIOS provided WM memory latency values are often
1988 * inadequate for high resolution displays. Adjust them.
1989 */
1990 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
1991 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
1992 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
1993
1994 if (!changed)
1995 return;
1996
1997 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
1998 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
1999 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2000 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2001}
2002
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002003static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002004{
2005 struct drm_i915_private *dev_priv = dev->dev_private;
2006
2007 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2008
2009 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2010 sizeof(dev_priv->wm.pri_latency));
2011 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2012 sizeof(dev_priv->wm.pri_latency));
2013
2014 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2015 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002016
2017 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2018 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2019 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002020
2021 if (IS_GEN6(dev))
2022 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002023}
2024
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002025static void skl_setup_wm_latency(struct drm_device *dev)
2026{
2027 struct drm_i915_private *dev_priv = dev->dev_private;
2028
2029 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2030 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2031}
2032
Imre Deak820c1982013-12-17 14:46:36 +02002033static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002034 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002035{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002036 struct drm_device *dev = crtc->dev;
2037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2038 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002039 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002040
Matt Roper3ef00282015-03-09 10:19:24 -07002041 if (!intel_crtc->active)
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002042 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002043
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002044 p->active = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002045 p->pipe_htotal = intel_crtc->config->base.adjusted_mode.crtc_htotal;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002046 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
Matt Roperc9f038a2015-03-09 11:06:02 -07002047
2048 if (crtc->primary->state->fb) {
2049 p->pri.enabled = true;
2050 p->pri.bytes_per_pixel =
2051 crtc->primary->state->fb->bits_per_pixel / 8;
2052 } else {
2053 p->pri.enabled = false;
2054 p->pri.bytes_per_pixel = 0;
2055 }
2056
2057 if (crtc->cursor->state->fb) {
2058 p->cur.enabled = true;
2059 p->cur.bytes_per_pixel = 4;
2060 } else {
2061 p->cur.enabled = false;
2062 p->cur.bytes_per_pixel = 0;
2063 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002064 p->pri.horiz_pixels = intel_crtc->config->pipe_src_w;
Matt Roper3dd512f2015-02-27 10:12:00 -08002065 p->cur.horiz_pixels = intel_crtc->base.cursor->state->crtc_w;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002066
Matt Roperaf2b6532014-04-01 15:22:32 -07002067 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002068 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002069
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002070 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002071 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002072 break;
2073 }
2074 }
2075}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002076
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002077static void ilk_compute_wm_config(struct drm_device *dev,
2078 struct intel_wm_config *config)
2079{
2080 struct intel_crtc *intel_crtc;
2081
2082 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002083 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002084 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2085
2086 if (!wm->pipe_enabled)
2087 continue;
2088
2089 config->sprites_enabled |= wm->sprites_enabled;
2090 config->sprites_scaled |= wm->sprites_scaled;
2091 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002092 }
2093}
2094
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002095/* Compute new watermarks for the pipe */
2096static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002097 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002098 struct intel_pipe_wm *pipe_wm)
2099{
2100 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002101 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002102 int level, max_level = ilk_wm_max_level(dev);
2103 /* LP0 watermark maximums depend on this pipe alone */
2104 struct intel_wm_config config = {
2105 .num_pipes_active = 1,
2106 .sprites_enabled = params->spr.enabled,
2107 .sprites_scaled = params->spr.scaled,
2108 };
Imre Deak820c1982013-12-17 14:46:36 +02002109 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002110
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002111 pipe_wm->pipe_enabled = params->active;
2112 pipe_wm->sprites_enabled = params->spr.enabled;
2113 pipe_wm->sprites_scaled = params->spr.scaled;
2114
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002115 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2116 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2117 max_level = 1;
2118
2119 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2120 if (params->spr.scaled)
2121 max_level = 0;
2122
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002123 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002124
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002125 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002126 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002127
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002128 /* LP0 watermarks always use 1/2 DDB partitioning */
2129 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2130
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002131 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002132 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2133 return false;
2134
2135 ilk_compute_wm_reg_maximums(dev, 1, &max);
2136
2137 for (level = 1; level <= max_level; level++) {
2138 struct intel_wm_level wm = {};
2139
2140 ilk_compute_wm_level(dev_priv, level, params, &wm);
2141
2142 /*
2143 * Disable any watermark level that exceeds the
2144 * register maximums since such watermarks are
2145 * always invalid.
2146 */
2147 if (!ilk_validate_wm_level(level, &max, &wm))
2148 break;
2149
2150 pipe_wm->wm[level] = wm;
2151 }
2152
2153 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002154}
2155
2156/*
2157 * Merge the watermarks from all active pipes for a specific level.
2158 */
2159static void ilk_merge_wm_level(struct drm_device *dev,
2160 int level,
2161 struct intel_wm_level *ret_wm)
2162{
2163 const struct intel_crtc *intel_crtc;
2164
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002165 ret_wm->enable = true;
2166
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002167 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002168 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2169 const struct intel_wm_level *wm = &active->wm[level];
2170
2171 if (!active->pipe_enabled)
2172 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002173
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002174 /*
2175 * The watermark values may have been used in the past,
2176 * so we must maintain them in the registers for some
2177 * time even if the level is now disabled.
2178 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002179 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002180 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002181
2182 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2183 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2184 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2185 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2186 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002187}
2188
2189/*
2190 * Merge all low power watermarks for all active pipes.
2191 */
2192static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002193 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002194 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002195 struct intel_pipe_wm *merged)
2196{
2197 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002198 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002199
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002200 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2201 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2202 config->num_pipes_active > 1)
2203 return;
2204
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002205 /* ILK: FBC WM must be disabled always */
2206 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002207
2208 /* merge each WM1+ level */
2209 for (level = 1; level <= max_level; level++) {
2210 struct intel_wm_level *wm = &merged->wm[level];
2211
2212 ilk_merge_wm_level(dev, level, wm);
2213
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002214 if (level > last_enabled_level)
2215 wm->enable = false;
2216 else if (!ilk_validate_wm_level(level, max, wm))
2217 /* make sure all following levels get disabled */
2218 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002219
2220 /*
2221 * The spec says it is preferred to disable
2222 * FBC WMs instead of disabling a WM level.
2223 */
2224 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002225 if (wm->enable)
2226 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002227 wm->fbc_val = 0;
2228 }
2229 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002230
2231 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2232 /*
2233 * FIXME this is racy. FBC might get enabled later.
2234 * What we should check here is whether FBC can be
2235 * enabled sometime later.
2236 */
2237 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2238 for (level = 2; level <= max_level; level++) {
2239 struct intel_wm_level *wm = &merged->wm[level];
2240
2241 wm->enable = false;
2242 }
2243 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002244}
2245
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002246static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2247{
2248 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2249 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2250}
2251
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002252/* The value we need to program into the WM_LPx latency field */
2253static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2254{
2255 struct drm_i915_private *dev_priv = dev->dev_private;
2256
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002257 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002258 return 2 * level;
2259 else
2260 return dev_priv->wm.pri_latency[level];
2261}
2262
Imre Deak820c1982013-12-17 14:46:36 +02002263static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002264 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002265 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002266 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002267{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002268 struct intel_crtc *intel_crtc;
2269 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002270
Ville Syrjälä0362c782013-10-09 19:17:57 +03002271 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002272 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002273
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002274 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002275 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002276 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002277
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002278 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002279
Ville Syrjälä0362c782013-10-09 19:17:57 +03002280 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002281
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002282 /*
2283 * Maintain the watermark values even if the level is
2284 * disabled. Doing otherwise could cause underruns.
2285 */
2286 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002287 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002288 (r->pri_val << WM1_LP_SR_SHIFT) |
2289 r->cur_val;
2290
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002291 if (r->enable)
2292 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2293
Ville Syrjälä416f4722013-11-02 21:07:46 -07002294 if (INTEL_INFO(dev)->gen >= 8)
2295 results->wm_lp[wm_lp - 1] |=
2296 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2297 else
2298 results->wm_lp[wm_lp - 1] |=
2299 r->fbc_val << WM1_LP_FBC_SHIFT;
2300
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002301 /*
2302 * Always set WM1S_LP_EN when spr_val != 0, even if the
2303 * level is disabled. Doing otherwise could cause underruns.
2304 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002305 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2306 WARN_ON(wm_lp != 1);
2307 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2308 } else
2309 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002310 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002311
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002312 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002313 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002314 enum pipe pipe = intel_crtc->pipe;
2315 const struct intel_wm_level *r =
2316 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002317
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002318 if (WARN_ON(!r->enable))
2319 continue;
2320
2321 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2322
2323 results->wm_pipe[pipe] =
2324 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2325 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2326 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002327 }
2328}
2329
Paulo Zanoni861f3382013-05-31 10:19:21 -03002330/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2331 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002332static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002333 struct intel_pipe_wm *r1,
2334 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002335{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002336 int level, max_level = ilk_wm_max_level(dev);
2337 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002338
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002339 for (level = 1; level <= max_level; level++) {
2340 if (r1->wm[level].enable)
2341 level1 = level;
2342 if (r2->wm[level].enable)
2343 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002344 }
2345
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002346 if (level1 == level2) {
2347 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002348 return r2;
2349 else
2350 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002351 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002352 return r1;
2353 } else {
2354 return r2;
2355 }
2356}
2357
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002358/* dirty bits used to track which watermarks need changes */
2359#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2360#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2361#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2362#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2363#define WM_DIRTY_FBC (1 << 24)
2364#define WM_DIRTY_DDB (1 << 25)
2365
Damien Lespiau055e3932014-08-18 13:49:10 +01002366static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002367 const struct ilk_wm_values *old,
2368 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002369{
2370 unsigned int dirty = 0;
2371 enum pipe pipe;
2372 int wm_lp;
2373
Damien Lespiau055e3932014-08-18 13:49:10 +01002374 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002375 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2376 dirty |= WM_DIRTY_LINETIME(pipe);
2377 /* Must disable LP1+ watermarks too */
2378 dirty |= WM_DIRTY_LP_ALL;
2379 }
2380
2381 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2382 dirty |= WM_DIRTY_PIPE(pipe);
2383 /* Must disable LP1+ watermarks too */
2384 dirty |= WM_DIRTY_LP_ALL;
2385 }
2386 }
2387
2388 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2389 dirty |= WM_DIRTY_FBC;
2390 /* Must disable LP1+ watermarks too */
2391 dirty |= WM_DIRTY_LP_ALL;
2392 }
2393
2394 if (old->partitioning != new->partitioning) {
2395 dirty |= WM_DIRTY_DDB;
2396 /* Must disable LP1+ watermarks too */
2397 dirty |= WM_DIRTY_LP_ALL;
2398 }
2399
2400 /* LP1+ watermarks already deemed dirty, no need to continue */
2401 if (dirty & WM_DIRTY_LP_ALL)
2402 return dirty;
2403
2404 /* Find the lowest numbered LP1+ watermark in need of an update... */
2405 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2406 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2407 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2408 break;
2409 }
2410
2411 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2412 for (; wm_lp <= 3; wm_lp++)
2413 dirty |= WM_DIRTY_LP(wm_lp);
2414
2415 return dirty;
2416}
2417
Ville Syrjälä8553c182013-12-05 15:51:39 +02002418static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2419 unsigned int dirty)
2420{
Imre Deak820c1982013-12-17 14:46:36 +02002421 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002422 bool changed = false;
2423
2424 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2425 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2426 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2427 changed = true;
2428 }
2429 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2430 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2431 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2432 changed = true;
2433 }
2434 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2435 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2436 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2437 changed = true;
2438 }
2439
2440 /*
2441 * Don't touch WM1S_LP_EN here.
2442 * Doing so could cause underruns.
2443 */
2444
2445 return changed;
2446}
2447
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002448/*
2449 * The spec says we shouldn't write when we don't need, because every write
2450 * causes WMs to be re-evaluated, expending some power.
2451 */
Imre Deak820c1982013-12-17 14:46:36 +02002452static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2453 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002454{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002455 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002456 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002457 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002458 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002459
Damien Lespiau055e3932014-08-18 13:49:10 +01002460 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002461 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002462 return;
2463
Ville Syrjälä8553c182013-12-05 15:51:39 +02002464 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002465
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002466 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002467 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002468 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002469 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002470 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002471 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2472
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002473 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002474 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002475 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002476 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002477 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002478 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2479
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002480 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002481 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002482 val = I915_READ(WM_MISC);
2483 if (results->partitioning == INTEL_DDB_PART_1_2)
2484 val &= ~WM_MISC_DATA_PARTITION_5_6;
2485 else
2486 val |= WM_MISC_DATA_PARTITION_5_6;
2487 I915_WRITE(WM_MISC, val);
2488 } else {
2489 val = I915_READ(DISP_ARB_CTL2);
2490 if (results->partitioning == INTEL_DDB_PART_1_2)
2491 val &= ~DISP_DATA_PARTITION_5_6;
2492 else
2493 val |= DISP_DATA_PARTITION_5_6;
2494 I915_WRITE(DISP_ARB_CTL2, val);
2495 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002496 }
2497
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002498 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002499 val = I915_READ(DISP_ARB_CTL);
2500 if (results->enable_fbc_wm)
2501 val &= ~DISP_FBC_WM_DIS;
2502 else
2503 val |= DISP_FBC_WM_DIS;
2504 I915_WRITE(DISP_ARB_CTL, val);
2505 }
2506
Imre Deak954911e2013-12-17 14:46:34 +02002507 if (dirty & WM_DIRTY_LP(1) &&
2508 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2509 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2510
2511 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002512 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2513 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2514 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2515 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2516 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002517
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002518 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002519 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002520 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002521 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002522 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002523 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002524
2525 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002526}
2527
Ville Syrjälä8553c182013-12-05 15:51:39 +02002528static bool ilk_disable_lp_wm(struct drm_device *dev)
2529{
2530 struct drm_i915_private *dev_priv = dev->dev_private;
2531
2532 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2533}
2534
Damien Lespiaub9cec072014-11-04 17:06:43 +00002535/*
2536 * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
2537 * different active planes.
2538 */
2539
2540#define SKL_DDB_SIZE 896 /* in blocks */
2541
2542static void
2543skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
2544 struct drm_crtc *for_crtc,
2545 const struct intel_wm_config *config,
2546 const struct skl_pipe_wm_parameters *params,
2547 struct skl_ddb_entry *alloc /* out */)
2548{
2549 struct drm_crtc *crtc;
2550 unsigned int pipe_size, ddb_size;
2551 int nth_active_pipe;
2552
2553 if (!params->active) {
2554 alloc->start = 0;
2555 alloc->end = 0;
2556 return;
2557 }
2558
2559 ddb_size = SKL_DDB_SIZE;
2560
2561 ddb_size -= 4; /* 4 blocks for bypass path allocation */
2562
2563 nth_active_pipe = 0;
2564 for_each_crtc(dev, crtc) {
Matt Roper3ef00282015-03-09 10:19:24 -07002565 if (!to_intel_crtc(crtc)->active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002566 continue;
2567
2568 if (crtc == for_crtc)
2569 break;
2570
2571 nth_active_pipe++;
2572 }
2573
2574 pipe_size = ddb_size / config->num_pipes_active;
2575 alloc->start = nth_active_pipe * ddb_size / config->num_pipes_active;
Damien Lespiau16160e32014-11-04 17:06:53 +00002576 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002577}
2578
2579static unsigned int skl_cursor_allocation(const struct intel_wm_config *config)
2580{
2581 if (config->num_pipes_active == 1)
2582 return 32;
2583
2584 return 8;
2585}
2586
Damien Lespiaua269c582014-11-04 17:06:49 +00002587static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
2588{
2589 entry->start = reg & 0x3ff;
2590 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00002591 if (entry->end)
2592 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00002593}
2594
Damien Lespiau08db6652014-11-04 17:06:52 +00002595void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2596 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00002597{
Damien Lespiaua269c582014-11-04 17:06:49 +00002598 enum pipe pipe;
2599 int plane;
2600 u32 val;
2601
2602 for_each_pipe(dev_priv, pipe) {
Damien Lespiaudd740782015-02-28 14:54:08 +00002603 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00002604 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
2605 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
2606 val);
2607 }
2608
2609 val = I915_READ(CUR_BUF_CFG(pipe));
2610 skl_ddb_entry_init_from_hw(&ddb->cursor[pipe], val);
2611 }
2612}
2613
Damien Lespiaub9cec072014-11-04 17:06:43 +00002614static unsigned int
2615skl_plane_relative_data_rate(const struct intel_plane_wm_parameters *p)
2616{
2617 return p->horiz_pixels * p->vert_pixels * p->bytes_per_pixel;
2618}
2619
2620/*
2621 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
2622 * a 8192x4096@32bpp framebuffer:
2623 * 3 * 4096 * 8192 * 4 < 2^32
2624 */
2625static unsigned int
2626skl_get_total_relative_data_rate(struct intel_crtc *intel_crtc,
2627 const struct skl_pipe_wm_parameters *params)
2628{
2629 unsigned int total_data_rate = 0;
2630 int plane;
2631
2632 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++) {
2633 const struct intel_plane_wm_parameters *p;
2634
2635 p = &params->plane[plane];
2636 if (!p->enabled)
2637 continue;
2638
2639 total_data_rate += skl_plane_relative_data_rate(p);
2640 }
2641
2642 return total_data_rate;
2643}
2644
2645static void
2646skl_allocate_pipe_ddb(struct drm_crtc *crtc,
2647 const struct intel_wm_config *config,
2648 const struct skl_pipe_wm_parameters *params,
2649 struct skl_ddb_allocation *ddb /* out */)
2650{
2651 struct drm_device *dev = crtc->dev;
Damien Lespiaudd740782015-02-28 14:54:08 +00002652 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2654 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002655 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00002656 uint16_t alloc_size, start, cursor_blocks;
Damien Lespiau80958152015-02-09 13:35:10 +00002657 uint16_t minimum[I915_MAX_PLANES];
Damien Lespiaub9cec072014-11-04 17:06:43 +00002658 unsigned int total_data_rate;
2659 int plane;
2660
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002661 skl_ddb_get_pipe_allocation_limits(dev, crtc, config, params, alloc);
2662 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002663 if (alloc_size == 0) {
2664 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
2665 memset(&ddb->cursor[pipe], 0, sizeof(ddb->cursor[pipe]));
2666 return;
2667 }
2668
2669 cursor_blocks = skl_cursor_allocation(config);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002670 ddb->cursor[pipe].start = alloc->end - cursor_blocks;
2671 ddb->cursor[pipe].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002672
2673 alloc_size -= cursor_blocks;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002674 alloc->end -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002675
Damien Lespiau80958152015-02-09 13:35:10 +00002676 /* 1. Allocate the mininum required blocks for each active plane */
Damien Lespiaudd740782015-02-28 14:54:08 +00002677 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau80958152015-02-09 13:35:10 +00002678 const struct intel_plane_wm_parameters *p;
2679
2680 p = &params->plane[plane];
2681 if (!p->enabled)
2682 continue;
2683
2684 minimum[plane] = 8;
2685 alloc_size -= minimum[plane];
2686 }
2687
Damien Lespiaub9cec072014-11-04 17:06:43 +00002688 /*
Damien Lespiau80958152015-02-09 13:35:10 +00002689 * 2. Distribute the remaining space in proportion to the amount of
2690 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00002691 *
2692 * FIXME: we may not allocate every single block here.
2693 */
2694 total_data_rate = skl_get_total_relative_data_rate(intel_crtc, params);
2695
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002696 start = alloc->start;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002697 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++) {
2698 const struct intel_plane_wm_parameters *p;
2699 unsigned int data_rate;
2700 uint16_t plane_blocks;
2701
2702 p = &params->plane[plane];
2703 if (!p->enabled)
2704 continue;
2705
2706 data_rate = skl_plane_relative_data_rate(p);
2707
2708 /*
2709 * promote the expression to 64 bits to avoid overflowing, the
2710 * result is < available as data_rate / total_data_rate < 1
2711 */
Damien Lespiau80958152015-02-09 13:35:10 +00002712 plane_blocks = minimum[plane];
2713 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
2714 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002715
2716 ddb->plane[pipe][plane].start = start;
Damien Lespiau16160e32014-11-04 17:06:53 +00002717 ddb->plane[pipe][plane].end = start + plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002718
2719 start += plane_blocks;
2720 }
2721
2722}
2723
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002724static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002725{
2726 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002727 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002728}
2729
2730/*
2731 * The max latency should be 257 (max the punit can code is 255 and we add 2us
2732 * for the read latency) and bytes_per_pixel should always be <= 8, so that
2733 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
2734 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
2735*/
2736static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
2737 uint32_t latency)
2738{
2739 uint32_t wm_intermediate_val, ret;
2740
2741 if (latency == 0)
2742 return UINT_MAX;
2743
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002744 wm_intermediate_val = latency * pixel_rate * bytes_per_pixel / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002745 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
2746
2747 return ret;
2748}
2749
2750static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
2751 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00002752 uint64_t tiling, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002753{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002754 uint32_t ret;
2755 uint32_t plane_bytes_per_line, plane_blocks_per_line;
2756 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002757
2758 if (latency == 0)
2759 return UINT_MAX;
2760
2761 plane_bytes_per_line = horiz_pixels * bytes_per_pixel;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00002762
2763 if (tiling == I915_FORMAT_MOD_Y_TILED ||
2764 tiling == I915_FORMAT_MOD_Yf_TILED) {
2765 plane_bytes_per_line *= 4;
2766 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
2767 plane_blocks_per_line /= 4;
2768 } else {
2769 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
2770 }
2771
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002772 wm_intermediate_val = latency * pixel_rate;
2773 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002774 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002775
2776 return ret;
2777}
2778
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002779static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb,
2780 const struct intel_crtc *intel_crtc)
2781{
2782 struct drm_device *dev = intel_crtc->base.dev;
2783 struct drm_i915_private *dev_priv = dev->dev_private;
2784 const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
2785 enum pipe pipe = intel_crtc->pipe;
2786
2787 if (memcmp(new_ddb->plane[pipe], cur_ddb->plane[pipe],
2788 sizeof(new_ddb->plane[pipe])))
2789 return true;
2790
2791 if (memcmp(&new_ddb->cursor[pipe], &cur_ddb->cursor[pipe],
2792 sizeof(new_ddb->cursor[pipe])))
2793 return true;
2794
2795 return false;
2796}
2797
2798static void skl_compute_wm_global_parameters(struct drm_device *dev,
2799 struct intel_wm_config *config)
2800{
2801 struct drm_crtc *crtc;
2802 struct drm_plane *plane;
2803
2804 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
Matt Roper3ef00282015-03-09 10:19:24 -07002805 config->num_pipes_active += to_intel_crtc(crtc)->active;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002806
2807 /* FIXME: I don't think we need those two global parameters on SKL */
2808 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
2809 struct intel_plane *intel_plane = to_intel_plane(plane);
2810
2811 config->sprites_enabled |= intel_plane->wm.enabled;
2812 config->sprites_scaled |= intel_plane->wm.scaled;
2813 }
2814}
2815
2816static void skl_compute_wm_pipe_parameters(struct drm_crtc *crtc,
2817 struct skl_pipe_wm_parameters *p)
2818{
2819 struct drm_device *dev = crtc->dev;
2820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2821 enum pipe pipe = intel_crtc->pipe;
2822 struct drm_plane *plane;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00002823 struct drm_framebuffer *fb;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002824 int i = 1; /* Index for sprite planes start */
2825
Matt Roper3ef00282015-03-09 10:19:24 -07002826 p->active = intel_crtc->active;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002827 if (p->active) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002828 p->pipe_htotal = intel_crtc->config->base.adjusted_mode.crtc_htotal;
2829 p->pixel_rate = skl_pipe_pixel_rate(intel_crtc->config);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002830
Matt Roperc9f038a2015-03-09 11:06:02 -07002831 fb = crtc->primary->state->fb;
2832 if (fb) {
2833 p->plane[0].enabled = true;
2834 p->plane[0].bytes_per_pixel = fb->bits_per_pixel / 8;
2835 p->plane[0].tiling = fb->modifier[0];
2836 } else {
2837 p->plane[0].enabled = false;
2838 p->plane[0].bytes_per_pixel = 0;
2839 p->plane[0].tiling = DRM_FORMAT_MOD_NONE;
2840 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002841 p->plane[0].horiz_pixels = intel_crtc->config->pipe_src_w;
2842 p->plane[0].vert_pixels = intel_crtc->config->pipe_src_h;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002843
Matt Roperc9f038a2015-03-09 11:06:02 -07002844 fb = crtc->cursor->state->fb;
2845 if (fb) {
2846 p->cursor.enabled = true;
2847 p->cursor.bytes_per_pixel = fb->bits_per_pixel / 8;
2848 p->cursor.horiz_pixels = crtc->cursor->state->crtc_w;
2849 p->cursor.vert_pixels = crtc->cursor->state->crtc_h;
2850 } else {
2851 p->cursor.enabled = false;
2852 p->cursor.bytes_per_pixel = 0;
2853 p->cursor.horiz_pixels = 64;
2854 p->cursor.vert_pixels = 64;
2855 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002856 }
2857
2858 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
2859 struct intel_plane *intel_plane = to_intel_plane(plane);
2860
Sonika Jindala712f8e2014-12-09 10:59:15 +05302861 if (intel_plane->pipe == pipe &&
2862 plane->type == DRM_PLANE_TYPE_OVERLAY)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002863 p->plane[i++] = intel_plane->wm;
2864 }
2865}
2866
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002867static bool skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
2868 struct skl_pipe_wm_parameters *p,
Damien Lespiauafb024a2014-11-04 17:06:59 +00002869 struct intel_plane_wm_parameters *p_params,
2870 uint16_t ddb_allocation,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002871 int level,
Damien Lespiauafb024a2014-11-04 17:06:59 +00002872 uint16_t *out_blocks, /* out */
2873 uint8_t *out_lines /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002874{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002875 uint32_t latency = dev_priv->wm.skl_latency[level];
2876 uint32_t method1, method2;
2877 uint32_t plane_bytes_per_line, plane_blocks_per_line;
2878 uint32_t res_blocks, res_lines;
2879 uint32_t selected_result;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002880
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002881 if (latency == 0 || !p->active || !p_params->enabled)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002882 return false;
2883
2884 method1 = skl_wm_method1(p->pixel_rate,
2885 p_params->bytes_per_pixel,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002886 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002887 method2 = skl_wm_method2(p->pixel_rate,
2888 p->pipe_htotal,
2889 p_params->horiz_pixels,
2890 p_params->bytes_per_pixel,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00002891 p_params->tiling,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002892 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002893
2894 plane_bytes_per_line = p_params->horiz_pixels *
2895 p_params->bytes_per_pixel;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002896 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002897
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00002898 if (p_params->tiling == I915_FORMAT_MOD_Y_TILED ||
2899 p_params->tiling == I915_FORMAT_MOD_Yf_TILED) {
2900 uint32_t y_tile_minimum = plane_blocks_per_line * 4;
2901 selected_result = max(method2, y_tile_minimum);
2902 } else {
2903 if ((ddb_allocation / plane_blocks_per_line) >= 1)
2904 selected_result = min(method1, method2);
2905 else
2906 selected_result = method1;
2907 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002908
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002909 res_blocks = selected_result + 1;
2910 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00002911
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00002912 if (level >= 1 && level <= 7) {
2913 if (p_params->tiling == I915_FORMAT_MOD_Y_TILED ||
2914 p_params->tiling == I915_FORMAT_MOD_Yf_TILED)
2915 res_lines += 4;
2916 else
2917 res_blocks++;
2918 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002919
2920 if (res_blocks >= ddb_allocation || res_lines > 31)
Damien Lespiaue6d66172014-11-04 17:06:55 +00002921 return false;
2922
2923 *out_blocks = res_blocks;
2924 *out_lines = res_lines;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002925
2926 return true;
2927}
2928
2929static void skl_compute_wm_level(const struct drm_i915_private *dev_priv,
2930 struct skl_ddb_allocation *ddb,
2931 struct skl_pipe_wm_parameters *p,
2932 enum pipe pipe,
2933 int level,
2934 int num_planes,
2935 struct skl_wm_level *result)
2936{
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002937 uint16_t ddb_blocks;
2938 int i;
2939
2940 for (i = 0; i < num_planes; i++) {
2941 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
2942
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002943 result->plane_en[i] = skl_compute_plane_wm(dev_priv,
2944 p, &p->plane[i],
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002945 ddb_blocks,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002946 level,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002947 &result->plane_res_b[i],
2948 &result->plane_res_l[i]);
2949 }
2950
2951 ddb_blocks = skl_ddb_entry_size(&ddb->cursor[pipe]);
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00002952 result->cursor_en = skl_compute_plane_wm(dev_priv, p, &p->cursor,
2953 ddb_blocks, level,
2954 &result->cursor_res_b,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002955 &result->cursor_res_l);
2956}
2957
Damien Lespiau407b50f2014-11-04 17:06:57 +00002958static uint32_t
2959skl_compute_linetime_wm(struct drm_crtc *crtc, struct skl_pipe_wm_parameters *p)
2960{
Matt Roper3ef00282015-03-09 10:19:24 -07002961 if (!to_intel_crtc(crtc)->active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00002962 return 0;
2963
2964 return DIV_ROUND_UP(8 * p->pipe_htotal * 1000, p->pixel_rate);
2965
2966}
2967
2968static void skl_compute_transition_wm(struct drm_crtc *crtc,
2969 struct skl_pipe_wm_parameters *params,
Damien Lespiau9414f562014-11-04 17:06:58 +00002970 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00002971{
Damien Lespiau9414f562014-11-04 17:06:58 +00002972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2973 int i;
2974
Damien Lespiau407b50f2014-11-04 17:06:57 +00002975 if (!params->active)
2976 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00002977
2978 /* Until we know more, just disable transition WMs */
2979 for (i = 0; i < intel_num_planes(intel_crtc); i++)
2980 trans_wm->plane_en[i] = false;
2981 trans_wm->cursor_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00002982}
2983
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002984static void skl_compute_pipe_wm(struct drm_crtc *crtc,
2985 struct skl_ddb_allocation *ddb,
2986 struct skl_pipe_wm_parameters *params,
2987 struct skl_pipe_wm *pipe_wm)
2988{
2989 struct drm_device *dev = crtc->dev;
2990 const struct drm_i915_private *dev_priv = dev->dev_private;
2991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2992 int level, max_level = ilk_wm_max_level(dev);
2993
2994 for (level = 0; level <= max_level; level++) {
2995 skl_compute_wm_level(dev_priv, ddb, params, intel_crtc->pipe,
2996 level, intel_num_planes(intel_crtc),
2997 &pipe_wm->wm[level]);
2998 }
2999 pipe_wm->linetime = skl_compute_linetime_wm(crtc, params);
3000
Damien Lespiau9414f562014-11-04 17:06:58 +00003001 skl_compute_transition_wm(crtc, params, &pipe_wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003002}
3003
3004static void skl_compute_wm_results(struct drm_device *dev,
3005 struct skl_pipe_wm_parameters *p,
3006 struct skl_pipe_wm *p_wm,
3007 struct skl_wm_values *r,
3008 struct intel_crtc *intel_crtc)
3009{
3010 int level, max_level = ilk_wm_max_level(dev);
3011 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003012 uint32_t temp;
3013 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003014
3015 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003016 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3017 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003018
3019 temp |= p_wm->wm[level].plane_res_l[i] <<
3020 PLANE_WM_LINES_SHIFT;
3021 temp |= p_wm->wm[level].plane_res_b[i];
3022 if (p_wm->wm[level].plane_en[i])
3023 temp |= PLANE_WM_EN;
3024
3025 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003026 }
3027
3028 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003029
3030 temp |= p_wm->wm[level].cursor_res_l << PLANE_WM_LINES_SHIFT;
3031 temp |= p_wm->wm[level].cursor_res_b;
3032
3033 if (p_wm->wm[level].cursor_en)
3034 temp |= PLANE_WM_EN;
3035
3036 r->cursor[pipe][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003037
3038 }
3039
Damien Lespiau9414f562014-11-04 17:06:58 +00003040 /* transition WMs */
3041 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3042 temp = 0;
3043 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3044 temp |= p_wm->trans_wm.plane_res_b[i];
3045 if (p_wm->trans_wm.plane_en[i])
3046 temp |= PLANE_WM_EN;
3047
3048 r->plane_trans[pipe][i] = temp;
3049 }
3050
3051 temp = 0;
3052 temp |= p_wm->trans_wm.cursor_res_l << PLANE_WM_LINES_SHIFT;
3053 temp |= p_wm->trans_wm.cursor_res_b;
3054 if (p_wm->trans_wm.cursor_en)
3055 temp |= PLANE_WM_EN;
3056
3057 r->cursor_trans[pipe] = temp;
3058
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003059 r->wm_linetime[pipe] = p_wm->linetime;
3060}
3061
Damien Lespiau16160e32014-11-04 17:06:53 +00003062static void skl_ddb_entry_write(struct drm_i915_private *dev_priv, uint32_t reg,
3063 const struct skl_ddb_entry *entry)
3064{
3065 if (entry->end)
3066 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3067 else
3068 I915_WRITE(reg, 0);
3069}
3070
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003071static void skl_write_wm_values(struct drm_i915_private *dev_priv,
3072 const struct skl_wm_values *new)
3073{
3074 struct drm_device *dev = dev_priv->dev;
3075 struct intel_crtc *crtc;
3076
3077 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3078 int i, level, max_level = ilk_wm_max_level(dev);
3079 enum pipe pipe = crtc->pipe;
3080
Damien Lespiau5d374d92014-11-04 17:07:00 +00003081 if (!new->dirty[pipe])
3082 continue;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003083
Damien Lespiau5d374d92014-11-04 17:07:00 +00003084 I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
3085
3086 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003087 for (i = 0; i < intel_num_planes(crtc); i++)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003088 I915_WRITE(PLANE_WM(pipe, i, level),
3089 new->plane[pipe][i][level]);
3090 I915_WRITE(CUR_WM(pipe, level),
3091 new->cursor[pipe][level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003092 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003093 for (i = 0; i < intel_num_planes(crtc); i++)
3094 I915_WRITE(PLANE_WM_TRANS(pipe, i),
3095 new->plane_trans[pipe][i]);
3096 I915_WRITE(CUR_WM_TRANS(pipe), new->cursor_trans[pipe]);
3097
3098 for (i = 0; i < intel_num_planes(crtc); i++)
3099 skl_ddb_entry_write(dev_priv,
3100 PLANE_BUF_CFG(pipe, i),
3101 &new->ddb.plane[pipe][i]);
3102
3103 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
3104 &new->ddb.cursor[pipe]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003105 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003106}
3107
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003108/*
3109 * When setting up a new DDB allocation arrangement, we need to correctly
3110 * sequence the times at which the new allocations for the pipes are taken into
3111 * account or we'll have pipes fetching from space previously allocated to
3112 * another pipe.
3113 *
3114 * Roughly the sequence looks like:
3115 * 1. re-allocate the pipe(s) with the allocation being reduced and not
3116 * overlapping with a previous light-up pipe (another way to put it is:
3117 * pipes with their new allocation strickly included into their old ones).
3118 * 2. re-allocate the other pipes that get their allocation reduced
3119 * 3. allocate the pipes having their allocation increased
3120 *
3121 * Steps 1. and 2. are here to take care of the following case:
3122 * - Initially DDB looks like this:
3123 * | B | C |
3124 * - enable pipe A.
3125 * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
3126 * allocation
3127 * | A | B | C |
3128 *
3129 * We need to sequence the re-allocation: C, B, A (and not B, C, A).
3130 */
3131
Damien Lespiaud21b7952014-11-04 17:07:03 +00003132static void
3133skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003134{
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003135 int plane;
3136
Damien Lespiaud21b7952014-11-04 17:07:03 +00003137 DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
3138
Damien Lespiaudd740782015-02-28 14:54:08 +00003139 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003140 I915_WRITE(PLANE_SURF(pipe, plane),
3141 I915_READ(PLANE_SURF(pipe, plane)));
3142 }
3143 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3144}
3145
3146static bool
3147skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
3148 const struct skl_ddb_allocation *new,
3149 enum pipe pipe)
3150{
3151 uint16_t old_size, new_size;
3152
3153 old_size = skl_ddb_entry_size(&old->pipe[pipe]);
3154 new_size = skl_ddb_entry_size(&new->pipe[pipe]);
3155
3156 return old_size != new_size &&
3157 new->pipe[pipe].start >= old->pipe[pipe].start &&
3158 new->pipe[pipe].end <= old->pipe[pipe].end;
3159}
3160
3161static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
3162 struct skl_wm_values *new_values)
3163{
3164 struct drm_device *dev = dev_priv->dev;
3165 struct skl_ddb_allocation *cur_ddb, *new_ddb;
3166 bool reallocated[I915_MAX_PIPES] = {false, false, false};
3167 struct intel_crtc *crtc;
3168 enum pipe pipe;
3169
3170 new_ddb = &new_values->ddb;
3171 cur_ddb = &dev_priv->wm.skl_hw.ddb;
3172
3173 /*
3174 * First pass: flush the pipes with the new allocation contained into
3175 * the old space.
3176 *
3177 * We'll wait for the vblank on those pipes to ensure we can safely
3178 * re-allocate the freed space without this pipe fetching from it.
3179 */
3180 for_each_intel_crtc(dev, crtc) {
3181 if (!crtc->active)
3182 continue;
3183
3184 pipe = crtc->pipe;
3185
3186 if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
3187 continue;
3188
Damien Lespiaud21b7952014-11-04 17:07:03 +00003189 skl_wm_flush_pipe(dev_priv, pipe, 1);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003190 intel_wait_for_vblank(dev, pipe);
3191
3192 reallocated[pipe] = true;
3193 }
3194
3195
3196 /*
3197 * Second pass: flush the pipes that are having their allocation
3198 * reduced, but overlapping with a previous allocation.
3199 *
3200 * Here as well we need to wait for the vblank to make sure the freed
3201 * space is not used anymore.
3202 */
3203 for_each_intel_crtc(dev, crtc) {
3204 if (!crtc->active)
3205 continue;
3206
3207 pipe = crtc->pipe;
3208
3209 if (reallocated[pipe])
3210 continue;
3211
3212 if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
3213 skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
Damien Lespiaud21b7952014-11-04 17:07:03 +00003214 skl_wm_flush_pipe(dev_priv, pipe, 2);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003215 intel_wait_for_vblank(dev, pipe);
Sonika Jindald9d8e6b2014-12-11 17:58:15 +05303216 reallocated[pipe] = true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003217 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003218 }
3219
3220 /*
3221 * Third pass: flush the pipes that got more space allocated.
3222 *
3223 * We don't need to actively wait for the update here, next vblank
3224 * will just get more DDB space with the correct WM values.
3225 */
3226 for_each_intel_crtc(dev, crtc) {
3227 if (!crtc->active)
3228 continue;
3229
3230 pipe = crtc->pipe;
3231
3232 /*
3233 * At this point, only the pipes more space than before are
3234 * left to re-allocate.
3235 */
3236 if (reallocated[pipe])
3237 continue;
3238
Damien Lespiaud21b7952014-11-04 17:07:03 +00003239 skl_wm_flush_pipe(dev_priv, pipe, 3);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003240 }
3241}
3242
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003243static bool skl_update_pipe_wm(struct drm_crtc *crtc,
3244 struct skl_pipe_wm_parameters *params,
3245 struct intel_wm_config *config,
3246 struct skl_ddb_allocation *ddb, /* out */
3247 struct skl_pipe_wm *pipe_wm /* out */)
3248{
3249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3250
3251 skl_compute_wm_pipe_parameters(crtc, params);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003252 skl_allocate_pipe_ddb(crtc, config, params, ddb);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003253 skl_compute_pipe_wm(crtc, ddb, params, pipe_wm);
3254
3255 if (!memcmp(&intel_crtc->wm.skl_active, pipe_wm, sizeof(*pipe_wm)))
3256 return false;
3257
3258 intel_crtc->wm.skl_active = *pipe_wm;
3259 return true;
3260}
3261
3262static void skl_update_other_pipe_wm(struct drm_device *dev,
3263 struct drm_crtc *crtc,
3264 struct intel_wm_config *config,
3265 struct skl_wm_values *r)
3266{
3267 struct intel_crtc *intel_crtc;
3268 struct intel_crtc *this_crtc = to_intel_crtc(crtc);
3269
3270 /*
3271 * If the WM update hasn't changed the allocation for this_crtc (the
3272 * crtc we are currently computing the new WM values for), other
3273 * enabled crtcs will keep the same allocation and we don't need to
3274 * recompute anything for them.
3275 */
3276 if (!skl_ddb_allocation_changed(&r->ddb, this_crtc))
3277 return;
3278
3279 /*
3280 * Otherwise, because of this_crtc being freshly enabled/disabled, the
3281 * other active pipes need new DDB allocation and WM values.
3282 */
3283 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
3284 base.head) {
3285 struct skl_pipe_wm_parameters params = {};
3286 struct skl_pipe_wm pipe_wm = {};
3287 bool wm_changed;
3288
3289 if (this_crtc->pipe == intel_crtc->pipe)
3290 continue;
3291
3292 if (!intel_crtc->active)
3293 continue;
3294
3295 wm_changed = skl_update_pipe_wm(&intel_crtc->base,
3296 &params, config,
3297 &r->ddb, &pipe_wm);
3298
3299 /*
3300 * If we end up re-computing the other pipe WM values, it's
3301 * because it was really needed, so we expect the WM values to
3302 * be different.
3303 */
3304 WARN_ON(!wm_changed);
3305
3306 skl_compute_wm_results(dev, &params, &pipe_wm, r, intel_crtc);
3307 r->dirty[intel_crtc->pipe] = true;
3308 }
3309}
3310
3311static void skl_update_wm(struct drm_crtc *crtc)
3312{
3313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3314 struct drm_device *dev = crtc->dev;
3315 struct drm_i915_private *dev_priv = dev->dev_private;
3316 struct skl_pipe_wm_parameters params = {};
3317 struct skl_wm_values *results = &dev_priv->wm.skl_results;
3318 struct skl_pipe_wm pipe_wm = {};
3319 struct intel_wm_config config = {};
3320
3321 memset(results, 0, sizeof(*results));
3322
3323 skl_compute_wm_global_parameters(dev, &config);
3324
3325 if (!skl_update_pipe_wm(crtc, &params, &config,
3326 &results->ddb, &pipe_wm))
3327 return;
3328
3329 skl_compute_wm_results(dev, &params, &pipe_wm, results, intel_crtc);
3330 results->dirty[intel_crtc->pipe] = true;
3331
3332 skl_update_other_pipe_wm(dev, crtc, &config, results);
3333 skl_write_wm_values(dev_priv, results);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003334 skl_flush_wm_values(dev_priv, results);
Damien Lespiau53b0deb2014-11-04 17:06:48 +00003335
3336 /* store the new configuration */
3337 dev_priv->wm.skl_hw = *results;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003338}
3339
3340static void
3341skl_update_sprite_wm(struct drm_plane *plane, struct drm_crtc *crtc,
3342 uint32_t sprite_width, uint32_t sprite_height,
3343 int pixel_size, bool enabled, bool scaled)
3344{
3345 struct intel_plane *intel_plane = to_intel_plane(plane);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003346 struct drm_framebuffer *fb = plane->state->fb;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003347
3348 intel_plane->wm.enabled = enabled;
3349 intel_plane->wm.scaled = scaled;
3350 intel_plane->wm.horiz_pixels = sprite_width;
3351 intel_plane->wm.vert_pixels = sprite_height;
3352 intel_plane->wm.bytes_per_pixel = pixel_size;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003353 intel_plane->wm.tiling = DRM_FORMAT_MOD_NONE;
3354 /*
3355 * Framebuffer can be NULL on plane disable, but it does not
3356 * matter for watermarks if we assume no tiling in that case.
3357 */
3358 if (fb)
3359 intel_plane->wm.tiling = fb->modifier[0];
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003360
3361 skl_update_wm(crtc);
3362}
3363
Imre Deak820c1982013-12-17 14:46:36 +02003364static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003365{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003367 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003368 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003369 struct ilk_wm_maximums max;
3370 struct ilk_pipe_wm_parameters params = {};
3371 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003372 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003373 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003374 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003375 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003376
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003377 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003378
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003379 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
3380
3381 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
3382 return;
3383
3384 intel_crtc->wm.active = pipe_wm;
3385
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003386 ilk_compute_wm_config(dev, &config);
3387
Ville Syrjälä34982fe2013-10-09 19:18:09 +03003388 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003389 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03003390
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003391 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03003392 if (INTEL_INFO(dev)->gen >= 7 &&
3393 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03003394 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003395 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003396
Imre Deak820c1982013-12-17 14:46:36 +02003397 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003398 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003399 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003400 }
3401
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003402 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003403 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003404
Imre Deak820c1982013-12-17 14:46:36 +02003405 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003406
Imre Deak820c1982013-12-17 14:46:36 +02003407 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003408}
3409
Damien Lespiaued57cb82014-07-15 09:21:24 +02003410static void
3411ilk_update_sprite_wm(struct drm_plane *plane,
3412 struct drm_crtc *crtc,
3413 uint32_t sprite_width, uint32_t sprite_height,
3414 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03003415{
Ville Syrjälä8553c182013-12-05 15:51:39 +02003416 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003417 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03003418
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003419 intel_plane->wm.enabled = enabled;
3420 intel_plane->wm.scaled = scaled;
3421 intel_plane->wm.horiz_pixels = sprite_width;
Damien Lespiaued57cb82014-07-15 09:21:24 +02003422 intel_plane->wm.vert_pixels = sprite_width;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003423 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03003424
Ville Syrjälä8553c182013-12-05 15:51:39 +02003425 /*
3426 * IVB workaround: must disable low power watermarks for at least
3427 * one frame before enabling scaling. LP watermarks can be re-enabled
3428 * when scaling is disabled.
3429 *
3430 * WaCxSRDisabledForSpriteScaling:ivb
3431 */
3432 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
3433 intel_wait_for_vblank(dev, intel_plane->pipe);
3434
Imre Deak820c1982013-12-17 14:46:36 +02003435 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03003436}
3437
Pradeep Bhat30789992014-11-04 17:06:45 +00003438static void skl_pipe_wm_active_state(uint32_t val,
3439 struct skl_pipe_wm *active,
3440 bool is_transwm,
3441 bool is_cursor,
3442 int i,
3443 int level)
3444{
3445 bool is_enabled = (val & PLANE_WM_EN) != 0;
3446
3447 if (!is_transwm) {
3448 if (!is_cursor) {
3449 active->wm[level].plane_en[i] = is_enabled;
3450 active->wm[level].plane_res_b[i] =
3451 val & PLANE_WM_BLOCKS_MASK;
3452 active->wm[level].plane_res_l[i] =
3453 (val >> PLANE_WM_LINES_SHIFT) &
3454 PLANE_WM_LINES_MASK;
3455 } else {
3456 active->wm[level].cursor_en = is_enabled;
3457 active->wm[level].cursor_res_b =
3458 val & PLANE_WM_BLOCKS_MASK;
3459 active->wm[level].cursor_res_l =
3460 (val >> PLANE_WM_LINES_SHIFT) &
3461 PLANE_WM_LINES_MASK;
3462 }
3463 } else {
3464 if (!is_cursor) {
3465 active->trans_wm.plane_en[i] = is_enabled;
3466 active->trans_wm.plane_res_b[i] =
3467 val & PLANE_WM_BLOCKS_MASK;
3468 active->trans_wm.plane_res_l[i] =
3469 (val >> PLANE_WM_LINES_SHIFT) &
3470 PLANE_WM_LINES_MASK;
3471 } else {
3472 active->trans_wm.cursor_en = is_enabled;
3473 active->trans_wm.cursor_res_b =
3474 val & PLANE_WM_BLOCKS_MASK;
3475 active->trans_wm.cursor_res_l =
3476 (val >> PLANE_WM_LINES_SHIFT) &
3477 PLANE_WM_LINES_MASK;
3478 }
3479 }
3480}
3481
3482static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3483{
3484 struct drm_device *dev = crtc->dev;
3485 struct drm_i915_private *dev_priv = dev->dev_private;
3486 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
3487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3488 struct skl_pipe_wm *active = &intel_crtc->wm.skl_active;
3489 enum pipe pipe = intel_crtc->pipe;
3490 int level, i, max_level;
3491 uint32_t temp;
3492
3493 max_level = ilk_wm_max_level(dev);
3494
3495 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
3496
3497 for (level = 0; level <= max_level; level++) {
3498 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3499 hw->plane[pipe][i][level] =
3500 I915_READ(PLANE_WM(pipe, i, level));
3501 hw->cursor[pipe][level] = I915_READ(CUR_WM(pipe, level));
3502 }
3503
3504 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3505 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
3506 hw->cursor_trans[pipe] = I915_READ(CUR_WM_TRANS(pipe));
3507
Matt Roper3ef00282015-03-09 10:19:24 -07003508 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00003509 return;
3510
3511 hw->dirty[pipe] = true;
3512
3513 active->linetime = hw->wm_linetime[pipe];
3514
3515 for (level = 0; level <= max_level; level++) {
3516 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3517 temp = hw->plane[pipe][i][level];
3518 skl_pipe_wm_active_state(temp, active, false,
3519 false, i, level);
3520 }
3521 temp = hw->cursor[pipe][level];
3522 skl_pipe_wm_active_state(temp, active, false, true, i, level);
3523 }
3524
3525 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3526 temp = hw->plane_trans[pipe][i];
3527 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
3528 }
3529
3530 temp = hw->cursor_trans[pipe];
3531 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
3532}
3533
3534void skl_wm_get_hw_state(struct drm_device *dev)
3535{
Damien Lespiaua269c582014-11-04 17:06:49 +00003536 struct drm_i915_private *dev_priv = dev->dev_private;
3537 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00003538 struct drm_crtc *crtc;
3539
Damien Lespiaua269c582014-11-04 17:06:49 +00003540 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00003541 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
3542 skl_pipe_wm_get_hw_state(crtc);
3543}
3544
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003545static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3546{
3547 struct drm_device *dev = crtc->dev;
3548 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003549 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3551 struct intel_pipe_wm *active = &intel_crtc->wm.active;
3552 enum pipe pipe = intel_crtc->pipe;
3553 static const unsigned int wm0_pipe_reg[] = {
3554 [PIPE_A] = WM0_PIPEA_ILK,
3555 [PIPE_B] = WM0_PIPEB_ILK,
3556 [PIPE_C] = WM0_PIPEC_IVB,
3557 };
3558
3559 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003560 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02003561 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003562
Matt Roper3ef00282015-03-09 10:19:24 -07003563 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003564
3565 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003566 u32 tmp = hw->wm_pipe[pipe];
3567
3568 /*
3569 * For active pipes LP0 watermark is marked as
3570 * enabled, and LP1+ watermaks as disabled since
3571 * we can't really reverse compute them in case
3572 * multiple pipes are active.
3573 */
3574 active->wm[0].enable = true;
3575 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
3576 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
3577 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
3578 active->linetime = hw->wm_linetime[pipe];
3579 } else {
3580 int level, max_level = ilk_wm_max_level(dev);
3581
3582 /*
3583 * For inactive pipes, all watermark levels
3584 * should be marked as enabled but zeroed,
3585 * which is what we'd compute them to.
3586 */
3587 for (level = 0; level <= max_level; level++)
3588 active->wm[level].enable = true;
3589 }
3590}
3591
3592void ilk_wm_get_hw_state(struct drm_device *dev)
3593{
3594 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003595 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003596 struct drm_crtc *crtc;
3597
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003598 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003599 ilk_pipe_wm_get_hw_state(crtc);
3600
3601 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
3602 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
3603 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
3604
3605 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02003606 if (INTEL_INFO(dev)->gen >= 7) {
3607 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
3608 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
3609 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003610
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003611 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003612 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
3613 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
3614 else if (IS_IVYBRIDGE(dev))
3615 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
3616 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003617
3618 hw->enable_fbc_wm =
3619 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
3620}
3621
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003622/**
3623 * intel_update_watermarks - update FIFO watermark values based on current modes
3624 *
3625 * Calculate watermark values for the various WM regs based on current mode
3626 * and plane configuration.
3627 *
3628 * There are several cases to deal with here:
3629 * - normal (i.e. non-self-refresh)
3630 * - self-refresh (SR) mode
3631 * - lines are large relative to FIFO size (buffer can hold up to 2)
3632 * - lines are small relative to FIFO size (buffer can hold more than 2
3633 * lines), so need to account for TLB latency
3634 *
3635 * The normal calculation is:
3636 * watermark = dotclock * bytes per pixel * latency
3637 * where latency is platform & configuration dependent (we assume pessimal
3638 * values here).
3639 *
3640 * The SR calculation is:
3641 * watermark = (trunc(latency/line time)+1) * surface width *
3642 * bytes per pixel
3643 * where
3644 * line time = htotal / dotclock
3645 * surface width = hdisplay for normal plane and 64 for cursor
3646 * and latency is assumed to be high, as above.
3647 *
3648 * The final value programmed to the register should always be rounded up,
3649 * and include an extra 2 entries to account for clock crossings.
3650 *
3651 * We don't use the sprite, so we can ignore that. And on Crestline we have
3652 * to set the non-SR watermarks to 8.
3653 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003654void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003655{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003656 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003657
3658 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003659 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003660}
3661
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003662void intel_update_sprite_watermarks(struct drm_plane *plane,
3663 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02003664 uint32_t sprite_width,
3665 uint32_t sprite_height,
3666 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003667 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003668{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003669 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003670
3671 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02003672 dev_priv->display.update_sprite_wm(plane, crtc,
3673 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003674 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003675}
3676
Daniel Vetter92703882012-08-09 16:46:01 +02003677/**
3678 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02003679 */
3680DEFINE_SPINLOCK(mchdev_lock);
3681
3682/* Global for IPS driver to get at the current i915 device. Protected by
3683 * mchdev_lock. */
3684static struct drm_i915_private *i915_mch_dev;
3685
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003686bool ironlake_set_drps(struct drm_device *dev, u8 val)
3687{
3688 struct drm_i915_private *dev_priv = dev->dev_private;
3689 u16 rgvswctl;
3690
Daniel Vetter92703882012-08-09 16:46:01 +02003691 assert_spin_locked(&mchdev_lock);
3692
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003693 rgvswctl = I915_READ16(MEMSWCTL);
3694 if (rgvswctl & MEMCTL_CMD_STS) {
3695 DRM_DEBUG("gpu busy, RCS change rejected\n");
3696 return false; /* still busy with another command */
3697 }
3698
3699 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3700 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3701 I915_WRITE16(MEMSWCTL, rgvswctl);
3702 POSTING_READ16(MEMSWCTL);
3703
3704 rgvswctl |= MEMCTL_CMD_STS;
3705 I915_WRITE16(MEMSWCTL, rgvswctl);
3706
3707 return true;
3708}
3709
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003710static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003711{
3712 struct drm_i915_private *dev_priv = dev->dev_private;
3713 u32 rgvmodectl = I915_READ(MEMMODECTL);
3714 u8 fmax, fmin, fstart, vstart;
3715
Daniel Vetter92703882012-08-09 16:46:01 +02003716 spin_lock_irq(&mchdev_lock);
3717
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003718 /* Enable temp reporting */
3719 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3720 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3721
3722 /* 100ms RC evaluation intervals */
3723 I915_WRITE(RCUPEI, 100000);
3724 I915_WRITE(RCDNEI, 100000);
3725
3726 /* Set max/min thresholds to 90ms and 80ms respectively */
3727 I915_WRITE(RCBMAXAVG, 90000);
3728 I915_WRITE(RCBMINAVG, 80000);
3729
3730 I915_WRITE(MEMIHYST, 1);
3731
3732 /* Set up min, max, and cur for interrupt handling */
3733 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3734 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3735 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3736 MEMMODE_FSTART_SHIFT;
3737
3738 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3739 PXVFREQ_PX_SHIFT;
3740
Daniel Vetter20e4d402012-08-08 23:35:39 +02003741 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3742 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003743
Daniel Vetter20e4d402012-08-08 23:35:39 +02003744 dev_priv->ips.max_delay = fstart;
3745 dev_priv->ips.min_delay = fmin;
3746 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003747
3748 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3749 fmax, fmin, fstart);
3750
3751 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3752
3753 /*
3754 * Interrupts will be enabled in ironlake_irq_postinstall
3755 */
3756
3757 I915_WRITE(VIDSTART, vstart);
3758 POSTING_READ(VIDSTART);
3759
3760 rgvmodectl |= MEMMODE_SWMODE_EN;
3761 I915_WRITE(MEMMODECTL, rgvmodectl);
3762
Daniel Vetter92703882012-08-09 16:46:01 +02003763 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003764 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003765 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003766
3767 ironlake_set_drps(dev, fstart);
3768
Daniel Vetter20e4d402012-08-08 23:35:39 +02003769 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003770 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003771 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3772 dev_priv->ips.last_count2 = I915_READ(0x112f4);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00003773 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02003774
3775 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003776}
3777
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003778static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003779{
3780 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003781 u16 rgvswctl;
3782
3783 spin_lock_irq(&mchdev_lock);
3784
3785 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003786
3787 /* Ack interrupts, disable EFC interrupt */
3788 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3789 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3790 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3791 I915_WRITE(DEIIR, DE_PCU_EVENT);
3792 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3793
3794 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003795 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003796 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003797 rgvswctl |= MEMCTL_CMD_STS;
3798 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003799 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003800
Daniel Vetter92703882012-08-09 16:46:01 +02003801 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003802}
3803
Daniel Vetteracbe9472012-07-26 11:50:05 +02003804/* There's a funny hw issue where the hw returns all 0 when reading from
3805 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3806 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3807 * all limits and the gpu stuck at whatever frequency it is at atm).
3808 */
Akash Goel74ef1172015-03-06 11:07:19 +05303809static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003810{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003811 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003812
Daniel Vetter20b46e52012-07-26 11:16:14 +02003813 /* Only set the down limit when we've reached the lowest level to avoid
3814 * getting more interrupts, otherwise leave this clear. This prevents a
3815 * race in the hw when coming out of rc6: There's a tiny window where
3816 * the hw runs at the minimal clock before selecting the desired
3817 * frequency, if the down threshold expires in that window we will not
3818 * receive a down interrupt. */
Akash Goel74ef1172015-03-06 11:07:19 +05303819 if (IS_GEN9(dev_priv->dev)) {
3820 limits = (dev_priv->rps.max_freq_softlimit) << 23;
3821 if (val <= dev_priv->rps.min_freq_softlimit)
3822 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
3823 } else {
3824 limits = dev_priv->rps.max_freq_softlimit << 24;
3825 if (val <= dev_priv->rps.min_freq_softlimit)
3826 limits |= dev_priv->rps.min_freq_softlimit << 16;
3827 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02003828
3829 return limits;
3830}
3831
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003832static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3833{
3834 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05303835 u32 threshold_up = 0, threshold_down = 0; /* in % */
3836 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003837
3838 new_power = dev_priv->rps.power;
3839 switch (dev_priv->rps.power) {
3840 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003841 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003842 new_power = BETWEEN;
3843 break;
3844
3845 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003846 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003847 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003848 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003849 new_power = HIGH_POWER;
3850 break;
3851
3852 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003853 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003854 new_power = BETWEEN;
3855 break;
3856 }
3857 /* Max/min bins are special */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003858 if (val == dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003859 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003860 if (val == dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003861 new_power = HIGH_POWER;
3862 if (new_power == dev_priv->rps.power)
3863 return;
3864
3865 /* Note the units here are not exactly 1us, but 1280ns. */
3866 switch (new_power) {
3867 case LOW_POWER:
3868 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05303869 ei_up = 16000;
3870 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003871
3872 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05303873 ei_down = 32000;
3874 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003875 break;
3876
3877 case BETWEEN:
3878 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05303879 ei_up = 13000;
3880 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003881
3882 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05303883 ei_down = 32000;
3884 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003885 break;
3886
3887 case HIGH_POWER:
3888 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05303889 ei_up = 10000;
3890 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003891
3892 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05303893 ei_down = 32000;
3894 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003895 break;
3896 }
3897
Akash Goel8a586432015-03-06 11:07:18 +05303898 I915_WRITE(GEN6_RP_UP_EI,
3899 GT_INTERVAL_FROM_US(dev_priv, ei_up));
3900 I915_WRITE(GEN6_RP_UP_THRESHOLD,
3901 GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100)));
3902
3903 I915_WRITE(GEN6_RP_DOWN_EI,
3904 GT_INTERVAL_FROM_US(dev_priv, ei_down));
3905 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
3906 GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100)));
3907
3908 I915_WRITE(GEN6_RP_CONTROL,
3909 GEN6_RP_MEDIA_TURBO |
3910 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3911 GEN6_RP_MEDIA_IS_GFX |
3912 GEN6_RP_ENABLE |
3913 GEN6_RP_UP_BUSY_AVG |
3914 GEN6_RP_DOWN_IDLE_AVG);
3915
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003916 dev_priv->rps.power = new_power;
3917 dev_priv->rps.last_adj = 0;
3918}
3919
Chris Wilson2876ce72014-03-28 08:03:34 +00003920static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3921{
3922 u32 mask = 0;
3923
3924 if (val > dev_priv->rps.min_freq_softlimit)
3925 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3926 if (val < dev_priv->rps.max_freq_softlimit)
3927 mask |= GEN6_PM_RP_UP_THRESHOLD;
3928
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003929 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3930 mask &= dev_priv->pm_rps_events;
3931
Imre Deak59d02a12014-12-19 19:33:26 +02003932 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00003933}
3934
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003935/* gen6_set_rps is called to update the frequency request, but should also be
3936 * called when the range (min_delay and max_delay) is modified so that we can
3937 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003938static void gen6_set_rps(struct drm_device *dev, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02003939{
3940 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003941
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003942 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003943 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3944 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Daniel Vetter004777c2012-08-09 15:07:01 +02003945
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003946 /* min/max delay may still have been modified so be sure to
3947 * write the limits value.
3948 */
3949 if (val != dev_priv->rps.cur_freq) {
3950 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003951
Akash Goel57041952015-03-06 11:07:17 +05303952 if (IS_GEN9(dev))
3953 I915_WRITE(GEN6_RPNSWREQ,
3954 GEN9_FREQUENCY(val));
3955 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003956 I915_WRITE(GEN6_RPNSWREQ,
3957 HSW_FREQUENCY(val));
3958 else
3959 I915_WRITE(GEN6_RPNSWREQ,
3960 GEN6_FREQUENCY(val) |
3961 GEN6_OFFSET(0) |
3962 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003963 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003964
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003965 /* Make sure we continue to get interrupts
3966 * until we hit the minimum or maximum frequencies.
3967 */
Akash Goel74ef1172015-03-06 11:07:19 +05303968 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00003969 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003970
Ben Widawskyd5570a72012-09-07 19:43:41 -07003971 POSTING_READ(GEN6_RPNSWREQ);
3972
Ben Widawskyb39fb292014-03-19 18:31:11 -07003973 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003974 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003975}
3976
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003977static void valleyview_set_rps(struct drm_device *dev, u8 val)
3978{
3979 struct drm_i915_private *dev_priv = dev->dev_private;
3980
3981 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
3982 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3983 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
3984
3985 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
3986 "Odd GPU freq value\n"))
3987 val &= ~1;
3988
3989 if (val != dev_priv->rps.cur_freq)
3990 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
3991
3992 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
3993
3994 dev_priv->rps.cur_freq = val;
3995 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
3996}
3997
Deepak S76c3552f2014-01-30 23:08:16 +05303998/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3999 *
4000 * * If Gfx is Idle, then
4001 * 1. Mask Turbo interrupts
4002 * 2. Bring up Gfx clock
4003 * 3. Change the freq to Rpn and wait till P-Unit updates freq
4004 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
4005 * 5. Unmask Turbo interrupts
4006*/
4007static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4008{
Deepak S5549d252014-06-28 11:26:11 +05304009 struct drm_device *dev = dev_priv->dev;
4010
Ville Syrjälä21a11ff2015-01-27 16:36:15 +02004011 /* CHV and latest VLV don't need to force the gfx clock */
4012 if (IS_CHERRYVIEW(dev) || dev->pdev->revision >= 0xd) {
Deepak S5549d252014-06-28 11:26:11 +05304013 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
4014 return;
4015 }
4016
Deepak S76c3552f2014-01-30 23:08:16 +05304017 /*
4018 * When we are idle. Drop to min voltage state.
4019 */
4020
Ben Widawskyb39fb292014-03-19 18:31:11 -07004021 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
Deepak S76c3552f2014-01-30 23:08:16 +05304022 return;
4023
4024 /* Mask turbo interrupt so that they will not come in between */
Imre Deakf24eeb12014-12-19 19:33:27 +02004025 I915_WRITE(GEN6_PMINTRMSK,
4026 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Deepak S76c3552f2014-01-30 23:08:16 +05304027
Imre Deak650ad972014-04-18 16:35:02 +03004028 vlv_force_gfx_clock(dev_priv, true);
Deepak S76c3552f2014-01-30 23:08:16 +05304029
Ben Widawskyb39fb292014-03-19 18:31:11 -07004030 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
Deepak S76c3552f2014-01-30 23:08:16 +05304031
4032 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
Ben Widawskyb39fb292014-03-19 18:31:11 -07004033 dev_priv->rps.min_freq_softlimit);
Deepak S76c3552f2014-01-30 23:08:16 +05304034
4035 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
Imre Deak2837ac42014-11-19 16:25:38 +02004036 & GENFREQSTATUS) == 0, 100))
Deepak S76c3552f2014-01-30 23:08:16 +05304037 DRM_ERROR("timed out waiting for Punit\n");
4038
Imre Deak650ad972014-04-18 16:35:02 +03004039 vlv_force_gfx_clock(dev_priv, false);
Deepak S76c3552f2014-01-30 23:08:16 +05304040
Chris Wilson2876ce72014-03-28 08:03:34 +00004041 I915_WRITE(GEN6_PMINTRMSK,
4042 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Deepak S76c3552f2014-01-30 23:08:16 +05304043}
4044
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004045void gen6_rps_idle(struct drm_i915_private *dev_priv)
4046{
Damien Lespiau691bb712013-12-12 14:36:36 +00004047 struct drm_device *dev = dev_priv->dev;
4048
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004049 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004050 if (dev_priv->rps.enabled) {
Ville Syrjälä21a11ff2015-01-27 16:36:15 +02004051 if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05304052 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004053 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07004054 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004055 dev_priv->rps.last_adj = 0;
4056 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004057 mutex_unlock(&dev_priv->rps.hw_lock);
4058}
4059
4060void gen6_rps_boost(struct drm_i915_private *dev_priv)
4061{
4062 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004063 if (dev_priv->rps.enabled) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004064 intel_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004065 dev_priv->rps.last_adj = 0;
4066 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004067 mutex_unlock(&dev_priv->rps.hw_lock);
4068}
4069
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004070void intel_set_rps(struct drm_device *dev, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004071{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004072 if (IS_VALLEYVIEW(dev))
4073 valleyview_set_rps(dev, val);
4074 else
4075 gen6_set_rps(dev, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004076}
4077
Zhe Wang20e49362014-11-04 17:07:05 +00004078static void gen9_disable_rps(struct drm_device *dev)
4079{
4080 struct drm_i915_private *dev_priv = dev->dev_private;
4081
4082 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004083 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004084}
4085
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004086static void gen6_disable_rps(struct drm_device *dev)
4087{
4088 struct drm_i915_private *dev_priv = dev->dev_private;
4089
4090 I915_WRITE(GEN6_RC_CONTROL, 0);
4091 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004092}
4093
Deepak S38807742014-05-23 21:00:15 +05304094static void cherryview_disable_rps(struct drm_device *dev)
4095{
4096 struct drm_i915_private *dev_priv = dev->dev_private;
4097
4098 I915_WRITE(GEN6_RC_CONTROL, 0);
4099}
4100
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004101static void valleyview_disable_rps(struct drm_device *dev)
4102{
4103 struct drm_i915_private *dev_priv = dev->dev_private;
4104
Deepak S98a2e5f2014-08-18 10:35:27 -07004105 /* we're doing forcewake before Disabling RC6,
4106 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02004107 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07004108
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004109 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004110
Mika Kuoppala59bad942015-01-16 11:34:40 +02004111 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004112}
4113
Ben Widawskydc39fff2013-10-18 12:32:07 -07004114static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
4115{
Imre Deak91ca6892014-04-14 20:24:25 +03004116 if (IS_VALLEYVIEW(dev)) {
4117 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
4118 mode = GEN6_RC_CTL_RC6_ENABLE;
4119 else
4120 mode = 0;
4121 }
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004122 if (HAS_RC6p(dev))
4123 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
4124 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
4125 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
4126 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
4127
4128 else
4129 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
4130 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07004131}
4132
Imre Deake6069ca2014-04-18 16:01:02 +03004133static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004134{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01004135 /* No RC6 before Ironlake */
4136 if (INTEL_INFO(dev)->gen < 5)
4137 return 0;
4138
Imre Deake6069ca2014-04-18 16:01:02 +03004139 /* RC6 is only on Ironlake mobile not on desktop */
4140 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
4141 return 0;
4142
Daniel Vetter456470e2012-08-08 23:35:40 +02004143 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03004144 if (enable_rc6 >= 0) {
4145 int mask;
4146
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004147 if (HAS_RC6p(dev))
Imre Deake6069ca2014-04-18 16:01:02 +03004148 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
4149 INTEL_RC6pp_ENABLE;
4150 else
4151 mask = INTEL_RC6_ENABLE;
4152
4153 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02004154 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
4155 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03004156
4157 return enable_rc6 & mask;
4158 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004159
Chris Wilson6567d742012-11-10 10:00:06 +00004160 /* Disable RC6 on Ironlake */
4161 if (INTEL_INFO(dev)->gen == 5)
4162 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004163
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004164 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08004165 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004166
4167 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004168}
4169
Imre Deake6069ca2014-04-18 16:01:02 +03004170int intel_enable_rc6(const struct drm_device *dev)
4171{
4172 return i915.enable_rc6;
4173}
4174
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004175static void gen6_init_rps_frequencies(struct drm_device *dev)
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004176{
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004177 struct drm_i915_private *dev_priv = dev->dev_private;
4178 uint32_t rp_state_cap;
4179 u32 ddcc_status = 0;
4180 int ret;
4181
4182 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004183 /* All of these values are in units of 50MHz */
4184 dev_priv->rps.cur_freq = 0;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004185 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004186 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004187 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004188 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
Akash Goelcee991c2015-03-06 11:07:16 +05304189 if (IS_SKYLAKE(dev)) {
4190 /* Store the frequency values in 16.66 MHZ units, which is
4191 the natural hardware unit for SKL */
4192 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
4193 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
4194 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
4195 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004196 /* hw_max = RP0 until we check for overclocking */
4197 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
4198
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004199 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
4200 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
4201 ret = sandybridge_pcode_read(dev_priv,
4202 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
4203 &ddcc_status);
4204 if (0 == ret)
4205 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08004206 clamp_t(u8,
4207 ((ddcc_status >> 8) & 0xff),
4208 dev_priv->rps.min_freq,
4209 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004210 }
4211
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004212 /* Preserve min/max settings in case of re-init */
4213 if (dev_priv->rps.max_freq_softlimit == 0)
4214 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4215
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004216 if (dev_priv->rps.min_freq_softlimit == 0) {
4217 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4218 dev_priv->rps.min_freq_softlimit =
Tom O'Rourkef4ab4082014-11-19 14:21:53 -08004219 /* max(RPe, 450 MHz) */
4220 max(dev_priv->rps.efficient_freq, (u8) 9);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004221 else
4222 dev_priv->rps.min_freq_softlimit =
4223 dev_priv->rps.min_freq;
4224 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004225}
4226
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004227/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Zhe Wang20e49362014-11-04 17:07:05 +00004228static void gen9_enable_rps(struct drm_device *dev)
4229{
4230 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004231
4232 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4233
Damien Lespiauba1c5542015-01-16 18:07:26 +00004234 gen6_init_rps_frequencies(dev);
4235
Akash Goel0beb0592015-03-06 11:07:20 +05304236 /* Program defaults and thresholds for RPS*/
4237 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4238 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004239
Akash Goel0beb0592015-03-06 11:07:20 +05304240 /* 1 second timeout*/
4241 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
4242 GT_INTERVAL_FROM_US(dev_priv, 1000000));
4243
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004244 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004245
Akash Goel0beb0592015-03-06 11:07:20 +05304246 /* Leaning on the below call to gen6_set_rps to program/setup the
4247 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
4248 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
4249 dev_priv->rps.power = HIGH_POWER; /* force a reset */
4250 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004251
4252 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4253}
4254
4255static void gen9_enable_rc6(struct drm_device *dev)
4256{
4257 struct drm_i915_private *dev_priv = dev->dev_private;
Zhe Wang20e49362014-11-04 17:07:05 +00004258 struct intel_engine_cs *ring;
4259 uint32_t rc6_mask = 0;
4260 int unused;
4261
4262 /* 1a: Software RC state - RC0 */
4263 I915_WRITE(GEN6_RC_STATE, 0);
4264
4265 /* 1b: Get forcewake during program sequence. Although the driver
4266 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004267 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004268
4269 /* 2a: Disable RC states. */
4270 I915_WRITE(GEN6_RC_CONTROL, 0);
4271
4272 /* 2b: Program RC6 thresholds.*/
4273 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
4274 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4275 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4276 for_each_ring(ring, dev_priv, unused)
4277 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4278 I915_WRITE(GEN6_RC_SLEEP, 0);
4279 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
4280
Zhe Wang38c23522015-01-20 12:23:04 +00004281 /* 2c: Program Coarse Power Gating Policies. */
4282 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
4283 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
4284
Zhe Wang20e49362014-11-04 17:07:05 +00004285 /* 3a: Enable RC6 */
4286 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4287 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
4288 DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4289 "on" : "off");
4290 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4291 GEN6_RC_CTL_EI_MODE(1) |
4292 rc6_mask);
4293
Zhe Wang38c23522015-01-20 12:23:04 +00004294 /* 3b: Enable Coarse Power Gating only when RC6 is enabled */
4295 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? 3 : 0);
4296
Mika Kuoppala59bad942015-01-16 11:34:40 +02004297 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004298
4299}
4300
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004301static void gen8_enable_rps(struct drm_device *dev)
4302{
4303 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004304 struct intel_engine_cs *ring;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004305 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004306 int unused;
4307
4308 /* 1a: Software RC state - RC0 */
4309 I915_WRITE(GEN6_RC_STATE, 0);
4310
4311 /* 1c & 1d: Get forcewake during program sequence. Although the driver
4312 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004313 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004314
4315 /* 2a: Disable RC states. */
4316 I915_WRITE(GEN6_RC_CONTROL, 0);
4317
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004318 /* Initialize rps frequencies */
4319 gen6_init_rps_frequencies(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004320
4321 /* 2b: Program RC6 thresholds.*/
4322 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4323 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4324 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4325 for_each_ring(ring, dev_priv, unused)
4326 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4327 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004328 if (IS_BROADWELL(dev))
4329 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
4330 else
4331 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004332
4333 /* 3: Enable RC6 */
4334 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4335 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08004336 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004337 if (IS_BROADWELL(dev))
4338 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4339 GEN7_RC_CTL_TO_MODE |
4340 rc6_mask);
4341 else
4342 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4343 GEN6_RC_CTL_EI_MODE(1) |
4344 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004345
4346 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07004347 I915_WRITE(GEN6_RPNSWREQ,
4348 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
4349 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4350 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02004351 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
4352 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004353
Daniel Vetter7526ed72014-09-29 15:07:19 +02004354 /* Docs recommend 900MHz, and 300 MHz respectively */
4355 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4356 dev_priv->rps.max_freq_softlimit << 24 |
4357 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004358
Daniel Vetter7526ed72014-09-29 15:07:19 +02004359 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
4360 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
4361 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
4362 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004363
Daniel Vetter7526ed72014-09-29 15:07:19 +02004364 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004365
4366 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02004367 I915_WRITE(GEN6_RP_CONTROL,
4368 GEN6_RP_MEDIA_TURBO |
4369 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4370 GEN6_RP_MEDIA_IS_GFX |
4371 GEN6_RP_ENABLE |
4372 GEN6_RP_UP_BUSY_AVG |
4373 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004374
Daniel Vetter7526ed72014-09-29 15:07:19 +02004375 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004376
Tom O'Rourkec7f31532014-11-19 14:21:54 -08004377 dev_priv->rps.power = HIGH_POWER; /* force a reset */
4378 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004379
Mika Kuoppala59bad942015-01-16 11:34:40 +02004380 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004381}
4382
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004383static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004384{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004385 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004386 struct intel_engine_cs *ring;
Ben Widawskyd060c162014-03-19 18:31:08 -07004387 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004388 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004389 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07004390 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004391
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004392 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004393
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004394 /* Here begins a magic sequence of register writes to enable
4395 * auto-downclocking.
4396 *
4397 * Perhaps there might be some value in exposing these to
4398 * userspace...
4399 */
4400 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004401
4402 /* Clear the DBG now so we don't confuse earlier errors */
4403 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
4404 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
4405 I915_WRITE(GTFIFODBG, gtfifodbg);
4406 }
4407
Mika Kuoppala59bad942015-01-16 11:34:40 +02004408 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004409
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004410 /* Initialize rps frequencies */
4411 gen6_init_rps_frequencies(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004412
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004413 /* disable the counters and set deterministic thresholds */
4414 I915_WRITE(GEN6_RC_CONTROL, 0);
4415
4416 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
4417 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
4418 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
4419 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4420 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4421
Chris Wilsonb4519512012-05-11 14:29:30 +01004422 for_each_ring(ring, dev_priv, i)
4423 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004424
4425 I915_WRITE(GEN6_RC_SLEEP, 0);
4426 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01004427 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07004428 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
4429 else
4430 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08004431 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004432 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
4433
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004434 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004435 rc6_mode = intel_enable_rc6(dev_priv->dev);
4436 if (rc6_mode & INTEL_RC6_ENABLE)
4437 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
4438
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004439 /* We don't use those on Haswell */
4440 if (!IS_HASWELL(dev)) {
4441 if (rc6_mode & INTEL_RC6p_ENABLE)
4442 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004443
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004444 if (rc6_mode & INTEL_RC6pp_ENABLE)
4445 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
4446 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004447
Ben Widawskydc39fff2013-10-18 12:32:07 -07004448 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004449
4450 I915_WRITE(GEN6_RC_CONTROL,
4451 rc6_mask |
4452 GEN6_RC_CTL_EI_MODE(1) |
4453 GEN6_RC_CTL_HW_ENABLE);
4454
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004455 /* Power down if completely idle for over 50ms */
4456 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004457 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004458
Ben Widawsky42c05262012-09-26 10:34:00 -07004459 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07004460 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07004461 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07004462
4463 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
4464 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
4465 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004466 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07004467 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004468 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004469 }
4470
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004471 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Ben Widawskyb39fb292014-03-19 18:31:11 -07004472 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004473
Ben Widawsky31643d52012-09-26 10:34:01 -07004474 rc6vids = 0;
4475 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
4476 if (IS_GEN6(dev) && ret) {
4477 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
4478 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
4479 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
4480 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
4481 rc6vids &= 0xffff00;
4482 rc6vids |= GEN6_ENCODE_RC6_VID(450);
4483 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
4484 if (ret)
4485 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
4486 }
4487
Mika Kuoppala59bad942015-01-16 11:34:40 +02004488 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004489}
4490
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004491static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004492{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004493 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004494 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004495 unsigned int gpu_freq;
4496 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004497 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03004498 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004499
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004500 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004501
Ben Widawskyeda79642013-10-07 17:15:48 -03004502 policy = cpufreq_cpu_get(0);
4503 if (policy) {
4504 max_ia_freq = policy->cpuinfo.max_freq;
4505 cpufreq_cpu_put(policy);
4506 } else {
4507 /*
4508 * Default to measured freq if none found, PCU will ensure we
4509 * don't go over
4510 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004511 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03004512 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004513
4514 /* Convert from kHz to MHz */
4515 max_ia_freq /= 1000;
4516
Ben Widawsky153b4b952013-10-22 22:05:09 -07004517 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07004518 /* convert DDR frequency from units of 266.6MHz to bandwidth */
4519 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004520
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004521 /*
4522 * For each potential GPU frequency, load a ring frequency we'd like
4523 * to use for memory access. We do this by specifying the IA frequency
4524 * the PCU should use as a reference to determine the ring frequency.
4525 */
Tom O'Rourke6985b352014-11-19 14:21:55 -08004526 for (gpu_freq = dev_priv->rps.max_freq; gpu_freq >= dev_priv->rps.min_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004527 gpu_freq--) {
Tom O'Rourke6985b352014-11-19 14:21:55 -08004528 int diff = dev_priv->rps.max_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004529 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004530
Ben Widawsky46c764d2013-11-02 21:07:49 -07004531 if (INTEL_INFO(dev)->gen >= 8) {
4532 /* max(2 * GT, DDR). NB: GT is 50MHz units */
4533 ring_freq = max(min_ring_freq, gpu_freq);
4534 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07004535 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004536 ring_freq = max(min_ring_freq, ring_freq);
4537 /* leave ia_freq as the default, chosen by cpufreq */
4538 } else {
4539 /* On older processors, there is no separate ring
4540 * clock domain, so in order to boost the bandwidth
4541 * of the ring, we need to upclock the CPU (ia_freq).
4542 *
4543 * For GPU frequencies less than 750MHz,
4544 * just use the lowest ring freq.
4545 */
4546 if (gpu_freq < min_freq)
4547 ia_freq = 800;
4548 else
4549 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
4550 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
4551 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004552
Ben Widawsky42c05262012-09-26 10:34:00 -07004553 sandybridge_pcode_write(dev_priv,
4554 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01004555 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
4556 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
4557 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004558 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004559}
4560
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004561void gen6_update_ring_freq(struct drm_device *dev)
4562{
4563 struct drm_i915_private *dev_priv = dev->dev_private;
4564
4565 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
4566 return;
4567
4568 mutex_lock(&dev_priv->rps.hw_lock);
4569 __gen6_update_ring_freq(dev);
4570 mutex_unlock(&dev_priv->rps.hw_lock);
4571}
4572
Ville Syrjälä03af2042014-06-28 02:03:53 +03004573static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05304574{
Deepak S095acd52015-01-17 11:05:59 +05304575 struct drm_device *dev = dev_priv->dev;
Deepak S2b6b3a02014-05-27 15:59:30 +05304576 u32 val, rp0;
4577
Deepak S095acd52015-01-17 11:05:59 +05304578 if (dev->pdev->revision >= 0x20) {
4579 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05304580
Deepak S095acd52015-01-17 11:05:59 +05304581 switch (INTEL_INFO(dev)->eu_total) {
4582 case 8:
4583 /* (2 * 4) config */
4584 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
4585 break;
4586 case 12:
4587 /* (2 * 6) config */
4588 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
4589 break;
4590 case 16:
4591 /* (2 * 8) config */
4592 default:
4593 /* Setting (2 * 8) Min RP0 for any other combination */
4594 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
4595 break;
4596 }
4597 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
4598 } else {
4599 /* For pre-production hardware */
4600 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4601 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) &
4602 PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4603 }
Deepak S2b6b3a02014-05-27 15:59:30 +05304604 return rp0;
4605}
4606
4607static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4608{
4609 u32 val, rpe;
4610
4611 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
4612 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
4613
4614 return rpe;
4615}
4616
Deepak S7707df42014-07-12 18:46:14 +05304617static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
4618{
Deepak S095acd52015-01-17 11:05:59 +05304619 struct drm_device *dev = dev_priv->dev;
Deepak S7707df42014-07-12 18:46:14 +05304620 u32 val, rp1;
4621
Deepak S095acd52015-01-17 11:05:59 +05304622 if (dev->pdev->revision >= 0x20) {
4623 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
4624 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
4625 } else {
4626 /* For pre-production hardware */
4627 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4628 rp1 = ((val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) &
4629 PUNIT_GPU_STATUS_MAX_FREQ_MASK);
4630 }
Deepak S7707df42014-07-12 18:46:14 +05304631 return rp1;
4632}
4633
Ville Syrjälä03af2042014-06-28 02:03:53 +03004634static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05304635{
Deepak S095acd52015-01-17 11:05:59 +05304636 struct drm_device *dev = dev_priv->dev;
Deepak S2b6b3a02014-05-27 15:59:30 +05304637 u32 val, rpn;
4638
Deepak S095acd52015-01-17 11:05:59 +05304639 if (dev->pdev->revision >= 0x20) {
4640 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
4641 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
4642 FB_GFX_FREQ_FUSE_MASK);
4643 } else { /* For pre-production hardware */
4644 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4645 rpn = ((val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) &
4646 PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK);
4647 }
4648
Deepak S2b6b3a02014-05-27 15:59:30 +05304649 return rpn;
4650}
4651
Deepak Sf8f2b002014-07-10 13:16:21 +05304652static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
4653{
4654 u32 val, rp1;
4655
4656 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
4657
4658 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
4659
4660 return rp1;
4661}
4662
Ville Syrjälä03af2042014-06-28 02:03:53 +03004663static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004664{
4665 u32 val, rp0;
4666
Jani Nikula64936252013-05-22 15:36:20 +03004667 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004668
4669 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
4670 /* Clamp to max */
4671 rp0 = min_t(u32, rp0, 0xea);
4672
4673 return rp0;
4674}
4675
4676static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4677{
4678 u32 val, rpe;
4679
Jani Nikula64936252013-05-22 15:36:20 +03004680 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004681 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03004682 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004683 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
4684
4685 return rpe;
4686}
4687
Ville Syrjälä03af2042014-06-28 02:03:53 +03004688static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004689{
Jani Nikula64936252013-05-22 15:36:20 +03004690 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004691}
4692
Imre Deakae484342014-03-31 15:10:44 +03004693/* Check that the pctx buffer wasn't move under us. */
4694static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
4695{
4696 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4697
4698 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
4699 dev_priv->vlv_pctx->stolen->start);
4700}
4701
Deepak S38807742014-05-23 21:00:15 +05304702
4703/* Check that the pcbr address is not empty. */
4704static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
4705{
4706 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4707
4708 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
4709}
4710
4711static void cherryview_setup_pctx(struct drm_device *dev)
4712{
4713 struct drm_i915_private *dev_priv = dev->dev_private;
4714 unsigned long pctx_paddr, paddr;
4715 struct i915_gtt *gtt = &dev_priv->gtt;
4716 u32 pcbr;
4717 int pctx_size = 32*1024;
4718
4719 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4720
4721 pcbr = I915_READ(VLV_PCBR);
4722 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02004723 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05304724 paddr = (dev_priv->mm.stolen_base +
4725 (gtt->stolen_size - pctx_size));
4726
4727 pctx_paddr = (paddr & (~4095));
4728 I915_WRITE(VLV_PCBR, pctx_paddr);
4729 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02004730
4731 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05304732}
4733
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004734static void valleyview_setup_pctx(struct drm_device *dev)
4735{
4736 struct drm_i915_private *dev_priv = dev->dev_private;
4737 struct drm_i915_gem_object *pctx;
4738 unsigned long pctx_paddr;
4739 u32 pcbr;
4740 int pctx_size = 24*1024;
4741
Imre Deak17b0c1f2014-02-11 21:39:06 +02004742 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4743
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004744 pcbr = I915_READ(VLV_PCBR);
4745 if (pcbr) {
4746 /* BIOS set it up already, grab the pre-alloc'd space */
4747 int pcbr_offset;
4748
4749 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4750 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4751 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02004752 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004753 pctx_size);
4754 goto out;
4755 }
4756
Ville Syrjäläce611ef2014-11-07 21:33:46 +02004757 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
4758
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004759 /*
4760 * From the Gunit register HAS:
4761 * The Gfx driver is expected to program this register and ensure
4762 * proper allocation within Gfx stolen memory. For example, this
4763 * register should be programmed such than the PCBR range does not
4764 * overlap with other ranges, such as the frame buffer, protected
4765 * memory, or any other relevant ranges.
4766 */
4767 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4768 if (!pctx) {
4769 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4770 return;
4771 }
4772
4773 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4774 I915_WRITE(VLV_PCBR, pctx_paddr);
4775
4776out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02004777 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004778 dev_priv->vlv_pctx = pctx;
4779}
4780
Imre Deakae484342014-03-31 15:10:44 +03004781static void valleyview_cleanup_pctx(struct drm_device *dev)
4782{
4783 struct drm_i915_private *dev_priv = dev->dev_private;
4784
4785 if (WARN_ON(!dev_priv->vlv_pctx))
4786 return;
4787
4788 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4789 dev_priv->vlv_pctx = NULL;
4790}
4791
Imre Deak4e805192014-04-14 20:24:41 +03004792static void valleyview_init_gt_powersave(struct drm_device *dev)
4793{
4794 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004795 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03004796
4797 valleyview_setup_pctx(dev);
4798
4799 mutex_lock(&dev_priv->rps.hw_lock);
4800
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004801 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4802 switch ((val >> 6) & 3) {
4803 case 0:
4804 case 1:
4805 dev_priv->mem_freq = 800;
4806 break;
4807 case 2:
4808 dev_priv->mem_freq = 1066;
4809 break;
4810 case 3:
4811 dev_priv->mem_freq = 1333;
4812 break;
4813 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02004814 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004815
Imre Deak4e805192014-04-14 20:24:41 +03004816 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4817 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4818 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004819 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03004820 dev_priv->rps.max_freq);
4821
4822 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4823 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004824 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03004825 dev_priv->rps.efficient_freq);
4826
Deepak Sf8f2b002014-07-10 13:16:21 +05304827 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4828 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004829 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05304830 dev_priv->rps.rp1_freq);
4831
Imre Deak4e805192014-04-14 20:24:41 +03004832 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4833 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004834 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03004835 dev_priv->rps.min_freq);
4836
4837 /* Preserve min/max settings in case of re-init */
4838 if (dev_priv->rps.max_freq_softlimit == 0)
4839 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4840
4841 if (dev_priv->rps.min_freq_softlimit == 0)
4842 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4843
4844 mutex_unlock(&dev_priv->rps.hw_lock);
4845}
4846
Deepak S38807742014-05-23 21:00:15 +05304847static void cherryview_init_gt_powersave(struct drm_device *dev)
4848{
Deepak S2b6b3a02014-05-27 15:59:30 +05304849 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004850 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05304851
Deepak S38807742014-05-23 21:00:15 +05304852 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05304853
4854 mutex_lock(&dev_priv->rps.hw_lock);
4855
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02004856 mutex_lock(&dev_priv->dpio_lock);
4857 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
4858 mutex_unlock(&dev_priv->dpio_lock);
4859
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004860 switch ((val >> 2) & 0x7) {
4861 case 0:
4862 case 1:
4863 dev_priv->rps.cz_freq = 200;
4864 dev_priv->mem_freq = 1600;
4865 break;
4866 case 2:
4867 dev_priv->rps.cz_freq = 267;
4868 dev_priv->mem_freq = 1600;
4869 break;
4870 case 3:
4871 dev_priv->rps.cz_freq = 333;
4872 dev_priv->mem_freq = 2000;
4873 break;
4874 case 4:
4875 dev_priv->rps.cz_freq = 320;
4876 dev_priv->mem_freq = 1600;
4877 break;
4878 case 5:
4879 dev_priv->rps.cz_freq = 400;
4880 dev_priv->mem_freq = 1600;
4881 break;
4882 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02004883 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004884
Deepak S2b6b3a02014-05-27 15:59:30 +05304885 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4886 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4887 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004888 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05304889 dev_priv->rps.max_freq);
4890
4891 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4892 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004893 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05304894 dev_priv->rps.efficient_freq);
4895
Deepak S7707df42014-07-12 18:46:14 +05304896 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4897 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004898 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05304899 dev_priv->rps.rp1_freq);
4900
Deepak S2b6b3a02014-05-27 15:59:30 +05304901 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4902 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004903 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05304904 dev_priv->rps.min_freq);
4905
Ville Syrjälä1c147622014-08-18 14:42:43 +03004906 WARN_ONCE((dev_priv->rps.max_freq |
4907 dev_priv->rps.efficient_freq |
4908 dev_priv->rps.rp1_freq |
4909 dev_priv->rps.min_freq) & 1,
4910 "Odd GPU freq values\n");
4911
Deepak S2b6b3a02014-05-27 15:59:30 +05304912 /* Preserve min/max settings in case of re-init */
4913 if (dev_priv->rps.max_freq_softlimit == 0)
4914 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4915
4916 if (dev_priv->rps.min_freq_softlimit == 0)
4917 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4918
4919 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05304920}
4921
Imre Deak4e805192014-04-14 20:24:41 +03004922static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4923{
4924 valleyview_cleanup_pctx(dev);
4925}
4926
Deepak S38807742014-05-23 21:00:15 +05304927static void cherryview_enable_rps(struct drm_device *dev)
4928{
4929 struct drm_i915_private *dev_priv = dev->dev_private;
4930 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05304931 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05304932 int i;
4933
4934 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4935
4936 gtfifodbg = I915_READ(GTFIFODBG);
4937 if (gtfifodbg) {
4938 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4939 gtfifodbg);
4940 I915_WRITE(GTFIFODBG, gtfifodbg);
4941 }
4942
4943 cherryview_check_pctx(dev_priv);
4944
4945 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4946 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004947 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05304948
Ville Syrjälä160614a2015-01-19 13:50:47 +02004949 /* Disable RC states. */
4950 I915_WRITE(GEN6_RC_CONTROL, 0);
4951
Deepak S38807742014-05-23 21:00:15 +05304952 /* 2a: Program RC6 thresholds.*/
4953 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4954 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4955 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4956
4957 for_each_ring(ring, dev_priv, i)
4958 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4959 I915_WRITE(GEN6_RC_SLEEP, 0);
4960
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02004961 /* TO threshold set to 1750 us ( 0x557 * 1.28 us) */
4962 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Deepak S38807742014-05-23 21:00:15 +05304963
4964 /* allows RC6 residency counter to work */
4965 I915_WRITE(VLV_COUNTER_CONTROL,
4966 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4967 VLV_MEDIA_RC6_COUNT_EN |
4968 VLV_RENDER_RC6_COUNT_EN));
4969
4970 /* For now we assume BIOS is allocating and populating the PCBR */
4971 pcbr = I915_READ(VLV_PCBR);
4972
Deepak S38807742014-05-23 21:00:15 +05304973 /* 3: Enable RC6 */
4974 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4975 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02004976 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05304977
4978 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4979
Deepak S2b6b3a02014-05-27 15:59:30 +05304980 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02004981 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05304982 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4983 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4984 I915_WRITE(GEN6_RP_UP_EI, 66000);
4985 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4986
4987 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4988
4989 /* 5: Enable RPS */
4990 I915_WRITE(GEN6_RP_CONTROL,
4991 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02004992 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05304993 GEN6_RP_ENABLE |
4994 GEN6_RP_UP_BUSY_AVG |
4995 GEN6_RP_DOWN_IDLE_AVG);
4996
4997 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4998
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02004999 /* RPS code assumes GPLL is used */
5000 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5001
Ville Syrjäläc8e96272014-11-07 21:33:44 +02005002 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & GPLLENABLE ? "yes" : "no");
Deepak S2b6b3a02014-05-27 15:59:30 +05305003 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5004
5005 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
5006 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005007 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305008 dev_priv->rps.cur_freq);
5009
5010 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005011 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305012 dev_priv->rps.efficient_freq);
5013
5014 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
5015
Mika Kuoppala59bad942015-01-16 11:34:40 +02005016 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305017}
5018
Jesse Barnes0a073b82013-04-17 15:54:58 -07005019static void valleyview_enable_rps(struct drm_device *dev)
5020{
5021 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005022 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07005023 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005024 int i;
5025
5026 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5027
Imre Deakae484342014-03-31 15:10:44 +03005028 valleyview_check_pctx(dev_priv);
5029
Jesse Barnes0a073b82013-04-17 15:54:58 -07005030 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07005031 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5032 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005033 I915_WRITE(GTFIFODBG, gtfifodbg);
5034 }
5035
Deepak Sc8d9a592013-11-23 14:55:42 +05305036 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005037 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005038
Ville Syrjälä160614a2015-01-19 13:50:47 +02005039 /* Disable RC states. */
5040 I915_WRITE(GEN6_RC_CONTROL, 0);
5041
Ville Syrjäläcad725f2015-01-19 13:50:48 +02005042 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005043 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5044 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5045 I915_WRITE(GEN6_RP_UP_EI, 66000);
5046 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5047
5048 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5049
5050 I915_WRITE(GEN6_RP_CONTROL,
5051 GEN6_RP_MEDIA_TURBO |
5052 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5053 GEN6_RP_MEDIA_IS_GFX |
5054 GEN6_RP_ENABLE |
5055 GEN6_RP_UP_BUSY_AVG |
5056 GEN6_RP_DOWN_IDLE_CONT);
5057
5058 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
5059 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5060 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5061
5062 for_each_ring(ring, dev_priv, i)
5063 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5064
Jesse Barnes2f0aa302013-11-15 09:32:11 -08005065 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005066
5067 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07005068 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04005069 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
5070 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07005071 VLV_MEDIA_RC6_COUNT_EN |
5072 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04005073
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005074 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005075 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07005076
5077 intel_print_rc6_info(dev, rc6_mode);
5078
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005079 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005080
Jani Nikula64936252013-05-22 15:36:20 +03005081 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005082
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005083 /* RPS code assumes GPLL is used */
5084 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5085
Ville Syrjäläc8e96272014-11-07 21:33:44 +02005086 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & GPLLENABLE ? "yes" : "no");
Jesse Barnes0a073b82013-04-17 15:54:58 -07005087 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5088
Ben Widawskyb39fb292014-03-19 18:31:11 -07005089 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03005090 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005091 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005092 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005093
Ville Syrjälä73008b92013-06-25 19:21:01 +03005094 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005095 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005096 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005097
Ben Widawskyb39fb292014-03-19 18:31:11 -07005098 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005099
Mika Kuoppala59bad942015-01-16 11:34:40 +02005100 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005101}
5102
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005103static unsigned long intel_pxfreq(u32 vidfreq)
5104{
5105 unsigned long freq;
5106 int div = (vidfreq & 0x3f0000) >> 16;
5107 int post = (vidfreq & 0x3000) >> 12;
5108 int pre = (vidfreq & 0x7);
5109
5110 if (!pre)
5111 return 0;
5112
5113 freq = ((div * 133333) / ((1<<post) * pre));
5114
5115 return freq;
5116}
5117
Daniel Vettereb48eb02012-04-26 23:28:12 +02005118static const struct cparams {
5119 u16 i;
5120 u16 t;
5121 u16 m;
5122 u16 c;
5123} cparams[] = {
5124 { 1, 1333, 301, 28664 },
5125 { 1, 1066, 294, 24460 },
5126 { 1, 800, 294, 25192 },
5127 { 0, 1333, 276, 27605 },
5128 { 0, 1066, 276, 27605 },
5129 { 0, 800, 231, 23784 },
5130};
5131
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005132static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005133{
5134 u64 total_count, diff, ret;
5135 u32 count1, count2, count3, m = 0, c = 0;
5136 unsigned long now = jiffies_to_msecs(jiffies), diff1;
5137 int i;
5138
Daniel Vetter02d71952012-08-09 16:44:54 +02005139 assert_spin_locked(&mchdev_lock);
5140
Daniel Vetter20e4d402012-08-08 23:35:39 +02005141 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005142
5143 /* Prevent division-by-zero if we are asking too fast.
5144 * Also, we don't get interesting results if we are polling
5145 * faster than once in 10ms, so just return the saved value
5146 * in such cases.
5147 */
5148 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02005149 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005150
5151 count1 = I915_READ(DMIEC);
5152 count2 = I915_READ(DDREC);
5153 count3 = I915_READ(CSIEC);
5154
5155 total_count = count1 + count2 + count3;
5156
5157 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02005158 if (total_count < dev_priv->ips.last_count1) {
5159 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005160 diff += total_count;
5161 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005162 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005163 }
5164
5165 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005166 if (cparams[i].i == dev_priv->ips.c_m &&
5167 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02005168 m = cparams[i].m;
5169 c = cparams[i].c;
5170 break;
5171 }
5172 }
5173
5174 diff = div_u64(diff, diff1);
5175 ret = ((m * diff) + c);
5176 ret = div_u64(ret, 10);
5177
Daniel Vetter20e4d402012-08-08 23:35:39 +02005178 dev_priv->ips.last_count1 = total_count;
5179 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005180
Daniel Vetter20e4d402012-08-08 23:35:39 +02005181 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005182
5183 return ret;
5184}
5185
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005186unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
5187{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005188 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005189 unsigned long val;
5190
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005191 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005192 return 0;
5193
5194 spin_lock_irq(&mchdev_lock);
5195
5196 val = __i915_chipset_val(dev_priv);
5197
5198 spin_unlock_irq(&mchdev_lock);
5199
5200 return val;
5201}
5202
Daniel Vettereb48eb02012-04-26 23:28:12 +02005203unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
5204{
5205 unsigned long m, x, b;
5206 u32 tsfs;
5207
5208 tsfs = I915_READ(TSFS);
5209
5210 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
5211 x = I915_READ8(TR1);
5212
5213 b = tsfs & TSFS_INTR_MASK;
5214
5215 return ((m * x) / 127) - b;
5216}
5217
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005218static int _pxvid_to_vd(u8 pxvid)
5219{
5220 if (pxvid == 0)
5221 return 0;
5222
5223 if (pxvid >= 8 && pxvid < 31)
5224 pxvid = 31;
5225
5226 return (pxvid + 2) * 125;
5227}
5228
5229static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005230{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005231 struct drm_device *dev = dev_priv->dev;
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005232 const int vd = _pxvid_to_vd(pxvid);
5233 const int vm = vd - 1125;
5234
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005235 if (INTEL_INFO(dev)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005236 return vm > 0 ? vm : 0;
5237
5238 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005239}
5240
Daniel Vetter02d71952012-08-09 16:44:54 +02005241static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005242{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005243 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005244 u32 count;
5245
Daniel Vetter02d71952012-08-09 16:44:54 +02005246 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005247
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005248 now = ktime_get_raw_ns();
5249 diffms = now - dev_priv->ips.last_time2;
5250 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005251
5252 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02005253 if (!diffms)
5254 return;
5255
5256 count = I915_READ(GFXEC);
5257
Daniel Vetter20e4d402012-08-08 23:35:39 +02005258 if (count < dev_priv->ips.last_count2) {
5259 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005260 diff += count;
5261 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005262 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005263 }
5264
Daniel Vetter20e4d402012-08-08 23:35:39 +02005265 dev_priv->ips.last_count2 = count;
5266 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005267
5268 /* More magic constants... */
5269 diff = diff * 1181;
5270 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005271 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005272}
5273
Daniel Vetter02d71952012-08-09 16:44:54 +02005274void i915_update_gfx_val(struct drm_i915_private *dev_priv)
5275{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005276 struct drm_device *dev = dev_priv->dev;
5277
5278 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02005279 return;
5280
Daniel Vetter92703882012-08-09 16:46:01 +02005281 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005282
5283 __i915_update_gfx_val(dev_priv);
5284
Daniel Vetter92703882012-08-09 16:46:01 +02005285 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005286}
5287
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005288static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005289{
5290 unsigned long t, corr, state1, corr2, state2;
5291 u32 pxvid, ext_v;
5292
Daniel Vetter02d71952012-08-09 16:44:54 +02005293 assert_spin_locked(&mchdev_lock);
5294
Ben Widawskyb39fb292014-03-19 18:31:11 -07005295 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02005296 pxvid = (pxvid >> 24) & 0x7f;
5297 ext_v = pvid_to_extvid(dev_priv, pxvid);
5298
5299 state1 = ext_v;
5300
5301 t = i915_mch_val(dev_priv);
5302
5303 /* Revel in the empirically derived constants */
5304
5305 /* Correction factor in 1/100000 units */
5306 if (t > 80)
5307 corr = ((t * 2349) + 135940);
5308 else if (t >= 50)
5309 corr = ((t * 964) + 29317);
5310 else /* < 50 */
5311 corr = ((t * 301) + 1004);
5312
5313 corr = corr * ((150142 * state1) / 10000 - 78642);
5314 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005315 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005316
5317 state2 = (corr2 * state1) / 10000;
5318 state2 /= 100; /* convert to mW */
5319
Daniel Vetter02d71952012-08-09 16:44:54 +02005320 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005321
Daniel Vetter20e4d402012-08-08 23:35:39 +02005322 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005323}
5324
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005325unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5326{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005327 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005328 unsigned long val;
5329
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005330 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005331 return 0;
5332
5333 spin_lock_irq(&mchdev_lock);
5334
5335 val = __i915_gfx_val(dev_priv);
5336
5337 spin_unlock_irq(&mchdev_lock);
5338
5339 return val;
5340}
5341
Daniel Vettereb48eb02012-04-26 23:28:12 +02005342/**
5343 * i915_read_mch_val - return value for IPS use
5344 *
5345 * Calculate and return a value for the IPS driver to use when deciding whether
5346 * we have thermal and power headroom to increase CPU or GPU power budget.
5347 */
5348unsigned long i915_read_mch_val(void)
5349{
5350 struct drm_i915_private *dev_priv;
5351 unsigned long chipset_val, graphics_val, ret = 0;
5352
Daniel Vetter92703882012-08-09 16:46:01 +02005353 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005354 if (!i915_mch_dev)
5355 goto out_unlock;
5356 dev_priv = i915_mch_dev;
5357
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005358 chipset_val = __i915_chipset_val(dev_priv);
5359 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005360
5361 ret = chipset_val + graphics_val;
5362
5363out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005364 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005365
5366 return ret;
5367}
5368EXPORT_SYMBOL_GPL(i915_read_mch_val);
5369
5370/**
5371 * i915_gpu_raise - raise GPU frequency limit
5372 *
5373 * Raise the limit; IPS indicates we have thermal headroom.
5374 */
5375bool i915_gpu_raise(void)
5376{
5377 struct drm_i915_private *dev_priv;
5378 bool ret = true;
5379
Daniel Vetter92703882012-08-09 16:46:01 +02005380 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005381 if (!i915_mch_dev) {
5382 ret = false;
5383 goto out_unlock;
5384 }
5385 dev_priv = i915_mch_dev;
5386
Daniel Vetter20e4d402012-08-08 23:35:39 +02005387 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5388 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005389
5390out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005391 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005392
5393 return ret;
5394}
5395EXPORT_SYMBOL_GPL(i915_gpu_raise);
5396
5397/**
5398 * i915_gpu_lower - lower GPU frequency limit
5399 *
5400 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5401 * frequency maximum.
5402 */
5403bool i915_gpu_lower(void)
5404{
5405 struct drm_i915_private *dev_priv;
5406 bool ret = true;
5407
Daniel Vetter92703882012-08-09 16:46:01 +02005408 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005409 if (!i915_mch_dev) {
5410 ret = false;
5411 goto out_unlock;
5412 }
5413 dev_priv = i915_mch_dev;
5414
Daniel Vetter20e4d402012-08-08 23:35:39 +02005415 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5416 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005417
5418out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005419 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005420
5421 return ret;
5422}
5423EXPORT_SYMBOL_GPL(i915_gpu_lower);
5424
5425/**
5426 * i915_gpu_busy - indicate GPU business to IPS
5427 *
5428 * Tell the IPS driver whether or not the GPU is busy.
5429 */
5430bool i915_gpu_busy(void)
5431{
5432 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005433 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005434 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01005435 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005436
Daniel Vetter92703882012-08-09 16:46:01 +02005437 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005438 if (!i915_mch_dev)
5439 goto out_unlock;
5440 dev_priv = i915_mch_dev;
5441
Chris Wilsonf047e392012-07-21 12:31:41 +01005442 for_each_ring(ring, dev_priv, i)
5443 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005444
5445out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005446 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005447
5448 return ret;
5449}
5450EXPORT_SYMBOL_GPL(i915_gpu_busy);
5451
5452/**
5453 * i915_gpu_turbo_disable - disable graphics turbo
5454 *
5455 * Disable graphics turbo by resetting the max frequency and setting the
5456 * current frequency to the default.
5457 */
5458bool i915_gpu_turbo_disable(void)
5459{
5460 struct drm_i915_private *dev_priv;
5461 bool ret = true;
5462
Daniel Vetter92703882012-08-09 16:46:01 +02005463 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005464 if (!i915_mch_dev) {
5465 ret = false;
5466 goto out_unlock;
5467 }
5468 dev_priv = i915_mch_dev;
5469
Daniel Vetter20e4d402012-08-08 23:35:39 +02005470 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005471
Daniel Vetter20e4d402012-08-08 23:35:39 +02005472 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02005473 ret = false;
5474
5475out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005476 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005477
5478 return ret;
5479}
5480EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5481
5482/**
5483 * Tells the intel_ips driver that the i915 driver is now loaded, if
5484 * IPS got loaded first.
5485 *
5486 * This awkward dance is so that neither module has to depend on the
5487 * other in order for IPS to do the appropriate communication of
5488 * GPU turbo limits to i915.
5489 */
5490static void
5491ips_ping_for_i915_load(void)
5492{
5493 void (*link)(void);
5494
5495 link = symbol_get(ips_link_to_i915_driver);
5496 if (link) {
5497 link();
5498 symbol_put(ips_link_to_i915_driver);
5499 }
5500}
5501
5502void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
5503{
Daniel Vetter02d71952012-08-09 16:44:54 +02005504 /* We only register the i915 ips part with intel-ips once everything is
5505 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02005506 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005507 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02005508 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005509
5510 ips_ping_for_i915_load();
5511}
5512
5513void intel_gpu_ips_teardown(void)
5514{
Daniel Vetter92703882012-08-09 16:46:01 +02005515 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005516 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02005517 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005518}
Deepak S76c3552f2014-01-30 23:08:16 +05305519
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005520static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005521{
5522 struct drm_i915_private *dev_priv = dev->dev_private;
5523 u32 lcfuse;
5524 u8 pxw[16];
5525 int i;
5526
5527 /* Disable to program */
5528 I915_WRITE(ECR, 0);
5529 POSTING_READ(ECR);
5530
5531 /* Program energy weights for various events */
5532 I915_WRITE(SDEW, 0x15040d00);
5533 I915_WRITE(CSIEW0, 0x007f0000);
5534 I915_WRITE(CSIEW1, 0x1e220004);
5535 I915_WRITE(CSIEW2, 0x04000004);
5536
5537 for (i = 0; i < 5; i++)
5538 I915_WRITE(PEW + (i * 4), 0);
5539 for (i = 0; i < 3; i++)
5540 I915_WRITE(DEW + (i * 4), 0);
5541
5542 /* Program P-state weights to account for frequency power adjustment */
5543 for (i = 0; i < 16; i++) {
5544 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5545 unsigned long freq = intel_pxfreq(pxvidfreq);
5546 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5547 PXVFREQ_PX_SHIFT;
5548 unsigned long val;
5549
5550 val = vid * vid;
5551 val *= (freq / 1000);
5552 val *= 255;
5553 val /= (127*127*900);
5554 if (val > 0xff)
5555 DRM_ERROR("bad pxval: %ld\n", val);
5556 pxw[i] = val;
5557 }
5558 /* Render standby states get 0 weight */
5559 pxw[14] = 0;
5560 pxw[15] = 0;
5561
5562 for (i = 0; i < 4; i++) {
5563 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5564 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5565 I915_WRITE(PXW + (i * 4), val);
5566 }
5567
5568 /* Adjust magic regs to magic values (more experimental results) */
5569 I915_WRITE(OGW0, 0);
5570 I915_WRITE(OGW1, 0);
5571 I915_WRITE(EG0, 0x00007f00);
5572 I915_WRITE(EG1, 0x0000000e);
5573 I915_WRITE(EG2, 0x000e0000);
5574 I915_WRITE(EG3, 0x68000300);
5575 I915_WRITE(EG4, 0x42000000);
5576 I915_WRITE(EG5, 0x00140031);
5577 I915_WRITE(EG6, 0);
5578 I915_WRITE(EG7, 0);
5579
5580 for (i = 0; i < 8; i++)
5581 I915_WRITE(PXWL + (i * 4), 0);
5582
5583 /* Enable PMON + select events */
5584 I915_WRITE(ECR, 0x80000019);
5585
5586 lcfuse = I915_READ(LCFUSE02);
5587
Daniel Vetter20e4d402012-08-08 23:35:39 +02005588 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005589}
5590
Imre Deakae484342014-03-31 15:10:44 +03005591void intel_init_gt_powersave(struct drm_device *dev)
5592{
Imre Deake6069ca2014-04-18 16:01:02 +03005593 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5594
Deepak S38807742014-05-23 21:00:15 +05305595 if (IS_CHERRYVIEW(dev))
5596 cherryview_init_gt_powersave(dev);
5597 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005598 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005599}
5600
5601void intel_cleanup_gt_powersave(struct drm_device *dev)
5602{
Deepak S38807742014-05-23 21:00:15 +05305603 if (IS_CHERRYVIEW(dev))
5604 return;
5605 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005606 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005607}
5608
Imre Deakdbea3ce2014-12-15 18:59:28 +02005609static void gen6_suspend_rps(struct drm_device *dev)
5610{
5611 struct drm_i915_private *dev_priv = dev->dev_private;
5612
5613 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5614
5615 /*
5616 * TODO: disable RPS interrupts on GEN9+ too once RPS support
5617 * is added for it.
5618 */
5619 if (INTEL_INFO(dev)->gen < 9)
5620 gen6_disable_rps_interrupts(dev);
5621}
5622
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005623/**
5624 * intel_suspend_gt_powersave - suspend PM work and helper threads
5625 * @dev: drm device
5626 *
5627 * We don't want to disable RC6 or other features here, we just want
5628 * to make sure any work we've queued has finished and won't bother
5629 * us while we're suspended.
5630 */
5631void intel_suspend_gt_powersave(struct drm_device *dev)
5632{
5633 struct drm_i915_private *dev_priv = dev->dev_private;
5634
Imre Deakd4d70aa2014-11-19 15:30:04 +02005635 if (INTEL_INFO(dev)->gen < 6)
5636 return;
5637
Imre Deakdbea3ce2014-12-15 18:59:28 +02005638 gen6_suspend_rps(dev);
Deepak Sb47adc12014-06-20 20:03:02 +05305639
5640 /* Force GPU to min freq during suspend */
5641 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005642}
5643
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005644void intel_disable_gt_powersave(struct drm_device *dev)
5645{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005646 struct drm_i915_private *dev_priv = dev->dev_private;
5647
Daniel Vetter930ebb42012-06-29 23:32:16 +02005648 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005649 ironlake_disable_drps(dev);
Deepak S38807742014-05-23 21:00:15 +05305650 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02005651 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03005652
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005653 mutex_lock(&dev_priv->rps.hw_lock);
Zhe Wang20e49362014-11-04 17:07:05 +00005654 if (INTEL_INFO(dev)->gen >= 9)
5655 gen9_disable_rps(dev);
5656 else if (IS_CHERRYVIEW(dev))
Deepak S38807742014-05-23 21:00:15 +05305657 cherryview_disable_rps(dev);
5658 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005659 valleyview_disable_rps(dev);
5660 else
5661 gen6_disable_rps(dev);
Imre Deake5347702014-11-19 15:30:02 +02005662
Chris Wilsonc0951f02013-10-10 21:58:50 +01005663 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005664 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005665 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005666}
5667
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005668static void intel_gen6_powersave_work(struct work_struct *work)
5669{
5670 struct drm_i915_private *dev_priv =
5671 container_of(work, struct drm_i915_private,
5672 rps.delayed_resume_work.work);
5673 struct drm_device *dev = dev_priv->dev;
5674
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005675 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005676
Imre Deak3cc134e2014-11-19 15:30:03 +02005677 /*
5678 * TODO: reset/enable RPS interrupts on GEN9+ too, once RPS support is
5679 * added for it.
5680 */
5681 if (INTEL_INFO(dev)->gen < 9)
5682 gen6_reset_rps_interrupts(dev);
5683
Deepak S38807742014-05-23 21:00:15 +05305684 if (IS_CHERRYVIEW(dev)) {
5685 cherryview_enable_rps(dev);
5686 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07005687 valleyview_enable_rps(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00005688 } else if (INTEL_INFO(dev)->gen >= 9) {
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005689 gen9_enable_rc6(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00005690 gen9_enable_rps(dev);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005691 __gen6_update_ring_freq(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005692 } else if (IS_BROADWELL(dev)) {
5693 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005694 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005695 } else {
5696 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005697 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005698 }
Chris Wilsonc0951f02013-10-10 21:58:50 +01005699 dev_priv->rps.enabled = true;
Imre Deak3cc134e2014-11-19 15:30:03 +02005700
5701 if (INTEL_INFO(dev)->gen < 9)
5702 gen6_enable_rps_interrupts(dev);
5703
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005704 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03005705
5706 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005707}
5708
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005709void intel_enable_gt_powersave(struct drm_device *dev)
5710{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005711 struct drm_i915_private *dev_priv = dev->dev_private;
5712
Yu Zhangf61018b2015-02-10 19:05:52 +08005713 /* Powersaving is controlled by the host when inside a VM */
5714 if (intel_vgpu_active(dev))
5715 return;
5716
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005717 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03005718 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005719 ironlake_enable_drps(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005720 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03005721 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05305722 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005723 /*
5724 * PCU communication is slow and this doesn't need to be
5725 * done at any specific time, so do this out of our fast path
5726 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03005727 *
5728 * We depend on the HW RC6 power context save/restore
5729 * mechanism when entering D3 through runtime PM suspend. So
5730 * disable RPM until RPS/RC6 is properly setup. We can only
5731 * get here via the driver load/system resume/runtime resume
5732 * paths, so the _noresume version is enough (and in case of
5733 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005734 */
Imre Deakc6df39b2014-04-14 20:24:29 +03005735 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5736 round_jiffies_up_relative(HZ)))
5737 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005738 }
5739}
5740
Imre Deakc6df39b2014-04-14 20:24:29 +03005741void intel_reset_gt_powersave(struct drm_device *dev)
5742{
5743 struct drm_i915_private *dev_priv = dev->dev_private;
5744
Imre Deakdbea3ce2014-12-15 18:59:28 +02005745 if (INTEL_INFO(dev)->gen < 6)
5746 return;
5747
5748 gen6_suspend_rps(dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03005749 dev_priv->rps.enabled = false;
Imre Deakc6df39b2014-04-14 20:24:29 +03005750}
5751
Daniel Vetter3107bd42012-10-31 22:52:31 +01005752static void ibx_init_clock_gating(struct drm_device *dev)
5753{
5754 struct drm_i915_private *dev_priv = dev->dev_private;
5755
5756 /*
5757 * On Ibex Peak and Cougar Point, we need to disable clock
5758 * gating for the panel power sequencer or it will fail to
5759 * start up when no ports are active.
5760 */
5761 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5762}
5763
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005764static void g4x_disable_trickle_feed(struct drm_device *dev)
5765{
5766 struct drm_i915_private *dev_priv = dev->dev_private;
5767 int pipe;
5768
Damien Lespiau055e3932014-08-18 13:49:10 +01005769 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005770 I915_WRITE(DSPCNTR(pipe),
5771 I915_READ(DSPCNTR(pipe)) |
5772 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03005773 intel_flush_primary_plane(dev_priv, pipe);
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005774 }
5775}
5776
Ville Syrjälä017636c2013-12-05 15:51:37 +02005777static void ilk_init_lp_watermarks(struct drm_device *dev)
5778{
5779 struct drm_i915_private *dev_priv = dev->dev_private;
5780
5781 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5782 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5783 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5784
5785 /*
5786 * Don't touch WM1S_LP_EN here.
5787 * Doing so could cause underruns.
5788 */
5789}
5790
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005791static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005792{
5793 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005794 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005795
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01005796 /*
5797 * Required for FBC
5798 * WaFbcDisableDpfcClockGating:ilk
5799 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005800 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5801 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5802 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005803
5804 I915_WRITE(PCH_3DCGDIS0,
5805 MARIUNIT_CLOCK_GATE_DISABLE |
5806 SVSMUNIT_CLOCK_GATE_DISABLE);
5807 I915_WRITE(PCH_3DCGDIS1,
5808 VFMUNIT_CLOCK_GATE_DISABLE);
5809
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005810 /*
5811 * According to the spec the following bits should be set in
5812 * order to enable memory self-refresh
5813 * The bit 22/21 of 0x42004
5814 * The bit 5 of 0x42020
5815 * The bit 15 of 0x45000
5816 */
5817 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5818 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5819 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005820 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005821 I915_WRITE(DISP_ARB_CTL,
5822 (I915_READ(DISP_ARB_CTL) |
5823 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02005824
5825 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005826
5827 /*
5828 * Based on the document from hardware guys the following bits
5829 * should be set unconditionally in order to enable FBC.
5830 * The bit 22 of 0x42000
5831 * The bit 22 of 0x42004
5832 * The bit 7,8,9 of 0x42020.
5833 */
5834 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01005835 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005836 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5837 I915_READ(ILK_DISPLAY_CHICKEN1) |
5838 ILK_FBCQ_DIS);
5839 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5840 I915_READ(ILK_DISPLAY_CHICKEN2) |
5841 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005842 }
5843
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005844 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5845
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005846 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5847 I915_READ(ILK_DISPLAY_CHICKEN2) |
5848 ILK_ELPIN_409_SELECT);
5849 I915_WRITE(_3D_CHICKEN2,
5850 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5851 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02005852
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005853 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02005854 I915_WRITE(CACHE_MODE_0,
5855 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01005856
Akash Goel4e046322014-04-04 17:14:38 +05305857 /* WaDisable_RenderCache_OperationalFlush:ilk */
5858 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5859
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005860 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03005861
Daniel Vetter3107bd42012-10-31 22:52:31 +01005862 ibx_init_clock_gating(dev);
5863}
5864
5865static void cpt_init_clock_gating(struct drm_device *dev)
5866{
5867 struct drm_i915_private *dev_priv = dev->dev_private;
5868 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005869 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01005870
5871 /*
5872 * On Ibex Peak and Cougar Point, we need to disable clock
5873 * gating for the panel power sequencer or it will fail to
5874 * start up when no ports are active.
5875 */
Jesse Barnescd664072013-10-02 10:34:19 -07005876 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5877 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5878 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005879 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5880 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01005881 /* The below fixes the weird display corruption, a few pixels shifted
5882 * downward, on (only) LVDS of some HP laptops with IVY.
5883 */
Damien Lespiau055e3932014-08-18 13:49:10 +01005884 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005885 val = I915_READ(TRANS_CHICKEN2(pipe));
5886 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5887 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005888 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005889 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005890 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5891 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5892 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005893 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5894 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01005895 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01005896 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01005897 I915_WRITE(TRANS_CHICKEN1(pipe),
5898 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5899 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005900}
5901
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005902static void gen6_check_mch_setup(struct drm_device *dev)
5903{
5904 struct drm_i915_private *dev_priv = dev->dev_private;
5905 uint32_t tmp;
5906
5907 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02005908 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5909 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5910 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005911}
5912
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005913static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005914{
5915 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005916 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005917
Damien Lespiau231e54f2012-10-19 17:55:41 +01005918 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005919
5920 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5921 I915_READ(ILK_DISPLAY_CHICKEN2) |
5922 ILK_ELPIN_409_SELECT);
5923
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005924 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01005925 I915_WRITE(_3D_CHICKEN,
5926 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5927
Akash Goel4e046322014-04-04 17:14:38 +05305928 /* WaDisable_RenderCache_OperationalFlush:snb */
5929 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5930
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005931 /*
5932 * BSpec recoomends 8x4 when MSAA is used,
5933 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005934 *
5935 * Note that PS/WM thread counts depend on the WIZ hashing
5936 * disable bit, which we don't touch here, but it's good
5937 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005938 */
5939 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00005940 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005941
Ville Syrjälä017636c2013-12-05 15:51:37 +02005942 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005943
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005944 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02005945 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005946
5947 I915_WRITE(GEN6_UCGCTL1,
5948 I915_READ(GEN6_UCGCTL1) |
5949 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5950 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5951
5952 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5953 * gating disable must be set. Failure to set it results in
5954 * flickering pixels due to Z write ordering failures after
5955 * some amount of runtime in the Mesa "fire" demo, and Unigine
5956 * Sanctuary and Tropics, and apparently anything else with
5957 * alpha test or pixel discard.
5958 *
5959 * According to the spec, bit 11 (RCCUNIT) must also be set,
5960 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005961 *
Ville Syrjäläef593182014-01-22 21:32:47 +02005962 * WaDisableRCCUnitClockGating:snb
5963 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005964 */
5965 I915_WRITE(GEN6_UCGCTL2,
5966 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5967 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5968
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02005969 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02005970 I915_WRITE(_3D_CHICKEN3,
5971 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005972
5973 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02005974 * Bspec says:
5975 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5976 * 3DSTATE_SF number of SF output attributes is more than 16."
5977 */
5978 I915_WRITE(_3D_CHICKEN3,
5979 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5980
5981 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005982 * According to the spec the following bits should be
5983 * set in order to enable memory self-refresh and fbc:
5984 * The bit21 and bit22 of 0x42000
5985 * The bit21 and bit22 of 0x42004
5986 * The bit5 and bit7 of 0x42020
5987 * The bit14 of 0x70180
5988 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01005989 *
5990 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005991 */
5992 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5993 I915_READ(ILK_DISPLAY_CHICKEN1) |
5994 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5995 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5996 I915_READ(ILK_DISPLAY_CHICKEN2) |
5997 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01005998 I915_WRITE(ILK_DSPCLK_GATE_D,
5999 I915_READ(ILK_DSPCLK_GATE_D) |
6000 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6001 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006002
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006003 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006004
Daniel Vetter3107bd42012-10-31 22:52:31 +01006005 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006006
6007 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006008}
6009
6010static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6011{
6012 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
6013
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006014 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006015 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006016 *
6017 * This actually overrides the dispatch
6018 * mode for all thread types.
6019 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006020 reg &= ~GEN7_FF_SCHED_MASK;
6021 reg |= GEN7_FF_TS_SCHED_HW;
6022 reg |= GEN7_FF_VS_SCHED_HW;
6023 reg |= GEN7_FF_DS_SCHED_HW;
6024
6025 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6026}
6027
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006028static void lpt_init_clock_gating(struct drm_device *dev)
6029{
6030 struct drm_i915_private *dev_priv = dev->dev_private;
6031
6032 /*
6033 * TODO: this bit should only be enabled when really needed, then
6034 * disabled when not needed anymore in order to save power.
6035 */
6036 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
6037 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6038 I915_READ(SOUTH_DSPCLK_GATE_D) |
6039 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006040
6041 /* WADPOClockGatingDisable:hsw */
6042 I915_WRITE(_TRANSA_CHICKEN1,
6043 I915_READ(_TRANSA_CHICKEN1) |
6044 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006045}
6046
Imre Deak7d708ee2013-04-17 14:04:50 +03006047static void lpt_suspend_hw(struct drm_device *dev)
6048{
6049 struct drm_i915_private *dev_priv = dev->dev_private;
6050
6051 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6052 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
6053
6054 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6055 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6056 }
6057}
6058
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03006059static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006060{
6061 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00006062 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006063
6064 I915_WRITE(WM3_LP_ILK, 0);
6065 I915_WRITE(WM2_LP_ILK, 0);
6066 I915_WRITE(WM1_LP_ILK, 0);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006067
Ben Widawskyab57fff2013-12-12 15:28:04 -08006068 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006069 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006070
Ben Widawskyab57fff2013-12-12 15:28:04 -08006071 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006072 I915_WRITE(CHICKEN_PAR1_1,
6073 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
6074
Ben Widawskyab57fff2013-12-12 15:28:04 -08006075 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01006076 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00006077 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02006078 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006079 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006080 }
Ben Widawsky63801f22013-12-12 17:26:03 -08006081
Ben Widawskyab57fff2013-12-12 15:28:04 -08006082 /* WaVSRefCountFullforceMissDisable:bdw */
6083 /* WaDSRefCountFullforceMissDisable:bdw */
6084 I915_WRITE(GEN7_FF_THREAD_MODE,
6085 I915_READ(GEN7_FF_THREAD_MODE) &
6086 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02006087
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02006088 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6089 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006090
6091 /* WaDisableSDEUnitClockGating:bdw */
6092 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6093 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00006094
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03006095 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006096}
6097
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006098static void haswell_init_clock_gating(struct drm_device *dev)
6099{
6100 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006101
Ville Syrjälä017636c2013-12-05 15:51:37 +02006102 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006103
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006104 /* L3 caching of data atomics doesn't work -- disable it. */
6105 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
6106 I915_WRITE(HSW_ROW_CHICKEN3,
6107 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
6108
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006109 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006110 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6111 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6112 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6113
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02006114 /* WaVSRefCountFullforceMissDisable:hsw */
6115 I915_WRITE(GEN7_FF_THREAD_MODE,
6116 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006117
Akash Goel4e046322014-04-04 17:14:38 +05306118 /* WaDisable_RenderCache_OperationalFlush:hsw */
6119 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6120
Chia-I Wufe27c602014-01-28 13:29:33 +08006121 /* enable HiZ Raw Stall Optimization */
6122 I915_WRITE(CACHE_MODE_0_GEN7,
6123 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6124
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006125 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006126 I915_WRITE(CACHE_MODE_1,
6127 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006128
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006129 /*
6130 * BSpec recommends 8x4 when MSAA is used,
6131 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006132 *
6133 * Note that PS/WM thread counts depend on the WIZ hashing
6134 * disable bit, which we don't touch here, but it's good
6135 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006136 */
6137 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006138 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006139
Kenneth Graunke94411592014-12-31 16:23:00 -08006140 /* WaSampleCChickenBitEnable:hsw */
6141 I915_WRITE(HALF_SLICE_CHICKEN3,
6142 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
6143
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006144 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07006145 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
6146
Paulo Zanoni90a88642013-05-03 17:23:45 -03006147 /* WaRsPkgCStateDisplayPMReq:hsw */
6148 I915_WRITE(CHICKEN_PAR1_1,
6149 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006150
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006151 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006152}
6153
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006154static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006155{
6156 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07006157 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006158
Ville Syrjälä017636c2013-12-05 15:51:37 +02006159 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006160
Damien Lespiau231e54f2012-10-19 17:55:41 +01006161 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006162
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006163 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05006164 I915_WRITE(_3D_CHICKEN3,
6165 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6166
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006167 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006168 I915_WRITE(IVB_CHICKEN3,
6169 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6170 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6171
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006172 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07006173 if (IS_IVB_GT1(dev))
6174 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
6175 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006176
Akash Goel4e046322014-04-04 17:14:38 +05306177 /* WaDisable_RenderCache_OperationalFlush:ivb */
6178 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6179
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006180 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006181 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
6182 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
6183
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006184 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006185 I915_WRITE(GEN7_L3CNTLREG1,
6186 GEN7_WA_FOR_GEN7_L3_CONTROL);
6187 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07006188 GEN7_WA_L3_CHICKEN_MODE);
6189 if (IS_IVB_GT1(dev))
6190 I915_WRITE(GEN7_ROW_CHICKEN2,
6191 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006192 else {
6193 /* must write both registers */
6194 I915_WRITE(GEN7_ROW_CHICKEN2,
6195 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07006196 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
6197 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006198 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006199
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006200 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05006201 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6202 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6203
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02006204 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006205 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006206 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006207 */
6208 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02006209 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006210
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006211 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006212 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6213 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6214 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6215
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006216 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006217
6218 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02006219
Chris Wilson22721342014-03-04 09:41:43 +00006220 if (0) { /* causes HiZ corruption on ivb:gt1 */
6221 /* enable HiZ Raw Stall Optimization */
6222 I915_WRITE(CACHE_MODE_0_GEN7,
6223 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6224 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08006225
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006226 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02006227 I915_WRITE(CACHE_MODE_1,
6228 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07006229
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006230 /*
6231 * BSpec recommends 8x4 when MSAA is used,
6232 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006233 *
6234 * Note that PS/WM thread counts depend on the WIZ hashing
6235 * disable bit, which we don't touch here, but it's good
6236 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006237 */
6238 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006239 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006240
Ben Widawsky20848222012-05-04 18:58:59 -07006241 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
6242 snpcr &= ~GEN6_MBC_SNPCR_MASK;
6243 snpcr |= GEN6_MBC_SNPCR_MED;
6244 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006245
Ben Widawskyab5c6082013-04-05 13:12:41 -07006246 if (!HAS_PCH_NOP(dev))
6247 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006248
6249 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006250}
6251
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006252static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
6253{
6254 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6255
6256 /*
6257 * Disable trickle feed and enable pnd deadline calculation
6258 */
6259 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6260 I915_WRITE(CBR1_VLV, 0);
6261}
6262
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006263static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006264{
6265 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006266
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006267 vlv_init_display_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006268
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006269 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05006270 I915_WRITE(_3D_CHICKEN3,
6271 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6272
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006273 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006274 I915_WRITE(IVB_CHICKEN3,
6275 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6276 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6277
Ville Syrjäläfad7d362014-01-22 21:32:39 +02006278 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006279 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07006280 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08006281 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
6282 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006283
Akash Goel4e046322014-04-04 17:14:38 +05306284 /* WaDisable_RenderCache_OperationalFlush:vlv */
6285 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6286
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006287 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05006288 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6289 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6290
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006291 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07006292 I915_WRITE(GEN7_ROW_CHICKEN2,
6293 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6294
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006295 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006296 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6297 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6298 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6299
Ville Syrjälä46680e02014-01-22 21:33:01 +02006300 gen7_setup_fixed_func_scheduler(dev_priv);
6301
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006302 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006303 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006304 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006305 */
6306 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006307 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006308
Akash Goelc98f5062014-03-24 23:00:07 +05306309 /* WaDisableL3Bank2xClockGate:vlv
6310 * Disabling L3 clock gating- MMIO 940c[25] = 1
6311 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6312 I915_WRITE(GEN7_UCGCTL4,
6313 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07006314
Ville Syrjäläafd58e72014-01-22 21:33:03 +02006315 /*
6316 * BSpec says this must be set, even though
6317 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6318 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02006319 I915_WRITE(CACHE_MODE_1,
6320 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07006321
6322 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02006323 * BSpec recommends 8x4 when MSAA is used,
6324 * however in practice 16x4 seems fastest.
6325 *
6326 * Note that PS/WM thread counts depend on the WIZ hashing
6327 * disable bit, which we don't touch here, but it's good
6328 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
6329 */
6330 I915_WRITE(GEN7_GT_MODE,
6331 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
6332
6333 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02006334 * WaIncreaseL3CreditsForVLVB0:vlv
6335 * This is the hardware default actually.
6336 */
6337 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6338
6339 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006340 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006341 * Disable clock gating on th GCFG unit to prevent a delay
6342 * in the reporting of vblank events.
6343 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006344 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006345}
6346
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006347static void cherryview_init_clock_gating(struct drm_device *dev)
6348{
6349 struct drm_i915_private *dev_priv = dev->dev_private;
6350
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006351 vlv_init_display_clock_gating(dev_priv);
Ville Syrjälädd811e72014-04-09 13:28:33 +03006352
Ville Syrjälä232ce332014-04-09 13:28:35 +03006353 /* WaVSRefCountFullforceMissDisable:chv */
6354 /* WaDSRefCountFullforceMissDisable:chv */
6355 I915_WRITE(GEN7_FF_THREAD_MODE,
6356 I915_READ(GEN7_FF_THREAD_MODE) &
6357 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006358
6359 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6360 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6361 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006362
6363 /* WaDisableCSUnitClockGating:chv */
6364 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6365 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006366
6367 /* WaDisableSDEUnitClockGating:chv */
6368 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6369 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006370}
6371
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006372static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006373{
6374 struct drm_i915_private *dev_priv = dev->dev_private;
6375 uint32_t dspclk_gate;
6376
6377 I915_WRITE(RENCLK_GATE_D1, 0);
6378 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6379 GS_UNIT_CLOCK_GATE_DISABLE |
6380 CL_UNIT_CLOCK_GATE_DISABLE);
6381 I915_WRITE(RAMCLK_GATE_D, 0);
6382 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6383 OVRUNIT_CLOCK_GATE_DISABLE |
6384 OVCUNIT_CLOCK_GATE_DISABLE;
6385 if (IS_GM45(dev))
6386 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6387 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006388
6389 /* WaDisableRenderCachePipelinedFlush */
6390 I915_WRITE(CACHE_MODE_0,
6391 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006392
Akash Goel4e046322014-04-04 17:14:38 +05306393 /* WaDisable_RenderCache_OperationalFlush:g4x */
6394 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6395
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006396 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006397}
6398
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006399static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006400{
6401 struct drm_i915_private *dev_priv = dev->dev_private;
6402
6403 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6404 I915_WRITE(RENCLK_GATE_D2, 0);
6405 I915_WRITE(DSPCLK_GATE_D, 0);
6406 I915_WRITE(RAMCLK_GATE_D, 0);
6407 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006408 I915_WRITE(MI_ARB_STATE,
6409 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306410
6411 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6412 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006413}
6414
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006415static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006416{
6417 struct drm_i915_private *dev_priv = dev->dev_private;
6418
6419 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6420 I965_RCC_CLOCK_GATE_DISABLE |
6421 I965_RCPB_CLOCK_GATE_DISABLE |
6422 I965_ISC_CLOCK_GATE_DISABLE |
6423 I965_FBC_CLOCK_GATE_DISABLE);
6424 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006425 I915_WRITE(MI_ARB_STATE,
6426 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306427
6428 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6429 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006430}
6431
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006432static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006433{
6434 struct drm_i915_private *dev_priv = dev->dev_private;
6435 u32 dstate = I915_READ(D_STATE);
6436
6437 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6438 DSTATE_DOT_CLOCK_GATING;
6439 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01006440
6441 if (IS_PINEVIEW(dev))
6442 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02006443
6444 /* IIR "flip pending" means done if this bit is set */
6445 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02006446
6447 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02006448 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02006449
6450 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6451 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006452
6453 I915_WRITE(MI_ARB_STATE,
6454 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006455}
6456
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006457static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006458{
6459 struct drm_i915_private *dev_priv = dev->dev_private;
6460
6461 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02006462
6463 /* interrupts should cause a wake up from C3 */
6464 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6465 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006466
6467 I915_WRITE(MEM_MODE,
6468 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006469}
6470
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006471static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006472{
6473 struct drm_i915_private *dev_priv = dev->dev_private;
6474
6475 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03006476
6477 I915_WRITE(MEM_MODE,
6478 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
6479 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006480}
6481
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006482void intel_init_clock_gating(struct drm_device *dev)
6483{
6484 struct drm_i915_private *dev_priv = dev->dev_private;
6485
Damien Lespiauc57e3552015-02-09 19:33:05 +00006486 if (dev_priv->display.init_clock_gating)
6487 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006488}
6489
Imre Deak7d708ee2013-04-17 14:04:50 +03006490void intel_suspend_hw(struct drm_device *dev)
6491{
6492 if (HAS_PCH_LPT(dev))
6493 lpt_suspend_hw(dev);
6494}
6495
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006496/* Set up chip specific power management-related functions */
6497void intel_init_pm(struct drm_device *dev)
6498{
6499 struct drm_i915_private *dev_priv = dev->dev_private;
6500
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006501 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006502
Daniel Vetterc921aba2012-04-26 23:28:17 +02006503 /* For cxsr */
6504 if (IS_PINEVIEW(dev))
6505 i915_pineview_get_mem_freq(dev);
6506 else if (IS_GEN5(dev))
6507 i915_ironlake_get_mem_freq(dev);
6508
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006509 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00006510 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00006511 skl_setup_wm_latency(dev);
6512
Damien Lespiau45db2192015-02-09 19:33:09 +00006513 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00006514 dev_priv->display.update_wm = skl_update_wm;
6515 dev_priv->display.update_sprite_wm = skl_update_sprite_wm;
Damien Lespiauc83155a2014-03-28 00:18:35 +05306516 } else if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00006517 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03006518
Ville Syrjäläbd6025442014-01-07 16:14:10 +02006519 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
6520 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
6521 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
6522 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
6523 dev_priv->display.update_wm = ilk_update_wm;
6524 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
6525 } else {
6526 DRM_DEBUG_KMS("Failed to read display plane latency. "
6527 "Disable CxSR\n");
6528 }
6529
6530 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006531 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02006532 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006533 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02006534 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006535 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02006536 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006537 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02006538 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03006539 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006540 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläae801522015-03-05 21:19:49 +02006541 dev_priv->display.update_wm = valleyview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05306542 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006543 dev_priv->display.init_clock_gating =
6544 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006545 } else if (IS_VALLEYVIEW(dev)) {
6546 dev_priv->display.update_wm = valleyview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05306547 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006548 dev_priv->display.init_clock_gating =
6549 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006550 } else if (IS_PINEVIEW(dev)) {
6551 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
6552 dev_priv->is_ddr3,
6553 dev_priv->fsb_freq,
6554 dev_priv->mem_freq)) {
6555 DRM_INFO("failed to find known CxSR latency "
6556 "(found ddr%s fsb freq %d, mem freq %d), "
6557 "disabling CxSR\n",
6558 (dev_priv->is_ddr3 == 1) ? "3" : "2",
6559 dev_priv->fsb_freq, dev_priv->mem_freq);
6560 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03006561 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006562 dev_priv->display.update_wm = NULL;
6563 } else
6564 dev_priv->display.update_wm = pineview_update_wm;
6565 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
6566 } else if (IS_G4X(dev)) {
6567 dev_priv->display.update_wm = g4x_update_wm;
6568 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
6569 } else if (IS_GEN4(dev)) {
6570 dev_priv->display.update_wm = i965_update_wm;
6571 if (IS_CRESTLINE(dev))
6572 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
6573 else if (IS_BROADWATER(dev))
6574 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
6575 } else if (IS_GEN3(dev)) {
6576 dev_priv->display.update_wm = i9xx_update_wm;
6577 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
6578 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02006579 } else if (IS_GEN2(dev)) {
6580 if (INTEL_INFO(dev)->num_pipes == 1) {
6581 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006582 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02006583 } else {
6584 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006585 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02006586 }
6587
6588 if (IS_I85X(dev) || IS_I865G(dev))
6589 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
6590 else
6591 dev_priv->display.init_clock_gating = i830_init_clock_gating;
6592 } else {
6593 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006594 }
6595}
6596
Tom O'Rourke151a49d2014-11-13 18:50:10 -08006597int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07006598{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006599 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07006600
6601 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6602 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
6603 return -EAGAIN;
6604 }
6605
6606 I915_WRITE(GEN6_PCODE_DATA, *val);
Damien Lespiaudddab342014-11-13 17:51:50 +00006607 I915_WRITE(GEN6_PCODE_DATA1, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07006608 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6609
6610 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6611 500)) {
6612 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
6613 return -ETIMEDOUT;
6614 }
6615
6616 *val = I915_READ(GEN6_PCODE_DATA);
6617 I915_WRITE(GEN6_PCODE_DATA, 0);
6618
6619 return 0;
6620}
6621
Tom O'Rourke151a49d2014-11-13 18:50:10 -08006622int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07006623{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006624 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07006625
6626 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6627 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
6628 return -EAGAIN;
6629 }
6630
6631 I915_WRITE(GEN6_PCODE_DATA, val);
6632 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6633
6634 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6635 500)) {
6636 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
6637 return -ETIMEDOUT;
6638 }
6639
6640 I915_WRITE(GEN6_PCODE_DATA, 0);
6641
6642 return 0;
6643}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07006644
Ville Syrjälädd06f882014-11-10 22:55:12 +02006645static int vlv_gpu_freq_div(unsigned int czclk_freq)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006646{
Ville Syrjälädd06f882014-11-10 22:55:12 +02006647 switch (czclk_freq) {
6648 case 200:
6649 return 10;
6650 case 267:
6651 return 12;
6652 case 320:
6653 case 333:
Ville Syrjälädd06f882014-11-10 22:55:12 +02006654 return 16;
Ville Syrjäläab3fb152014-11-10 22:55:15 +02006655 case 400:
6656 return 20;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006657 default:
6658 return -1;
6659 }
Ville Syrjälädd06f882014-11-10 22:55:12 +02006660}
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006661
Ville Syrjälädd06f882014-11-10 22:55:12 +02006662static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
6663{
6664 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->mem_freq, 4);
6665
6666 div = vlv_gpu_freq_div(czclk_freq);
6667 if (div < 0)
6668 return div;
6669
6670 return DIV_ROUND_CLOSEST(czclk_freq * (val + 6 - 0xbd), div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006671}
6672
Fengguang Wub55dd642014-07-12 11:21:39 +02006673static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006674{
Ville Syrjälädd06f882014-11-10 22:55:12 +02006675 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->mem_freq, 4);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006676
Ville Syrjälädd06f882014-11-10 22:55:12 +02006677 mul = vlv_gpu_freq_div(czclk_freq);
6678 if (mul < 0)
6679 return mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006680
Ville Syrjälädd06f882014-11-10 22:55:12 +02006681 return DIV_ROUND_CLOSEST(mul * val, czclk_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006682}
6683
Fengguang Wub55dd642014-07-12 11:21:39 +02006684static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05306685{
Ville Syrjälädd06f882014-11-10 22:55:12 +02006686 int div, czclk_freq = dev_priv->rps.cz_freq;
Deepak S22b1b2f2014-07-12 14:54:33 +05306687
Ville Syrjälädd06f882014-11-10 22:55:12 +02006688 div = vlv_gpu_freq_div(czclk_freq) / 2;
6689 if (div < 0)
6690 return div;
Deepak S22b1b2f2014-07-12 14:54:33 +05306691
Ville Syrjälädd06f882014-11-10 22:55:12 +02006692 return DIV_ROUND_CLOSEST(czclk_freq * val, 2 * div) / 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05306693}
6694
Fengguang Wub55dd642014-07-12 11:21:39 +02006695static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05306696{
Ville Syrjälädd06f882014-11-10 22:55:12 +02006697 int mul, czclk_freq = dev_priv->rps.cz_freq;
Deepak S22b1b2f2014-07-12 14:54:33 +05306698
Ville Syrjälädd06f882014-11-10 22:55:12 +02006699 mul = vlv_gpu_freq_div(czclk_freq) / 2;
6700 if (mul < 0)
6701 return mul;
Deepak S22b1b2f2014-07-12 14:54:33 +05306702
Ville Syrjälä1c147622014-08-18 14:42:43 +03006703 /* CHV needs even values */
Ville Syrjälädd06f882014-11-10 22:55:12 +02006704 return DIV_ROUND_CLOSEST(val * 2 * mul, czclk_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05306705}
6706
Ville Syrjälä616bc822015-01-23 21:04:25 +02006707int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
6708{
Akash Goel80b6dda2015-03-06 11:07:15 +05306709 if (IS_GEN9(dev_priv->dev))
6710 return (val * GT_FREQUENCY_MULTIPLIER) / GEN9_FREQ_SCALER;
6711 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02006712 return chv_gpu_freq(dev_priv, val);
6713 else if (IS_VALLEYVIEW(dev_priv->dev))
6714 return byt_gpu_freq(dev_priv, val);
6715 else
6716 return val * GT_FREQUENCY_MULTIPLIER;
6717}
6718
Ville Syrjälä616bc822015-01-23 21:04:25 +02006719int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
6720{
Akash Goel80b6dda2015-03-06 11:07:15 +05306721 if (IS_GEN9(dev_priv->dev))
6722 return (val * GEN9_FREQ_SCALER) / GT_FREQUENCY_MULTIPLIER;
6723 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02006724 return chv_freq_opcode(dev_priv, val);
Deepak S22b1b2f2014-07-12 14:54:33 +05306725 else if (IS_VALLEYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02006726 return byt_freq_opcode(dev_priv, val);
6727 else
6728 return val / GT_FREQUENCY_MULTIPLIER;
Deepak S22b1b2f2014-07-12 14:54:33 +05306729}
6730
Daniel Vetterf742a552013-12-06 10:17:53 +01006731void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01006732{
6733 struct drm_i915_private *dev_priv = dev->dev_private;
6734
Daniel Vetterf742a552013-12-06 10:17:53 +01006735 mutex_init(&dev_priv->rps.hw_lock);
6736
Chris Wilson907b28c2013-07-19 20:36:52 +01006737 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
6738 intel_gen6_powersave_work);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03006739
Paulo Zanoni33688d92014-03-07 20:08:19 -03006740 dev_priv->pm.suspended = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01006741}