Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2012 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eugeni Dodonov <eugeni.dodonov@intel.com> |
| 25 | * |
| 26 | */ |
| 27 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 28 | #include <linux/cpufreq.h> |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 29 | #include "i915_drv.h" |
| 30 | #include "intel_drv.h" |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 31 | #include "../../../platform/x86/intel_ips.h" |
| 32 | #include <linux/module.h> |
Paulo Zanoni | f9dcb0d | 2013-12-11 18:50:10 -0200 | [diff] [blame] | 33 | #include <linux/vgaarb.h> |
Damien Lespiau | f4db932 | 2013-06-24 22:59:50 +0100 | [diff] [blame] | 34 | #include <drm/i915_powerwell.h> |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 35 | #include <linux/pm_runtime.h> |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 36 | |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 37 | /** |
| 38 | * RC6 is a special power stage which allows the GPU to enter an very |
| 39 | * low-voltage mode when idle, using down to 0V while at this stage. This |
| 40 | * stage is entered automatically when the GPU is idle when RC6 support is |
| 41 | * enabled, and as soon as new workload arises GPU wakes up automatically as well. |
| 42 | * |
| 43 | * There are different RC6 modes available in Intel GPU, which differentiate |
| 44 | * among each other with the latency required to enter and leave RC6 and |
| 45 | * voltage consumed by the GPU in different states. |
| 46 | * |
| 47 | * The combination of the following flags define which states GPU is allowed |
| 48 | * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and |
| 49 | * RC6pp is deepest RC6. Their support by hardware varies according to the |
| 50 | * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one |
| 51 | * which brings the most power savings; deeper states save more power, but |
| 52 | * require higher latency to switch to and wake up. |
| 53 | */ |
| 54 | #define INTEL_RC6_ENABLE (1<<0) |
| 55 | #define INTEL_RC6p_ENABLE (1<<1) |
| 56 | #define INTEL_RC6pp_ENABLE (1<<2) |
| 57 | |
Eugeni Dodonov | f6750b3 | 2012-04-18 11:51:14 -0300 | [diff] [blame] | 58 | /* FBC, or Frame Buffer Compression, is a technique employed to compress the |
| 59 | * framebuffer contents in-memory, aiming at reducing the required bandwidth |
| 60 | * during in-memory transfers and, therefore, reduce the power packet. |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 61 | * |
Eugeni Dodonov | f6750b3 | 2012-04-18 11:51:14 -0300 | [diff] [blame] | 62 | * The benefits of FBC are mostly visible with solid backgrounds and |
| 63 | * variation-less patterns. |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 64 | * |
Eugeni Dodonov | f6750b3 | 2012-04-18 11:51:14 -0300 | [diff] [blame] | 65 | * FBC-related functionality can be enabled by the means of the |
| 66 | * i915.i915_enable_fbc parameter |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 67 | */ |
| 68 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 69 | static void i8xx_disable_fbc(struct drm_device *dev) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 70 | { |
| 71 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 72 | u32 fbc_ctl; |
| 73 | |
| 74 | /* Disable compression */ |
| 75 | fbc_ctl = I915_READ(FBC_CONTROL); |
| 76 | if ((fbc_ctl & FBC_CTL_EN) == 0) |
| 77 | return; |
| 78 | |
| 79 | fbc_ctl &= ~FBC_CTL_EN; |
| 80 | I915_WRITE(FBC_CONTROL, fbc_ctl); |
| 81 | |
| 82 | /* Wait for compressing bit to clear */ |
| 83 | if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) { |
| 84 | DRM_DEBUG_KMS("FBC idle timed out\n"); |
| 85 | return; |
| 86 | } |
| 87 | |
| 88 | DRM_DEBUG_KMS("disabled FBC\n"); |
| 89 | } |
| 90 | |
Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 91 | static void i8xx_enable_fbc(struct drm_crtc *crtc) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 92 | { |
| 93 | struct drm_device *dev = crtc->dev; |
| 94 | struct drm_i915_private *dev_priv = dev->dev_private; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 95 | struct drm_framebuffer *fb = crtc->primary->fb; |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 96 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 97 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 98 | int cfb_pitch; |
Ville Syrjälä | 7f2cf22 | 2014-01-23 16:49:11 +0200 | [diff] [blame] | 99 | int i; |
Ville Syrjälä | 159f987 | 2013-11-28 17:29:57 +0200 | [diff] [blame] | 100 | u32 fbc_ctl; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 101 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 102 | cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 103 | if (fb->pitches[0] < cfb_pitch) |
| 104 | cfb_pitch = fb->pitches[0]; |
| 105 | |
Ville Syrjälä | 42a430f | 2013-11-28 17:29:56 +0200 | [diff] [blame] | 106 | /* FBC_CTL wants 32B or 64B units */ |
| 107 | if (IS_GEN2(dev)) |
| 108 | cfb_pitch = (cfb_pitch / 32) - 1; |
| 109 | else |
| 110 | cfb_pitch = (cfb_pitch / 64) - 1; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 111 | |
| 112 | /* Clear old tags */ |
| 113 | for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++) |
| 114 | I915_WRITE(FBC_TAG + (i * 4), 0); |
| 115 | |
Ville Syrjälä | 159f987 | 2013-11-28 17:29:57 +0200 | [diff] [blame] | 116 | if (IS_GEN4(dev)) { |
| 117 | u32 fbc_ctl2; |
| 118 | |
| 119 | /* Set it up... */ |
| 120 | fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE; |
Ville Syrjälä | 7f2cf22 | 2014-01-23 16:49:11 +0200 | [diff] [blame] | 121 | fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane); |
Ville Syrjälä | 159f987 | 2013-11-28 17:29:57 +0200 | [diff] [blame] | 122 | I915_WRITE(FBC_CONTROL2, fbc_ctl2); |
| 123 | I915_WRITE(FBC_FENCE_OFF, crtc->y); |
| 124 | } |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 125 | |
| 126 | /* enable it... */ |
Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 127 | fbc_ctl = I915_READ(FBC_CONTROL); |
| 128 | fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT; |
| 129 | fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 130 | if (IS_I945GM(dev)) |
| 131 | fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */ |
| 132 | fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 133 | fbc_ctl |= obj->fence_reg; |
| 134 | I915_WRITE(FBC_CONTROL, fbc_ctl); |
| 135 | |
Ville Syrjälä | 5cd5410 | 2014-01-23 16:49:16 +0200 | [diff] [blame] | 136 | DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n", |
Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 137 | cfb_pitch, crtc->y, plane_name(intel_crtc->plane)); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 138 | } |
| 139 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 140 | static bool i8xx_fbc_enabled(struct drm_device *dev) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 141 | { |
| 142 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 143 | |
| 144 | return I915_READ(FBC_CONTROL) & FBC_CTL_EN; |
| 145 | } |
| 146 | |
Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 147 | static void g4x_enable_fbc(struct drm_crtc *crtc) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 148 | { |
| 149 | struct drm_device *dev = crtc->dev; |
| 150 | struct drm_i915_private *dev_priv = dev->dev_private; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 151 | struct drm_framebuffer *fb = crtc->primary->fb; |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 152 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 153 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 154 | u32 dpfc_ctl; |
| 155 | |
Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 156 | dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN; |
| 157 | if (drm_format_plane_cpp(fb->pixel_format, 0) == 2) |
| 158 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 159 | else |
| 160 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 161 | dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 162 | |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 163 | I915_WRITE(DPFC_FENCE_YOFF, crtc->y); |
| 164 | |
| 165 | /* enable it... */ |
Ville Syrjälä | fe74c1a | 2014-01-23 16:49:13 +0200 | [diff] [blame] | 166 | I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 167 | |
Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 168 | DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane)); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 169 | } |
| 170 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 171 | static void g4x_disable_fbc(struct drm_device *dev) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 172 | { |
| 173 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 174 | u32 dpfc_ctl; |
| 175 | |
| 176 | /* Disable compression */ |
| 177 | dpfc_ctl = I915_READ(DPFC_CONTROL); |
| 178 | if (dpfc_ctl & DPFC_CTL_EN) { |
| 179 | dpfc_ctl &= ~DPFC_CTL_EN; |
| 180 | I915_WRITE(DPFC_CONTROL, dpfc_ctl); |
| 181 | |
| 182 | DRM_DEBUG_KMS("disabled FBC\n"); |
| 183 | } |
| 184 | } |
| 185 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 186 | static bool g4x_fbc_enabled(struct drm_device *dev) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 187 | { |
| 188 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 189 | |
| 190 | return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN; |
| 191 | } |
| 192 | |
| 193 | static void sandybridge_blit_fbc_update(struct drm_device *dev) |
| 194 | { |
| 195 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 196 | u32 blt_ecoskpd; |
| 197 | |
| 198 | /* Make sure blitter notifies FBC of writes */ |
Deepak S | 940aece | 2013-11-23 14:55:43 +0530 | [diff] [blame] | 199 | |
| 200 | /* Blitter is part of Media powerwell on VLV. No impact of |
| 201 | * his param in other platforms for now */ |
| 202 | gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA); |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 203 | |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 204 | blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD); |
| 205 | blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY << |
| 206 | GEN6_BLITTER_LOCK_SHIFT; |
| 207 | I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd); |
| 208 | blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY; |
| 209 | I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd); |
| 210 | blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY << |
| 211 | GEN6_BLITTER_LOCK_SHIFT); |
| 212 | I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd); |
| 213 | POSTING_READ(GEN6_BLITTER_ECOSKPD); |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 214 | |
Deepak S | 940aece | 2013-11-23 14:55:43 +0530 | [diff] [blame] | 215 | gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 216 | } |
| 217 | |
Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 218 | static void ironlake_enable_fbc(struct drm_crtc *crtc) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 219 | { |
| 220 | struct drm_device *dev = crtc->dev; |
| 221 | struct drm_i915_private *dev_priv = dev->dev_private; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 222 | struct drm_framebuffer *fb = crtc->primary->fb; |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 223 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 224 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 225 | u32 dpfc_ctl; |
| 226 | |
Ville Syrjälä | 46f3dab | 2014-01-23 16:49:14 +0200 | [diff] [blame] | 227 | dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane); |
Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 228 | if (drm_format_plane_cpp(fb->pixel_format, 0) == 2) |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 229 | dev_priv->fbc.threshold++; |
| 230 | |
| 231 | switch (dev_priv->fbc.threshold) { |
| 232 | case 4: |
| 233 | case 3: |
| 234 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; |
| 235 | break; |
| 236 | case 2: |
Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 237 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 238 | break; |
| 239 | case 1: |
Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 240 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 241 | break; |
| 242 | } |
Ville Syrjälä | d629336 | 2013-11-21 21:29:45 +0200 | [diff] [blame] | 243 | dpfc_ctl |= DPFC_CTL_FENCE_EN; |
| 244 | if (IS_GEN5(dev)) |
| 245 | dpfc_ctl |= obj->fence_reg; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 246 | |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 247 | I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y); |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 248 | I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 249 | /* enable it... */ |
| 250 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
| 251 | |
| 252 | if (IS_GEN6(dev)) { |
| 253 | I915_WRITE(SNB_DPFC_CTL_SA, |
| 254 | SNB_CPU_FENCE_ENABLE | obj->fence_reg); |
| 255 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y); |
| 256 | sandybridge_blit_fbc_update(dev); |
| 257 | } |
| 258 | |
Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 259 | DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane)); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 260 | } |
| 261 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 262 | static void ironlake_disable_fbc(struct drm_device *dev) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 263 | { |
| 264 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 265 | u32 dpfc_ctl; |
| 266 | |
| 267 | /* Disable compression */ |
| 268 | dpfc_ctl = I915_READ(ILK_DPFC_CONTROL); |
| 269 | if (dpfc_ctl & DPFC_CTL_EN) { |
| 270 | dpfc_ctl &= ~DPFC_CTL_EN; |
| 271 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl); |
| 272 | |
| 273 | DRM_DEBUG_KMS("disabled FBC\n"); |
| 274 | } |
| 275 | } |
| 276 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 277 | static bool ironlake_fbc_enabled(struct drm_device *dev) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 278 | { |
| 279 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 280 | |
| 281 | return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN; |
| 282 | } |
| 283 | |
Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 284 | static void gen7_enable_fbc(struct drm_crtc *crtc) |
Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 285 | { |
| 286 | struct drm_device *dev = crtc->dev; |
| 287 | struct drm_i915_private *dev_priv = dev->dev_private; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 288 | struct drm_framebuffer *fb = crtc->primary->fb; |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 289 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 290 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 291 | u32 dpfc_ctl; |
Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 292 | |
Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 293 | dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane); |
| 294 | if (drm_format_plane_cpp(fb->pixel_format, 0) == 2) |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 295 | dev_priv->fbc.threshold++; |
| 296 | |
| 297 | switch (dev_priv->fbc.threshold) { |
| 298 | case 4: |
| 299 | case 3: |
| 300 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; |
| 301 | break; |
| 302 | case 2: |
Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 303 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 304 | break; |
| 305 | case 1: |
Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 306 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 307 | break; |
| 308 | } |
| 309 | |
Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 310 | dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN; |
| 311 | |
Rodrigo Vivi | da46f93 | 2014-08-01 02:04:45 -0700 | [diff] [blame] | 312 | if (dev_priv->fbc.false_color) |
| 313 | dpfc_ctl |= FBC_CTL_FALSE_COLOR; |
| 314 | |
Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 315 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 316 | |
Rodrigo Vivi | 891348b | 2013-05-06 19:37:36 -0300 | [diff] [blame] | 317 | if (IS_IVYBRIDGE(dev)) { |
Damien Lespiau | 7dd23ba | 2013-05-10 14:33:17 +0100 | [diff] [blame] | 318 | /* WaFbcAsynchFlipDisableFbcQueue:ivb */ |
Ville Syrjälä | 2adb6db | 2014-03-05 13:05:46 +0200 | [diff] [blame] | 319 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 320 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 321 | ILK_FBCQ_DIS); |
Rodrigo Vivi | 2855416 | 2013-05-06 19:37:37 -0300 | [diff] [blame] | 322 | } else { |
Ville Syrjälä | 2adb6db | 2014-03-05 13:05:46 +0200 | [diff] [blame] | 323 | /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */ |
Ville Syrjälä | 8f670bb | 2014-03-05 13:05:47 +0200 | [diff] [blame] | 324 | I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe), |
| 325 | I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) | |
| 326 | HSW_FBCQ_DIS); |
Rodrigo Vivi | 891348b | 2013-05-06 19:37:36 -0300 | [diff] [blame] | 327 | } |
Rodrigo Vivi | b74ea10 | 2013-05-09 14:08:38 -0300 | [diff] [blame] | 328 | |
Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 329 | I915_WRITE(SNB_DPFC_CTL_SA, |
| 330 | SNB_CPU_FENCE_ENABLE | obj->fence_reg); |
| 331 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y); |
| 332 | |
| 333 | sandybridge_blit_fbc_update(dev); |
| 334 | |
Ville Syrjälä | b19870e | 2013-11-06 23:02:25 +0200 | [diff] [blame] | 335 | DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane)); |
Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 336 | } |
| 337 | |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 338 | bool intel_fbc_enabled(struct drm_device *dev) |
| 339 | { |
| 340 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 341 | |
| 342 | if (!dev_priv->display.fbc_enabled) |
| 343 | return false; |
| 344 | |
| 345 | return dev_priv->display.fbc_enabled(dev); |
| 346 | } |
| 347 | |
| 348 | static void intel_fbc_work_fn(struct work_struct *__work) |
| 349 | { |
| 350 | struct intel_fbc_work *work = |
| 351 | container_of(to_delayed_work(__work), |
| 352 | struct intel_fbc_work, work); |
| 353 | struct drm_device *dev = work->crtc->dev; |
| 354 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 355 | |
| 356 | mutex_lock(&dev->struct_mutex); |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 357 | if (work == dev_priv->fbc.fbc_work) { |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 358 | /* Double check that we haven't switched fb without cancelling |
| 359 | * the prior work. |
| 360 | */ |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 361 | if (work->crtc->primary->fb == work->fb) { |
Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 362 | dev_priv->display.enable_fbc(work->crtc); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 363 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 364 | dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 365 | dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 366 | dev_priv->fbc.y = work->crtc->y; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 367 | } |
| 368 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 369 | dev_priv->fbc.fbc_work = NULL; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 370 | } |
| 371 | mutex_unlock(&dev->struct_mutex); |
| 372 | |
| 373 | kfree(work); |
| 374 | } |
| 375 | |
| 376 | static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv) |
| 377 | { |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 378 | if (dev_priv->fbc.fbc_work == NULL) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 379 | return; |
| 380 | |
| 381 | DRM_DEBUG_KMS("cancelling pending FBC enable\n"); |
| 382 | |
| 383 | /* Synchronisation is provided by struct_mutex and checking of |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 384 | * dev_priv->fbc.fbc_work, so we can perform the cancellation |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 385 | * entirely asynchronously. |
| 386 | */ |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 387 | if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work)) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 388 | /* tasklet was killed before being run, clean up */ |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 389 | kfree(dev_priv->fbc.fbc_work); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 390 | |
| 391 | /* Mark the work as no longer wanted so that if it does |
| 392 | * wake-up (because the work was already running and waiting |
| 393 | * for our mutex), it will discover that is no longer |
| 394 | * necessary to run. |
| 395 | */ |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 396 | dev_priv->fbc.fbc_work = NULL; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 397 | } |
| 398 | |
Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 399 | static void intel_enable_fbc(struct drm_crtc *crtc) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 400 | { |
| 401 | struct intel_fbc_work *work; |
| 402 | struct drm_device *dev = crtc->dev; |
| 403 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 404 | |
| 405 | if (!dev_priv->display.enable_fbc) |
| 406 | return; |
| 407 | |
| 408 | intel_cancel_fbc_work(dev_priv); |
| 409 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 410 | work = kzalloc(sizeof(*work), GFP_KERNEL); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 411 | if (work == NULL) { |
Paulo Zanoni | 6cdcb5e | 2013-06-12 17:27:29 -0300 | [diff] [blame] | 412 | DRM_ERROR("Failed to allocate FBC work structure\n"); |
Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 413 | dev_priv->display.enable_fbc(crtc); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 414 | return; |
| 415 | } |
| 416 | |
| 417 | work->crtc = crtc; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 418 | work->fb = crtc->primary->fb; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 419 | INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn); |
| 420 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 421 | dev_priv->fbc.fbc_work = work; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 422 | |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 423 | /* Delay the actual enabling to let pageflipping cease and the |
| 424 | * display to settle before starting the compression. Note that |
| 425 | * this delay also serves a second purpose: it allows for a |
| 426 | * vblank to pass after disabling the FBC before we attempt |
| 427 | * to modify the control registers. |
| 428 | * |
| 429 | * A more complicated solution would involve tracking vblanks |
| 430 | * following the termination of the page-flipping sequence |
| 431 | * and indeed performing the enable as a co-routine and not |
| 432 | * waiting synchronously upon the vblank. |
Damien Lespiau | 7457d61 | 2013-06-07 17:41:07 +0100 | [diff] [blame] | 433 | * |
| 434 | * WaFbcWaitForVBlankBeforeEnable:ilk,snb |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 435 | */ |
| 436 | schedule_delayed_work(&work->work, msecs_to_jiffies(50)); |
| 437 | } |
| 438 | |
| 439 | void intel_disable_fbc(struct drm_device *dev) |
| 440 | { |
| 441 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 442 | |
| 443 | intel_cancel_fbc_work(dev_priv); |
| 444 | |
| 445 | if (!dev_priv->display.disable_fbc) |
| 446 | return; |
| 447 | |
| 448 | dev_priv->display.disable_fbc(dev); |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 449 | dev_priv->fbc.plane = -1; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 450 | } |
| 451 | |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 452 | static bool set_no_fbc_reason(struct drm_i915_private *dev_priv, |
| 453 | enum no_fbc_reason reason) |
| 454 | { |
| 455 | if (dev_priv->fbc.no_fbc_reason == reason) |
| 456 | return false; |
| 457 | |
| 458 | dev_priv->fbc.no_fbc_reason = reason; |
| 459 | return true; |
| 460 | } |
| 461 | |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 462 | /** |
| 463 | * intel_update_fbc - enable/disable FBC as needed |
| 464 | * @dev: the drm_device |
| 465 | * |
| 466 | * Set up the framebuffer compression hardware at mode set time. We |
| 467 | * enable it if possible: |
| 468 | * - plane A only (on pre-965) |
| 469 | * - no pixel mulitply/line duplication |
| 470 | * - no alpha buffer discard |
| 471 | * - no dual wide |
Paulo Zanoni | f85da86 | 2013-06-04 16:53:39 -0300 | [diff] [blame] | 472 | * - framebuffer <= max_hdisplay in width, max_vdisplay in height |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 473 | * |
| 474 | * We can't assume that any compression will take place (worst case), |
| 475 | * so the compressed buffer has to be the same size as the uncompressed |
| 476 | * one. It also must reside (along with the line length buffer) in |
| 477 | * stolen memory. |
| 478 | * |
| 479 | * We need to enable/disable FBC on a global basis. |
| 480 | */ |
| 481 | void intel_update_fbc(struct drm_device *dev) |
| 482 | { |
| 483 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 484 | struct drm_crtc *crtc = NULL, *tmp_crtc; |
| 485 | struct intel_crtc *intel_crtc; |
| 486 | struct drm_framebuffer *fb; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 487 | struct drm_i915_gem_object *obj; |
Ville Syrjälä | ef644fd | 2013-09-04 18:25:21 +0300 | [diff] [blame] | 488 | const struct drm_display_mode *adjusted_mode; |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 489 | unsigned int max_width, max_height; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 490 | |
Daniel Vetter | 3a77c4c | 2014-01-10 08:50:12 +0100 | [diff] [blame] | 491 | if (!HAS_FBC(dev)) { |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 492 | set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 493 | return; |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 494 | } |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 495 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 496 | if (!i915.powersave) { |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 497 | if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM)) |
| 498 | DRM_DEBUG_KMS("fbc disabled per module param\n"); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 499 | return; |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 500 | } |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 501 | |
| 502 | /* |
| 503 | * If FBC is already on, we just have to verify that we can |
| 504 | * keep it that way... |
| 505 | * Need to disable if: |
| 506 | * - more than one pipe is active |
| 507 | * - changing FBC params (stride, fence, mode) |
| 508 | * - new fb is too large to fit in compressed buffer |
| 509 | * - going to an unsupported config (interlace, pixel multiply, etc.) |
| 510 | */ |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 511 | for_each_crtc(dev, tmp_crtc) { |
Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 512 | if (intel_crtc_active(tmp_crtc) && |
Ville Syrjälä | 4c445e0 | 2013-10-09 17:24:58 +0300 | [diff] [blame] | 513 | to_intel_crtc(tmp_crtc)->primary_enabled) { |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 514 | if (crtc) { |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 515 | if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES)) |
| 516 | DRM_DEBUG_KMS("more than one pipe active, disabling compression\n"); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 517 | goto out_disable; |
| 518 | } |
| 519 | crtc = tmp_crtc; |
| 520 | } |
| 521 | } |
| 522 | |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 523 | if (!crtc || crtc->primary->fb == NULL) { |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 524 | if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT)) |
| 525 | DRM_DEBUG_KMS("no output, disabling\n"); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 526 | goto out_disable; |
| 527 | } |
| 528 | |
| 529 | intel_crtc = to_intel_crtc(crtc); |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 530 | fb = crtc->primary->fb; |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 531 | obj = intel_fb_obj(fb); |
Ville Syrjälä | ef644fd | 2013-09-04 18:25:21 +0300 | [diff] [blame] | 532 | adjusted_mode = &intel_crtc->config.adjusted_mode; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 533 | |
Chris Wilson | 0368920 | 2014-06-06 10:37:11 +0100 | [diff] [blame] | 534 | if (i915.enable_fbc < 0) { |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 535 | if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT)) |
| 536 | DRM_DEBUG_KMS("disabled per chip default\n"); |
Damien Lespiau | 8a5729a | 2013-06-24 16:22:02 +0100 | [diff] [blame] | 537 | goto out_disable; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 538 | } |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 539 | if (!i915.enable_fbc) { |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 540 | if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM)) |
| 541 | DRM_DEBUG_KMS("fbc disabled per module param\n"); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 542 | goto out_disable; |
| 543 | } |
Ville Syrjälä | ef644fd | 2013-09-04 18:25:21 +0300 | [diff] [blame] | 544 | if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) || |
| 545 | (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) { |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 546 | if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE)) |
| 547 | DRM_DEBUG_KMS("mode incompatible with compression, " |
| 548 | "disabling\n"); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 549 | goto out_disable; |
| 550 | } |
Paulo Zanoni | f85da86 | 2013-06-04 16:53:39 -0300 | [diff] [blame] | 551 | |
Daisy Sun | 032843a | 2014-06-16 15:48:18 -0700 | [diff] [blame] | 552 | if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) { |
| 553 | max_width = 4096; |
| 554 | max_height = 4096; |
| 555 | } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 556 | max_width = 4096; |
| 557 | max_height = 2048; |
Paulo Zanoni | f85da86 | 2013-06-04 16:53:39 -0300 | [diff] [blame] | 558 | } else { |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 559 | max_width = 2048; |
| 560 | max_height = 1536; |
Paulo Zanoni | f85da86 | 2013-06-04 16:53:39 -0300 | [diff] [blame] | 561 | } |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 562 | if (intel_crtc->config.pipe_src_w > max_width || |
| 563 | intel_crtc->config.pipe_src_h > max_height) { |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 564 | if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE)) |
| 565 | DRM_DEBUG_KMS("mode too large for compression, disabling\n"); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 566 | goto out_disable; |
| 567 | } |
Ben Widawsky | 8f94d24 | 2014-02-20 16:01:20 -0800 | [diff] [blame] | 568 | if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) && |
Ville Syrjälä | c5a44aa | 2013-11-28 17:29:58 +0200 | [diff] [blame] | 569 | intel_crtc->plane != PLANE_A) { |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 570 | if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE)) |
Ville Syrjälä | c5a44aa | 2013-11-28 17:29:58 +0200 | [diff] [blame] | 571 | DRM_DEBUG_KMS("plane not A, disabling compression\n"); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 572 | goto out_disable; |
| 573 | } |
| 574 | |
| 575 | /* The use of a CPU fence is mandatory in order to detect writes |
| 576 | * by the CPU to the scanout and trigger updates to the FBC. |
| 577 | */ |
| 578 | if (obj->tiling_mode != I915_TILING_X || |
| 579 | obj->fence_reg == I915_FENCE_REG_NONE) { |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 580 | if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED)) |
| 581 | DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n"); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 582 | goto out_disable; |
| 583 | } |
| 584 | |
| 585 | /* If the kernel debugger is active, always disable compression */ |
| 586 | if (in_dbg_master()) |
| 587 | goto out_disable; |
| 588 | |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 589 | if (i915_gem_stolen_setup_compression(dev, obj->base.size, |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 590 | drm_format_plane_cpp(fb->pixel_format, 0))) { |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 591 | if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL)) |
| 592 | DRM_DEBUG_KMS("framebuffer too large, disabling compression\n"); |
Chris Wilson | 11be49e | 2012-11-15 11:32:20 +0000 | [diff] [blame] | 593 | goto out_disable; |
| 594 | } |
| 595 | |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 596 | /* If the scanout has not changed, don't modify the FBC settings. |
| 597 | * Note that we make the fundamental assumption that the fb->obj |
| 598 | * cannot be unpinned (and have its GTT offset and fence revoked) |
| 599 | * without first being decoupled from the scanout and FBC disabled. |
| 600 | */ |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 601 | if (dev_priv->fbc.plane == intel_crtc->plane && |
| 602 | dev_priv->fbc.fb_id == fb->base.id && |
| 603 | dev_priv->fbc.y == crtc->y) |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 604 | return; |
| 605 | |
| 606 | if (intel_fbc_enabled(dev)) { |
| 607 | /* We update FBC along two paths, after changing fb/crtc |
| 608 | * configuration (modeswitching) and after page-flipping |
| 609 | * finishes. For the latter, we know that not only did |
| 610 | * we disable the FBC at the start of the page-flip |
| 611 | * sequence, but also more than one vblank has passed. |
| 612 | * |
| 613 | * For the former case of modeswitching, it is possible |
| 614 | * to switch between two FBC valid configurations |
| 615 | * instantaneously so we do need to disable the FBC |
| 616 | * before we can modify its control registers. We also |
| 617 | * have to wait for the next vblank for that to take |
| 618 | * effect. However, since we delay enabling FBC we can |
| 619 | * assume that a vblank has passed since disabling and |
| 620 | * that we can safely alter the registers in the deferred |
| 621 | * callback. |
| 622 | * |
| 623 | * In the scenario that we go from a valid to invalid |
| 624 | * and then back to valid FBC configuration we have |
| 625 | * no strict enforcement that a vblank occurred since |
| 626 | * disabling the FBC. However, along all current pipe |
| 627 | * disabling paths we do need to wait for a vblank at |
| 628 | * some point. And we wait before enabling FBC anyway. |
| 629 | */ |
| 630 | DRM_DEBUG_KMS("disabling active FBC for update\n"); |
| 631 | intel_disable_fbc(dev); |
| 632 | } |
| 633 | |
Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 634 | intel_enable_fbc(crtc); |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 635 | dev_priv->fbc.no_fbc_reason = FBC_OK; |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 636 | return; |
| 637 | |
| 638 | out_disable: |
| 639 | /* Multiple disables should be harmless */ |
| 640 | if (intel_fbc_enabled(dev)) { |
| 641 | DRM_DEBUG_KMS("unsupported config, disabling FBC\n"); |
| 642 | intel_disable_fbc(dev); |
| 643 | } |
Chris Wilson | 11be49e | 2012-11-15 11:32:20 +0000 | [diff] [blame] | 644 | i915_gem_stolen_cleanup_compression(dev); |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 645 | } |
| 646 | |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 647 | static void i915_pineview_get_mem_freq(struct drm_device *dev) |
| 648 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 649 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 650 | u32 tmp; |
| 651 | |
| 652 | tmp = I915_READ(CLKCFG); |
| 653 | |
| 654 | switch (tmp & CLKCFG_FSB_MASK) { |
| 655 | case CLKCFG_FSB_533: |
| 656 | dev_priv->fsb_freq = 533; /* 133*4 */ |
| 657 | break; |
| 658 | case CLKCFG_FSB_800: |
| 659 | dev_priv->fsb_freq = 800; /* 200*4 */ |
| 660 | break; |
| 661 | case CLKCFG_FSB_667: |
| 662 | dev_priv->fsb_freq = 667; /* 167*4 */ |
| 663 | break; |
| 664 | case CLKCFG_FSB_400: |
| 665 | dev_priv->fsb_freq = 400; /* 100*4 */ |
| 666 | break; |
| 667 | } |
| 668 | |
| 669 | switch (tmp & CLKCFG_MEM_MASK) { |
| 670 | case CLKCFG_MEM_533: |
| 671 | dev_priv->mem_freq = 533; |
| 672 | break; |
| 673 | case CLKCFG_MEM_667: |
| 674 | dev_priv->mem_freq = 667; |
| 675 | break; |
| 676 | case CLKCFG_MEM_800: |
| 677 | dev_priv->mem_freq = 800; |
| 678 | break; |
| 679 | } |
| 680 | |
| 681 | /* detect pineview DDR3 setting */ |
| 682 | tmp = I915_READ(CSHRDDR3CTL); |
| 683 | dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0; |
| 684 | } |
| 685 | |
| 686 | static void i915_ironlake_get_mem_freq(struct drm_device *dev) |
| 687 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 688 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 689 | u16 ddrpll, csipll; |
| 690 | |
| 691 | ddrpll = I915_READ16(DDRMPLL1); |
| 692 | csipll = I915_READ16(CSIPLL0); |
| 693 | |
| 694 | switch (ddrpll & 0xff) { |
| 695 | case 0xc: |
| 696 | dev_priv->mem_freq = 800; |
| 697 | break; |
| 698 | case 0x10: |
| 699 | dev_priv->mem_freq = 1066; |
| 700 | break; |
| 701 | case 0x14: |
| 702 | dev_priv->mem_freq = 1333; |
| 703 | break; |
| 704 | case 0x18: |
| 705 | dev_priv->mem_freq = 1600; |
| 706 | break; |
| 707 | default: |
| 708 | DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n", |
| 709 | ddrpll & 0xff); |
| 710 | dev_priv->mem_freq = 0; |
| 711 | break; |
| 712 | } |
| 713 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 714 | dev_priv->ips.r_t = dev_priv->mem_freq; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 715 | |
| 716 | switch (csipll & 0x3ff) { |
| 717 | case 0x00c: |
| 718 | dev_priv->fsb_freq = 3200; |
| 719 | break; |
| 720 | case 0x00e: |
| 721 | dev_priv->fsb_freq = 3733; |
| 722 | break; |
| 723 | case 0x010: |
| 724 | dev_priv->fsb_freq = 4266; |
| 725 | break; |
| 726 | case 0x012: |
| 727 | dev_priv->fsb_freq = 4800; |
| 728 | break; |
| 729 | case 0x014: |
| 730 | dev_priv->fsb_freq = 5333; |
| 731 | break; |
| 732 | case 0x016: |
| 733 | dev_priv->fsb_freq = 5866; |
| 734 | break; |
| 735 | case 0x018: |
| 736 | dev_priv->fsb_freq = 6400; |
| 737 | break; |
| 738 | default: |
| 739 | DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n", |
| 740 | csipll & 0x3ff); |
| 741 | dev_priv->fsb_freq = 0; |
| 742 | break; |
| 743 | } |
| 744 | |
| 745 | if (dev_priv->fsb_freq == 3200) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 746 | dev_priv->ips.c_m = 0; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 747 | } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 748 | dev_priv->ips.c_m = 1; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 749 | } else { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 750 | dev_priv->ips.c_m = 2; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 751 | } |
| 752 | } |
| 753 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 754 | static const struct cxsr_latency cxsr_latency_table[] = { |
| 755 | {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */ |
| 756 | {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */ |
| 757 | {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */ |
| 758 | {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */ |
| 759 | {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */ |
| 760 | |
| 761 | {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */ |
| 762 | {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */ |
| 763 | {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */ |
| 764 | {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */ |
| 765 | {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */ |
| 766 | |
| 767 | {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */ |
| 768 | {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */ |
| 769 | {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */ |
| 770 | {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */ |
| 771 | {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */ |
| 772 | |
| 773 | {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */ |
| 774 | {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */ |
| 775 | {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */ |
| 776 | {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */ |
| 777 | {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */ |
| 778 | |
| 779 | {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */ |
| 780 | {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */ |
| 781 | {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */ |
| 782 | {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */ |
| 783 | {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */ |
| 784 | |
| 785 | {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */ |
| 786 | {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */ |
| 787 | {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */ |
| 788 | {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */ |
| 789 | {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */ |
| 790 | }; |
| 791 | |
Daniel Vetter | 63c6227 | 2012-04-21 23:17:55 +0200 | [diff] [blame] | 792 | static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 793 | int is_ddr3, |
| 794 | int fsb, |
| 795 | int mem) |
| 796 | { |
| 797 | const struct cxsr_latency *latency; |
| 798 | int i; |
| 799 | |
| 800 | if (fsb == 0 || mem == 0) |
| 801 | return NULL; |
| 802 | |
| 803 | for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) { |
| 804 | latency = &cxsr_latency_table[i]; |
| 805 | if (is_desktop == latency->is_desktop && |
| 806 | is_ddr3 == latency->is_ddr3 && |
| 807 | fsb == latency->fsb_freq && mem == latency->mem_freq) |
| 808 | return latency; |
| 809 | } |
| 810 | |
| 811 | DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n"); |
| 812 | |
| 813 | return NULL; |
| 814 | } |
| 815 | |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 816 | void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 817 | { |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 818 | struct drm_device *dev = dev_priv->dev; |
| 819 | u32 val; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 820 | |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 821 | if (IS_VALLEYVIEW(dev)) { |
| 822 | I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0); |
| 823 | } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) { |
| 824 | I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0); |
| 825 | } else if (IS_PINEVIEW(dev)) { |
| 826 | val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN; |
| 827 | val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0; |
| 828 | I915_WRITE(DSPFW3, val); |
| 829 | } else if (IS_I945G(dev) || IS_I945GM(dev)) { |
| 830 | val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) : |
| 831 | _MASKED_BIT_DISABLE(FW_BLC_SELF_EN); |
| 832 | I915_WRITE(FW_BLC_SELF, val); |
| 833 | } else if (IS_I915GM(dev)) { |
| 834 | val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) : |
| 835 | _MASKED_BIT_DISABLE(INSTPM_SELF_EN); |
| 836 | I915_WRITE(INSTPM, val); |
| 837 | } else { |
| 838 | return; |
| 839 | } |
| 840 | |
| 841 | DRM_DEBUG_KMS("memory self-refresh is %s\n", |
| 842 | enable ? "enabled" : "disabled"); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 843 | } |
| 844 | |
| 845 | /* |
| 846 | * Latency for FIFO fetches is dependent on several factors: |
| 847 | * - memory configuration (speed, channels) |
| 848 | * - chipset |
| 849 | * - current MCH state |
| 850 | * It can be fairly high in some situations, so here we assume a fairly |
| 851 | * pessimal value. It's a tradeoff between extra memory fetches (if we |
| 852 | * set this value too high, the FIFO will fetch frequently to stay full) |
| 853 | * and power consumption (set it too low to save power and we might see |
| 854 | * FIFO underruns and display "flicker"). |
| 855 | * |
| 856 | * A value of 5us seems to be a good balance; safe for very low end |
| 857 | * platforms but not overly aggressive on lower latency configs. |
| 858 | */ |
| 859 | static const int latency_ns = 5000; |
| 860 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 861 | static int i9xx_get_fifo_size(struct drm_device *dev, int plane) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 862 | { |
| 863 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 864 | uint32_t dsparb = I915_READ(DSPARB); |
| 865 | int size; |
| 866 | |
| 867 | size = dsparb & 0x7f; |
| 868 | if (plane) |
| 869 | size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size; |
| 870 | |
| 871 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb, |
| 872 | plane ? "B" : "A", size); |
| 873 | |
| 874 | return size; |
| 875 | } |
| 876 | |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 877 | static int i830_get_fifo_size(struct drm_device *dev, int plane) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 878 | { |
| 879 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 880 | uint32_t dsparb = I915_READ(DSPARB); |
| 881 | int size; |
| 882 | |
| 883 | size = dsparb & 0x1ff; |
| 884 | if (plane) |
| 885 | size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size; |
| 886 | size >>= 1; /* Convert to cachelines */ |
| 887 | |
| 888 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb, |
| 889 | plane ? "B" : "A", size); |
| 890 | |
| 891 | return size; |
| 892 | } |
| 893 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 894 | static int i845_get_fifo_size(struct drm_device *dev, int plane) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 895 | { |
| 896 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 897 | uint32_t dsparb = I915_READ(DSPARB); |
| 898 | int size; |
| 899 | |
| 900 | size = dsparb & 0x7f; |
| 901 | size >>= 2; /* Convert to cachelines */ |
| 902 | |
| 903 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb, |
| 904 | plane ? "B" : "A", |
| 905 | size); |
| 906 | |
| 907 | return size; |
| 908 | } |
| 909 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 910 | /* Pineview has different values for various configs */ |
| 911 | static const struct intel_watermark_params pineview_display_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 912 | .fifo_size = PINEVIEW_DISPLAY_FIFO, |
| 913 | .max_wm = PINEVIEW_MAX_WM, |
| 914 | .default_wm = PINEVIEW_DFT_WM, |
| 915 | .guard_size = PINEVIEW_GUARD_WM, |
| 916 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 917 | }; |
| 918 | static const struct intel_watermark_params pineview_display_hplloff_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 919 | .fifo_size = PINEVIEW_DISPLAY_FIFO, |
| 920 | .max_wm = PINEVIEW_MAX_WM, |
| 921 | .default_wm = PINEVIEW_DFT_HPLLOFF_WM, |
| 922 | .guard_size = PINEVIEW_GUARD_WM, |
| 923 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 924 | }; |
| 925 | static const struct intel_watermark_params pineview_cursor_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 926 | .fifo_size = PINEVIEW_CURSOR_FIFO, |
| 927 | .max_wm = PINEVIEW_CURSOR_MAX_WM, |
| 928 | .default_wm = PINEVIEW_CURSOR_DFT_WM, |
| 929 | .guard_size = PINEVIEW_CURSOR_GUARD_WM, |
| 930 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 931 | }; |
| 932 | static const struct intel_watermark_params pineview_cursor_hplloff_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 933 | .fifo_size = PINEVIEW_CURSOR_FIFO, |
| 934 | .max_wm = PINEVIEW_CURSOR_MAX_WM, |
| 935 | .default_wm = PINEVIEW_CURSOR_DFT_WM, |
| 936 | .guard_size = PINEVIEW_CURSOR_GUARD_WM, |
| 937 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 938 | }; |
| 939 | static const struct intel_watermark_params g4x_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 940 | .fifo_size = G4X_FIFO_SIZE, |
| 941 | .max_wm = G4X_MAX_WM, |
| 942 | .default_wm = G4X_MAX_WM, |
| 943 | .guard_size = 2, |
| 944 | .cacheline_size = G4X_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 945 | }; |
| 946 | static const struct intel_watermark_params g4x_cursor_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 947 | .fifo_size = I965_CURSOR_FIFO, |
| 948 | .max_wm = I965_CURSOR_MAX_WM, |
| 949 | .default_wm = I965_CURSOR_DFT_WM, |
| 950 | .guard_size = 2, |
| 951 | .cacheline_size = G4X_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 952 | }; |
| 953 | static const struct intel_watermark_params valleyview_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 954 | .fifo_size = VALLEYVIEW_FIFO_SIZE, |
| 955 | .max_wm = VALLEYVIEW_MAX_WM, |
| 956 | .default_wm = VALLEYVIEW_MAX_WM, |
| 957 | .guard_size = 2, |
| 958 | .cacheline_size = G4X_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 959 | }; |
| 960 | static const struct intel_watermark_params valleyview_cursor_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 961 | .fifo_size = I965_CURSOR_FIFO, |
| 962 | .max_wm = VALLEYVIEW_CURSOR_MAX_WM, |
| 963 | .default_wm = I965_CURSOR_DFT_WM, |
| 964 | .guard_size = 2, |
| 965 | .cacheline_size = G4X_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 966 | }; |
| 967 | static const struct intel_watermark_params i965_cursor_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 968 | .fifo_size = I965_CURSOR_FIFO, |
| 969 | .max_wm = I965_CURSOR_MAX_WM, |
| 970 | .default_wm = I965_CURSOR_DFT_WM, |
| 971 | .guard_size = 2, |
| 972 | .cacheline_size = I915_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 973 | }; |
| 974 | static const struct intel_watermark_params i945_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 975 | .fifo_size = I945_FIFO_SIZE, |
| 976 | .max_wm = I915_MAX_WM, |
| 977 | .default_wm = 1, |
| 978 | .guard_size = 2, |
| 979 | .cacheline_size = I915_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 980 | }; |
| 981 | static const struct intel_watermark_params i915_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 982 | .fifo_size = I915_FIFO_SIZE, |
| 983 | .max_wm = I915_MAX_WM, |
| 984 | .default_wm = 1, |
| 985 | .guard_size = 2, |
| 986 | .cacheline_size = I915_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 987 | }; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 988 | static const struct intel_watermark_params i830_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 989 | .fifo_size = I855GM_FIFO_SIZE, |
| 990 | .max_wm = I915_MAX_WM, |
| 991 | .default_wm = 1, |
| 992 | .guard_size = 2, |
| 993 | .cacheline_size = I830_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 994 | }; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 995 | static const struct intel_watermark_params i845_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 996 | .fifo_size = I830_FIFO_SIZE, |
| 997 | .max_wm = I915_MAX_WM, |
| 998 | .default_wm = 1, |
| 999 | .guard_size = 2, |
| 1000 | .cacheline_size = I830_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1001 | }; |
| 1002 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1003 | /** |
| 1004 | * intel_calculate_wm - calculate watermark level |
| 1005 | * @clock_in_khz: pixel clock |
| 1006 | * @wm: chip FIFO params |
| 1007 | * @pixel_size: display pixel size |
| 1008 | * @latency_ns: memory latency for the platform |
| 1009 | * |
| 1010 | * Calculate the watermark level (the level at which the display plane will |
| 1011 | * start fetching from memory again). Each chip has a different display |
| 1012 | * FIFO size and allocation, so the caller needs to figure that out and pass |
| 1013 | * in the correct intel_watermark_params structure. |
| 1014 | * |
| 1015 | * As the pixel clock runs, the FIFO will be drained at a rate that depends |
| 1016 | * on the pixel size. When it reaches the watermark level, it'll start |
| 1017 | * fetching FIFO line sized based chunks from memory until the FIFO fills |
| 1018 | * past the watermark point. If the FIFO drains completely, a FIFO underrun |
| 1019 | * will occur, and a display engine hang could result. |
| 1020 | */ |
| 1021 | static unsigned long intel_calculate_wm(unsigned long clock_in_khz, |
| 1022 | const struct intel_watermark_params *wm, |
| 1023 | int fifo_size, |
| 1024 | int pixel_size, |
| 1025 | unsigned long latency_ns) |
| 1026 | { |
| 1027 | long entries_required, wm_size; |
| 1028 | |
| 1029 | /* |
| 1030 | * Note: we need to make sure we don't overflow for various clock & |
| 1031 | * latency values. |
| 1032 | * clocks go from a few thousand to several hundred thousand. |
| 1033 | * latency is usually a few thousand |
| 1034 | */ |
| 1035 | entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) / |
| 1036 | 1000; |
| 1037 | entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size); |
| 1038 | |
| 1039 | DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required); |
| 1040 | |
| 1041 | wm_size = fifo_size - (entries_required + wm->guard_size); |
| 1042 | |
| 1043 | DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size); |
| 1044 | |
| 1045 | /* Don't promote wm_size to unsigned... */ |
| 1046 | if (wm_size > (long)wm->max_wm) |
| 1047 | wm_size = wm->max_wm; |
| 1048 | if (wm_size <= 0) |
| 1049 | wm_size = wm->default_wm; |
| 1050 | return wm_size; |
| 1051 | } |
| 1052 | |
| 1053 | static struct drm_crtc *single_enabled_crtc(struct drm_device *dev) |
| 1054 | { |
| 1055 | struct drm_crtc *crtc, *enabled = NULL; |
| 1056 | |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 1057 | for_each_crtc(dev, crtc) { |
Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 1058 | if (intel_crtc_active(crtc)) { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1059 | if (enabled) |
| 1060 | return NULL; |
| 1061 | enabled = crtc; |
| 1062 | } |
| 1063 | } |
| 1064 | |
| 1065 | return enabled; |
| 1066 | } |
| 1067 | |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1068 | static void pineview_update_wm(struct drm_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1069 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1070 | struct drm_device *dev = unused_crtc->dev; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1071 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1072 | struct drm_crtc *crtc; |
| 1073 | const struct cxsr_latency *latency; |
| 1074 | u32 reg; |
| 1075 | unsigned long wm; |
| 1076 | |
| 1077 | latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3, |
| 1078 | dev_priv->fsb_freq, dev_priv->mem_freq); |
| 1079 | if (!latency) { |
| 1080 | DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n"); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1081 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1082 | return; |
| 1083 | } |
| 1084 | |
| 1085 | crtc = single_enabled_crtc(dev); |
| 1086 | if (crtc) { |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1087 | const struct drm_display_mode *adjusted_mode; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1088 | int pixel_size = crtc->primary->fb->bits_per_pixel / 8; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1089 | int clock; |
| 1090 | |
| 1091 | adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode; |
| 1092 | clock = adjusted_mode->crtc_clock; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1093 | |
| 1094 | /* Display SR */ |
| 1095 | wm = intel_calculate_wm(clock, &pineview_display_wm, |
| 1096 | pineview_display_wm.fifo_size, |
| 1097 | pixel_size, latency->display_sr); |
| 1098 | reg = I915_READ(DSPFW1); |
| 1099 | reg &= ~DSPFW_SR_MASK; |
| 1100 | reg |= wm << DSPFW_SR_SHIFT; |
| 1101 | I915_WRITE(DSPFW1, reg); |
| 1102 | DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg); |
| 1103 | |
| 1104 | /* cursor SR */ |
| 1105 | wm = intel_calculate_wm(clock, &pineview_cursor_wm, |
| 1106 | pineview_display_wm.fifo_size, |
| 1107 | pixel_size, latency->cursor_sr); |
| 1108 | reg = I915_READ(DSPFW3); |
| 1109 | reg &= ~DSPFW_CURSOR_SR_MASK; |
| 1110 | reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT; |
| 1111 | I915_WRITE(DSPFW3, reg); |
| 1112 | |
| 1113 | /* Display HPLL off SR */ |
| 1114 | wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm, |
| 1115 | pineview_display_hplloff_wm.fifo_size, |
| 1116 | pixel_size, latency->display_hpll_disable); |
| 1117 | reg = I915_READ(DSPFW3); |
| 1118 | reg &= ~DSPFW_HPLL_SR_MASK; |
| 1119 | reg |= wm & DSPFW_HPLL_SR_MASK; |
| 1120 | I915_WRITE(DSPFW3, reg); |
| 1121 | |
| 1122 | /* cursor HPLL off SR */ |
| 1123 | wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm, |
| 1124 | pineview_display_hplloff_wm.fifo_size, |
| 1125 | pixel_size, latency->cursor_hpll_disable); |
| 1126 | reg = I915_READ(DSPFW3); |
| 1127 | reg &= ~DSPFW_HPLL_CURSOR_MASK; |
| 1128 | reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT; |
| 1129 | I915_WRITE(DSPFW3, reg); |
| 1130 | DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg); |
| 1131 | |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1132 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1133 | } else { |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1134 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1135 | } |
| 1136 | } |
| 1137 | |
| 1138 | static bool g4x_compute_wm0(struct drm_device *dev, |
| 1139 | int plane, |
| 1140 | const struct intel_watermark_params *display, |
| 1141 | int display_latency_ns, |
| 1142 | const struct intel_watermark_params *cursor, |
| 1143 | int cursor_latency_ns, |
| 1144 | int *plane_wm, |
| 1145 | int *cursor_wm) |
| 1146 | { |
| 1147 | struct drm_crtc *crtc; |
Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 1148 | const struct drm_display_mode *adjusted_mode; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1149 | int htotal, hdisplay, clock, pixel_size; |
| 1150 | int line_time_us, line_count; |
| 1151 | int entries, tlb_miss; |
| 1152 | |
| 1153 | crtc = intel_get_crtc_for_plane(dev, plane); |
Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 1154 | if (!intel_crtc_active(crtc)) { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1155 | *cursor_wm = cursor->guard_size; |
| 1156 | *plane_wm = display->guard_size; |
| 1157 | return false; |
| 1158 | } |
| 1159 | |
Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 1160 | adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1161 | clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 1162 | htotal = adjusted_mode->crtc_htotal; |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 1163 | hdisplay = to_intel_crtc(crtc)->config.pipe_src_w; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1164 | pixel_size = crtc->primary->fb->bits_per_pixel / 8; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1165 | |
| 1166 | /* Use the small buffer method to calculate plane watermark */ |
| 1167 | entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000; |
| 1168 | tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8; |
| 1169 | if (tlb_miss > 0) |
| 1170 | entries += tlb_miss; |
| 1171 | entries = DIV_ROUND_UP(entries, display->cacheline_size); |
| 1172 | *plane_wm = entries + display->guard_size; |
| 1173 | if (*plane_wm > (int)display->max_wm) |
| 1174 | *plane_wm = display->max_wm; |
| 1175 | |
| 1176 | /* Use the large buffer method to calculate cursor watermark */ |
Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 1177 | line_time_us = max(htotal * 1000 / clock, 1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1178 | line_count = (cursor_latency_ns / line_time_us + 1000) / 1000; |
Chris Wilson | 7bb836d | 2014-03-26 12:38:14 +0000 | [diff] [blame] | 1179 | entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1180 | tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8; |
| 1181 | if (tlb_miss > 0) |
| 1182 | entries += tlb_miss; |
| 1183 | entries = DIV_ROUND_UP(entries, cursor->cacheline_size); |
| 1184 | *cursor_wm = entries + cursor->guard_size; |
| 1185 | if (*cursor_wm > (int)cursor->max_wm) |
| 1186 | *cursor_wm = (int)cursor->max_wm; |
| 1187 | |
| 1188 | return true; |
| 1189 | } |
| 1190 | |
| 1191 | /* |
| 1192 | * Check the wm result. |
| 1193 | * |
| 1194 | * If any calculated watermark values is larger than the maximum value that |
| 1195 | * can be programmed into the associated watermark register, that watermark |
| 1196 | * must be disabled. |
| 1197 | */ |
| 1198 | static bool g4x_check_srwm(struct drm_device *dev, |
| 1199 | int display_wm, int cursor_wm, |
| 1200 | const struct intel_watermark_params *display, |
| 1201 | const struct intel_watermark_params *cursor) |
| 1202 | { |
| 1203 | DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n", |
| 1204 | display_wm, cursor_wm); |
| 1205 | |
| 1206 | if (display_wm > display->max_wm) { |
| 1207 | DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n", |
| 1208 | display_wm, display->max_wm); |
| 1209 | return false; |
| 1210 | } |
| 1211 | |
| 1212 | if (cursor_wm > cursor->max_wm) { |
| 1213 | DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n", |
| 1214 | cursor_wm, cursor->max_wm); |
| 1215 | return false; |
| 1216 | } |
| 1217 | |
| 1218 | if (!(display_wm || cursor_wm)) { |
| 1219 | DRM_DEBUG_KMS("SR latency is 0, disabling\n"); |
| 1220 | return false; |
| 1221 | } |
| 1222 | |
| 1223 | return true; |
| 1224 | } |
| 1225 | |
| 1226 | static bool g4x_compute_srwm(struct drm_device *dev, |
| 1227 | int plane, |
| 1228 | int latency_ns, |
| 1229 | const struct intel_watermark_params *display, |
| 1230 | const struct intel_watermark_params *cursor, |
| 1231 | int *display_wm, int *cursor_wm) |
| 1232 | { |
| 1233 | struct drm_crtc *crtc; |
Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 1234 | const struct drm_display_mode *adjusted_mode; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1235 | int hdisplay, htotal, pixel_size, clock; |
| 1236 | unsigned long line_time_us; |
| 1237 | int line_count, line_size; |
| 1238 | int small, large; |
| 1239 | int entries; |
| 1240 | |
| 1241 | if (!latency_ns) { |
| 1242 | *display_wm = *cursor_wm = 0; |
| 1243 | return false; |
| 1244 | } |
| 1245 | |
| 1246 | crtc = intel_get_crtc_for_plane(dev, plane); |
Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 1247 | adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1248 | clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 1249 | htotal = adjusted_mode->crtc_htotal; |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 1250 | hdisplay = to_intel_crtc(crtc)->config.pipe_src_w; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1251 | pixel_size = crtc->primary->fb->bits_per_pixel / 8; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1252 | |
Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 1253 | line_time_us = max(htotal * 1000 / clock, 1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1254 | line_count = (latency_ns / line_time_us + 1000) / 1000; |
| 1255 | line_size = hdisplay * pixel_size; |
| 1256 | |
| 1257 | /* Use the minimum of the small and large buffer method for primary */ |
| 1258 | small = ((clock * pixel_size / 1000) * latency_ns) / 1000; |
| 1259 | large = line_count * line_size; |
| 1260 | |
| 1261 | entries = DIV_ROUND_UP(min(small, large), display->cacheline_size); |
| 1262 | *display_wm = entries + display->guard_size; |
| 1263 | |
| 1264 | /* calculate the self-refresh watermark for display cursor */ |
Chris Wilson | 7bb836d | 2014-03-26 12:38:14 +0000 | [diff] [blame] | 1265 | entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1266 | entries = DIV_ROUND_UP(entries, cursor->cacheline_size); |
| 1267 | *cursor_wm = entries + cursor->guard_size; |
| 1268 | |
| 1269 | return g4x_check_srwm(dev, |
| 1270 | *display_wm, *cursor_wm, |
| 1271 | display, cursor); |
| 1272 | } |
| 1273 | |
Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame^] | 1274 | static bool vlv_compute_drain_latency(struct drm_crtc *crtc, |
| 1275 | int pixel_size, |
| 1276 | int *prec_mult, |
| 1277 | int *drain_latency) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1278 | { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1279 | int entries; |
Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame^] | 1280 | int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1281 | |
Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame^] | 1282 | if (WARN(clock == 0, "Pixel clock is zero!\n")) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1283 | return false; |
| 1284 | |
Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame^] | 1285 | if (WARN(pixel_size == 0, "Pixel size is zero!\n")) |
| 1286 | return false; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1287 | |
| 1288 | entries = (clock / 1000) * pixel_size; |
Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame^] | 1289 | *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 : |
| 1290 | DRAIN_LATENCY_PRECISION_32; |
| 1291 | *drain_latency = (64 * (*prec_mult) * 4) / entries; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1292 | |
| 1293 | return true; |
| 1294 | } |
| 1295 | |
| 1296 | /* |
| 1297 | * Update drain latency registers of memory arbiter |
| 1298 | * |
| 1299 | * Valleyview SoC has a new memory arbiter and needs drain latency registers |
| 1300 | * to be programmed. Each plane has a drain latency multiplier and a drain |
| 1301 | * latency value. |
| 1302 | */ |
| 1303 | |
Gajanan Bhat | 41aad81 | 2014-07-16 18:24:03 +0530 | [diff] [blame] | 1304 | static void vlv_update_drain_latency(struct drm_crtc *crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1305 | { |
Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame^] | 1306 | struct drm_i915_private *dev_priv = crtc->dev->dev_private; |
| 1307 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 1308 | int pixel_size; |
| 1309 | int drain_latency; |
| 1310 | enum pipe pipe = intel_crtc->pipe; |
| 1311 | int plane_prec, prec_mult, plane_dl; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1312 | |
Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame^] | 1313 | plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_64 | |
| 1314 | DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_64 | |
| 1315 | (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT)); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1316 | |
Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame^] | 1317 | if (!intel_crtc_active(crtc)) { |
| 1318 | I915_WRITE(VLV_DDL(pipe), plane_dl); |
| 1319 | return; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1320 | } |
Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame^] | 1321 | |
| 1322 | /* Primary plane Drain Latency */ |
| 1323 | pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */ |
| 1324 | if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) { |
| 1325 | plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ? |
| 1326 | DDL_PLANE_PRECISION_64 : |
| 1327 | DDL_PLANE_PRECISION_32; |
| 1328 | plane_dl |= plane_prec | drain_latency; |
| 1329 | } |
| 1330 | |
| 1331 | /* Cursor Drain Latency |
| 1332 | * BPP is always 4 for cursor |
| 1333 | */ |
| 1334 | pixel_size = 4; |
| 1335 | |
| 1336 | /* Program cursor DL only if it is enabled */ |
| 1337 | if (intel_crtc->cursor_base && |
| 1338 | vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) { |
| 1339 | plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ? |
| 1340 | DDL_CURSOR_PRECISION_64 : |
| 1341 | DDL_CURSOR_PRECISION_32; |
| 1342 | plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT); |
| 1343 | } |
| 1344 | |
| 1345 | I915_WRITE(VLV_DDL(pipe), plane_dl); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1346 | } |
| 1347 | |
| 1348 | #define single_plane_enabled(mask) is_power_of_2(mask) |
| 1349 | |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1350 | static void valleyview_update_wm(struct drm_crtc *crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1351 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1352 | struct drm_device *dev = crtc->dev; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1353 | static const int sr_latency_ns = 12000; |
| 1354 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1355 | int planea_wm, planeb_wm, cursora_wm, cursorb_wm; |
| 1356 | int plane_sr, cursor_sr; |
Chris Wilson | af6c457 | 2012-12-11 12:01:43 +0000 | [diff] [blame] | 1357 | int ignore_plane_sr, ignore_cursor_sr; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1358 | unsigned int enabled = 0; |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1359 | bool cxsr_enabled; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1360 | |
Gajanan Bhat | 41aad81 | 2014-07-16 18:24:03 +0530 | [diff] [blame] | 1361 | vlv_update_drain_latency(crtc); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1362 | |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1363 | if (g4x_compute_wm0(dev, PIPE_A, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1364 | &valleyview_wm_info, latency_ns, |
| 1365 | &valleyview_cursor_wm_info, latency_ns, |
| 1366 | &planea_wm, &cursora_wm)) |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1367 | enabled |= 1 << PIPE_A; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1368 | |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1369 | if (g4x_compute_wm0(dev, PIPE_B, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1370 | &valleyview_wm_info, latency_ns, |
| 1371 | &valleyview_cursor_wm_info, latency_ns, |
| 1372 | &planeb_wm, &cursorb_wm)) |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1373 | enabled |= 1 << PIPE_B; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1374 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1375 | if (single_plane_enabled(enabled) && |
| 1376 | g4x_compute_srwm(dev, ffs(enabled) - 1, |
| 1377 | sr_latency_ns, |
| 1378 | &valleyview_wm_info, |
| 1379 | &valleyview_cursor_wm_info, |
Chris Wilson | af6c457 | 2012-12-11 12:01:43 +0000 | [diff] [blame] | 1380 | &plane_sr, &ignore_cursor_sr) && |
| 1381 | g4x_compute_srwm(dev, ffs(enabled) - 1, |
| 1382 | 2*sr_latency_ns, |
| 1383 | &valleyview_wm_info, |
| 1384 | &valleyview_cursor_wm_info, |
Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1385 | &ignore_plane_sr, &cursor_sr)) { |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1386 | cxsr_enabled = true; |
Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1387 | } else { |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1388 | cxsr_enabled = false; |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1389 | intel_set_memory_cxsr(dev_priv, false); |
Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1390 | plane_sr = cursor_sr = 0; |
| 1391 | } |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1392 | |
Ville Syrjälä | a504345 | 2014-06-28 02:04:18 +0300 | [diff] [blame] | 1393 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, " |
| 1394 | "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n", |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1395 | planea_wm, cursora_wm, |
| 1396 | planeb_wm, cursorb_wm, |
| 1397 | plane_sr, cursor_sr); |
| 1398 | |
| 1399 | I915_WRITE(DSPFW1, |
| 1400 | (plane_sr << DSPFW_SR_SHIFT) | |
| 1401 | (cursorb_wm << DSPFW_CURSORB_SHIFT) | |
| 1402 | (planeb_wm << DSPFW_PLANEB_SHIFT) | |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 1403 | (planea_wm << DSPFW_PLANEA_SHIFT)); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1404 | I915_WRITE(DSPFW2, |
Chris Wilson | 8c919b2 | 2012-12-04 16:33:19 +0000 | [diff] [blame] | 1405 | (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1406 | (cursora_wm << DSPFW_CURSORA_SHIFT)); |
| 1407 | I915_WRITE(DSPFW3, |
Chris Wilson | 8c919b2 | 2012-12-04 16:33:19 +0000 | [diff] [blame] | 1408 | (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) | |
| 1409 | (cursor_sr << DSPFW_CURSOR_SR_SHIFT)); |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1410 | |
| 1411 | if (cxsr_enabled) |
| 1412 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1413 | } |
| 1414 | |
Ville Syrjälä | 3c2777f | 2014-06-26 17:03:06 +0300 | [diff] [blame] | 1415 | static void cherryview_update_wm(struct drm_crtc *crtc) |
| 1416 | { |
| 1417 | struct drm_device *dev = crtc->dev; |
| 1418 | static const int sr_latency_ns = 12000; |
| 1419 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1420 | int planea_wm, planeb_wm, planec_wm; |
| 1421 | int cursora_wm, cursorb_wm, cursorc_wm; |
| 1422 | int plane_sr, cursor_sr; |
| 1423 | int ignore_plane_sr, ignore_cursor_sr; |
| 1424 | unsigned int enabled = 0; |
| 1425 | bool cxsr_enabled; |
| 1426 | |
| 1427 | vlv_update_drain_latency(crtc); |
| 1428 | |
| 1429 | if (g4x_compute_wm0(dev, PIPE_A, |
| 1430 | &valleyview_wm_info, latency_ns, |
| 1431 | &valleyview_cursor_wm_info, latency_ns, |
| 1432 | &planea_wm, &cursora_wm)) |
| 1433 | enabled |= 1 << PIPE_A; |
| 1434 | |
| 1435 | if (g4x_compute_wm0(dev, PIPE_B, |
| 1436 | &valleyview_wm_info, latency_ns, |
| 1437 | &valleyview_cursor_wm_info, latency_ns, |
| 1438 | &planeb_wm, &cursorb_wm)) |
| 1439 | enabled |= 1 << PIPE_B; |
| 1440 | |
| 1441 | if (g4x_compute_wm0(dev, PIPE_C, |
| 1442 | &valleyview_wm_info, latency_ns, |
| 1443 | &valleyview_cursor_wm_info, latency_ns, |
| 1444 | &planec_wm, &cursorc_wm)) |
| 1445 | enabled |= 1 << PIPE_C; |
| 1446 | |
| 1447 | if (single_plane_enabled(enabled) && |
| 1448 | g4x_compute_srwm(dev, ffs(enabled) - 1, |
| 1449 | sr_latency_ns, |
| 1450 | &valleyview_wm_info, |
| 1451 | &valleyview_cursor_wm_info, |
| 1452 | &plane_sr, &ignore_cursor_sr) && |
| 1453 | g4x_compute_srwm(dev, ffs(enabled) - 1, |
| 1454 | 2*sr_latency_ns, |
| 1455 | &valleyview_wm_info, |
| 1456 | &valleyview_cursor_wm_info, |
| 1457 | &ignore_plane_sr, &cursor_sr)) { |
| 1458 | cxsr_enabled = true; |
| 1459 | } else { |
| 1460 | cxsr_enabled = false; |
| 1461 | intel_set_memory_cxsr(dev_priv, false); |
| 1462 | plane_sr = cursor_sr = 0; |
| 1463 | } |
| 1464 | |
| 1465 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, " |
| 1466 | "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, " |
| 1467 | "SR: plane=%d, cursor=%d\n", |
| 1468 | planea_wm, cursora_wm, |
| 1469 | planeb_wm, cursorb_wm, |
| 1470 | planec_wm, cursorc_wm, |
| 1471 | plane_sr, cursor_sr); |
| 1472 | |
| 1473 | I915_WRITE(DSPFW1, |
| 1474 | (plane_sr << DSPFW_SR_SHIFT) | |
| 1475 | (cursorb_wm << DSPFW_CURSORB_SHIFT) | |
| 1476 | (planeb_wm << DSPFW_PLANEB_SHIFT) | |
| 1477 | (planea_wm << DSPFW_PLANEA_SHIFT)); |
| 1478 | I915_WRITE(DSPFW2, |
| 1479 | (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) | |
| 1480 | (cursora_wm << DSPFW_CURSORA_SHIFT)); |
| 1481 | I915_WRITE(DSPFW3, |
| 1482 | (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) | |
| 1483 | (cursor_sr << DSPFW_CURSOR_SR_SHIFT)); |
| 1484 | I915_WRITE(DSPFW9_CHV, |
| 1485 | (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK | |
| 1486 | DSPFW_CURSORC_MASK)) | |
| 1487 | (planec_wm << DSPFW_PLANEC_SHIFT) | |
| 1488 | (cursorc_wm << DSPFW_CURSORC_SHIFT)); |
| 1489 | |
| 1490 | if (cxsr_enabled) |
| 1491 | intel_set_memory_cxsr(dev_priv, true); |
| 1492 | } |
| 1493 | |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1494 | static void g4x_update_wm(struct drm_crtc *crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1495 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1496 | struct drm_device *dev = crtc->dev; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1497 | static const int sr_latency_ns = 12000; |
| 1498 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1499 | int planea_wm, planeb_wm, cursora_wm, cursorb_wm; |
| 1500 | int plane_sr, cursor_sr; |
| 1501 | unsigned int enabled = 0; |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1502 | bool cxsr_enabled; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1503 | |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1504 | if (g4x_compute_wm0(dev, PIPE_A, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1505 | &g4x_wm_info, latency_ns, |
| 1506 | &g4x_cursor_wm_info, latency_ns, |
| 1507 | &planea_wm, &cursora_wm)) |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1508 | enabled |= 1 << PIPE_A; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1509 | |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1510 | if (g4x_compute_wm0(dev, PIPE_B, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1511 | &g4x_wm_info, latency_ns, |
| 1512 | &g4x_cursor_wm_info, latency_ns, |
| 1513 | &planeb_wm, &cursorb_wm)) |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1514 | enabled |= 1 << PIPE_B; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1515 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1516 | if (single_plane_enabled(enabled) && |
| 1517 | g4x_compute_srwm(dev, ffs(enabled) - 1, |
| 1518 | sr_latency_ns, |
| 1519 | &g4x_wm_info, |
| 1520 | &g4x_cursor_wm_info, |
Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1521 | &plane_sr, &cursor_sr)) { |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1522 | cxsr_enabled = true; |
Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1523 | } else { |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1524 | cxsr_enabled = false; |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1525 | intel_set_memory_cxsr(dev_priv, false); |
Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1526 | plane_sr = cursor_sr = 0; |
| 1527 | } |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1528 | |
Ville Syrjälä | a504345 | 2014-06-28 02:04:18 +0300 | [diff] [blame] | 1529 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, " |
| 1530 | "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n", |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1531 | planea_wm, cursora_wm, |
| 1532 | planeb_wm, cursorb_wm, |
| 1533 | plane_sr, cursor_sr); |
| 1534 | |
| 1535 | I915_WRITE(DSPFW1, |
| 1536 | (plane_sr << DSPFW_SR_SHIFT) | |
| 1537 | (cursorb_wm << DSPFW_CURSORB_SHIFT) | |
| 1538 | (planeb_wm << DSPFW_PLANEB_SHIFT) | |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 1539 | (planea_wm << DSPFW_PLANEA_SHIFT)); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1540 | I915_WRITE(DSPFW2, |
Chris Wilson | 8c919b2 | 2012-12-04 16:33:19 +0000 | [diff] [blame] | 1541 | (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1542 | (cursora_wm << DSPFW_CURSORA_SHIFT)); |
| 1543 | /* HPLL off in SR has some issues on G4x... disable it */ |
| 1544 | I915_WRITE(DSPFW3, |
Chris Wilson | 8c919b2 | 2012-12-04 16:33:19 +0000 | [diff] [blame] | 1545 | (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1546 | (cursor_sr << DSPFW_CURSOR_SR_SHIFT)); |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1547 | |
| 1548 | if (cxsr_enabled) |
| 1549 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1550 | } |
| 1551 | |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1552 | static void i965_update_wm(struct drm_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1553 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1554 | struct drm_device *dev = unused_crtc->dev; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1555 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1556 | struct drm_crtc *crtc; |
| 1557 | int srwm = 1; |
| 1558 | int cursor_sr = 16; |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1559 | bool cxsr_enabled; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1560 | |
| 1561 | /* Calc sr entries for one plane configs */ |
| 1562 | crtc = single_enabled_crtc(dev); |
| 1563 | if (crtc) { |
| 1564 | /* self-refresh has much higher latency */ |
| 1565 | static const int sr_latency_ns = 12000; |
Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 1566 | const struct drm_display_mode *adjusted_mode = |
| 1567 | &to_intel_crtc(crtc)->config.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1568 | int clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 1569 | int htotal = adjusted_mode->crtc_htotal; |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 1570 | int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1571 | int pixel_size = crtc->primary->fb->bits_per_pixel / 8; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1572 | unsigned long line_time_us; |
| 1573 | int entries; |
| 1574 | |
Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 1575 | line_time_us = max(htotal * 1000 / clock, 1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1576 | |
| 1577 | /* Use ns/us then divide to preserve precision */ |
| 1578 | entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) * |
| 1579 | pixel_size * hdisplay; |
| 1580 | entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE); |
| 1581 | srwm = I965_FIFO_SIZE - entries; |
| 1582 | if (srwm < 0) |
| 1583 | srwm = 1; |
| 1584 | srwm &= 0x1ff; |
| 1585 | DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n", |
| 1586 | entries, srwm); |
| 1587 | |
| 1588 | entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) * |
Chris Wilson | 7bb836d | 2014-03-26 12:38:14 +0000 | [diff] [blame] | 1589 | pixel_size * to_intel_crtc(crtc)->cursor_width; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1590 | entries = DIV_ROUND_UP(entries, |
| 1591 | i965_cursor_wm_info.cacheline_size); |
| 1592 | cursor_sr = i965_cursor_wm_info.fifo_size - |
| 1593 | (entries + i965_cursor_wm_info.guard_size); |
| 1594 | |
| 1595 | if (cursor_sr > i965_cursor_wm_info.max_wm) |
| 1596 | cursor_sr = i965_cursor_wm_info.max_wm; |
| 1597 | |
| 1598 | DRM_DEBUG_KMS("self-refresh watermark: display plane %d " |
| 1599 | "cursor %d\n", srwm, cursor_sr); |
| 1600 | |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1601 | cxsr_enabled = true; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1602 | } else { |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1603 | cxsr_enabled = false; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1604 | /* Turn off self refresh if both pipes are enabled */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1605 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1606 | } |
| 1607 | |
| 1608 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n", |
| 1609 | srwm); |
| 1610 | |
| 1611 | /* 965 has limitations... */ |
| 1612 | I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 1613 | (8 << DSPFW_CURSORB_SHIFT) | |
| 1614 | (8 << DSPFW_PLANEB_SHIFT) | |
| 1615 | (8 << DSPFW_PLANEA_SHIFT)); |
| 1616 | I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) | |
| 1617 | (8 << DSPFW_PLANEC_SHIFT_OLD)); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1618 | /* update cursor SR watermark */ |
| 1619 | I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT)); |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1620 | |
| 1621 | if (cxsr_enabled) |
| 1622 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1623 | } |
| 1624 | |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1625 | static void i9xx_update_wm(struct drm_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1626 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1627 | struct drm_device *dev = unused_crtc->dev; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1628 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1629 | const struct intel_watermark_params *wm_info; |
| 1630 | uint32_t fwater_lo; |
| 1631 | uint32_t fwater_hi; |
| 1632 | int cwm, srwm = 1; |
| 1633 | int fifo_size; |
| 1634 | int planea_wm, planeb_wm; |
| 1635 | struct drm_crtc *crtc, *enabled = NULL; |
| 1636 | |
| 1637 | if (IS_I945GM(dev)) |
| 1638 | wm_info = &i945_wm_info; |
| 1639 | else if (!IS_GEN2(dev)) |
| 1640 | wm_info = &i915_wm_info; |
| 1641 | else |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 1642 | wm_info = &i830_wm_info; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1643 | |
| 1644 | fifo_size = dev_priv->display.get_fifo_size(dev, 0); |
| 1645 | crtc = intel_get_crtc_for_plane(dev, 0); |
Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 1646 | if (intel_crtc_active(crtc)) { |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1647 | const struct drm_display_mode *adjusted_mode; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1648 | int cpp = crtc->primary->fb->bits_per_pixel / 8; |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1649 | if (IS_GEN2(dev)) |
| 1650 | cpp = 4; |
| 1651 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1652 | adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode; |
| 1653 | planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock, |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1654 | wm_info, fifo_size, cpp, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1655 | latency_ns); |
| 1656 | enabled = crtc; |
| 1657 | } else |
| 1658 | planea_wm = fifo_size - wm_info->guard_size; |
| 1659 | |
| 1660 | fifo_size = dev_priv->display.get_fifo_size(dev, 1); |
| 1661 | crtc = intel_get_crtc_for_plane(dev, 1); |
Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 1662 | if (intel_crtc_active(crtc)) { |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1663 | const struct drm_display_mode *adjusted_mode; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1664 | int cpp = crtc->primary->fb->bits_per_pixel / 8; |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1665 | if (IS_GEN2(dev)) |
| 1666 | cpp = 4; |
| 1667 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1668 | adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode; |
| 1669 | planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock, |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1670 | wm_info, fifo_size, cpp, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1671 | latency_ns); |
| 1672 | if (enabled == NULL) |
| 1673 | enabled = crtc; |
| 1674 | else |
| 1675 | enabled = NULL; |
| 1676 | } else |
| 1677 | planeb_wm = fifo_size - wm_info->guard_size; |
| 1678 | |
| 1679 | DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm); |
| 1680 | |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1681 | if (IS_I915GM(dev) && enabled) { |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 1682 | struct drm_i915_gem_object *obj; |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1683 | |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 1684 | obj = intel_fb_obj(enabled->primary->fb); |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1685 | |
| 1686 | /* self-refresh seems busted with untiled */ |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 1687 | if (obj->tiling_mode == I915_TILING_NONE) |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1688 | enabled = NULL; |
| 1689 | } |
| 1690 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1691 | /* |
| 1692 | * Overlay gets an aggressive default since video jitter is bad. |
| 1693 | */ |
| 1694 | cwm = 2; |
| 1695 | |
| 1696 | /* Play safe and disable self-refresh before adjusting watermarks. */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1697 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1698 | |
| 1699 | /* Calc sr entries for one plane configs */ |
| 1700 | if (HAS_FW_BLC(dev) && enabled) { |
| 1701 | /* self-refresh has much higher latency */ |
| 1702 | static const int sr_latency_ns = 6000; |
Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 1703 | const struct drm_display_mode *adjusted_mode = |
| 1704 | &to_intel_crtc(enabled)->config.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1705 | int clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 1706 | int htotal = adjusted_mode->crtc_htotal; |
Daniel Vetter | f727b49 | 2013-11-20 15:02:10 +0100 | [diff] [blame] | 1707 | int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w; |
Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1708 | int pixel_size = enabled->primary->fb->bits_per_pixel / 8; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1709 | unsigned long line_time_us; |
| 1710 | int entries; |
| 1711 | |
Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 1712 | line_time_us = max(htotal * 1000 / clock, 1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1713 | |
| 1714 | /* Use ns/us then divide to preserve precision */ |
| 1715 | entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) * |
| 1716 | pixel_size * hdisplay; |
| 1717 | entries = DIV_ROUND_UP(entries, wm_info->cacheline_size); |
| 1718 | DRM_DEBUG_KMS("self-refresh entries: %d\n", entries); |
| 1719 | srwm = wm_info->fifo_size - entries; |
| 1720 | if (srwm < 0) |
| 1721 | srwm = 1; |
| 1722 | |
| 1723 | if (IS_I945G(dev) || IS_I945GM(dev)) |
| 1724 | I915_WRITE(FW_BLC_SELF, |
| 1725 | FW_BLC_SELF_FIFO_MASK | (srwm & 0xff)); |
| 1726 | else if (IS_I915GM(dev)) |
| 1727 | I915_WRITE(FW_BLC_SELF, srwm & 0x3f); |
| 1728 | } |
| 1729 | |
| 1730 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n", |
| 1731 | planea_wm, planeb_wm, cwm, srwm); |
| 1732 | |
| 1733 | fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f); |
| 1734 | fwater_hi = (cwm & 0x1f); |
| 1735 | |
| 1736 | /* Set request length to 8 cachelines per fetch */ |
| 1737 | fwater_lo = fwater_lo | (1 << 24) | (1 << 8); |
| 1738 | fwater_hi = fwater_hi | (1 << 8); |
| 1739 | |
| 1740 | I915_WRITE(FW_BLC, fwater_lo); |
| 1741 | I915_WRITE(FW_BLC2, fwater_hi); |
| 1742 | |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1743 | if (enabled) |
| 1744 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1745 | } |
| 1746 | |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 1747 | static void i845_update_wm(struct drm_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1748 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1749 | struct drm_device *dev = unused_crtc->dev; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1750 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1751 | struct drm_crtc *crtc; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1752 | const struct drm_display_mode *adjusted_mode; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1753 | uint32_t fwater_lo; |
| 1754 | int planea_wm; |
| 1755 | |
| 1756 | crtc = single_enabled_crtc(dev); |
| 1757 | if (crtc == NULL) |
| 1758 | return; |
| 1759 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1760 | adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode; |
| 1761 | planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock, |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 1762 | &i845_wm_info, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1763 | dev_priv->display.get_fifo_size(dev, 0), |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1764 | 4, latency_ns); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1765 | fwater_lo = I915_READ(FW_BLC) & ~0xfff; |
| 1766 | fwater_lo |= (3<<8) | planea_wm; |
| 1767 | |
| 1768 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm); |
| 1769 | |
| 1770 | I915_WRITE(FW_BLC, fwater_lo); |
| 1771 | } |
| 1772 | |
Ville Syrjälä | 3658729 | 2013-07-05 11:57:16 +0300 | [diff] [blame] | 1773 | static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev, |
| 1774 | struct drm_crtc *crtc) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1775 | { |
| 1776 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 1777 | uint32_t pixel_rate; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1778 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1779 | pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1780 | |
| 1781 | /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to |
| 1782 | * adjust the pixel_rate here. */ |
| 1783 | |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 1784 | if (intel_crtc->config.pch_pfit.enabled) { |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1785 | uint64_t pipe_w, pipe_h, pfit_w, pfit_h; |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 1786 | uint32_t pfit_size = intel_crtc->config.pch_pfit.size; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1787 | |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 1788 | pipe_w = intel_crtc->config.pipe_src_w; |
| 1789 | pipe_h = intel_crtc->config.pipe_src_h; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1790 | pfit_w = (pfit_size >> 16) & 0xFFFF; |
| 1791 | pfit_h = pfit_size & 0xFFFF; |
| 1792 | if (pipe_w < pfit_w) |
| 1793 | pipe_w = pfit_w; |
| 1794 | if (pipe_h < pfit_h) |
| 1795 | pipe_h = pfit_h; |
| 1796 | |
| 1797 | pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h, |
| 1798 | pfit_w * pfit_h); |
| 1799 | } |
| 1800 | |
| 1801 | return pixel_rate; |
| 1802 | } |
| 1803 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1804 | /* latency must be in 0.1us units. */ |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1805 | static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1806 | uint32_t latency) |
| 1807 | { |
| 1808 | uint64_t ret; |
| 1809 | |
Ville Syrjälä | 3312ba6 | 2013-08-01 16:18:53 +0300 | [diff] [blame] | 1810 | if (WARN(latency == 0, "Latency value missing\n")) |
| 1811 | return UINT_MAX; |
| 1812 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1813 | ret = (uint64_t) pixel_rate * bytes_per_pixel * latency; |
| 1814 | ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2; |
| 1815 | |
| 1816 | return ret; |
| 1817 | } |
| 1818 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1819 | /* latency must be in 0.1us units. */ |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1820 | static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1821 | uint32_t horiz_pixels, uint8_t bytes_per_pixel, |
| 1822 | uint32_t latency) |
| 1823 | { |
| 1824 | uint32_t ret; |
| 1825 | |
Ville Syrjälä | 3312ba6 | 2013-08-01 16:18:53 +0300 | [diff] [blame] | 1826 | if (WARN(latency == 0, "Latency value missing\n")) |
| 1827 | return UINT_MAX; |
| 1828 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1829 | ret = (latency * pixel_rate) / (pipe_htotal * 10000); |
| 1830 | ret = (ret + 1) * horiz_pixels * bytes_per_pixel; |
| 1831 | ret = DIV_ROUND_UP(ret, 64) + 2; |
| 1832 | return ret; |
| 1833 | } |
| 1834 | |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1835 | static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels, |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1836 | uint8_t bytes_per_pixel) |
| 1837 | { |
| 1838 | return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2; |
| 1839 | } |
| 1840 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1841 | struct ilk_pipe_wm_parameters { |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1842 | bool active; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1843 | uint32_t pipe_htotal; |
| 1844 | uint32_t pixel_rate; |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1845 | struct intel_plane_wm_parameters pri; |
| 1846 | struct intel_plane_wm_parameters spr; |
| 1847 | struct intel_plane_wm_parameters cur; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1848 | }; |
| 1849 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1850 | struct ilk_wm_maximums { |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1851 | uint16_t pri; |
| 1852 | uint16_t spr; |
| 1853 | uint16_t cur; |
| 1854 | uint16_t fbc; |
| 1855 | }; |
| 1856 | |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1857 | /* used in computing the new watermarks state */ |
| 1858 | struct intel_wm_config { |
| 1859 | unsigned int num_pipes_active; |
| 1860 | bool sprites_enabled; |
| 1861 | bool sprites_scaled; |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1862 | }; |
| 1863 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1864 | /* |
| 1865 | * For both WM_PIPE and WM_LP. |
| 1866 | * mem_value must be in 0.1us units. |
| 1867 | */ |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1868 | static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params, |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1869 | uint32_t mem_value, |
| 1870 | bool is_lp) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1871 | { |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1872 | uint32_t method1, method2; |
| 1873 | |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1874 | if (!params->active || !params->pri.enabled) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1875 | return 0; |
| 1876 | |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1877 | method1 = ilk_wm_method1(params->pixel_rate, |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1878 | params->pri.bytes_per_pixel, |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1879 | mem_value); |
| 1880 | |
| 1881 | if (!is_lp) |
| 1882 | return method1; |
| 1883 | |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1884 | method2 = ilk_wm_method2(params->pixel_rate, |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1885 | params->pipe_htotal, |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1886 | params->pri.horiz_pixels, |
| 1887 | params->pri.bytes_per_pixel, |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1888 | mem_value); |
| 1889 | |
| 1890 | return min(method1, method2); |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1891 | } |
| 1892 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1893 | /* |
| 1894 | * For both WM_PIPE and WM_LP. |
| 1895 | * mem_value must be in 0.1us units. |
| 1896 | */ |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1897 | static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1898 | uint32_t mem_value) |
| 1899 | { |
| 1900 | uint32_t method1, method2; |
| 1901 | |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1902 | if (!params->active || !params->spr.enabled) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1903 | return 0; |
| 1904 | |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1905 | method1 = ilk_wm_method1(params->pixel_rate, |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1906 | params->spr.bytes_per_pixel, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1907 | mem_value); |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1908 | method2 = ilk_wm_method2(params->pixel_rate, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1909 | params->pipe_htotal, |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1910 | params->spr.horiz_pixels, |
| 1911 | params->spr.bytes_per_pixel, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1912 | mem_value); |
| 1913 | return min(method1, method2); |
| 1914 | } |
| 1915 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1916 | /* |
| 1917 | * For both WM_PIPE and WM_LP. |
| 1918 | * mem_value must be in 0.1us units. |
| 1919 | */ |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1920 | static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1921 | uint32_t mem_value) |
| 1922 | { |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1923 | if (!params->active || !params->cur.enabled) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1924 | return 0; |
| 1925 | |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1926 | return ilk_wm_method2(params->pixel_rate, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1927 | params->pipe_htotal, |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1928 | params->cur.horiz_pixels, |
| 1929 | params->cur.bytes_per_pixel, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1930 | mem_value); |
| 1931 | } |
| 1932 | |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1933 | /* Only for WM_LP. */ |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1934 | static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params, |
Ville Syrjälä | 1fda988 | 2013-07-05 11:57:19 +0300 | [diff] [blame] | 1935 | uint32_t pri_val) |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1936 | { |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1937 | if (!params->active || !params->pri.enabled) |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1938 | return 0; |
| 1939 | |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1940 | return ilk_wm_fbc(pri_val, |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1941 | params->pri.horiz_pixels, |
| 1942 | params->pri.bytes_per_pixel); |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1943 | } |
| 1944 | |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1945 | static unsigned int ilk_display_fifo_size(const struct drm_device *dev) |
| 1946 | { |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 1947 | if (INTEL_INFO(dev)->gen >= 8) |
| 1948 | return 3072; |
| 1949 | else if (INTEL_INFO(dev)->gen >= 7) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1950 | return 768; |
| 1951 | else |
| 1952 | return 512; |
| 1953 | } |
| 1954 | |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 1955 | static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev, |
| 1956 | int level, bool is_sprite) |
| 1957 | { |
| 1958 | if (INTEL_INFO(dev)->gen >= 8) |
| 1959 | /* BDW primary/sprite plane watermarks */ |
| 1960 | return level == 0 ? 255 : 2047; |
| 1961 | else if (INTEL_INFO(dev)->gen >= 7) |
| 1962 | /* IVB/HSW primary/sprite plane watermarks */ |
| 1963 | return level == 0 ? 127 : 1023; |
| 1964 | else if (!is_sprite) |
| 1965 | /* ILK/SNB primary plane watermarks */ |
| 1966 | return level == 0 ? 127 : 511; |
| 1967 | else |
| 1968 | /* ILK/SNB sprite plane watermarks */ |
| 1969 | return level == 0 ? 63 : 255; |
| 1970 | } |
| 1971 | |
| 1972 | static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev, |
| 1973 | int level) |
| 1974 | { |
| 1975 | if (INTEL_INFO(dev)->gen >= 7) |
| 1976 | return level == 0 ? 63 : 255; |
| 1977 | else |
| 1978 | return level == 0 ? 31 : 63; |
| 1979 | } |
| 1980 | |
| 1981 | static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev) |
| 1982 | { |
| 1983 | if (INTEL_INFO(dev)->gen >= 8) |
| 1984 | return 31; |
| 1985 | else |
| 1986 | return 15; |
| 1987 | } |
| 1988 | |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1989 | /* Calculate the maximum primary/sprite plane watermark */ |
| 1990 | static unsigned int ilk_plane_wm_max(const struct drm_device *dev, |
| 1991 | int level, |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1992 | const struct intel_wm_config *config, |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1993 | enum intel_ddb_partitioning ddb_partitioning, |
| 1994 | bool is_sprite) |
| 1995 | { |
| 1996 | unsigned int fifo_size = ilk_display_fifo_size(dev); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1997 | |
| 1998 | /* if sprites aren't enabled, sprites get nothing */ |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1999 | if (is_sprite && !config->sprites_enabled) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2000 | return 0; |
| 2001 | |
| 2002 | /* HSW allows LP1+ watermarks even with multiple pipes */ |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2003 | if (level == 0 || config->num_pipes_active > 1) { |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2004 | fifo_size /= INTEL_INFO(dev)->num_pipes; |
| 2005 | |
| 2006 | /* |
| 2007 | * For some reason the non self refresh |
| 2008 | * FIFO size is only half of the self |
| 2009 | * refresh FIFO size on ILK/SNB. |
| 2010 | */ |
| 2011 | if (INTEL_INFO(dev)->gen <= 6) |
| 2012 | fifo_size /= 2; |
| 2013 | } |
| 2014 | |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2015 | if (config->sprites_enabled) { |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2016 | /* level 0 is always calculated with 1:1 split */ |
| 2017 | if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) { |
| 2018 | if (is_sprite) |
| 2019 | fifo_size *= 5; |
| 2020 | fifo_size /= 6; |
| 2021 | } else { |
| 2022 | fifo_size /= 2; |
| 2023 | } |
| 2024 | } |
| 2025 | |
| 2026 | /* clamp to max that the registers can hold */ |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2027 | return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite)); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2028 | } |
| 2029 | |
| 2030 | /* Calculate the maximum cursor plane watermark */ |
| 2031 | static unsigned int ilk_cursor_wm_max(const struct drm_device *dev, |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2032 | int level, |
| 2033 | const struct intel_wm_config *config) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2034 | { |
| 2035 | /* HSW LP1+ watermarks w/ multiple pipes */ |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2036 | if (level > 0 && config->num_pipes_active > 1) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2037 | return 64; |
| 2038 | |
| 2039 | /* otherwise just report max that registers can hold */ |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2040 | return ilk_cursor_wm_reg_max(dev, level); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2041 | } |
| 2042 | |
Damien Lespiau | d34ff9c | 2014-01-06 19:17:23 +0000 | [diff] [blame] | 2043 | static void ilk_compute_wm_maximums(const struct drm_device *dev, |
Ville Syrjälä | 34982fe | 2013-10-09 19:18:09 +0300 | [diff] [blame] | 2044 | int level, |
| 2045 | const struct intel_wm_config *config, |
| 2046 | enum intel_ddb_partitioning ddb_partitioning, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2047 | struct ilk_wm_maximums *max) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2048 | { |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2049 | max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false); |
| 2050 | max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true); |
| 2051 | max->cur = ilk_cursor_wm_max(dev, level, config); |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2052 | max->fbc = ilk_fbc_wm_reg_max(dev); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2053 | } |
| 2054 | |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2055 | static void ilk_compute_wm_reg_maximums(struct drm_device *dev, |
| 2056 | int level, |
| 2057 | struct ilk_wm_maximums *max) |
| 2058 | { |
| 2059 | max->pri = ilk_plane_wm_reg_max(dev, level, false); |
| 2060 | max->spr = ilk_plane_wm_reg_max(dev, level, true); |
| 2061 | max->cur = ilk_cursor_wm_reg_max(dev, level); |
| 2062 | max->fbc = ilk_fbc_wm_reg_max(dev); |
| 2063 | } |
| 2064 | |
Ville Syrjälä | d939565 | 2013-10-09 19:18:10 +0300 | [diff] [blame] | 2065 | static bool ilk_validate_wm_level(int level, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2066 | const struct ilk_wm_maximums *max, |
Ville Syrjälä | d939565 | 2013-10-09 19:18:10 +0300 | [diff] [blame] | 2067 | struct intel_wm_level *result) |
Ville Syrjälä | a9786a1 | 2013-08-07 13:24:47 +0300 | [diff] [blame] | 2068 | { |
| 2069 | bool ret; |
| 2070 | |
| 2071 | /* already determined to be invalid? */ |
| 2072 | if (!result->enable) |
| 2073 | return false; |
| 2074 | |
| 2075 | result->enable = result->pri_val <= max->pri && |
| 2076 | result->spr_val <= max->spr && |
| 2077 | result->cur_val <= max->cur; |
| 2078 | |
| 2079 | ret = result->enable; |
| 2080 | |
| 2081 | /* |
| 2082 | * HACK until we can pre-compute everything, |
| 2083 | * and thus fail gracefully if LP0 watermarks |
| 2084 | * are exceeded... |
| 2085 | */ |
| 2086 | if (level == 0 && !result->enable) { |
| 2087 | if (result->pri_val > max->pri) |
| 2088 | DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n", |
| 2089 | level, result->pri_val, max->pri); |
| 2090 | if (result->spr_val > max->spr) |
| 2091 | DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n", |
| 2092 | level, result->spr_val, max->spr); |
| 2093 | if (result->cur_val > max->cur) |
| 2094 | DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n", |
| 2095 | level, result->cur_val, max->cur); |
| 2096 | |
| 2097 | result->pri_val = min_t(uint32_t, result->pri_val, max->pri); |
| 2098 | result->spr_val = min_t(uint32_t, result->spr_val, max->spr); |
| 2099 | result->cur_val = min_t(uint32_t, result->cur_val, max->cur); |
| 2100 | result->enable = true; |
| 2101 | } |
| 2102 | |
Ville Syrjälä | a9786a1 | 2013-08-07 13:24:47 +0300 | [diff] [blame] | 2103 | return ret; |
| 2104 | } |
| 2105 | |
Damien Lespiau | d34ff9c | 2014-01-06 19:17:23 +0000 | [diff] [blame] | 2106 | static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv, |
Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 2107 | int level, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2108 | const struct ilk_pipe_wm_parameters *p, |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 2109 | struct intel_wm_level *result) |
Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 2110 | { |
| 2111 | uint16_t pri_latency = dev_priv->wm.pri_latency[level]; |
| 2112 | uint16_t spr_latency = dev_priv->wm.spr_latency[level]; |
| 2113 | uint16_t cur_latency = dev_priv->wm.cur_latency[level]; |
| 2114 | |
| 2115 | /* WM1+ latency values stored in 0.5us units */ |
| 2116 | if (level > 0) { |
| 2117 | pri_latency *= 5; |
| 2118 | spr_latency *= 5; |
| 2119 | cur_latency *= 5; |
| 2120 | } |
| 2121 | |
| 2122 | result->pri_val = ilk_compute_pri_wm(p, pri_latency, level); |
| 2123 | result->spr_val = ilk_compute_spr_wm(p, spr_latency); |
| 2124 | result->cur_val = ilk_compute_cur_wm(p, cur_latency); |
| 2125 | result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val); |
| 2126 | result->enable = true; |
| 2127 | } |
| 2128 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2129 | static uint32_t |
| 2130 | hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc) |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2131 | { |
| 2132 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2133 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2134 | struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; |
Paulo Zanoni | 85a02de | 2013-05-03 17:23:43 -0300 | [diff] [blame] | 2135 | u32 linetime, ips_linetime; |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2136 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2137 | if (!intel_crtc_active(crtc)) |
| 2138 | return 0; |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2139 | |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2140 | /* The WM are computed with base on how long it takes to fill a single |
| 2141 | * row at the given clock rate, multiplied by 8. |
| 2142 | * */ |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 2143 | linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8, |
| 2144 | mode->crtc_clock); |
| 2145 | ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8, |
Paulo Zanoni | 85a02de | 2013-05-03 17:23:43 -0300 | [diff] [blame] | 2146 | intel_ddi_get_cdclk_freq(dev_priv)); |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2147 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2148 | return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) | |
| 2149 | PIPE_WM_LINETIME_TIME(linetime); |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2150 | } |
| 2151 | |
Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2152 | static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5]) |
| 2153 | { |
| 2154 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2155 | |
Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2156 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2157 | uint64_t sskpd = I915_READ64(MCH_SSKPD); |
| 2158 | |
| 2159 | wm[0] = (sskpd >> 56) & 0xFF; |
| 2160 | if (wm[0] == 0) |
| 2161 | wm[0] = sskpd & 0xF; |
Ville Syrjälä | e5d5019 | 2013-07-05 11:57:22 +0300 | [diff] [blame] | 2162 | wm[1] = (sskpd >> 4) & 0xFF; |
| 2163 | wm[2] = (sskpd >> 12) & 0xFF; |
| 2164 | wm[3] = (sskpd >> 20) & 0x1FF; |
| 2165 | wm[4] = (sskpd >> 32) & 0x1FF; |
Ville Syrjälä | 63cf9a1 | 2013-07-05 11:57:23 +0300 | [diff] [blame] | 2166 | } else if (INTEL_INFO(dev)->gen >= 6) { |
| 2167 | uint32_t sskpd = I915_READ(MCH_SSKPD); |
| 2168 | |
| 2169 | wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK; |
| 2170 | wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK; |
| 2171 | wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK; |
| 2172 | wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK; |
Ville Syrjälä | 3a88d0a | 2013-08-01 16:18:49 +0300 | [diff] [blame] | 2173 | } else if (INTEL_INFO(dev)->gen >= 5) { |
| 2174 | uint32_t mltr = I915_READ(MLTR_ILK); |
| 2175 | |
| 2176 | /* ILK primary LP0 latency is 700 ns */ |
| 2177 | wm[0] = 7; |
| 2178 | wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK; |
| 2179 | wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK; |
Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2180 | } |
| 2181 | } |
| 2182 | |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2183 | static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5]) |
| 2184 | { |
| 2185 | /* ILK sprite LP0 latency is 1300 ns */ |
| 2186 | if (INTEL_INFO(dev)->gen == 5) |
| 2187 | wm[0] = 13; |
| 2188 | } |
| 2189 | |
| 2190 | static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5]) |
| 2191 | { |
| 2192 | /* ILK cursor LP0 latency is 1300 ns */ |
| 2193 | if (INTEL_INFO(dev)->gen == 5) |
| 2194 | wm[0] = 13; |
| 2195 | |
| 2196 | /* WaDoubleCursorLP3Latency:ivb */ |
| 2197 | if (IS_IVYBRIDGE(dev)) |
| 2198 | wm[3] *= 2; |
| 2199 | } |
| 2200 | |
Damien Lespiau | 546c81f | 2014-05-13 15:30:26 +0100 | [diff] [blame] | 2201 | int ilk_wm_max_level(const struct drm_device *dev) |
Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2202 | { |
| 2203 | /* how many WM levels are we expecting */ |
Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2204 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2205 | return 4; |
| 2206 | else if (INTEL_INFO(dev)->gen >= 6) |
| 2207 | return 3; |
| 2208 | else |
| 2209 | return 2; |
| 2210 | } |
| 2211 | |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2212 | static void intel_print_wm_latency(struct drm_device *dev, |
| 2213 | const char *name, |
| 2214 | const uint16_t wm[5]) |
| 2215 | { |
Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2216 | int level, max_level = ilk_wm_max_level(dev); |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2217 | |
| 2218 | for (level = 0; level <= max_level; level++) { |
| 2219 | unsigned int latency = wm[level]; |
| 2220 | |
| 2221 | if (latency == 0) { |
| 2222 | DRM_ERROR("%s WM%d latency not provided\n", |
| 2223 | name, level); |
| 2224 | continue; |
| 2225 | } |
| 2226 | |
| 2227 | /* WM1+ latency values in 0.5us units */ |
| 2228 | if (level > 0) |
| 2229 | latency *= 5; |
| 2230 | |
| 2231 | DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n", |
| 2232 | name, level, wm[level], |
| 2233 | latency / 10, latency % 10); |
| 2234 | } |
| 2235 | } |
| 2236 | |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2237 | static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv, |
| 2238 | uint16_t wm[5], uint16_t min) |
| 2239 | { |
| 2240 | int level, max_level = ilk_wm_max_level(dev_priv->dev); |
| 2241 | |
| 2242 | if (wm[0] >= min) |
| 2243 | return false; |
| 2244 | |
| 2245 | wm[0] = max(wm[0], min); |
| 2246 | for (level = 1; level <= max_level; level++) |
| 2247 | wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5)); |
| 2248 | |
| 2249 | return true; |
| 2250 | } |
| 2251 | |
| 2252 | static void snb_wm_latency_quirk(struct drm_device *dev) |
| 2253 | { |
| 2254 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2255 | bool changed; |
| 2256 | |
| 2257 | /* |
| 2258 | * The BIOS provided WM memory latency values are often |
| 2259 | * inadequate for high resolution displays. Adjust them. |
| 2260 | */ |
| 2261 | changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) | |
| 2262 | ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) | |
| 2263 | ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12); |
| 2264 | |
| 2265 | if (!changed) |
| 2266 | return; |
| 2267 | |
| 2268 | DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n"); |
| 2269 | intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency); |
| 2270 | intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency); |
| 2271 | intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency); |
| 2272 | } |
| 2273 | |
Damien Lespiau | fa50ad6 | 2014-03-17 18:01:16 +0000 | [diff] [blame] | 2274 | static void ilk_setup_wm_latency(struct drm_device *dev) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2275 | { |
| 2276 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2277 | |
| 2278 | intel_read_wm_latency(dev, dev_priv->wm.pri_latency); |
| 2279 | |
| 2280 | memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency, |
| 2281 | sizeof(dev_priv->wm.pri_latency)); |
| 2282 | memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency, |
| 2283 | sizeof(dev_priv->wm.pri_latency)); |
| 2284 | |
| 2285 | intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency); |
| 2286 | intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency); |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2287 | |
| 2288 | intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency); |
| 2289 | intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency); |
| 2290 | intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency); |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2291 | |
| 2292 | if (IS_GEN6(dev)) |
| 2293 | snb_wm_latency_quirk(dev); |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2294 | } |
| 2295 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2296 | static void ilk_compute_wm_parameters(struct drm_crtc *crtc, |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2297 | struct ilk_pipe_wm_parameters *p) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2298 | { |
Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2299 | struct drm_device *dev = crtc->dev; |
| 2300 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 2301 | enum pipe pipe = intel_crtc->pipe; |
Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2302 | struct drm_plane *plane; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2303 | |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2304 | if (!intel_crtc_active(crtc)) |
| 2305 | return; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2306 | |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2307 | p->active = true; |
| 2308 | p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal; |
| 2309 | p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc); |
| 2310 | p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8; |
| 2311 | p->cur.bytes_per_pixel = 4; |
| 2312 | p->pri.horiz_pixels = intel_crtc->config.pipe_src_w; |
| 2313 | p->cur.horiz_pixels = intel_crtc->cursor_width; |
| 2314 | /* TODO: for now, assume primary and cursor planes are always enabled. */ |
| 2315 | p->pri.enabled = true; |
| 2316 | p->cur.enabled = true; |
Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2317 | |
Matt Roper | af2b653 | 2014-04-01 15:22:32 -0700 | [diff] [blame] | 2318 | drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) { |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2319 | struct intel_plane *intel_plane = to_intel_plane(plane); |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2320 | |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2321 | if (intel_plane->pipe == pipe) { |
Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2322 | p->spr = intel_plane->wm; |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2323 | break; |
| 2324 | } |
| 2325 | } |
| 2326 | } |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2327 | |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2328 | static void ilk_compute_wm_config(struct drm_device *dev, |
| 2329 | struct intel_wm_config *config) |
| 2330 | { |
| 2331 | struct intel_crtc *intel_crtc; |
| 2332 | |
| 2333 | /* Compute the currently _active_ config */ |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 2334 | for_each_intel_crtc(dev, intel_crtc) { |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2335 | const struct intel_pipe_wm *wm = &intel_crtc->wm.active; |
| 2336 | |
| 2337 | if (!wm->pipe_enabled) |
| 2338 | continue; |
| 2339 | |
| 2340 | config->sprites_enabled |= wm->sprites_enabled; |
| 2341 | config->sprites_scaled |= wm->sprites_scaled; |
| 2342 | config->num_pipes_active++; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2343 | } |
| 2344 | } |
| 2345 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2346 | /* Compute new watermarks for the pipe */ |
| 2347 | static bool intel_compute_pipe_wm(struct drm_crtc *crtc, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2348 | const struct ilk_pipe_wm_parameters *params, |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2349 | struct intel_pipe_wm *pipe_wm) |
| 2350 | { |
| 2351 | struct drm_device *dev = crtc->dev; |
Damien Lespiau | d34ff9c | 2014-01-06 19:17:23 +0000 | [diff] [blame] | 2352 | const struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2353 | int level, max_level = ilk_wm_max_level(dev); |
| 2354 | /* LP0 watermark maximums depend on this pipe alone */ |
| 2355 | struct intel_wm_config config = { |
| 2356 | .num_pipes_active = 1, |
| 2357 | .sprites_enabled = params->spr.enabled, |
| 2358 | .sprites_scaled = params->spr.scaled, |
| 2359 | }; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2360 | struct ilk_wm_maximums max; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2361 | |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2362 | pipe_wm->pipe_enabled = params->active; |
| 2363 | pipe_wm->sprites_enabled = params->spr.enabled; |
| 2364 | pipe_wm->sprites_scaled = params->spr.scaled; |
| 2365 | |
Ville Syrjälä | 7b39a0b | 2013-12-05 15:51:30 +0200 | [diff] [blame] | 2366 | /* ILK/SNB: LP2+ watermarks only w/o sprites */ |
| 2367 | if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled) |
| 2368 | max_level = 1; |
| 2369 | |
| 2370 | /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */ |
| 2371 | if (params->spr.scaled) |
| 2372 | max_level = 0; |
| 2373 | |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2374 | ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2375 | |
Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2376 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Ville Syrjälä | ce0e071 | 2013-12-05 15:51:36 +0200 | [diff] [blame] | 2377 | pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2378 | |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2379 | /* LP0 watermarks always use 1/2 DDB partitioning */ |
| 2380 | ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max); |
| 2381 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2382 | /* At least LP0 must be valid */ |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2383 | if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) |
| 2384 | return false; |
| 2385 | |
| 2386 | ilk_compute_wm_reg_maximums(dev, 1, &max); |
| 2387 | |
| 2388 | for (level = 1; level <= max_level; level++) { |
| 2389 | struct intel_wm_level wm = {}; |
| 2390 | |
| 2391 | ilk_compute_wm_level(dev_priv, level, params, &wm); |
| 2392 | |
| 2393 | /* |
| 2394 | * Disable any watermark level that exceeds the |
| 2395 | * register maximums since such watermarks are |
| 2396 | * always invalid. |
| 2397 | */ |
| 2398 | if (!ilk_validate_wm_level(level, &max, &wm)) |
| 2399 | break; |
| 2400 | |
| 2401 | pipe_wm->wm[level] = wm; |
| 2402 | } |
| 2403 | |
| 2404 | return true; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2405 | } |
| 2406 | |
| 2407 | /* |
| 2408 | * Merge the watermarks from all active pipes for a specific level. |
| 2409 | */ |
| 2410 | static void ilk_merge_wm_level(struct drm_device *dev, |
| 2411 | int level, |
| 2412 | struct intel_wm_level *ret_wm) |
| 2413 | { |
| 2414 | const struct intel_crtc *intel_crtc; |
| 2415 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2416 | ret_wm->enable = true; |
| 2417 | |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 2418 | for_each_intel_crtc(dev, intel_crtc) { |
Ville Syrjälä | fe392ef | 2014-03-07 18:32:10 +0200 | [diff] [blame] | 2419 | const struct intel_pipe_wm *active = &intel_crtc->wm.active; |
| 2420 | const struct intel_wm_level *wm = &active->wm[level]; |
| 2421 | |
| 2422 | if (!active->pipe_enabled) |
| 2423 | continue; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2424 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2425 | /* |
| 2426 | * The watermark values may have been used in the past, |
| 2427 | * so we must maintain them in the registers for some |
| 2428 | * time even if the level is now disabled. |
| 2429 | */ |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2430 | if (!wm->enable) |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2431 | ret_wm->enable = false; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2432 | |
| 2433 | ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val); |
| 2434 | ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val); |
| 2435 | ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val); |
| 2436 | ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val); |
| 2437 | } |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2438 | } |
| 2439 | |
| 2440 | /* |
| 2441 | * Merge all low power watermarks for all active pipes. |
| 2442 | */ |
| 2443 | static void ilk_wm_merge(struct drm_device *dev, |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2444 | const struct intel_wm_config *config, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2445 | const struct ilk_wm_maximums *max, |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2446 | struct intel_pipe_wm *merged) |
| 2447 | { |
| 2448 | int level, max_level = ilk_wm_max_level(dev); |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2449 | int last_enabled_level = max_level; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2450 | |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2451 | /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */ |
| 2452 | if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) && |
| 2453 | config->num_pipes_active > 1) |
| 2454 | return; |
| 2455 | |
Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 2456 | /* ILK: FBC WM must be disabled always */ |
| 2457 | merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2458 | |
| 2459 | /* merge each WM1+ level */ |
| 2460 | for (level = 1; level <= max_level; level++) { |
| 2461 | struct intel_wm_level *wm = &merged->wm[level]; |
| 2462 | |
| 2463 | ilk_merge_wm_level(dev, level, wm); |
| 2464 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2465 | if (level > last_enabled_level) |
| 2466 | wm->enable = false; |
| 2467 | else if (!ilk_validate_wm_level(level, max, wm)) |
| 2468 | /* make sure all following levels get disabled */ |
| 2469 | last_enabled_level = level - 1; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2470 | |
| 2471 | /* |
| 2472 | * The spec says it is preferred to disable |
| 2473 | * FBC WMs instead of disabling a WM level. |
| 2474 | */ |
| 2475 | if (wm->fbc_val > max->fbc) { |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2476 | if (wm->enable) |
| 2477 | merged->fbc_wm_enabled = false; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2478 | wm->fbc_val = 0; |
| 2479 | } |
| 2480 | } |
Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 2481 | |
| 2482 | /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */ |
| 2483 | /* |
| 2484 | * FIXME this is racy. FBC might get enabled later. |
| 2485 | * What we should check here is whether FBC can be |
| 2486 | * enabled sometime later. |
| 2487 | */ |
| 2488 | if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) { |
| 2489 | for (level = 2; level <= max_level; level++) { |
| 2490 | struct intel_wm_level *wm = &merged->wm[level]; |
| 2491 | |
| 2492 | wm->enable = false; |
| 2493 | } |
| 2494 | } |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2495 | } |
| 2496 | |
Ville Syrjälä | b380ca3 | 2013-10-09 19:18:01 +0300 | [diff] [blame] | 2497 | static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm) |
| 2498 | { |
| 2499 | /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */ |
| 2500 | return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable); |
| 2501 | } |
| 2502 | |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2503 | /* The value we need to program into the WM_LPx latency field */ |
| 2504 | static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level) |
| 2505 | { |
| 2506 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2507 | |
Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2508 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2509 | return 2 * level; |
| 2510 | else |
| 2511 | return dev_priv->wm.pri_latency[level]; |
| 2512 | } |
| 2513 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2514 | static void ilk_compute_wm_results(struct drm_device *dev, |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2515 | const struct intel_pipe_wm *merged, |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2516 | enum intel_ddb_partitioning partitioning, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2517 | struct ilk_wm_values *results) |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2518 | { |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2519 | struct intel_crtc *intel_crtc; |
| 2520 | int level, wm_lp; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2521 | |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2522 | results->enable_fbc_wm = merged->fbc_wm_enabled; |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2523 | results->partitioning = partitioning; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2524 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2525 | /* LP1+ register values */ |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2526 | for (wm_lp = 1; wm_lp <= 3; wm_lp++) { |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 2527 | const struct intel_wm_level *r; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2528 | |
Ville Syrjälä | b380ca3 | 2013-10-09 19:18:01 +0300 | [diff] [blame] | 2529 | level = ilk_wm_lp_to_level(wm_lp, merged); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2530 | |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2531 | r = &merged->wm[level]; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2532 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2533 | /* |
| 2534 | * Maintain the watermark values even if the level is |
| 2535 | * disabled. Doing otherwise could cause underruns. |
| 2536 | */ |
| 2537 | results->wm_lp[wm_lp - 1] = |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2538 | (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) | |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 2539 | (r->pri_val << WM1_LP_SR_SHIFT) | |
| 2540 | r->cur_val; |
| 2541 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2542 | if (r->enable) |
| 2543 | results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN; |
| 2544 | |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 2545 | if (INTEL_INFO(dev)->gen >= 8) |
| 2546 | results->wm_lp[wm_lp - 1] |= |
| 2547 | r->fbc_val << WM1_LP_FBC_SHIFT_BDW; |
| 2548 | else |
| 2549 | results->wm_lp[wm_lp - 1] |= |
| 2550 | r->fbc_val << WM1_LP_FBC_SHIFT; |
| 2551 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2552 | /* |
| 2553 | * Always set WM1S_LP_EN when spr_val != 0, even if the |
| 2554 | * level is disabled. Doing otherwise could cause underruns. |
| 2555 | */ |
Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 2556 | if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) { |
| 2557 | WARN_ON(wm_lp != 1); |
| 2558 | results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val; |
| 2559 | } else |
| 2560 | results->wm_lp_spr[wm_lp - 1] = r->spr_val; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2561 | } |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2562 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2563 | /* LP0 register values */ |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 2564 | for_each_intel_crtc(dev, intel_crtc) { |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2565 | enum pipe pipe = intel_crtc->pipe; |
| 2566 | const struct intel_wm_level *r = |
| 2567 | &intel_crtc->wm.active.wm[0]; |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2568 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2569 | if (WARN_ON(!r->enable)) |
| 2570 | continue; |
| 2571 | |
| 2572 | results->wm_linetime[pipe] = intel_crtc->wm.active.linetime; |
| 2573 | |
| 2574 | results->wm_pipe[pipe] = |
| 2575 | (r->pri_val << WM0_PIPE_PLANE_SHIFT) | |
| 2576 | (r->spr_val << WM0_PIPE_SPRITE_SHIFT) | |
| 2577 | r->cur_val; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2578 | } |
| 2579 | } |
| 2580 | |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2581 | /* Find the result with the highest level enabled. Check for enable_fbc_wm in |
| 2582 | * case both are at the same level. Prefer r1 in case they're the same. */ |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2583 | static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev, |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2584 | struct intel_pipe_wm *r1, |
| 2585 | struct intel_pipe_wm *r2) |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2586 | { |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2587 | int level, max_level = ilk_wm_max_level(dev); |
| 2588 | int level1 = 0, level2 = 0; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2589 | |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2590 | for (level = 1; level <= max_level; level++) { |
| 2591 | if (r1->wm[level].enable) |
| 2592 | level1 = level; |
| 2593 | if (r2->wm[level].enable) |
| 2594 | level2 = level; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2595 | } |
| 2596 | |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2597 | if (level1 == level2) { |
| 2598 | if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled) |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2599 | return r2; |
| 2600 | else |
| 2601 | return r1; |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2602 | } else if (level1 > level2) { |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2603 | return r1; |
| 2604 | } else { |
| 2605 | return r2; |
| 2606 | } |
| 2607 | } |
| 2608 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2609 | /* dirty bits used to track which watermarks need changes */ |
| 2610 | #define WM_DIRTY_PIPE(pipe) (1 << (pipe)) |
| 2611 | #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe))) |
| 2612 | #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp))) |
| 2613 | #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3)) |
| 2614 | #define WM_DIRTY_FBC (1 << 24) |
| 2615 | #define WM_DIRTY_DDB (1 << 25) |
| 2616 | |
| 2617 | static unsigned int ilk_compute_wm_dirty(struct drm_device *dev, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2618 | const struct ilk_wm_values *old, |
| 2619 | const struct ilk_wm_values *new) |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2620 | { |
| 2621 | unsigned int dirty = 0; |
| 2622 | enum pipe pipe; |
| 2623 | int wm_lp; |
| 2624 | |
| 2625 | for_each_pipe(pipe) { |
| 2626 | if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) { |
| 2627 | dirty |= WM_DIRTY_LINETIME(pipe); |
| 2628 | /* Must disable LP1+ watermarks too */ |
| 2629 | dirty |= WM_DIRTY_LP_ALL; |
| 2630 | } |
| 2631 | |
| 2632 | if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) { |
| 2633 | dirty |= WM_DIRTY_PIPE(pipe); |
| 2634 | /* Must disable LP1+ watermarks too */ |
| 2635 | dirty |= WM_DIRTY_LP_ALL; |
| 2636 | } |
| 2637 | } |
| 2638 | |
| 2639 | if (old->enable_fbc_wm != new->enable_fbc_wm) { |
| 2640 | dirty |= WM_DIRTY_FBC; |
| 2641 | /* Must disable LP1+ watermarks too */ |
| 2642 | dirty |= WM_DIRTY_LP_ALL; |
| 2643 | } |
| 2644 | |
| 2645 | if (old->partitioning != new->partitioning) { |
| 2646 | dirty |= WM_DIRTY_DDB; |
| 2647 | /* Must disable LP1+ watermarks too */ |
| 2648 | dirty |= WM_DIRTY_LP_ALL; |
| 2649 | } |
| 2650 | |
| 2651 | /* LP1+ watermarks already deemed dirty, no need to continue */ |
| 2652 | if (dirty & WM_DIRTY_LP_ALL) |
| 2653 | return dirty; |
| 2654 | |
| 2655 | /* Find the lowest numbered LP1+ watermark in need of an update... */ |
| 2656 | for (wm_lp = 1; wm_lp <= 3; wm_lp++) { |
| 2657 | if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] || |
| 2658 | old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1]) |
| 2659 | break; |
| 2660 | } |
| 2661 | |
| 2662 | /* ...and mark it and all higher numbered LP1+ watermarks as dirty */ |
| 2663 | for (; wm_lp <= 3; wm_lp++) |
| 2664 | dirty |= WM_DIRTY_LP(wm_lp); |
| 2665 | |
| 2666 | return dirty; |
| 2667 | } |
| 2668 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2669 | static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv, |
| 2670 | unsigned int dirty) |
| 2671 | { |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2672 | struct ilk_wm_values *previous = &dev_priv->wm.hw; |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2673 | bool changed = false; |
| 2674 | |
| 2675 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) { |
| 2676 | previous->wm_lp[2] &= ~WM1_LP_SR_EN; |
| 2677 | I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]); |
| 2678 | changed = true; |
| 2679 | } |
| 2680 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) { |
| 2681 | previous->wm_lp[1] &= ~WM1_LP_SR_EN; |
| 2682 | I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]); |
| 2683 | changed = true; |
| 2684 | } |
| 2685 | if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) { |
| 2686 | previous->wm_lp[0] &= ~WM1_LP_SR_EN; |
| 2687 | I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]); |
| 2688 | changed = true; |
| 2689 | } |
| 2690 | |
| 2691 | /* |
| 2692 | * Don't touch WM1S_LP_EN here. |
| 2693 | * Doing so could cause underruns. |
| 2694 | */ |
| 2695 | |
| 2696 | return changed; |
| 2697 | } |
| 2698 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2699 | /* |
| 2700 | * The spec says we shouldn't write when we don't need, because every write |
| 2701 | * causes WMs to be re-evaluated, expending some power. |
| 2702 | */ |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2703 | static void ilk_write_wm_values(struct drm_i915_private *dev_priv, |
| 2704 | struct ilk_wm_values *results) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2705 | { |
Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 2706 | struct drm_device *dev = dev_priv->dev; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2707 | struct ilk_wm_values *previous = &dev_priv->wm.hw; |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2708 | unsigned int dirty; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2709 | uint32_t val; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2710 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2711 | dirty = ilk_compute_wm_dirty(dev, previous, results); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2712 | if (!dirty) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2713 | return; |
| 2714 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2715 | _ilk_disable_lp_wm(dev_priv, dirty); |
Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 2716 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2717 | if (dirty & WM_DIRTY_PIPE(PIPE_A)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2718 | I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2719 | if (dirty & WM_DIRTY_PIPE(PIPE_B)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2720 | I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2721 | if (dirty & WM_DIRTY_PIPE(PIPE_C)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2722 | I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]); |
| 2723 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2724 | if (dirty & WM_DIRTY_LINETIME(PIPE_A)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2725 | I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2726 | if (dirty & WM_DIRTY_LINETIME(PIPE_B)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2727 | I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2728 | if (dirty & WM_DIRTY_LINETIME(PIPE_C)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2729 | I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]); |
| 2730 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2731 | if (dirty & WM_DIRTY_DDB) { |
Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2732 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 2733 | val = I915_READ(WM_MISC); |
| 2734 | if (results->partitioning == INTEL_DDB_PART_1_2) |
| 2735 | val &= ~WM_MISC_DATA_PARTITION_5_6; |
| 2736 | else |
| 2737 | val |= WM_MISC_DATA_PARTITION_5_6; |
| 2738 | I915_WRITE(WM_MISC, val); |
| 2739 | } else { |
| 2740 | val = I915_READ(DISP_ARB_CTL2); |
| 2741 | if (results->partitioning == INTEL_DDB_PART_1_2) |
| 2742 | val &= ~DISP_DATA_PARTITION_5_6; |
| 2743 | else |
| 2744 | val |= DISP_DATA_PARTITION_5_6; |
| 2745 | I915_WRITE(DISP_ARB_CTL2, val); |
| 2746 | } |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2747 | } |
| 2748 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2749 | if (dirty & WM_DIRTY_FBC) { |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2750 | val = I915_READ(DISP_ARB_CTL); |
| 2751 | if (results->enable_fbc_wm) |
| 2752 | val &= ~DISP_FBC_WM_DIS; |
| 2753 | else |
| 2754 | val |= DISP_FBC_WM_DIS; |
| 2755 | I915_WRITE(DISP_ARB_CTL, val); |
| 2756 | } |
| 2757 | |
Imre Deak | 954911e | 2013-12-17 14:46:34 +0200 | [diff] [blame] | 2758 | if (dirty & WM_DIRTY_LP(1) && |
| 2759 | previous->wm_lp_spr[0] != results->wm_lp_spr[0]) |
| 2760 | I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]); |
| 2761 | |
| 2762 | if (INTEL_INFO(dev)->gen >= 7) { |
Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 2763 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1]) |
| 2764 | I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]); |
| 2765 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2]) |
| 2766 | I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]); |
| 2767 | } |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2768 | |
Ville Syrjälä | facd619 | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 2769 | if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0]) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2770 | I915_WRITE(WM1_LP_ILK, results->wm_lp[0]); |
Ville Syrjälä | facd619 | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 2771 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1]) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2772 | I915_WRITE(WM2_LP_ILK, results->wm_lp[1]); |
Ville Syrjälä | facd619 | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 2773 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2]) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2774 | I915_WRITE(WM3_LP_ILK, results->wm_lp[2]); |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2775 | |
| 2776 | dev_priv->wm.hw = *results; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2777 | } |
| 2778 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2779 | static bool ilk_disable_lp_wm(struct drm_device *dev) |
| 2780 | { |
| 2781 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2782 | |
| 2783 | return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL); |
| 2784 | } |
| 2785 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2786 | static void ilk_update_wm(struct drm_crtc *crtc) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2787 | { |
Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2788 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 2789 | struct drm_device *dev = crtc->dev; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2790 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2791 | struct ilk_wm_maximums max; |
| 2792 | struct ilk_pipe_wm_parameters params = {}; |
| 2793 | struct ilk_wm_values results = {}; |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 2794 | enum intel_ddb_partitioning partitioning; |
Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2795 | struct intel_pipe_wm pipe_wm = {}; |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2796 | struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm; |
Ville Syrjälä | a485bfb | 2013-10-09 19:17:59 +0300 | [diff] [blame] | 2797 | struct intel_wm_config config = {}; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2798 | |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2799 | ilk_compute_wm_parameters(crtc, ¶ms); |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2800 | |
Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2801 | intel_compute_pipe_wm(crtc, ¶ms, &pipe_wm); |
| 2802 | |
| 2803 | if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm))) |
| 2804 | return; |
| 2805 | |
| 2806 | intel_crtc->wm.active = pipe_wm; |
| 2807 | |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2808 | ilk_compute_wm_config(dev, &config); |
| 2809 | |
Ville Syrjälä | 34982fe | 2013-10-09 19:18:09 +0300 | [diff] [blame] | 2810 | ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max); |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2811 | ilk_wm_merge(dev, &config, &max, &lp_wm_1_2); |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2812 | |
Ville Syrjälä | a485bfb | 2013-10-09 19:17:59 +0300 | [diff] [blame] | 2813 | /* 5/6 split only in single pipe config on IVB+ */ |
Ville Syrjälä | ec98c8d | 2013-10-11 15:26:26 +0300 | [diff] [blame] | 2814 | if (INTEL_INFO(dev)->gen >= 7 && |
| 2815 | config.num_pipes_active == 1 && config.sprites_enabled) { |
Ville Syrjälä | 34982fe | 2013-10-09 19:18:09 +0300 | [diff] [blame] | 2816 | ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max); |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2817 | ilk_wm_merge(dev, &config, &max, &lp_wm_5_6); |
Ville Syrjälä | a485bfb | 2013-10-09 19:17:59 +0300 | [diff] [blame] | 2818 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2819 | best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6); |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2820 | } else { |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2821 | best_lp_wm = &lp_wm_1_2; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2822 | } |
| 2823 | |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2824 | partitioning = (best_lp_wm == &lp_wm_1_2) ? |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 2825 | INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2826 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2827 | ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results); |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2828 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2829 | ilk_write_wm_values(dev_priv, &results); |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2830 | } |
| 2831 | |
Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 2832 | static void |
| 2833 | ilk_update_sprite_wm(struct drm_plane *plane, |
| 2834 | struct drm_crtc *crtc, |
| 2835 | uint32_t sprite_width, uint32_t sprite_height, |
| 2836 | int pixel_size, bool enabled, bool scaled) |
Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 2837 | { |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2838 | struct drm_device *dev = plane->dev; |
Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 2839 | struct intel_plane *intel_plane = to_intel_plane(plane); |
Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 2840 | |
Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 2841 | intel_plane->wm.enabled = enabled; |
| 2842 | intel_plane->wm.scaled = scaled; |
| 2843 | intel_plane->wm.horiz_pixels = sprite_width; |
Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 2844 | intel_plane->wm.vert_pixels = sprite_width; |
Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 2845 | intel_plane->wm.bytes_per_pixel = pixel_size; |
Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 2846 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2847 | /* |
| 2848 | * IVB workaround: must disable low power watermarks for at least |
| 2849 | * one frame before enabling scaling. LP watermarks can be re-enabled |
| 2850 | * when scaling is disabled. |
| 2851 | * |
| 2852 | * WaCxSRDisabledForSpriteScaling:ivb |
| 2853 | */ |
| 2854 | if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev)) |
| 2855 | intel_wait_for_vblank(dev, intel_plane->pipe); |
| 2856 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2857 | ilk_update_wm(crtc); |
Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 2858 | } |
| 2859 | |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 2860 | static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc) |
| 2861 | { |
| 2862 | struct drm_device *dev = crtc->dev; |
| 2863 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2864 | struct ilk_wm_values *hw = &dev_priv->wm.hw; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 2865 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 2866 | struct intel_pipe_wm *active = &intel_crtc->wm.active; |
| 2867 | enum pipe pipe = intel_crtc->pipe; |
| 2868 | static const unsigned int wm0_pipe_reg[] = { |
| 2869 | [PIPE_A] = WM0_PIPEA_ILK, |
| 2870 | [PIPE_B] = WM0_PIPEB_ILK, |
| 2871 | [PIPE_C] = WM0_PIPEC_IVB, |
| 2872 | }; |
| 2873 | |
| 2874 | hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]); |
Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2875 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Ville Syrjälä | ce0e071 | 2013-12-05 15:51:36 +0200 | [diff] [blame] | 2876 | hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe)); |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 2877 | |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2878 | active->pipe_enabled = intel_crtc_active(crtc); |
| 2879 | |
| 2880 | if (active->pipe_enabled) { |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 2881 | u32 tmp = hw->wm_pipe[pipe]; |
| 2882 | |
| 2883 | /* |
| 2884 | * For active pipes LP0 watermark is marked as |
| 2885 | * enabled, and LP1+ watermaks as disabled since |
| 2886 | * we can't really reverse compute them in case |
| 2887 | * multiple pipes are active. |
| 2888 | */ |
| 2889 | active->wm[0].enable = true; |
| 2890 | active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT; |
| 2891 | active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT; |
| 2892 | active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK; |
| 2893 | active->linetime = hw->wm_linetime[pipe]; |
| 2894 | } else { |
| 2895 | int level, max_level = ilk_wm_max_level(dev); |
| 2896 | |
| 2897 | /* |
| 2898 | * For inactive pipes, all watermark levels |
| 2899 | * should be marked as enabled but zeroed, |
| 2900 | * which is what we'd compute them to. |
| 2901 | */ |
| 2902 | for (level = 0; level <= max_level; level++) |
| 2903 | active->wm[level].enable = true; |
| 2904 | } |
| 2905 | } |
| 2906 | |
| 2907 | void ilk_wm_get_hw_state(struct drm_device *dev) |
| 2908 | { |
| 2909 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2910 | struct ilk_wm_values *hw = &dev_priv->wm.hw; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 2911 | struct drm_crtc *crtc; |
| 2912 | |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 2913 | for_each_crtc(dev, crtc) |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 2914 | ilk_pipe_wm_get_hw_state(crtc); |
| 2915 | |
| 2916 | hw->wm_lp[0] = I915_READ(WM1_LP_ILK); |
| 2917 | hw->wm_lp[1] = I915_READ(WM2_LP_ILK); |
| 2918 | hw->wm_lp[2] = I915_READ(WM3_LP_ILK); |
| 2919 | |
| 2920 | hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK); |
Ville Syrjälä | cfa7698 | 2014-03-07 18:32:08 +0200 | [diff] [blame] | 2921 | if (INTEL_INFO(dev)->gen >= 7) { |
| 2922 | hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB); |
| 2923 | hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB); |
| 2924 | } |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 2925 | |
Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2926 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 2927 | hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ? |
| 2928 | INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2; |
| 2929 | else if (IS_IVYBRIDGE(dev)) |
| 2930 | hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ? |
| 2931 | INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 2932 | |
| 2933 | hw->enable_fbc_wm = |
| 2934 | !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS); |
| 2935 | } |
| 2936 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2937 | /** |
| 2938 | * intel_update_watermarks - update FIFO watermark values based on current modes |
| 2939 | * |
| 2940 | * Calculate watermark values for the various WM regs based on current mode |
| 2941 | * and plane configuration. |
| 2942 | * |
| 2943 | * There are several cases to deal with here: |
| 2944 | * - normal (i.e. non-self-refresh) |
| 2945 | * - self-refresh (SR) mode |
| 2946 | * - lines are large relative to FIFO size (buffer can hold up to 2) |
| 2947 | * - lines are small relative to FIFO size (buffer can hold more than 2 |
| 2948 | * lines), so need to account for TLB latency |
| 2949 | * |
| 2950 | * The normal calculation is: |
| 2951 | * watermark = dotclock * bytes per pixel * latency |
| 2952 | * where latency is platform & configuration dependent (we assume pessimal |
| 2953 | * values here). |
| 2954 | * |
| 2955 | * The SR calculation is: |
| 2956 | * watermark = (trunc(latency/line time)+1) * surface width * |
| 2957 | * bytes per pixel |
| 2958 | * where |
| 2959 | * line time = htotal / dotclock |
| 2960 | * surface width = hdisplay for normal plane and 64 for cursor |
| 2961 | * and latency is assumed to be high, as above. |
| 2962 | * |
| 2963 | * The final value programmed to the register should always be rounded up, |
| 2964 | * and include an extra 2 entries to account for clock crossings. |
| 2965 | * |
| 2966 | * We don't use the sprite, so we can ignore that. And on Crestline we have |
| 2967 | * to set the non-SR watermarks to 8. |
| 2968 | */ |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 2969 | void intel_update_watermarks(struct drm_crtc *crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2970 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 2971 | struct drm_i915_private *dev_priv = crtc->dev->dev_private; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2972 | |
| 2973 | if (dev_priv->display.update_wm) |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 2974 | dev_priv->display.update_wm(crtc); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2975 | } |
| 2976 | |
Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 2977 | void intel_update_sprite_watermarks(struct drm_plane *plane, |
| 2978 | struct drm_crtc *crtc, |
Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 2979 | uint32_t sprite_width, |
| 2980 | uint32_t sprite_height, |
| 2981 | int pixel_size, |
Ville Syrjälä | 39db4a4 | 2013-08-06 22:24:00 +0300 | [diff] [blame] | 2982 | bool enabled, bool scaled) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2983 | { |
Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 2984 | struct drm_i915_private *dev_priv = plane->dev->dev_private; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2985 | |
| 2986 | if (dev_priv->display.update_sprite_wm) |
Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 2987 | dev_priv->display.update_sprite_wm(plane, crtc, |
| 2988 | sprite_width, sprite_height, |
Ville Syrjälä | 39db4a4 | 2013-08-06 22:24:00 +0300 | [diff] [blame] | 2989 | pixel_size, enabled, scaled); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2990 | } |
| 2991 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 2992 | static struct drm_i915_gem_object * |
| 2993 | intel_alloc_context_page(struct drm_device *dev) |
| 2994 | { |
| 2995 | struct drm_i915_gem_object *ctx; |
| 2996 | int ret; |
| 2997 | |
| 2998 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 2999 | |
| 3000 | ctx = i915_gem_alloc_object(dev, 4096); |
| 3001 | if (!ctx) { |
| 3002 | DRM_DEBUG("failed to alloc power context, RC6 disabled\n"); |
| 3003 | return NULL; |
| 3004 | } |
| 3005 | |
Daniel Vetter | c69766f | 2014-02-14 14:01:17 +0100 | [diff] [blame] | 3006 | ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3007 | if (ret) { |
| 3008 | DRM_ERROR("failed to pin power context: %d\n", ret); |
| 3009 | goto err_unref; |
| 3010 | } |
| 3011 | |
| 3012 | ret = i915_gem_object_set_to_gtt_domain(ctx, 1); |
| 3013 | if (ret) { |
| 3014 | DRM_ERROR("failed to set-domain on power context: %d\n", ret); |
| 3015 | goto err_unpin; |
| 3016 | } |
| 3017 | |
| 3018 | return ctx; |
| 3019 | |
| 3020 | err_unpin: |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3021 | i915_gem_object_ggtt_unpin(ctx); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3022 | err_unref: |
| 3023 | drm_gem_object_unreference(&ctx->base); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3024 | return NULL; |
| 3025 | } |
| 3026 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3027 | /** |
| 3028 | * Lock protecting IPS related data structures |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3029 | */ |
| 3030 | DEFINE_SPINLOCK(mchdev_lock); |
| 3031 | |
| 3032 | /* Global for IPS driver to get at the current i915 device. Protected by |
| 3033 | * mchdev_lock. */ |
| 3034 | static struct drm_i915_private *i915_mch_dev; |
| 3035 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3036 | bool ironlake_set_drps(struct drm_device *dev, u8 val) |
| 3037 | { |
| 3038 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3039 | u16 rgvswctl; |
| 3040 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3041 | assert_spin_locked(&mchdev_lock); |
| 3042 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3043 | rgvswctl = I915_READ16(MEMSWCTL); |
| 3044 | if (rgvswctl & MEMCTL_CMD_STS) { |
| 3045 | DRM_DEBUG("gpu busy, RCS change rejected\n"); |
| 3046 | return false; /* still busy with another command */ |
| 3047 | } |
| 3048 | |
| 3049 | rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) | |
| 3050 | (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM; |
| 3051 | I915_WRITE16(MEMSWCTL, rgvswctl); |
| 3052 | POSTING_READ16(MEMSWCTL); |
| 3053 | |
| 3054 | rgvswctl |= MEMCTL_CMD_STS; |
| 3055 | I915_WRITE16(MEMSWCTL, rgvswctl); |
| 3056 | |
| 3057 | return true; |
| 3058 | } |
| 3059 | |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 3060 | static void ironlake_enable_drps(struct drm_device *dev) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3061 | { |
| 3062 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3063 | u32 rgvmodectl = I915_READ(MEMMODECTL); |
| 3064 | u8 fmax, fmin, fstart, vstart; |
| 3065 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3066 | spin_lock_irq(&mchdev_lock); |
| 3067 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3068 | /* Enable temp reporting */ |
| 3069 | I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN); |
| 3070 | I915_WRITE16(TSC1, I915_READ(TSC1) | TSE); |
| 3071 | |
| 3072 | /* 100ms RC evaluation intervals */ |
| 3073 | I915_WRITE(RCUPEI, 100000); |
| 3074 | I915_WRITE(RCDNEI, 100000); |
| 3075 | |
| 3076 | /* Set max/min thresholds to 90ms and 80ms respectively */ |
| 3077 | I915_WRITE(RCBMAXAVG, 90000); |
| 3078 | I915_WRITE(RCBMINAVG, 80000); |
| 3079 | |
| 3080 | I915_WRITE(MEMIHYST, 1); |
| 3081 | |
| 3082 | /* Set up min, max, and cur for interrupt handling */ |
| 3083 | fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT; |
| 3084 | fmin = (rgvmodectl & MEMMODE_FMIN_MASK); |
| 3085 | fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >> |
| 3086 | MEMMODE_FSTART_SHIFT; |
| 3087 | |
| 3088 | vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >> |
| 3089 | PXVFREQ_PX_SHIFT; |
| 3090 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 3091 | dev_priv->ips.fmax = fmax; /* IPS callback will increase this */ |
| 3092 | dev_priv->ips.fstart = fstart; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3093 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 3094 | dev_priv->ips.max_delay = fstart; |
| 3095 | dev_priv->ips.min_delay = fmin; |
| 3096 | dev_priv->ips.cur_delay = fstart; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3097 | |
| 3098 | DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", |
| 3099 | fmax, fmin, fstart); |
| 3100 | |
| 3101 | I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN); |
| 3102 | |
| 3103 | /* |
| 3104 | * Interrupts will be enabled in ironlake_irq_postinstall |
| 3105 | */ |
| 3106 | |
| 3107 | I915_WRITE(VIDSTART, vstart); |
| 3108 | POSTING_READ(VIDSTART); |
| 3109 | |
| 3110 | rgvmodectl |= MEMMODE_SWMODE_EN; |
| 3111 | I915_WRITE(MEMMODECTL, rgvmodectl); |
| 3112 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3113 | if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10)) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3114 | DRM_ERROR("stuck trying to change perf mode\n"); |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3115 | mdelay(1); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3116 | |
| 3117 | ironlake_set_drps(dev, fstart); |
| 3118 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 3119 | dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) + |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3120 | I915_READ(0x112e0); |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 3121 | dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies); |
| 3122 | dev_priv->ips.last_count2 = I915_READ(0x112f4); |
| 3123 | getrawmonotonic(&dev_priv->ips.last_time2); |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3124 | |
| 3125 | spin_unlock_irq(&mchdev_lock); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3126 | } |
| 3127 | |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 3128 | static void ironlake_disable_drps(struct drm_device *dev) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3129 | { |
| 3130 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3131 | u16 rgvswctl; |
| 3132 | |
| 3133 | spin_lock_irq(&mchdev_lock); |
| 3134 | |
| 3135 | rgvswctl = I915_READ16(MEMSWCTL); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3136 | |
| 3137 | /* Ack interrupts, disable EFC interrupt */ |
| 3138 | I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN); |
| 3139 | I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG); |
| 3140 | I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT); |
| 3141 | I915_WRITE(DEIIR, DE_PCU_EVENT); |
| 3142 | I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT); |
| 3143 | |
| 3144 | /* Go back to the starting frequency */ |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 3145 | ironlake_set_drps(dev, dev_priv->ips.fstart); |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3146 | mdelay(1); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3147 | rgvswctl |= MEMCTL_CMD_STS; |
| 3148 | I915_WRITE(MEMSWCTL, rgvswctl); |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3149 | mdelay(1); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3150 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3151 | spin_unlock_irq(&mchdev_lock); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3152 | } |
| 3153 | |
Daniel Vetter | acbe947 | 2012-07-26 11:50:05 +0200 | [diff] [blame] | 3154 | /* There's a funny hw issue where the hw returns all 0 when reading from |
| 3155 | * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value |
| 3156 | * ourselves, instead of doing a rmw cycle (which might result in us clearing |
| 3157 | * all limits and the gpu stuck at whatever frequency it is at atm). |
| 3158 | */ |
Chris Wilson | 6917c7b | 2013-11-06 13:56:26 -0200 | [diff] [blame] | 3159 | static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3160 | { |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3161 | u32 limits; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3162 | |
Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 3163 | /* Only set the down limit when we've reached the lowest level to avoid |
| 3164 | * getting more interrupts, otherwise leave this clear. This prevents a |
| 3165 | * race in the hw when coming out of rc6: There's a tiny window where |
| 3166 | * the hw runs at the minimal clock before selecting the desired |
| 3167 | * frequency, if the down threshold expires in that window we will not |
| 3168 | * receive a down interrupt. */ |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3169 | limits = dev_priv->rps.max_freq_softlimit << 24; |
| 3170 | if (val <= dev_priv->rps.min_freq_softlimit) |
| 3171 | limits |= dev_priv->rps.min_freq_softlimit << 16; |
Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 3172 | |
| 3173 | return limits; |
| 3174 | } |
| 3175 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3176 | static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val) |
| 3177 | { |
| 3178 | int new_power; |
| 3179 | |
| 3180 | new_power = dev_priv->rps.power; |
| 3181 | switch (dev_priv->rps.power) { |
| 3182 | case LOW_POWER: |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3183 | if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3184 | new_power = BETWEEN; |
| 3185 | break; |
| 3186 | |
| 3187 | case BETWEEN: |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3188 | if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3189 | new_power = LOW_POWER; |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3190 | else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3191 | new_power = HIGH_POWER; |
| 3192 | break; |
| 3193 | |
| 3194 | case HIGH_POWER: |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3195 | if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3196 | new_power = BETWEEN; |
| 3197 | break; |
| 3198 | } |
| 3199 | /* Max/min bins are special */ |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3200 | if (val == dev_priv->rps.min_freq_softlimit) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3201 | new_power = LOW_POWER; |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3202 | if (val == dev_priv->rps.max_freq_softlimit) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3203 | new_power = HIGH_POWER; |
| 3204 | if (new_power == dev_priv->rps.power) |
| 3205 | return; |
| 3206 | |
| 3207 | /* Note the units here are not exactly 1us, but 1280ns. */ |
| 3208 | switch (new_power) { |
| 3209 | case LOW_POWER: |
| 3210 | /* Upclock if more than 95% busy over 16ms */ |
| 3211 | I915_WRITE(GEN6_RP_UP_EI, 12500); |
| 3212 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800); |
| 3213 | |
| 3214 | /* Downclock if less than 85% busy over 32ms */ |
| 3215 | I915_WRITE(GEN6_RP_DOWN_EI, 25000); |
| 3216 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250); |
| 3217 | |
| 3218 | I915_WRITE(GEN6_RP_CONTROL, |
| 3219 | GEN6_RP_MEDIA_TURBO | |
| 3220 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 3221 | GEN6_RP_MEDIA_IS_GFX | |
| 3222 | GEN6_RP_ENABLE | |
| 3223 | GEN6_RP_UP_BUSY_AVG | |
| 3224 | GEN6_RP_DOWN_IDLE_AVG); |
| 3225 | break; |
| 3226 | |
| 3227 | case BETWEEN: |
| 3228 | /* Upclock if more than 90% busy over 13ms */ |
| 3229 | I915_WRITE(GEN6_RP_UP_EI, 10250); |
| 3230 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225); |
| 3231 | |
| 3232 | /* Downclock if less than 75% busy over 32ms */ |
| 3233 | I915_WRITE(GEN6_RP_DOWN_EI, 25000); |
| 3234 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750); |
| 3235 | |
| 3236 | I915_WRITE(GEN6_RP_CONTROL, |
| 3237 | GEN6_RP_MEDIA_TURBO | |
| 3238 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 3239 | GEN6_RP_MEDIA_IS_GFX | |
| 3240 | GEN6_RP_ENABLE | |
| 3241 | GEN6_RP_UP_BUSY_AVG | |
| 3242 | GEN6_RP_DOWN_IDLE_AVG); |
| 3243 | break; |
| 3244 | |
| 3245 | case HIGH_POWER: |
| 3246 | /* Upclock if more than 85% busy over 10ms */ |
| 3247 | I915_WRITE(GEN6_RP_UP_EI, 8000); |
| 3248 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800); |
| 3249 | |
| 3250 | /* Downclock if less than 60% busy over 32ms */ |
| 3251 | I915_WRITE(GEN6_RP_DOWN_EI, 25000); |
| 3252 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000); |
| 3253 | |
| 3254 | I915_WRITE(GEN6_RP_CONTROL, |
| 3255 | GEN6_RP_MEDIA_TURBO | |
| 3256 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 3257 | GEN6_RP_MEDIA_IS_GFX | |
| 3258 | GEN6_RP_ENABLE | |
| 3259 | GEN6_RP_UP_BUSY_AVG | |
| 3260 | GEN6_RP_DOWN_IDLE_AVG); |
| 3261 | break; |
| 3262 | } |
| 3263 | |
| 3264 | dev_priv->rps.power = new_power; |
| 3265 | dev_priv->rps.last_adj = 0; |
| 3266 | } |
| 3267 | |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 3268 | static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val) |
| 3269 | { |
| 3270 | u32 mask = 0; |
| 3271 | |
| 3272 | if (val > dev_priv->rps.min_freq_softlimit) |
| 3273 | mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT; |
| 3274 | if (val < dev_priv->rps.max_freq_softlimit) |
| 3275 | mask |= GEN6_PM_RP_UP_THRESHOLD; |
| 3276 | |
Chris Wilson | 7b3c29f | 2014-07-10 20:31:19 +0100 | [diff] [blame] | 3277 | mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED); |
| 3278 | mask &= dev_priv->pm_rps_events; |
| 3279 | |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 3280 | /* IVB and SNB hard hangs on looping batchbuffer |
| 3281 | * if GEN6_PM_UP_EI_EXPIRED is masked. |
| 3282 | */ |
| 3283 | if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev)) |
| 3284 | mask |= GEN6_PM_RP_UP_EI_EXPIRED; |
| 3285 | |
Deepak S | baccd45 | 2014-05-15 20:58:09 +0300 | [diff] [blame] | 3286 | if (IS_GEN8(dev_priv->dev)) |
| 3287 | mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP; |
| 3288 | |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 3289 | return ~mask; |
| 3290 | } |
| 3291 | |
Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 3292 | /* gen6_set_rps is called to update the frequency request, but should also be |
| 3293 | * called when the range (min_delay and max_delay) is modified so that we can |
| 3294 | * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */ |
Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 3295 | void gen6_set_rps(struct drm_device *dev, u8 val) |
| 3296 | { |
| 3297 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3298 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 3299 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3300 | WARN_ON(val > dev_priv->rps.max_freq_softlimit); |
| 3301 | WARN_ON(val < dev_priv->rps.min_freq_softlimit); |
Daniel Vetter | 004777c | 2012-08-09 15:07:01 +0200 | [diff] [blame] | 3302 | |
Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 3303 | /* min/max delay may still have been modified so be sure to |
| 3304 | * write the limits value. |
| 3305 | */ |
| 3306 | if (val != dev_priv->rps.cur_freq) { |
| 3307 | gen6_set_rps_thresholds(dev_priv, val); |
Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 3308 | |
Ben Widawsky | 50e6a2a | 2014-03-31 17:16:43 -0700 | [diff] [blame] | 3309 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 3310 | I915_WRITE(GEN6_RPNSWREQ, |
| 3311 | HSW_FREQUENCY(val)); |
| 3312 | else |
| 3313 | I915_WRITE(GEN6_RPNSWREQ, |
| 3314 | GEN6_FREQUENCY(val) | |
| 3315 | GEN6_OFFSET(0) | |
| 3316 | GEN6_AGGRESSIVE_TURBO); |
Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 3317 | } |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3318 | |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3319 | /* Make sure we continue to get interrupts |
| 3320 | * until we hit the minimum or maximum frequencies. |
| 3321 | */ |
Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 3322 | I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val)); |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 3323 | I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val)); |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3324 | |
Ben Widawsky | d5570a7 | 2012-09-07 19:43:41 -0700 | [diff] [blame] | 3325 | POSTING_READ(GEN6_RPNSWREQ); |
| 3326 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3327 | dev_priv->rps.cur_freq = val; |
Daniel Vetter | be2cde9 | 2012-08-30 13:26:48 +0200 | [diff] [blame] | 3328 | trace_intel_gpu_freq_change(val * 50); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3329 | } |
| 3330 | |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3331 | /* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down |
| 3332 | * |
| 3333 | * * If Gfx is Idle, then |
| 3334 | * 1. Mask Turbo interrupts |
| 3335 | * 2. Bring up Gfx clock |
| 3336 | * 3. Change the freq to Rpn and wait till P-Unit updates freq |
| 3337 | * 4. Clear the Force GFX CLK ON bit so that Gfx can down |
| 3338 | * 5. Unmask Turbo interrupts |
| 3339 | */ |
| 3340 | static void vlv_set_rps_idle(struct drm_i915_private *dev_priv) |
| 3341 | { |
Deepak S | 5549d25 | 2014-06-28 11:26:11 +0530 | [diff] [blame] | 3342 | struct drm_device *dev = dev_priv->dev; |
| 3343 | |
| 3344 | /* Latest VLV doesn't need to force the gfx clock */ |
| 3345 | if (dev->pdev->revision >= 0xd) { |
| 3346 | valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit); |
| 3347 | return; |
| 3348 | } |
| 3349 | |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3350 | /* |
| 3351 | * When we are idle. Drop to min voltage state. |
| 3352 | */ |
| 3353 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3354 | if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit) |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3355 | return; |
| 3356 | |
| 3357 | /* Mask turbo interrupt so that they will not come in between */ |
| 3358 | I915_WRITE(GEN6_PMINTRMSK, 0xffffffff); |
| 3359 | |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 3360 | vlv_force_gfx_clock(dev_priv, true); |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3361 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3362 | dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit; |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3363 | |
| 3364 | vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3365 | dev_priv->rps.min_freq_softlimit); |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3366 | |
| 3367 | if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS)) |
| 3368 | & GENFREQSTATUS) == 0, 5)) |
| 3369 | DRM_ERROR("timed out waiting for Punit\n"); |
| 3370 | |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 3371 | vlv_force_gfx_clock(dev_priv, false); |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3372 | |
Chris Wilson | 7b3c29f | 2014-07-10 20:31:19 +0100 | [diff] [blame] | 3373 | I915_WRITE(GEN6_PMINTRMSK, |
| 3374 | gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq)); |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3375 | } |
| 3376 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3377 | void gen6_rps_idle(struct drm_i915_private *dev_priv) |
| 3378 | { |
Damien Lespiau | 691bb71 | 2013-12-12 14:36:36 +0000 | [diff] [blame] | 3379 | struct drm_device *dev = dev_priv->dev; |
| 3380 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3381 | mutex_lock(&dev_priv->rps.hw_lock); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 3382 | if (dev_priv->rps.enabled) { |
Deepak S | 3463811 | 2014-06-28 11:26:26 +0530 | [diff] [blame] | 3383 | if (IS_CHERRYVIEW(dev)) |
| 3384 | valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit); |
| 3385 | else if (IS_VALLEYVIEW(dev)) |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3386 | vlv_set_rps_idle(dev_priv); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 3387 | else |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3388 | gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 3389 | dev_priv->rps.last_adj = 0; |
| 3390 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3391 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 3392 | } |
| 3393 | |
| 3394 | void gen6_rps_boost(struct drm_i915_private *dev_priv) |
| 3395 | { |
Damien Lespiau | 691bb71 | 2013-12-12 14:36:36 +0000 | [diff] [blame] | 3396 | struct drm_device *dev = dev_priv->dev; |
| 3397 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3398 | mutex_lock(&dev_priv->rps.hw_lock); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 3399 | if (dev_priv->rps.enabled) { |
Damien Lespiau | 691bb71 | 2013-12-12 14:36:36 +0000 | [diff] [blame] | 3400 | if (IS_VALLEYVIEW(dev)) |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3401 | valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 3402 | else |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3403 | gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 3404 | dev_priv->rps.last_adj = 0; |
| 3405 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3406 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 3407 | } |
| 3408 | |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3409 | void valleyview_set_rps(struct drm_device *dev, u8 val) |
| 3410 | { |
| 3411 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | 7a67092 | 2013-06-25 19:21:06 +0300 | [diff] [blame] | 3412 | |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3413 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3414 | WARN_ON(val > dev_priv->rps.max_freq_softlimit); |
| 3415 | WARN_ON(val < dev_priv->rps.min_freq_softlimit); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3416 | |
Ville Syrjälä | 73008b9 | 2013-06-25 19:21:01 +0300 | [diff] [blame] | 3417 | DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n", |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3418 | vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq), |
| 3419 | dev_priv->rps.cur_freq, |
Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 3420 | vlv_gpu_freq(dev_priv, val), val); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3421 | |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 3422 | if (val != dev_priv->rps.cur_freq) |
| 3423 | vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3424 | |
Imre Deak | 09c87db | 2014-04-03 20:02:42 +0300 | [diff] [blame] | 3425 | I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val)); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3426 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3427 | dev_priv->rps.cur_freq = val; |
Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 3428 | trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val)); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3429 | } |
| 3430 | |
Ben Widawsky | 0961021 | 2014-05-15 20:58:08 +0300 | [diff] [blame] | 3431 | static void gen8_disable_rps_interrupts(struct drm_device *dev) |
| 3432 | { |
| 3433 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3434 | |
Mika Kuoppala | 992f191 | 2014-05-16 13:44:12 +0300 | [diff] [blame] | 3435 | I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP); |
Ben Widawsky | 0961021 | 2014-05-15 20:58:08 +0300 | [diff] [blame] | 3436 | I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) & |
| 3437 | ~dev_priv->pm_rps_events); |
| 3438 | /* Complete PM interrupt masking here doesn't race with the rps work |
| 3439 | * item again unmasking PM interrupts because that is using a different |
| 3440 | * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in |
| 3441 | * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which |
| 3442 | * gen8_enable_rps will clean up. */ |
| 3443 | |
| 3444 | spin_lock_irq(&dev_priv->irq_lock); |
| 3445 | dev_priv->rps.pm_iir = 0; |
| 3446 | spin_unlock_irq(&dev_priv->irq_lock); |
| 3447 | |
| 3448 | I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events); |
| 3449 | } |
| 3450 | |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3451 | static void gen6_disable_rps_interrupts(struct drm_device *dev) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3452 | { |
| 3453 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3454 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3455 | I915_WRITE(GEN6_PMINTRMSK, 0xffffffff); |
Deepak S | a6706b4 | 2014-03-15 20:23:22 +0530 | [diff] [blame] | 3456 | I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) & |
| 3457 | ~dev_priv->pm_rps_events); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3458 | /* Complete PM interrupt masking here doesn't race with the rps work |
| 3459 | * item again unmasking PM interrupts because that is using a different |
| 3460 | * register (PMIMR) to mask PM interrupts. The only risk is in leaving |
| 3461 | * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */ |
| 3462 | |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 3463 | spin_lock_irq(&dev_priv->irq_lock); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 3464 | dev_priv->rps.pm_iir = 0; |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 3465 | spin_unlock_irq(&dev_priv->irq_lock); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3466 | |
Deepak S | a6706b4 | 2014-03-15 20:23:22 +0530 | [diff] [blame] | 3467 | I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3468 | } |
| 3469 | |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3470 | static void gen6_disable_rps(struct drm_device *dev) |
| 3471 | { |
| 3472 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3473 | |
| 3474 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 3475 | I915_WRITE(GEN6_RPNSWREQ, 1 << 31); |
| 3476 | |
Ben Widawsky | 0961021 | 2014-05-15 20:58:08 +0300 | [diff] [blame] | 3477 | if (IS_BROADWELL(dev)) |
| 3478 | gen8_disable_rps_interrupts(dev); |
| 3479 | else |
| 3480 | gen6_disable_rps_interrupts(dev); |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3481 | } |
| 3482 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 3483 | static void cherryview_disable_rps(struct drm_device *dev) |
| 3484 | { |
| 3485 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3486 | |
| 3487 | I915_WRITE(GEN6_RC_CONTROL, 0); |
Deepak S | 3497a56 | 2014-07-10 13:16:26 +0530 | [diff] [blame] | 3488 | |
| 3489 | gen8_disable_rps_interrupts(dev); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 3490 | } |
| 3491 | |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 3492 | static void valleyview_disable_rps(struct drm_device *dev) |
| 3493 | { |
| 3494 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3495 | |
| 3496 | I915_WRITE(GEN6_RC_CONTROL, 0); |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 3497 | |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3498 | gen6_disable_rps_interrupts(dev); |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 3499 | } |
| 3500 | |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 3501 | static void intel_print_rc6_info(struct drm_device *dev, u32 mode) |
| 3502 | { |
Imre Deak | 91ca689 | 2014-04-14 20:24:25 +0300 | [diff] [blame] | 3503 | if (IS_VALLEYVIEW(dev)) { |
| 3504 | if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1))) |
| 3505 | mode = GEN6_RC_CTL_RC6_ENABLE; |
| 3506 | else |
| 3507 | mode = 0; |
| 3508 | } |
Daniel Vetter | 8dfd1f0 | 2014-08-04 11:15:56 +0200 | [diff] [blame] | 3509 | DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n", |
| 3510 | (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off", |
| 3511 | (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off", |
| 3512 | (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off"); |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 3513 | } |
| 3514 | |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 3515 | static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3516 | { |
Damien Lespiau | eb4926e | 2013-06-07 17:41:14 +0100 | [diff] [blame] | 3517 | /* No RC6 before Ironlake */ |
| 3518 | if (INTEL_INFO(dev)->gen < 5) |
| 3519 | return 0; |
| 3520 | |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 3521 | /* RC6 is only on Ironlake mobile not on desktop */ |
| 3522 | if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev)) |
| 3523 | return 0; |
| 3524 | |
Daniel Vetter | 456470e | 2012-08-08 23:35:40 +0200 | [diff] [blame] | 3525 | /* Respect the kernel parameter if it is set */ |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 3526 | if (enable_rc6 >= 0) { |
| 3527 | int mask; |
| 3528 | |
| 3529 | if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev)) |
| 3530 | mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE | |
| 3531 | INTEL_RC6pp_ENABLE; |
| 3532 | else |
| 3533 | mask = INTEL_RC6_ENABLE; |
| 3534 | |
| 3535 | if ((enable_rc6 & mask) != enable_rc6) |
Daniel Vetter | 8dfd1f0 | 2014-08-04 11:15:56 +0200 | [diff] [blame] | 3536 | DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n", |
| 3537 | enable_rc6 & mask, enable_rc6, mask); |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 3538 | |
| 3539 | return enable_rc6 & mask; |
| 3540 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3541 | |
Chris Wilson | 6567d74 | 2012-11-10 10:00:06 +0000 | [diff] [blame] | 3542 | /* Disable RC6 on Ironlake */ |
| 3543 | if (INTEL_INFO(dev)->gen == 5) |
| 3544 | return 0; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3545 | |
Ben Widawsky | 8bade1a | 2014-01-28 20:25:39 -0800 | [diff] [blame] | 3546 | if (IS_IVYBRIDGE(dev)) |
Ben Widawsky | cca84a1 | 2014-01-28 20:25:38 -0800 | [diff] [blame] | 3547 | return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE); |
Ben Widawsky | 8bade1a | 2014-01-28 20:25:39 -0800 | [diff] [blame] | 3548 | |
| 3549 | return INTEL_RC6_ENABLE; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3550 | } |
| 3551 | |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 3552 | int intel_enable_rc6(const struct drm_device *dev) |
| 3553 | { |
| 3554 | return i915.enable_rc6; |
| 3555 | } |
| 3556 | |
Ben Widawsky | 0961021 | 2014-05-15 20:58:08 +0300 | [diff] [blame] | 3557 | static void gen8_enable_rps_interrupts(struct drm_device *dev) |
| 3558 | { |
| 3559 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3560 | |
| 3561 | spin_lock_irq(&dev_priv->irq_lock); |
| 3562 | WARN_ON(dev_priv->rps.pm_iir); |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 3563 | gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); |
Ben Widawsky | 0961021 | 2014-05-15 20:58:08 +0300 | [diff] [blame] | 3564 | I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events); |
| 3565 | spin_unlock_irq(&dev_priv->irq_lock); |
| 3566 | } |
| 3567 | |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3568 | static void gen6_enable_rps_interrupts(struct drm_device *dev) |
| 3569 | { |
| 3570 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3571 | |
| 3572 | spin_lock_irq(&dev_priv->irq_lock); |
Daniel Vetter | a0b3335 | 2013-07-04 23:35:34 +0200 | [diff] [blame] | 3573 | WARN_ON(dev_priv->rps.pm_iir); |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 3574 | gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); |
Deepak S | a6706b4 | 2014-03-15 20:23:22 +0530 | [diff] [blame] | 3575 | I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events); |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3576 | spin_unlock_irq(&dev_priv->irq_lock); |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3577 | } |
| 3578 | |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 3579 | static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap) |
| 3580 | { |
| 3581 | /* All of these values are in units of 50MHz */ |
| 3582 | dev_priv->rps.cur_freq = 0; |
| 3583 | /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */ |
| 3584 | dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff; |
| 3585 | dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff; |
| 3586 | dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff; |
| 3587 | /* XXX: only BYT has a special efficient freq */ |
| 3588 | dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq; |
| 3589 | /* hw_max = RP0 until we check for overclocking */ |
| 3590 | dev_priv->rps.max_freq = dev_priv->rps.rp0_freq; |
| 3591 | |
| 3592 | /* Preserve min/max settings in case of re-init */ |
| 3593 | if (dev_priv->rps.max_freq_softlimit == 0) |
| 3594 | dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq; |
| 3595 | |
| 3596 | if (dev_priv->rps.min_freq_softlimit == 0) |
| 3597 | dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq; |
| 3598 | } |
| 3599 | |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3600 | static void gen8_enable_rps(struct drm_device *dev) |
| 3601 | { |
| 3602 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 3603 | struct intel_engine_cs *ring; |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3604 | uint32_t rc6_mask = 0, rp_state_cap; |
| 3605 | int unused; |
| 3606 | |
| 3607 | /* 1a: Software RC state - RC0 */ |
| 3608 | I915_WRITE(GEN6_RC_STATE, 0); |
| 3609 | |
| 3610 | /* 1c & 1d: Get forcewake during program sequence. Although the driver |
| 3611 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 3612 | gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3613 | |
| 3614 | /* 2a: Disable RC states. */ |
| 3615 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 3616 | |
| 3617 | rp_state_cap = I915_READ(GEN6_RP_STATE_CAP); |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 3618 | parse_rp_state_cap(dev_priv, rp_state_cap); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3619 | |
| 3620 | /* 2b: Program RC6 thresholds.*/ |
| 3621 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16); |
| 3622 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ |
| 3623 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ |
| 3624 | for_each_ring(ring, dev_priv, unused) |
| 3625 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); |
| 3626 | I915_WRITE(GEN6_RC_SLEEP, 0); |
Tom O'Rourke | 0d68b25 | 2014-04-09 11:44:06 -0700 | [diff] [blame] | 3627 | if (IS_BROADWELL(dev)) |
| 3628 | I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */ |
| 3629 | else |
| 3630 | I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */ |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3631 | |
| 3632 | /* 3: Enable RC6 */ |
| 3633 | if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE) |
| 3634 | rc6_mask = GEN6_RC_CTL_RC6_ENABLE; |
Ben Widawsky | abbf9d2 | 2014-01-28 20:25:41 -0800 | [diff] [blame] | 3635 | intel_print_rc6_info(dev, rc6_mask); |
Tom O'Rourke | 0d68b25 | 2014-04-09 11:44:06 -0700 | [diff] [blame] | 3636 | if (IS_BROADWELL(dev)) |
| 3637 | I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE | |
| 3638 | GEN7_RC_CTL_TO_MODE | |
| 3639 | rc6_mask); |
| 3640 | else |
| 3641 | I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE | |
| 3642 | GEN6_RC_CTL_EI_MODE(1) | |
| 3643 | rc6_mask); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3644 | |
| 3645 | /* 4 Program defaults and thresholds for RPS*/ |
Ben Widawsky | f9bdc58 | 2014-03-31 17:16:41 -0700 | [diff] [blame] | 3646 | I915_WRITE(GEN6_RPNSWREQ, |
| 3647 | HSW_FREQUENCY(dev_priv->rps.rp1_freq)); |
| 3648 | I915_WRITE(GEN6_RC_VIDEO_FREQ, |
| 3649 | HSW_FREQUENCY(dev_priv->rps.rp1_freq)); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3650 | /* NB: Docs say 1s, and 1000000 - which aren't equivalent */ |
| 3651 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */ |
| 3652 | |
| 3653 | /* Docs recommend 900MHz, and 300 MHz respectively */ |
| 3654 | I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3655 | dev_priv->rps.max_freq_softlimit << 24 | |
| 3656 | dev_priv->rps.min_freq_softlimit << 16); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3657 | |
| 3658 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */ |
| 3659 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/ |
| 3660 | I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */ |
| 3661 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */ |
| 3662 | |
| 3663 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
| 3664 | |
| 3665 | /* 5: Enable RPS */ |
| 3666 | I915_WRITE(GEN6_RP_CONTROL, |
| 3667 | GEN6_RP_MEDIA_TURBO | |
| 3668 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
Tom O'Rourke | 7405f42 | 2014-06-10 16:26:34 -0700 | [diff] [blame] | 3669 | GEN6_RP_MEDIA_IS_GFX | |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3670 | GEN6_RP_ENABLE | |
| 3671 | GEN6_RP_UP_BUSY_AVG | |
| 3672 | GEN6_RP_DOWN_IDLE_AVG); |
| 3673 | |
| 3674 | /* 6: Ring frequency + overclocking (our driver does this later */ |
| 3675 | |
| 3676 | gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8); |
| 3677 | |
Ben Widawsky | 0961021 | 2014-05-15 20:58:08 +0300 | [diff] [blame] | 3678 | gen8_enable_rps_interrupts(dev); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3679 | |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 3680 | gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3681 | } |
| 3682 | |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 3683 | static void gen6_enable_rps(struct drm_device *dev) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3684 | { |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 3685 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 3686 | struct intel_engine_cs *ring; |
Ben Widawsky | 2a5913a | 2014-03-19 18:31:13 -0700 | [diff] [blame] | 3687 | u32 rp_state_cap; |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3688 | u32 gt_perf_status; |
Ben Widawsky | d060c16 | 2014-03-19 18:31:08 -0700 | [diff] [blame] | 3689 | u32 rc6vids, pcu_mbox = 0, rc6_mask = 0; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3690 | u32 gtfifodbg; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3691 | int rc6_mode; |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 3692 | int i, ret; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3693 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 3694 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 3695 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3696 | /* Here begins a magic sequence of register writes to enable |
| 3697 | * auto-downclocking. |
| 3698 | * |
| 3699 | * Perhaps there might be some value in exposing these to |
| 3700 | * userspace... |
| 3701 | */ |
| 3702 | I915_WRITE(GEN6_RC_STATE, 0); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3703 | |
| 3704 | /* Clear the DBG now so we don't confuse earlier errors */ |
| 3705 | if ((gtfifodbg = I915_READ(GTFIFODBG))) { |
| 3706 | DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg); |
| 3707 | I915_WRITE(GTFIFODBG, gtfifodbg); |
| 3708 | } |
| 3709 | |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 3710 | gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3711 | |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3712 | rp_state_cap = I915_READ(GEN6_RP_STATE_CAP); |
| 3713 | gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS); |
| 3714 | |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 3715 | parse_rp_state_cap(dev_priv, rp_state_cap); |
Jeff McGee | dd0a1aa | 2014-02-04 11:32:31 -0600 | [diff] [blame] | 3716 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3717 | /* disable the counters and set deterministic thresholds */ |
| 3718 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 3719 | |
| 3720 | I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16); |
| 3721 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30); |
| 3722 | I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30); |
| 3723 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); |
| 3724 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); |
| 3725 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 3726 | for_each_ring(ring, dev_priv, i) |
| 3727 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3728 | |
| 3729 | I915_WRITE(GEN6_RC_SLEEP, 0); |
| 3730 | I915_WRITE(GEN6_RC1e_THRESHOLD, 1000); |
Daniel Vetter | 29c78f6 | 2013-11-16 16:04:26 +0100 | [diff] [blame] | 3731 | if (IS_IVYBRIDGE(dev)) |
Stéphane Marchesin | 351aa56 | 2013-08-13 11:55:17 -0700 | [diff] [blame] | 3732 | I915_WRITE(GEN6_RC6_THRESHOLD, 125000); |
| 3733 | else |
| 3734 | I915_WRITE(GEN6_RC6_THRESHOLD, 50000); |
Stéphane Marchesin | 0920a48 | 2013-01-29 19:41:59 -0800 | [diff] [blame] | 3735 | I915_WRITE(GEN6_RC6p_THRESHOLD, 150000); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3736 | I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */ |
| 3737 | |
Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 3738 | /* Check if we are enabling RC6 */ |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3739 | rc6_mode = intel_enable_rc6(dev_priv->dev); |
| 3740 | if (rc6_mode & INTEL_RC6_ENABLE) |
| 3741 | rc6_mask |= GEN6_RC_CTL_RC6_ENABLE; |
| 3742 | |
Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 3743 | /* We don't use those on Haswell */ |
| 3744 | if (!IS_HASWELL(dev)) { |
| 3745 | if (rc6_mode & INTEL_RC6p_ENABLE) |
| 3746 | rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3747 | |
Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 3748 | if (rc6_mode & INTEL_RC6pp_ENABLE) |
| 3749 | rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE; |
| 3750 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3751 | |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 3752 | intel_print_rc6_info(dev, rc6_mask); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3753 | |
| 3754 | I915_WRITE(GEN6_RC_CONTROL, |
| 3755 | rc6_mask | |
| 3756 | GEN6_RC_CTL_EI_MODE(1) | |
| 3757 | GEN6_RC_CTL_HW_ENABLE); |
| 3758 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3759 | /* Power down if completely idle for over 50ms */ |
| 3760 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3761 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3762 | |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 3763 | ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0); |
Ben Widawsky | d060c16 | 2014-03-19 18:31:08 -0700 | [diff] [blame] | 3764 | if (ret) |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 3765 | DRM_DEBUG_DRIVER("Failed to set the min frequency\n"); |
Ben Widawsky | d060c16 | 2014-03-19 18:31:08 -0700 | [diff] [blame] | 3766 | |
| 3767 | ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox); |
| 3768 | if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */ |
| 3769 | DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n", |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3770 | (dev_priv->rps.max_freq_softlimit & 0xff) * 50, |
Ben Widawsky | d060c16 | 2014-03-19 18:31:08 -0700 | [diff] [blame] | 3771 | (pcu_mbox & 0xff) * 50); |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3772 | dev_priv->rps.max_freq = pcu_mbox & 0xff; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3773 | } |
| 3774 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3775 | dev_priv->rps.power = HIGH_POWER; /* force a reset */ |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3776 | gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3777 | |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3778 | gen6_enable_rps_interrupts(dev); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3779 | |
Ben Widawsky | 31643d5 | 2012-09-26 10:34:01 -0700 | [diff] [blame] | 3780 | rc6vids = 0; |
| 3781 | ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids); |
| 3782 | if (IS_GEN6(dev) && ret) { |
| 3783 | DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n"); |
| 3784 | } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) { |
| 3785 | DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n", |
| 3786 | GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450); |
| 3787 | rc6vids &= 0xffff00; |
| 3788 | rc6vids |= GEN6_ENCODE_RC6_VID(450); |
| 3789 | ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids); |
| 3790 | if (ret) |
| 3791 | DRM_ERROR("Couldn't fix incorrect rc6 voltage\n"); |
| 3792 | } |
| 3793 | |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 3794 | gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3795 | } |
| 3796 | |
Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 3797 | static void __gen6_update_ring_freq(struct drm_device *dev) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3798 | { |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 3799 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3800 | int min_freq = 15; |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 3801 | unsigned int gpu_freq; |
| 3802 | unsigned int max_ia_freq, min_ring_freq; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3803 | int scaling_factor = 180; |
Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 3804 | struct cpufreq_policy *policy; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3805 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 3806 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 3807 | |
Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 3808 | policy = cpufreq_cpu_get(0); |
| 3809 | if (policy) { |
| 3810 | max_ia_freq = policy->cpuinfo.max_freq; |
| 3811 | cpufreq_cpu_put(policy); |
| 3812 | } else { |
| 3813 | /* |
| 3814 | * Default to measured freq if none found, PCU will ensure we |
| 3815 | * don't go over |
| 3816 | */ |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3817 | max_ia_freq = tsc_khz; |
Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 3818 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3819 | |
| 3820 | /* Convert from kHz to MHz */ |
| 3821 | max_ia_freq /= 1000; |
| 3822 | |
Ben Widawsky | 153b4b95 | 2013-10-22 22:05:09 -0700 | [diff] [blame] | 3823 | min_ring_freq = I915_READ(DCLK) & 0xf; |
Ben Widawsky | f6aca45 | 2013-10-02 09:25:02 -0700 | [diff] [blame] | 3824 | /* convert DDR frequency from units of 266.6MHz to bandwidth */ |
| 3825 | min_ring_freq = mult_frac(min_ring_freq, 8, 3); |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 3826 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3827 | /* |
| 3828 | * For each potential GPU frequency, load a ring frequency we'd like |
| 3829 | * to use for memory access. We do this by specifying the IA frequency |
| 3830 | * the PCU should use as a reference to determine the ring frequency. |
| 3831 | */ |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3832 | for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3833 | gpu_freq--) { |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3834 | int diff = dev_priv->rps.max_freq_softlimit - gpu_freq; |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 3835 | unsigned int ia_freq = 0, ring_freq = 0; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3836 | |
Ben Widawsky | 46c764d | 2013-11-02 21:07:49 -0700 | [diff] [blame] | 3837 | if (INTEL_INFO(dev)->gen >= 8) { |
| 3838 | /* max(2 * GT, DDR). NB: GT is 50MHz units */ |
| 3839 | ring_freq = max(min_ring_freq, gpu_freq); |
| 3840 | } else if (IS_HASWELL(dev)) { |
Ben Widawsky | f6aca45 | 2013-10-02 09:25:02 -0700 | [diff] [blame] | 3841 | ring_freq = mult_frac(gpu_freq, 5, 4); |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 3842 | ring_freq = max(min_ring_freq, ring_freq); |
| 3843 | /* leave ia_freq as the default, chosen by cpufreq */ |
| 3844 | } else { |
| 3845 | /* On older processors, there is no separate ring |
| 3846 | * clock domain, so in order to boost the bandwidth |
| 3847 | * of the ring, we need to upclock the CPU (ia_freq). |
| 3848 | * |
| 3849 | * For GPU frequencies less than 750MHz, |
| 3850 | * just use the lowest ring freq. |
| 3851 | */ |
| 3852 | if (gpu_freq < min_freq) |
| 3853 | ia_freq = 800; |
| 3854 | else |
| 3855 | ia_freq = max_ia_freq - ((diff * scaling_factor) / 2); |
| 3856 | ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100); |
| 3857 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3858 | |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 3859 | sandybridge_pcode_write(dev_priv, |
| 3860 | GEN6_PCODE_WRITE_MIN_FREQ_TABLE, |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 3861 | ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT | |
| 3862 | ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT | |
| 3863 | gpu_freq); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3864 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3865 | } |
| 3866 | |
Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 3867 | void gen6_update_ring_freq(struct drm_device *dev) |
| 3868 | { |
| 3869 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3870 | |
| 3871 | if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev)) |
| 3872 | return; |
| 3873 | |
| 3874 | mutex_lock(&dev_priv->rps.hw_lock); |
| 3875 | __gen6_update_ring_freq(dev); |
| 3876 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 3877 | } |
| 3878 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 3879 | static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv) |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 3880 | { |
| 3881 | u32 val, rp0; |
| 3882 | |
| 3883 | val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG); |
| 3884 | rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK; |
| 3885 | |
| 3886 | return rp0; |
| 3887 | } |
| 3888 | |
| 3889 | static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv) |
| 3890 | { |
| 3891 | u32 val, rpe; |
| 3892 | |
| 3893 | val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG); |
| 3894 | rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK; |
| 3895 | |
| 3896 | return rpe; |
| 3897 | } |
| 3898 | |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 3899 | static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv) |
| 3900 | { |
| 3901 | u32 val, rp1; |
| 3902 | |
| 3903 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
| 3904 | rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK; |
| 3905 | |
| 3906 | return rp1; |
| 3907 | } |
| 3908 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 3909 | static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv) |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 3910 | { |
| 3911 | u32 val, rpn; |
| 3912 | |
| 3913 | val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG); |
| 3914 | rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK; |
| 3915 | return rpn; |
| 3916 | } |
| 3917 | |
Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 3918 | static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv) |
| 3919 | { |
| 3920 | u32 val, rp1; |
| 3921 | |
| 3922 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE); |
| 3923 | |
| 3924 | rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT; |
| 3925 | |
| 3926 | return rp1; |
| 3927 | } |
| 3928 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 3929 | static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3930 | { |
| 3931 | u32 val, rp0; |
| 3932 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 3933 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3934 | |
| 3935 | rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT; |
| 3936 | /* Clamp to max */ |
| 3937 | rp0 = min_t(u32, rp0, 0xea); |
| 3938 | |
| 3939 | return rp0; |
| 3940 | } |
| 3941 | |
| 3942 | static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv) |
| 3943 | { |
| 3944 | u32 val, rpe; |
| 3945 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 3946 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3947 | rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT; |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 3948 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3949 | rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5; |
| 3950 | |
| 3951 | return rpe; |
| 3952 | } |
| 3953 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 3954 | static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3955 | { |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 3956 | return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff; |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3957 | } |
| 3958 | |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 3959 | /* Check that the pctx buffer wasn't move under us. */ |
| 3960 | static void valleyview_check_pctx(struct drm_i915_private *dev_priv) |
| 3961 | { |
| 3962 | unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095; |
| 3963 | |
| 3964 | WARN_ON(pctx_addr != dev_priv->mm.stolen_base + |
| 3965 | dev_priv->vlv_pctx->stolen->start); |
| 3966 | } |
| 3967 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 3968 | |
| 3969 | /* Check that the pcbr address is not empty. */ |
| 3970 | static void cherryview_check_pctx(struct drm_i915_private *dev_priv) |
| 3971 | { |
| 3972 | unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095; |
| 3973 | |
| 3974 | WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0); |
| 3975 | } |
| 3976 | |
| 3977 | static void cherryview_setup_pctx(struct drm_device *dev) |
| 3978 | { |
| 3979 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3980 | unsigned long pctx_paddr, paddr; |
| 3981 | struct i915_gtt *gtt = &dev_priv->gtt; |
| 3982 | u32 pcbr; |
| 3983 | int pctx_size = 32*1024; |
| 3984 | |
| 3985 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 3986 | |
| 3987 | pcbr = I915_READ(VLV_PCBR); |
| 3988 | if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) { |
| 3989 | paddr = (dev_priv->mm.stolen_base + |
| 3990 | (gtt->stolen_size - pctx_size)); |
| 3991 | |
| 3992 | pctx_paddr = (paddr & (~4095)); |
| 3993 | I915_WRITE(VLV_PCBR, pctx_paddr); |
| 3994 | } |
| 3995 | } |
| 3996 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 3997 | static void valleyview_setup_pctx(struct drm_device *dev) |
| 3998 | { |
| 3999 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4000 | struct drm_i915_gem_object *pctx; |
| 4001 | unsigned long pctx_paddr; |
| 4002 | u32 pcbr; |
| 4003 | int pctx_size = 24*1024; |
| 4004 | |
Imre Deak | 17b0c1f | 2014-02-11 21:39:06 +0200 | [diff] [blame] | 4005 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 4006 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 4007 | pcbr = I915_READ(VLV_PCBR); |
| 4008 | if (pcbr) { |
| 4009 | /* BIOS set it up already, grab the pre-alloc'd space */ |
| 4010 | int pcbr_offset; |
| 4011 | |
| 4012 | pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base; |
| 4013 | pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev, |
| 4014 | pcbr_offset, |
Daniel Vetter | 190d6cd | 2013-07-04 13:06:28 +0200 | [diff] [blame] | 4015 | I915_GTT_OFFSET_NONE, |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 4016 | pctx_size); |
| 4017 | goto out; |
| 4018 | } |
| 4019 | |
| 4020 | /* |
| 4021 | * From the Gunit register HAS: |
| 4022 | * The Gfx driver is expected to program this register and ensure |
| 4023 | * proper allocation within Gfx stolen memory. For example, this |
| 4024 | * register should be programmed such than the PCBR range does not |
| 4025 | * overlap with other ranges, such as the frame buffer, protected |
| 4026 | * memory, or any other relevant ranges. |
| 4027 | */ |
| 4028 | pctx = i915_gem_object_create_stolen(dev, pctx_size); |
| 4029 | if (!pctx) { |
| 4030 | DRM_DEBUG("not enough stolen space for PCTX, disabling\n"); |
| 4031 | return; |
| 4032 | } |
| 4033 | |
| 4034 | pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start; |
| 4035 | I915_WRITE(VLV_PCBR, pctx_paddr); |
| 4036 | |
| 4037 | out: |
| 4038 | dev_priv->vlv_pctx = pctx; |
| 4039 | } |
| 4040 | |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 4041 | static void valleyview_cleanup_pctx(struct drm_device *dev) |
| 4042 | { |
| 4043 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4044 | |
| 4045 | if (WARN_ON(!dev_priv->vlv_pctx)) |
| 4046 | return; |
| 4047 | |
| 4048 | drm_gem_object_unreference(&dev_priv->vlv_pctx->base); |
| 4049 | dev_priv->vlv_pctx = NULL; |
| 4050 | } |
| 4051 | |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 4052 | static void valleyview_init_gt_powersave(struct drm_device *dev) |
| 4053 | { |
| 4054 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4055 | |
| 4056 | valleyview_setup_pctx(dev); |
| 4057 | |
| 4058 | mutex_lock(&dev_priv->rps.hw_lock); |
| 4059 | |
| 4060 | dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv); |
| 4061 | dev_priv->rps.rp0_freq = dev_priv->rps.max_freq; |
| 4062 | DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n", |
| 4063 | vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq), |
| 4064 | dev_priv->rps.max_freq); |
| 4065 | |
| 4066 | dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv); |
| 4067 | DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n", |
| 4068 | vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), |
| 4069 | dev_priv->rps.efficient_freq); |
| 4070 | |
Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 4071 | dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv); |
| 4072 | DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n", |
| 4073 | vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq), |
| 4074 | dev_priv->rps.rp1_freq); |
| 4075 | |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 4076 | dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv); |
| 4077 | DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n", |
| 4078 | vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq), |
| 4079 | dev_priv->rps.min_freq); |
| 4080 | |
| 4081 | /* Preserve min/max settings in case of re-init */ |
| 4082 | if (dev_priv->rps.max_freq_softlimit == 0) |
| 4083 | dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq; |
| 4084 | |
| 4085 | if (dev_priv->rps.min_freq_softlimit == 0) |
| 4086 | dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq; |
| 4087 | |
| 4088 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 4089 | } |
| 4090 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4091 | static void cherryview_init_gt_powersave(struct drm_device *dev) |
| 4092 | { |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4093 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4094 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4095 | cherryview_setup_pctx(dev); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4096 | |
| 4097 | mutex_lock(&dev_priv->rps.hw_lock); |
| 4098 | |
| 4099 | dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv); |
| 4100 | dev_priv->rps.rp0_freq = dev_priv->rps.max_freq; |
| 4101 | DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n", |
| 4102 | vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq), |
| 4103 | dev_priv->rps.max_freq); |
| 4104 | |
| 4105 | dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv); |
| 4106 | DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n", |
| 4107 | vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), |
| 4108 | dev_priv->rps.efficient_freq); |
| 4109 | |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 4110 | dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv); |
| 4111 | DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n", |
| 4112 | vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq), |
| 4113 | dev_priv->rps.rp1_freq); |
| 4114 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4115 | dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv); |
| 4116 | DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n", |
| 4117 | vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq), |
| 4118 | dev_priv->rps.min_freq); |
| 4119 | |
| 4120 | /* Preserve min/max settings in case of re-init */ |
| 4121 | if (dev_priv->rps.max_freq_softlimit == 0) |
| 4122 | dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq; |
| 4123 | |
| 4124 | if (dev_priv->rps.min_freq_softlimit == 0) |
| 4125 | dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq; |
| 4126 | |
| 4127 | mutex_unlock(&dev_priv->rps.hw_lock); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4128 | } |
| 4129 | |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 4130 | static void valleyview_cleanup_gt_powersave(struct drm_device *dev) |
| 4131 | { |
| 4132 | valleyview_cleanup_pctx(dev); |
| 4133 | } |
| 4134 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4135 | static void cherryview_enable_rps(struct drm_device *dev) |
| 4136 | { |
| 4137 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4138 | struct intel_engine_cs *ring; |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4139 | u32 gtfifodbg, val, rc6_mode = 0, pcbr; |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4140 | int i; |
| 4141 | |
| 4142 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 4143 | |
| 4144 | gtfifodbg = I915_READ(GTFIFODBG); |
| 4145 | if (gtfifodbg) { |
| 4146 | DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n", |
| 4147 | gtfifodbg); |
| 4148 | I915_WRITE(GTFIFODBG, gtfifodbg); |
| 4149 | } |
| 4150 | |
| 4151 | cherryview_check_pctx(dev_priv); |
| 4152 | |
| 4153 | /* 1a & 1b: Get forcewake during program sequence. Although the driver |
| 4154 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ |
| 4155 | gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL); |
| 4156 | |
| 4157 | /* 2a: Program RC6 thresholds.*/ |
| 4158 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16); |
| 4159 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ |
| 4160 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ |
| 4161 | |
| 4162 | for_each_ring(ring, dev_priv, i) |
| 4163 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); |
| 4164 | I915_WRITE(GEN6_RC_SLEEP, 0); |
| 4165 | |
| 4166 | I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */ |
| 4167 | |
| 4168 | /* allows RC6 residency counter to work */ |
| 4169 | I915_WRITE(VLV_COUNTER_CONTROL, |
| 4170 | _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH | |
| 4171 | VLV_MEDIA_RC6_COUNT_EN | |
| 4172 | VLV_RENDER_RC6_COUNT_EN)); |
| 4173 | |
| 4174 | /* For now we assume BIOS is allocating and populating the PCBR */ |
| 4175 | pcbr = I915_READ(VLV_PCBR); |
| 4176 | |
| 4177 | DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr); |
| 4178 | |
| 4179 | /* 3: Enable RC6 */ |
| 4180 | if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) && |
| 4181 | (pcbr >> VLV_PCBR_ADDR_SHIFT)) |
| 4182 | rc6_mode = GEN6_RC_CTL_EI_MODE(1); |
| 4183 | |
| 4184 | I915_WRITE(GEN6_RC_CONTROL, rc6_mode); |
| 4185 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4186 | /* 4 Program defaults and thresholds for RPS*/ |
| 4187 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400); |
| 4188 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000); |
| 4189 | I915_WRITE(GEN6_RP_UP_EI, 66000); |
| 4190 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); |
| 4191 | |
| 4192 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
| 4193 | |
Tom O'Rourke | 7405f42 | 2014-06-10 16:26:34 -0700 | [diff] [blame] | 4194 | /* WaDisablePwrmtrEvent:chv (pre-production hw) */ |
| 4195 | I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff); |
| 4196 | I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00); |
| 4197 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4198 | /* 5: Enable RPS */ |
| 4199 | I915_WRITE(GEN6_RP_CONTROL, |
| 4200 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
Tom O'Rourke | 7405f42 | 2014-06-10 16:26:34 -0700 | [diff] [blame] | 4201 | GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */ |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4202 | GEN6_RP_ENABLE | |
| 4203 | GEN6_RP_UP_BUSY_AVG | |
| 4204 | GEN6_RP_DOWN_IDLE_AVG); |
| 4205 | |
| 4206 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
| 4207 | |
| 4208 | DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no"); |
| 4209 | DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val); |
| 4210 | |
| 4211 | dev_priv->rps.cur_freq = (val >> 8) & 0xff; |
| 4212 | DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n", |
| 4213 | vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq), |
| 4214 | dev_priv->rps.cur_freq); |
| 4215 | |
| 4216 | DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n", |
| 4217 | vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), |
| 4218 | dev_priv->rps.efficient_freq); |
| 4219 | |
| 4220 | valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq); |
| 4221 | |
Deepak S | 3497a56 | 2014-07-10 13:16:26 +0530 | [diff] [blame] | 4222 | gen8_enable_rps_interrupts(dev); |
| 4223 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4224 | gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL); |
| 4225 | } |
| 4226 | |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4227 | static void valleyview_enable_rps(struct drm_device *dev) |
| 4228 | { |
| 4229 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4230 | struct intel_engine_cs *ring; |
Ben Widawsky | 2a5913a | 2014-03-19 18:31:13 -0700 | [diff] [blame] | 4231 | u32 gtfifodbg, val, rc6_mode = 0; |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4232 | int i; |
| 4233 | |
| 4234 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 4235 | |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 4236 | valleyview_check_pctx(dev_priv); |
| 4237 | |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4238 | if ((gtfifodbg = I915_READ(GTFIFODBG))) { |
Jesse Barnes | f7d85c1 | 2013-09-27 10:40:54 -0700 | [diff] [blame] | 4239 | DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n", |
| 4240 | gtfifodbg); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4241 | I915_WRITE(GTFIFODBG, gtfifodbg); |
| 4242 | } |
| 4243 | |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 4244 | /* If VLV, Forcewake all wells, else re-direct to regular path */ |
| 4245 | gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4246 | |
| 4247 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400); |
| 4248 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000); |
| 4249 | I915_WRITE(GEN6_RP_UP_EI, 66000); |
| 4250 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); |
| 4251 | |
| 4252 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 4253 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4254 | |
| 4255 | I915_WRITE(GEN6_RP_CONTROL, |
| 4256 | GEN6_RP_MEDIA_TURBO | |
| 4257 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 4258 | GEN6_RP_MEDIA_IS_GFX | |
| 4259 | GEN6_RP_ENABLE | |
| 4260 | GEN6_RP_UP_BUSY_AVG | |
| 4261 | GEN6_RP_DOWN_IDLE_CONT); |
| 4262 | |
| 4263 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000); |
| 4264 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); |
| 4265 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); |
| 4266 | |
| 4267 | for_each_ring(ring, dev_priv, i) |
| 4268 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); |
| 4269 | |
Jesse Barnes | 2f0aa30 | 2013-11-15 09:32:11 -0800 | [diff] [blame] | 4270 | I915_WRITE(GEN6_RC6_THRESHOLD, 0x557); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4271 | |
| 4272 | /* allows RC6 residency counter to work */ |
Jesse Barnes | 49798eb | 2013-09-26 17:55:57 -0700 | [diff] [blame] | 4273 | I915_WRITE(VLV_COUNTER_CONTROL, |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 4274 | _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN | |
| 4275 | VLV_RENDER_RC0_COUNT_EN | |
Jesse Barnes | 49798eb | 2013-09-26 17:55:57 -0700 | [diff] [blame] | 4276 | VLV_MEDIA_RC6_COUNT_EN | |
| 4277 | VLV_RENDER_RC6_COUNT_EN)); |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 4278 | |
Jesse Barnes | a2b23fe | 2013-09-19 09:33:13 -0700 | [diff] [blame] | 4279 | if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE) |
Jesse Barnes | 6b88f29 | 2013-11-15 09:32:12 -0800 | [diff] [blame] | 4280 | rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL; |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 4281 | |
| 4282 | intel_print_rc6_info(dev, rc6_mode); |
| 4283 | |
Jesse Barnes | a2b23fe | 2013-09-19 09:33:13 -0700 | [diff] [blame] | 4284 | I915_WRITE(GEN6_RC_CONTROL, rc6_mode); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4285 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 4286 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4287 | |
| 4288 | DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no"); |
| 4289 | DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val); |
| 4290 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4291 | dev_priv->rps.cur_freq = (val >> 8) & 0xff; |
Ville Syrjälä | 73008b9 | 2013-06-25 19:21:01 +0300 | [diff] [blame] | 4292 | DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n", |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4293 | vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq), |
| 4294 | dev_priv->rps.cur_freq); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4295 | |
Ville Syrjälä | 73008b9 | 2013-06-25 19:21:01 +0300 | [diff] [blame] | 4296 | DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n", |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4297 | vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), |
| 4298 | dev_priv->rps.efficient_freq); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4299 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4300 | valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4301 | |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 4302 | gen6_enable_rps_interrupts(dev); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4303 | |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 4304 | gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4305 | } |
| 4306 | |
Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 4307 | void ironlake_teardown_rc6(struct drm_device *dev) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4308 | { |
| 4309 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4310 | |
Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 4311 | if (dev_priv->ips.renderctx) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4312 | i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx); |
Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 4313 | drm_gem_object_unreference(&dev_priv->ips.renderctx->base); |
| 4314 | dev_priv->ips.renderctx = NULL; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4315 | } |
| 4316 | |
Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 4317 | if (dev_priv->ips.pwrctx) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4318 | i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx); |
Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 4319 | drm_gem_object_unreference(&dev_priv->ips.pwrctx->base); |
| 4320 | dev_priv->ips.pwrctx = NULL; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4321 | } |
| 4322 | } |
| 4323 | |
Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 4324 | static void ironlake_disable_rc6(struct drm_device *dev) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4325 | { |
| 4326 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4327 | |
| 4328 | if (I915_READ(PWRCTXA)) { |
| 4329 | /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */ |
| 4330 | I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT); |
| 4331 | wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON), |
| 4332 | 50); |
| 4333 | |
| 4334 | I915_WRITE(PWRCTXA, 0); |
| 4335 | POSTING_READ(PWRCTXA); |
| 4336 | |
| 4337 | I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT); |
| 4338 | POSTING_READ(RSTDBYCTL); |
| 4339 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4340 | } |
| 4341 | |
| 4342 | static int ironlake_setup_rc6(struct drm_device *dev) |
| 4343 | { |
| 4344 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4345 | |
Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 4346 | if (dev_priv->ips.renderctx == NULL) |
| 4347 | dev_priv->ips.renderctx = intel_alloc_context_page(dev); |
| 4348 | if (!dev_priv->ips.renderctx) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4349 | return -ENOMEM; |
| 4350 | |
Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 4351 | if (dev_priv->ips.pwrctx == NULL) |
| 4352 | dev_priv->ips.pwrctx = intel_alloc_context_page(dev); |
| 4353 | if (!dev_priv->ips.pwrctx) { |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4354 | ironlake_teardown_rc6(dev); |
| 4355 | return -ENOMEM; |
| 4356 | } |
| 4357 | |
| 4358 | return 0; |
| 4359 | } |
| 4360 | |
Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 4361 | static void ironlake_enable_rc6(struct drm_device *dev) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4362 | { |
| 4363 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4364 | struct intel_engine_cs *ring = &dev_priv->ring[RCS]; |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 4365 | bool was_interruptible; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4366 | int ret; |
| 4367 | |
| 4368 | /* rc6 disabled by default due to repeated reports of hanging during |
| 4369 | * boot and resume. |
| 4370 | */ |
| 4371 | if (!intel_enable_rc6(dev)) |
| 4372 | return; |
| 4373 | |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 4374 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 4375 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4376 | ret = ironlake_setup_rc6(dev); |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 4377 | if (ret) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4378 | return; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4379 | |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 4380 | was_interruptible = dev_priv->mm.interruptible; |
| 4381 | dev_priv->mm.interruptible = false; |
| 4382 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4383 | /* |
| 4384 | * GPU can automatically power down the render unit if given a page |
| 4385 | * to save state. |
| 4386 | */ |
Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 4387 | ret = intel_ring_begin(ring, 6); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4388 | if (ret) { |
| 4389 | ironlake_teardown_rc6(dev); |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 4390 | dev_priv->mm.interruptible = was_interruptible; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4391 | return; |
| 4392 | } |
| 4393 | |
Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 4394 | intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN); |
| 4395 | intel_ring_emit(ring, MI_SET_CONTEXT); |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 4396 | intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) | |
Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 4397 | MI_MM_SPACE_GTT | |
| 4398 | MI_SAVE_EXT_STATE_EN | |
| 4399 | MI_RESTORE_EXT_STATE_EN | |
| 4400 | MI_RESTORE_INHIBIT); |
| 4401 | intel_ring_emit(ring, MI_SUSPEND_FLUSH); |
| 4402 | intel_ring_emit(ring, MI_NOOP); |
| 4403 | intel_ring_emit(ring, MI_FLUSH); |
| 4404 | intel_ring_advance(ring); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4405 | |
| 4406 | /* |
| 4407 | * Wait for the command parser to advance past MI_SET_CONTEXT. The HW |
| 4408 | * does an implicit flush, combined with MI_FLUSH above, it should be |
| 4409 | * safe to assume that renderctx is valid |
| 4410 | */ |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 4411 | ret = intel_ring_idle(ring); |
| 4412 | dev_priv->mm.interruptible = was_interruptible; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4413 | if (ret) { |
Jani Nikula | def27a5 | 2013-03-12 10:49:19 +0200 | [diff] [blame] | 4414 | DRM_ERROR("failed to enable ironlake power savings\n"); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4415 | ironlake_teardown_rc6(dev); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4416 | return; |
| 4417 | } |
| 4418 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 4419 | I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4420 | I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT); |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 4421 | |
Imre Deak | 91ca689 | 2014-04-14 20:24:25 +0300 | [diff] [blame] | 4422 | intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4423 | } |
| 4424 | |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 4425 | static unsigned long intel_pxfreq(u32 vidfreq) |
| 4426 | { |
| 4427 | unsigned long freq; |
| 4428 | int div = (vidfreq & 0x3f0000) >> 16; |
| 4429 | int post = (vidfreq & 0x3000) >> 12; |
| 4430 | int pre = (vidfreq & 0x7); |
| 4431 | |
| 4432 | if (!pre) |
| 4433 | return 0; |
| 4434 | |
| 4435 | freq = ((div * 133333) / ((1<<post) * pre)); |
| 4436 | |
| 4437 | return freq; |
| 4438 | } |
| 4439 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4440 | static const struct cparams { |
| 4441 | u16 i; |
| 4442 | u16 t; |
| 4443 | u16 m; |
| 4444 | u16 c; |
| 4445 | } cparams[] = { |
| 4446 | { 1, 1333, 301, 28664 }, |
| 4447 | { 1, 1066, 294, 24460 }, |
| 4448 | { 1, 800, 294, 25192 }, |
| 4449 | { 0, 1333, 276, 27605 }, |
| 4450 | { 0, 1066, 276, 27605 }, |
| 4451 | { 0, 800, 231, 23784 }, |
| 4452 | }; |
| 4453 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4454 | static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4455 | { |
| 4456 | u64 total_count, diff, ret; |
| 4457 | u32 count1, count2, count3, m = 0, c = 0; |
| 4458 | unsigned long now = jiffies_to_msecs(jiffies), diff1; |
| 4459 | int i; |
| 4460 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4461 | assert_spin_locked(&mchdev_lock); |
| 4462 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4463 | diff1 = now - dev_priv->ips.last_time1; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4464 | |
| 4465 | /* Prevent division-by-zero if we are asking too fast. |
| 4466 | * Also, we don't get interesting results if we are polling |
| 4467 | * faster than once in 10ms, so just return the saved value |
| 4468 | * in such cases. |
| 4469 | */ |
| 4470 | if (diff1 <= 10) |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4471 | return dev_priv->ips.chipset_power; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4472 | |
| 4473 | count1 = I915_READ(DMIEC); |
| 4474 | count2 = I915_READ(DDREC); |
| 4475 | count3 = I915_READ(CSIEC); |
| 4476 | |
| 4477 | total_count = count1 + count2 + count3; |
| 4478 | |
| 4479 | /* FIXME: handle per-counter overflow */ |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4480 | if (total_count < dev_priv->ips.last_count1) { |
| 4481 | diff = ~0UL - dev_priv->ips.last_count1; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4482 | diff += total_count; |
| 4483 | } else { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4484 | diff = total_count - dev_priv->ips.last_count1; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4485 | } |
| 4486 | |
| 4487 | for (i = 0; i < ARRAY_SIZE(cparams); i++) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4488 | if (cparams[i].i == dev_priv->ips.c_m && |
| 4489 | cparams[i].t == dev_priv->ips.r_t) { |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4490 | m = cparams[i].m; |
| 4491 | c = cparams[i].c; |
| 4492 | break; |
| 4493 | } |
| 4494 | } |
| 4495 | |
| 4496 | diff = div_u64(diff, diff1); |
| 4497 | ret = ((m * diff) + c); |
| 4498 | ret = div_u64(ret, 10); |
| 4499 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4500 | dev_priv->ips.last_count1 = total_count; |
| 4501 | dev_priv->ips.last_time1 = now; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4502 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4503 | dev_priv->ips.chipset_power = ret; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4504 | |
| 4505 | return ret; |
| 4506 | } |
| 4507 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4508 | unsigned long i915_chipset_val(struct drm_i915_private *dev_priv) |
| 4509 | { |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4510 | struct drm_device *dev = dev_priv->dev; |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4511 | unsigned long val; |
| 4512 | |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4513 | if (INTEL_INFO(dev)->gen != 5) |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4514 | return 0; |
| 4515 | |
| 4516 | spin_lock_irq(&mchdev_lock); |
| 4517 | |
| 4518 | val = __i915_chipset_val(dev_priv); |
| 4519 | |
| 4520 | spin_unlock_irq(&mchdev_lock); |
| 4521 | |
| 4522 | return val; |
| 4523 | } |
| 4524 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4525 | unsigned long i915_mch_val(struct drm_i915_private *dev_priv) |
| 4526 | { |
| 4527 | unsigned long m, x, b; |
| 4528 | u32 tsfs; |
| 4529 | |
| 4530 | tsfs = I915_READ(TSFS); |
| 4531 | |
| 4532 | m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT); |
| 4533 | x = I915_READ8(TR1); |
| 4534 | |
| 4535 | b = tsfs & TSFS_INTR_MASK; |
| 4536 | |
| 4537 | return ((m * x) / 127) - b; |
| 4538 | } |
| 4539 | |
| 4540 | static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid) |
| 4541 | { |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4542 | struct drm_device *dev = dev_priv->dev; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4543 | static const struct v_table { |
| 4544 | u16 vd; /* in .1 mil */ |
| 4545 | u16 vm; /* in .1 mil */ |
| 4546 | } v_table[] = { |
| 4547 | { 0, 0, }, |
| 4548 | { 375, 0, }, |
| 4549 | { 500, 0, }, |
| 4550 | { 625, 0, }, |
| 4551 | { 750, 0, }, |
| 4552 | { 875, 0, }, |
| 4553 | { 1000, 0, }, |
| 4554 | { 1125, 0, }, |
| 4555 | { 4125, 3000, }, |
| 4556 | { 4125, 3000, }, |
| 4557 | { 4125, 3000, }, |
| 4558 | { 4125, 3000, }, |
| 4559 | { 4125, 3000, }, |
| 4560 | { 4125, 3000, }, |
| 4561 | { 4125, 3000, }, |
| 4562 | { 4125, 3000, }, |
| 4563 | { 4125, 3000, }, |
| 4564 | { 4125, 3000, }, |
| 4565 | { 4125, 3000, }, |
| 4566 | { 4125, 3000, }, |
| 4567 | { 4125, 3000, }, |
| 4568 | { 4125, 3000, }, |
| 4569 | { 4125, 3000, }, |
| 4570 | { 4125, 3000, }, |
| 4571 | { 4125, 3000, }, |
| 4572 | { 4125, 3000, }, |
| 4573 | { 4125, 3000, }, |
| 4574 | { 4125, 3000, }, |
| 4575 | { 4125, 3000, }, |
| 4576 | { 4125, 3000, }, |
| 4577 | { 4125, 3000, }, |
| 4578 | { 4125, 3000, }, |
| 4579 | { 4250, 3125, }, |
| 4580 | { 4375, 3250, }, |
| 4581 | { 4500, 3375, }, |
| 4582 | { 4625, 3500, }, |
| 4583 | { 4750, 3625, }, |
| 4584 | { 4875, 3750, }, |
| 4585 | { 5000, 3875, }, |
| 4586 | { 5125, 4000, }, |
| 4587 | { 5250, 4125, }, |
| 4588 | { 5375, 4250, }, |
| 4589 | { 5500, 4375, }, |
| 4590 | { 5625, 4500, }, |
| 4591 | { 5750, 4625, }, |
| 4592 | { 5875, 4750, }, |
| 4593 | { 6000, 4875, }, |
| 4594 | { 6125, 5000, }, |
| 4595 | { 6250, 5125, }, |
| 4596 | { 6375, 5250, }, |
| 4597 | { 6500, 5375, }, |
| 4598 | { 6625, 5500, }, |
| 4599 | { 6750, 5625, }, |
| 4600 | { 6875, 5750, }, |
| 4601 | { 7000, 5875, }, |
| 4602 | { 7125, 6000, }, |
| 4603 | { 7250, 6125, }, |
| 4604 | { 7375, 6250, }, |
| 4605 | { 7500, 6375, }, |
| 4606 | { 7625, 6500, }, |
| 4607 | { 7750, 6625, }, |
| 4608 | { 7875, 6750, }, |
| 4609 | { 8000, 6875, }, |
| 4610 | { 8125, 7000, }, |
| 4611 | { 8250, 7125, }, |
| 4612 | { 8375, 7250, }, |
| 4613 | { 8500, 7375, }, |
| 4614 | { 8625, 7500, }, |
| 4615 | { 8750, 7625, }, |
| 4616 | { 8875, 7750, }, |
| 4617 | { 9000, 7875, }, |
| 4618 | { 9125, 8000, }, |
| 4619 | { 9250, 8125, }, |
| 4620 | { 9375, 8250, }, |
| 4621 | { 9500, 8375, }, |
| 4622 | { 9625, 8500, }, |
| 4623 | { 9750, 8625, }, |
| 4624 | { 9875, 8750, }, |
| 4625 | { 10000, 8875, }, |
| 4626 | { 10125, 9000, }, |
| 4627 | { 10250, 9125, }, |
| 4628 | { 10375, 9250, }, |
| 4629 | { 10500, 9375, }, |
| 4630 | { 10625, 9500, }, |
| 4631 | { 10750, 9625, }, |
| 4632 | { 10875, 9750, }, |
| 4633 | { 11000, 9875, }, |
| 4634 | { 11125, 10000, }, |
| 4635 | { 11250, 10125, }, |
| 4636 | { 11375, 10250, }, |
| 4637 | { 11500, 10375, }, |
| 4638 | { 11625, 10500, }, |
| 4639 | { 11750, 10625, }, |
| 4640 | { 11875, 10750, }, |
| 4641 | { 12000, 10875, }, |
| 4642 | { 12125, 11000, }, |
| 4643 | { 12250, 11125, }, |
| 4644 | { 12375, 11250, }, |
| 4645 | { 12500, 11375, }, |
| 4646 | { 12625, 11500, }, |
| 4647 | { 12750, 11625, }, |
| 4648 | { 12875, 11750, }, |
| 4649 | { 13000, 11875, }, |
| 4650 | { 13125, 12000, }, |
| 4651 | { 13250, 12125, }, |
| 4652 | { 13375, 12250, }, |
| 4653 | { 13500, 12375, }, |
| 4654 | { 13625, 12500, }, |
| 4655 | { 13750, 12625, }, |
| 4656 | { 13875, 12750, }, |
| 4657 | { 14000, 12875, }, |
| 4658 | { 14125, 13000, }, |
| 4659 | { 14250, 13125, }, |
| 4660 | { 14375, 13250, }, |
| 4661 | { 14500, 13375, }, |
| 4662 | { 14625, 13500, }, |
| 4663 | { 14750, 13625, }, |
| 4664 | { 14875, 13750, }, |
| 4665 | { 15000, 13875, }, |
| 4666 | { 15125, 14000, }, |
| 4667 | { 15250, 14125, }, |
| 4668 | { 15375, 14250, }, |
| 4669 | { 15500, 14375, }, |
| 4670 | { 15625, 14500, }, |
| 4671 | { 15750, 14625, }, |
| 4672 | { 15875, 14750, }, |
| 4673 | { 16000, 14875, }, |
| 4674 | { 16125, 15000, }, |
| 4675 | }; |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4676 | if (INTEL_INFO(dev)->is_mobile) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4677 | return v_table[pxvid].vm; |
| 4678 | else |
| 4679 | return v_table[pxvid].vd; |
| 4680 | } |
| 4681 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4682 | static void __i915_update_gfx_val(struct drm_i915_private *dev_priv) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4683 | { |
| 4684 | struct timespec now, diff1; |
| 4685 | u64 diff; |
| 4686 | unsigned long diffms; |
| 4687 | u32 count; |
| 4688 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4689 | assert_spin_locked(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4690 | |
| 4691 | getrawmonotonic(&now); |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4692 | diff1 = timespec_sub(now, dev_priv->ips.last_time2); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4693 | |
| 4694 | /* Don't divide by 0 */ |
| 4695 | diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000; |
| 4696 | if (!diffms) |
| 4697 | return; |
| 4698 | |
| 4699 | count = I915_READ(GFXEC); |
| 4700 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4701 | if (count < dev_priv->ips.last_count2) { |
| 4702 | diff = ~0UL - dev_priv->ips.last_count2; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4703 | diff += count; |
| 4704 | } else { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4705 | diff = count - dev_priv->ips.last_count2; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4706 | } |
| 4707 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4708 | dev_priv->ips.last_count2 = count; |
| 4709 | dev_priv->ips.last_time2 = now; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4710 | |
| 4711 | /* More magic constants... */ |
| 4712 | diff = diff * 1181; |
| 4713 | diff = div_u64(diff, diffms * 10); |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4714 | dev_priv->ips.gfx_power = diff; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4715 | } |
| 4716 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4717 | void i915_update_gfx_val(struct drm_i915_private *dev_priv) |
| 4718 | { |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4719 | struct drm_device *dev = dev_priv->dev; |
| 4720 | |
| 4721 | if (INTEL_INFO(dev)->gen != 5) |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4722 | return; |
| 4723 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4724 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4725 | |
| 4726 | __i915_update_gfx_val(dev_priv); |
| 4727 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4728 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4729 | } |
| 4730 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4731 | static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4732 | { |
| 4733 | unsigned long t, corr, state1, corr2, state2; |
| 4734 | u32 pxvid, ext_v; |
| 4735 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4736 | assert_spin_locked(&mchdev_lock); |
| 4737 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4738 | pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4)); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4739 | pxvid = (pxvid >> 24) & 0x7f; |
| 4740 | ext_v = pvid_to_extvid(dev_priv, pxvid); |
| 4741 | |
| 4742 | state1 = ext_v; |
| 4743 | |
| 4744 | t = i915_mch_val(dev_priv); |
| 4745 | |
| 4746 | /* Revel in the empirically derived constants */ |
| 4747 | |
| 4748 | /* Correction factor in 1/100000 units */ |
| 4749 | if (t > 80) |
| 4750 | corr = ((t * 2349) + 135940); |
| 4751 | else if (t >= 50) |
| 4752 | corr = ((t * 964) + 29317); |
| 4753 | else /* < 50 */ |
| 4754 | corr = ((t * 301) + 1004); |
| 4755 | |
| 4756 | corr = corr * ((150142 * state1) / 10000 - 78642); |
| 4757 | corr /= 100000; |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4758 | corr2 = (corr * dev_priv->ips.corr); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4759 | |
| 4760 | state2 = (corr2 * state1) / 10000; |
| 4761 | state2 /= 100; /* convert to mW */ |
| 4762 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4763 | __i915_update_gfx_val(dev_priv); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4764 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4765 | return dev_priv->ips.gfx_power + state2; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4766 | } |
| 4767 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4768 | unsigned long i915_gfx_val(struct drm_i915_private *dev_priv) |
| 4769 | { |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4770 | struct drm_device *dev = dev_priv->dev; |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4771 | unsigned long val; |
| 4772 | |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4773 | if (INTEL_INFO(dev)->gen != 5) |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4774 | return 0; |
| 4775 | |
| 4776 | spin_lock_irq(&mchdev_lock); |
| 4777 | |
| 4778 | val = __i915_gfx_val(dev_priv); |
| 4779 | |
| 4780 | spin_unlock_irq(&mchdev_lock); |
| 4781 | |
| 4782 | return val; |
| 4783 | } |
| 4784 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4785 | /** |
| 4786 | * i915_read_mch_val - return value for IPS use |
| 4787 | * |
| 4788 | * Calculate and return a value for the IPS driver to use when deciding whether |
| 4789 | * we have thermal and power headroom to increase CPU or GPU power budget. |
| 4790 | */ |
| 4791 | unsigned long i915_read_mch_val(void) |
| 4792 | { |
| 4793 | struct drm_i915_private *dev_priv; |
| 4794 | unsigned long chipset_val, graphics_val, ret = 0; |
| 4795 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4796 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4797 | if (!i915_mch_dev) |
| 4798 | goto out_unlock; |
| 4799 | dev_priv = i915_mch_dev; |
| 4800 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4801 | chipset_val = __i915_chipset_val(dev_priv); |
| 4802 | graphics_val = __i915_gfx_val(dev_priv); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4803 | |
| 4804 | ret = chipset_val + graphics_val; |
| 4805 | |
| 4806 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4807 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4808 | |
| 4809 | return ret; |
| 4810 | } |
| 4811 | EXPORT_SYMBOL_GPL(i915_read_mch_val); |
| 4812 | |
| 4813 | /** |
| 4814 | * i915_gpu_raise - raise GPU frequency limit |
| 4815 | * |
| 4816 | * Raise the limit; IPS indicates we have thermal headroom. |
| 4817 | */ |
| 4818 | bool i915_gpu_raise(void) |
| 4819 | { |
| 4820 | struct drm_i915_private *dev_priv; |
| 4821 | bool ret = true; |
| 4822 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4823 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4824 | if (!i915_mch_dev) { |
| 4825 | ret = false; |
| 4826 | goto out_unlock; |
| 4827 | } |
| 4828 | dev_priv = i915_mch_dev; |
| 4829 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4830 | if (dev_priv->ips.max_delay > dev_priv->ips.fmax) |
| 4831 | dev_priv->ips.max_delay--; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4832 | |
| 4833 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4834 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4835 | |
| 4836 | return ret; |
| 4837 | } |
| 4838 | EXPORT_SYMBOL_GPL(i915_gpu_raise); |
| 4839 | |
| 4840 | /** |
| 4841 | * i915_gpu_lower - lower GPU frequency limit |
| 4842 | * |
| 4843 | * IPS indicates we're close to a thermal limit, so throttle back the GPU |
| 4844 | * frequency maximum. |
| 4845 | */ |
| 4846 | bool i915_gpu_lower(void) |
| 4847 | { |
| 4848 | struct drm_i915_private *dev_priv; |
| 4849 | bool ret = true; |
| 4850 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4851 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4852 | if (!i915_mch_dev) { |
| 4853 | ret = false; |
| 4854 | goto out_unlock; |
| 4855 | } |
| 4856 | dev_priv = i915_mch_dev; |
| 4857 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4858 | if (dev_priv->ips.max_delay < dev_priv->ips.min_delay) |
| 4859 | dev_priv->ips.max_delay++; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4860 | |
| 4861 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4862 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4863 | |
| 4864 | return ret; |
| 4865 | } |
| 4866 | EXPORT_SYMBOL_GPL(i915_gpu_lower); |
| 4867 | |
| 4868 | /** |
| 4869 | * i915_gpu_busy - indicate GPU business to IPS |
| 4870 | * |
| 4871 | * Tell the IPS driver whether or not the GPU is busy. |
| 4872 | */ |
| 4873 | bool i915_gpu_busy(void) |
| 4874 | { |
| 4875 | struct drm_i915_private *dev_priv; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4876 | struct intel_engine_cs *ring; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4877 | bool ret = false; |
Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 4878 | int i; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4879 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4880 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4881 | if (!i915_mch_dev) |
| 4882 | goto out_unlock; |
| 4883 | dev_priv = i915_mch_dev; |
| 4884 | |
Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 4885 | for_each_ring(ring, dev_priv, i) |
| 4886 | ret |= !list_empty(&ring->request_list); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4887 | |
| 4888 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4889 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4890 | |
| 4891 | return ret; |
| 4892 | } |
| 4893 | EXPORT_SYMBOL_GPL(i915_gpu_busy); |
| 4894 | |
| 4895 | /** |
| 4896 | * i915_gpu_turbo_disable - disable graphics turbo |
| 4897 | * |
| 4898 | * Disable graphics turbo by resetting the max frequency and setting the |
| 4899 | * current frequency to the default. |
| 4900 | */ |
| 4901 | bool i915_gpu_turbo_disable(void) |
| 4902 | { |
| 4903 | struct drm_i915_private *dev_priv; |
| 4904 | bool ret = true; |
| 4905 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4906 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4907 | if (!i915_mch_dev) { |
| 4908 | ret = false; |
| 4909 | goto out_unlock; |
| 4910 | } |
| 4911 | dev_priv = i915_mch_dev; |
| 4912 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4913 | dev_priv->ips.max_delay = dev_priv->ips.fstart; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4914 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4915 | if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart)) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4916 | ret = false; |
| 4917 | |
| 4918 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4919 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4920 | |
| 4921 | return ret; |
| 4922 | } |
| 4923 | EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable); |
| 4924 | |
| 4925 | /** |
| 4926 | * Tells the intel_ips driver that the i915 driver is now loaded, if |
| 4927 | * IPS got loaded first. |
| 4928 | * |
| 4929 | * This awkward dance is so that neither module has to depend on the |
| 4930 | * other in order for IPS to do the appropriate communication of |
| 4931 | * GPU turbo limits to i915. |
| 4932 | */ |
| 4933 | static void |
| 4934 | ips_ping_for_i915_load(void) |
| 4935 | { |
| 4936 | void (*link)(void); |
| 4937 | |
| 4938 | link = symbol_get(ips_link_to_i915_driver); |
| 4939 | if (link) { |
| 4940 | link(); |
| 4941 | symbol_put(ips_link_to_i915_driver); |
| 4942 | } |
| 4943 | } |
| 4944 | |
| 4945 | void intel_gpu_ips_init(struct drm_i915_private *dev_priv) |
| 4946 | { |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4947 | /* We only register the i915 ips part with intel-ips once everything is |
| 4948 | * set up, to avoid intel-ips sneaking in and reading bogus values. */ |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4949 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4950 | i915_mch_dev = dev_priv; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4951 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4952 | |
| 4953 | ips_ping_for_i915_load(); |
| 4954 | } |
| 4955 | |
| 4956 | void intel_gpu_ips_teardown(void) |
| 4957 | { |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4958 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4959 | i915_mch_dev = NULL; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4960 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4961 | } |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 4962 | |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 4963 | static void intel_init_emon(struct drm_device *dev) |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 4964 | { |
| 4965 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4966 | u32 lcfuse; |
| 4967 | u8 pxw[16]; |
| 4968 | int i; |
| 4969 | |
| 4970 | /* Disable to program */ |
| 4971 | I915_WRITE(ECR, 0); |
| 4972 | POSTING_READ(ECR); |
| 4973 | |
| 4974 | /* Program energy weights for various events */ |
| 4975 | I915_WRITE(SDEW, 0x15040d00); |
| 4976 | I915_WRITE(CSIEW0, 0x007f0000); |
| 4977 | I915_WRITE(CSIEW1, 0x1e220004); |
| 4978 | I915_WRITE(CSIEW2, 0x04000004); |
| 4979 | |
| 4980 | for (i = 0; i < 5; i++) |
| 4981 | I915_WRITE(PEW + (i * 4), 0); |
| 4982 | for (i = 0; i < 3; i++) |
| 4983 | I915_WRITE(DEW + (i * 4), 0); |
| 4984 | |
| 4985 | /* Program P-state weights to account for frequency power adjustment */ |
| 4986 | for (i = 0; i < 16; i++) { |
| 4987 | u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4)); |
| 4988 | unsigned long freq = intel_pxfreq(pxvidfreq); |
| 4989 | unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >> |
| 4990 | PXVFREQ_PX_SHIFT; |
| 4991 | unsigned long val; |
| 4992 | |
| 4993 | val = vid * vid; |
| 4994 | val *= (freq / 1000); |
| 4995 | val *= 255; |
| 4996 | val /= (127*127*900); |
| 4997 | if (val > 0xff) |
| 4998 | DRM_ERROR("bad pxval: %ld\n", val); |
| 4999 | pxw[i] = val; |
| 5000 | } |
| 5001 | /* Render standby states get 0 weight */ |
| 5002 | pxw[14] = 0; |
| 5003 | pxw[15] = 0; |
| 5004 | |
| 5005 | for (i = 0; i < 4; i++) { |
| 5006 | u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) | |
| 5007 | (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]); |
| 5008 | I915_WRITE(PXW + (i * 4), val); |
| 5009 | } |
| 5010 | |
| 5011 | /* Adjust magic regs to magic values (more experimental results) */ |
| 5012 | I915_WRITE(OGW0, 0); |
| 5013 | I915_WRITE(OGW1, 0); |
| 5014 | I915_WRITE(EG0, 0x00007f00); |
| 5015 | I915_WRITE(EG1, 0x0000000e); |
| 5016 | I915_WRITE(EG2, 0x000e0000); |
| 5017 | I915_WRITE(EG3, 0x68000300); |
| 5018 | I915_WRITE(EG4, 0x42000000); |
| 5019 | I915_WRITE(EG5, 0x00140031); |
| 5020 | I915_WRITE(EG6, 0); |
| 5021 | I915_WRITE(EG7, 0); |
| 5022 | |
| 5023 | for (i = 0; i < 8; i++) |
| 5024 | I915_WRITE(PXWL + (i * 4), 0); |
| 5025 | |
| 5026 | /* Enable PMON + select events */ |
| 5027 | I915_WRITE(ECR, 0x80000019); |
| 5028 | |
| 5029 | lcfuse = I915_READ(LCFUSE02); |
| 5030 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5031 | dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 5032 | } |
| 5033 | |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5034 | void intel_init_gt_powersave(struct drm_device *dev) |
| 5035 | { |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 5036 | i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6); |
| 5037 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5038 | if (IS_CHERRYVIEW(dev)) |
| 5039 | cherryview_init_gt_powersave(dev); |
| 5040 | else if (IS_VALLEYVIEW(dev)) |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5041 | valleyview_init_gt_powersave(dev); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5042 | } |
| 5043 | |
| 5044 | void intel_cleanup_gt_powersave(struct drm_device *dev) |
| 5045 | { |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5046 | if (IS_CHERRYVIEW(dev)) |
| 5047 | return; |
| 5048 | else if (IS_VALLEYVIEW(dev)) |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5049 | valleyview_cleanup_gt_powersave(dev); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5050 | } |
| 5051 | |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 5052 | /** |
| 5053 | * intel_suspend_gt_powersave - suspend PM work and helper threads |
| 5054 | * @dev: drm device |
| 5055 | * |
| 5056 | * We don't want to disable RC6 or other features here, we just want |
| 5057 | * to make sure any work we've queued has finished and won't bother |
| 5058 | * us while we're suspended. |
| 5059 | */ |
| 5060 | void intel_suspend_gt_powersave(struct drm_device *dev) |
| 5061 | { |
| 5062 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5063 | |
| 5064 | /* Interrupts should be disabled already to avoid re-arming. */ |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 5065 | WARN_ON(intel_irqs_enabled(dev_priv)); |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 5066 | |
| 5067 | flush_delayed_work(&dev_priv->rps.delayed_resume_work); |
| 5068 | |
| 5069 | cancel_work_sync(&dev_priv->rps.work); |
Deepak S | b47adc1 | 2014-06-20 20:03:02 +0530 | [diff] [blame] | 5070 | |
| 5071 | /* Force GPU to min freq during suspend */ |
| 5072 | gen6_rps_idle(dev_priv); |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 5073 | } |
| 5074 | |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5075 | void intel_disable_gt_powersave(struct drm_device *dev) |
| 5076 | { |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 5077 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5078 | |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 5079 | /* Interrupts should be disabled already to avoid re-arming. */ |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 5080 | WARN_ON(intel_irqs_enabled(dev_priv)); |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 5081 | |
Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 5082 | if (IS_IRONLAKE_M(dev)) { |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5083 | ironlake_disable_drps(dev); |
Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 5084 | ironlake_disable_rc6(dev); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5085 | } else if (INTEL_INFO(dev)->gen >= 6) { |
Daniel Vetter | 10d8d36 | 2014-06-12 17:48:52 +0200 | [diff] [blame] | 5086 | intel_suspend_gt_powersave(dev); |
Imre Deak | e494837 | 2014-05-12 18:35:04 +0300 | [diff] [blame] | 5087 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 5088 | mutex_lock(&dev_priv->rps.hw_lock); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5089 | if (IS_CHERRYVIEW(dev)) |
| 5090 | cherryview_disable_rps(dev); |
| 5091 | else if (IS_VALLEYVIEW(dev)) |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 5092 | valleyview_disable_rps(dev); |
| 5093 | else |
| 5094 | gen6_disable_rps(dev); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 5095 | dev_priv->rps.enabled = false; |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 5096 | mutex_unlock(&dev_priv->rps.hw_lock); |
Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 5097 | } |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5098 | } |
| 5099 | |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 5100 | static void intel_gen6_powersave_work(struct work_struct *work) |
| 5101 | { |
| 5102 | struct drm_i915_private *dev_priv = |
| 5103 | container_of(work, struct drm_i915_private, |
| 5104 | rps.delayed_resume_work.work); |
| 5105 | struct drm_device *dev = dev_priv->dev; |
| 5106 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 5107 | mutex_lock(&dev_priv->rps.hw_lock); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5108 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5109 | if (IS_CHERRYVIEW(dev)) { |
| 5110 | cherryview_enable_rps(dev); |
| 5111 | } else if (IS_VALLEYVIEW(dev)) { |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5112 | valleyview_enable_rps(dev); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5113 | } else if (IS_BROADWELL(dev)) { |
| 5114 | gen8_enable_rps(dev); |
Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 5115 | __gen6_update_ring_freq(dev); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5116 | } else { |
| 5117 | gen6_enable_rps(dev); |
Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 5118 | __gen6_update_ring_freq(dev); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5119 | } |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 5120 | dev_priv->rps.enabled = true; |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 5121 | mutex_unlock(&dev_priv->rps.hw_lock); |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 5122 | |
| 5123 | intel_runtime_pm_put(dev_priv); |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 5124 | } |
| 5125 | |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5126 | void intel_enable_gt_powersave(struct drm_device *dev) |
| 5127 | { |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 5128 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5129 | |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5130 | if (IS_IRONLAKE_M(dev)) { |
Imre Deak | dc1d013 | 2014-04-14 20:24:28 +0300 | [diff] [blame] | 5131 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5132 | ironlake_enable_drps(dev); |
| 5133 | ironlake_enable_rc6(dev); |
| 5134 | intel_init_emon(dev); |
Imre Deak | dc1d013 | 2014-04-14 20:24:28 +0300 | [diff] [blame] | 5135 | mutex_unlock(&dev->struct_mutex); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5136 | } else if (INTEL_INFO(dev)->gen >= 6) { |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 5137 | /* |
| 5138 | * PCU communication is slow and this doesn't need to be |
| 5139 | * done at any specific time, so do this out of our fast path |
| 5140 | * to make resume and init faster. |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 5141 | * |
| 5142 | * We depend on the HW RC6 power context save/restore |
| 5143 | * mechanism when entering D3 through runtime PM suspend. So |
| 5144 | * disable RPM until RPS/RC6 is properly setup. We can only |
| 5145 | * get here via the driver load/system resume/runtime resume |
| 5146 | * paths, so the _noresume version is enough (and in case of |
| 5147 | * runtime resume it's necessary). |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 5148 | */ |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 5149 | if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work, |
| 5150 | round_jiffies_up_relative(HZ))) |
| 5151 | intel_runtime_pm_get_noresume(dev_priv); |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5152 | } |
| 5153 | } |
| 5154 | |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 5155 | void intel_reset_gt_powersave(struct drm_device *dev) |
| 5156 | { |
| 5157 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5158 | |
| 5159 | dev_priv->rps.enabled = false; |
| 5160 | intel_enable_gt_powersave(dev); |
| 5161 | } |
| 5162 | |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5163 | static void ibx_init_clock_gating(struct drm_device *dev) |
| 5164 | { |
| 5165 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5166 | |
| 5167 | /* |
| 5168 | * On Ibex Peak and Cougar Point, we need to disable clock |
| 5169 | * gating for the panel power sequencer or it will fail to |
| 5170 | * start up when no ports are active. |
| 5171 | */ |
| 5172 | I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE); |
| 5173 | } |
| 5174 | |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5175 | static void g4x_disable_trickle_feed(struct drm_device *dev) |
| 5176 | { |
| 5177 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5178 | int pipe; |
| 5179 | |
| 5180 | for_each_pipe(pipe) { |
| 5181 | I915_WRITE(DSPCNTR(pipe), |
| 5182 | I915_READ(DSPCNTR(pipe)) | |
| 5183 | DISPPLANE_TRICKLE_FEED_DISABLE); |
Ville Syrjälä | 1dba99f | 2013-10-01 18:02:18 +0300 | [diff] [blame] | 5184 | intel_flush_primary_plane(dev_priv, pipe); |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5185 | } |
| 5186 | } |
| 5187 | |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 5188 | static void ilk_init_lp_watermarks(struct drm_device *dev) |
| 5189 | { |
| 5190 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5191 | |
| 5192 | I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN); |
| 5193 | I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN); |
| 5194 | I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN); |
| 5195 | |
| 5196 | /* |
| 5197 | * Don't touch WM1S_LP_EN here. |
| 5198 | * Doing so could cause underruns. |
| 5199 | */ |
| 5200 | } |
| 5201 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5202 | static void ironlake_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5203 | { |
| 5204 | struct drm_i915_private *dev_priv = dev->dev_private; |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 5205 | uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5206 | |
Damien Lespiau | f1e8fa5 | 2013-06-07 17:41:09 +0100 | [diff] [blame] | 5207 | /* |
| 5208 | * Required for FBC |
| 5209 | * WaFbcDisableDpfcClockGating:ilk |
| 5210 | */ |
Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 5211 | dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE | |
| 5212 | ILK_DPFCUNIT_CLOCK_GATE_DISABLE | |
| 5213 | ILK_DPFDUNIT_CLOCK_GATE_ENABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5214 | |
| 5215 | I915_WRITE(PCH_3DCGDIS0, |
| 5216 | MARIUNIT_CLOCK_GATE_DISABLE | |
| 5217 | SVSMUNIT_CLOCK_GATE_DISABLE); |
| 5218 | I915_WRITE(PCH_3DCGDIS1, |
| 5219 | VFMUNIT_CLOCK_GATE_DISABLE); |
| 5220 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5221 | /* |
| 5222 | * According to the spec the following bits should be set in |
| 5223 | * order to enable memory self-refresh |
| 5224 | * The bit 22/21 of 0x42004 |
| 5225 | * The bit 5 of 0x42020 |
| 5226 | * The bit 15 of 0x45000 |
| 5227 | */ |
| 5228 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 5229 | (I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 5230 | ILK_DPARB_GATE | ILK_VSDPFD_FULL)); |
Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 5231 | dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5232 | I915_WRITE(DISP_ARB_CTL, |
| 5233 | (I915_READ(DISP_ARB_CTL) | |
| 5234 | DISP_FBC_WM_DIS)); |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 5235 | |
| 5236 | ilk_init_lp_watermarks(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5237 | |
| 5238 | /* |
| 5239 | * Based on the document from hardware guys the following bits |
| 5240 | * should be set unconditionally in order to enable FBC. |
| 5241 | * The bit 22 of 0x42000 |
| 5242 | * The bit 22 of 0x42004 |
| 5243 | * The bit 7,8,9 of 0x42020. |
| 5244 | */ |
| 5245 | if (IS_IRONLAKE_M(dev)) { |
Damien Lespiau | 4bb3533 | 2013-06-14 15:23:24 +0100 | [diff] [blame] | 5246 | /* WaFbcAsynchFlipDisableFbcQueue:ilk */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5247 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 5248 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 5249 | ILK_FBCQ_DIS); |
| 5250 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 5251 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 5252 | ILK_DPARB_GATE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5253 | } |
| 5254 | |
Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 5255 | I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate); |
| 5256 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5257 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 5258 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 5259 | ILK_ELPIN_409_SELECT); |
| 5260 | I915_WRITE(_3D_CHICKEN2, |
| 5261 | _3D_CHICKEN2_WM_READ_PIPELINED << 16 | |
| 5262 | _3D_CHICKEN2_WM_READ_PIPELINED); |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 5263 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5264 | /* WaDisableRenderCachePipelinedFlush:ilk */ |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 5265 | I915_WRITE(CACHE_MODE_0, |
| 5266 | _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE)); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5267 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5268 | /* WaDisable_RenderCache_OperationalFlush:ilk */ |
| 5269 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 5270 | |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5271 | g4x_disable_trickle_feed(dev); |
Ville Syrjälä | bdad2b2 | 2013-06-07 10:47:03 +0300 | [diff] [blame] | 5272 | |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5273 | ibx_init_clock_gating(dev); |
| 5274 | } |
| 5275 | |
| 5276 | static void cpt_init_clock_gating(struct drm_device *dev) |
| 5277 | { |
| 5278 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5279 | int pipe; |
Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 5280 | uint32_t val; |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5281 | |
| 5282 | /* |
| 5283 | * On Ibex Peak and Cougar Point, we need to disable clock |
| 5284 | * gating for the panel power sequencer or it will fail to |
| 5285 | * start up when no ports are active. |
| 5286 | */ |
Jesse Barnes | cd66407 | 2013-10-02 10:34:19 -0700 | [diff] [blame] | 5287 | I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE | |
| 5288 | PCH_DPLUNIT_CLOCK_GATE_DISABLE | |
| 5289 | PCH_CPUNIT_CLOCK_GATE_DISABLE); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5290 | I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) | |
| 5291 | DPLS_EDP_PPS_FIX_DIS); |
Takashi Iwai | 335c07b | 2012-12-11 11:46:29 +0100 | [diff] [blame] | 5292 | /* The below fixes the weird display corruption, a few pixels shifted |
| 5293 | * downward, on (only) LVDS of some HP laptops with IVY. |
| 5294 | */ |
Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 5295 | for_each_pipe(pipe) { |
Paulo Zanoni | dc4bd2d | 2013-04-08 15:48:08 -0300 | [diff] [blame] | 5296 | val = I915_READ(TRANS_CHICKEN2(pipe)); |
| 5297 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; |
| 5298 | val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 5299 | if (dev_priv->vbt.fdi_rx_polarity_inverted) |
Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 5300 | val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED; |
Paulo Zanoni | dc4bd2d | 2013-04-08 15:48:08 -0300 | [diff] [blame] | 5301 | val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK; |
| 5302 | val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER; |
| 5303 | val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH; |
Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 5304 | I915_WRITE(TRANS_CHICKEN2(pipe), val); |
| 5305 | } |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5306 | /* WADP0ClockGatingDisable */ |
| 5307 | for_each_pipe(pipe) { |
| 5308 | I915_WRITE(TRANS_CHICKEN1(pipe), |
| 5309 | TRANS_CHICKEN1_DP0UNIT_GC_DISABLE); |
| 5310 | } |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5311 | } |
| 5312 | |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 5313 | static void gen6_check_mch_setup(struct drm_device *dev) |
| 5314 | { |
| 5315 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5316 | uint32_t tmp; |
| 5317 | |
| 5318 | tmp = I915_READ(MCH_SSKPD); |
Daniel Vetter | df662a2 | 2014-08-04 11:17:25 +0200 | [diff] [blame] | 5319 | if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) |
| 5320 | DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n", |
| 5321 | tmp); |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 5322 | } |
| 5323 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5324 | static void gen6_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5325 | { |
| 5326 | struct drm_i915_private *dev_priv = dev->dev_private; |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 5327 | uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5328 | |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 5329 | I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5330 | |
| 5331 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 5332 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 5333 | ILK_ELPIN_409_SELECT); |
| 5334 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5335 | /* WaDisableHiZPlanesWhenMSAAEnabled:snb */ |
Daniel Vetter | 4283908 | 2012-12-14 23:38:28 +0100 | [diff] [blame] | 5336 | I915_WRITE(_3D_CHICKEN, |
| 5337 | _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB)); |
| 5338 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5339 | /* WaSetupGtModeTdRowDispatch:snb */ |
Daniel Vetter | 6547fbd | 2012-12-14 23:38:29 +0100 | [diff] [blame] | 5340 | if (IS_SNB_GT1(dev)) |
| 5341 | I915_WRITE(GEN6_GT_MODE, |
| 5342 | _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE)); |
| 5343 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5344 | /* WaDisable_RenderCache_OperationalFlush:snb */ |
| 5345 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 5346 | |
Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 5347 | /* |
| 5348 | * BSpec recoomends 8x4 when MSAA is used, |
| 5349 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 5350 | * |
| 5351 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 5352 | * disable bit, which we don't touch here, but it's good |
| 5353 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 5354 | */ |
| 5355 | I915_WRITE(GEN6_GT_MODE, |
| 5356 | GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4); |
| 5357 | |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 5358 | ilk_init_lp_watermarks(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5359 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5360 | I915_WRITE(CACHE_MODE_0, |
Daniel Vetter | 5074329 | 2012-04-26 22:02:54 +0200 | [diff] [blame] | 5361 | _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5362 | |
| 5363 | I915_WRITE(GEN6_UCGCTL1, |
| 5364 | I915_READ(GEN6_UCGCTL1) | |
| 5365 | GEN6_BLBUNIT_CLOCK_GATE_DISABLE | |
| 5366 | GEN6_CSUNIT_CLOCK_GATE_DISABLE); |
| 5367 | |
| 5368 | /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock |
| 5369 | * gating disable must be set. Failure to set it results in |
| 5370 | * flickering pixels due to Z write ordering failures after |
| 5371 | * some amount of runtime in the Mesa "fire" demo, and Unigine |
| 5372 | * Sanctuary and Tropics, and apparently anything else with |
| 5373 | * alpha test or pixel discard. |
| 5374 | * |
| 5375 | * According to the spec, bit 11 (RCCUNIT) must also be set, |
| 5376 | * but we didn't debug actual testcases to find it out. |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5377 | * |
Ville Syrjälä | ef59318 | 2014-01-22 21:32:47 +0200 | [diff] [blame] | 5378 | * WaDisableRCCUnitClockGating:snb |
| 5379 | * WaDisableRCPBUnitClockGating:snb |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5380 | */ |
| 5381 | I915_WRITE(GEN6_UCGCTL2, |
| 5382 | GEN6_RCPBUNIT_CLOCK_GATE_DISABLE | |
| 5383 | GEN6_RCCUNIT_CLOCK_GATE_DISABLE); |
| 5384 | |
Ville Syrjälä | 5eb146d | 2014-02-04 21:59:16 +0200 | [diff] [blame] | 5385 | /* WaStripsFansDisableFastClipPerformanceFix:snb */ |
Ville Syrjälä | 743b57d | 2014-02-04 21:59:17 +0200 | [diff] [blame] | 5386 | I915_WRITE(_3D_CHICKEN3, |
| 5387 | _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5388 | |
| 5389 | /* |
Ville Syrjälä | e927ecd | 2014-02-04 21:59:18 +0200 | [diff] [blame] | 5390 | * Bspec says: |
| 5391 | * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and |
| 5392 | * 3DSTATE_SF number of SF output attributes is more than 16." |
| 5393 | */ |
| 5394 | I915_WRITE(_3D_CHICKEN3, |
| 5395 | _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH)); |
| 5396 | |
| 5397 | /* |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5398 | * According to the spec the following bits should be |
| 5399 | * set in order to enable memory self-refresh and fbc: |
| 5400 | * The bit21 and bit22 of 0x42000 |
| 5401 | * The bit21 and bit22 of 0x42004 |
| 5402 | * The bit5 and bit7 of 0x42020 |
| 5403 | * The bit14 of 0x70180 |
| 5404 | * The bit14 of 0x71180 |
Damien Lespiau | 4bb3533 | 2013-06-14 15:23:24 +0100 | [diff] [blame] | 5405 | * |
| 5406 | * WaFbcAsynchFlipDisableFbcQueue:snb |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5407 | */ |
| 5408 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 5409 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 5410 | ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS); |
| 5411 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 5412 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 5413 | ILK_DPARB_GATE | ILK_VSDPFD_FULL); |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 5414 | I915_WRITE(ILK_DSPCLK_GATE_D, |
| 5415 | I915_READ(ILK_DSPCLK_GATE_D) | |
| 5416 | ILK_DPARBUNIT_CLOCK_GATE_ENABLE | |
| 5417 | ILK_DPFDUNIT_CLOCK_GATE_ENABLE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5418 | |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5419 | g4x_disable_trickle_feed(dev); |
Ben Widawsky | f8f2ac9 | 2012-10-03 19:34:24 -0700 | [diff] [blame] | 5420 | |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5421 | cpt_init_clock_gating(dev); |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 5422 | |
| 5423 | gen6_check_mch_setup(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5424 | } |
| 5425 | |
| 5426 | static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv) |
| 5427 | { |
| 5428 | uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE); |
| 5429 | |
Ville Syrjälä | 3aad905 | 2014-01-22 21:32:59 +0200 | [diff] [blame] | 5430 | /* |
Ville Syrjälä | 46680e0 | 2014-01-22 21:33:01 +0200 | [diff] [blame] | 5431 | * WaVSThreadDispatchOverride:ivb,vlv |
Ville Syrjälä | 3aad905 | 2014-01-22 21:32:59 +0200 | [diff] [blame] | 5432 | * |
| 5433 | * This actually overrides the dispatch |
| 5434 | * mode for all thread types. |
| 5435 | */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5436 | reg &= ~GEN7_FF_SCHED_MASK; |
| 5437 | reg |= GEN7_FF_TS_SCHED_HW; |
| 5438 | reg |= GEN7_FF_VS_SCHED_HW; |
| 5439 | reg |= GEN7_FF_DS_SCHED_HW; |
| 5440 | |
| 5441 | I915_WRITE(GEN7_FF_THREAD_MODE, reg); |
| 5442 | } |
| 5443 | |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 5444 | static void lpt_init_clock_gating(struct drm_device *dev) |
| 5445 | { |
| 5446 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5447 | |
| 5448 | /* |
| 5449 | * TODO: this bit should only be enabled when really needed, then |
| 5450 | * disabled when not needed anymore in order to save power. |
| 5451 | */ |
| 5452 | if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) |
| 5453 | I915_WRITE(SOUTH_DSPCLK_GATE_D, |
| 5454 | I915_READ(SOUTH_DSPCLK_GATE_D) | |
| 5455 | PCH_LP_PARTITION_LEVEL_DISABLE); |
Paulo Zanoni | 0a790cd | 2013-04-17 18:15:49 -0300 | [diff] [blame] | 5456 | |
| 5457 | /* WADPOClockGatingDisable:hsw */ |
| 5458 | I915_WRITE(_TRANSA_CHICKEN1, |
| 5459 | I915_READ(_TRANSA_CHICKEN1) | |
| 5460 | TRANS_CHICKEN1_DP0UNIT_GC_DISABLE); |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 5461 | } |
| 5462 | |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 5463 | static void lpt_suspend_hw(struct drm_device *dev) |
| 5464 | { |
| 5465 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5466 | |
| 5467 | if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) { |
| 5468 | uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D); |
| 5469 | |
| 5470 | val &= ~PCH_LP_PARTITION_LEVEL_DISABLE; |
| 5471 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); |
| 5472 | } |
| 5473 | } |
| 5474 | |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 5475 | static void gen8_init_clock_gating(struct drm_device *dev) |
| 5476 | { |
| 5477 | struct drm_i915_private *dev_priv = dev->dev_private; |
Damien Lespiau | 07d27e2 | 2014-03-03 17:31:46 +0000 | [diff] [blame] | 5478 | enum pipe pipe; |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 5479 | |
| 5480 | I915_WRITE(WM3_LP_ILK, 0); |
| 5481 | I915_WRITE(WM2_LP_ILK, 0); |
| 5482 | I915_WRITE(WM1_LP_ILK, 0); |
Ben Widawsky | 50ed5fb | 2013-11-02 21:07:40 -0700 | [diff] [blame] | 5483 | |
| 5484 | /* FIXME(BDW): Check all the w/a, some might only apply to |
| 5485 | * pre-production hw. */ |
| 5486 | |
Kenneth Graunke | c8966e1 | 2014-02-26 23:59:30 -0800 | [diff] [blame] | 5487 | /* WaDisablePartialInstShootdown:bdw */ |
| 5488 | I915_WRITE(GEN8_ROW_CHICKEN, |
| 5489 | _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE)); |
| 5490 | |
Kenneth Graunke | 1411e6a | 2014-02-26 23:59:31 -0800 | [diff] [blame] | 5491 | /* WaDisableThreadStallDopClockGating:bdw */ |
| 5492 | /* FIXME: Unclear whether we really need this on production bdw. */ |
| 5493 | I915_WRITE(GEN8_ROW_CHICKEN, |
| 5494 | _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE)); |
| 5495 | |
Damien Lespiau | 4167e32 | 2014-01-16 16:51:35 +0000 | [diff] [blame] | 5496 | /* |
| 5497 | * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for |
| 5498 | * pre-production hardware |
| 5499 | */ |
Ben Widawsky | fd392b6 | 2013-11-04 22:52:39 -0800 | [diff] [blame] | 5500 | I915_WRITE(HALF_SLICE_CHICKEN3, |
| 5501 | _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS)); |
Ben Widawsky | bf66347 | 2013-11-02 21:07:57 -0700 | [diff] [blame] | 5502 | I915_WRITE(HALF_SLICE_CHICKEN3, |
| 5503 | _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS)); |
Ben Widawsky | 4afe8d3 | 2013-11-02 21:07:55 -0700 | [diff] [blame] | 5504 | I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE)); |
| 5505 | |
Ben Widawsky | 7f88da0 | 2013-11-02 21:07:58 -0700 | [diff] [blame] | 5506 | I915_WRITE(_3D_CHICKEN3, |
Michel Thierry | b3f9ad9 | 2014-07-07 12:40:17 +0100 | [diff] [blame] | 5507 | _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2))); |
Ben Widawsky | 7f88da0 | 2013-11-02 21:07:58 -0700 | [diff] [blame] | 5508 | |
Ben Widawsky | a75f362 | 2013-11-02 21:07:59 -0700 | [diff] [blame] | 5509 | I915_WRITE(COMMON_SLICE_CHICKEN2, |
| 5510 | _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE)); |
| 5511 | |
Ben Widawsky | 4c2e7a5 | 2013-11-02 21:08:00 -0700 | [diff] [blame] | 5512 | I915_WRITE(GEN7_HALF_SLICE_CHICKEN1, |
| 5513 | _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE)); |
| 5514 | |
Ben Widawsky | 242a401 | 2014-04-18 18:04:29 -0300 | [diff] [blame] | 5515 | /* WaDisableDopClockGating:bdw May not be needed for production */ |
| 5516 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 5517 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
| 5518 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 5519 | /* WaSwitchSolVfFArbitrationPriority:bdw */ |
Ben Widawsky | 50ed5fb | 2013-11-02 21:07:40 -0700 | [diff] [blame] | 5520 | I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL); |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 5521 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 5522 | /* WaPsrDPAMaskVBlankInSRD:bdw */ |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 5523 | I915_WRITE(CHICKEN_PAR1_1, |
| 5524 | I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD); |
| 5525 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 5526 | /* WaPsrDPRSUnmaskVBlankInSRD:bdw */ |
Damien Lespiau | 07d27e2 | 2014-03-03 17:31:46 +0000 | [diff] [blame] | 5527 | for_each_pipe(pipe) { |
| 5528 | I915_WRITE(CHICKEN_PIPESL_1(pipe), |
Ville Syrjälä | c7c6562 | 2014-03-05 13:05:45 +0200 | [diff] [blame] | 5529 | I915_READ(CHICKEN_PIPESL_1(pipe)) | |
Ville Syrjälä | 8f670bb | 2014-03-05 13:05:47 +0200 | [diff] [blame] | 5530 | BDW_DPRS_MASK_VBLANK_SRD); |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 5531 | } |
Ben Widawsky | 63801f2 | 2013-12-12 17:26:03 -0800 | [diff] [blame] | 5532 | |
| 5533 | /* Use Force Non-Coherent whenever executing a 3D context. This is a |
| 5534 | * workaround for for a possible hang in the unlikely event a TLB |
| 5535 | * invalidation occurs during a PSD flush. |
| 5536 | */ |
| 5537 | I915_WRITE(HDC_CHICKEN0, |
| 5538 | I915_READ(HDC_CHICKEN0) | |
| 5539 | _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT)); |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 5540 | |
| 5541 | /* WaVSRefCountFullforceMissDisable:bdw */ |
| 5542 | /* WaDSRefCountFullforceMissDisable:bdw */ |
| 5543 | I915_WRITE(GEN7_FF_THREAD_MODE, |
| 5544 | I915_READ(GEN7_FF_THREAD_MODE) & |
| 5545 | ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME)); |
Ville Syrjälä | 36075a4 | 2014-02-04 21:59:21 +0200 | [diff] [blame] | 5546 | |
| 5547 | /* |
| 5548 | * BSpec recommends 8x4 when MSAA is used, |
| 5549 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 5550 | * |
| 5551 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 5552 | * disable bit, which we don't touch here, but it's good |
| 5553 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | 36075a4 | 2014-02-04 21:59:21 +0200 | [diff] [blame] | 5554 | */ |
| 5555 | I915_WRITE(GEN7_GT_MODE, |
| 5556 | GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4); |
Ville Syrjälä | 295e8bb | 2014-02-27 21:59:01 +0200 | [diff] [blame] | 5557 | |
| 5558 | I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL, |
| 5559 | _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE)); |
Ville Syrjälä | 4f1ca9e | 2014-02-27 21:59:02 +0200 | [diff] [blame] | 5560 | |
| 5561 | /* WaDisableSDEUnitClockGating:bdw */ |
| 5562 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 5563 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
Damien Lespiau | 5d70868 | 2014-03-26 18:41:51 +0000 | [diff] [blame] | 5564 | |
| 5565 | /* Wa4x4STCOptimizationDisable:bdw */ |
| 5566 | I915_WRITE(CACHE_MODE_1, |
| 5567 | _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE)); |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 5568 | } |
| 5569 | |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5570 | static void haswell_init_clock_gating(struct drm_device *dev) |
| 5571 | { |
| 5572 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5573 | |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 5574 | ilk_init_lp_watermarks(dev); |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5575 | |
Francisco Jerez | f3fc488 | 2013-10-02 15:53:16 -0700 | [diff] [blame] | 5576 | /* L3 caching of data atomics doesn't work -- disable it. */ |
| 5577 | I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE); |
| 5578 | I915_WRITE(HSW_ROW_CHICKEN3, |
| 5579 | _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE)); |
| 5580 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5581 | /* This is required by WaCatErrorRejectionIssue:hsw */ |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5582 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, |
| 5583 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | |
| 5584 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); |
| 5585 | |
Ville Syrjälä | e36ea7f | 2014-01-22 21:33:00 +0200 | [diff] [blame] | 5586 | /* WaVSRefCountFullforceMissDisable:hsw */ |
| 5587 | I915_WRITE(GEN7_FF_THREAD_MODE, |
| 5588 | I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME); |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5589 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5590 | /* WaDisable_RenderCache_OperationalFlush:hsw */ |
| 5591 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 5592 | |
Chia-I Wu | fe27c60 | 2014-01-28 13:29:33 +0800 | [diff] [blame] | 5593 | /* enable HiZ Raw Stall Optimization */ |
| 5594 | I915_WRITE(CACHE_MODE_0_GEN7, |
| 5595 | _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE)); |
| 5596 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5597 | /* WaDisable4x2SubspanOptimization:hsw */ |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5598 | I915_WRITE(CACHE_MODE_1, |
| 5599 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); |
Eugeni Dodonov | 1544d9d | 2012-07-02 11:51:10 -0300 | [diff] [blame] | 5600 | |
Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 5601 | /* |
| 5602 | * BSpec recommends 8x4 when MSAA is used, |
| 5603 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 5604 | * |
| 5605 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 5606 | * disable bit, which we don't touch here, but it's good |
| 5607 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 5608 | */ |
| 5609 | I915_WRITE(GEN7_GT_MODE, |
| 5610 | GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4); |
| 5611 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5612 | /* WaSwitchSolVfFArbitrationPriority:hsw */ |
Ben Widawsky | e3dff58 | 2013-03-20 14:49:14 -0700 | [diff] [blame] | 5613 | I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL); |
| 5614 | |
Paulo Zanoni | 90a8864 | 2013-05-03 17:23:45 -0300 | [diff] [blame] | 5615 | /* WaRsPkgCStateDisplayPMReq:hsw */ |
| 5616 | I915_WRITE(CHICKEN_PAR1_1, |
| 5617 | I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES); |
Eugeni Dodonov | 1544d9d | 2012-07-02 11:51:10 -0300 | [diff] [blame] | 5618 | |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 5619 | lpt_init_clock_gating(dev); |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5620 | } |
| 5621 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5622 | static void ivybridge_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5623 | { |
| 5624 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 5625 | uint32_t snpcr; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5626 | |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 5627 | ilk_init_lp_watermarks(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5628 | |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 5629 | I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5630 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5631 | /* WaDisableEarlyCull:ivb */ |
Jesse Barnes | 87f8020 | 2012-10-02 17:43:41 -0500 | [diff] [blame] | 5632 | I915_WRITE(_3D_CHICKEN3, |
| 5633 | _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL)); |
| 5634 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5635 | /* WaDisableBackToBackFlipFix:ivb */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5636 | I915_WRITE(IVB_CHICKEN3, |
| 5637 | CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE | |
| 5638 | CHICKEN3_DGMG_DONE_FIX_DISABLE); |
| 5639 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5640 | /* WaDisablePSDDualDispatchEnable:ivb */ |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 5641 | if (IS_IVB_GT1(dev)) |
| 5642 | I915_WRITE(GEN7_HALF_SLICE_CHICKEN1, |
| 5643 | _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE)); |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 5644 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5645 | /* WaDisable_RenderCache_OperationalFlush:ivb */ |
| 5646 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 5647 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5648 | /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5649 | I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1, |
| 5650 | GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC); |
| 5651 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5652 | /* WaApplyL3ControlAndL3ChickenMode:ivb */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5653 | I915_WRITE(GEN7_L3CNTLREG1, |
| 5654 | GEN7_WA_FOR_GEN7_L3_CONTROL); |
| 5655 | I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 5656 | GEN7_WA_L3_CHICKEN_MODE); |
| 5657 | if (IS_IVB_GT1(dev)) |
| 5658 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 5659 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
Ville Syrjälä | 412236c | 2014-01-22 21:32:44 +0200 | [diff] [blame] | 5660 | else { |
| 5661 | /* must write both registers */ |
| 5662 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 5663 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 5664 | I915_WRITE(GEN7_ROW_CHICKEN2_GT2, |
| 5665 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
Ville Syrjälä | 412236c | 2014-01-22 21:32:44 +0200 | [diff] [blame] | 5666 | } |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5667 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5668 | /* WaForceL3Serialization:ivb */ |
Jesse Barnes | 61939d9 | 2012-10-02 17:43:38 -0500 | [diff] [blame] | 5669 | I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) & |
| 5670 | ~L3SQ_URB_READ_CAM_MATCH_DISABLE); |
| 5671 | |
Ville Syrjälä | 1b80a19a | 2014-01-22 21:32:53 +0200 | [diff] [blame] | 5672 | /* |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5673 | * According to the spec, bit 13 (RCZUNIT) must be set on IVB. |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5674 | * This implements the WaDisableRCZUnitClockGating:ivb workaround. |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5675 | */ |
| 5676 | I915_WRITE(GEN6_UCGCTL2, |
Ville Syrjälä | 28acf3b | 2014-01-22 21:32:48 +0200 | [diff] [blame] | 5677 | GEN6_RCZUNIT_CLOCK_GATE_DISABLE); |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5678 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5679 | /* This is required by WaCatErrorRejectionIssue:ivb */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5680 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, |
| 5681 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | |
| 5682 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); |
| 5683 | |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5684 | g4x_disable_trickle_feed(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5685 | |
| 5686 | gen7_setup_fixed_func_scheduler(dev_priv); |
Daniel Vetter | 97e1930 | 2012-04-24 16:00:21 +0200 | [diff] [blame] | 5687 | |
Chris Wilson | 2272134 | 2014-03-04 09:41:43 +0000 | [diff] [blame] | 5688 | if (0) { /* causes HiZ corruption on ivb:gt1 */ |
| 5689 | /* enable HiZ Raw Stall Optimization */ |
| 5690 | I915_WRITE(CACHE_MODE_0_GEN7, |
| 5691 | _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE)); |
| 5692 | } |
Chia-I Wu | 116f2b6 | 2014-01-28 13:29:34 +0800 | [diff] [blame] | 5693 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5694 | /* WaDisable4x2SubspanOptimization:ivb */ |
Daniel Vetter | 97e1930 | 2012-04-24 16:00:21 +0200 | [diff] [blame] | 5695 | I915_WRITE(CACHE_MODE_1, |
| 5696 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); |
Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 5697 | |
Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 5698 | /* |
| 5699 | * BSpec recommends 8x4 when MSAA is used, |
| 5700 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 5701 | * |
| 5702 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 5703 | * disable bit, which we don't touch here, but it's good |
| 5704 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 5705 | */ |
| 5706 | I915_WRITE(GEN7_GT_MODE, |
| 5707 | GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4); |
| 5708 | |
Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 5709 | snpcr = I915_READ(GEN6_MBCUNIT_SNPCR); |
| 5710 | snpcr &= ~GEN6_MBC_SNPCR_MASK; |
| 5711 | snpcr |= GEN6_MBC_SNPCR_MED; |
| 5712 | I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5713 | |
Ben Widawsky | ab5c608 | 2013-04-05 13:12:41 -0700 | [diff] [blame] | 5714 | if (!HAS_PCH_NOP(dev)) |
| 5715 | cpt_init_clock_gating(dev); |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 5716 | |
| 5717 | gen6_check_mch_setup(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5718 | } |
| 5719 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5720 | static void valleyview_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5721 | { |
| 5722 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | 85b1d7b | 2013-11-04 11:52:45 -0800 | [diff] [blame] | 5723 | u32 val; |
| 5724 | |
| 5725 | mutex_lock(&dev_priv->rps.hw_lock); |
| 5726 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
| 5727 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 5728 | switch ((val >> 6) & 3) { |
| 5729 | case 0: |
Deepak S | f6d5194 | 2014-04-03 21:01:28 +0530 | [diff] [blame] | 5730 | case 1: |
Jesse Barnes | 85b1d7b | 2013-11-04 11:52:45 -0800 | [diff] [blame] | 5731 | dev_priv->mem_freq = 800; |
| 5732 | break; |
Jesse Barnes | f64a28a | 2013-11-04 16:07:00 -0800 | [diff] [blame] | 5733 | case 2: |
Deepak S | f6d5194 | 2014-04-03 21:01:28 +0530 | [diff] [blame] | 5734 | dev_priv->mem_freq = 1066; |
Jesse Barnes | 85b1d7b | 2013-11-04 11:52:45 -0800 | [diff] [blame] | 5735 | break; |
Jesse Barnes | f64a28a | 2013-11-04 16:07:00 -0800 | [diff] [blame] | 5736 | case 3: |
Chon Ming Lee | 2325991 | 2013-11-07 15:23:26 +0800 | [diff] [blame] | 5737 | dev_priv->mem_freq = 1333; |
Jesse Barnes | f64a28a | 2013-11-04 16:07:00 -0800 | [diff] [blame] | 5738 | break; |
Jesse Barnes | 85b1d7b | 2013-11-04 11:52:45 -0800 | [diff] [blame] | 5739 | } |
| 5740 | DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5741 | |
Ville Syrjälä | d7fe0cc | 2013-05-21 18:01:50 +0300 | [diff] [blame] | 5742 | I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5743 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5744 | /* WaDisableEarlyCull:vlv */ |
Jesse Barnes | 87f8020 | 2012-10-02 17:43:41 -0500 | [diff] [blame] | 5745 | I915_WRITE(_3D_CHICKEN3, |
| 5746 | _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL)); |
| 5747 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5748 | /* WaDisableBackToBackFlipFix:vlv */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5749 | I915_WRITE(IVB_CHICKEN3, |
| 5750 | CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE | |
| 5751 | CHICKEN3_DGMG_DONE_FIX_DISABLE); |
| 5752 | |
Ville Syrjälä | fad7d36 | 2014-01-22 21:32:39 +0200 | [diff] [blame] | 5753 | /* WaPsdDispatchEnable:vlv */ |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5754 | /* WaDisablePSDDualDispatchEnable:vlv */ |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 5755 | I915_WRITE(GEN7_HALF_SLICE_CHICKEN1, |
Jesse Barnes | d3bc030 | 2013-03-08 10:45:51 -0800 | [diff] [blame] | 5756 | _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP | |
| 5757 | GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE)); |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 5758 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5759 | /* WaDisable_RenderCache_OperationalFlush:vlv */ |
| 5760 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 5761 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5762 | /* WaForceL3Serialization:vlv */ |
Jesse Barnes | 61939d9 | 2012-10-02 17:43:38 -0500 | [diff] [blame] | 5763 | I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) & |
| 5764 | ~L3SQ_URB_READ_CAM_MATCH_DISABLE); |
| 5765 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5766 | /* WaDisableDopClockGating:vlv */ |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 5767 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 5768 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
| 5769 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5770 | /* This is required by WaCatErrorRejectionIssue:vlv */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5771 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, |
| 5772 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | |
| 5773 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); |
| 5774 | |
Ville Syrjälä | 46680e0 | 2014-01-22 21:33:01 +0200 | [diff] [blame] | 5775 | gen7_setup_fixed_func_scheduler(dev_priv); |
| 5776 | |
Ville Syrjälä | 3c0edae | 2014-01-22 21:32:56 +0200 | [diff] [blame] | 5777 | /* |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5778 | * According to the spec, bit 13 (RCZUNIT) must be set on IVB. |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5779 | * This implements the WaDisableRCZUnitClockGating:vlv workaround. |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5780 | */ |
| 5781 | I915_WRITE(GEN6_UCGCTL2, |
Ville Syrjälä | 3c0edae | 2014-01-22 21:32:56 +0200 | [diff] [blame] | 5782 | GEN6_RCZUNIT_CLOCK_GATE_DISABLE); |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5783 | |
Akash Goel | c98f506 | 2014-03-24 23:00:07 +0530 | [diff] [blame] | 5784 | /* WaDisableL3Bank2xClockGate:vlv |
| 5785 | * Disabling L3 clock gating- MMIO 940c[25] = 1 |
| 5786 | * Set bit 25, to disable L3_BANK_2x_CLK_GATING */ |
| 5787 | I915_WRITE(GEN7_UCGCTL4, |
| 5788 | I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE); |
Jesse Barnes | e3f33d4 | 2012-06-14 11:04:50 -0700 | [diff] [blame] | 5789 | |
Ville Syrjälä | e0d8d59 | 2013-06-12 22:11:18 +0300 | [diff] [blame] | 5790 | I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5791 | |
Ville Syrjälä | afd58e7 | 2014-01-22 21:33:03 +0200 | [diff] [blame] | 5792 | /* |
| 5793 | * BSpec says this must be set, even though |
| 5794 | * WaDisable4x2SubspanOptimization isn't listed for VLV. |
| 5795 | */ |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 5796 | I915_WRITE(CACHE_MODE_1, |
| 5797 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); |
Jesse Barnes | 7983117 | 2012-06-20 10:53:12 -0700 | [diff] [blame] | 5798 | |
| 5799 | /* |
Ville Syrjälä | 031994e | 2014-01-22 21:32:46 +0200 | [diff] [blame] | 5800 | * WaIncreaseL3CreditsForVLVB0:vlv |
| 5801 | * This is the hardware default actually. |
| 5802 | */ |
| 5803 | I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE); |
| 5804 | |
| 5805 | /* |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5806 | * WaDisableVLVClockGating_VBIIssue:vlv |
Jesse Barnes | 2d80957 | 2012-10-25 12:15:44 -0700 | [diff] [blame] | 5807 | * Disable clock gating on th GCFG unit to prevent a delay |
| 5808 | * in the reporting of vblank events. |
| 5809 | */ |
Ville Syrjälä | 7a0d1ee | 2014-01-22 21:33:04 +0200 | [diff] [blame] | 5810 | I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5811 | } |
| 5812 | |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 5813 | static void cherryview_init_clock_gating(struct drm_device *dev) |
| 5814 | { |
| 5815 | struct drm_i915_private *dev_priv = dev->dev_private; |
Deepak S | 67c3bf6 | 2014-07-10 13:16:24 +0530 | [diff] [blame] | 5816 | u32 val; |
| 5817 | |
| 5818 | mutex_lock(&dev_priv->rps.hw_lock); |
| 5819 | val = vlv_punit_read(dev_priv, CCK_FUSE_REG); |
| 5820 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 5821 | switch ((val >> 2) & 0x7) { |
| 5822 | case 0: |
| 5823 | case 1: |
| 5824 | dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_200; |
| 5825 | dev_priv->mem_freq = 1600; |
| 5826 | break; |
| 5827 | case 2: |
| 5828 | dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_267; |
| 5829 | dev_priv->mem_freq = 1600; |
| 5830 | break; |
| 5831 | case 3: |
| 5832 | dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_333; |
| 5833 | dev_priv->mem_freq = 2000; |
| 5834 | break; |
| 5835 | case 4: |
| 5836 | dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_320; |
| 5837 | dev_priv->mem_freq = 1600; |
| 5838 | break; |
| 5839 | case 5: |
| 5840 | dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_400; |
| 5841 | dev_priv->mem_freq = 1600; |
| 5842 | break; |
| 5843 | } |
| 5844 | DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq); |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 5845 | |
| 5846 | I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE); |
| 5847 | |
| 5848 | I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE); |
Ville Syrjälä | dd811e7 | 2014-04-09 13:28:33 +0300 | [diff] [blame] | 5849 | |
| 5850 | /* WaDisablePartialInstShootdown:chv */ |
| 5851 | I915_WRITE(GEN8_ROW_CHICKEN, |
| 5852 | _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE)); |
Ville Syrjälä | a706802 | 2014-04-09 13:28:34 +0300 | [diff] [blame] | 5853 | |
| 5854 | /* WaDisableThreadStallDopClockGating:chv */ |
| 5855 | I915_WRITE(GEN8_ROW_CHICKEN, |
| 5856 | _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE)); |
Ville Syrjälä | 232ce33 | 2014-04-09 13:28:35 +0300 | [diff] [blame] | 5857 | |
| 5858 | /* WaVSRefCountFullforceMissDisable:chv */ |
| 5859 | /* WaDSRefCountFullforceMissDisable:chv */ |
| 5860 | I915_WRITE(GEN7_FF_THREAD_MODE, |
| 5861 | I915_READ(GEN7_FF_THREAD_MODE) & |
| 5862 | ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME)); |
Ville Syrjälä | acea6f9 | 2014-04-09 13:28:36 +0300 | [diff] [blame] | 5863 | |
| 5864 | /* WaDisableSemaphoreAndSyncFlipWait:chv */ |
| 5865 | I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL, |
| 5866 | _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE)); |
Ville Syrjälä | 0846697 | 2014-04-09 13:28:37 +0300 | [diff] [blame] | 5867 | |
| 5868 | /* WaDisableCSUnitClockGating:chv */ |
| 5869 | I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) | |
| 5870 | GEN6_CSUNIT_CLOCK_GATE_DISABLE); |
Ville Syrjälä | c631780 | 2014-04-09 13:28:38 +0300 | [diff] [blame] | 5871 | |
| 5872 | /* WaDisableSDEUnitClockGating:chv */ |
| 5873 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 5874 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
Rafael Barbalho | e0d34ce | 2014-04-09 13:28:40 +0300 | [diff] [blame] | 5875 | |
| 5876 | /* WaDisableSamplerPowerBypass:chv (pre-production hw) */ |
| 5877 | I915_WRITE(HALF_SLICE_CHICKEN3, |
| 5878 | _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS)); |
Ville Syrjälä | e4443e4 | 2014-04-09 13:28:41 +0300 | [diff] [blame] | 5879 | |
| 5880 | /* WaDisableGunitClockGating:chv (pre-production hw) */ |
| 5881 | I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) | |
| 5882 | GINT_DIS); |
| 5883 | |
| 5884 | /* WaDisableFfDopClockGating:chv (pre-production hw) */ |
| 5885 | I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL, |
| 5886 | _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE)); |
| 5887 | |
| 5888 | /* WaDisableDopClockGating:chv (pre-production hw) */ |
| 5889 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 5890 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
| 5891 | I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) | |
| 5892 | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE); |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 5893 | } |
| 5894 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5895 | static void g4x_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5896 | { |
| 5897 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5898 | uint32_t dspclk_gate; |
| 5899 | |
| 5900 | I915_WRITE(RENCLK_GATE_D1, 0); |
| 5901 | I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE | |
| 5902 | GS_UNIT_CLOCK_GATE_DISABLE | |
| 5903 | CL_UNIT_CLOCK_GATE_DISABLE); |
| 5904 | I915_WRITE(RAMCLK_GATE_D, 0); |
| 5905 | dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE | |
| 5906 | OVRUNIT_CLOCK_GATE_DISABLE | |
| 5907 | OVCUNIT_CLOCK_GATE_DISABLE; |
| 5908 | if (IS_GM45(dev)) |
| 5909 | dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE; |
| 5910 | I915_WRITE(DSPCLK_GATE_D, dspclk_gate); |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 5911 | |
| 5912 | /* WaDisableRenderCachePipelinedFlush */ |
| 5913 | I915_WRITE(CACHE_MODE_0, |
| 5914 | _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE)); |
Ville Syrjälä | de1aa62 | 2013-06-07 10:47:01 +0300 | [diff] [blame] | 5915 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5916 | /* WaDisable_RenderCache_OperationalFlush:g4x */ |
| 5917 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 5918 | |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5919 | g4x_disable_trickle_feed(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5920 | } |
| 5921 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5922 | static void crestline_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5923 | { |
| 5924 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5925 | |
| 5926 | I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE); |
| 5927 | I915_WRITE(RENCLK_GATE_D2, 0); |
| 5928 | I915_WRITE(DSPCLK_GATE_D, 0); |
| 5929 | I915_WRITE(RAMCLK_GATE_D, 0); |
| 5930 | I915_WRITE16(DEUC, 0); |
Ville Syrjälä | 20f9496 | 2013-06-07 10:47:02 +0300 | [diff] [blame] | 5931 | I915_WRITE(MI_ARB_STATE, |
| 5932 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5933 | |
| 5934 | /* WaDisable_RenderCache_OperationalFlush:gen4 */ |
| 5935 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5936 | } |
| 5937 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5938 | static void broadwater_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5939 | { |
| 5940 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5941 | |
| 5942 | I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE | |
| 5943 | I965_RCC_CLOCK_GATE_DISABLE | |
| 5944 | I965_RCPB_CLOCK_GATE_DISABLE | |
| 5945 | I965_ISC_CLOCK_GATE_DISABLE | |
| 5946 | I965_FBC_CLOCK_GATE_DISABLE); |
| 5947 | I915_WRITE(RENCLK_GATE_D2, 0); |
Ville Syrjälä | 20f9496 | 2013-06-07 10:47:02 +0300 | [diff] [blame] | 5948 | I915_WRITE(MI_ARB_STATE, |
| 5949 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5950 | |
| 5951 | /* WaDisable_RenderCache_OperationalFlush:gen4 */ |
| 5952 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5953 | } |
| 5954 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5955 | static void gen3_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5956 | { |
| 5957 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5958 | u32 dstate = I915_READ(D_STATE); |
| 5959 | |
| 5960 | dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING | |
| 5961 | DSTATE_DOT_CLOCK_GATING; |
| 5962 | I915_WRITE(D_STATE, dstate); |
Chris Wilson | 13a86b8 | 2012-04-24 14:51:43 +0100 | [diff] [blame] | 5963 | |
| 5964 | if (IS_PINEVIEW(dev)) |
| 5965 | I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY)); |
Daniel Vetter | 974a3b0 | 2012-09-09 11:54:16 +0200 | [diff] [blame] | 5966 | |
| 5967 | /* IIR "flip pending" means done if this bit is set */ |
| 5968 | I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE)); |
Ville Syrjälä | 12fabbcb9 | 2014-02-25 15:13:38 +0200 | [diff] [blame] | 5969 | |
| 5970 | /* interrupts should cause a wake up from C3 */ |
Ville Syrjälä | 3299254 | 2014-02-25 15:13:39 +0200 | [diff] [blame] | 5971 | I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN)); |
Ville Syrjälä | dbb4274 | 2014-02-25 15:13:41 +0200 | [diff] [blame] | 5972 | |
| 5973 | /* On GEN3 we really need to make sure the ARB C3 LP bit is set */ |
| 5974 | I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5975 | } |
| 5976 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5977 | static void i85x_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5978 | { |
| 5979 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5980 | |
| 5981 | I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE); |
Ville Syrjälä | 54e472a | 2014-02-25 15:13:40 +0200 | [diff] [blame] | 5982 | |
| 5983 | /* interrupts should cause a wake up from C3 */ |
| 5984 | I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) | |
| 5985 | _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5986 | } |
| 5987 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5988 | static void i830_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5989 | { |
| 5990 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5991 | |
| 5992 | I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE); |
| 5993 | } |
| 5994 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5995 | void intel_init_clock_gating(struct drm_device *dev) |
| 5996 | { |
| 5997 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5998 | |
| 5999 | dev_priv->display.init_clock_gating(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6000 | } |
| 6001 | |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 6002 | void intel_suspend_hw(struct drm_device *dev) |
| 6003 | { |
| 6004 | if (HAS_PCH_LPT(dev)) |
| 6005 | lpt_suspend_hw(dev); |
| 6006 | } |
| 6007 | |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6008 | #define for_each_power_well(i, power_well, domain_mask, power_domains) \ |
| 6009 | for (i = 0; \ |
| 6010 | i < (power_domains)->power_well_count && \ |
| 6011 | ((power_well) = &(power_domains)->power_wells[i]); \ |
| 6012 | i++) \ |
| 6013 | if ((power_well)->domains & (domain_mask)) |
| 6014 | |
| 6015 | #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \ |
| 6016 | for (i = (power_domains)->power_well_count - 1; \ |
| 6017 | i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\ |
| 6018 | i--) \ |
| 6019 | if ((power_well)->domains & (domain_mask)) |
| 6020 | |
Paulo Zanoni | 15d199e | 2013-03-22 14:14:13 -0300 | [diff] [blame] | 6021 | /** |
| 6022 | * We should only use the power well if we explicitly asked the hardware to |
| 6023 | * enable it, so check if it's enabled and also check if we've requested it to |
| 6024 | * be enabled. |
| 6025 | */ |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 6026 | static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv, |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6027 | struct i915_power_well *power_well) |
| 6028 | { |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6029 | return I915_READ(HSW_PWR_WELL_DRIVER) == |
| 6030 | (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED); |
| 6031 | } |
| 6032 | |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 6033 | bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv, |
| 6034 | enum intel_display_power_domain domain) |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 6035 | { |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 6036 | struct i915_power_domains *power_domains; |
Imre Deak | b8c000d | 2014-06-02 14:21:10 +0300 | [diff] [blame] | 6037 | struct i915_power_well *power_well; |
| 6038 | bool is_enabled; |
| 6039 | int i; |
| 6040 | |
| 6041 | if (dev_priv->pm.suspended) |
| 6042 | return false; |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 6043 | |
| 6044 | power_domains = &dev_priv->power_domains; |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 6045 | |
Imre Deak | b8c000d | 2014-06-02 14:21:10 +0300 | [diff] [blame] | 6046 | is_enabled = true; |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 6047 | |
Imre Deak | b8c000d | 2014-06-02 14:21:10 +0300 | [diff] [blame] | 6048 | for_each_power_well_rev(i, power_well, BIT(domain), power_domains) { |
| 6049 | if (power_well->always_on) |
| 6050 | continue; |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 6051 | |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 6052 | if (!power_well->hw_enabled) { |
Imre Deak | b8c000d | 2014-06-02 14:21:10 +0300 | [diff] [blame] | 6053 | is_enabled = false; |
| 6054 | break; |
| 6055 | } |
| 6056 | } |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 6057 | |
Imre Deak | b8c000d | 2014-06-02 14:21:10 +0300 | [diff] [blame] | 6058 | return is_enabled; |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 6059 | } |
| 6060 | |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 6061 | bool intel_display_power_enabled(struct drm_i915_private *dev_priv, |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 6062 | enum intel_display_power_domain domain) |
Paulo Zanoni | 15d199e | 2013-03-22 14:14:13 -0300 | [diff] [blame] | 6063 | { |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6064 | struct i915_power_domains *power_domains; |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 6065 | bool ret; |
Paulo Zanoni | 882244a | 2014-04-01 14:55:12 -0300 | [diff] [blame] | 6066 | |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6067 | power_domains = &dev_priv->power_domains; |
| 6068 | |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6069 | mutex_lock(&power_domains->lock); |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 6070 | ret = intel_display_power_enabled_unlocked(dev_priv, domain); |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6071 | mutex_unlock(&power_domains->lock); |
| 6072 | |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 6073 | return ret; |
Paulo Zanoni | 15d199e | 2013-03-22 14:14:13 -0300 | [diff] [blame] | 6074 | } |
| 6075 | |
Imre Deak | 93c73e8 | 2014-02-18 00:02:19 +0200 | [diff] [blame] | 6076 | /* |
| 6077 | * Starting with Haswell, we have a "Power Down Well" that can be turned off |
| 6078 | * when not needed anymore. We have 4 registers that can request the power well |
| 6079 | * to be enabled, and it will only be disabled if none of the registers is |
| 6080 | * requesting it to be enabled. |
| 6081 | */ |
Paulo Zanoni | d5e8fdc | 2013-12-11 18:50:09 -0200 | [diff] [blame] | 6082 | static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv) |
| 6083 | { |
| 6084 | struct drm_device *dev = dev_priv->dev; |
Paulo Zanoni | d5e8fdc | 2013-12-11 18:50:09 -0200 | [diff] [blame] | 6085 | |
Paulo Zanoni | f9dcb0d | 2013-12-11 18:50:10 -0200 | [diff] [blame] | 6086 | /* |
| 6087 | * After we re-enable the power well, if we touch VGA register 0x3d5 |
| 6088 | * we'll get unclaimed register interrupts. This stops after we write |
| 6089 | * anything to the VGA MSR register. The vgacon module uses this |
| 6090 | * register all the time, so if we unbind our driver and, as a |
| 6091 | * consequence, bind vgacon, we'll get stuck in an infinite loop at |
| 6092 | * console_unlock(). So make here we touch the VGA MSR register, making |
| 6093 | * sure vgacon can keep working normally without triggering interrupts |
| 6094 | * and error messages. |
| 6095 | */ |
| 6096 | vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO); |
| 6097 | outb(inb(VGA_MSR_READ), VGA_MSR_WRITE); |
| 6098 | vga_put(dev->pdev, VGA_RSRC_LEGACY_IO); |
| 6099 | |
Paulo Zanoni | d49bdb0 | 2014-07-04 11:50:31 -0300 | [diff] [blame] | 6100 | if (IS_BROADWELL(dev)) |
| 6101 | gen8_irq_power_well_post_enable(dev_priv); |
Paulo Zanoni | d5e8fdc | 2013-12-11 18:50:09 -0200 | [diff] [blame] | 6102 | } |
| 6103 | |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 6104 | static void hsw_set_power_well(struct drm_i915_private *dev_priv, |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6105 | struct i915_power_well *power_well, bool enable) |
Eugeni Dodonov | d0d3e51 | 2012-05-09 15:37:16 -0300 | [diff] [blame] | 6106 | { |
Paulo Zanoni | fa42e23 | 2013-01-25 16:59:11 -0200 | [diff] [blame] | 6107 | bool is_enabled, enable_requested; |
| 6108 | uint32_t tmp; |
Eugeni Dodonov | d0d3e51 | 2012-05-09 15:37:16 -0300 | [diff] [blame] | 6109 | |
Paulo Zanoni | fa42e23 | 2013-01-25 16:59:11 -0200 | [diff] [blame] | 6110 | tmp = I915_READ(HSW_PWR_WELL_DRIVER); |
Paulo Zanoni | 6aedd1f | 2013-08-02 16:22:25 -0300 | [diff] [blame] | 6111 | is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED; |
| 6112 | enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST; |
Eugeni Dodonov | d0d3e51 | 2012-05-09 15:37:16 -0300 | [diff] [blame] | 6113 | |
Paulo Zanoni | fa42e23 | 2013-01-25 16:59:11 -0200 | [diff] [blame] | 6114 | if (enable) { |
| 6115 | if (!enable_requested) |
Paulo Zanoni | 6aedd1f | 2013-08-02 16:22:25 -0300 | [diff] [blame] | 6116 | I915_WRITE(HSW_PWR_WELL_DRIVER, |
| 6117 | HSW_PWR_WELL_ENABLE_REQUEST); |
Eugeni Dodonov | d0d3e51 | 2012-05-09 15:37:16 -0300 | [diff] [blame] | 6118 | |
Paulo Zanoni | fa42e23 | 2013-01-25 16:59:11 -0200 | [diff] [blame] | 6119 | if (!is_enabled) { |
| 6120 | DRM_DEBUG_KMS("Enabling power well\n"); |
| 6121 | if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) & |
Paulo Zanoni | 6aedd1f | 2013-08-02 16:22:25 -0300 | [diff] [blame] | 6122 | HSW_PWR_WELL_STATE_ENABLED), 20)) |
Paulo Zanoni | fa42e23 | 2013-01-25 16:59:11 -0200 | [diff] [blame] | 6123 | DRM_ERROR("Timeout enabling power well\n"); |
| 6124 | } |
Ben Widawsky | 596cc11 | 2013-11-11 14:46:28 -0800 | [diff] [blame] | 6125 | |
Paulo Zanoni | d5e8fdc | 2013-12-11 18:50:09 -0200 | [diff] [blame] | 6126 | hsw_power_well_post_enable(dev_priv); |
Paulo Zanoni | fa42e23 | 2013-01-25 16:59:11 -0200 | [diff] [blame] | 6127 | } else { |
| 6128 | if (enable_requested) { |
| 6129 | I915_WRITE(HSW_PWR_WELL_DRIVER, 0); |
Paulo Zanoni | 9dbd8fe | 2013-07-23 10:48:11 -0300 | [diff] [blame] | 6130 | POSTING_READ(HSW_PWR_WELL_DRIVER); |
Paulo Zanoni | fa42e23 | 2013-01-25 16:59:11 -0200 | [diff] [blame] | 6131 | DRM_DEBUG_KMS("Requesting to disable the power well\n"); |
Eugeni Dodonov | d0d3e51 | 2012-05-09 15:37:16 -0300 | [diff] [blame] | 6132 | } |
| 6133 | } |
Paulo Zanoni | fa42e23 | 2013-01-25 16:59:11 -0200 | [diff] [blame] | 6134 | } |
Eugeni Dodonov | d0d3e51 | 2012-05-09 15:37:16 -0300 | [diff] [blame] | 6135 | |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 6136 | static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv, |
| 6137 | struct i915_power_well *power_well) |
| 6138 | { |
| 6139 | hsw_set_power_well(dev_priv, power_well, power_well->count > 0); |
| 6140 | |
| 6141 | /* |
| 6142 | * We're taking over the BIOS, so clear any requests made by it since |
| 6143 | * the driver is in charge now. |
| 6144 | */ |
| 6145 | if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST) |
| 6146 | I915_WRITE(HSW_PWR_WELL_BIOS, 0); |
| 6147 | } |
| 6148 | |
| 6149 | static void hsw_power_well_enable(struct drm_i915_private *dev_priv, |
| 6150 | struct i915_power_well *power_well) |
| 6151 | { |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 6152 | hsw_set_power_well(dev_priv, power_well, true); |
| 6153 | } |
| 6154 | |
| 6155 | static void hsw_power_well_disable(struct drm_i915_private *dev_priv, |
| 6156 | struct i915_power_well *power_well) |
| 6157 | { |
| 6158 | hsw_set_power_well(dev_priv, power_well, false); |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 6159 | } |
| 6160 | |
Imre Deak | a45f4466 | 2014-03-04 19:22:56 +0200 | [diff] [blame] | 6161 | static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv, |
| 6162 | struct i915_power_well *power_well) |
| 6163 | { |
| 6164 | } |
| 6165 | |
| 6166 | static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv, |
| 6167 | struct i915_power_well *power_well) |
| 6168 | { |
| 6169 | return true; |
| 6170 | } |
| 6171 | |
Ville Syrjälä | d2011dc | 2014-06-13 13:37:56 +0300 | [diff] [blame] | 6172 | static void vlv_set_power_well(struct drm_i915_private *dev_priv, |
| 6173 | struct i915_power_well *power_well, bool enable) |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6174 | { |
Ville Syrjälä | d2011dc | 2014-06-13 13:37:56 +0300 | [diff] [blame] | 6175 | enum punit_power_well power_well_id = power_well->data; |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6176 | u32 mask; |
| 6177 | u32 state; |
| 6178 | u32 ctrl; |
| 6179 | |
| 6180 | mask = PUNIT_PWRGT_MASK(power_well_id); |
| 6181 | state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) : |
| 6182 | PUNIT_PWRGT_PWR_GATE(power_well_id); |
| 6183 | |
| 6184 | mutex_lock(&dev_priv->rps.hw_lock); |
| 6185 | |
| 6186 | #define COND \ |
| 6187 | ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state) |
| 6188 | |
| 6189 | if (COND) |
| 6190 | goto out; |
| 6191 | |
| 6192 | ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL); |
| 6193 | ctrl &= ~mask; |
| 6194 | ctrl |= state; |
| 6195 | vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl); |
| 6196 | |
| 6197 | if (wait_for(COND, 100)) |
| 6198 | DRM_ERROR("timout setting power well state %08x (%08x)\n", |
| 6199 | state, |
| 6200 | vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL)); |
| 6201 | |
| 6202 | #undef COND |
| 6203 | |
| 6204 | out: |
| 6205 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 6206 | } |
| 6207 | |
| 6208 | static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv, |
| 6209 | struct i915_power_well *power_well) |
| 6210 | { |
| 6211 | vlv_set_power_well(dev_priv, power_well, power_well->count > 0); |
| 6212 | } |
| 6213 | |
| 6214 | static void vlv_power_well_enable(struct drm_i915_private *dev_priv, |
| 6215 | struct i915_power_well *power_well) |
| 6216 | { |
| 6217 | vlv_set_power_well(dev_priv, power_well, true); |
| 6218 | } |
| 6219 | |
| 6220 | static void vlv_power_well_disable(struct drm_i915_private *dev_priv, |
| 6221 | struct i915_power_well *power_well) |
| 6222 | { |
| 6223 | vlv_set_power_well(dev_priv, power_well, false); |
| 6224 | } |
| 6225 | |
| 6226 | static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv, |
| 6227 | struct i915_power_well *power_well) |
| 6228 | { |
| 6229 | int power_well_id = power_well->data; |
| 6230 | bool enabled = false; |
| 6231 | u32 mask; |
| 6232 | u32 state; |
| 6233 | u32 ctrl; |
| 6234 | |
| 6235 | mask = PUNIT_PWRGT_MASK(power_well_id); |
| 6236 | ctrl = PUNIT_PWRGT_PWR_ON(power_well_id); |
| 6237 | |
| 6238 | mutex_lock(&dev_priv->rps.hw_lock); |
| 6239 | |
| 6240 | state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask; |
| 6241 | /* |
| 6242 | * We only ever set the power-on and power-gate states, anything |
| 6243 | * else is unexpected. |
| 6244 | */ |
| 6245 | WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) && |
| 6246 | state != PUNIT_PWRGT_PWR_GATE(power_well_id)); |
| 6247 | if (state == ctrl) |
| 6248 | enabled = true; |
| 6249 | |
| 6250 | /* |
| 6251 | * A transient state at this point would mean some unexpected party |
| 6252 | * is poking at the power controls too. |
| 6253 | */ |
| 6254 | ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask; |
| 6255 | WARN_ON(ctrl != state); |
| 6256 | |
| 6257 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 6258 | |
| 6259 | return enabled; |
| 6260 | } |
| 6261 | |
| 6262 | static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv, |
| 6263 | struct i915_power_well *power_well) |
| 6264 | { |
| 6265 | WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D); |
| 6266 | |
| 6267 | vlv_set_power_well(dev_priv, power_well, true); |
| 6268 | |
| 6269 | spin_lock_irq(&dev_priv->irq_lock); |
| 6270 | valleyview_enable_display_irqs(dev_priv); |
| 6271 | spin_unlock_irq(&dev_priv->irq_lock); |
| 6272 | |
| 6273 | /* |
Imre Deak | 0d116a2 | 2014-04-25 13:19:05 +0300 | [diff] [blame] | 6274 | * During driver initialization/resume we can avoid restoring the |
| 6275 | * part of the HW/SW state that will be inited anyway explicitly. |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6276 | */ |
Imre Deak | 0d116a2 | 2014-04-25 13:19:05 +0300 | [diff] [blame] | 6277 | if (dev_priv->power_domains.initializing) |
| 6278 | return; |
| 6279 | |
| 6280 | intel_hpd_init(dev_priv->dev); |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6281 | |
| 6282 | i915_redisable_vga_power_on(dev_priv->dev); |
| 6283 | } |
| 6284 | |
| 6285 | static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv, |
| 6286 | struct i915_power_well *power_well) |
| 6287 | { |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6288 | WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D); |
| 6289 | |
| 6290 | spin_lock_irq(&dev_priv->irq_lock); |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6291 | valleyview_disable_display_irqs(dev_priv); |
| 6292 | spin_unlock_irq(&dev_priv->irq_lock); |
| 6293 | |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6294 | vlv_set_power_well(dev_priv, power_well, false); |
| 6295 | } |
| 6296 | |
Ville Syrjälä | aa519f2 | 2014-06-13 13:37:55 +0300 | [diff] [blame] | 6297 | static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv, |
| 6298 | struct i915_power_well *power_well) |
| 6299 | { |
| 6300 | WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC); |
| 6301 | |
| 6302 | /* |
| 6303 | * Enable the CRI clock source so we can get at the |
| 6304 | * display and the reference clock for VGA |
| 6305 | * hotplug / manual detection. |
| 6306 | */ |
| 6307 | I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) | |
| 6308 | DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV); |
| 6309 | udelay(1); /* >10ns for cmnreset, >0ns for sidereset */ |
| 6310 | |
| 6311 | vlv_set_power_well(dev_priv, power_well, true); |
| 6312 | |
| 6313 | /* |
| 6314 | * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx - |
| 6315 | * 6. De-assert cmn_reset/side_reset. Same as VLV X0. |
| 6316 | * a. GUnit 0x2110 bit[0] set to 1 (def 0) |
| 6317 | * b. The other bits such as sfr settings / modesel may all |
| 6318 | * be set to 0. |
| 6319 | * |
| 6320 | * This should only be done on init and resume from S3 with |
| 6321 | * both PLLs disabled, or we risk losing DPIO and PLL |
| 6322 | * synchronization. |
| 6323 | */ |
| 6324 | I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST); |
| 6325 | } |
| 6326 | |
| 6327 | static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv, |
| 6328 | struct i915_power_well *power_well) |
| 6329 | { |
| 6330 | struct drm_device *dev = dev_priv->dev; |
| 6331 | enum pipe pipe; |
| 6332 | |
| 6333 | WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC); |
| 6334 | |
| 6335 | for_each_pipe(pipe) |
| 6336 | assert_pll_disabled(dev_priv, pipe); |
| 6337 | |
| 6338 | /* Assert common reset */ |
| 6339 | I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST); |
| 6340 | |
| 6341 | vlv_set_power_well(dev_priv, power_well, false); |
| 6342 | } |
| 6343 | |
Ville Syrjälä | 5d6f7ea | 2014-06-28 02:04:08 +0300 | [diff] [blame] | 6344 | static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv, |
| 6345 | struct i915_power_well *power_well) |
| 6346 | { |
| 6347 | enum dpio_phy phy; |
| 6348 | |
| 6349 | WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC && |
| 6350 | power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D); |
| 6351 | |
| 6352 | /* |
| 6353 | * Enable the CRI clock source so we can get at the |
| 6354 | * display and the reference clock for VGA |
| 6355 | * hotplug / manual detection. |
| 6356 | */ |
| 6357 | if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) { |
| 6358 | phy = DPIO_PHY0; |
| 6359 | I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) | |
| 6360 | DPLL_REFA_CLK_ENABLE_VLV); |
| 6361 | I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) | |
| 6362 | DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV); |
| 6363 | } else { |
| 6364 | phy = DPIO_PHY1; |
| 6365 | I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) | |
| 6366 | DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV); |
| 6367 | } |
| 6368 | udelay(1); /* >10ns for cmnreset, >0ns for sidereset */ |
| 6369 | vlv_set_power_well(dev_priv, power_well, true); |
| 6370 | |
| 6371 | /* Poll for phypwrgood signal */ |
| 6372 | if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1)) |
| 6373 | DRM_ERROR("Display PHY %d is not power up\n", phy); |
| 6374 | |
Ville Syrjälä | efd814b | 2014-06-27 19:52:13 +0300 | [diff] [blame] | 6375 | I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) | |
| 6376 | PHY_COM_LANE_RESET_DEASSERT(phy)); |
Ville Syrjälä | 5d6f7ea | 2014-06-28 02:04:08 +0300 | [diff] [blame] | 6377 | } |
| 6378 | |
| 6379 | static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv, |
| 6380 | struct i915_power_well *power_well) |
| 6381 | { |
| 6382 | enum dpio_phy phy; |
| 6383 | |
| 6384 | WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC && |
| 6385 | power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D); |
| 6386 | |
| 6387 | if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) { |
| 6388 | phy = DPIO_PHY0; |
| 6389 | assert_pll_disabled(dev_priv, PIPE_A); |
| 6390 | assert_pll_disabled(dev_priv, PIPE_B); |
| 6391 | } else { |
| 6392 | phy = DPIO_PHY1; |
| 6393 | assert_pll_disabled(dev_priv, PIPE_C); |
| 6394 | } |
| 6395 | |
Ville Syrjälä | efd814b | 2014-06-27 19:52:13 +0300 | [diff] [blame] | 6396 | I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) & |
| 6397 | ~PHY_COM_LANE_RESET_DEASSERT(phy)); |
Ville Syrjälä | 5d6f7ea | 2014-06-28 02:04:08 +0300 | [diff] [blame] | 6398 | |
| 6399 | vlv_set_power_well(dev_priv, power_well, false); |
| 6400 | } |
| 6401 | |
Ville Syrjälä | 26972b0 | 2014-06-28 02:04:11 +0300 | [diff] [blame] | 6402 | static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv, |
| 6403 | struct i915_power_well *power_well) |
| 6404 | { |
| 6405 | enum pipe pipe = power_well->data; |
| 6406 | bool enabled; |
| 6407 | u32 state, ctrl; |
| 6408 | |
| 6409 | mutex_lock(&dev_priv->rps.hw_lock); |
| 6410 | |
| 6411 | state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe); |
| 6412 | /* |
| 6413 | * We only ever set the power-on and power-gate states, anything |
| 6414 | * else is unexpected. |
| 6415 | */ |
| 6416 | WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe)); |
| 6417 | enabled = state == DP_SSS_PWR_ON(pipe); |
| 6418 | |
| 6419 | /* |
| 6420 | * A transient state at this point would mean some unexpected party |
| 6421 | * is poking at the power controls too. |
| 6422 | */ |
| 6423 | ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe); |
| 6424 | WARN_ON(ctrl << 16 != state); |
| 6425 | |
| 6426 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 6427 | |
| 6428 | return enabled; |
| 6429 | } |
| 6430 | |
| 6431 | static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv, |
| 6432 | struct i915_power_well *power_well, |
| 6433 | bool enable) |
| 6434 | { |
| 6435 | enum pipe pipe = power_well->data; |
| 6436 | u32 state; |
| 6437 | u32 ctrl; |
| 6438 | |
| 6439 | state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe); |
| 6440 | |
| 6441 | mutex_lock(&dev_priv->rps.hw_lock); |
| 6442 | |
| 6443 | #define COND \ |
| 6444 | ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state) |
| 6445 | |
| 6446 | if (COND) |
| 6447 | goto out; |
| 6448 | |
| 6449 | ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ); |
| 6450 | ctrl &= ~DP_SSC_MASK(pipe); |
| 6451 | ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe); |
| 6452 | vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl); |
| 6453 | |
| 6454 | if (wait_for(COND, 100)) |
| 6455 | DRM_ERROR("timout setting power well state %08x (%08x)\n", |
| 6456 | state, |
| 6457 | vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ)); |
| 6458 | |
| 6459 | #undef COND |
| 6460 | |
| 6461 | out: |
| 6462 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 6463 | } |
| 6464 | |
| 6465 | static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv, |
| 6466 | struct i915_power_well *power_well) |
| 6467 | { |
| 6468 | chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0); |
| 6469 | } |
| 6470 | |
| 6471 | static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv, |
| 6472 | struct i915_power_well *power_well) |
| 6473 | { |
| 6474 | WARN_ON_ONCE(power_well->data != PIPE_A && |
| 6475 | power_well->data != PIPE_B && |
| 6476 | power_well->data != PIPE_C); |
| 6477 | |
| 6478 | chv_set_pipe_power_well(dev_priv, power_well, true); |
| 6479 | } |
| 6480 | |
| 6481 | static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv, |
| 6482 | struct i915_power_well *power_well) |
| 6483 | { |
| 6484 | WARN_ON_ONCE(power_well->data != PIPE_A && |
| 6485 | power_well->data != PIPE_B && |
| 6486 | power_well->data != PIPE_C); |
| 6487 | |
| 6488 | chv_set_pipe_power_well(dev_priv, power_well, false); |
| 6489 | } |
| 6490 | |
Imre Deak | 25eaa00 | 2014-03-04 19:23:06 +0200 | [diff] [blame] | 6491 | static void check_power_well_state(struct drm_i915_private *dev_priv, |
| 6492 | struct i915_power_well *power_well) |
| 6493 | { |
| 6494 | bool enabled = power_well->ops->is_enabled(dev_priv, power_well); |
| 6495 | |
| 6496 | if (power_well->always_on || !i915.disable_power_well) { |
| 6497 | if (!enabled) |
| 6498 | goto mismatch; |
| 6499 | |
| 6500 | return; |
| 6501 | } |
| 6502 | |
| 6503 | if (enabled != (power_well->count > 0)) |
| 6504 | goto mismatch; |
| 6505 | |
| 6506 | return; |
| 6507 | |
| 6508 | mismatch: |
| 6509 | WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n", |
| 6510 | power_well->name, power_well->always_on, enabled, |
| 6511 | power_well->count, i915.disable_power_well); |
| 6512 | } |
| 6513 | |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 6514 | void intel_display_power_get(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 6765625 | 2013-09-16 17:38:28 +0300 | [diff] [blame] | 6515 | enum intel_display_power_domain domain) |
| 6516 | { |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 6517 | struct i915_power_domains *power_domains; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6518 | struct i915_power_well *power_well; |
| 6519 | int i; |
Ville Syrjälä | 6765625 | 2013-09-16 17:38:28 +0300 | [diff] [blame] | 6520 | |
Paulo Zanoni | 9e6ea71 | 2014-03-07 20:08:06 -0300 | [diff] [blame] | 6521 | intel_runtime_pm_get(dev_priv); |
| 6522 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 6523 | power_domains = &dev_priv->power_domains; |
| 6524 | |
| 6525 | mutex_lock(&power_domains->lock); |
Imre Deak | 1da5158 | 2013-11-25 17:15:35 +0200 | [diff] [blame] | 6526 | |
Imre Deak | 25eaa00 | 2014-03-04 19:23:06 +0200 | [diff] [blame] | 6527 | for_each_power_well(i, power_well, BIT(domain), power_domains) { |
| 6528 | if (!power_well->count++) { |
| 6529 | DRM_DEBUG_KMS("enabling %s\n", power_well->name); |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 6530 | power_well->ops->enable(dev_priv, power_well); |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 6531 | power_well->hw_enabled = true; |
Imre Deak | 25eaa00 | 2014-03-04 19:23:06 +0200 | [diff] [blame] | 6532 | } |
| 6533 | |
| 6534 | check_power_well_state(dev_priv, power_well); |
| 6535 | } |
Imre Deak | 1da5158 | 2013-11-25 17:15:35 +0200 | [diff] [blame] | 6536 | |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 6537 | power_domains->domain_use_count[domain]++; |
| 6538 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 6539 | mutex_unlock(&power_domains->lock); |
Ville Syrjälä | 6765625 | 2013-09-16 17:38:28 +0300 | [diff] [blame] | 6540 | } |
| 6541 | |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 6542 | void intel_display_power_put(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 6765625 | 2013-09-16 17:38:28 +0300 | [diff] [blame] | 6543 | enum intel_display_power_domain domain) |
| 6544 | { |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 6545 | struct i915_power_domains *power_domains; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6546 | struct i915_power_well *power_well; |
| 6547 | int i; |
Ville Syrjälä | 6765625 | 2013-09-16 17:38:28 +0300 | [diff] [blame] | 6548 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 6549 | power_domains = &dev_priv->power_domains; |
| 6550 | |
| 6551 | mutex_lock(&power_domains->lock); |
Imre Deak | 1da5158 | 2013-11-25 17:15:35 +0200 | [diff] [blame] | 6552 | |
Imre Deak | 1da5158 | 2013-11-25 17:15:35 +0200 | [diff] [blame] | 6553 | WARN_ON(!power_domains->domain_use_count[domain]); |
| 6554 | power_domains->domain_use_count[domain]--; |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 6555 | |
Imre Deak | 70bf407 | 2014-03-04 19:22:51 +0200 | [diff] [blame] | 6556 | for_each_power_well_rev(i, power_well, BIT(domain), power_domains) { |
| 6557 | WARN_ON(!power_well->count); |
| 6558 | |
Imre Deak | 25eaa00 | 2014-03-04 19:23:06 +0200 | [diff] [blame] | 6559 | if (!--power_well->count && i915.disable_power_well) { |
| 6560 | DRM_DEBUG_KMS("disabling %s\n", power_well->name); |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 6561 | power_well->hw_enabled = false; |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 6562 | power_well->ops->disable(dev_priv, power_well); |
Imre Deak | 25eaa00 | 2014-03-04 19:23:06 +0200 | [diff] [blame] | 6563 | } |
| 6564 | |
| 6565 | check_power_well_state(dev_priv, power_well); |
Imre Deak | 70bf407 | 2014-03-04 19:22:51 +0200 | [diff] [blame] | 6566 | } |
Imre Deak | 1da5158 | 2013-11-25 17:15:35 +0200 | [diff] [blame] | 6567 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 6568 | mutex_unlock(&power_domains->lock); |
Paulo Zanoni | 9e6ea71 | 2014-03-07 20:08:06 -0300 | [diff] [blame] | 6569 | |
| 6570 | intel_runtime_pm_put(dev_priv); |
Ville Syrjälä | 6765625 | 2013-09-16 17:38:28 +0300 | [diff] [blame] | 6571 | } |
| 6572 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 6573 | static struct i915_power_domains *hsw_pwr; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 6574 | |
| 6575 | /* Display audio driver power well request */ |
Takashi Iwai | 74b0c2d | 2014-06-13 15:14:34 +0200 | [diff] [blame] | 6576 | int i915_request_power_well(void) |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 6577 | { |
Imre Deak | b4ed448 | 2013-10-25 17:36:49 +0300 | [diff] [blame] | 6578 | struct drm_i915_private *dev_priv; |
| 6579 | |
Takashi Iwai | 74b0c2d | 2014-06-13 15:14:34 +0200 | [diff] [blame] | 6580 | if (!hsw_pwr) |
| 6581 | return -ENODEV; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 6582 | |
Imre Deak | b4ed448 | 2013-10-25 17:36:49 +0300 | [diff] [blame] | 6583 | dev_priv = container_of(hsw_pwr, struct drm_i915_private, |
| 6584 | power_domains); |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 6585 | intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO); |
Takashi Iwai | 74b0c2d | 2014-06-13 15:14:34 +0200 | [diff] [blame] | 6586 | return 0; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 6587 | } |
| 6588 | EXPORT_SYMBOL_GPL(i915_request_power_well); |
| 6589 | |
| 6590 | /* Display audio driver power well release */ |
Takashi Iwai | 74b0c2d | 2014-06-13 15:14:34 +0200 | [diff] [blame] | 6591 | int i915_release_power_well(void) |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 6592 | { |
Imre Deak | b4ed448 | 2013-10-25 17:36:49 +0300 | [diff] [blame] | 6593 | struct drm_i915_private *dev_priv; |
| 6594 | |
Takashi Iwai | 74b0c2d | 2014-06-13 15:14:34 +0200 | [diff] [blame] | 6595 | if (!hsw_pwr) |
| 6596 | return -ENODEV; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 6597 | |
Imre Deak | b4ed448 | 2013-10-25 17:36:49 +0300 | [diff] [blame] | 6598 | dev_priv = container_of(hsw_pwr, struct drm_i915_private, |
| 6599 | power_domains); |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 6600 | intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO); |
Takashi Iwai | 74b0c2d | 2014-06-13 15:14:34 +0200 | [diff] [blame] | 6601 | return 0; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 6602 | } |
| 6603 | EXPORT_SYMBOL_GPL(i915_release_power_well); |
| 6604 | |
Jani Nikula | c149dcb | 2014-07-04 10:00:37 +0800 | [diff] [blame] | 6605 | /* |
| 6606 | * Private interface for the audio driver to get CDCLK in kHz. |
| 6607 | * |
| 6608 | * Caller must request power well using i915_request_power_well() prior to |
| 6609 | * making the call. |
| 6610 | */ |
| 6611 | int i915_get_cdclk_freq(void) |
| 6612 | { |
| 6613 | struct drm_i915_private *dev_priv; |
| 6614 | |
| 6615 | if (!hsw_pwr) |
| 6616 | return -ENODEV; |
| 6617 | |
| 6618 | dev_priv = container_of(hsw_pwr, struct drm_i915_private, |
| 6619 | power_domains); |
| 6620 | |
| 6621 | return intel_ddi_get_cdclk_freq(dev_priv); |
| 6622 | } |
| 6623 | EXPORT_SYMBOL_GPL(i915_get_cdclk_freq); |
| 6624 | |
| 6625 | |
Imre Deak | efcad91 | 2014-03-04 19:22:53 +0200 | [diff] [blame] | 6626 | #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1) |
| 6627 | |
| 6628 | #define HSW_ALWAYS_ON_POWER_DOMAINS ( \ |
| 6629 | BIT(POWER_DOMAIN_PIPE_A) | \ |
Imre Deak | f5938f3 | 2014-03-04 19:22:54 +0200 | [diff] [blame] | 6630 | BIT(POWER_DOMAIN_TRANSCODER_EDP) | \ |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 6631 | BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \ |
| 6632 | BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \ |
| 6633 | BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \ |
| 6634 | BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \ |
| 6635 | BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \ |
| 6636 | BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \ |
| 6637 | BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \ |
| 6638 | BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \ |
| 6639 | BIT(POWER_DOMAIN_PORT_CRT) | \ |
Paulo Zanoni | bd2bb1b | 2014-07-04 11:27:38 -0300 | [diff] [blame] | 6640 | BIT(POWER_DOMAIN_PLLS) | \ |
Imre Deak | f5938f3 | 2014-03-04 19:22:54 +0200 | [diff] [blame] | 6641 | BIT(POWER_DOMAIN_INIT)) |
Imre Deak | efcad91 | 2014-03-04 19:22:53 +0200 | [diff] [blame] | 6642 | #define HSW_DISPLAY_POWER_DOMAINS ( \ |
| 6643 | (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \ |
| 6644 | BIT(POWER_DOMAIN_INIT)) |
| 6645 | |
| 6646 | #define BDW_ALWAYS_ON_POWER_DOMAINS ( \ |
| 6647 | HSW_ALWAYS_ON_POWER_DOMAINS | \ |
| 6648 | BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER)) |
| 6649 | #define BDW_DISPLAY_POWER_DOMAINS ( \ |
| 6650 | (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \ |
| 6651 | BIT(POWER_DOMAIN_INIT)) |
| 6652 | |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6653 | #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT) |
| 6654 | #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK |
| 6655 | |
| 6656 | #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \ |
| 6657 | BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \ |
| 6658 | BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \ |
| 6659 | BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \ |
| 6660 | BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \ |
| 6661 | BIT(POWER_DOMAIN_PORT_CRT) | \ |
| 6662 | BIT(POWER_DOMAIN_INIT)) |
| 6663 | |
| 6664 | #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \ |
| 6665 | BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \ |
| 6666 | BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \ |
| 6667 | BIT(POWER_DOMAIN_INIT)) |
| 6668 | |
| 6669 | #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \ |
| 6670 | BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \ |
| 6671 | BIT(POWER_DOMAIN_INIT)) |
| 6672 | |
| 6673 | #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \ |
| 6674 | BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \ |
| 6675 | BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \ |
| 6676 | BIT(POWER_DOMAIN_INIT)) |
| 6677 | |
| 6678 | #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \ |
| 6679 | BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \ |
| 6680 | BIT(POWER_DOMAIN_INIT)) |
| 6681 | |
Ville Syrjälä | 26972b0 | 2014-06-28 02:04:11 +0300 | [diff] [blame] | 6682 | #define CHV_PIPE_A_POWER_DOMAINS ( \ |
| 6683 | BIT(POWER_DOMAIN_PIPE_A) | \ |
| 6684 | BIT(POWER_DOMAIN_INIT)) |
| 6685 | |
| 6686 | #define CHV_PIPE_B_POWER_DOMAINS ( \ |
| 6687 | BIT(POWER_DOMAIN_PIPE_B) | \ |
| 6688 | BIT(POWER_DOMAIN_INIT)) |
| 6689 | |
| 6690 | #define CHV_PIPE_C_POWER_DOMAINS ( \ |
| 6691 | BIT(POWER_DOMAIN_PIPE_C) | \ |
| 6692 | BIT(POWER_DOMAIN_INIT)) |
| 6693 | |
Ville Syrjälä | 5d6f7ea | 2014-06-28 02:04:08 +0300 | [diff] [blame] | 6694 | #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \ |
| 6695 | BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \ |
| 6696 | BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \ |
| 6697 | BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \ |
| 6698 | BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \ |
| 6699 | BIT(POWER_DOMAIN_INIT)) |
| 6700 | |
| 6701 | #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \ |
| 6702 | BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \ |
| 6703 | BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \ |
| 6704 | BIT(POWER_DOMAIN_INIT)) |
| 6705 | |
Ville Syrjälä | 2ce147f | 2014-06-28 02:04:13 +0300 | [diff] [blame] | 6706 | #define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \ |
| 6707 | BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \ |
| 6708 | BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \ |
| 6709 | BIT(POWER_DOMAIN_INIT)) |
| 6710 | |
| 6711 | #define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \ |
| 6712 | BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \ |
| 6713 | BIT(POWER_DOMAIN_INIT)) |
| 6714 | |
Imre Deak | a45f4466 | 2014-03-04 19:22:56 +0200 | [diff] [blame] | 6715 | static const struct i915_power_well_ops i9xx_always_on_power_well_ops = { |
| 6716 | .sync_hw = i9xx_always_on_power_well_noop, |
| 6717 | .enable = i9xx_always_on_power_well_noop, |
| 6718 | .disable = i9xx_always_on_power_well_noop, |
| 6719 | .is_enabled = i9xx_always_on_power_well_enabled, |
| 6720 | }; |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 6721 | |
Ville Syrjälä | 26972b0 | 2014-06-28 02:04:11 +0300 | [diff] [blame] | 6722 | static const struct i915_power_well_ops chv_pipe_power_well_ops = { |
| 6723 | .sync_hw = chv_pipe_power_well_sync_hw, |
| 6724 | .enable = chv_pipe_power_well_enable, |
| 6725 | .disable = chv_pipe_power_well_disable, |
| 6726 | .is_enabled = chv_pipe_power_well_enabled, |
| 6727 | }; |
| 6728 | |
Ville Syrjälä | 5d6f7ea | 2014-06-28 02:04:08 +0300 | [diff] [blame] | 6729 | static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = { |
| 6730 | .sync_hw = vlv_power_well_sync_hw, |
| 6731 | .enable = chv_dpio_cmn_power_well_enable, |
| 6732 | .disable = chv_dpio_cmn_power_well_disable, |
| 6733 | .is_enabled = vlv_power_well_enabled, |
| 6734 | }; |
| 6735 | |
Imre Deak | 1c2256d | 2013-11-25 17:15:34 +0200 | [diff] [blame] | 6736 | static struct i915_power_well i9xx_always_on_power_well[] = { |
| 6737 | { |
| 6738 | .name = "always-on", |
| 6739 | .always_on = 1, |
| 6740 | .domains = POWER_DOMAIN_MASK, |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 6741 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 1c2256d | 2013-11-25 17:15:34 +0200 | [diff] [blame] | 6742 | }, |
| 6743 | }; |
| 6744 | |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 6745 | static const struct i915_power_well_ops hsw_power_well_ops = { |
| 6746 | .sync_hw = hsw_power_well_sync_hw, |
| 6747 | .enable = hsw_power_well_enable, |
| 6748 | .disable = hsw_power_well_disable, |
| 6749 | .is_enabled = hsw_power_well_enabled, |
| 6750 | }; |
| 6751 | |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6752 | static struct i915_power_well hsw_power_wells[] = { |
| 6753 | { |
Imre Deak | 6f3ef5d | 2013-11-25 17:15:30 +0200 | [diff] [blame] | 6754 | .name = "always-on", |
| 6755 | .always_on = 1, |
| 6756 | .domains = HSW_ALWAYS_ON_POWER_DOMAINS, |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 6757 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 6f3ef5d | 2013-11-25 17:15:30 +0200 | [diff] [blame] | 6758 | }, |
| 6759 | { |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6760 | .name = "display", |
Imre Deak | efcad91 | 2014-03-04 19:22:53 +0200 | [diff] [blame] | 6761 | .domains = HSW_DISPLAY_POWER_DOMAINS, |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 6762 | .ops = &hsw_power_well_ops, |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6763 | }, |
| 6764 | }; |
| 6765 | |
| 6766 | static struct i915_power_well bdw_power_wells[] = { |
| 6767 | { |
Imre Deak | 6f3ef5d | 2013-11-25 17:15:30 +0200 | [diff] [blame] | 6768 | .name = "always-on", |
| 6769 | .always_on = 1, |
| 6770 | .domains = BDW_ALWAYS_ON_POWER_DOMAINS, |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 6771 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 6f3ef5d | 2013-11-25 17:15:30 +0200 | [diff] [blame] | 6772 | }, |
| 6773 | { |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6774 | .name = "display", |
Imre Deak | efcad91 | 2014-03-04 19:22:53 +0200 | [diff] [blame] | 6775 | .domains = BDW_DISPLAY_POWER_DOMAINS, |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 6776 | .ops = &hsw_power_well_ops, |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6777 | }, |
| 6778 | }; |
| 6779 | |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6780 | static const struct i915_power_well_ops vlv_display_power_well_ops = { |
| 6781 | .sync_hw = vlv_power_well_sync_hw, |
| 6782 | .enable = vlv_display_power_well_enable, |
| 6783 | .disable = vlv_display_power_well_disable, |
| 6784 | .is_enabled = vlv_power_well_enabled, |
| 6785 | }; |
| 6786 | |
Ville Syrjälä | aa519f2 | 2014-06-13 13:37:55 +0300 | [diff] [blame] | 6787 | static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = { |
| 6788 | .sync_hw = vlv_power_well_sync_hw, |
| 6789 | .enable = vlv_dpio_cmn_power_well_enable, |
| 6790 | .disable = vlv_dpio_cmn_power_well_disable, |
| 6791 | .is_enabled = vlv_power_well_enabled, |
| 6792 | }; |
| 6793 | |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6794 | static const struct i915_power_well_ops vlv_dpio_power_well_ops = { |
| 6795 | .sync_hw = vlv_power_well_sync_hw, |
| 6796 | .enable = vlv_power_well_enable, |
| 6797 | .disable = vlv_power_well_disable, |
| 6798 | .is_enabled = vlv_power_well_enabled, |
| 6799 | }; |
| 6800 | |
| 6801 | static struct i915_power_well vlv_power_wells[] = { |
| 6802 | { |
| 6803 | .name = "always-on", |
| 6804 | .always_on = 1, |
| 6805 | .domains = VLV_ALWAYS_ON_POWER_DOMAINS, |
| 6806 | .ops = &i9xx_always_on_power_well_ops, |
| 6807 | }, |
| 6808 | { |
| 6809 | .name = "display", |
| 6810 | .domains = VLV_DISPLAY_POWER_DOMAINS, |
| 6811 | .data = PUNIT_POWER_WELL_DISP2D, |
| 6812 | .ops = &vlv_display_power_well_ops, |
| 6813 | }, |
| 6814 | { |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6815 | .name = "dpio-tx-b-01", |
| 6816 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 6817 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS | |
| 6818 | VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 6819 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 6820 | .ops = &vlv_dpio_power_well_ops, |
| 6821 | .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01, |
| 6822 | }, |
| 6823 | { |
| 6824 | .name = "dpio-tx-b-23", |
| 6825 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 6826 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS | |
| 6827 | VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 6828 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 6829 | .ops = &vlv_dpio_power_well_ops, |
| 6830 | .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23, |
| 6831 | }, |
| 6832 | { |
| 6833 | .name = "dpio-tx-c-01", |
| 6834 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 6835 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS | |
| 6836 | VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 6837 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 6838 | .ops = &vlv_dpio_power_well_ops, |
| 6839 | .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01, |
| 6840 | }, |
| 6841 | { |
| 6842 | .name = "dpio-tx-c-23", |
| 6843 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 6844 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS | |
| 6845 | VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 6846 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 6847 | .ops = &vlv_dpio_power_well_ops, |
| 6848 | .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23, |
| 6849 | }, |
Jesse Barnes | f099a3c | 2014-05-23 13:16:43 -0700 | [diff] [blame] | 6850 | { |
| 6851 | .name = "dpio-common", |
| 6852 | .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS, |
| 6853 | .data = PUNIT_POWER_WELL_DPIO_CMN_BC, |
Ville Syrjälä | aa519f2 | 2014-06-13 13:37:55 +0300 | [diff] [blame] | 6854 | .ops = &vlv_dpio_cmn_power_well_ops, |
Jesse Barnes | f099a3c | 2014-05-23 13:16:43 -0700 | [diff] [blame] | 6855 | }, |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6856 | }; |
| 6857 | |
Ville Syrjälä | 4811ff4 | 2014-06-28 02:04:07 +0300 | [diff] [blame] | 6858 | static struct i915_power_well chv_power_wells[] = { |
| 6859 | { |
| 6860 | .name = "always-on", |
| 6861 | .always_on = 1, |
| 6862 | .domains = VLV_ALWAYS_ON_POWER_DOMAINS, |
| 6863 | .ops = &i9xx_always_on_power_well_ops, |
| 6864 | }, |
Ville Syrjälä | f07057d | 2014-06-28 02:04:10 +0300 | [diff] [blame] | 6865 | #if 0 |
| 6866 | { |
| 6867 | .name = "display", |
| 6868 | .domains = VLV_DISPLAY_POWER_DOMAINS, |
| 6869 | .data = PUNIT_POWER_WELL_DISP2D, |
| 6870 | .ops = &vlv_display_power_well_ops, |
| 6871 | }, |
Ville Syrjälä | 26972b0 | 2014-06-28 02:04:11 +0300 | [diff] [blame] | 6872 | { |
| 6873 | .name = "pipe-a", |
| 6874 | .domains = CHV_PIPE_A_POWER_DOMAINS, |
| 6875 | .data = PIPE_A, |
| 6876 | .ops = &chv_pipe_power_well_ops, |
| 6877 | }, |
| 6878 | { |
| 6879 | .name = "pipe-b", |
| 6880 | .domains = CHV_PIPE_B_POWER_DOMAINS, |
| 6881 | .data = PIPE_B, |
| 6882 | .ops = &chv_pipe_power_well_ops, |
| 6883 | }, |
| 6884 | { |
| 6885 | .name = "pipe-c", |
| 6886 | .domains = CHV_PIPE_C_POWER_DOMAINS, |
| 6887 | .data = PIPE_C, |
| 6888 | .ops = &chv_pipe_power_well_ops, |
| 6889 | }, |
Ville Syrjälä | f07057d | 2014-06-28 02:04:10 +0300 | [diff] [blame] | 6890 | #endif |
Ville Syrjälä | 5d6f7ea | 2014-06-28 02:04:08 +0300 | [diff] [blame] | 6891 | { |
| 6892 | .name = "dpio-common-bc", |
Ville Syrjälä | 3dd7b974 | 2014-06-27 19:49:57 +0300 | [diff] [blame] | 6893 | /* |
| 6894 | * XXX: cmnreset for one PHY seems to disturb the other. |
| 6895 | * As a workaround keep both powered on at the same |
| 6896 | * time for now. |
| 6897 | */ |
| 6898 | .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS, |
Ville Syrjälä | 5d6f7ea | 2014-06-28 02:04:08 +0300 | [diff] [blame] | 6899 | .data = PUNIT_POWER_WELL_DPIO_CMN_BC, |
| 6900 | .ops = &chv_dpio_cmn_power_well_ops, |
| 6901 | }, |
| 6902 | { |
| 6903 | .name = "dpio-common-d", |
Ville Syrjälä | 3dd7b974 | 2014-06-27 19:49:57 +0300 | [diff] [blame] | 6904 | /* |
| 6905 | * XXX: cmnreset for one PHY seems to disturb the other. |
| 6906 | * As a workaround keep both powered on at the same |
| 6907 | * time for now. |
| 6908 | */ |
| 6909 | .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS, |
Ville Syrjälä | 5d6f7ea | 2014-06-28 02:04:08 +0300 | [diff] [blame] | 6910 | .data = PUNIT_POWER_WELL_DPIO_CMN_D, |
| 6911 | .ops = &chv_dpio_cmn_power_well_ops, |
| 6912 | }, |
Ville Syrjälä | 8258356 | 2014-06-28 02:04:12 +0300 | [diff] [blame] | 6913 | #if 0 |
| 6914 | { |
| 6915 | .name = "dpio-tx-b-01", |
| 6916 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 6917 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS, |
| 6918 | .ops = &vlv_dpio_power_well_ops, |
| 6919 | .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01, |
| 6920 | }, |
| 6921 | { |
| 6922 | .name = "dpio-tx-b-23", |
| 6923 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 6924 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS, |
| 6925 | .ops = &vlv_dpio_power_well_ops, |
| 6926 | .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23, |
| 6927 | }, |
| 6928 | { |
| 6929 | .name = "dpio-tx-c-01", |
| 6930 | .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 6931 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 6932 | .ops = &vlv_dpio_power_well_ops, |
| 6933 | .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01, |
| 6934 | }, |
| 6935 | { |
| 6936 | .name = "dpio-tx-c-23", |
| 6937 | .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 6938 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 6939 | .ops = &vlv_dpio_power_well_ops, |
| 6940 | .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23, |
| 6941 | }, |
Ville Syrjälä | 2ce147f | 2014-06-28 02:04:13 +0300 | [diff] [blame] | 6942 | { |
| 6943 | .name = "dpio-tx-d-01", |
| 6944 | .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS | |
| 6945 | CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS, |
| 6946 | .ops = &vlv_dpio_power_well_ops, |
| 6947 | .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01, |
| 6948 | }, |
| 6949 | { |
| 6950 | .name = "dpio-tx-d-23", |
| 6951 | .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS | |
| 6952 | CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS, |
| 6953 | .ops = &vlv_dpio_power_well_ops, |
| 6954 | .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23, |
| 6955 | }, |
Ville Syrjälä | 8258356 | 2014-06-28 02:04:12 +0300 | [diff] [blame] | 6956 | #endif |
Ville Syrjälä | 4811ff4 | 2014-06-28 02:04:07 +0300 | [diff] [blame] | 6957 | }; |
| 6958 | |
Ville Syrjälä | d2011dc | 2014-06-13 13:37:56 +0300 | [diff] [blame] | 6959 | static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv, |
| 6960 | enum punit_power_well power_well_id) |
| 6961 | { |
| 6962 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 6963 | struct i915_power_well *power_well; |
| 6964 | int i; |
| 6965 | |
| 6966 | for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) { |
| 6967 | if (power_well->data == power_well_id) |
| 6968 | return power_well; |
| 6969 | } |
| 6970 | |
| 6971 | return NULL; |
| 6972 | } |
| 6973 | |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6974 | #define set_power_wells(power_domains, __power_wells) ({ \ |
| 6975 | (power_domains)->power_wells = (__power_wells); \ |
| 6976 | (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \ |
| 6977 | }) |
| 6978 | |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 6979 | int intel_power_domains_init(struct drm_i915_private *dev_priv) |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 6980 | { |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 6981 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6982 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 6983 | mutex_init(&power_domains->lock); |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 6984 | |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6985 | /* |
| 6986 | * The enabling order will be from lower to higher indexed wells, |
| 6987 | * the disabling order is reversed. |
| 6988 | */ |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 6989 | if (IS_HASWELL(dev_priv->dev)) { |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6990 | set_power_wells(power_domains, hsw_power_wells); |
| 6991 | hsw_pwr = power_domains; |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 6992 | } else if (IS_BROADWELL(dev_priv->dev)) { |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6993 | set_power_wells(power_domains, bdw_power_wells); |
| 6994 | hsw_pwr = power_domains; |
Ville Syrjälä | 4811ff4 | 2014-06-28 02:04:07 +0300 | [diff] [blame] | 6995 | } else if (IS_CHERRYVIEW(dev_priv->dev)) { |
| 6996 | set_power_wells(power_domains, chv_power_wells); |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 6997 | } else if (IS_VALLEYVIEW(dev_priv->dev)) { |
| 6998 | set_power_wells(power_domains, vlv_power_wells); |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 6999 | } else { |
Imre Deak | 1c2256d | 2013-11-25 17:15:34 +0200 | [diff] [blame] | 7000 | set_power_wells(power_domains, i9xx_always_on_power_well); |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 7001 | } |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 7002 | |
| 7003 | return 0; |
| 7004 | } |
| 7005 | |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 7006 | void intel_power_domains_remove(struct drm_i915_private *dev_priv) |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 7007 | { |
| 7008 | hsw_pwr = NULL; |
| 7009 | } |
| 7010 | |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 7011 | static void intel_power_domains_resume(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 9cdb826 | 2013-09-16 17:38:27 +0300 | [diff] [blame] | 7012 | { |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 7013 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 7014 | struct i915_power_well *power_well; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 7015 | int i; |
Ville Syrjälä | 9cdb826 | 2013-09-16 17:38:27 +0300 | [diff] [blame] | 7016 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 7017 | mutex_lock(&power_domains->lock); |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 7018 | for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) { |
Imre Deak | a45f4466 | 2014-03-04 19:22:56 +0200 | [diff] [blame] | 7019 | power_well->ops->sync_hw(dev_priv, power_well); |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 7020 | power_well->hw_enabled = power_well->ops->is_enabled(dev_priv, |
| 7021 | power_well); |
| 7022 | } |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 7023 | mutex_unlock(&power_domains->lock); |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 7024 | } |
| 7025 | |
Ville Syrjälä | d2011dc | 2014-06-13 13:37:56 +0300 | [diff] [blame] | 7026 | static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv) |
| 7027 | { |
| 7028 | struct i915_power_well *cmn = |
| 7029 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC); |
| 7030 | struct i915_power_well *disp2d = |
| 7031 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D); |
| 7032 | |
| 7033 | /* nothing to do if common lane is already off */ |
| 7034 | if (!cmn->ops->is_enabled(dev_priv, cmn)) |
| 7035 | return; |
| 7036 | |
| 7037 | /* If the display might be already active skip this */ |
| 7038 | if (disp2d->ops->is_enabled(dev_priv, disp2d) && |
| 7039 | I915_READ(DPIO_CTL) & DPIO_CMNRST) |
| 7040 | return; |
| 7041 | |
| 7042 | DRM_DEBUG_KMS("toggling display PHY side reset\n"); |
| 7043 | |
| 7044 | /* cmnlane needs DPLL registers */ |
| 7045 | disp2d->ops->enable(dev_priv, disp2d); |
| 7046 | |
| 7047 | /* |
| 7048 | * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx: |
| 7049 | * Need to assert and de-assert PHY SB reset by gating the |
| 7050 | * common lane power, then un-gating it. |
| 7051 | * Simply ungating isn't enough to reset the PHY enough to get |
| 7052 | * ports and lanes running. |
| 7053 | */ |
| 7054 | cmn->ops->disable(dev_priv, cmn); |
| 7055 | } |
| 7056 | |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 7057 | void intel_power_domains_init_hw(struct drm_i915_private *dev_priv) |
Paulo Zanoni | fa42e23 | 2013-01-25 16:59:11 -0200 | [diff] [blame] | 7058 | { |
Ville Syrjälä | d2011dc | 2014-06-13 13:37:56 +0300 | [diff] [blame] | 7059 | struct drm_device *dev = dev_priv->dev; |
Imre Deak | 0d116a2 | 2014-04-25 13:19:05 +0300 | [diff] [blame] | 7060 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 7061 | |
| 7062 | power_domains->initializing = true; |
Ville Syrjälä | d2011dc | 2014-06-13 13:37:56 +0300 | [diff] [blame] | 7063 | |
| 7064 | if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) { |
| 7065 | mutex_lock(&power_domains->lock); |
| 7066 | vlv_cmnlane_wa(dev_priv); |
| 7067 | mutex_unlock(&power_domains->lock); |
| 7068 | } |
| 7069 | |
Paulo Zanoni | fa42e23 | 2013-01-25 16:59:11 -0200 | [diff] [blame] | 7070 | /* For now, we need the power well to be always enabled. */ |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 7071 | intel_display_set_init_power(dev_priv, true); |
| 7072 | intel_power_domains_resume(dev_priv); |
Imre Deak | 0d116a2 | 2014-04-25 13:19:05 +0300 | [diff] [blame] | 7073 | power_domains->initializing = false; |
Eugeni Dodonov | d0d3e51 | 2012-05-09 15:37:16 -0300 | [diff] [blame] | 7074 | } |
| 7075 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 7076 | void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv) |
| 7077 | { |
Paulo Zanoni | d361ae2 | 2014-03-07 20:08:12 -0300 | [diff] [blame] | 7078 | intel_runtime_pm_get(dev_priv); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 7079 | } |
| 7080 | |
| 7081 | void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv) |
| 7082 | { |
Paulo Zanoni | d361ae2 | 2014-03-07 20:08:12 -0300 | [diff] [blame] | 7083 | intel_runtime_pm_put(dev_priv); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 7084 | } |
| 7085 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 7086 | void intel_runtime_pm_get(struct drm_i915_private *dev_priv) |
| 7087 | { |
| 7088 | struct drm_device *dev = dev_priv->dev; |
| 7089 | struct device *device = &dev->pdev->dev; |
| 7090 | |
| 7091 | if (!HAS_RUNTIME_PM(dev)) |
| 7092 | return; |
| 7093 | |
| 7094 | pm_runtime_get_sync(device); |
| 7095 | WARN(dev_priv->pm.suspended, "Device still suspended.\n"); |
| 7096 | } |
| 7097 | |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 7098 | void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv) |
| 7099 | { |
| 7100 | struct drm_device *dev = dev_priv->dev; |
| 7101 | struct device *device = &dev->pdev->dev; |
| 7102 | |
| 7103 | if (!HAS_RUNTIME_PM(dev)) |
| 7104 | return; |
| 7105 | |
| 7106 | WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n"); |
| 7107 | pm_runtime_get_noresume(device); |
| 7108 | } |
| 7109 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 7110 | void intel_runtime_pm_put(struct drm_i915_private *dev_priv) |
| 7111 | { |
| 7112 | struct drm_device *dev = dev_priv->dev; |
| 7113 | struct device *device = &dev->pdev->dev; |
| 7114 | |
| 7115 | if (!HAS_RUNTIME_PM(dev)) |
| 7116 | return; |
| 7117 | |
| 7118 | pm_runtime_mark_last_busy(device); |
| 7119 | pm_runtime_put_autosuspend(device); |
| 7120 | } |
| 7121 | |
| 7122 | void intel_init_runtime_pm(struct drm_i915_private *dev_priv) |
| 7123 | { |
| 7124 | struct drm_device *dev = dev_priv->dev; |
| 7125 | struct device *device = &dev->pdev->dev; |
| 7126 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 7127 | if (!HAS_RUNTIME_PM(dev)) |
| 7128 | return; |
| 7129 | |
| 7130 | pm_runtime_set_active(device); |
| 7131 | |
Imre Deak | aeab0b5 | 2014-04-14 20:24:36 +0300 | [diff] [blame] | 7132 | /* |
| 7133 | * RPM depends on RC6 to save restore the GT HW context, so make RC6 a |
| 7134 | * requirement. |
| 7135 | */ |
| 7136 | if (!intel_enable_rc6(dev)) { |
| 7137 | DRM_INFO("RC6 disabled, disabling runtime PM support\n"); |
| 7138 | return; |
| 7139 | } |
| 7140 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 7141 | pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */ |
| 7142 | pm_runtime_mark_last_busy(device); |
| 7143 | pm_runtime_use_autosuspend(device); |
Paulo Zanoni | ba0239e | 2014-03-07 20:08:07 -0300 | [diff] [blame] | 7144 | |
| 7145 | pm_runtime_put_autosuspend(device); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 7146 | } |
| 7147 | |
| 7148 | void intel_fini_runtime_pm(struct drm_i915_private *dev_priv) |
| 7149 | { |
| 7150 | struct drm_device *dev = dev_priv->dev; |
| 7151 | struct device *device = &dev->pdev->dev; |
| 7152 | |
| 7153 | if (!HAS_RUNTIME_PM(dev)) |
| 7154 | return; |
| 7155 | |
Imre Deak | aeab0b5 | 2014-04-14 20:24:36 +0300 | [diff] [blame] | 7156 | if (!intel_enable_rc6(dev)) |
| 7157 | return; |
| 7158 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 7159 | /* Make sure we're not suspended first. */ |
| 7160 | pm_runtime_get_sync(device); |
| 7161 | pm_runtime_disable(device); |
| 7162 | } |
| 7163 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7164 | /* Set up chip specific power management-related functions */ |
| 7165 | void intel_init_pm(struct drm_device *dev) |
| 7166 | { |
| 7167 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 7168 | |
Daniel Vetter | 3a77c4c | 2014-01-10 08:50:12 +0100 | [diff] [blame] | 7169 | if (HAS_FBC(dev)) { |
Ville Syrjälä | 4004546 | 2013-11-28 17:29:59 +0200 | [diff] [blame] | 7170 | if (INTEL_INFO(dev)->gen >= 7) { |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7171 | dev_priv->display.fbc_enabled = ironlake_fbc_enabled; |
Ville Syrjälä | 4004546 | 2013-11-28 17:29:59 +0200 | [diff] [blame] | 7172 | dev_priv->display.enable_fbc = gen7_enable_fbc; |
| 7173 | dev_priv->display.disable_fbc = ironlake_disable_fbc; |
| 7174 | } else if (INTEL_INFO(dev)->gen >= 5) { |
| 7175 | dev_priv->display.fbc_enabled = ironlake_fbc_enabled; |
| 7176 | dev_priv->display.enable_fbc = ironlake_enable_fbc; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7177 | dev_priv->display.disable_fbc = ironlake_disable_fbc; |
| 7178 | } else if (IS_GM45(dev)) { |
| 7179 | dev_priv->display.fbc_enabled = g4x_fbc_enabled; |
| 7180 | dev_priv->display.enable_fbc = g4x_enable_fbc; |
| 7181 | dev_priv->display.disable_fbc = g4x_disable_fbc; |
Ville Syrjälä | 4004546 | 2013-11-28 17:29:59 +0200 | [diff] [blame] | 7182 | } else { |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7183 | dev_priv->display.fbc_enabled = i8xx_fbc_enabled; |
| 7184 | dev_priv->display.enable_fbc = i8xx_enable_fbc; |
| 7185 | dev_priv->display.disable_fbc = i8xx_disable_fbc; |
Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 7186 | |
| 7187 | /* This value was pulled out of someone's hat */ |
| 7188 | I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7189 | } |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7190 | } |
| 7191 | |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 7192 | /* For cxsr */ |
| 7193 | if (IS_PINEVIEW(dev)) |
| 7194 | i915_pineview_get_mem_freq(dev); |
| 7195 | else if (IS_GEN5(dev)) |
| 7196 | i915_ironlake_get_mem_freq(dev); |
| 7197 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7198 | /* For FIFO watermark updates */ |
| 7199 | if (HAS_PCH_SPLIT(dev)) { |
Damien Lespiau | fa50ad6 | 2014-03-17 18:01:16 +0000 | [diff] [blame] | 7200 | ilk_setup_wm_latency(dev); |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 7201 | |
Ville Syrjälä | bd602544 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 7202 | if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] && |
| 7203 | dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) || |
| 7204 | (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] && |
| 7205 | dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) { |
| 7206 | dev_priv->display.update_wm = ilk_update_wm; |
| 7207 | dev_priv->display.update_sprite_wm = ilk_update_sprite_wm; |
| 7208 | } else { |
| 7209 | DRM_DEBUG_KMS("Failed to read display plane latency. " |
| 7210 | "Disable CxSR\n"); |
| 7211 | } |
| 7212 | |
| 7213 | if (IS_GEN5(dev)) |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7214 | dev_priv->display.init_clock_gating = ironlake_init_clock_gating; |
Ville Syrjälä | bd602544 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 7215 | else if (IS_GEN6(dev)) |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7216 | dev_priv->display.init_clock_gating = gen6_init_clock_gating; |
Ville Syrjälä | bd602544 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 7217 | else if (IS_IVYBRIDGE(dev)) |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7218 | dev_priv->display.init_clock_gating = ivybridge_init_clock_gating; |
Ville Syrjälä | bd602544 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 7219 | else if (IS_HASWELL(dev)) |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 7220 | dev_priv->display.init_clock_gating = haswell_init_clock_gating; |
Ville Syrjälä | bd602544 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 7221 | else if (INTEL_INFO(dev)->gen == 8) |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 7222 | dev_priv->display.init_clock_gating = gen8_init_clock_gating; |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 7223 | } else if (IS_CHERRYVIEW(dev)) { |
Ville Syrjälä | 3c2777f | 2014-06-26 17:03:06 +0300 | [diff] [blame] | 7224 | dev_priv->display.update_wm = cherryview_update_wm; |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 7225 | dev_priv->display.init_clock_gating = |
| 7226 | cherryview_init_clock_gating; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7227 | } else if (IS_VALLEYVIEW(dev)) { |
| 7228 | dev_priv->display.update_wm = valleyview_update_wm; |
| 7229 | dev_priv->display.init_clock_gating = |
| 7230 | valleyview_init_clock_gating; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7231 | } else if (IS_PINEVIEW(dev)) { |
| 7232 | if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev), |
| 7233 | dev_priv->is_ddr3, |
| 7234 | dev_priv->fsb_freq, |
| 7235 | dev_priv->mem_freq)) { |
| 7236 | DRM_INFO("failed to find known CxSR latency " |
| 7237 | "(found ddr%s fsb freq %d, mem freq %d), " |
| 7238 | "disabling CxSR\n", |
| 7239 | (dev_priv->is_ddr3 == 1) ? "3" : "2", |
| 7240 | dev_priv->fsb_freq, dev_priv->mem_freq); |
| 7241 | /* Disable CxSR and never update its watermark again */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 7242 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7243 | dev_priv->display.update_wm = NULL; |
| 7244 | } else |
| 7245 | dev_priv->display.update_wm = pineview_update_wm; |
| 7246 | dev_priv->display.init_clock_gating = gen3_init_clock_gating; |
| 7247 | } else if (IS_G4X(dev)) { |
| 7248 | dev_priv->display.update_wm = g4x_update_wm; |
| 7249 | dev_priv->display.init_clock_gating = g4x_init_clock_gating; |
| 7250 | } else if (IS_GEN4(dev)) { |
| 7251 | dev_priv->display.update_wm = i965_update_wm; |
| 7252 | if (IS_CRESTLINE(dev)) |
| 7253 | dev_priv->display.init_clock_gating = crestline_init_clock_gating; |
| 7254 | else if (IS_BROADWATER(dev)) |
| 7255 | dev_priv->display.init_clock_gating = broadwater_init_clock_gating; |
| 7256 | } else if (IS_GEN3(dev)) { |
| 7257 | dev_priv->display.update_wm = i9xx_update_wm; |
| 7258 | dev_priv->display.get_fifo_size = i9xx_get_fifo_size; |
| 7259 | dev_priv->display.init_clock_gating = gen3_init_clock_gating; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 7260 | } else if (IS_GEN2(dev)) { |
| 7261 | if (INTEL_INFO(dev)->num_pipes == 1) { |
| 7262 | dev_priv->display.update_wm = i845_update_wm; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7263 | dev_priv->display.get_fifo_size = i845_get_fifo_size; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 7264 | } else { |
| 7265 | dev_priv->display.update_wm = i9xx_update_wm; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7266 | dev_priv->display.get_fifo_size = i830_get_fifo_size; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 7267 | } |
| 7268 | |
| 7269 | if (IS_I85X(dev) || IS_I865G(dev)) |
| 7270 | dev_priv->display.init_clock_gating = i85x_init_clock_gating; |
| 7271 | else |
| 7272 | dev_priv->display.init_clock_gating = i830_init_clock_gating; |
| 7273 | } else { |
| 7274 | DRM_ERROR("unexpected fall-through in intel_init_pm\n"); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7275 | } |
| 7276 | } |
| 7277 | |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7278 | int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val) |
| 7279 | { |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 7280 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7281 | |
| 7282 | if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) { |
| 7283 | DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n"); |
| 7284 | return -EAGAIN; |
| 7285 | } |
| 7286 | |
| 7287 | I915_WRITE(GEN6_PCODE_DATA, *val); |
| 7288 | I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox); |
| 7289 | |
| 7290 | if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0, |
| 7291 | 500)) { |
| 7292 | DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox); |
| 7293 | return -ETIMEDOUT; |
| 7294 | } |
| 7295 | |
| 7296 | *val = I915_READ(GEN6_PCODE_DATA); |
| 7297 | I915_WRITE(GEN6_PCODE_DATA, 0); |
| 7298 | |
| 7299 | return 0; |
| 7300 | } |
| 7301 | |
| 7302 | int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val) |
| 7303 | { |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 7304 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7305 | |
| 7306 | if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) { |
| 7307 | DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n"); |
| 7308 | return -EAGAIN; |
| 7309 | } |
| 7310 | |
| 7311 | I915_WRITE(GEN6_PCODE_DATA, val); |
| 7312 | I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox); |
| 7313 | |
| 7314 | if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0, |
| 7315 | 500)) { |
| 7316 | DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox); |
| 7317 | return -ETIMEDOUT; |
| 7318 | } |
| 7319 | |
| 7320 | I915_WRITE(GEN6_PCODE_DATA, 0); |
| 7321 | |
| 7322 | return 0; |
| 7323 | } |
Jesse Barnes | a0e4e19 | 2013-04-02 11:23:05 -0700 | [diff] [blame] | 7324 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 7325 | static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val) |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7326 | { |
Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 7327 | int div; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7328 | |
Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 7329 | /* 4 x czclk */ |
Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 7330 | switch (dev_priv->mem_freq) { |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7331 | case 800: |
Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 7332 | div = 10; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7333 | break; |
| 7334 | case 1066: |
Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 7335 | div = 12; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7336 | break; |
| 7337 | case 1333: |
Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 7338 | div = 16; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7339 | break; |
| 7340 | default: |
| 7341 | return -1; |
| 7342 | } |
| 7343 | |
Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 7344 | return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div); |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7345 | } |
| 7346 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 7347 | static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val) |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7348 | { |
Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 7349 | int mul; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7350 | |
Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 7351 | /* 4 x czclk */ |
Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 7352 | switch (dev_priv->mem_freq) { |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7353 | case 800: |
Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 7354 | mul = 10; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7355 | break; |
| 7356 | case 1066: |
Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 7357 | mul = 12; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7358 | break; |
| 7359 | case 1333: |
Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 7360 | mul = 16; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7361 | break; |
| 7362 | default: |
| 7363 | return -1; |
| 7364 | } |
| 7365 | |
Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 7366 | return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7367 | } |
| 7368 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 7369 | static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val) |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7370 | { |
| 7371 | int div, freq; |
| 7372 | |
| 7373 | switch (dev_priv->rps.cz_freq) { |
| 7374 | case 200: |
| 7375 | div = 5; |
| 7376 | break; |
| 7377 | case 267: |
| 7378 | div = 6; |
| 7379 | break; |
| 7380 | case 320: |
| 7381 | case 333: |
| 7382 | case 400: |
| 7383 | div = 8; |
| 7384 | break; |
| 7385 | default: |
| 7386 | return -1; |
| 7387 | } |
| 7388 | |
| 7389 | freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2); |
| 7390 | |
| 7391 | return freq; |
| 7392 | } |
| 7393 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 7394 | static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val) |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7395 | { |
| 7396 | int mul, opcode; |
| 7397 | |
| 7398 | switch (dev_priv->rps.cz_freq) { |
| 7399 | case 200: |
| 7400 | mul = 5; |
| 7401 | break; |
| 7402 | case 267: |
| 7403 | mul = 6; |
| 7404 | break; |
| 7405 | case 320: |
| 7406 | case 333: |
| 7407 | case 400: |
| 7408 | mul = 8; |
| 7409 | break; |
| 7410 | default: |
| 7411 | return -1; |
| 7412 | } |
| 7413 | |
| 7414 | opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2); |
| 7415 | |
| 7416 | return opcode; |
| 7417 | } |
| 7418 | |
| 7419 | int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val) |
| 7420 | { |
| 7421 | int ret = -1; |
| 7422 | |
| 7423 | if (IS_CHERRYVIEW(dev_priv->dev)) |
| 7424 | ret = chv_gpu_freq(dev_priv, val); |
| 7425 | else if (IS_VALLEYVIEW(dev_priv->dev)) |
| 7426 | ret = byt_gpu_freq(dev_priv, val); |
| 7427 | |
| 7428 | return ret; |
| 7429 | } |
| 7430 | |
| 7431 | int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val) |
| 7432 | { |
| 7433 | int ret = -1; |
| 7434 | |
| 7435 | if (IS_CHERRYVIEW(dev_priv->dev)) |
| 7436 | ret = chv_freq_opcode(dev_priv, val); |
| 7437 | else if (IS_VALLEYVIEW(dev_priv->dev)) |
| 7438 | ret = byt_freq_opcode(dev_priv, val); |
| 7439 | |
| 7440 | return ret; |
| 7441 | } |
| 7442 | |
Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 7443 | void intel_pm_setup(struct drm_device *dev) |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 7444 | { |
| 7445 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 7446 | |
Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 7447 | mutex_init(&dev_priv->rps.hw_lock); |
| 7448 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 7449 | INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work, |
| 7450 | intel_gen6_powersave_work); |
Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 7451 | |
Paulo Zanoni | 33688d9 | 2014-03-07 20:08:19 -0300 | [diff] [blame] | 7452 | dev_priv->pm.suspended = false; |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 7453 | dev_priv->pm._irqs_disabled = false; |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 7454 | } |