blob: de27439636e85520b305b11e72446619a0e8286a [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -020033#include <linux/vgaarb.h>
Damien Lespiauf4db9322013-06-24 22:59:50 +010034#include <drm/i915_powerwell.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020035#include <linux/pm_runtime.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
38 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030058/* FBC, or Frame Buffer Compression, is a technique employed to compress the
59 * framebuffer contents in-memory, aiming at reducing the required bandwidth
60 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030061 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030062 * The benefits of FBC are mostly visible with solid backgrounds and
63 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030064 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030065 * FBC-related functionality can be enabled by the means of the
66 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030067 */
68
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030069static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030070{
71 struct drm_i915_private *dev_priv = dev->dev_private;
72 u32 fbc_ctl;
73
74 /* Disable compression */
75 fbc_ctl = I915_READ(FBC_CONTROL);
76 if ((fbc_ctl & FBC_CTL_EN) == 0)
77 return;
78
79 fbc_ctl &= ~FBC_CTL_EN;
80 I915_WRITE(FBC_CONTROL, fbc_ctl);
81
82 /* Wait for compressing bit to clear */
83 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
84 DRM_DEBUG_KMS("FBC idle timed out\n");
85 return;
86 }
87
88 DRM_DEBUG_KMS("disabled FBC\n");
89}
90
Ville Syrjälä993495a2013-12-12 17:27:40 +020091static void i8xx_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030092{
93 struct drm_device *dev = crtc->dev;
94 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070095 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070096 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -030097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
98 int cfb_pitch;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +020099 int i;
Ville Syrjälä159f9872013-11-28 17:29:57 +0200100 u32 fbc_ctl;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300101
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700102 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300103 if (fb->pitches[0] < cfb_pitch)
104 cfb_pitch = fb->pitches[0];
105
Ville Syrjälä42a430f2013-11-28 17:29:56 +0200106 /* FBC_CTL wants 32B or 64B units */
107 if (IS_GEN2(dev))
108 cfb_pitch = (cfb_pitch / 32) - 1;
109 else
110 cfb_pitch = (cfb_pitch / 64) - 1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300111
112 /* Clear old tags */
113 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
114 I915_WRITE(FBC_TAG + (i * 4), 0);
115
Ville Syrjälä159f9872013-11-28 17:29:57 +0200116 if (IS_GEN4(dev)) {
117 u32 fbc_ctl2;
118
119 /* Set it up... */
120 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200121 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä159f9872013-11-28 17:29:57 +0200122 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
123 I915_WRITE(FBC_FENCE_OFF, crtc->y);
124 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300125
126 /* enable it... */
Ville Syrjälä993495a2013-12-12 17:27:40 +0200127 fbc_ctl = I915_READ(FBC_CONTROL);
128 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
129 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300130 if (IS_I945GM(dev))
131 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
132 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300133 fbc_ctl |= obj->fence_reg;
134 I915_WRITE(FBC_CONTROL, fbc_ctl);
135
Ville Syrjälä5cd54102014-01-23 16:49:16 +0200136 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300137 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300138}
139
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300140static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
145}
146
Ville Syrjälä993495a2013-12-12 17:27:40 +0200147static void g4x_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300148{
149 struct drm_device *dev = crtc->dev;
150 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700151 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700152 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300154 u32 dpfc_ctl;
155
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200156 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
157 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
158 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
159 else
160 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300161 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300162
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300163 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
164
165 /* enable it... */
Ville Syrjäläfe74c1a2014-01-23 16:49:13 +0200166 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300167
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300168 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300169}
170
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300171static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300172{
173 struct drm_i915_private *dev_priv = dev->dev_private;
174 u32 dpfc_ctl;
175
176 /* Disable compression */
177 dpfc_ctl = I915_READ(DPFC_CONTROL);
178 if (dpfc_ctl & DPFC_CTL_EN) {
179 dpfc_ctl &= ~DPFC_CTL_EN;
180 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
181
182 DRM_DEBUG_KMS("disabled FBC\n");
183 }
184}
185
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300186static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
189
190 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
191}
192
193static void sandybridge_blit_fbc_update(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 u32 blt_ecoskpd;
197
198 /* Make sure blitter notifies FBC of writes */
Deepak S940aece2013-11-23 14:55:43 +0530199
200 /* Blitter is part of Media powerwell on VLV. No impact of
201 * his param in other platforms for now */
202 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
Deepak Sc8d9a592013-11-23 14:55:42 +0530203
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300204 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
205 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
206 GEN6_BLITTER_LOCK_SHIFT;
207 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
208 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
209 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
210 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
211 GEN6_BLITTER_LOCK_SHIFT);
212 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
213 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Deepak Sc8d9a592013-11-23 14:55:42 +0530214
Deepak S940aece2013-11-23 14:55:43 +0530215 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300216}
217
Ville Syrjälä993495a2013-12-12 17:27:40 +0200218static void ironlake_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300219{
220 struct drm_device *dev = crtc->dev;
221 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700222 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700223 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300225 u32 dpfc_ctl;
226
Ville Syrjälä46f3dab2014-01-23 16:49:14 +0200227 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200228 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700229 dev_priv->fbc.threshold++;
230
231 switch (dev_priv->fbc.threshold) {
232 case 4:
233 case 3:
234 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
235 break;
236 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200237 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700238 break;
239 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200240 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700241 break;
242 }
Ville Syrjäläd6293362013-11-21 21:29:45 +0200243 dpfc_ctl |= DPFC_CTL_FENCE_EN;
244 if (IS_GEN5(dev))
245 dpfc_ctl |= obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300246
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300247 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700248 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300249 /* enable it... */
250 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
251
252 if (IS_GEN6(dev)) {
253 I915_WRITE(SNB_DPFC_CTL_SA,
254 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
255 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
256 sandybridge_blit_fbc_update(dev);
257 }
258
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300259 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300260}
261
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300262static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300263{
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 u32 dpfc_ctl;
266
267 /* Disable compression */
268 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
269 if (dpfc_ctl & DPFC_CTL_EN) {
270 dpfc_ctl &= ~DPFC_CTL_EN;
271 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
272
273 DRM_DEBUG_KMS("disabled FBC\n");
274 }
275}
276
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300277static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280
281 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
282}
283
Ville Syrjälä993495a2013-12-12 17:27:40 +0200284static void gen7_enable_fbc(struct drm_crtc *crtc)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300285{
286 struct drm_device *dev = crtc->dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700288 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700289 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200291 u32 dpfc_ctl;
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300292
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200293 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
294 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700295 dev_priv->fbc.threshold++;
296
297 switch (dev_priv->fbc.threshold) {
298 case 4:
299 case 3:
300 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
301 break;
302 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200303 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700304 break;
305 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200306 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700307 break;
308 }
309
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200310 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
311
Rodrigo Vivida46f932014-08-01 02:04:45 -0700312 if (dev_priv->fbc.false_color)
313 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
314
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200315 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300316
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300317 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100318 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200319 I915_WRITE(ILK_DISPLAY_CHICKEN1,
320 I915_READ(ILK_DISPLAY_CHICKEN1) |
321 ILK_FBCQ_DIS);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300322 } else {
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200323 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Ville Syrjälä8f670bb2014-03-05 13:05:47 +0200324 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
325 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
326 HSW_FBCQ_DIS);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300327 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300328
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300329 I915_WRITE(SNB_DPFC_CTL_SA,
330 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
331 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
332
333 sandybridge_blit_fbc_update(dev);
334
Ville Syrjäläb19870e2013-11-06 23:02:25 +0200335 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300336}
337
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300338bool intel_fbc_enabled(struct drm_device *dev)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341
342 if (!dev_priv->display.fbc_enabled)
343 return false;
344
345 return dev_priv->display.fbc_enabled(dev);
346}
347
348static void intel_fbc_work_fn(struct work_struct *__work)
349{
350 struct intel_fbc_work *work =
351 container_of(to_delayed_work(__work),
352 struct intel_fbc_work, work);
353 struct drm_device *dev = work->crtc->dev;
354 struct drm_i915_private *dev_priv = dev->dev_private;
355
356 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700357 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300358 /* Double check that we haven't switched fb without cancelling
359 * the prior work.
360 */
Matt Roperf4510a22014-04-01 15:22:40 -0700361 if (work->crtc->primary->fb == work->fb) {
Ville Syrjälä993495a2013-12-12 17:27:40 +0200362 dev_priv->display.enable_fbc(work->crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300363
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700364 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
Matt Roperf4510a22014-04-01 15:22:40 -0700365 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700366 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300367 }
368
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700369 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300370 }
371 mutex_unlock(&dev->struct_mutex);
372
373 kfree(work);
374}
375
376static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
377{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700378 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300379 return;
380
381 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
382
383 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700384 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300385 * entirely asynchronously.
386 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700387 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300388 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700389 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300390
391 /* Mark the work as no longer wanted so that if it does
392 * wake-up (because the work was already running and waiting
393 * for our mutex), it will discover that is no longer
394 * necessary to run.
395 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700396 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300397}
398
Ville Syrjälä993495a2013-12-12 17:27:40 +0200399static void intel_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300400{
401 struct intel_fbc_work *work;
402 struct drm_device *dev = crtc->dev;
403 struct drm_i915_private *dev_priv = dev->dev_private;
404
405 if (!dev_priv->display.enable_fbc)
406 return;
407
408 intel_cancel_fbc_work(dev_priv);
409
Daniel Vetterb14c5672013-09-19 12:18:32 +0200410 work = kzalloc(sizeof(*work), GFP_KERNEL);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300411 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300412 DRM_ERROR("Failed to allocate FBC work structure\n");
Ville Syrjälä993495a2013-12-12 17:27:40 +0200413 dev_priv->display.enable_fbc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300414 return;
415 }
416
417 work->crtc = crtc;
Matt Roperf4510a22014-04-01 15:22:40 -0700418 work->fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300419 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
420
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700421 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300422
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300423 /* Delay the actual enabling to let pageflipping cease and the
424 * display to settle before starting the compression. Note that
425 * this delay also serves a second purpose: it allows for a
426 * vblank to pass after disabling the FBC before we attempt
427 * to modify the control registers.
428 *
429 * A more complicated solution would involve tracking vblanks
430 * following the termination of the page-flipping sequence
431 * and indeed performing the enable as a co-routine and not
432 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100433 *
434 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300435 */
436 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
437}
438
439void intel_disable_fbc(struct drm_device *dev)
440{
441 struct drm_i915_private *dev_priv = dev->dev_private;
442
443 intel_cancel_fbc_work(dev_priv);
444
445 if (!dev_priv->display.disable_fbc)
446 return;
447
448 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700449 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300450}
451
Chris Wilson29ebf902013-07-27 17:23:55 +0100452static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
453 enum no_fbc_reason reason)
454{
455 if (dev_priv->fbc.no_fbc_reason == reason)
456 return false;
457
458 dev_priv->fbc.no_fbc_reason = reason;
459 return true;
460}
461
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300462/**
463 * intel_update_fbc - enable/disable FBC as needed
464 * @dev: the drm_device
465 *
466 * Set up the framebuffer compression hardware at mode set time. We
467 * enable it if possible:
468 * - plane A only (on pre-965)
469 * - no pixel mulitply/line duplication
470 * - no alpha buffer discard
471 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300472 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300473 *
474 * We can't assume that any compression will take place (worst case),
475 * so the compressed buffer has to be the same size as the uncompressed
476 * one. It also must reside (along with the line length buffer) in
477 * stolen memory.
478 *
479 * We need to enable/disable FBC on a global basis.
480 */
481void intel_update_fbc(struct drm_device *dev)
482{
483 struct drm_i915_private *dev_priv = dev->dev_private;
484 struct drm_crtc *crtc = NULL, *tmp_crtc;
485 struct intel_crtc *intel_crtc;
486 struct drm_framebuffer *fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300487 struct drm_i915_gem_object *obj;
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300488 const struct drm_display_mode *adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300489 unsigned int max_width, max_height;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300490
Daniel Vetter3a77c4c2014-01-10 08:50:12 +0100491 if (!HAS_FBC(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100492 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300493 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100494 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300495
Jani Nikulad330a952014-01-21 11:24:25 +0200496 if (!i915.powersave) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100497 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
498 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300499 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100500 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300501
502 /*
503 * If FBC is already on, we just have to verify that we can
504 * keep it that way...
505 * Need to disable if:
506 * - more than one pipe is active
507 * - changing FBC params (stride, fence, mode)
508 * - new fb is too large to fit in compressed buffer
509 * - going to an unsupported config (interlace, pixel multiply, etc.)
510 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100511 for_each_crtc(dev, tmp_crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000512 if (intel_crtc_active(tmp_crtc) &&
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300513 to_intel_crtc(tmp_crtc)->primary_enabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300514 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100515 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
516 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300517 goto out_disable;
518 }
519 crtc = tmp_crtc;
520 }
521 }
522
Matt Roperf4510a22014-04-01 15:22:40 -0700523 if (!crtc || crtc->primary->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100524 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
525 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300526 goto out_disable;
527 }
528
529 intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700530 fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700531 obj = intel_fb_obj(fb);
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300532 adjusted_mode = &intel_crtc->config.adjusted_mode;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300533
Chris Wilson03689202014-06-06 10:37:11 +0100534 if (i915.enable_fbc < 0) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100535 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
536 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100537 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300538 }
Jani Nikulad330a952014-01-21 11:24:25 +0200539 if (!i915.enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100540 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
541 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300542 goto out_disable;
543 }
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300544 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
545 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100546 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
547 DRM_DEBUG_KMS("mode incompatible with compression, "
548 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300549 goto out_disable;
550 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300551
Daisy Sun032843a2014-06-16 15:48:18 -0700552 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
553 max_width = 4096;
554 max_height = 4096;
555 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300556 max_width = 4096;
557 max_height = 2048;
Paulo Zanonif85da862013-06-04 16:53:39 -0300558 } else {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300559 max_width = 2048;
560 max_height = 1536;
Paulo Zanonif85da862013-06-04 16:53:39 -0300561 }
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300562 if (intel_crtc->config.pipe_src_w > max_width ||
563 intel_crtc->config.pipe_src_h > max_height) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100564 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
565 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300566 goto out_disable;
567 }
Ben Widawsky8f94d242014-02-20 16:01:20 -0800568 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200569 intel_crtc->plane != PLANE_A) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100570 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200571 DRM_DEBUG_KMS("plane not A, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300572 goto out_disable;
573 }
574
575 /* The use of a CPU fence is mandatory in order to detect writes
576 * by the CPU to the scanout and trigger updates to the FBC.
577 */
578 if (obj->tiling_mode != I915_TILING_X ||
579 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100580 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
581 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300582 goto out_disable;
583 }
584
585 /* If the kernel debugger is active, always disable compression */
586 if (in_dbg_master())
587 goto out_disable;
588
Matt Roper2ff8fde2014-07-08 07:50:07 -0700589 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
Ben Widawsky5e59f712014-06-30 10:41:24 -0700590 drm_format_plane_cpp(fb->pixel_format, 0))) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100591 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
592 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000593 goto out_disable;
594 }
595
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300596 /* If the scanout has not changed, don't modify the FBC settings.
597 * Note that we make the fundamental assumption that the fb->obj
598 * cannot be unpinned (and have its GTT offset and fence revoked)
599 * without first being decoupled from the scanout and FBC disabled.
600 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700601 if (dev_priv->fbc.plane == intel_crtc->plane &&
602 dev_priv->fbc.fb_id == fb->base.id &&
603 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300604 return;
605
606 if (intel_fbc_enabled(dev)) {
607 /* We update FBC along two paths, after changing fb/crtc
608 * configuration (modeswitching) and after page-flipping
609 * finishes. For the latter, we know that not only did
610 * we disable the FBC at the start of the page-flip
611 * sequence, but also more than one vblank has passed.
612 *
613 * For the former case of modeswitching, it is possible
614 * to switch between two FBC valid configurations
615 * instantaneously so we do need to disable the FBC
616 * before we can modify its control registers. We also
617 * have to wait for the next vblank for that to take
618 * effect. However, since we delay enabling FBC we can
619 * assume that a vblank has passed since disabling and
620 * that we can safely alter the registers in the deferred
621 * callback.
622 *
623 * In the scenario that we go from a valid to invalid
624 * and then back to valid FBC configuration we have
625 * no strict enforcement that a vblank occurred since
626 * disabling the FBC. However, along all current pipe
627 * disabling paths we do need to wait for a vblank at
628 * some point. And we wait before enabling FBC anyway.
629 */
630 DRM_DEBUG_KMS("disabling active FBC for update\n");
631 intel_disable_fbc(dev);
632 }
633
Ville Syrjälä993495a2013-12-12 17:27:40 +0200634 intel_enable_fbc(crtc);
Chris Wilson29ebf902013-07-27 17:23:55 +0100635 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300636 return;
637
638out_disable:
639 /* Multiple disables should be harmless */
640 if (intel_fbc_enabled(dev)) {
641 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
642 intel_disable_fbc(dev);
643 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000644 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300645}
646
Daniel Vetterc921aba2012-04-26 23:28:17 +0200647static void i915_pineview_get_mem_freq(struct drm_device *dev)
648{
Jani Nikula50227e12014-03-31 14:27:21 +0300649 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200650 u32 tmp;
651
652 tmp = I915_READ(CLKCFG);
653
654 switch (tmp & CLKCFG_FSB_MASK) {
655 case CLKCFG_FSB_533:
656 dev_priv->fsb_freq = 533; /* 133*4 */
657 break;
658 case CLKCFG_FSB_800:
659 dev_priv->fsb_freq = 800; /* 200*4 */
660 break;
661 case CLKCFG_FSB_667:
662 dev_priv->fsb_freq = 667; /* 167*4 */
663 break;
664 case CLKCFG_FSB_400:
665 dev_priv->fsb_freq = 400; /* 100*4 */
666 break;
667 }
668
669 switch (tmp & CLKCFG_MEM_MASK) {
670 case CLKCFG_MEM_533:
671 dev_priv->mem_freq = 533;
672 break;
673 case CLKCFG_MEM_667:
674 dev_priv->mem_freq = 667;
675 break;
676 case CLKCFG_MEM_800:
677 dev_priv->mem_freq = 800;
678 break;
679 }
680
681 /* detect pineview DDR3 setting */
682 tmp = I915_READ(CSHRDDR3CTL);
683 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
684}
685
686static void i915_ironlake_get_mem_freq(struct drm_device *dev)
687{
Jani Nikula50227e12014-03-31 14:27:21 +0300688 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200689 u16 ddrpll, csipll;
690
691 ddrpll = I915_READ16(DDRMPLL1);
692 csipll = I915_READ16(CSIPLL0);
693
694 switch (ddrpll & 0xff) {
695 case 0xc:
696 dev_priv->mem_freq = 800;
697 break;
698 case 0x10:
699 dev_priv->mem_freq = 1066;
700 break;
701 case 0x14:
702 dev_priv->mem_freq = 1333;
703 break;
704 case 0x18:
705 dev_priv->mem_freq = 1600;
706 break;
707 default:
708 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
709 ddrpll & 0xff);
710 dev_priv->mem_freq = 0;
711 break;
712 }
713
Daniel Vetter20e4d402012-08-08 23:35:39 +0200714 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200715
716 switch (csipll & 0x3ff) {
717 case 0x00c:
718 dev_priv->fsb_freq = 3200;
719 break;
720 case 0x00e:
721 dev_priv->fsb_freq = 3733;
722 break;
723 case 0x010:
724 dev_priv->fsb_freq = 4266;
725 break;
726 case 0x012:
727 dev_priv->fsb_freq = 4800;
728 break;
729 case 0x014:
730 dev_priv->fsb_freq = 5333;
731 break;
732 case 0x016:
733 dev_priv->fsb_freq = 5866;
734 break;
735 case 0x018:
736 dev_priv->fsb_freq = 6400;
737 break;
738 default:
739 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
740 csipll & 0x3ff);
741 dev_priv->fsb_freq = 0;
742 break;
743 }
744
745 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200746 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200747 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200748 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200749 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200750 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200751 }
752}
753
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754static const struct cxsr_latency cxsr_latency_table[] = {
755 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
756 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
757 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
758 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
759 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
760
761 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
762 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
763 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
764 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
765 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
766
767 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
768 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
769 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
770 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
771 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
772
773 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
774 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
775 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
776 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
777 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
778
779 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
780 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
781 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
782 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
783 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
784
785 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
786 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
787 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
788 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
789 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
790};
791
Daniel Vetter63c62272012-04-21 23:17:55 +0200792static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300793 int is_ddr3,
794 int fsb,
795 int mem)
796{
797 const struct cxsr_latency *latency;
798 int i;
799
800 if (fsb == 0 || mem == 0)
801 return NULL;
802
803 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
804 latency = &cxsr_latency_table[i];
805 if (is_desktop == latency->is_desktop &&
806 is_ddr3 == latency->is_ddr3 &&
807 fsb == latency->fsb_freq && mem == latency->mem_freq)
808 return latency;
809 }
810
811 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
812
813 return NULL;
814}
815
Imre Deak5209b1f2014-07-01 12:36:17 +0300816void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300817{
Imre Deak5209b1f2014-07-01 12:36:17 +0300818 struct drm_device *dev = dev_priv->dev;
819 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300820
Imre Deak5209b1f2014-07-01 12:36:17 +0300821 if (IS_VALLEYVIEW(dev)) {
822 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
823 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
824 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
825 } else if (IS_PINEVIEW(dev)) {
826 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
827 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
828 I915_WRITE(DSPFW3, val);
829 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
830 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
831 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
832 I915_WRITE(FW_BLC_SELF, val);
833 } else if (IS_I915GM(dev)) {
834 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
835 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
836 I915_WRITE(INSTPM, val);
837 } else {
838 return;
839 }
840
841 DRM_DEBUG_KMS("memory self-refresh is %s\n",
842 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843}
844
845/*
846 * Latency for FIFO fetches is dependent on several factors:
847 * - memory configuration (speed, channels)
848 * - chipset
849 * - current MCH state
850 * It can be fairly high in some situations, so here we assume a fairly
851 * pessimal value. It's a tradeoff between extra memory fetches (if we
852 * set this value too high, the FIFO will fetch frequently to stay full)
853 * and power consumption (set it too low to save power and we might see
854 * FIFO underruns and display "flicker").
855 *
856 * A value of 5us seems to be a good balance; safe for very low end
857 * platforms but not overly aggressive on lower latency configs.
858 */
859static const int latency_ns = 5000;
860
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300861static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300862{
863 struct drm_i915_private *dev_priv = dev->dev_private;
864 uint32_t dsparb = I915_READ(DSPARB);
865 int size;
866
867 size = dsparb & 0x7f;
868 if (plane)
869 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
870
871 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
872 plane ? "B" : "A", size);
873
874 return size;
875}
876
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200877static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300878{
879 struct drm_i915_private *dev_priv = dev->dev_private;
880 uint32_t dsparb = I915_READ(DSPARB);
881 int size;
882
883 size = dsparb & 0x1ff;
884 if (plane)
885 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
886 size >>= 1; /* Convert to cachelines */
887
888 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
889 plane ? "B" : "A", size);
890
891 return size;
892}
893
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300894static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895{
896 struct drm_i915_private *dev_priv = dev->dev_private;
897 uint32_t dsparb = I915_READ(DSPARB);
898 int size;
899
900 size = dsparb & 0x7f;
901 size >>= 2; /* Convert to cachelines */
902
903 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
904 plane ? "B" : "A",
905 size);
906
907 return size;
908}
909
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910/* Pineview has different values for various configs */
911static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300912 .fifo_size = PINEVIEW_DISPLAY_FIFO,
913 .max_wm = PINEVIEW_MAX_WM,
914 .default_wm = PINEVIEW_DFT_WM,
915 .guard_size = PINEVIEW_GUARD_WM,
916 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300917};
918static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300919 .fifo_size = PINEVIEW_DISPLAY_FIFO,
920 .max_wm = PINEVIEW_MAX_WM,
921 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
922 .guard_size = PINEVIEW_GUARD_WM,
923 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300924};
925static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300926 .fifo_size = PINEVIEW_CURSOR_FIFO,
927 .max_wm = PINEVIEW_CURSOR_MAX_WM,
928 .default_wm = PINEVIEW_CURSOR_DFT_WM,
929 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
930 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300931};
932static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300933 .fifo_size = PINEVIEW_CURSOR_FIFO,
934 .max_wm = PINEVIEW_CURSOR_MAX_WM,
935 .default_wm = PINEVIEW_CURSOR_DFT_WM,
936 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
937 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300938};
939static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300940 .fifo_size = G4X_FIFO_SIZE,
941 .max_wm = G4X_MAX_WM,
942 .default_wm = G4X_MAX_WM,
943 .guard_size = 2,
944 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300945};
946static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300947 .fifo_size = I965_CURSOR_FIFO,
948 .max_wm = I965_CURSOR_MAX_WM,
949 .default_wm = I965_CURSOR_DFT_WM,
950 .guard_size = 2,
951 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300952};
953static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300954 .fifo_size = VALLEYVIEW_FIFO_SIZE,
955 .max_wm = VALLEYVIEW_MAX_WM,
956 .default_wm = VALLEYVIEW_MAX_WM,
957 .guard_size = 2,
958 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300959};
960static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300961 .fifo_size = I965_CURSOR_FIFO,
962 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
963 .default_wm = I965_CURSOR_DFT_WM,
964 .guard_size = 2,
965 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300966};
967static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300968 .fifo_size = I965_CURSOR_FIFO,
969 .max_wm = I965_CURSOR_MAX_WM,
970 .default_wm = I965_CURSOR_DFT_WM,
971 .guard_size = 2,
972 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300973};
974static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300975 .fifo_size = I945_FIFO_SIZE,
976 .max_wm = I915_MAX_WM,
977 .default_wm = 1,
978 .guard_size = 2,
979 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300980};
981static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300982 .fifo_size = I915_FIFO_SIZE,
983 .max_wm = I915_MAX_WM,
984 .default_wm = 1,
985 .guard_size = 2,
986 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300987};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200988static const struct intel_watermark_params i830_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300989 .fifo_size = I855GM_FIFO_SIZE,
990 .max_wm = I915_MAX_WM,
991 .default_wm = 1,
992 .guard_size = 2,
993 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300994};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200995static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300996 .fifo_size = I830_FIFO_SIZE,
997 .max_wm = I915_MAX_WM,
998 .default_wm = 1,
999 .guard_size = 2,
1000 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001001};
1002
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001003/**
1004 * intel_calculate_wm - calculate watermark level
1005 * @clock_in_khz: pixel clock
1006 * @wm: chip FIFO params
1007 * @pixel_size: display pixel size
1008 * @latency_ns: memory latency for the platform
1009 *
1010 * Calculate the watermark level (the level at which the display plane will
1011 * start fetching from memory again). Each chip has a different display
1012 * FIFO size and allocation, so the caller needs to figure that out and pass
1013 * in the correct intel_watermark_params structure.
1014 *
1015 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1016 * on the pixel size. When it reaches the watermark level, it'll start
1017 * fetching FIFO line sized based chunks from memory until the FIFO fills
1018 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1019 * will occur, and a display engine hang could result.
1020 */
1021static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1022 const struct intel_watermark_params *wm,
1023 int fifo_size,
1024 int pixel_size,
1025 unsigned long latency_ns)
1026{
1027 long entries_required, wm_size;
1028
1029 /*
1030 * Note: we need to make sure we don't overflow for various clock &
1031 * latency values.
1032 * clocks go from a few thousand to several hundred thousand.
1033 * latency is usually a few thousand
1034 */
1035 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1036 1000;
1037 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1038
1039 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1040
1041 wm_size = fifo_size - (entries_required + wm->guard_size);
1042
1043 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1044
1045 /* Don't promote wm_size to unsigned... */
1046 if (wm_size > (long)wm->max_wm)
1047 wm_size = wm->max_wm;
1048 if (wm_size <= 0)
1049 wm_size = wm->default_wm;
1050 return wm_size;
1051}
1052
1053static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1054{
1055 struct drm_crtc *crtc, *enabled = NULL;
1056
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01001057 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001058 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001059 if (enabled)
1060 return NULL;
1061 enabled = crtc;
1062 }
1063 }
1064
1065 return enabled;
1066}
1067
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001068static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001069{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001070 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001071 struct drm_i915_private *dev_priv = dev->dev_private;
1072 struct drm_crtc *crtc;
1073 const struct cxsr_latency *latency;
1074 u32 reg;
1075 unsigned long wm;
1076
1077 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1078 dev_priv->fsb_freq, dev_priv->mem_freq);
1079 if (!latency) {
1080 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +03001081 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001082 return;
1083 }
1084
1085 crtc = single_enabled_crtc(dev);
1086 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001087 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001088 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001089 int clock;
1090
1091 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1092 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001093
1094 /* Display SR */
1095 wm = intel_calculate_wm(clock, &pineview_display_wm,
1096 pineview_display_wm.fifo_size,
1097 pixel_size, latency->display_sr);
1098 reg = I915_READ(DSPFW1);
1099 reg &= ~DSPFW_SR_MASK;
1100 reg |= wm << DSPFW_SR_SHIFT;
1101 I915_WRITE(DSPFW1, reg);
1102 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1103
1104 /* cursor SR */
1105 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1106 pineview_display_wm.fifo_size,
1107 pixel_size, latency->cursor_sr);
1108 reg = I915_READ(DSPFW3);
1109 reg &= ~DSPFW_CURSOR_SR_MASK;
1110 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1111 I915_WRITE(DSPFW3, reg);
1112
1113 /* Display HPLL off SR */
1114 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1115 pineview_display_hplloff_wm.fifo_size,
1116 pixel_size, latency->display_hpll_disable);
1117 reg = I915_READ(DSPFW3);
1118 reg &= ~DSPFW_HPLL_SR_MASK;
1119 reg |= wm & DSPFW_HPLL_SR_MASK;
1120 I915_WRITE(DSPFW3, reg);
1121
1122 /* cursor HPLL off SR */
1123 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1124 pineview_display_hplloff_wm.fifo_size,
1125 pixel_size, latency->cursor_hpll_disable);
1126 reg = I915_READ(DSPFW3);
1127 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1128 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1129 I915_WRITE(DSPFW3, reg);
1130 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1131
Imre Deak5209b1f2014-07-01 12:36:17 +03001132 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001133 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +03001134 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001135 }
1136}
1137
1138static bool g4x_compute_wm0(struct drm_device *dev,
1139 int plane,
1140 const struct intel_watermark_params *display,
1141 int display_latency_ns,
1142 const struct intel_watermark_params *cursor,
1143 int cursor_latency_ns,
1144 int *plane_wm,
1145 int *cursor_wm)
1146{
1147 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001148 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001149 int htotal, hdisplay, clock, pixel_size;
1150 int line_time_us, line_count;
1151 int entries, tlb_miss;
1152
1153 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001154 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001155 *cursor_wm = cursor->guard_size;
1156 *plane_wm = display->guard_size;
1157 return false;
1158 }
1159
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001160 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001161 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001162 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001163 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001164 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001165
1166 /* Use the small buffer method to calculate plane watermark */
1167 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1168 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1169 if (tlb_miss > 0)
1170 entries += tlb_miss;
1171 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1172 *plane_wm = entries + display->guard_size;
1173 if (*plane_wm > (int)display->max_wm)
1174 *plane_wm = display->max_wm;
1175
1176 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +02001177 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001178 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson7bb836d2014-03-26 12:38:14 +00001179 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001180 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1181 if (tlb_miss > 0)
1182 entries += tlb_miss;
1183 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1184 *cursor_wm = entries + cursor->guard_size;
1185 if (*cursor_wm > (int)cursor->max_wm)
1186 *cursor_wm = (int)cursor->max_wm;
1187
1188 return true;
1189}
1190
1191/*
1192 * Check the wm result.
1193 *
1194 * If any calculated watermark values is larger than the maximum value that
1195 * can be programmed into the associated watermark register, that watermark
1196 * must be disabled.
1197 */
1198static bool g4x_check_srwm(struct drm_device *dev,
1199 int display_wm, int cursor_wm,
1200 const struct intel_watermark_params *display,
1201 const struct intel_watermark_params *cursor)
1202{
1203 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1204 display_wm, cursor_wm);
1205
1206 if (display_wm > display->max_wm) {
1207 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1208 display_wm, display->max_wm);
1209 return false;
1210 }
1211
1212 if (cursor_wm > cursor->max_wm) {
1213 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1214 cursor_wm, cursor->max_wm);
1215 return false;
1216 }
1217
1218 if (!(display_wm || cursor_wm)) {
1219 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1220 return false;
1221 }
1222
1223 return true;
1224}
1225
1226static bool g4x_compute_srwm(struct drm_device *dev,
1227 int plane,
1228 int latency_ns,
1229 const struct intel_watermark_params *display,
1230 const struct intel_watermark_params *cursor,
1231 int *display_wm, int *cursor_wm)
1232{
1233 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001234 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001235 int hdisplay, htotal, pixel_size, clock;
1236 unsigned long line_time_us;
1237 int line_count, line_size;
1238 int small, large;
1239 int entries;
1240
1241 if (!latency_ns) {
1242 *display_wm = *cursor_wm = 0;
1243 return false;
1244 }
1245
1246 crtc = intel_get_crtc_for_plane(dev, plane);
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001247 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001248 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001249 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001250 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001251 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001252
Ville Syrjälä922044c2014-02-14 14:18:57 +02001253 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001254 line_count = (latency_ns / line_time_us + 1000) / 1000;
1255 line_size = hdisplay * pixel_size;
1256
1257 /* Use the minimum of the small and large buffer method for primary */
1258 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1259 large = line_count * line_size;
1260
1261 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1262 *display_wm = entries + display->guard_size;
1263
1264 /* calculate the self-refresh watermark for display cursor */
Chris Wilson7bb836d2014-03-26 12:38:14 +00001265 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001266 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1267 *cursor_wm = entries + cursor->guard_size;
1268
1269 return g4x_check_srwm(dev,
1270 *display_wm, *cursor_wm,
1271 display, cursor);
1272}
1273
Gajanan Bhat0948c262014-08-07 01:58:24 +05301274static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
1275 int pixel_size,
1276 int *prec_mult,
1277 int *drain_latency)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001278{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001279 int entries;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301280 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001281
Gajanan Bhat0948c262014-08-07 01:58:24 +05301282 if (WARN(clock == 0, "Pixel clock is zero!\n"))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001283 return false;
1284
Gajanan Bhat0948c262014-08-07 01:58:24 +05301285 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
1286 return false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001287
1288 entries = (clock / 1000) * pixel_size;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301289 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
1290 DRAIN_LATENCY_PRECISION_32;
1291 *drain_latency = (64 * (*prec_mult) * 4) / entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001292
1293 return true;
1294}
1295
1296/*
1297 * Update drain latency registers of memory arbiter
1298 *
1299 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1300 * to be programmed. Each plane has a drain latency multiplier and a drain
1301 * latency value.
1302 */
1303
Gajanan Bhat41aad812014-07-16 18:24:03 +05301304static void vlv_update_drain_latency(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001305{
Gajanan Bhat0948c262014-08-07 01:58:24 +05301306 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1308 int pixel_size;
1309 int drain_latency;
1310 enum pipe pipe = intel_crtc->pipe;
1311 int plane_prec, prec_mult, plane_dl;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001312
Gajanan Bhat0948c262014-08-07 01:58:24 +05301313 plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_64 |
1314 DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_64 |
1315 (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001316
Gajanan Bhat0948c262014-08-07 01:58:24 +05301317 if (!intel_crtc_active(crtc)) {
1318 I915_WRITE(VLV_DDL(pipe), plane_dl);
1319 return;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001320 }
Gajanan Bhat0948c262014-08-07 01:58:24 +05301321
1322 /* Primary plane Drain Latency */
1323 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
1324 if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1325 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1326 DDL_PLANE_PRECISION_64 :
1327 DDL_PLANE_PRECISION_32;
1328 plane_dl |= plane_prec | drain_latency;
1329 }
1330
1331 /* Cursor Drain Latency
1332 * BPP is always 4 for cursor
1333 */
1334 pixel_size = 4;
1335
1336 /* Program cursor DL only if it is enabled */
1337 if (intel_crtc->cursor_base &&
1338 vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1339 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1340 DDL_CURSOR_PRECISION_64 :
1341 DDL_CURSOR_PRECISION_32;
1342 plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
1343 }
1344
1345 I915_WRITE(VLV_DDL(pipe), plane_dl);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001346}
1347
1348#define single_plane_enabled(mask) is_power_of_2(mask)
1349
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001350static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001351{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001352 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001353 static const int sr_latency_ns = 12000;
1354 struct drm_i915_private *dev_priv = dev->dev_private;
1355 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1356 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001357 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001358 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001359 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001360
Gajanan Bhat41aad812014-07-16 18:24:03 +05301361 vlv_update_drain_latency(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001362
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001363 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001364 &valleyview_wm_info, latency_ns,
1365 &valleyview_cursor_wm_info, latency_ns,
1366 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001367 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001368
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001369 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001370 &valleyview_wm_info, latency_ns,
1371 &valleyview_cursor_wm_info, latency_ns,
1372 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001373 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001374
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001375 if (single_plane_enabled(enabled) &&
1376 g4x_compute_srwm(dev, ffs(enabled) - 1,
1377 sr_latency_ns,
1378 &valleyview_wm_info,
1379 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001380 &plane_sr, &ignore_cursor_sr) &&
1381 g4x_compute_srwm(dev, ffs(enabled) - 1,
1382 2*sr_latency_ns,
1383 &valleyview_wm_info,
1384 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001385 &ignore_plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001386 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001387 } else {
Imre Deak98584252014-06-13 14:54:20 +03001388 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001389 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001390 plane_sr = cursor_sr = 0;
1391 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001392
Ville Syrjäläa5043452014-06-28 02:04:18 +03001393 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1394 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001395 planea_wm, cursora_wm,
1396 planeb_wm, cursorb_wm,
1397 plane_sr, cursor_sr);
1398
1399 I915_WRITE(DSPFW1,
1400 (plane_sr << DSPFW_SR_SHIFT) |
1401 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1402 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001403 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001404 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001405 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001406 (cursora_wm << DSPFW_CURSORA_SHIFT));
1407 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001408 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1409 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001410
1411 if (cxsr_enabled)
1412 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001413}
1414
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001415static void cherryview_update_wm(struct drm_crtc *crtc)
1416{
1417 struct drm_device *dev = crtc->dev;
1418 static const int sr_latency_ns = 12000;
1419 struct drm_i915_private *dev_priv = dev->dev_private;
1420 int planea_wm, planeb_wm, planec_wm;
1421 int cursora_wm, cursorb_wm, cursorc_wm;
1422 int plane_sr, cursor_sr;
1423 int ignore_plane_sr, ignore_cursor_sr;
1424 unsigned int enabled = 0;
1425 bool cxsr_enabled;
1426
1427 vlv_update_drain_latency(crtc);
1428
1429 if (g4x_compute_wm0(dev, PIPE_A,
1430 &valleyview_wm_info, latency_ns,
1431 &valleyview_cursor_wm_info, latency_ns,
1432 &planea_wm, &cursora_wm))
1433 enabled |= 1 << PIPE_A;
1434
1435 if (g4x_compute_wm0(dev, PIPE_B,
1436 &valleyview_wm_info, latency_ns,
1437 &valleyview_cursor_wm_info, latency_ns,
1438 &planeb_wm, &cursorb_wm))
1439 enabled |= 1 << PIPE_B;
1440
1441 if (g4x_compute_wm0(dev, PIPE_C,
1442 &valleyview_wm_info, latency_ns,
1443 &valleyview_cursor_wm_info, latency_ns,
1444 &planec_wm, &cursorc_wm))
1445 enabled |= 1 << PIPE_C;
1446
1447 if (single_plane_enabled(enabled) &&
1448 g4x_compute_srwm(dev, ffs(enabled) - 1,
1449 sr_latency_ns,
1450 &valleyview_wm_info,
1451 &valleyview_cursor_wm_info,
1452 &plane_sr, &ignore_cursor_sr) &&
1453 g4x_compute_srwm(dev, ffs(enabled) - 1,
1454 2*sr_latency_ns,
1455 &valleyview_wm_info,
1456 &valleyview_cursor_wm_info,
1457 &ignore_plane_sr, &cursor_sr)) {
1458 cxsr_enabled = true;
1459 } else {
1460 cxsr_enabled = false;
1461 intel_set_memory_cxsr(dev_priv, false);
1462 plane_sr = cursor_sr = 0;
1463 }
1464
1465 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1466 "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
1467 "SR: plane=%d, cursor=%d\n",
1468 planea_wm, cursora_wm,
1469 planeb_wm, cursorb_wm,
1470 planec_wm, cursorc_wm,
1471 plane_sr, cursor_sr);
1472
1473 I915_WRITE(DSPFW1,
1474 (plane_sr << DSPFW_SR_SHIFT) |
1475 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1476 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1477 (planea_wm << DSPFW_PLANEA_SHIFT));
1478 I915_WRITE(DSPFW2,
1479 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
1480 (cursora_wm << DSPFW_CURSORA_SHIFT));
1481 I915_WRITE(DSPFW3,
1482 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1483 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1484 I915_WRITE(DSPFW9_CHV,
1485 (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
1486 DSPFW_CURSORC_MASK)) |
1487 (planec_wm << DSPFW_PLANEC_SHIFT) |
1488 (cursorc_wm << DSPFW_CURSORC_SHIFT));
1489
1490 if (cxsr_enabled)
1491 intel_set_memory_cxsr(dev_priv, true);
1492}
1493
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001494static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001495{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001496 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001497 static const int sr_latency_ns = 12000;
1498 struct drm_i915_private *dev_priv = dev->dev_private;
1499 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1500 int plane_sr, cursor_sr;
1501 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001502 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001503
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001504 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001505 &g4x_wm_info, latency_ns,
1506 &g4x_cursor_wm_info, latency_ns,
1507 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001508 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001509
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001510 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001511 &g4x_wm_info, latency_ns,
1512 &g4x_cursor_wm_info, latency_ns,
1513 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001514 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001515
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001516 if (single_plane_enabled(enabled) &&
1517 g4x_compute_srwm(dev, ffs(enabled) - 1,
1518 sr_latency_ns,
1519 &g4x_wm_info,
1520 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001521 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001522 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001523 } else {
Imre Deak98584252014-06-13 14:54:20 +03001524 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001525 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001526 plane_sr = cursor_sr = 0;
1527 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001528
Ville Syrjäläa5043452014-06-28 02:04:18 +03001529 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1530 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001531 planea_wm, cursora_wm,
1532 planeb_wm, cursorb_wm,
1533 plane_sr, cursor_sr);
1534
1535 I915_WRITE(DSPFW1,
1536 (plane_sr << DSPFW_SR_SHIFT) |
1537 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1538 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001539 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001540 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001541 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001542 (cursora_wm << DSPFW_CURSORA_SHIFT));
1543 /* HPLL off in SR has some issues on G4x... disable it */
1544 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001545 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001546 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001547
1548 if (cxsr_enabled)
1549 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550}
1551
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001552static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001553{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001554 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001555 struct drm_i915_private *dev_priv = dev->dev_private;
1556 struct drm_crtc *crtc;
1557 int srwm = 1;
1558 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001559 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001560
1561 /* Calc sr entries for one plane configs */
1562 crtc = single_enabled_crtc(dev);
1563 if (crtc) {
1564 /* self-refresh has much higher latency */
1565 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001566 const struct drm_display_mode *adjusted_mode =
1567 &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001568 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001569 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001570 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001571 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001572 unsigned long line_time_us;
1573 int entries;
1574
Ville Syrjälä922044c2014-02-14 14:18:57 +02001575 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001576
1577 /* Use ns/us then divide to preserve precision */
1578 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1579 pixel_size * hdisplay;
1580 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1581 srwm = I965_FIFO_SIZE - entries;
1582 if (srwm < 0)
1583 srwm = 1;
1584 srwm &= 0x1ff;
1585 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1586 entries, srwm);
1587
1588 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson7bb836d2014-03-26 12:38:14 +00001589 pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001590 entries = DIV_ROUND_UP(entries,
1591 i965_cursor_wm_info.cacheline_size);
1592 cursor_sr = i965_cursor_wm_info.fifo_size -
1593 (entries + i965_cursor_wm_info.guard_size);
1594
1595 if (cursor_sr > i965_cursor_wm_info.max_wm)
1596 cursor_sr = i965_cursor_wm_info.max_wm;
1597
1598 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1599 "cursor %d\n", srwm, cursor_sr);
1600
Imre Deak98584252014-06-13 14:54:20 +03001601 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001602 } else {
Imre Deak98584252014-06-13 14:54:20 +03001603 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001604 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001605 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001606 }
1607
1608 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1609 srwm);
1610
1611 /* 965 has limitations... */
1612 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001613 (8 << DSPFW_CURSORB_SHIFT) |
1614 (8 << DSPFW_PLANEB_SHIFT) |
1615 (8 << DSPFW_PLANEA_SHIFT));
1616 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1617 (8 << DSPFW_PLANEC_SHIFT_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001618 /* update cursor SR watermark */
1619 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001620
1621 if (cxsr_enabled)
1622 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001623}
1624
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001625static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001626{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001627 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001628 struct drm_i915_private *dev_priv = dev->dev_private;
1629 const struct intel_watermark_params *wm_info;
1630 uint32_t fwater_lo;
1631 uint32_t fwater_hi;
1632 int cwm, srwm = 1;
1633 int fifo_size;
1634 int planea_wm, planeb_wm;
1635 struct drm_crtc *crtc, *enabled = NULL;
1636
1637 if (IS_I945GM(dev))
1638 wm_info = &i945_wm_info;
1639 else if (!IS_GEN2(dev))
1640 wm_info = &i915_wm_info;
1641 else
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001642 wm_info = &i830_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001643
1644 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1645 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001646 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001647 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001648 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001649 if (IS_GEN2(dev))
1650 cpp = 4;
1651
Damien Lespiau241bfc32013-09-25 16:45:37 +01001652 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1653 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001654 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001655 latency_ns);
1656 enabled = crtc;
1657 } else
1658 planea_wm = fifo_size - wm_info->guard_size;
1659
1660 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1661 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001662 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001663 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001664 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001665 if (IS_GEN2(dev))
1666 cpp = 4;
1667
Damien Lespiau241bfc32013-09-25 16:45:37 +01001668 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1669 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001670 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001671 latency_ns);
1672 if (enabled == NULL)
1673 enabled = crtc;
1674 else
1675 enabled = NULL;
1676 } else
1677 planeb_wm = fifo_size - wm_info->guard_size;
1678
1679 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1680
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001681 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001682 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001683
Matt Roper2ff8fde2014-07-08 07:50:07 -07001684 obj = intel_fb_obj(enabled->primary->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001685
1686 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001687 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001688 enabled = NULL;
1689 }
1690
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001691 /*
1692 * Overlay gets an aggressive default since video jitter is bad.
1693 */
1694 cwm = 2;
1695
1696 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001697 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001698
1699 /* Calc sr entries for one plane configs */
1700 if (HAS_FW_BLC(dev) && enabled) {
1701 /* self-refresh has much higher latency */
1702 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001703 const struct drm_display_mode *adjusted_mode =
1704 &to_intel_crtc(enabled)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001705 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001706 int htotal = adjusted_mode->crtc_htotal;
Daniel Vetterf727b492013-11-20 15:02:10 +01001707 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001708 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001709 unsigned long line_time_us;
1710 int entries;
1711
Ville Syrjälä922044c2014-02-14 14:18:57 +02001712 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001713
1714 /* Use ns/us then divide to preserve precision */
1715 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1716 pixel_size * hdisplay;
1717 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1718 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1719 srwm = wm_info->fifo_size - entries;
1720 if (srwm < 0)
1721 srwm = 1;
1722
1723 if (IS_I945G(dev) || IS_I945GM(dev))
1724 I915_WRITE(FW_BLC_SELF,
1725 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1726 else if (IS_I915GM(dev))
1727 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1728 }
1729
1730 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1731 planea_wm, planeb_wm, cwm, srwm);
1732
1733 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1734 fwater_hi = (cwm & 0x1f);
1735
1736 /* Set request length to 8 cachelines per fetch */
1737 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1738 fwater_hi = fwater_hi | (1 << 8);
1739
1740 I915_WRITE(FW_BLC, fwater_lo);
1741 I915_WRITE(FW_BLC2, fwater_hi);
1742
Imre Deak5209b1f2014-07-01 12:36:17 +03001743 if (enabled)
1744 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001745}
1746
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001747static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001748{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001749 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001750 struct drm_i915_private *dev_priv = dev->dev_private;
1751 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001752 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001753 uint32_t fwater_lo;
1754 int planea_wm;
1755
1756 crtc = single_enabled_crtc(dev);
1757 if (crtc == NULL)
1758 return;
1759
Damien Lespiau241bfc32013-09-25 16:45:37 +01001760 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1761 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001762 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001763 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001764 4, latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001765 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1766 fwater_lo |= (3<<8) | planea_wm;
1767
1768 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1769
1770 I915_WRITE(FW_BLC, fwater_lo);
1771}
1772
Ville Syrjälä36587292013-07-05 11:57:16 +03001773static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1774 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001775{
1776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001777 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001778
Damien Lespiau241bfc32013-09-25 16:45:37 +01001779 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001780
1781 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1782 * adjust the pixel_rate here. */
1783
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001784 if (intel_crtc->config.pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001785 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001786 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001787
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001788 pipe_w = intel_crtc->config.pipe_src_w;
1789 pipe_h = intel_crtc->config.pipe_src_h;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001790 pfit_w = (pfit_size >> 16) & 0xFFFF;
1791 pfit_h = pfit_size & 0xFFFF;
1792 if (pipe_w < pfit_w)
1793 pipe_w = pfit_w;
1794 if (pipe_h < pfit_h)
1795 pipe_h = pfit_h;
1796
1797 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1798 pfit_w * pfit_h);
1799 }
1800
1801 return pixel_rate;
1802}
1803
Ville Syrjälä37126462013-08-01 16:18:55 +03001804/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001805static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001806 uint32_t latency)
1807{
1808 uint64_t ret;
1809
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001810 if (WARN(latency == 0, "Latency value missing\n"))
1811 return UINT_MAX;
1812
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001813 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1814 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1815
1816 return ret;
1817}
1818
Ville Syrjälä37126462013-08-01 16:18:55 +03001819/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001820static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001821 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1822 uint32_t latency)
1823{
1824 uint32_t ret;
1825
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001826 if (WARN(latency == 0, "Latency value missing\n"))
1827 return UINT_MAX;
1828
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001829 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1830 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1831 ret = DIV_ROUND_UP(ret, 64) + 2;
1832 return ret;
1833}
1834
Ville Syrjälä23297042013-07-05 11:57:17 +03001835static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001836 uint8_t bytes_per_pixel)
1837{
1838 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1839}
1840
Imre Deak820c1982013-12-17 14:46:36 +02001841struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001842 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001843 uint32_t pipe_htotal;
1844 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001845 struct intel_plane_wm_parameters pri;
1846 struct intel_plane_wm_parameters spr;
1847 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001848};
1849
Imre Deak820c1982013-12-17 14:46:36 +02001850struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001851 uint16_t pri;
1852 uint16_t spr;
1853 uint16_t cur;
1854 uint16_t fbc;
1855};
1856
Ville Syrjälä240264f2013-08-07 13:29:12 +03001857/* used in computing the new watermarks state */
1858struct intel_wm_config {
1859 unsigned int num_pipes_active;
1860 bool sprites_enabled;
1861 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001862};
1863
Ville Syrjälä37126462013-08-01 16:18:55 +03001864/*
1865 * For both WM_PIPE and WM_LP.
1866 * mem_value must be in 0.1us units.
1867 */
Imre Deak820c1982013-12-17 14:46:36 +02001868static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001869 uint32_t mem_value,
1870 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001871{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001872 uint32_t method1, method2;
1873
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001874 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001875 return 0;
1876
Ville Syrjälä23297042013-07-05 11:57:17 +03001877 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001878 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001879 mem_value);
1880
1881 if (!is_lp)
1882 return method1;
1883
Ville Syrjälä23297042013-07-05 11:57:17 +03001884 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001885 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001886 params->pri.horiz_pixels,
1887 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001888 mem_value);
1889
1890 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001891}
1892
Ville Syrjälä37126462013-08-01 16:18:55 +03001893/*
1894 * For both WM_PIPE and WM_LP.
1895 * mem_value must be in 0.1us units.
1896 */
Imre Deak820c1982013-12-17 14:46:36 +02001897static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001898 uint32_t mem_value)
1899{
1900 uint32_t method1, method2;
1901
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001902 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001903 return 0;
1904
Ville Syrjälä23297042013-07-05 11:57:17 +03001905 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001906 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001907 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03001908 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001909 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001910 params->spr.horiz_pixels,
1911 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001912 mem_value);
1913 return min(method1, method2);
1914}
1915
Ville Syrjälä37126462013-08-01 16:18:55 +03001916/*
1917 * For both WM_PIPE and WM_LP.
1918 * mem_value must be in 0.1us units.
1919 */
Imre Deak820c1982013-12-17 14:46:36 +02001920static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001921 uint32_t mem_value)
1922{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001923 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001924 return 0;
1925
Ville Syrjälä23297042013-07-05 11:57:17 +03001926 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001927 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001928 params->cur.horiz_pixels,
1929 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001930 mem_value);
1931}
1932
Paulo Zanonicca32e92013-05-31 11:45:06 -03001933/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02001934static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001935 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001936{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001937 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001938 return 0;
1939
Ville Syrjälä23297042013-07-05 11:57:17 +03001940 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001941 params->pri.horiz_pixels,
1942 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001943}
1944
Ville Syrjälä158ae642013-08-07 13:28:19 +03001945static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1946{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001947 if (INTEL_INFO(dev)->gen >= 8)
1948 return 3072;
1949 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001950 return 768;
1951 else
1952 return 512;
1953}
1954
Ville Syrjälä4e975082014-03-07 18:32:11 +02001955static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1956 int level, bool is_sprite)
1957{
1958 if (INTEL_INFO(dev)->gen >= 8)
1959 /* BDW primary/sprite plane watermarks */
1960 return level == 0 ? 255 : 2047;
1961 else if (INTEL_INFO(dev)->gen >= 7)
1962 /* IVB/HSW primary/sprite plane watermarks */
1963 return level == 0 ? 127 : 1023;
1964 else if (!is_sprite)
1965 /* ILK/SNB primary plane watermarks */
1966 return level == 0 ? 127 : 511;
1967 else
1968 /* ILK/SNB sprite plane watermarks */
1969 return level == 0 ? 63 : 255;
1970}
1971
1972static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1973 int level)
1974{
1975 if (INTEL_INFO(dev)->gen >= 7)
1976 return level == 0 ? 63 : 255;
1977 else
1978 return level == 0 ? 31 : 63;
1979}
1980
1981static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1982{
1983 if (INTEL_INFO(dev)->gen >= 8)
1984 return 31;
1985 else
1986 return 15;
1987}
1988
Ville Syrjälä158ae642013-08-07 13:28:19 +03001989/* Calculate the maximum primary/sprite plane watermark */
1990static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1991 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001992 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001993 enum intel_ddb_partitioning ddb_partitioning,
1994 bool is_sprite)
1995{
1996 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001997
1998 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001999 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002000 return 0;
2001
2002 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002003 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002004 fifo_size /= INTEL_INFO(dev)->num_pipes;
2005
2006 /*
2007 * For some reason the non self refresh
2008 * FIFO size is only half of the self
2009 * refresh FIFO size on ILK/SNB.
2010 */
2011 if (INTEL_INFO(dev)->gen <= 6)
2012 fifo_size /= 2;
2013 }
2014
Ville Syrjälä240264f2013-08-07 13:29:12 +03002015 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002016 /* level 0 is always calculated with 1:1 split */
2017 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2018 if (is_sprite)
2019 fifo_size *= 5;
2020 fifo_size /= 6;
2021 } else {
2022 fifo_size /= 2;
2023 }
2024 }
2025
2026 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002027 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002028}
2029
2030/* Calculate the maximum cursor plane watermark */
2031static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002032 int level,
2033 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002034{
2035 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002036 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002037 return 64;
2038
2039 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002040 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002041}
2042
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002043static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002044 int level,
2045 const struct intel_wm_config *config,
2046 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002047 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002048{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002049 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2050 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2051 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02002052 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002053}
2054
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002055static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
2056 int level,
2057 struct ilk_wm_maximums *max)
2058{
2059 max->pri = ilk_plane_wm_reg_max(dev, level, false);
2060 max->spr = ilk_plane_wm_reg_max(dev, level, true);
2061 max->cur = ilk_cursor_wm_reg_max(dev, level);
2062 max->fbc = ilk_fbc_wm_reg_max(dev);
2063}
2064
Ville Syrjäläd9395652013-10-09 19:18:10 +03002065static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002066 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002067 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002068{
2069 bool ret;
2070
2071 /* already determined to be invalid? */
2072 if (!result->enable)
2073 return false;
2074
2075 result->enable = result->pri_val <= max->pri &&
2076 result->spr_val <= max->spr &&
2077 result->cur_val <= max->cur;
2078
2079 ret = result->enable;
2080
2081 /*
2082 * HACK until we can pre-compute everything,
2083 * and thus fail gracefully if LP0 watermarks
2084 * are exceeded...
2085 */
2086 if (level == 0 && !result->enable) {
2087 if (result->pri_val > max->pri)
2088 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2089 level, result->pri_val, max->pri);
2090 if (result->spr_val > max->spr)
2091 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2092 level, result->spr_val, max->spr);
2093 if (result->cur_val > max->cur)
2094 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2095 level, result->cur_val, max->cur);
2096
2097 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2098 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2099 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2100 result->enable = true;
2101 }
2102
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002103 return ret;
2104}
2105
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002106static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002107 int level,
Imre Deak820c1982013-12-17 14:46:36 +02002108 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002109 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002110{
2111 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2112 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2113 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2114
2115 /* WM1+ latency values stored in 0.5us units */
2116 if (level > 0) {
2117 pri_latency *= 5;
2118 spr_latency *= 5;
2119 cur_latency *= 5;
2120 }
2121
2122 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2123 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2124 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2125 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2126 result->enable = true;
2127}
2128
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002129static uint32_t
2130hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002131{
2132 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002134 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002135 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002136
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002137 if (!intel_crtc_active(crtc))
2138 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002139
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002140 /* The WM are computed with base on how long it takes to fill a single
2141 * row at the given clock rate, multiplied by 8.
2142 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002143 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2144 mode->crtc_clock);
2145 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002146 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002147
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002148 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2149 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002150}
2151
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002152static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2153{
2154 struct drm_i915_private *dev_priv = dev->dev_private;
2155
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002156 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002157 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2158
2159 wm[0] = (sskpd >> 56) & 0xFF;
2160 if (wm[0] == 0)
2161 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002162 wm[1] = (sskpd >> 4) & 0xFF;
2163 wm[2] = (sskpd >> 12) & 0xFF;
2164 wm[3] = (sskpd >> 20) & 0x1FF;
2165 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002166 } else if (INTEL_INFO(dev)->gen >= 6) {
2167 uint32_t sskpd = I915_READ(MCH_SSKPD);
2168
2169 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2170 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2171 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2172 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002173 } else if (INTEL_INFO(dev)->gen >= 5) {
2174 uint32_t mltr = I915_READ(MLTR_ILK);
2175
2176 /* ILK primary LP0 latency is 700 ns */
2177 wm[0] = 7;
2178 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2179 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002180 }
2181}
2182
Ville Syrjälä53615a52013-08-01 16:18:50 +03002183static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2184{
2185 /* ILK sprite LP0 latency is 1300 ns */
2186 if (INTEL_INFO(dev)->gen == 5)
2187 wm[0] = 13;
2188}
2189
2190static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2191{
2192 /* ILK cursor LP0 latency is 1300 ns */
2193 if (INTEL_INFO(dev)->gen == 5)
2194 wm[0] = 13;
2195
2196 /* WaDoubleCursorLP3Latency:ivb */
2197 if (IS_IVYBRIDGE(dev))
2198 wm[3] *= 2;
2199}
2200
Damien Lespiau546c81f2014-05-13 15:30:26 +01002201int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002202{
2203 /* how many WM levels are we expecting */
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002204 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002205 return 4;
2206 else if (INTEL_INFO(dev)->gen >= 6)
2207 return 3;
2208 else
2209 return 2;
2210}
2211
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002212static void intel_print_wm_latency(struct drm_device *dev,
2213 const char *name,
2214 const uint16_t wm[5])
2215{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002216 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002217
2218 for (level = 0; level <= max_level; level++) {
2219 unsigned int latency = wm[level];
2220
2221 if (latency == 0) {
2222 DRM_ERROR("%s WM%d latency not provided\n",
2223 name, level);
2224 continue;
2225 }
2226
2227 /* WM1+ latency values in 0.5us units */
2228 if (level > 0)
2229 latency *= 5;
2230
2231 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2232 name, level, wm[level],
2233 latency / 10, latency % 10);
2234 }
2235}
2236
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002237static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2238 uint16_t wm[5], uint16_t min)
2239{
2240 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2241
2242 if (wm[0] >= min)
2243 return false;
2244
2245 wm[0] = max(wm[0], min);
2246 for (level = 1; level <= max_level; level++)
2247 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2248
2249 return true;
2250}
2251
2252static void snb_wm_latency_quirk(struct drm_device *dev)
2253{
2254 struct drm_i915_private *dev_priv = dev->dev_private;
2255 bool changed;
2256
2257 /*
2258 * The BIOS provided WM memory latency values are often
2259 * inadequate for high resolution displays. Adjust them.
2260 */
2261 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2262 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2263 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2264
2265 if (!changed)
2266 return;
2267
2268 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2269 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2270 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2271 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2272}
2273
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002274static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002275{
2276 struct drm_i915_private *dev_priv = dev->dev_private;
2277
2278 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2279
2280 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2281 sizeof(dev_priv->wm.pri_latency));
2282 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2283 sizeof(dev_priv->wm.pri_latency));
2284
2285 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2286 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002287
2288 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2289 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2290 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002291
2292 if (IS_GEN6(dev))
2293 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002294}
2295
Imre Deak820c1982013-12-17 14:46:36 +02002296static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002297 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002298{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002299 struct drm_device *dev = crtc->dev;
2300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2301 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002302 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002303
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002304 if (!intel_crtc_active(crtc))
2305 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002306
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002307 p->active = true;
2308 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2309 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2310 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2311 p->cur.bytes_per_pixel = 4;
2312 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2313 p->cur.horiz_pixels = intel_crtc->cursor_width;
2314 /* TODO: for now, assume primary and cursor planes are always enabled. */
2315 p->pri.enabled = true;
2316 p->cur.enabled = true;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002317
Matt Roperaf2b6532014-04-01 15:22:32 -07002318 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002319 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002320
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002321 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002322 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002323 break;
2324 }
2325 }
2326}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002327
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002328static void ilk_compute_wm_config(struct drm_device *dev,
2329 struct intel_wm_config *config)
2330{
2331 struct intel_crtc *intel_crtc;
2332
2333 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002334 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002335 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2336
2337 if (!wm->pipe_enabled)
2338 continue;
2339
2340 config->sprites_enabled |= wm->sprites_enabled;
2341 config->sprites_scaled |= wm->sprites_scaled;
2342 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002343 }
2344}
2345
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002346/* Compute new watermarks for the pipe */
2347static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002348 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002349 struct intel_pipe_wm *pipe_wm)
2350{
2351 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002352 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002353 int level, max_level = ilk_wm_max_level(dev);
2354 /* LP0 watermark maximums depend on this pipe alone */
2355 struct intel_wm_config config = {
2356 .num_pipes_active = 1,
2357 .sprites_enabled = params->spr.enabled,
2358 .sprites_scaled = params->spr.scaled,
2359 };
Imre Deak820c1982013-12-17 14:46:36 +02002360 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002361
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002362 pipe_wm->pipe_enabled = params->active;
2363 pipe_wm->sprites_enabled = params->spr.enabled;
2364 pipe_wm->sprites_scaled = params->spr.scaled;
2365
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002366 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2367 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2368 max_level = 1;
2369
2370 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2371 if (params->spr.scaled)
2372 max_level = 0;
2373
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002374 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002375
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002376 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002377 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002378
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002379 /* LP0 watermarks always use 1/2 DDB partitioning */
2380 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2381
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002382 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002383 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2384 return false;
2385
2386 ilk_compute_wm_reg_maximums(dev, 1, &max);
2387
2388 for (level = 1; level <= max_level; level++) {
2389 struct intel_wm_level wm = {};
2390
2391 ilk_compute_wm_level(dev_priv, level, params, &wm);
2392
2393 /*
2394 * Disable any watermark level that exceeds the
2395 * register maximums since such watermarks are
2396 * always invalid.
2397 */
2398 if (!ilk_validate_wm_level(level, &max, &wm))
2399 break;
2400
2401 pipe_wm->wm[level] = wm;
2402 }
2403
2404 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002405}
2406
2407/*
2408 * Merge the watermarks from all active pipes for a specific level.
2409 */
2410static void ilk_merge_wm_level(struct drm_device *dev,
2411 int level,
2412 struct intel_wm_level *ret_wm)
2413{
2414 const struct intel_crtc *intel_crtc;
2415
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002416 ret_wm->enable = true;
2417
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002418 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002419 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2420 const struct intel_wm_level *wm = &active->wm[level];
2421
2422 if (!active->pipe_enabled)
2423 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002424
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002425 /*
2426 * The watermark values may have been used in the past,
2427 * so we must maintain them in the registers for some
2428 * time even if the level is now disabled.
2429 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002430 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002431 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002432
2433 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2434 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2435 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2436 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2437 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002438}
2439
2440/*
2441 * Merge all low power watermarks for all active pipes.
2442 */
2443static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002444 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002445 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002446 struct intel_pipe_wm *merged)
2447{
2448 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002449 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002450
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002451 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2452 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2453 config->num_pipes_active > 1)
2454 return;
2455
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002456 /* ILK: FBC WM must be disabled always */
2457 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002458
2459 /* merge each WM1+ level */
2460 for (level = 1; level <= max_level; level++) {
2461 struct intel_wm_level *wm = &merged->wm[level];
2462
2463 ilk_merge_wm_level(dev, level, wm);
2464
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002465 if (level > last_enabled_level)
2466 wm->enable = false;
2467 else if (!ilk_validate_wm_level(level, max, wm))
2468 /* make sure all following levels get disabled */
2469 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002470
2471 /*
2472 * The spec says it is preferred to disable
2473 * FBC WMs instead of disabling a WM level.
2474 */
2475 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002476 if (wm->enable)
2477 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002478 wm->fbc_val = 0;
2479 }
2480 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002481
2482 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2483 /*
2484 * FIXME this is racy. FBC might get enabled later.
2485 * What we should check here is whether FBC can be
2486 * enabled sometime later.
2487 */
2488 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2489 for (level = 2; level <= max_level; level++) {
2490 struct intel_wm_level *wm = &merged->wm[level];
2491
2492 wm->enable = false;
2493 }
2494 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002495}
2496
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002497static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2498{
2499 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2500 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2501}
2502
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002503/* The value we need to program into the WM_LPx latency field */
2504static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2505{
2506 struct drm_i915_private *dev_priv = dev->dev_private;
2507
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002508 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002509 return 2 * level;
2510 else
2511 return dev_priv->wm.pri_latency[level];
2512}
2513
Imre Deak820c1982013-12-17 14:46:36 +02002514static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002515 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002516 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002517 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002518{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002519 struct intel_crtc *intel_crtc;
2520 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002521
Ville Syrjälä0362c782013-10-09 19:17:57 +03002522 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002523 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002524
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002525 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002526 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002527 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002528
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002529 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002530
Ville Syrjälä0362c782013-10-09 19:17:57 +03002531 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002532
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002533 /*
2534 * Maintain the watermark values even if the level is
2535 * disabled. Doing otherwise could cause underruns.
2536 */
2537 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002538 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002539 (r->pri_val << WM1_LP_SR_SHIFT) |
2540 r->cur_val;
2541
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002542 if (r->enable)
2543 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2544
Ville Syrjälä416f4722013-11-02 21:07:46 -07002545 if (INTEL_INFO(dev)->gen >= 8)
2546 results->wm_lp[wm_lp - 1] |=
2547 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2548 else
2549 results->wm_lp[wm_lp - 1] |=
2550 r->fbc_val << WM1_LP_FBC_SHIFT;
2551
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002552 /*
2553 * Always set WM1S_LP_EN when spr_val != 0, even if the
2554 * level is disabled. Doing otherwise could cause underruns.
2555 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002556 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2557 WARN_ON(wm_lp != 1);
2558 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2559 } else
2560 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002561 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002562
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002563 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002564 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002565 enum pipe pipe = intel_crtc->pipe;
2566 const struct intel_wm_level *r =
2567 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002568
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002569 if (WARN_ON(!r->enable))
2570 continue;
2571
2572 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2573
2574 results->wm_pipe[pipe] =
2575 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2576 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2577 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002578 }
2579}
2580
Paulo Zanoni861f3382013-05-31 10:19:21 -03002581/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2582 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002583static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002584 struct intel_pipe_wm *r1,
2585 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002586{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002587 int level, max_level = ilk_wm_max_level(dev);
2588 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002589
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002590 for (level = 1; level <= max_level; level++) {
2591 if (r1->wm[level].enable)
2592 level1 = level;
2593 if (r2->wm[level].enable)
2594 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002595 }
2596
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002597 if (level1 == level2) {
2598 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002599 return r2;
2600 else
2601 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002602 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002603 return r1;
2604 } else {
2605 return r2;
2606 }
2607}
2608
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002609/* dirty bits used to track which watermarks need changes */
2610#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2611#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2612#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2613#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2614#define WM_DIRTY_FBC (1 << 24)
2615#define WM_DIRTY_DDB (1 << 25)
2616
2617static unsigned int ilk_compute_wm_dirty(struct drm_device *dev,
Imre Deak820c1982013-12-17 14:46:36 +02002618 const struct ilk_wm_values *old,
2619 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002620{
2621 unsigned int dirty = 0;
2622 enum pipe pipe;
2623 int wm_lp;
2624
2625 for_each_pipe(pipe) {
2626 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2627 dirty |= WM_DIRTY_LINETIME(pipe);
2628 /* Must disable LP1+ watermarks too */
2629 dirty |= WM_DIRTY_LP_ALL;
2630 }
2631
2632 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2633 dirty |= WM_DIRTY_PIPE(pipe);
2634 /* Must disable LP1+ watermarks too */
2635 dirty |= WM_DIRTY_LP_ALL;
2636 }
2637 }
2638
2639 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2640 dirty |= WM_DIRTY_FBC;
2641 /* Must disable LP1+ watermarks too */
2642 dirty |= WM_DIRTY_LP_ALL;
2643 }
2644
2645 if (old->partitioning != new->partitioning) {
2646 dirty |= WM_DIRTY_DDB;
2647 /* Must disable LP1+ watermarks too */
2648 dirty |= WM_DIRTY_LP_ALL;
2649 }
2650
2651 /* LP1+ watermarks already deemed dirty, no need to continue */
2652 if (dirty & WM_DIRTY_LP_ALL)
2653 return dirty;
2654
2655 /* Find the lowest numbered LP1+ watermark in need of an update... */
2656 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2657 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2658 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2659 break;
2660 }
2661
2662 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2663 for (; wm_lp <= 3; wm_lp++)
2664 dirty |= WM_DIRTY_LP(wm_lp);
2665
2666 return dirty;
2667}
2668
Ville Syrjälä8553c182013-12-05 15:51:39 +02002669static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2670 unsigned int dirty)
2671{
Imre Deak820c1982013-12-17 14:46:36 +02002672 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002673 bool changed = false;
2674
2675 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2676 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2677 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2678 changed = true;
2679 }
2680 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2681 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2682 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2683 changed = true;
2684 }
2685 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2686 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2687 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2688 changed = true;
2689 }
2690
2691 /*
2692 * Don't touch WM1S_LP_EN here.
2693 * Doing so could cause underruns.
2694 */
2695
2696 return changed;
2697}
2698
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002699/*
2700 * The spec says we shouldn't write when we don't need, because every write
2701 * causes WMs to be re-evaluated, expending some power.
2702 */
Imre Deak820c1982013-12-17 14:46:36 +02002703static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2704 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002705{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002706 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002707 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002708 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002709 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002710
Ville Syrjälä8553c182013-12-05 15:51:39 +02002711 dirty = ilk_compute_wm_dirty(dev, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002712 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002713 return;
2714
Ville Syrjälä8553c182013-12-05 15:51:39 +02002715 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002716
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002717 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002718 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002719 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002720 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002721 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002722 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2723
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002724 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002725 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002726 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002727 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002728 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002729 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2730
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002731 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002732 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002733 val = I915_READ(WM_MISC);
2734 if (results->partitioning == INTEL_DDB_PART_1_2)
2735 val &= ~WM_MISC_DATA_PARTITION_5_6;
2736 else
2737 val |= WM_MISC_DATA_PARTITION_5_6;
2738 I915_WRITE(WM_MISC, val);
2739 } else {
2740 val = I915_READ(DISP_ARB_CTL2);
2741 if (results->partitioning == INTEL_DDB_PART_1_2)
2742 val &= ~DISP_DATA_PARTITION_5_6;
2743 else
2744 val |= DISP_DATA_PARTITION_5_6;
2745 I915_WRITE(DISP_ARB_CTL2, val);
2746 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002747 }
2748
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002749 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002750 val = I915_READ(DISP_ARB_CTL);
2751 if (results->enable_fbc_wm)
2752 val &= ~DISP_FBC_WM_DIS;
2753 else
2754 val |= DISP_FBC_WM_DIS;
2755 I915_WRITE(DISP_ARB_CTL, val);
2756 }
2757
Imre Deak954911e2013-12-17 14:46:34 +02002758 if (dirty & WM_DIRTY_LP(1) &&
2759 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2760 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2761
2762 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002763 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2764 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2765 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2766 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2767 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002768
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002769 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002770 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002771 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002772 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002773 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002774 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002775
2776 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002777}
2778
Ville Syrjälä8553c182013-12-05 15:51:39 +02002779static bool ilk_disable_lp_wm(struct drm_device *dev)
2780{
2781 struct drm_i915_private *dev_priv = dev->dev_private;
2782
2783 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2784}
2785
Imre Deak820c1982013-12-17 14:46:36 +02002786static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002787{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002789 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002790 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002791 struct ilk_wm_maximums max;
2792 struct ilk_pipe_wm_parameters params = {};
2793 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002794 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002795 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002796 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002797 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002798
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002799 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002800
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002801 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2802
2803 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2804 return;
2805
2806 intel_crtc->wm.active = pipe_wm;
2807
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002808 ilk_compute_wm_config(dev, &config);
2809
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002810 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002811 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03002812
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002813 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03002814 if (INTEL_INFO(dev)->gen >= 7 &&
2815 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002816 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002817 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002818
Imre Deak820c1982013-12-17 14:46:36 +02002819 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002820 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002821 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002822 }
2823
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002824 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002825 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002826
Imre Deak820c1982013-12-17 14:46:36 +02002827 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002828
Imre Deak820c1982013-12-17 14:46:36 +02002829 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002830}
2831
Damien Lespiaued57cb82014-07-15 09:21:24 +02002832static void
2833ilk_update_sprite_wm(struct drm_plane *plane,
2834 struct drm_crtc *crtc,
2835 uint32_t sprite_width, uint32_t sprite_height,
2836 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03002837{
Ville Syrjälä8553c182013-12-05 15:51:39 +02002838 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002839 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002840
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002841 intel_plane->wm.enabled = enabled;
2842 intel_plane->wm.scaled = scaled;
2843 intel_plane->wm.horiz_pixels = sprite_width;
Damien Lespiaued57cb82014-07-15 09:21:24 +02002844 intel_plane->wm.vert_pixels = sprite_width;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002845 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03002846
Ville Syrjälä8553c182013-12-05 15:51:39 +02002847 /*
2848 * IVB workaround: must disable low power watermarks for at least
2849 * one frame before enabling scaling. LP watermarks can be re-enabled
2850 * when scaling is disabled.
2851 *
2852 * WaCxSRDisabledForSpriteScaling:ivb
2853 */
2854 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
2855 intel_wait_for_vblank(dev, intel_plane->pipe);
2856
Imre Deak820c1982013-12-17 14:46:36 +02002857 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002858}
2859
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002860static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
2861{
2862 struct drm_device *dev = crtc->dev;
2863 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002864 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2866 struct intel_pipe_wm *active = &intel_crtc->wm.active;
2867 enum pipe pipe = intel_crtc->pipe;
2868 static const unsigned int wm0_pipe_reg[] = {
2869 [PIPE_A] = WM0_PIPEA_ILK,
2870 [PIPE_B] = WM0_PIPEB_ILK,
2871 [PIPE_C] = WM0_PIPEC_IVB,
2872 };
2873
2874 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002875 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002876 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002877
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002878 active->pipe_enabled = intel_crtc_active(crtc);
2879
2880 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002881 u32 tmp = hw->wm_pipe[pipe];
2882
2883 /*
2884 * For active pipes LP0 watermark is marked as
2885 * enabled, and LP1+ watermaks as disabled since
2886 * we can't really reverse compute them in case
2887 * multiple pipes are active.
2888 */
2889 active->wm[0].enable = true;
2890 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
2891 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
2892 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
2893 active->linetime = hw->wm_linetime[pipe];
2894 } else {
2895 int level, max_level = ilk_wm_max_level(dev);
2896
2897 /*
2898 * For inactive pipes, all watermark levels
2899 * should be marked as enabled but zeroed,
2900 * which is what we'd compute them to.
2901 */
2902 for (level = 0; level <= max_level; level++)
2903 active->wm[level].enable = true;
2904 }
2905}
2906
2907void ilk_wm_get_hw_state(struct drm_device *dev)
2908{
2909 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002910 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002911 struct drm_crtc *crtc;
2912
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002913 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002914 ilk_pipe_wm_get_hw_state(crtc);
2915
2916 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
2917 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
2918 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
2919
2920 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02002921 if (INTEL_INFO(dev)->gen >= 7) {
2922 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
2923 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
2924 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002925
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002926 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002927 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
2928 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
2929 else if (IS_IVYBRIDGE(dev))
2930 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
2931 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002932
2933 hw->enable_fbc_wm =
2934 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
2935}
2936
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002937/**
2938 * intel_update_watermarks - update FIFO watermark values based on current modes
2939 *
2940 * Calculate watermark values for the various WM regs based on current mode
2941 * and plane configuration.
2942 *
2943 * There are several cases to deal with here:
2944 * - normal (i.e. non-self-refresh)
2945 * - self-refresh (SR) mode
2946 * - lines are large relative to FIFO size (buffer can hold up to 2)
2947 * - lines are small relative to FIFO size (buffer can hold more than 2
2948 * lines), so need to account for TLB latency
2949 *
2950 * The normal calculation is:
2951 * watermark = dotclock * bytes per pixel * latency
2952 * where latency is platform & configuration dependent (we assume pessimal
2953 * values here).
2954 *
2955 * The SR calculation is:
2956 * watermark = (trunc(latency/line time)+1) * surface width *
2957 * bytes per pixel
2958 * where
2959 * line time = htotal / dotclock
2960 * surface width = hdisplay for normal plane and 64 for cursor
2961 * and latency is assumed to be high, as above.
2962 *
2963 * The final value programmed to the register should always be rounded up,
2964 * and include an extra 2 entries to account for clock crossings.
2965 *
2966 * We don't use the sprite, so we can ignore that. And on Crestline we have
2967 * to set the non-SR watermarks to 8.
2968 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002969void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002970{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002971 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002972
2973 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002974 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002975}
2976
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002977void intel_update_sprite_watermarks(struct drm_plane *plane,
2978 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02002979 uint32_t sprite_width,
2980 uint32_t sprite_height,
2981 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03002982 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002983{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002984 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002985
2986 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02002987 dev_priv->display.update_sprite_wm(plane, crtc,
2988 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03002989 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002990}
2991
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002992static struct drm_i915_gem_object *
2993intel_alloc_context_page(struct drm_device *dev)
2994{
2995 struct drm_i915_gem_object *ctx;
2996 int ret;
2997
2998 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2999
3000 ctx = i915_gem_alloc_object(dev, 4096);
3001 if (!ctx) {
3002 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3003 return NULL;
3004 }
3005
Daniel Vetterc69766f2014-02-14 14:01:17 +01003006 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003007 if (ret) {
3008 DRM_ERROR("failed to pin power context: %d\n", ret);
3009 goto err_unref;
3010 }
3011
3012 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3013 if (ret) {
3014 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3015 goto err_unpin;
3016 }
3017
3018 return ctx;
3019
3020err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003021 i915_gem_object_ggtt_unpin(ctx);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003022err_unref:
3023 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003024 return NULL;
3025}
3026
Daniel Vetter92703882012-08-09 16:46:01 +02003027/**
3028 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02003029 */
3030DEFINE_SPINLOCK(mchdev_lock);
3031
3032/* Global for IPS driver to get at the current i915 device. Protected by
3033 * mchdev_lock. */
3034static struct drm_i915_private *i915_mch_dev;
3035
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003036bool ironlake_set_drps(struct drm_device *dev, u8 val)
3037{
3038 struct drm_i915_private *dev_priv = dev->dev_private;
3039 u16 rgvswctl;
3040
Daniel Vetter92703882012-08-09 16:46:01 +02003041 assert_spin_locked(&mchdev_lock);
3042
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003043 rgvswctl = I915_READ16(MEMSWCTL);
3044 if (rgvswctl & MEMCTL_CMD_STS) {
3045 DRM_DEBUG("gpu busy, RCS change rejected\n");
3046 return false; /* still busy with another command */
3047 }
3048
3049 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3050 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3051 I915_WRITE16(MEMSWCTL, rgvswctl);
3052 POSTING_READ16(MEMSWCTL);
3053
3054 rgvswctl |= MEMCTL_CMD_STS;
3055 I915_WRITE16(MEMSWCTL, rgvswctl);
3056
3057 return true;
3058}
3059
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003060static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003061{
3062 struct drm_i915_private *dev_priv = dev->dev_private;
3063 u32 rgvmodectl = I915_READ(MEMMODECTL);
3064 u8 fmax, fmin, fstart, vstart;
3065
Daniel Vetter92703882012-08-09 16:46:01 +02003066 spin_lock_irq(&mchdev_lock);
3067
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003068 /* Enable temp reporting */
3069 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3070 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3071
3072 /* 100ms RC evaluation intervals */
3073 I915_WRITE(RCUPEI, 100000);
3074 I915_WRITE(RCDNEI, 100000);
3075
3076 /* Set max/min thresholds to 90ms and 80ms respectively */
3077 I915_WRITE(RCBMAXAVG, 90000);
3078 I915_WRITE(RCBMINAVG, 80000);
3079
3080 I915_WRITE(MEMIHYST, 1);
3081
3082 /* Set up min, max, and cur for interrupt handling */
3083 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3084 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3085 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3086 MEMMODE_FSTART_SHIFT;
3087
3088 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3089 PXVFREQ_PX_SHIFT;
3090
Daniel Vetter20e4d402012-08-08 23:35:39 +02003091 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3092 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003093
Daniel Vetter20e4d402012-08-08 23:35:39 +02003094 dev_priv->ips.max_delay = fstart;
3095 dev_priv->ips.min_delay = fmin;
3096 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003097
3098 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3099 fmax, fmin, fstart);
3100
3101 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3102
3103 /*
3104 * Interrupts will be enabled in ironlake_irq_postinstall
3105 */
3106
3107 I915_WRITE(VIDSTART, vstart);
3108 POSTING_READ(VIDSTART);
3109
3110 rgvmodectl |= MEMMODE_SWMODE_EN;
3111 I915_WRITE(MEMMODECTL, rgvmodectl);
3112
Daniel Vetter92703882012-08-09 16:46:01 +02003113 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003114 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003115 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003116
3117 ironlake_set_drps(dev, fstart);
3118
Daniel Vetter20e4d402012-08-08 23:35:39 +02003119 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003120 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003121 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3122 dev_priv->ips.last_count2 = I915_READ(0x112f4);
3123 getrawmonotonic(&dev_priv->ips.last_time2);
Daniel Vetter92703882012-08-09 16:46:01 +02003124
3125 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003126}
3127
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003128static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003129{
3130 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003131 u16 rgvswctl;
3132
3133 spin_lock_irq(&mchdev_lock);
3134
3135 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003136
3137 /* Ack interrupts, disable EFC interrupt */
3138 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3139 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3140 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3141 I915_WRITE(DEIIR, DE_PCU_EVENT);
3142 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3143
3144 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003145 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003146 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003147 rgvswctl |= MEMCTL_CMD_STS;
3148 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003149 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003150
Daniel Vetter92703882012-08-09 16:46:01 +02003151 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003152}
3153
Daniel Vetteracbe9472012-07-26 11:50:05 +02003154/* There's a funny hw issue where the hw returns all 0 when reading from
3155 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3156 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3157 * all limits and the gpu stuck at whatever frequency it is at atm).
3158 */
Chris Wilson6917c7b2013-11-06 13:56:26 -02003159static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003160{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003161 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003162
Daniel Vetter20b46e52012-07-26 11:16:14 +02003163 /* Only set the down limit when we've reached the lowest level to avoid
3164 * getting more interrupts, otherwise leave this clear. This prevents a
3165 * race in the hw when coming out of rc6: There's a tiny window where
3166 * the hw runs at the minimal clock before selecting the desired
3167 * frequency, if the down threshold expires in that window we will not
3168 * receive a down interrupt. */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003169 limits = dev_priv->rps.max_freq_softlimit << 24;
3170 if (val <= dev_priv->rps.min_freq_softlimit)
3171 limits |= dev_priv->rps.min_freq_softlimit << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02003172
3173 return limits;
3174}
3175
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003176static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3177{
3178 int new_power;
3179
3180 new_power = dev_priv->rps.power;
3181 switch (dev_priv->rps.power) {
3182 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003183 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003184 new_power = BETWEEN;
3185 break;
3186
3187 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003188 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003189 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003190 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003191 new_power = HIGH_POWER;
3192 break;
3193
3194 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003195 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003196 new_power = BETWEEN;
3197 break;
3198 }
3199 /* Max/min bins are special */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003200 if (val == dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003201 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003202 if (val == dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003203 new_power = HIGH_POWER;
3204 if (new_power == dev_priv->rps.power)
3205 return;
3206
3207 /* Note the units here are not exactly 1us, but 1280ns. */
3208 switch (new_power) {
3209 case LOW_POWER:
3210 /* Upclock if more than 95% busy over 16ms */
3211 I915_WRITE(GEN6_RP_UP_EI, 12500);
3212 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3213
3214 /* Downclock if less than 85% busy over 32ms */
3215 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3216 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3217
3218 I915_WRITE(GEN6_RP_CONTROL,
3219 GEN6_RP_MEDIA_TURBO |
3220 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3221 GEN6_RP_MEDIA_IS_GFX |
3222 GEN6_RP_ENABLE |
3223 GEN6_RP_UP_BUSY_AVG |
3224 GEN6_RP_DOWN_IDLE_AVG);
3225 break;
3226
3227 case BETWEEN:
3228 /* Upclock if more than 90% busy over 13ms */
3229 I915_WRITE(GEN6_RP_UP_EI, 10250);
3230 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3231
3232 /* Downclock if less than 75% busy over 32ms */
3233 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3234 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3235
3236 I915_WRITE(GEN6_RP_CONTROL,
3237 GEN6_RP_MEDIA_TURBO |
3238 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3239 GEN6_RP_MEDIA_IS_GFX |
3240 GEN6_RP_ENABLE |
3241 GEN6_RP_UP_BUSY_AVG |
3242 GEN6_RP_DOWN_IDLE_AVG);
3243 break;
3244
3245 case HIGH_POWER:
3246 /* Upclock if more than 85% busy over 10ms */
3247 I915_WRITE(GEN6_RP_UP_EI, 8000);
3248 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3249
3250 /* Downclock if less than 60% busy over 32ms */
3251 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3252 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3253
3254 I915_WRITE(GEN6_RP_CONTROL,
3255 GEN6_RP_MEDIA_TURBO |
3256 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3257 GEN6_RP_MEDIA_IS_GFX |
3258 GEN6_RP_ENABLE |
3259 GEN6_RP_UP_BUSY_AVG |
3260 GEN6_RP_DOWN_IDLE_AVG);
3261 break;
3262 }
3263
3264 dev_priv->rps.power = new_power;
3265 dev_priv->rps.last_adj = 0;
3266}
3267
Chris Wilson2876ce72014-03-28 08:03:34 +00003268static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3269{
3270 u32 mask = 0;
3271
3272 if (val > dev_priv->rps.min_freq_softlimit)
3273 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3274 if (val < dev_priv->rps.max_freq_softlimit)
3275 mask |= GEN6_PM_RP_UP_THRESHOLD;
3276
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003277 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3278 mask &= dev_priv->pm_rps_events;
3279
Chris Wilson2876ce72014-03-28 08:03:34 +00003280 /* IVB and SNB hard hangs on looping batchbuffer
3281 * if GEN6_PM_UP_EI_EXPIRED is masked.
3282 */
3283 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3284 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3285
Deepak Sbaccd452014-05-15 20:58:09 +03003286 if (IS_GEN8(dev_priv->dev))
3287 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3288
Chris Wilson2876ce72014-03-28 08:03:34 +00003289 return ~mask;
3290}
3291
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003292/* gen6_set_rps is called to update the frequency request, but should also be
3293 * called when the range (min_delay and max_delay) is modified so that we can
3294 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Daniel Vetter20b46e52012-07-26 11:16:14 +02003295void gen6_set_rps(struct drm_device *dev, u8 val)
3296{
3297 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003298
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003299 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003300 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3301 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Daniel Vetter004777c2012-08-09 15:07:01 +02003302
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003303 /* min/max delay may still have been modified so be sure to
3304 * write the limits value.
3305 */
3306 if (val != dev_priv->rps.cur_freq) {
3307 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003308
Ben Widawsky50e6a2a2014-03-31 17:16:43 -07003309 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003310 I915_WRITE(GEN6_RPNSWREQ,
3311 HSW_FREQUENCY(val));
3312 else
3313 I915_WRITE(GEN6_RPNSWREQ,
3314 GEN6_FREQUENCY(val) |
3315 GEN6_OFFSET(0) |
3316 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003317 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003318
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003319 /* Make sure we continue to get interrupts
3320 * until we hit the minimum or maximum frequencies.
3321 */
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003322 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00003323 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003324
Ben Widawskyd5570a72012-09-07 19:43:41 -07003325 POSTING_READ(GEN6_RPNSWREQ);
3326
Ben Widawskyb39fb292014-03-19 18:31:11 -07003327 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003328 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003329}
3330
Deepak S76c3552f2014-01-30 23:08:16 +05303331/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3332 *
3333 * * If Gfx is Idle, then
3334 * 1. Mask Turbo interrupts
3335 * 2. Bring up Gfx clock
3336 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3337 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3338 * 5. Unmask Turbo interrupts
3339*/
3340static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3341{
Deepak S5549d252014-06-28 11:26:11 +05303342 struct drm_device *dev = dev_priv->dev;
3343
3344 /* Latest VLV doesn't need to force the gfx clock */
3345 if (dev->pdev->revision >= 0xd) {
3346 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3347 return;
3348 }
3349
Deepak S76c3552f2014-01-30 23:08:16 +05303350 /*
3351 * When we are idle. Drop to min voltage state.
3352 */
3353
Ben Widawskyb39fb292014-03-19 18:31:11 -07003354 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
Deepak S76c3552f2014-01-30 23:08:16 +05303355 return;
3356
3357 /* Mask turbo interrupt so that they will not come in between */
3358 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3359
Imre Deak650ad972014-04-18 16:35:02 +03003360 vlv_force_gfx_clock(dev_priv, true);
Deepak S76c3552f2014-01-30 23:08:16 +05303361
Ben Widawskyb39fb292014-03-19 18:31:11 -07003362 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
Deepak S76c3552f2014-01-30 23:08:16 +05303363
3364 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003365 dev_priv->rps.min_freq_softlimit);
Deepak S76c3552f2014-01-30 23:08:16 +05303366
3367 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3368 & GENFREQSTATUS) == 0, 5))
3369 DRM_ERROR("timed out waiting for Punit\n");
3370
Imre Deak650ad972014-04-18 16:35:02 +03003371 vlv_force_gfx_clock(dev_priv, false);
Deepak S76c3552f2014-01-30 23:08:16 +05303372
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003373 I915_WRITE(GEN6_PMINTRMSK,
3374 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Deepak S76c3552f2014-01-30 23:08:16 +05303375}
3376
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003377void gen6_rps_idle(struct drm_i915_private *dev_priv)
3378{
Damien Lespiau691bb712013-12-12 14:36:36 +00003379 struct drm_device *dev = dev_priv->dev;
3380
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003381 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003382 if (dev_priv->rps.enabled) {
Deepak S34638112014-06-28 11:26:26 +05303383 if (IS_CHERRYVIEW(dev))
3384 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3385 else if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05303386 vlv_set_rps_idle(dev_priv);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003387 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003388 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003389 dev_priv->rps.last_adj = 0;
3390 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003391 mutex_unlock(&dev_priv->rps.hw_lock);
3392}
3393
3394void gen6_rps_boost(struct drm_i915_private *dev_priv)
3395{
Damien Lespiau691bb712013-12-12 14:36:36 +00003396 struct drm_device *dev = dev_priv->dev;
3397
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003398 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003399 if (dev_priv->rps.enabled) {
Damien Lespiau691bb712013-12-12 14:36:36 +00003400 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003401 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003402 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003403 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003404 dev_priv->rps.last_adj = 0;
3405 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003406 mutex_unlock(&dev_priv->rps.hw_lock);
3407}
3408
Jesse Barnes0a073b82013-04-17 15:54:58 -07003409void valleyview_set_rps(struct drm_device *dev, u8 val)
3410{
3411 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003412
Jesse Barnes0a073b82013-04-17 15:54:58 -07003413 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003414 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3415 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003416
Ville Syrjälä73008b92013-06-25 19:21:01 +03003417 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003418 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3419 dev_priv->rps.cur_freq,
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003420 vlv_gpu_freq(dev_priv, val), val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003421
Chris Wilson2876ce72014-03-28 08:03:34 +00003422 if (val != dev_priv->rps.cur_freq)
3423 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003424
Imre Deak09c87db2014-04-03 20:02:42 +03003425 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003426
Ben Widawskyb39fb292014-03-19 18:31:11 -07003427 dev_priv->rps.cur_freq = val;
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003428 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003429}
3430
Ben Widawsky09610212014-05-15 20:58:08 +03003431static void gen8_disable_rps_interrupts(struct drm_device *dev)
3432{
3433 struct drm_i915_private *dev_priv = dev->dev_private;
3434
Mika Kuoppala992f1912014-05-16 13:44:12 +03003435 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
Ben Widawsky09610212014-05-15 20:58:08 +03003436 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
3437 ~dev_priv->pm_rps_events);
3438 /* Complete PM interrupt masking here doesn't race with the rps work
3439 * item again unmasking PM interrupts because that is using a different
3440 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
3441 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
3442 * gen8_enable_rps will clean up. */
3443
3444 spin_lock_irq(&dev_priv->irq_lock);
3445 dev_priv->rps.pm_iir = 0;
3446 spin_unlock_irq(&dev_priv->irq_lock);
3447
3448 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3449}
3450
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003451static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003452{
3453 struct drm_i915_private *dev_priv = dev->dev_private;
3454
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003455 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Deepak Sa6706b42014-03-15 20:23:22 +05303456 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3457 ~dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003458 /* Complete PM interrupt masking here doesn't race with the rps work
3459 * item again unmasking PM interrupts because that is using a different
3460 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3461 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3462
Daniel Vetter59cdb632013-07-04 23:35:28 +02003463 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003464 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003465 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003466
Deepak Sa6706b42014-03-15 20:23:22 +05303467 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003468}
3469
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003470static void gen6_disable_rps(struct drm_device *dev)
3471{
3472 struct drm_i915_private *dev_priv = dev->dev_private;
3473
3474 I915_WRITE(GEN6_RC_CONTROL, 0);
3475 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3476
Ben Widawsky09610212014-05-15 20:58:08 +03003477 if (IS_BROADWELL(dev))
3478 gen8_disable_rps_interrupts(dev);
3479 else
3480 gen6_disable_rps_interrupts(dev);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003481}
3482
Deepak S38807742014-05-23 21:00:15 +05303483static void cherryview_disable_rps(struct drm_device *dev)
3484{
3485 struct drm_i915_private *dev_priv = dev->dev_private;
3486
3487 I915_WRITE(GEN6_RC_CONTROL, 0);
Deepak S3497a562014-07-10 13:16:26 +05303488
3489 gen8_disable_rps_interrupts(dev);
Deepak S38807742014-05-23 21:00:15 +05303490}
3491
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003492static void valleyview_disable_rps(struct drm_device *dev)
3493{
3494 struct drm_i915_private *dev_priv = dev->dev_private;
3495
3496 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003497
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003498 gen6_disable_rps_interrupts(dev);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003499}
3500
Ben Widawskydc39fff2013-10-18 12:32:07 -07003501static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3502{
Imre Deak91ca6892014-04-14 20:24:25 +03003503 if (IS_VALLEYVIEW(dev)) {
3504 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3505 mode = GEN6_RC_CTL_RC6_ENABLE;
3506 else
3507 mode = 0;
3508 }
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003509 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
3510 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3511 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3512 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07003513}
3514
Imre Deake6069ca2014-04-18 16:01:02 +03003515static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003516{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003517 /* No RC6 before Ironlake */
3518 if (INTEL_INFO(dev)->gen < 5)
3519 return 0;
3520
Imre Deake6069ca2014-04-18 16:01:02 +03003521 /* RC6 is only on Ironlake mobile not on desktop */
3522 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3523 return 0;
3524
Daniel Vetter456470e2012-08-08 23:35:40 +02003525 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03003526 if (enable_rc6 >= 0) {
3527 int mask;
3528
3529 if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
3530 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3531 INTEL_RC6pp_ENABLE;
3532 else
3533 mask = INTEL_RC6_ENABLE;
3534
3535 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003536 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3537 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03003538
3539 return enable_rc6 & mask;
3540 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003541
Chris Wilson6567d742012-11-10 10:00:06 +00003542 /* Disable RC6 on Ironlake */
3543 if (INTEL_INFO(dev)->gen == 5)
3544 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003545
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003546 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08003547 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003548
3549 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003550}
3551
Imre Deake6069ca2014-04-18 16:01:02 +03003552int intel_enable_rc6(const struct drm_device *dev)
3553{
3554 return i915.enable_rc6;
3555}
3556
Ben Widawsky09610212014-05-15 20:58:08 +03003557static void gen8_enable_rps_interrupts(struct drm_device *dev)
3558{
3559 struct drm_i915_private *dev_priv = dev->dev_private;
3560
3561 spin_lock_irq(&dev_priv->irq_lock);
3562 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003563 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03003564 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3565 spin_unlock_irq(&dev_priv->irq_lock);
3566}
3567
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003568static void gen6_enable_rps_interrupts(struct drm_device *dev)
3569{
3570 struct drm_i915_private *dev_priv = dev->dev_private;
3571
3572 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003573 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003574 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Deepak Sa6706b42014-03-15 20:23:22 +05303575 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003576 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003577}
3578
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003579static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3580{
3581 /* All of these values are in units of 50MHz */
3582 dev_priv->rps.cur_freq = 0;
3583 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3584 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3585 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3586 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3587 /* XXX: only BYT has a special efficient freq */
3588 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3589 /* hw_max = RP0 until we check for overclocking */
3590 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3591
3592 /* Preserve min/max settings in case of re-init */
3593 if (dev_priv->rps.max_freq_softlimit == 0)
3594 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3595
3596 if (dev_priv->rps.min_freq_softlimit == 0)
3597 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3598}
3599
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003600static void gen8_enable_rps(struct drm_device *dev)
3601{
3602 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003603 struct intel_engine_cs *ring;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003604 uint32_t rc6_mask = 0, rp_state_cap;
3605 int unused;
3606
3607 /* 1a: Software RC state - RC0 */
3608 I915_WRITE(GEN6_RC_STATE, 0);
3609
3610 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3611 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Deepak Sc8d9a592013-11-23 14:55:42 +05303612 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003613
3614 /* 2a: Disable RC states. */
3615 I915_WRITE(GEN6_RC_CONTROL, 0);
3616
3617 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003618 parse_rp_state_cap(dev_priv, rp_state_cap);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003619
3620 /* 2b: Program RC6 thresholds.*/
3621 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3622 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3623 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3624 for_each_ring(ring, dev_priv, unused)
3625 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3626 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003627 if (IS_BROADWELL(dev))
3628 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
3629 else
3630 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003631
3632 /* 3: Enable RC6 */
3633 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3634 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08003635 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003636 if (IS_BROADWELL(dev))
3637 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3638 GEN7_RC_CTL_TO_MODE |
3639 rc6_mask);
3640 else
3641 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3642 GEN6_RC_CTL_EI_MODE(1) |
3643 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003644
3645 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07003646 I915_WRITE(GEN6_RPNSWREQ,
3647 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3648 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3649 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003650 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
3651 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
3652
3653 /* Docs recommend 900MHz, and 300 MHz respectively */
3654 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003655 dev_priv->rps.max_freq_softlimit << 24 |
3656 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003657
3658 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
3659 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
3660 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
3661 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
3662
3663 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3664
3665 /* 5: Enable RPS */
3666 I915_WRITE(GEN6_RP_CONTROL,
3667 GEN6_RP_MEDIA_TURBO |
3668 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke7405f422014-06-10 16:26:34 -07003669 GEN6_RP_MEDIA_IS_GFX |
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003670 GEN6_RP_ENABLE |
3671 GEN6_RP_UP_BUSY_AVG |
3672 GEN6_RP_DOWN_IDLE_AVG);
3673
3674 /* 6: Ring frequency + overclocking (our driver does this later */
3675
3676 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
3677
Ben Widawsky09610212014-05-15 20:58:08 +03003678 gen8_enable_rps_interrupts(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003679
Deepak Sc8d9a592013-11-23 14:55:42 +05303680 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003681}
3682
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003683static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003684{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003685 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003686 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07003687 u32 rp_state_cap;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003688 u32 gt_perf_status;
Ben Widawskyd060c162014-03-19 18:31:08 -07003689 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003690 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003691 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003692 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003693
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003694 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003695
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003696 /* Here begins a magic sequence of register writes to enable
3697 * auto-downclocking.
3698 *
3699 * Perhaps there might be some value in exposing these to
3700 * userspace...
3701 */
3702 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003703
3704 /* Clear the DBG now so we don't confuse earlier errors */
3705 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3706 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3707 I915_WRITE(GTFIFODBG, gtfifodbg);
3708 }
3709
Deepak Sc8d9a592013-11-23 14:55:42 +05303710 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003711
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003712 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3713 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
3714
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003715 parse_rp_state_cap(dev_priv, rp_state_cap);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003716
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003717 /* disable the counters and set deterministic thresholds */
3718 I915_WRITE(GEN6_RC_CONTROL, 0);
3719
3720 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3721 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3722 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3723 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3724 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3725
Chris Wilsonb4519512012-05-11 14:29:30 +01003726 for_each_ring(ring, dev_priv, i)
3727 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003728
3729 I915_WRITE(GEN6_RC_SLEEP, 0);
3730 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01003731 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07003732 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3733 else
3734 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003735 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003736 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3737
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003738 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003739 rc6_mode = intel_enable_rc6(dev_priv->dev);
3740 if (rc6_mode & INTEL_RC6_ENABLE)
3741 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3742
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003743 /* We don't use those on Haswell */
3744 if (!IS_HASWELL(dev)) {
3745 if (rc6_mode & INTEL_RC6p_ENABLE)
3746 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003747
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003748 if (rc6_mode & INTEL_RC6pp_ENABLE)
3749 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3750 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003751
Ben Widawskydc39fff2013-10-18 12:32:07 -07003752 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003753
3754 I915_WRITE(GEN6_RC_CONTROL,
3755 rc6_mask |
3756 GEN6_RC_CTL_EI_MODE(1) |
3757 GEN6_RC_CTL_HW_ENABLE);
3758
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003759 /* Power down if completely idle for over 50ms */
3760 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003761 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003762
Ben Widawsky42c05262012-09-26 10:34:00 -07003763 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07003764 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07003765 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07003766
3767 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
3768 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
3769 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003770 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07003771 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003772 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003773 }
3774
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003775 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003776 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003777
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003778 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003779
Ben Widawsky31643d52012-09-26 10:34:01 -07003780 rc6vids = 0;
3781 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3782 if (IS_GEN6(dev) && ret) {
3783 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3784 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3785 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3786 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3787 rc6vids &= 0xffff00;
3788 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3789 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3790 if (ret)
3791 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
3792 }
3793
Deepak Sc8d9a592013-11-23 14:55:42 +05303794 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003795}
3796
Imre Deakc2bc2fc2014-04-18 16:16:23 +03003797static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003798{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003799 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003800 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003801 unsigned int gpu_freq;
3802 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003803 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03003804 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003805
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003806 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003807
Ben Widawskyeda79642013-10-07 17:15:48 -03003808 policy = cpufreq_cpu_get(0);
3809 if (policy) {
3810 max_ia_freq = policy->cpuinfo.max_freq;
3811 cpufreq_cpu_put(policy);
3812 } else {
3813 /*
3814 * Default to measured freq if none found, PCU will ensure we
3815 * don't go over
3816 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003817 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03003818 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003819
3820 /* Convert from kHz to MHz */
3821 max_ia_freq /= 1000;
3822
Ben Widawsky153b4b952013-10-22 22:05:09 -07003823 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07003824 /* convert DDR frequency from units of 266.6MHz to bandwidth */
3825 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01003826
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003827 /*
3828 * For each potential GPU frequency, load a ring frequency we'd like
3829 * to use for memory access. We do this by specifying the IA frequency
3830 * the PCU should use as a reference to determine the ring frequency.
3831 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003832 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003833 gpu_freq--) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07003834 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003835 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003836
Ben Widawsky46c764d2013-11-02 21:07:49 -07003837 if (INTEL_INFO(dev)->gen >= 8) {
3838 /* max(2 * GT, DDR). NB: GT is 50MHz units */
3839 ring_freq = max(min_ring_freq, gpu_freq);
3840 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07003841 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01003842 ring_freq = max(min_ring_freq, ring_freq);
3843 /* leave ia_freq as the default, chosen by cpufreq */
3844 } else {
3845 /* On older processors, there is no separate ring
3846 * clock domain, so in order to boost the bandwidth
3847 * of the ring, we need to upclock the CPU (ia_freq).
3848 *
3849 * For GPU frequencies less than 750MHz,
3850 * just use the lowest ring freq.
3851 */
3852 if (gpu_freq < min_freq)
3853 ia_freq = 800;
3854 else
3855 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
3856 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
3857 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003858
Ben Widawsky42c05262012-09-26 10:34:00 -07003859 sandybridge_pcode_write(dev_priv,
3860 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01003861 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
3862 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
3863 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003864 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003865}
3866
Imre Deakc2bc2fc2014-04-18 16:16:23 +03003867void gen6_update_ring_freq(struct drm_device *dev)
3868{
3869 struct drm_i915_private *dev_priv = dev->dev_private;
3870
3871 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
3872 return;
3873
3874 mutex_lock(&dev_priv->rps.hw_lock);
3875 __gen6_update_ring_freq(dev);
3876 mutex_unlock(&dev_priv->rps.hw_lock);
3877}
3878
Ville Syrjälä03af2042014-06-28 02:03:53 +03003879static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05303880{
3881 u32 val, rp0;
3882
3883 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
3884 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
3885
3886 return rp0;
3887}
3888
3889static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3890{
3891 u32 val, rpe;
3892
3893 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
3894 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
3895
3896 return rpe;
3897}
3898
Deepak S7707df42014-07-12 18:46:14 +05303899static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
3900{
3901 u32 val, rp1;
3902
3903 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
3904 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
3905
3906 return rp1;
3907}
3908
Ville Syrjälä03af2042014-06-28 02:03:53 +03003909static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05303910{
3911 u32 val, rpn;
3912
3913 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
3914 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
3915 return rpn;
3916}
3917
Deepak Sf8f2b002014-07-10 13:16:21 +05303918static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
3919{
3920 u32 val, rp1;
3921
3922 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
3923
3924 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
3925
3926 return rp1;
3927}
3928
Ville Syrjälä03af2042014-06-28 02:03:53 +03003929static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07003930{
3931 u32 val, rp0;
3932
Jani Nikula64936252013-05-22 15:36:20 +03003933 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003934
3935 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
3936 /* Clamp to max */
3937 rp0 = min_t(u32, rp0, 0xea);
3938
3939 return rp0;
3940}
3941
3942static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3943{
3944 u32 val, rpe;
3945
Jani Nikula64936252013-05-22 15:36:20 +03003946 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003947 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03003948 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003949 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
3950
3951 return rpe;
3952}
3953
Ville Syrjälä03af2042014-06-28 02:03:53 +03003954static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07003955{
Jani Nikula64936252013-05-22 15:36:20 +03003956 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003957}
3958
Imre Deakae484342014-03-31 15:10:44 +03003959/* Check that the pctx buffer wasn't move under us. */
3960static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
3961{
3962 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
3963
3964 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
3965 dev_priv->vlv_pctx->stolen->start);
3966}
3967
Deepak S38807742014-05-23 21:00:15 +05303968
3969/* Check that the pcbr address is not empty. */
3970static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
3971{
3972 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
3973
3974 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
3975}
3976
3977static void cherryview_setup_pctx(struct drm_device *dev)
3978{
3979 struct drm_i915_private *dev_priv = dev->dev_private;
3980 unsigned long pctx_paddr, paddr;
3981 struct i915_gtt *gtt = &dev_priv->gtt;
3982 u32 pcbr;
3983 int pctx_size = 32*1024;
3984
3985 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3986
3987 pcbr = I915_READ(VLV_PCBR);
3988 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
3989 paddr = (dev_priv->mm.stolen_base +
3990 (gtt->stolen_size - pctx_size));
3991
3992 pctx_paddr = (paddr & (~4095));
3993 I915_WRITE(VLV_PCBR, pctx_paddr);
3994 }
3995}
3996
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003997static void valleyview_setup_pctx(struct drm_device *dev)
3998{
3999 struct drm_i915_private *dev_priv = dev->dev_private;
4000 struct drm_i915_gem_object *pctx;
4001 unsigned long pctx_paddr;
4002 u32 pcbr;
4003 int pctx_size = 24*1024;
4004
Imre Deak17b0c1f2014-02-11 21:39:06 +02004005 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4006
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004007 pcbr = I915_READ(VLV_PCBR);
4008 if (pcbr) {
4009 /* BIOS set it up already, grab the pre-alloc'd space */
4010 int pcbr_offset;
4011
4012 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4013 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4014 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02004015 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004016 pctx_size);
4017 goto out;
4018 }
4019
4020 /*
4021 * From the Gunit register HAS:
4022 * The Gfx driver is expected to program this register and ensure
4023 * proper allocation within Gfx stolen memory. For example, this
4024 * register should be programmed such than the PCBR range does not
4025 * overlap with other ranges, such as the frame buffer, protected
4026 * memory, or any other relevant ranges.
4027 */
4028 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4029 if (!pctx) {
4030 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4031 return;
4032 }
4033
4034 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4035 I915_WRITE(VLV_PCBR, pctx_paddr);
4036
4037out:
4038 dev_priv->vlv_pctx = pctx;
4039}
4040
Imre Deakae484342014-03-31 15:10:44 +03004041static void valleyview_cleanup_pctx(struct drm_device *dev)
4042{
4043 struct drm_i915_private *dev_priv = dev->dev_private;
4044
4045 if (WARN_ON(!dev_priv->vlv_pctx))
4046 return;
4047
4048 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4049 dev_priv->vlv_pctx = NULL;
4050}
4051
Imre Deak4e805192014-04-14 20:24:41 +03004052static void valleyview_init_gt_powersave(struct drm_device *dev)
4053{
4054 struct drm_i915_private *dev_priv = dev->dev_private;
4055
4056 valleyview_setup_pctx(dev);
4057
4058 mutex_lock(&dev_priv->rps.hw_lock);
4059
4060 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4061 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4062 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4063 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4064 dev_priv->rps.max_freq);
4065
4066 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4067 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4068 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4069 dev_priv->rps.efficient_freq);
4070
Deepak Sf8f2b002014-07-10 13:16:21 +05304071 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4072 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
4073 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4074 dev_priv->rps.rp1_freq);
4075
Imre Deak4e805192014-04-14 20:24:41 +03004076 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4077 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4078 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4079 dev_priv->rps.min_freq);
4080
4081 /* Preserve min/max settings in case of re-init */
4082 if (dev_priv->rps.max_freq_softlimit == 0)
4083 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4084
4085 if (dev_priv->rps.min_freq_softlimit == 0)
4086 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4087
4088 mutex_unlock(&dev_priv->rps.hw_lock);
4089}
4090
Deepak S38807742014-05-23 21:00:15 +05304091static void cherryview_init_gt_powersave(struct drm_device *dev)
4092{
Deepak S2b6b3a02014-05-27 15:59:30 +05304093 struct drm_i915_private *dev_priv = dev->dev_private;
4094
Deepak S38807742014-05-23 21:00:15 +05304095 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05304096
4097 mutex_lock(&dev_priv->rps.hw_lock);
4098
4099 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4100 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4101 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4102 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4103 dev_priv->rps.max_freq);
4104
4105 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4106 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4107 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4108 dev_priv->rps.efficient_freq);
4109
Deepak S7707df42014-07-12 18:46:14 +05304110 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4111 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4112 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4113 dev_priv->rps.rp1_freq);
4114
Deepak S2b6b3a02014-05-27 15:59:30 +05304115 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4116 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4117 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4118 dev_priv->rps.min_freq);
4119
4120 /* Preserve min/max settings in case of re-init */
4121 if (dev_priv->rps.max_freq_softlimit == 0)
4122 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4123
4124 if (dev_priv->rps.min_freq_softlimit == 0)
4125 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4126
4127 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05304128}
4129
Imre Deak4e805192014-04-14 20:24:41 +03004130static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4131{
4132 valleyview_cleanup_pctx(dev);
4133}
4134
Deepak S38807742014-05-23 21:00:15 +05304135static void cherryview_enable_rps(struct drm_device *dev)
4136{
4137 struct drm_i915_private *dev_priv = dev->dev_private;
4138 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05304139 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05304140 int i;
4141
4142 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4143
4144 gtfifodbg = I915_READ(GTFIFODBG);
4145 if (gtfifodbg) {
4146 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4147 gtfifodbg);
4148 I915_WRITE(GTFIFODBG, gtfifodbg);
4149 }
4150
4151 cherryview_check_pctx(dev_priv);
4152
4153 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4154 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4155 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4156
4157 /* 2a: Program RC6 thresholds.*/
4158 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4159 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4160 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4161
4162 for_each_ring(ring, dev_priv, i)
4163 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4164 I915_WRITE(GEN6_RC_SLEEP, 0);
4165
4166 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4167
4168 /* allows RC6 residency counter to work */
4169 I915_WRITE(VLV_COUNTER_CONTROL,
4170 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4171 VLV_MEDIA_RC6_COUNT_EN |
4172 VLV_RENDER_RC6_COUNT_EN));
4173
4174 /* For now we assume BIOS is allocating and populating the PCBR */
4175 pcbr = I915_READ(VLV_PCBR);
4176
4177 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4178
4179 /* 3: Enable RC6 */
4180 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4181 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4182 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4183
4184 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4185
Deepak S2b6b3a02014-05-27 15:59:30 +05304186 /* 4 Program defaults and thresholds for RPS*/
4187 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4188 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4189 I915_WRITE(GEN6_RP_UP_EI, 66000);
4190 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4191
4192 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4193
Tom O'Rourke7405f422014-06-10 16:26:34 -07004194 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4195 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4196 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4197
Deepak S2b6b3a02014-05-27 15:59:30 +05304198 /* 5: Enable RPS */
4199 I915_WRITE(GEN6_RP_CONTROL,
4200 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke7405f422014-06-10 16:26:34 -07004201 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
Deepak S2b6b3a02014-05-27 15:59:30 +05304202 GEN6_RP_ENABLE |
4203 GEN6_RP_UP_BUSY_AVG |
4204 GEN6_RP_DOWN_IDLE_AVG);
4205
4206 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4207
4208 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4209 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4210
4211 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4212 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4213 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4214 dev_priv->rps.cur_freq);
4215
4216 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4217 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4218 dev_priv->rps.efficient_freq);
4219
4220 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4221
Deepak S3497a562014-07-10 13:16:26 +05304222 gen8_enable_rps_interrupts(dev);
4223
Deepak S38807742014-05-23 21:00:15 +05304224 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4225}
4226
Jesse Barnes0a073b82013-04-17 15:54:58 -07004227static void valleyview_enable_rps(struct drm_device *dev)
4228{
4229 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004230 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07004231 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004232 int i;
4233
4234 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4235
Imre Deakae484342014-03-31 15:10:44 +03004236 valleyview_check_pctx(dev_priv);
4237
Jesse Barnes0a073b82013-04-17 15:54:58 -07004238 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07004239 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4240 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004241 I915_WRITE(GTFIFODBG, gtfifodbg);
4242 }
4243
Deepak Sc8d9a592013-11-23 14:55:42 +05304244 /* If VLV, Forcewake all wells, else re-direct to regular path */
4245 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004246
4247 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4248 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4249 I915_WRITE(GEN6_RP_UP_EI, 66000);
4250 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4251
4252 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Deepak S31685c22014-07-03 17:33:01 -04004253 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004254
4255 I915_WRITE(GEN6_RP_CONTROL,
4256 GEN6_RP_MEDIA_TURBO |
4257 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4258 GEN6_RP_MEDIA_IS_GFX |
4259 GEN6_RP_ENABLE |
4260 GEN6_RP_UP_BUSY_AVG |
4261 GEN6_RP_DOWN_IDLE_CONT);
4262
4263 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4264 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4265 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4266
4267 for_each_ring(ring, dev_priv, i)
4268 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4269
Jesse Barnes2f0aa302013-11-15 09:32:11 -08004270 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004271
4272 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07004273 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04004274 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4275 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07004276 VLV_MEDIA_RC6_COUNT_EN |
4277 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04004278
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004279 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004280 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07004281
4282 intel_print_rc6_info(dev, rc6_mode);
4283
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004284 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004285
Jani Nikula64936252013-05-22 15:36:20 +03004286 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004287
4288 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4289 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4290
Ben Widawskyb39fb292014-03-19 18:31:11 -07004291 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03004292 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004293 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4294 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004295
Ville Syrjälä73008b92013-06-25 19:21:01 +03004296 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004297 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4298 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004299
Ben Widawskyb39fb292014-03-19 18:31:11 -07004300 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004301
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004302 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004303
Deepak Sc8d9a592013-11-23 14:55:42 +05304304 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004305}
4306
Daniel Vetter930ebb42012-06-29 23:32:16 +02004307void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004308{
4309 struct drm_i915_private *dev_priv = dev->dev_private;
4310
Daniel Vetter3e373942012-11-02 19:55:04 +01004311 if (dev_priv->ips.renderctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004312 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004313 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4314 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004315 }
4316
Daniel Vetter3e373942012-11-02 19:55:04 +01004317 if (dev_priv->ips.pwrctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004318 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004319 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4320 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004321 }
4322}
4323
Daniel Vetter930ebb42012-06-29 23:32:16 +02004324static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004325{
4326 struct drm_i915_private *dev_priv = dev->dev_private;
4327
4328 if (I915_READ(PWRCTXA)) {
4329 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4330 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4331 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4332 50);
4333
4334 I915_WRITE(PWRCTXA, 0);
4335 POSTING_READ(PWRCTXA);
4336
4337 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4338 POSTING_READ(RSTDBYCTL);
4339 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004340}
4341
4342static int ironlake_setup_rc6(struct drm_device *dev)
4343{
4344 struct drm_i915_private *dev_priv = dev->dev_private;
4345
Daniel Vetter3e373942012-11-02 19:55:04 +01004346 if (dev_priv->ips.renderctx == NULL)
4347 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4348 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004349 return -ENOMEM;
4350
Daniel Vetter3e373942012-11-02 19:55:04 +01004351 if (dev_priv->ips.pwrctx == NULL)
4352 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4353 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004354 ironlake_teardown_rc6(dev);
4355 return -ENOMEM;
4356 }
4357
4358 return 0;
4359}
4360
Daniel Vetter930ebb42012-06-29 23:32:16 +02004361static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004362{
4363 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004364 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00004365 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004366 int ret;
4367
4368 /* rc6 disabled by default due to repeated reports of hanging during
4369 * boot and resume.
4370 */
4371 if (!intel_enable_rc6(dev))
4372 return;
4373
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004374 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4375
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004376 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004377 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004378 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004379
Chris Wilson3e960502012-11-27 16:22:54 +00004380 was_interruptible = dev_priv->mm.interruptible;
4381 dev_priv->mm.interruptible = false;
4382
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004383 /*
4384 * GPU can automatically power down the render unit if given a page
4385 * to save state.
4386 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02004387 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004388 if (ret) {
4389 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00004390 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004391 return;
4392 }
4393
Daniel Vetter6d90c952012-04-26 23:28:05 +02004394 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4395 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004396 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02004397 MI_MM_SPACE_GTT |
4398 MI_SAVE_EXT_STATE_EN |
4399 MI_RESTORE_EXT_STATE_EN |
4400 MI_RESTORE_INHIBIT);
4401 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4402 intel_ring_emit(ring, MI_NOOP);
4403 intel_ring_emit(ring, MI_FLUSH);
4404 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004405
4406 /*
4407 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4408 * does an implicit flush, combined with MI_FLUSH above, it should be
4409 * safe to assume that renderctx is valid
4410 */
Chris Wilson3e960502012-11-27 16:22:54 +00004411 ret = intel_ring_idle(ring);
4412 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004413 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02004414 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004415 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004416 return;
4417 }
4418
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004419 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004420 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawskydc39fff2013-10-18 12:32:07 -07004421
Imre Deak91ca6892014-04-14 20:24:25 +03004422 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004423}
4424
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004425static unsigned long intel_pxfreq(u32 vidfreq)
4426{
4427 unsigned long freq;
4428 int div = (vidfreq & 0x3f0000) >> 16;
4429 int post = (vidfreq & 0x3000) >> 12;
4430 int pre = (vidfreq & 0x7);
4431
4432 if (!pre)
4433 return 0;
4434
4435 freq = ((div * 133333) / ((1<<post) * pre));
4436
4437 return freq;
4438}
4439
Daniel Vettereb48eb02012-04-26 23:28:12 +02004440static const struct cparams {
4441 u16 i;
4442 u16 t;
4443 u16 m;
4444 u16 c;
4445} cparams[] = {
4446 { 1, 1333, 301, 28664 },
4447 { 1, 1066, 294, 24460 },
4448 { 1, 800, 294, 25192 },
4449 { 0, 1333, 276, 27605 },
4450 { 0, 1066, 276, 27605 },
4451 { 0, 800, 231, 23784 },
4452};
4453
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004454static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004455{
4456 u64 total_count, diff, ret;
4457 u32 count1, count2, count3, m = 0, c = 0;
4458 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4459 int i;
4460
Daniel Vetter02d71952012-08-09 16:44:54 +02004461 assert_spin_locked(&mchdev_lock);
4462
Daniel Vetter20e4d402012-08-08 23:35:39 +02004463 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004464
4465 /* Prevent division-by-zero if we are asking too fast.
4466 * Also, we don't get interesting results if we are polling
4467 * faster than once in 10ms, so just return the saved value
4468 * in such cases.
4469 */
4470 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02004471 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004472
4473 count1 = I915_READ(DMIEC);
4474 count2 = I915_READ(DDREC);
4475 count3 = I915_READ(CSIEC);
4476
4477 total_count = count1 + count2 + count3;
4478
4479 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004480 if (total_count < dev_priv->ips.last_count1) {
4481 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004482 diff += total_count;
4483 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004484 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004485 }
4486
4487 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004488 if (cparams[i].i == dev_priv->ips.c_m &&
4489 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02004490 m = cparams[i].m;
4491 c = cparams[i].c;
4492 break;
4493 }
4494 }
4495
4496 diff = div_u64(diff, diff1);
4497 ret = ((m * diff) + c);
4498 ret = div_u64(ret, 10);
4499
Daniel Vetter20e4d402012-08-08 23:35:39 +02004500 dev_priv->ips.last_count1 = total_count;
4501 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004502
Daniel Vetter20e4d402012-08-08 23:35:39 +02004503 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004504
4505 return ret;
4506}
4507
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004508unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4509{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004510 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004511 unsigned long val;
4512
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004513 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004514 return 0;
4515
4516 spin_lock_irq(&mchdev_lock);
4517
4518 val = __i915_chipset_val(dev_priv);
4519
4520 spin_unlock_irq(&mchdev_lock);
4521
4522 return val;
4523}
4524
Daniel Vettereb48eb02012-04-26 23:28:12 +02004525unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4526{
4527 unsigned long m, x, b;
4528 u32 tsfs;
4529
4530 tsfs = I915_READ(TSFS);
4531
4532 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4533 x = I915_READ8(TR1);
4534
4535 b = tsfs & TSFS_INTR_MASK;
4536
4537 return ((m * x) / 127) - b;
4538}
4539
4540static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4541{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004542 struct drm_device *dev = dev_priv->dev;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004543 static const struct v_table {
4544 u16 vd; /* in .1 mil */
4545 u16 vm; /* in .1 mil */
4546 } v_table[] = {
4547 { 0, 0, },
4548 { 375, 0, },
4549 { 500, 0, },
4550 { 625, 0, },
4551 { 750, 0, },
4552 { 875, 0, },
4553 { 1000, 0, },
4554 { 1125, 0, },
4555 { 4125, 3000, },
4556 { 4125, 3000, },
4557 { 4125, 3000, },
4558 { 4125, 3000, },
4559 { 4125, 3000, },
4560 { 4125, 3000, },
4561 { 4125, 3000, },
4562 { 4125, 3000, },
4563 { 4125, 3000, },
4564 { 4125, 3000, },
4565 { 4125, 3000, },
4566 { 4125, 3000, },
4567 { 4125, 3000, },
4568 { 4125, 3000, },
4569 { 4125, 3000, },
4570 { 4125, 3000, },
4571 { 4125, 3000, },
4572 { 4125, 3000, },
4573 { 4125, 3000, },
4574 { 4125, 3000, },
4575 { 4125, 3000, },
4576 { 4125, 3000, },
4577 { 4125, 3000, },
4578 { 4125, 3000, },
4579 { 4250, 3125, },
4580 { 4375, 3250, },
4581 { 4500, 3375, },
4582 { 4625, 3500, },
4583 { 4750, 3625, },
4584 { 4875, 3750, },
4585 { 5000, 3875, },
4586 { 5125, 4000, },
4587 { 5250, 4125, },
4588 { 5375, 4250, },
4589 { 5500, 4375, },
4590 { 5625, 4500, },
4591 { 5750, 4625, },
4592 { 5875, 4750, },
4593 { 6000, 4875, },
4594 { 6125, 5000, },
4595 { 6250, 5125, },
4596 { 6375, 5250, },
4597 { 6500, 5375, },
4598 { 6625, 5500, },
4599 { 6750, 5625, },
4600 { 6875, 5750, },
4601 { 7000, 5875, },
4602 { 7125, 6000, },
4603 { 7250, 6125, },
4604 { 7375, 6250, },
4605 { 7500, 6375, },
4606 { 7625, 6500, },
4607 { 7750, 6625, },
4608 { 7875, 6750, },
4609 { 8000, 6875, },
4610 { 8125, 7000, },
4611 { 8250, 7125, },
4612 { 8375, 7250, },
4613 { 8500, 7375, },
4614 { 8625, 7500, },
4615 { 8750, 7625, },
4616 { 8875, 7750, },
4617 { 9000, 7875, },
4618 { 9125, 8000, },
4619 { 9250, 8125, },
4620 { 9375, 8250, },
4621 { 9500, 8375, },
4622 { 9625, 8500, },
4623 { 9750, 8625, },
4624 { 9875, 8750, },
4625 { 10000, 8875, },
4626 { 10125, 9000, },
4627 { 10250, 9125, },
4628 { 10375, 9250, },
4629 { 10500, 9375, },
4630 { 10625, 9500, },
4631 { 10750, 9625, },
4632 { 10875, 9750, },
4633 { 11000, 9875, },
4634 { 11125, 10000, },
4635 { 11250, 10125, },
4636 { 11375, 10250, },
4637 { 11500, 10375, },
4638 { 11625, 10500, },
4639 { 11750, 10625, },
4640 { 11875, 10750, },
4641 { 12000, 10875, },
4642 { 12125, 11000, },
4643 { 12250, 11125, },
4644 { 12375, 11250, },
4645 { 12500, 11375, },
4646 { 12625, 11500, },
4647 { 12750, 11625, },
4648 { 12875, 11750, },
4649 { 13000, 11875, },
4650 { 13125, 12000, },
4651 { 13250, 12125, },
4652 { 13375, 12250, },
4653 { 13500, 12375, },
4654 { 13625, 12500, },
4655 { 13750, 12625, },
4656 { 13875, 12750, },
4657 { 14000, 12875, },
4658 { 14125, 13000, },
4659 { 14250, 13125, },
4660 { 14375, 13250, },
4661 { 14500, 13375, },
4662 { 14625, 13500, },
4663 { 14750, 13625, },
4664 { 14875, 13750, },
4665 { 15000, 13875, },
4666 { 15125, 14000, },
4667 { 15250, 14125, },
4668 { 15375, 14250, },
4669 { 15500, 14375, },
4670 { 15625, 14500, },
4671 { 15750, 14625, },
4672 { 15875, 14750, },
4673 { 16000, 14875, },
4674 { 16125, 15000, },
4675 };
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004676 if (INTEL_INFO(dev)->is_mobile)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004677 return v_table[pxvid].vm;
4678 else
4679 return v_table[pxvid].vd;
4680}
4681
Daniel Vetter02d71952012-08-09 16:44:54 +02004682static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004683{
4684 struct timespec now, diff1;
4685 u64 diff;
4686 unsigned long diffms;
4687 u32 count;
4688
Daniel Vetter02d71952012-08-09 16:44:54 +02004689 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004690
4691 getrawmonotonic(&now);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004692 diff1 = timespec_sub(now, dev_priv->ips.last_time2);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004693
4694 /* Don't divide by 0 */
4695 diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
4696 if (!diffms)
4697 return;
4698
4699 count = I915_READ(GFXEC);
4700
Daniel Vetter20e4d402012-08-08 23:35:39 +02004701 if (count < dev_priv->ips.last_count2) {
4702 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004703 diff += count;
4704 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004705 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004706 }
4707
Daniel Vetter20e4d402012-08-08 23:35:39 +02004708 dev_priv->ips.last_count2 = count;
4709 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004710
4711 /* More magic constants... */
4712 diff = diff * 1181;
4713 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004714 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004715}
4716
Daniel Vetter02d71952012-08-09 16:44:54 +02004717void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4718{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004719 struct drm_device *dev = dev_priv->dev;
4720
4721 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02004722 return;
4723
Daniel Vetter92703882012-08-09 16:46:01 +02004724 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004725
4726 __i915_update_gfx_val(dev_priv);
4727
Daniel Vetter92703882012-08-09 16:46:01 +02004728 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004729}
4730
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004731static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004732{
4733 unsigned long t, corr, state1, corr2, state2;
4734 u32 pxvid, ext_v;
4735
Daniel Vetter02d71952012-08-09 16:44:54 +02004736 assert_spin_locked(&mchdev_lock);
4737
Ben Widawskyb39fb292014-03-19 18:31:11 -07004738 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02004739 pxvid = (pxvid >> 24) & 0x7f;
4740 ext_v = pvid_to_extvid(dev_priv, pxvid);
4741
4742 state1 = ext_v;
4743
4744 t = i915_mch_val(dev_priv);
4745
4746 /* Revel in the empirically derived constants */
4747
4748 /* Correction factor in 1/100000 units */
4749 if (t > 80)
4750 corr = ((t * 2349) + 135940);
4751 else if (t >= 50)
4752 corr = ((t * 964) + 29317);
4753 else /* < 50 */
4754 corr = ((t * 301) + 1004);
4755
4756 corr = corr * ((150142 * state1) / 10000 - 78642);
4757 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02004758 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004759
4760 state2 = (corr2 * state1) / 10000;
4761 state2 /= 100; /* convert to mW */
4762
Daniel Vetter02d71952012-08-09 16:44:54 +02004763 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004764
Daniel Vetter20e4d402012-08-08 23:35:39 +02004765 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004766}
4767
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004768unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
4769{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004770 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004771 unsigned long val;
4772
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004773 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004774 return 0;
4775
4776 spin_lock_irq(&mchdev_lock);
4777
4778 val = __i915_gfx_val(dev_priv);
4779
4780 spin_unlock_irq(&mchdev_lock);
4781
4782 return val;
4783}
4784
Daniel Vettereb48eb02012-04-26 23:28:12 +02004785/**
4786 * i915_read_mch_val - return value for IPS use
4787 *
4788 * Calculate and return a value for the IPS driver to use when deciding whether
4789 * we have thermal and power headroom to increase CPU or GPU power budget.
4790 */
4791unsigned long i915_read_mch_val(void)
4792{
4793 struct drm_i915_private *dev_priv;
4794 unsigned long chipset_val, graphics_val, ret = 0;
4795
Daniel Vetter92703882012-08-09 16:46:01 +02004796 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004797 if (!i915_mch_dev)
4798 goto out_unlock;
4799 dev_priv = i915_mch_dev;
4800
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004801 chipset_val = __i915_chipset_val(dev_priv);
4802 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004803
4804 ret = chipset_val + graphics_val;
4805
4806out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004807 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004808
4809 return ret;
4810}
4811EXPORT_SYMBOL_GPL(i915_read_mch_val);
4812
4813/**
4814 * i915_gpu_raise - raise GPU frequency limit
4815 *
4816 * Raise the limit; IPS indicates we have thermal headroom.
4817 */
4818bool i915_gpu_raise(void)
4819{
4820 struct drm_i915_private *dev_priv;
4821 bool ret = true;
4822
Daniel Vetter92703882012-08-09 16:46:01 +02004823 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004824 if (!i915_mch_dev) {
4825 ret = false;
4826 goto out_unlock;
4827 }
4828 dev_priv = i915_mch_dev;
4829
Daniel Vetter20e4d402012-08-08 23:35:39 +02004830 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
4831 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004832
4833out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004834 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004835
4836 return ret;
4837}
4838EXPORT_SYMBOL_GPL(i915_gpu_raise);
4839
4840/**
4841 * i915_gpu_lower - lower GPU frequency limit
4842 *
4843 * IPS indicates we're close to a thermal limit, so throttle back the GPU
4844 * frequency maximum.
4845 */
4846bool i915_gpu_lower(void)
4847{
4848 struct drm_i915_private *dev_priv;
4849 bool ret = true;
4850
Daniel Vetter92703882012-08-09 16:46:01 +02004851 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004852 if (!i915_mch_dev) {
4853 ret = false;
4854 goto out_unlock;
4855 }
4856 dev_priv = i915_mch_dev;
4857
Daniel Vetter20e4d402012-08-08 23:35:39 +02004858 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
4859 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004860
4861out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004862 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004863
4864 return ret;
4865}
4866EXPORT_SYMBOL_GPL(i915_gpu_lower);
4867
4868/**
4869 * i915_gpu_busy - indicate GPU business to IPS
4870 *
4871 * Tell the IPS driver whether or not the GPU is busy.
4872 */
4873bool i915_gpu_busy(void)
4874{
4875 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004876 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004877 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01004878 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004879
Daniel Vetter92703882012-08-09 16:46:01 +02004880 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004881 if (!i915_mch_dev)
4882 goto out_unlock;
4883 dev_priv = i915_mch_dev;
4884
Chris Wilsonf047e392012-07-21 12:31:41 +01004885 for_each_ring(ring, dev_priv, i)
4886 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004887
4888out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004889 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004890
4891 return ret;
4892}
4893EXPORT_SYMBOL_GPL(i915_gpu_busy);
4894
4895/**
4896 * i915_gpu_turbo_disable - disable graphics turbo
4897 *
4898 * Disable graphics turbo by resetting the max frequency and setting the
4899 * current frequency to the default.
4900 */
4901bool i915_gpu_turbo_disable(void)
4902{
4903 struct drm_i915_private *dev_priv;
4904 bool ret = true;
4905
Daniel Vetter92703882012-08-09 16:46:01 +02004906 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004907 if (!i915_mch_dev) {
4908 ret = false;
4909 goto out_unlock;
4910 }
4911 dev_priv = i915_mch_dev;
4912
Daniel Vetter20e4d402012-08-08 23:35:39 +02004913 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004914
Daniel Vetter20e4d402012-08-08 23:35:39 +02004915 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02004916 ret = false;
4917
4918out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004919 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004920
4921 return ret;
4922}
4923EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
4924
4925/**
4926 * Tells the intel_ips driver that the i915 driver is now loaded, if
4927 * IPS got loaded first.
4928 *
4929 * This awkward dance is so that neither module has to depend on the
4930 * other in order for IPS to do the appropriate communication of
4931 * GPU turbo limits to i915.
4932 */
4933static void
4934ips_ping_for_i915_load(void)
4935{
4936 void (*link)(void);
4937
4938 link = symbol_get(ips_link_to_i915_driver);
4939 if (link) {
4940 link();
4941 symbol_put(ips_link_to_i915_driver);
4942 }
4943}
4944
4945void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
4946{
Daniel Vetter02d71952012-08-09 16:44:54 +02004947 /* We only register the i915 ips part with intel-ips once everything is
4948 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02004949 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004950 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02004951 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004952
4953 ips_ping_for_i915_load();
4954}
4955
4956void intel_gpu_ips_teardown(void)
4957{
Daniel Vetter92703882012-08-09 16:46:01 +02004958 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004959 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02004960 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004961}
Deepak S76c3552f2014-01-30 23:08:16 +05304962
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004963static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004964{
4965 struct drm_i915_private *dev_priv = dev->dev_private;
4966 u32 lcfuse;
4967 u8 pxw[16];
4968 int i;
4969
4970 /* Disable to program */
4971 I915_WRITE(ECR, 0);
4972 POSTING_READ(ECR);
4973
4974 /* Program energy weights for various events */
4975 I915_WRITE(SDEW, 0x15040d00);
4976 I915_WRITE(CSIEW0, 0x007f0000);
4977 I915_WRITE(CSIEW1, 0x1e220004);
4978 I915_WRITE(CSIEW2, 0x04000004);
4979
4980 for (i = 0; i < 5; i++)
4981 I915_WRITE(PEW + (i * 4), 0);
4982 for (i = 0; i < 3; i++)
4983 I915_WRITE(DEW + (i * 4), 0);
4984
4985 /* Program P-state weights to account for frequency power adjustment */
4986 for (i = 0; i < 16; i++) {
4987 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
4988 unsigned long freq = intel_pxfreq(pxvidfreq);
4989 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
4990 PXVFREQ_PX_SHIFT;
4991 unsigned long val;
4992
4993 val = vid * vid;
4994 val *= (freq / 1000);
4995 val *= 255;
4996 val /= (127*127*900);
4997 if (val > 0xff)
4998 DRM_ERROR("bad pxval: %ld\n", val);
4999 pxw[i] = val;
5000 }
5001 /* Render standby states get 0 weight */
5002 pxw[14] = 0;
5003 pxw[15] = 0;
5004
5005 for (i = 0; i < 4; i++) {
5006 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5007 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5008 I915_WRITE(PXW + (i * 4), val);
5009 }
5010
5011 /* Adjust magic regs to magic values (more experimental results) */
5012 I915_WRITE(OGW0, 0);
5013 I915_WRITE(OGW1, 0);
5014 I915_WRITE(EG0, 0x00007f00);
5015 I915_WRITE(EG1, 0x0000000e);
5016 I915_WRITE(EG2, 0x000e0000);
5017 I915_WRITE(EG3, 0x68000300);
5018 I915_WRITE(EG4, 0x42000000);
5019 I915_WRITE(EG5, 0x00140031);
5020 I915_WRITE(EG6, 0);
5021 I915_WRITE(EG7, 0);
5022
5023 for (i = 0; i < 8; i++)
5024 I915_WRITE(PXWL + (i * 4), 0);
5025
5026 /* Enable PMON + select events */
5027 I915_WRITE(ECR, 0x80000019);
5028
5029 lcfuse = I915_READ(LCFUSE02);
5030
Daniel Vetter20e4d402012-08-08 23:35:39 +02005031 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005032}
5033
Imre Deakae484342014-03-31 15:10:44 +03005034void intel_init_gt_powersave(struct drm_device *dev)
5035{
Imre Deake6069ca2014-04-18 16:01:02 +03005036 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5037
Deepak S38807742014-05-23 21:00:15 +05305038 if (IS_CHERRYVIEW(dev))
5039 cherryview_init_gt_powersave(dev);
5040 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005041 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005042}
5043
5044void intel_cleanup_gt_powersave(struct drm_device *dev)
5045{
Deepak S38807742014-05-23 21:00:15 +05305046 if (IS_CHERRYVIEW(dev))
5047 return;
5048 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005049 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005050}
5051
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005052/**
5053 * intel_suspend_gt_powersave - suspend PM work and helper threads
5054 * @dev: drm device
5055 *
5056 * We don't want to disable RC6 or other features here, we just want
5057 * to make sure any work we've queued has finished and won't bother
5058 * us while we're suspended.
5059 */
5060void intel_suspend_gt_powersave(struct drm_device *dev)
5061{
5062 struct drm_i915_private *dev_priv = dev->dev_private;
5063
5064 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005065 WARN_ON(intel_irqs_enabled(dev_priv));
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005066
5067 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5068
5069 cancel_work_sync(&dev_priv->rps.work);
Deepak Sb47adc12014-06-20 20:03:02 +05305070
5071 /* Force GPU to min freq during suspend */
5072 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005073}
5074
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005075void intel_disable_gt_powersave(struct drm_device *dev)
5076{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005077 struct drm_i915_private *dev_priv = dev->dev_private;
5078
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005079 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005080 WARN_ON(intel_irqs_enabled(dev_priv));
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005081
Daniel Vetter930ebb42012-06-29 23:32:16 +02005082 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005083 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005084 ironlake_disable_rc6(dev);
Deepak S38807742014-05-23 21:00:15 +05305085 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02005086 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03005087
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005088 mutex_lock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305089 if (IS_CHERRYVIEW(dev))
5090 cherryview_disable_rps(dev);
5091 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005092 valleyview_disable_rps(dev);
5093 else
5094 gen6_disable_rps(dev);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005095 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005096 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005097 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005098}
5099
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005100static void intel_gen6_powersave_work(struct work_struct *work)
5101{
5102 struct drm_i915_private *dev_priv =
5103 container_of(work, struct drm_i915_private,
5104 rps.delayed_resume_work.work);
5105 struct drm_device *dev = dev_priv->dev;
5106
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005107 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005108
Deepak S38807742014-05-23 21:00:15 +05305109 if (IS_CHERRYVIEW(dev)) {
5110 cherryview_enable_rps(dev);
5111 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07005112 valleyview_enable_rps(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005113 } else if (IS_BROADWELL(dev)) {
5114 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005115 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005116 } else {
5117 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005118 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005119 }
Chris Wilsonc0951f02013-10-10 21:58:50 +01005120 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005121 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03005122
5123 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005124}
5125
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005126void intel_enable_gt_powersave(struct drm_device *dev)
5127{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005128 struct drm_i915_private *dev_priv = dev->dev_private;
5129
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005130 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03005131 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005132 ironlake_enable_drps(dev);
5133 ironlake_enable_rc6(dev);
5134 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03005135 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05305136 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005137 /*
5138 * PCU communication is slow and this doesn't need to be
5139 * done at any specific time, so do this out of our fast path
5140 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03005141 *
5142 * We depend on the HW RC6 power context save/restore
5143 * mechanism when entering D3 through runtime PM suspend. So
5144 * disable RPM until RPS/RC6 is properly setup. We can only
5145 * get here via the driver load/system resume/runtime resume
5146 * paths, so the _noresume version is enough (and in case of
5147 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005148 */
Imre Deakc6df39b2014-04-14 20:24:29 +03005149 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5150 round_jiffies_up_relative(HZ)))
5151 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005152 }
5153}
5154
Imre Deakc6df39b2014-04-14 20:24:29 +03005155void intel_reset_gt_powersave(struct drm_device *dev)
5156{
5157 struct drm_i915_private *dev_priv = dev->dev_private;
5158
5159 dev_priv->rps.enabled = false;
5160 intel_enable_gt_powersave(dev);
5161}
5162
Daniel Vetter3107bd42012-10-31 22:52:31 +01005163static void ibx_init_clock_gating(struct drm_device *dev)
5164{
5165 struct drm_i915_private *dev_priv = dev->dev_private;
5166
5167 /*
5168 * On Ibex Peak and Cougar Point, we need to disable clock
5169 * gating for the panel power sequencer or it will fail to
5170 * start up when no ports are active.
5171 */
5172 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5173}
5174
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005175static void g4x_disable_trickle_feed(struct drm_device *dev)
5176{
5177 struct drm_i915_private *dev_priv = dev->dev_private;
5178 int pipe;
5179
5180 for_each_pipe(pipe) {
5181 I915_WRITE(DSPCNTR(pipe),
5182 I915_READ(DSPCNTR(pipe)) |
5183 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03005184 intel_flush_primary_plane(dev_priv, pipe);
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005185 }
5186}
5187
Ville Syrjälä017636c2013-12-05 15:51:37 +02005188static void ilk_init_lp_watermarks(struct drm_device *dev)
5189{
5190 struct drm_i915_private *dev_priv = dev->dev_private;
5191
5192 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5193 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5194 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5195
5196 /*
5197 * Don't touch WM1S_LP_EN here.
5198 * Doing so could cause underruns.
5199 */
5200}
5201
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005202static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005203{
5204 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005205 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005206
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01005207 /*
5208 * Required for FBC
5209 * WaFbcDisableDpfcClockGating:ilk
5210 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005211 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5212 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5213 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005214
5215 I915_WRITE(PCH_3DCGDIS0,
5216 MARIUNIT_CLOCK_GATE_DISABLE |
5217 SVSMUNIT_CLOCK_GATE_DISABLE);
5218 I915_WRITE(PCH_3DCGDIS1,
5219 VFMUNIT_CLOCK_GATE_DISABLE);
5220
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005221 /*
5222 * According to the spec the following bits should be set in
5223 * order to enable memory self-refresh
5224 * The bit 22/21 of 0x42004
5225 * The bit 5 of 0x42020
5226 * The bit 15 of 0x45000
5227 */
5228 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5229 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5230 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005231 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005232 I915_WRITE(DISP_ARB_CTL,
5233 (I915_READ(DISP_ARB_CTL) |
5234 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02005235
5236 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005237
5238 /*
5239 * Based on the document from hardware guys the following bits
5240 * should be set unconditionally in order to enable FBC.
5241 * The bit 22 of 0x42000
5242 * The bit 22 of 0x42004
5243 * The bit 7,8,9 of 0x42020.
5244 */
5245 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01005246 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005247 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5248 I915_READ(ILK_DISPLAY_CHICKEN1) |
5249 ILK_FBCQ_DIS);
5250 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5251 I915_READ(ILK_DISPLAY_CHICKEN2) |
5252 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005253 }
5254
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005255 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5256
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005257 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5258 I915_READ(ILK_DISPLAY_CHICKEN2) |
5259 ILK_ELPIN_409_SELECT);
5260 I915_WRITE(_3D_CHICKEN2,
5261 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5262 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02005263
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005264 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02005265 I915_WRITE(CACHE_MODE_0,
5266 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01005267
Akash Goel4e046322014-04-04 17:14:38 +05305268 /* WaDisable_RenderCache_OperationalFlush:ilk */
5269 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5270
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005271 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03005272
Daniel Vetter3107bd42012-10-31 22:52:31 +01005273 ibx_init_clock_gating(dev);
5274}
5275
5276static void cpt_init_clock_gating(struct drm_device *dev)
5277{
5278 struct drm_i915_private *dev_priv = dev->dev_private;
5279 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005280 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01005281
5282 /*
5283 * On Ibex Peak and Cougar Point, we need to disable clock
5284 * gating for the panel power sequencer or it will fail to
5285 * start up when no ports are active.
5286 */
Jesse Barnescd664072013-10-02 10:34:19 -07005287 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5288 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5289 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005290 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5291 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01005292 /* The below fixes the weird display corruption, a few pixels shifted
5293 * downward, on (only) LVDS of some HP laptops with IVY.
5294 */
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005295 for_each_pipe(pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005296 val = I915_READ(TRANS_CHICKEN2(pipe));
5297 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5298 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005299 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005300 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005301 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5302 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5303 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005304 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5305 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01005306 /* WADP0ClockGatingDisable */
5307 for_each_pipe(pipe) {
5308 I915_WRITE(TRANS_CHICKEN1(pipe),
5309 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5310 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005311}
5312
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005313static void gen6_check_mch_setup(struct drm_device *dev)
5314{
5315 struct drm_i915_private *dev_priv = dev->dev_private;
5316 uint32_t tmp;
5317
5318 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02005319 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5320 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5321 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005322}
5323
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005324static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005325{
5326 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005327 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005328
Damien Lespiau231e54f2012-10-19 17:55:41 +01005329 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005330
5331 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5332 I915_READ(ILK_DISPLAY_CHICKEN2) |
5333 ILK_ELPIN_409_SELECT);
5334
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005335 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01005336 I915_WRITE(_3D_CHICKEN,
5337 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5338
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005339 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01005340 if (IS_SNB_GT1(dev))
5341 I915_WRITE(GEN6_GT_MODE,
5342 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
5343
Akash Goel4e046322014-04-04 17:14:38 +05305344 /* WaDisable_RenderCache_OperationalFlush:snb */
5345 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5346
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005347 /*
5348 * BSpec recoomends 8x4 when MSAA is used,
5349 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005350 *
5351 * Note that PS/WM thread counts depend on the WIZ hashing
5352 * disable bit, which we don't touch here, but it's good
5353 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005354 */
5355 I915_WRITE(GEN6_GT_MODE,
5356 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5357
Ville Syrjälä017636c2013-12-05 15:51:37 +02005358 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005359
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005360 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02005361 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005362
5363 I915_WRITE(GEN6_UCGCTL1,
5364 I915_READ(GEN6_UCGCTL1) |
5365 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5366 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5367
5368 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5369 * gating disable must be set. Failure to set it results in
5370 * flickering pixels due to Z write ordering failures after
5371 * some amount of runtime in the Mesa "fire" demo, and Unigine
5372 * Sanctuary and Tropics, and apparently anything else with
5373 * alpha test or pixel discard.
5374 *
5375 * According to the spec, bit 11 (RCCUNIT) must also be set,
5376 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005377 *
Ville Syrjäläef593182014-01-22 21:32:47 +02005378 * WaDisableRCCUnitClockGating:snb
5379 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005380 */
5381 I915_WRITE(GEN6_UCGCTL2,
5382 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5383 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5384
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02005385 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02005386 I915_WRITE(_3D_CHICKEN3,
5387 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005388
5389 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02005390 * Bspec says:
5391 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5392 * 3DSTATE_SF number of SF output attributes is more than 16."
5393 */
5394 I915_WRITE(_3D_CHICKEN3,
5395 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5396
5397 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005398 * According to the spec the following bits should be
5399 * set in order to enable memory self-refresh and fbc:
5400 * The bit21 and bit22 of 0x42000
5401 * The bit21 and bit22 of 0x42004
5402 * The bit5 and bit7 of 0x42020
5403 * The bit14 of 0x70180
5404 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01005405 *
5406 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005407 */
5408 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5409 I915_READ(ILK_DISPLAY_CHICKEN1) |
5410 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5411 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5412 I915_READ(ILK_DISPLAY_CHICKEN2) |
5413 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01005414 I915_WRITE(ILK_DSPCLK_GATE_D,
5415 I915_READ(ILK_DSPCLK_GATE_D) |
5416 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5417 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005418
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005419 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07005420
Daniel Vetter3107bd42012-10-31 22:52:31 +01005421 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005422
5423 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005424}
5425
5426static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5427{
5428 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5429
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005430 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02005431 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005432 *
5433 * This actually overrides the dispatch
5434 * mode for all thread types.
5435 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005436 reg &= ~GEN7_FF_SCHED_MASK;
5437 reg |= GEN7_FF_TS_SCHED_HW;
5438 reg |= GEN7_FF_VS_SCHED_HW;
5439 reg |= GEN7_FF_DS_SCHED_HW;
5440
5441 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5442}
5443
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005444static void lpt_init_clock_gating(struct drm_device *dev)
5445{
5446 struct drm_i915_private *dev_priv = dev->dev_private;
5447
5448 /*
5449 * TODO: this bit should only be enabled when really needed, then
5450 * disabled when not needed anymore in order to save power.
5451 */
5452 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5453 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5454 I915_READ(SOUTH_DSPCLK_GATE_D) |
5455 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03005456
5457 /* WADPOClockGatingDisable:hsw */
5458 I915_WRITE(_TRANSA_CHICKEN1,
5459 I915_READ(_TRANSA_CHICKEN1) |
5460 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005461}
5462
Imre Deak7d708ee2013-04-17 14:04:50 +03005463static void lpt_suspend_hw(struct drm_device *dev)
5464{
5465 struct drm_i915_private *dev_priv = dev->dev_private;
5466
5467 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5468 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5469
5470 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5471 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5472 }
5473}
5474
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005475static void gen8_init_clock_gating(struct drm_device *dev)
5476{
5477 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00005478 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005479
5480 I915_WRITE(WM3_LP_ILK, 0);
5481 I915_WRITE(WM2_LP_ILK, 0);
5482 I915_WRITE(WM1_LP_ILK, 0);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005483
5484 /* FIXME(BDW): Check all the w/a, some might only apply to
5485 * pre-production hw. */
5486
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005487 /* WaDisablePartialInstShootdown:bdw */
5488 I915_WRITE(GEN8_ROW_CHICKEN,
5489 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
5490
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005491 /* WaDisableThreadStallDopClockGating:bdw */
5492 /* FIXME: Unclear whether we really need this on production bdw. */
5493 I915_WRITE(GEN8_ROW_CHICKEN,
5494 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
5495
Damien Lespiau4167e322014-01-16 16:51:35 +00005496 /*
5497 * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
5498 * pre-production hardware
5499 */
Ben Widawskyfd392b62013-11-04 22:52:39 -08005500 I915_WRITE(HALF_SLICE_CHICKEN3,
5501 _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS));
Ben Widawskybf663472013-11-02 21:07:57 -07005502 I915_WRITE(HALF_SLICE_CHICKEN3,
5503 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
Ben Widawsky4afe8d32013-11-02 21:07:55 -07005504 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
5505
Ben Widawsky7f88da02013-11-02 21:07:58 -07005506 I915_WRITE(_3D_CHICKEN3,
Michel Thierryb3f9ad92014-07-07 12:40:17 +01005507 _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
Ben Widawsky7f88da02013-11-02 21:07:58 -07005508
Ben Widawskya75f3622013-11-02 21:07:59 -07005509 I915_WRITE(COMMON_SLICE_CHICKEN2,
5510 _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
5511
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005512 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5513 _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
5514
Ben Widawsky242a4012014-04-18 18:04:29 -03005515 /* WaDisableDopClockGating:bdw May not be needed for production */
5516 I915_WRITE(GEN7_ROW_CHICKEN2,
5517 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5518
Ben Widawskyab57fff2013-12-12 15:28:04 -08005519 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005520 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005521
Ben Widawskyab57fff2013-12-12 15:28:04 -08005522 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005523 I915_WRITE(CHICKEN_PAR1_1,
5524 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5525
Ben Widawskyab57fff2013-12-12 15:28:04 -08005526 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau07d27e22014-03-03 17:31:46 +00005527 for_each_pipe(pipe) {
5528 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02005529 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005530 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005531 }
Ben Widawsky63801f22013-12-12 17:26:03 -08005532
5533 /* Use Force Non-Coherent whenever executing a 3D context. This is a
5534 * workaround for for a possible hang in the unlikely event a TLB
5535 * invalidation occurs during a PSD flush.
5536 */
5537 I915_WRITE(HDC_CHICKEN0,
5538 I915_READ(HDC_CHICKEN0) |
5539 _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
Ben Widawskyab57fff2013-12-12 15:28:04 -08005540
5541 /* WaVSRefCountFullforceMissDisable:bdw */
5542 /* WaDSRefCountFullforceMissDisable:bdw */
5543 I915_WRITE(GEN7_FF_THREAD_MODE,
5544 I915_READ(GEN7_FF_THREAD_MODE) &
5545 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02005546
5547 /*
5548 * BSpec recommends 8x4 when MSAA is used,
5549 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005550 *
5551 * Note that PS/WM thread counts depend on the WIZ hashing
5552 * disable bit, which we don't touch here, but it's good
5553 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä36075a42014-02-04 21:59:21 +02005554 */
5555 I915_WRITE(GEN7_GT_MODE,
5556 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02005557
5558 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5559 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005560
5561 /* WaDisableSDEUnitClockGating:bdw */
5562 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5563 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00005564
5565 /* Wa4x4STCOptimizationDisable:bdw */
5566 I915_WRITE(CACHE_MODE_1,
5567 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005568}
5569
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005570static void haswell_init_clock_gating(struct drm_device *dev)
5571{
5572 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005573
Ville Syrjälä017636c2013-12-05 15:51:37 +02005574 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005575
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005576 /* L3 caching of data atomics doesn't work -- disable it. */
5577 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5578 I915_WRITE(HSW_ROW_CHICKEN3,
5579 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5580
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005581 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005582 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5583 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5584 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5585
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02005586 /* WaVSRefCountFullforceMissDisable:hsw */
5587 I915_WRITE(GEN7_FF_THREAD_MODE,
5588 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005589
Akash Goel4e046322014-04-04 17:14:38 +05305590 /* WaDisable_RenderCache_OperationalFlush:hsw */
5591 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5592
Chia-I Wufe27c602014-01-28 13:29:33 +08005593 /* enable HiZ Raw Stall Optimization */
5594 I915_WRITE(CACHE_MODE_0_GEN7,
5595 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5596
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005597 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005598 I915_WRITE(CACHE_MODE_1,
5599 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005600
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005601 /*
5602 * BSpec recommends 8x4 when MSAA is used,
5603 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005604 *
5605 * Note that PS/WM thread counts depend on the WIZ hashing
5606 * disable bit, which we don't touch here, but it's good
5607 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005608 */
5609 I915_WRITE(GEN7_GT_MODE,
5610 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5611
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005612 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07005613 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5614
Paulo Zanoni90a88642013-05-03 17:23:45 -03005615 /* WaRsPkgCStateDisplayPMReq:hsw */
5616 I915_WRITE(CHICKEN_PAR1_1,
5617 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005618
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005619 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005620}
5621
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005622static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005623{
5624 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07005625 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005626
Ville Syrjälä017636c2013-12-05 15:51:37 +02005627 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005628
Damien Lespiau231e54f2012-10-19 17:55:41 +01005629 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005630
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005631 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05005632 I915_WRITE(_3D_CHICKEN3,
5633 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5634
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005635 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005636 I915_WRITE(IVB_CHICKEN3,
5637 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5638 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5639
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005640 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07005641 if (IS_IVB_GT1(dev))
5642 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5643 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005644
Akash Goel4e046322014-04-04 17:14:38 +05305645 /* WaDisable_RenderCache_OperationalFlush:ivb */
5646 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5647
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005648 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005649 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5650 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5651
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005652 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005653 I915_WRITE(GEN7_L3CNTLREG1,
5654 GEN7_WA_FOR_GEN7_L3_CONTROL);
5655 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07005656 GEN7_WA_L3_CHICKEN_MODE);
5657 if (IS_IVB_GT1(dev))
5658 I915_WRITE(GEN7_ROW_CHICKEN2,
5659 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005660 else {
5661 /* must write both registers */
5662 I915_WRITE(GEN7_ROW_CHICKEN2,
5663 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07005664 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5665 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005666 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005667
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005668 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05005669 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5670 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5671
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02005672 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005673 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005674 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005675 */
5676 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02005677 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005678
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005679 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005680 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5681 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5682 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5683
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005684 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005685
5686 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02005687
Chris Wilson22721342014-03-04 09:41:43 +00005688 if (0) { /* causes HiZ corruption on ivb:gt1 */
5689 /* enable HiZ Raw Stall Optimization */
5690 I915_WRITE(CACHE_MODE_0_GEN7,
5691 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5692 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08005693
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005694 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02005695 I915_WRITE(CACHE_MODE_1,
5696 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07005697
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005698 /*
5699 * BSpec recommends 8x4 when MSAA is used,
5700 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005701 *
5702 * Note that PS/WM thread counts depend on the WIZ hashing
5703 * disable bit, which we don't touch here, but it's good
5704 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005705 */
5706 I915_WRITE(GEN7_GT_MODE,
5707 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5708
Ben Widawsky20848222012-05-04 18:58:59 -07005709 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5710 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5711 snpcr |= GEN6_MBC_SNPCR_MED;
5712 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005713
Ben Widawskyab5c6082013-04-05 13:12:41 -07005714 if (!HAS_PCH_NOP(dev))
5715 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005716
5717 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005718}
5719
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005720static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005721{
5722 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005723 u32 val;
5724
5725 mutex_lock(&dev_priv->rps.hw_lock);
5726 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5727 mutex_unlock(&dev_priv->rps.hw_lock);
5728 switch ((val >> 6) & 3) {
5729 case 0:
Deepak Sf6d51942014-04-03 21:01:28 +05305730 case 1:
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005731 dev_priv->mem_freq = 800;
5732 break;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005733 case 2:
Deepak Sf6d51942014-04-03 21:01:28 +05305734 dev_priv->mem_freq = 1066;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005735 break;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005736 case 3:
Chon Ming Lee23259912013-11-07 15:23:26 +08005737 dev_priv->mem_freq = 1333;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005738 break;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005739 }
5740 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005741
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03005742 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005743
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005744 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05005745 I915_WRITE(_3D_CHICKEN3,
5746 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5747
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005748 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005749 I915_WRITE(IVB_CHICKEN3,
5750 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5751 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5752
Ville Syrjäläfad7d362014-01-22 21:32:39 +02005753 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005754 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07005755 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08005756 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5757 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005758
Akash Goel4e046322014-04-04 17:14:38 +05305759 /* WaDisable_RenderCache_OperationalFlush:vlv */
5760 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5761
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005762 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05005763 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5764 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5765
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005766 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07005767 I915_WRITE(GEN7_ROW_CHICKEN2,
5768 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5769
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005770 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005771 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5772 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5773 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5774
Ville Syrjälä46680e02014-01-22 21:33:01 +02005775 gen7_setup_fixed_func_scheduler(dev_priv);
5776
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005777 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005778 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005779 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005780 */
5781 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005782 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005783
Akash Goelc98f5062014-03-24 23:00:07 +05305784 /* WaDisableL3Bank2xClockGate:vlv
5785 * Disabling L3 clock gating- MMIO 940c[25] = 1
5786 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
5787 I915_WRITE(GEN7_UCGCTL4,
5788 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07005789
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03005790 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005791
Ville Syrjäläafd58e72014-01-22 21:33:03 +02005792 /*
5793 * BSpec says this must be set, even though
5794 * WaDisable4x2SubspanOptimization isn't listed for VLV.
5795 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02005796 I915_WRITE(CACHE_MODE_1,
5797 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07005798
5799 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02005800 * WaIncreaseL3CreditsForVLVB0:vlv
5801 * This is the hardware default actually.
5802 */
5803 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
5804
5805 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005806 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07005807 * Disable clock gating on th GCFG unit to prevent a delay
5808 * in the reporting of vblank events.
5809 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02005810 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005811}
5812
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005813static void cherryview_init_clock_gating(struct drm_device *dev)
5814{
5815 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S67c3bf62014-07-10 13:16:24 +05305816 u32 val;
5817
5818 mutex_lock(&dev_priv->rps.hw_lock);
5819 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
5820 mutex_unlock(&dev_priv->rps.hw_lock);
5821 switch ((val >> 2) & 0x7) {
5822 case 0:
5823 case 1:
5824 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_200;
5825 dev_priv->mem_freq = 1600;
5826 break;
5827 case 2:
5828 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_267;
5829 dev_priv->mem_freq = 1600;
5830 break;
5831 case 3:
5832 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_333;
5833 dev_priv->mem_freq = 2000;
5834 break;
5835 case 4:
5836 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_320;
5837 dev_priv->mem_freq = 1600;
5838 break;
5839 case 5:
5840 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_400;
5841 dev_priv->mem_freq = 1600;
5842 break;
5843 }
5844 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005845
5846 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
5847
5848 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Ville Syrjälädd811e72014-04-09 13:28:33 +03005849
5850 /* WaDisablePartialInstShootdown:chv */
5851 I915_WRITE(GEN8_ROW_CHICKEN,
5852 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
Ville Syrjäläa7068022014-04-09 13:28:34 +03005853
5854 /* WaDisableThreadStallDopClockGating:chv */
5855 I915_WRITE(GEN8_ROW_CHICKEN,
5856 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
Ville Syrjälä232ce332014-04-09 13:28:35 +03005857
5858 /* WaVSRefCountFullforceMissDisable:chv */
5859 /* WaDSRefCountFullforceMissDisable:chv */
5860 I915_WRITE(GEN7_FF_THREAD_MODE,
5861 I915_READ(GEN7_FF_THREAD_MODE) &
5862 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03005863
5864 /* WaDisableSemaphoreAndSyncFlipWait:chv */
5865 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5866 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03005867
5868 /* WaDisableCSUnitClockGating:chv */
5869 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5870 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03005871
5872 /* WaDisableSDEUnitClockGating:chv */
5873 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5874 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Rafael Barbalhoe0d34ce2014-04-09 13:28:40 +03005875
5876 /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
5877 I915_WRITE(HALF_SLICE_CHICKEN3,
5878 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
Ville Syrjäläe4443e42014-04-09 13:28:41 +03005879
5880 /* WaDisableGunitClockGating:chv (pre-production hw) */
5881 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
5882 GINT_DIS);
5883
5884 /* WaDisableFfDopClockGating:chv (pre-production hw) */
5885 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5886 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
5887
5888 /* WaDisableDopClockGating:chv (pre-production hw) */
5889 I915_WRITE(GEN7_ROW_CHICKEN2,
5890 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5891 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5892 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005893}
5894
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005895static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005896{
5897 struct drm_i915_private *dev_priv = dev->dev_private;
5898 uint32_t dspclk_gate;
5899
5900 I915_WRITE(RENCLK_GATE_D1, 0);
5901 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5902 GS_UNIT_CLOCK_GATE_DISABLE |
5903 CL_UNIT_CLOCK_GATE_DISABLE);
5904 I915_WRITE(RAMCLK_GATE_D, 0);
5905 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5906 OVRUNIT_CLOCK_GATE_DISABLE |
5907 OVCUNIT_CLOCK_GATE_DISABLE;
5908 if (IS_GM45(dev))
5909 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5910 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02005911
5912 /* WaDisableRenderCachePipelinedFlush */
5913 I915_WRITE(CACHE_MODE_0,
5914 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03005915
Akash Goel4e046322014-04-04 17:14:38 +05305916 /* WaDisable_RenderCache_OperationalFlush:g4x */
5917 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5918
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005919 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005920}
5921
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005922static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005923{
5924 struct drm_i915_private *dev_priv = dev->dev_private;
5925
5926 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5927 I915_WRITE(RENCLK_GATE_D2, 0);
5928 I915_WRITE(DSPCLK_GATE_D, 0);
5929 I915_WRITE(RAMCLK_GATE_D, 0);
5930 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005931 I915_WRITE(MI_ARB_STATE,
5932 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05305933
5934 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5935 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005936}
5937
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005938static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005939{
5940 struct drm_i915_private *dev_priv = dev->dev_private;
5941
5942 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5943 I965_RCC_CLOCK_GATE_DISABLE |
5944 I965_RCPB_CLOCK_GATE_DISABLE |
5945 I965_ISC_CLOCK_GATE_DISABLE |
5946 I965_FBC_CLOCK_GATE_DISABLE);
5947 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005948 I915_WRITE(MI_ARB_STATE,
5949 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05305950
5951 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5952 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005953}
5954
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005955static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005956{
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 u32 dstate = I915_READ(D_STATE);
5959
5960 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5961 DSTATE_DOT_CLOCK_GATING;
5962 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01005963
5964 if (IS_PINEVIEW(dev))
5965 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02005966
5967 /* IIR "flip pending" means done if this bit is set */
5968 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02005969
5970 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02005971 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02005972
5973 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
5974 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005975}
5976
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005977static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005978{
5979 struct drm_i915_private *dev_priv = dev->dev_private;
5980
5981 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02005982
5983 /* interrupts should cause a wake up from C3 */
5984 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
5985 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005986}
5987
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005988static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005989{
5990 struct drm_i915_private *dev_priv = dev->dev_private;
5991
5992 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5993}
5994
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005995void intel_init_clock_gating(struct drm_device *dev)
5996{
5997 struct drm_i915_private *dev_priv = dev->dev_private;
5998
5999 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006000}
6001
Imre Deak7d708ee2013-04-17 14:04:50 +03006002void intel_suspend_hw(struct drm_device *dev)
6003{
6004 if (HAS_PCH_LPT(dev))
6005 lpt_suspend_hw(dev);
6006}
6007
Imre Deakc1ca7272013-11-25 17:15:29 +02006008#define for_each_power_well(i, power_well, domain_mask, power_domains) \
6009 for (i = 0; \
6010 i < (power_domains)->power_well_count && \
6011 ((power_well) = &(power_domains)->power_wells[i]); \
6012 i++) \
6013 if ((power_well)->domains & (domain_mask))
6014
6015#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
6016 for (i = (power_domains)->power_well_count - 1; \
6017 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
6018 i--) \
6019 if ((power_well)->domains & (domain_mask))
6020
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006021/**
6022 * We should only use the power well if we explicitly asked the hardware to
6023 * enable it, so check if it's enabled and also check if we've requested it to
6024 * be enabled.
6025 */
Imre Deakda7e29b2014-02-18 00:02:02 +02006026static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006027 struct i915_power_well *power_well)
6028{
Imre Deakc1ca7272013-11-25 17:15:29 +02006029 return I915_READ(HSW_PWR_WELL_DRIVER) ==
6030 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
6031}
6032
Imre Deakbfafe932014-06-05 20:31:47 +03006033bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
6034 enum intel_display_power_domain domain)
Imre Deakddf9c532013-11-27 22:02:02 +02006035{
Imre Deakddf9c532013-11-27 22:02:02 +02006036 struct i915_power_domains *power_domains;
Imre Deakb8c000d2014-06-02 14:21:10 +03006037 struct i915_power_well *power_well;
6038 bool is_enabled;
6039 int i;
6040
6041 if (dev_priv->pm.suspended)
6042 return false;
Imre Deakddf9c532013-11-27 22:02:02 +02006043
6044 power_domains = &dev_priv->power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006045
Imre Deakb8c000d2014-06-02 14:21:10 +03006046 is_enabled = true;
Imre Deakbfafe932014-06-05 20:31:47 +03006047
Imre Deakb8c000d2014-06-02 14:21:10 +03006048 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6049 if (power_well->always_on)
6050 continue;
Imre Deakddf9c532013-11-27 22:02:02 +02006051
Imre Deakbfafe932014-06-05 20:31:47 +03006052 if (!power_well->hw_enabled) {
Imre Deakb8c000d2014-06-02 14:21:10 +03006053 is_enabled = false;
6054 break;
6055 }
6056 }
Imre Deakbfafe932014-06-05 20:31:47 +03006057
Imre Deakb8c000d2014-06-02 14:21:10 +03006058 return is_enabled;
Imre Deakddf9c532013-11-27 22:02:02 +02006059}
6060
Imre Deakda7e29b2014-02-18 00:02:02 +02006061bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03006062 enum intel_display_power_domain domain)
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006063{
Imre Deakc1ca7272013-11-25 17:15:29 +02006064 struct i915_power_domains *power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006065 bool ret;
Paulo Zanoni882244a2014-04-01 14:55:12 -03006066
Imre Deakc1ca7272013-11-25 17:15:29 +02006067 power_domains = &dev_priv->power_domains;
6068
Imre Deakc1ca7272013-11-25 17:15:29 +02006069 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03006070 ret = intel_display_power_enabled_unlocked(dev_priv, domain);
Imre Deakc1ca7272013-11-25 17:15:29 +02006071 mutex_unlock(&power_domains->lock);
6072
Imre Deakbfafe932014-06-05 20:31:47 +03006073 return ret;
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006074}
6075
Imre Deak93c73e82014-02-18 00:02:19 +02006076/*
6077 * Starting with Haswell, we have a "Power Down Well" that can be turned off
6078 * when not needed anymore. We have 4 registers that can request the power well
6079 * to be enabled, and it will only be disabled if none of the registers is
6080 * requesting it to be enabled.
6081 */
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006082static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
6083{
6084 struct drm_device *dev = dev_priv->dev;
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006085
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -02006086 /*
6087 * After we re-enable the power well, if we touch VGA register 0x3d5
6088 * we'll get unclaimed register interrupts. This stops after we write
6089 * anything to the VGA MSR register. The vgacon module uses this
6090 * register all the time, so if we unbind our driver and, as a
6091 * consequence, bind vgacon, we'll get stuck in an infinite loop at
6092 * console_unlock(). So make here we touch the VGA MSR register, making
6093 * sure vgacon can keep working normally without triggering interrupts
6094 * and error messages.
6095 */
6096 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6097 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
6098 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6099
Paulo Zanonid49bdb02014-07-04 11:50:31 -03006100 if (IS_BROADWELL(dev))
6101 gen8_irq_power_well_post_enable(dev_priv);
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006102}
6103
Imre Deakda7e29b2014-02-18 00:02:02 +02006104static void hsw_set_power_well(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006105 struct i915_power_well *power_well, bool enable)
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006106{
Paulo Zanonifa42e232013-01-25 16:59:11 -02006107 bool is_enabled, enable_requested;
6108 uint32_t tmp;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006109
Paulo Zanonifa42e232013-01-25 16:59:11 -02006110 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006111 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
6112 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006113
Paulo Zanonifa42e232013-01-25 16:59:11 -02006114 if (enable) {
6115 if (!enable_requested)
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006116 I915_WRITE(HSW_PWR_WELL_DRIVER,
6117 HSW_PWR_WELL_ENABLE_REQUEST);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006118
Paulo Zanonifa42e232013-01-25 16:59:11 -02006119 if (!is_enabled) {
6120 DRM_DEBUG_KMS("Enabling power well\n");
6121 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006122 HSW_PWR_WELL_STATE_ENABLED), 20))
Paulo Zanonifa42e232013-01-25 16:59:11 -02006123 DRM_ERROR("Timeout enabling power well\n");
6124 }
Ben Widawsky596cc112013-11-11 14:46:28 -08006125
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006126 hsw_power_well_post_enable(dev_priv);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006127 } else {
6128 if (enable_requested) {
6129 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03006130 POSTING_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006131 DRM_DEBUG_KMS("Requesting to disable the power well\n");
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006132 }
6133 }
Paulo Zanonifa42e232013-01-25 16:59:11 -02006134}
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006135
Imre Deakc6cb5822014-03-04 19:22:55 +02006136static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
6137 struct i915_power_well *power_well)
6138{
6139 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
6140
6141 /*
6142 * We're taking over the BIOS, so clear any requests made by it since
6143 * the driver is in charge now.
6144 */
6145 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
6146 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
6147}
6148
6149static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
6150 struct i915_power_well *power_well)
6151{
Imre Deakc6cb5822014-03-04 19:22:55 +02006152 hsw_set_power_well(dev_priv, power_well, true);
6153}
6154
6155static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
6156 struct i915_power_well *power_well)
6157{
6158 hsw_set_power_well(dev_priv, power_well, false);
Imre Deakc6cb5822014-03-04 19:22:55 +02006159}
6160
Imre Deaka45f44662014-03-04 19:22:56 +02006161static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
6162 struct i915_power_well *power_well)
6163{
6164}
6165
6166static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
6167 struct i915_power_well *power_well)
6168{
6169 return true;
6170}
6171
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006172static void vlv_set_power_well(struct drm_i915_private *dev_priv,
6173 struct i915_power_well *power_well, bool enable)
Imre Deak77961eb2014-03-05 16:20:56 +02006174{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006175 enum punit_power_well power_well_id = power_well->data;
Imre Deak77961eb2014-03-05 16:20:56 +02006176 u32 mask;
6177 u32 state;
6178 u32 ctrl;
6179
6180 mask = PUNIT_PWRGT_MASK(power_well_id);
6181 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
6182 PUNIT_PWRGT_PWR_GATE(power_well_id);
6183
6184 mutex_lock(&dev_priv->rps.hw_lock);
6185
6186#define COND \
6187 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
6188
6189 if (COND)
6190 goto out;
6191
6192 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
6193 ctrl &= ~mask;
6194 ctrl |= state;
6195 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
6196
6197 if (wait_for(COND, 100))
6198 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6199 state,
6200 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
6201
6202#undef COND
6203
6204out:
6205 mutex_unlock(&dev_priv->rps.hw_lock);
6206}
6207
6208static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
6209 struct i915_power_well *power_well)
6210{
6211 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
6212}
6213
6214static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
6215 struct i915_power_well *power_well)
6216{
6217 vlv_set_power_well(dev_priv, power_well, true);
6218}
6219
6220static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
6221 struct i915_power_well *power_well)
6222{
6223 vlv_set_power_well(dev_priv, power_well, false);
6224}
6225
6226static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
6227 struct i915_power_well *power_well)
6228{
6229 int power_well_id = power_well->data;
6230 bool enabled = false;
6231 u32 mask;
6232 u32 state;
6233 u32 ctrl;
6234
6235 mask = PUNIT_PWRGT_MASK(power_well_id);
6236 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
6237
6238 mutex_lock(&dev_priv->rps.hw_lock);
6239
6240 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
6241 /*
6242 * We only ever set the power-on and power-gate states, anything
6243 * else is unexpected.
6244 */
6245 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
6246 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
6247 if (state == ctrl)
6248 enabled = true;
6249
6250 /*
6251 * A transient state at this point would mean some unexpected party
6252 * is poking at the power controls too.
6253 */
6254 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
6255 WARN_ON(ctrl != state);
6256
6257 mutex_unlock(&dev_priv->rps.hw_lock);
6258
6259 return enabled;
6260}
6261
6262static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
6263 struct i915_power_well *power_well)
6264{
6265 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6266
6267 vlv_set_power_well(dev_priv, power_well, true);
6268
6269 spin_lock_irq(&dev_priv->irq_lock);
6270 valleyview_enable_display_irqs(dev_priv);
6271 spin_unlock_irq(&dev_priv->irq_lock);
6272
6273 /*
Imre Deak0d116a22014-04-25 13:19:05 +03006274 * During driver initialization/resume we can avoid restoring the
6275 * part of the HW/SW state that will be inited anyway explicitly.
Imre Deak77961eb2014-03-05 16:20:56 +02006276 */
Imre Deak0d116a22014-04-25 13:19:05 +03006277 if (dev_priv->power_domains.initializing)
6278 return;
6279
6280 intel_hpd_init(dev_priv->dev);
Imre Deak77961eb2014-03-05 16:20:56 +02006281
6282 i915_redisable_vga_power_on(dev_priv->dev);
6283}
6284
6285static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
6286 struct i915_power_well *power_well)
6287{
Imre Deak77961eb2014-03-05 16:20:56 +02006288 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6289
6290 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak77961eb2014-03-05 16:20:56 +02006291 valleyview_disable_display_irqs(dev_priv);
6292 spin_unlock_irq(&dev_priv->irq_lock);
6293
Imre Deak77961eb2014-03-05 16:20:56 +02006294 vlv_set_power_well(dev_priv, power_well, false);
6295}
6296
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006297static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6298 struct i915_power_well *power_well)
6299{
6300 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6301
6302 /*
6303 * Enable the CRI clock source so we can get at the
6304 * display and the reference clock for VGA
6305 * hotplug / manual detection.
6306 */
6307 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6308 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6309 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6310
6311 vlv_set_power_well(dev_priv, power_well, true);
6312
6313 /*
6314 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
6315 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
6316 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
6317 * b. The other bits such as sfr settings / modesel may all
6318 * be set to 0.
6319 *
6320 * This should only be done on init and resume from S3 with
6321 * both PLLs disabled, or we risk losing DPIO and PLL
6322 * synchronization.
6323 */
6324 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
6325}
6326
6327static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6328 struct i915_power_well *power_well)
6329{
6330 struct drm_device *dev = dev_priv->dev;
6331 enum pipe pipe;
6332
6333 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6334
6335 for_each_pipe(pipe)
6336 assert_pll_disabled(dev_priv, pipe);
6337
6338 /* Assert common reset */
6339 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
6340
6341 vlv_set_power_well(dev_priv, power_well, false);
6342}
6343
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006344static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6345 struct i915_power_well *power_well)
6346{
6347 enum dpio_phy phy;
6348
6349 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6350 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6351
6352 /*
6353 * Enable the CRI clock source so we can get at the
6354 * display and the reference clock for VGA
6355 * hotplug / manual detection.
6356 */
6357 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6358 phy = DPIO_PHY0;
6359 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6360 DPLL_REFA_CLK_ENABLE_VLV);
6361 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6362 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6363 } else {
6364 phy = DPIO_PHY1;
6365 I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
6366 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6367 }
6368 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6369 vlv_set_power_well(dev_priv, power_well, true);
6370
6371 /* Poll for phypwrgood signal */
6372 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
6373 DRM_ERROR("Display PHY %d is not power up\n", phy);
6374
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006375 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) |
6376 PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006377}
6378
6379static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6380 struct i915_power_well *power_well)
6381{
6382 enum dpio_phy phy;
6383
6384 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6385 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6386
6387 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6388 phy = DPIO_PHY0;
6389 assert_pll_disabled(dev_priv, PIPE_A);
6390 assert_pll_disabled(dev_priv, PIPE_B);
6391 } else {
6392 phy = DPIO_PHY1;
6393 assert_pll_disabled(dev_priv, PIPE_C);
6394 }
6395
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006396 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) &
6397 ~PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006398
6399 vlv_set_power_well(dev_priv, power_well, false);
6400}
6401
Ville Syrjälä26972b02014-06-28 02:04:11 +03006402static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
6403 struct i915_power_well *power_well)
6404{
6405 enum pipe pipe = power_well->data;
6406 bool enabled;
6407 u32 state, ctrl;
6408
6409 mutex_lock(&dev_priv->rps.hw_lock);
6410
6411 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
6412 /*
6413 * We only ever set the power-on and power-gate states, anything
6414 * else is unexpected.
6415 */
6416 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
6417 enabled = state == DP_SSS_PWR_ON(pipe);
6418
6419 /*
6420 * A transient state at this point would mean some unexpected party
6421 * is poking at the power controls too.
6422 */
6423 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
6424 WARN_ON(ctrl << 16 != state);
6425
6426 mutex_unlock(&dev_priv->rps.hw_lock);
6427
6428 return enabled;
6429}
6430
6431static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
6432 struct i915_power_well *power_well,
6433 bool enable)
6434{
6435 enum pipe pipe = power_well->data;
6436 u32 state;
6437 u32 ctrl;
6438
6439 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
6440
6441 mutex_lock(&dev_priv->rps.hw_lock);
6442
6443#define COND \
6444 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
6445
6446 if (COND)
6447 goto out;
6448
6449 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6450 ctrl &= ~DP_SSC_MASK(pipe);
6451 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
6452 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
6453
6454 if (wait_for(COND, 100))
6455 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6456 state,
6457 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
6458
6459#undef COND
6460
6461out:
6462 mutex_unlock(&dev_priv->rps.hw_lock);
6463}
6464
6465static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
6466 struct i915_power_well *power_well)
6467{
6468 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
6469}
6470
6471static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
6472 struct i915_power_well *power_well)
6473{
6474 WARN_ON_ONCE(power_well->data != PIPE_A &&
6475 power_well->data != PIPE_B &&
6476 power_well->data != PIPE_C);
6477
6478 chv_set_pipe_power_well(dev_priv, power_well, true);
6479}
6480
6481static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
6482 struct i915_power_well *power_well)
6483{
6484 WARN_ON_ONCE(power_well->data != PIPE_A &&
6485 power_well->data != PIPE_B &&
6486 power_well->data != PIPE_C);
6487
6488 chv_set_pipe_power_well(dev_priv, power_well, false);
6489}
6490
Imre Deak25eaa002014-03-04 19:23:06 +02006491static void check_power_well_state(struct drm_i915_private *dev_priv,
6492 struct i915_power_well *power_well)
6493{
6494 bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
6495
6496 if (power_well->always_on || !i915.disable_power_well) {
6497 if (!enabled)
6498 goto mismatch;
6499
6500 return;
6501 }
6502
6503 if (enabled != (power_well->count > 0))
6504 goto mismatch;
6505
6506 return;
6507
6508mismatch:
6509 WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
6510 power_well->name, power_well->always_on, enabled,
6511 power_well->count, i915.disable_power_well);
6512}
6513
Imre Deakda7e29b2014-02-18 00:02:02 +02006514void intel_display_power_get(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006515 enum intel_display_power_domain domain)
6516{
Imre Deak83c00f52013-10-25 17:36:47 +03006517 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006518 struct i915_power_well *power_well;
6519 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006520
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006521 intel_runtime_pm_get(dev_priv);
6522
Imre Deak83c00f52013-10-25 17:36:47 +03006523 power_domains = &dev_priv->power_domains;
6524
6525 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006526
Imre Deak25eaa002014-03-04 19:23:06 +02006527 for_each_power_well(i, power_well, BIT(domain), power_domains) {
6528 if (!power_well->count++) {
6529 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
Imre Deakc6cb5822014-03-04 19:22:55 +02006530 power_well->ops->enable(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03006531 power_well->hw_enabled = true;
Imre Deak25eaa002014-03-04 19:23:06 +02006532 }
6533
6534 check_power_well_state(dev_priv, power_well);
6535 }
Imre Deak1da51582013-11-25 17:15:35 +02006536
Imre Deakddf9c532013-11-27 22:02:02 +02006537 power_domains->domain_use_count[domain]++;
6538
Imre Deak83c00f52013-10-25 17:36:47 +03006539 mutex_unlock(&power_domains->lock);
Ville Syrjälä67656252013-09-16 17:38:28 +03006540}
6541
Imre Deakda7e29b2014-02-18 00:02:02 +02006542void intel_display_power_put(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006543 enum intel_display_power_domain domain)
6544{
Imre Deak83c00f52013-10-25 17:36:47 +03006545 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006546 struct i915_power_well *power_well;
6547 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006548
Imre Deak83c00f52013-10-25 17:36:47 +03006549 power_domains = &dev_priv->power_domains;
6550
6551 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006552
Imre Deak1da51582013-11-25 17:15:35 +02006553 WARN_ON(!power_domains->domain_use_count[domain]);
6554 power_domains->domain_use_count[domain]--;
Imre Deakddf9c532013-11-27 22:02:02 +02006555
Imre Deak70bf4072014-03-04 19:22:51 +02006556 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6557 WARN_ON(!power_well->count);
6558
Imre Deak25eaa002014-03-04 19:23:06 +02006559 if (!--power_well->count && i915.disable_power_well) {
6560 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
Imre Deakbfafe932014-06-05 20:31:47 +03006561 power_well->hw_enabled = false;
Imre Deakc6cb5822014-03-04 19:22:55 +02006562 power_well->ops->disable(dev_priv, power_well);
Imre Deak25eaa002014-03-04 19:23:06 +02006563 }
6564
6565 check_power_well_state(dev_priv, power_well);
Imre Deak70bf4072014-03-04 19:22:51 +02006566 }
Imre Deak1da51582013-11-25 17:15:35 +02006567
Imre Deak83c00f52013-10-25 17:36:47 +03006568 mutex_unlock(&power_domains->lock);
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006569
6570 intel_runtime_pm_put(dev_priv);
Ville Syrjälä67656252013-09-16 17:38:28 +03006571}
6572
Imre Deak83c00f52013-10-25 17:36:47 +03006573static struct i915_power_domains *hsw_pwr;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006574
6575/* Display audio driver power well request */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006576int i915_request_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006577{
Imre Deakb4ed4482013-10-25 17:36:49 +03006578 struct drm_i915_private *dev_priv;
6579
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006580 if (!hsw_pwr)
6581 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006582
Imre Deakb4ed4482013-10-25 17:36:49 +03006583 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6584 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006585 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006586 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006587}
6588EXPORT_SYMBOL_GPL(i915_request_power_well);
6589
6590/* Display audio driver power well release */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006591int i915_release_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006592{
Imre Deakb4ed4482013-10-25 17:36:49 +03006593 struct drm_i915_private *dev_priv;
6594
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006595 if (!hsw_pwr)
6596 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006597
Imre Deakb4ed4482013-10-25 17:36:49 +03006598 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6599 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006600 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006601 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006602}
6603EXPORT_SYMBOL_GPL(i915_release_power_well);
6604
Jani Nikulac149dcb2014-07-04 10:00:37 +08006605/*
6606 * Private interface for the audio driver to get CDCLK in kHz.
6607 *
6608 * Caller must request power well using i915_request_power_well() prior to
6609 * making the call.
6610 */
6611int i915_get_cdclk_freq(void)
6612{
6613 struct drm_i915_private *dev_priv;
6614
6615 if (!hsw_pwr)
6616 return -ENODEV;
6617
6618 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6619 power_domains);
6620
6621 return intel_ddi_get_cdclk_freq(dev_priv);
6622}
6623EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
6624
6625
Imre Deakefcad912014-03-04 19:22:53 +02006626#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
6627
6628#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
6629 BIT(POWER_DOMAIN_PIPE_A) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006630 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Imre Deak319be8a2014-03-04 19:22:57 +02006631 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
6632 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
6633 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6634 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6635 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6636 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6637 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6638 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6639 BIT(POWER_DOMAIN_PORT_CRT) | \
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03006640 BIT(POWER_DOMAIN_PLLS) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006641 BIT(POWER_DOMAIN_INIT))
Imre Deakefcad912014-03-04 19:22:53 +02006642#define HSW_DISPLAY_POWER_DOMAINS ( \
6643 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
6644 BIT(POWER_DOMAIN_INIT))
6645
6646#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
6647 HSW_ALWAYS_ON_POWER_DOMAINS | \
6648 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
6649#define BDW_DISPLAY_POWER_DOMAINS ( \
6650 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
6651 BIT(POWER_DOMAIN_INIT))
6652
Imre Deak77961eb2014-03-05 16:20:56 +02006653#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
6654#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
6655
6656#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
6657 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6658 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6659 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6660 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6661 BIT(POWER_DOMAIN_PORT_CRT) | \
6662 BIT(POWER_DOMAIN_INIT))
6663
6664#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
6665 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6666 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6667 BIT(POWER_DOMAIN_INIT))
6668
6669#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
6670 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6671 BIT(POWER_DOMAIN_INIT))
6672
6673#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
6674 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6675 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6676 BIT(POWER_DOMAIN_INIT))
6677
6678#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
6679 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6680 BIT(POWER_DOMAIN_INIT))
6681
Ville Syrjälä26972b02014-06-28 02:04:11 +03006682#define CHV_PIPE_A_POWER_DOMAINS ( \
6683 BIT(POWER_DOMAIN_PIPE_A) | \
6684 BIT(POWER_DOMAIN_INIT))
6685
6686#define CHV_PIPE_B_POWER_DOMAINS ( \
6687 BIT(POWER_DOMAIN_PIPE_B) | \
6688 BIT(POWER_DOMAIN_INIT))
6689
6690#define CHV_PIPE_C_POWER_DOMAINS ( \
6691 BIT(POWER_DOMAIN_PIPE_C) | \
6692 BIT(POWER_DOMAIN_INIT))
6693
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006694#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
6695 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6696 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6697 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6698 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6699 BIT(POWER_DOMAIN_INIT))
6700
6701#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
6702 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6703 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6704 BIT(POWER_DOMAIN_INIT))
6705
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006706#define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
6707 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6708 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6709 BIT(POWER_DOMAIN_INIT))
6710
6711#define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
6712 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6713 BIT(POWER_DOMAIN_INIT))
6714
Imre Deaka45f44662014-03-04 19:22:56 +02006715static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
6716 .sync_hw = i9xx_always_on_power_well_noop,
6717 .enable = i9xx_always_on_power_well_noop,
6718 .disable = i9xx_always_on_power_well_noop,
6719 .is_enabled = i9xx_always_on_power_well_enabled,
6720};
Imre Deakc6cb5822014-03-04 19:22:55 +02006721
Ville Syrjälä26972b02014-06-28 02:04:11 +03006722static const struct i915_power_well_ops chv_pipe_power_well_ops = {
6723 .sync_hw = chv_pipe_power_well_sync_hw,
6724 .enable = chv_pipe_power_well_enable,
6725 .disable = chv_pipe_power_well_disable,
6726 .is_enabled = chv_pipe_power_well_enabled,
6727};
6728
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006729static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
6730 .sync_hw = vlv_power_well_sync_hw,
6731 .enable = chv_dpio_cmn_power_well_enable,
6732 .disable = chv_dpio_cmn_power_well_disable,
6733 .is_enabled = vlv_power_well_enabled,
6734};
6735
Imre Deak1c2256d2013-11-25 17:15:34 +02006736static struct i915_power_well i9xx_always_on_power_well[] = {
6737 {
6738 .name = "always-on",
6739 .always_on = 1,
6740 .domains = POWER_DOMAIN_MASK,
Imre Deakc6cb5822014-03-04 19:22:55 +02006741 .ops = &i9xx_always_on_power_well_ops,
Imre Deak1c2256d2013-11-25 17:15:34 +02006742 },
6743};
6744
Imre Deakc6cb5822014-03-04 19:22:55 +02006745static const struct i915_power_well_ops hsw_power_well_ops = {
6746 .sync_hw = hsw_power_well_sync_hw,
6747 .enable = hsw_power_well_enable,
6748 .disable = hsw_power_well_disable,
6749 .is_enabled = hsw_power_well_enabled,
6750};
6751
Imre Deakc1ca7272013-11-25 17:15:29 +02006752static struct i915_power_well hsw_power_wells[] = {
6753 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006754 .name = "always-on",
6755 .always_on = 1,
6756 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006757 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006758 },
6759 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006760 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006761 .domains = HSW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006762 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006763 },
6764};
6765
6766static struct i915_power_well bdw_power_wells[] = {
6767 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006768 .name = "always-on",
6769 .always_on = 1,
6770 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006771 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006772 },
6773 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006774 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006775 .domains = BDW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006776 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006777 },
6778};
6779
Imre Deak77961eb2014-03-05 16:20:56 +02006780static const struct i915_power_well_ops vlv_display_power_well_ops = {
6781 .sync_hw = vlv_power_well_sync_hw,
6782 .enable = vlv_display_power_well_enable,
6783 .disable = vlv_display_power_well_disable,
6784 .is_enabled = vlv_power_well_enabled,
6785};
6786
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006787static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
6788 .sync_hw = vlv_power_well_sync_hw,
6789 .enable = vlv_dpio_cmn_power_well_enable,
6790 .disable = vlv_dpio_cmn_power_well_disable,
6791 .is_enabled = vlv_power_well_enabled,
6792};
6793
Imre Deak77961eb2014-03-05 16:20:56 +02006794static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
6795 .sync_hw = vlv_power_well_sync_hw,
6796 .enable = vlv_power_well_enable,
6797 .disable = vlv_power_well_disable,
6798 .is_enabled = vlv_power_well_enabled,
6799};
6800
6801static struct i915_power_well vlv_power_wells[] = {
6802 {
6803 .name = "always-on",
6804 .always_on = 1,
6805 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6806 .ops = &i9xx_always_on_power_well_ops,
6807 },
6808 {
6809 .name = "display",
6810 .domains = VLV_DISPLAY_POWER_DOMAINS,
6811 .data = PUNIT_POWER_WELL_DISP2D,
6812 .ops = &vlv_display_power_well_ops,
6813 },
6814 {
Imre Deak77961eb2014-03-05 16:20:56 +02006815 .name = "dpio-tx-b-01",
6816 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6817 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6818 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6819 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6820 .ops = &vlv_dpio_power_well_ops,
6821 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6822 },
6823 {
6824 .name = "dpio-tx-b-23",
6825 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6826 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6827 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6828 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6829 .ops = &vlv_dpio_power_well_ops,
6830 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6831 },
6832 {
6833 .name = "dpio-tx-c-01",
6834 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6835 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6836 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6837 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6838 .ops = &vlv_dpio_power_well_ops,
6839 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
6840 },
6841 {
6842 .name = "dpio-tx-c-23",
6843 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6844 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6845 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6846 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6847 .ops = &vlv_dpio_power_well_ops,
6848 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
6849 },
Jesse Barnesf099a3c2014-05-23 13:16:43 -07006850 {
6851 .name = "dpio-common",
6852 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
6853 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006854 .ops = &vlv_dpio_cmn_power_well_ops,
Jesse Barnesf099a3c2014-05-23 13:16:43 -07006855 },
Imre Deak77961eb2014-03-05 16:20:56 +02006856};
6857
Ville Syrjälä4811ff42014-06-28 02:04:07 +03006858static struct i915_power_well chv_power_wells[] = {
6859 {
6860 .name = "always-on",
6861 .always_on = 1,
6862 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6863 .ops = &i9xx_always_on_power_well_ops,
6864 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03006865#if 0
6866 {
6867 .name = "display",
6868 .domains = VLV_DISPLAY_POWER_DOMAINS,
6869 .data = PUNIT_POWER_WELL_DISP2D,
6870 .ops = &vlv_display_power_well_ops,
6871 },
Ville Syrjälä26972b02014-06-28 02:04:11 +03006872 {
6873 .name = "pipe-a",
6874 .domains = CHV_PIPE_A_POWER_DOMAINS,
6875 .data = PIPE_A,
6876 .ops = &chv_pipe_power_well_ops,
6877 },
6878 {
6879 .name = "pipe-b",
6880 .domains = CHV_PIPE_B_POWER_DOMAINS,
6881 .data = PIPE_B,
6882 .ops = &chv_pipe_power_well_ops,
6883 },
6884 {
6885 .name = "pipe-c",
6886 .domains = CHV_PIPE_C_POWER_DOMAINS,
6887 .data = PIPE_C,
6888 .ops = &chv_pipe_power_well_ops,
6889 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03006890#endif
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006891 {
6892 .name = "dpio-common-bc",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03006893 /*
6894 * XXX: cmnreset for one PHY seems to disturb the other.
6895 * As a workaround keep both powered on at the same
6896 * time for now.
6897 */
6898 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006899 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
6900 .ops = &chv_dpio_cmn_power_well_ops,
6901 },
6902 {
6903 .name = "dpio-common-d",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03006904 /*
6905 * XXX: cmnreset for one PHY seems to disturb the other.
6906 * As a workaround keep both powered on at the same
6907 * time for now.
6908 */
6909 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006910 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
6911 .ops = &chv_dpio_cmn_power_well_ops,
6912 },
Ville Syrjälä82583562014-06-28 02:04:12 +03006913#if 0
6914 {
6915 .name = "dpio-tx-b-01",
6916 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6917 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
6918 .ops = &vlv_dpio_power_well_ops,
6919 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6920 },
6921 {
6922 .name = "dpio-tx-b-23",
6923 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6924 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
6925 .ops = &vlv_dpio_power_well_ops,
6926 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6927 },
6928 {
6929 .name = "dpio-tx-c-01",
6930 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6931 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6932 .ops = &vlv_dpio_power_well_ops,
6933 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
6934 },
6935 {
6936 .name = "dpio-tx-c-23",
6937 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6938 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6939 .ops = &vlv_dpio_power_well_ops,
6940 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
6941 },
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006942 {
6943 .name = "dpio-tx-d-01",
6944 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
6945 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
6946 .ops = &vlv_dpio_power_well_ops,
6947 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
6948 },
6949 {
6950 .name = "dpio-tx-d-23",
6951 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
6952 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
6953 .ops = &vlv_dpio_power_well_ops,
6954 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
6955 },
Ville Syrjälä82583562014-06-28 02:04:12 +03006956#endif
Ville Syrjälä4811ff42014-06-28 02:04:07 +03006957};
6958
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006959static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
6960 enum punit_power_well power_well_id)
6961{
6962 struct i915_power_domains *power_domains = &dev_priv->power_domains;
6963 struct i915_power_well *power_well;
6964 int i;
6965
6966 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
6967 if (power_well->data == power_well_id)
6968 return power_well;
6969 }
6970
6971 return NULL;
6972}
6973
Imre Deakc1ca7272013-11-25 17:15:29 +02006974#define set_power_wells(power_domains, __power_wells) ({ \
6975 (power_domains)->power_wells = (__power_wells); \
6976 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
6977})
6978
Imre Deakda7e29b2014-02-18 00:02:02 +02006979int intel_power_domains_init(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006980{
Imre Deak83c00f52013-10-25 17:36:47 +03006981 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006982
Imre Deak83c00f52013-10-25 17:36:47 +03006983 mutex_init(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006984
Imre Deakc1ca7272013-11-25 17:15:29 +02006985 /*
6986 * The enabling order will be from lower to higher indexed wells,
6987 * the disabling order is reversed.
6988 */
Imre Deakda7e29b2014-02-18 00:02:02 +02006989 if (IS_HASWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02006990 set_power_wells(power_domains, hsw_power_wells);
6991 hsw_pwr = power_domains;
Imre Deakda7e29b2014-02-18 00:02:02 +02006992 } else if (IS_BROADWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02006993 set_power_wells(power_domains, bdw_power_wells);
6994 hsw_pwr = power_domains;
Ville Syrjälä4811ff42014-06-28 02:04:07 +03006995 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
6996 set_power_wells(power_domains, chv_power_wells);
Imre Deak77961eb2014-03-05 16:20:56 +02006997 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
6998 set_power_wells(power_domains, vlv_power_wells);
Imre Deakc1ca7272013-11-25 17:15:29 +02006999 } else {
Imre Deak1c2256d2013-11-25 17:15:34 +02007000 set_power_wells(power_domains, i9xx_always_on_power_well);
Imre Deakc1ca7272013-11-25 17:15:29 +02007001 }
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007002
7003 return 0;
7004}
7005
Imre Deakda7e29b2014-02-18 00:02:02 +02007006void intel_power_domains_remove(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007007{
7008 hsw_pwr = NULL;
7009}
7010
Imre Deakda7e29b2014-02-18 00:02:02 +02007011static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007012{
Imre Deak83c00f52013-10-25 17:36:47 +03007013 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7014 struct i915_power_well *power_well;
Imre Deakc1ca7272013-11-25 17:15:29 +02007015 int i;
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007016
Imre Deak83c00f52013-10-25 17:36:47 +03007017 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03007018 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
Imre Deaka45f44662014-03-04 19:22:56 +02007019 power_well->ops->sync_hw(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03007020 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
7021 power_well);
7022 }
Imre Deak83c00f52013-10-25 17:36:47 +03007023 mutex_unlock(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007024}
7025
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007026static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
7027{
7028 struct i915_power_well *cmn =
7029 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
7030 struct i915_power_well *disp2d =
7031 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
7032
7033 /* nothing to do if common lane is already off */
7034 if (!cmn->ops->is_enabled(dev_priv, cmn))
7035 return;
7036
7037 /* If the display might be already active skip this */
7038 if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
7039 I915_READ(DPIO_CTL) & DPIO_CMNRST)
7040 return;
7041
7042 DRM_DEBUG_KMS("toggling display PHY side reset\n");
7043
7044 /* cmnlane needs DPLL registers */
7045 disp2d->ops->enable(dev_priv, disp2d);
7046
7047 /*
7048 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
7049 * Need to assert and de-assert PHY SB reset by gating the
7050 * common lane power, then un-gating it.
7051 * Simply ungating isn't enough to reset the PHY enough to get
7052 * ports and lanes running.
7053 */
7054 cmn->ops->disable(dev_priv, cmn);
7055}
7056
Imre Deakda7e29b2014-02-18 00:02:02 +02007057void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
Paulo Zanonifa42e232013-01-25 16:59:11 -02007058{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007059 struct drm_device *dev = dev_priv->dev;
Imre Deak0d116a22014-04-25 13:19:05 +03007060 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7061
7062 power_domains->initializing = true;
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007063
7064 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7065 mutex_lock(&power_domains->lock);
7066 vlv_cmnlane_wa(dev_priv);
7067 mutex_unlock(&power_domains->lock);
7068 }
7069
Paulo Zanonifa42e232013-01-25 16:59:11 -02007070 /* For now, we need the power well to be always enabled. */
Imre Deakda7e29b2014-02-18 00:02:02 +02007071 intel_display_set_init_power(dev_priv, true);
7072 intel_power_domains_resume(dev_priv);
Imre Deak0d116a22014-04-25 13:19:05 +03007073 power_domains->initializing = false;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03007074}
7075
Paulo Zanonic67a4702013-08-19 13:18:09 -03007076void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
7077{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007078 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007079}
7080
7081void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
7082{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007083 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007084}
7085
Paulo Zanoni8a187452013-12-06 20:32:13 -02007086void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
7087{
7088 struct drm_device *dev = dev_priv->dev;
7089 struct device *device = &dev->pdev->dev;
7090
7091 if (!HAS_RUNTIME_PM(dev))
7092 return;
7093
7094 pm_runtime_get_sync(device);
7095 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
7096}
7097
Imre Deakc6df39b2014-04-14 20:24:29 +03007098void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
7099{
7100 struct drm_device *dev = dev_priv->dev;
7101 struct device *device = &dev->pdev->dev;
7102
7103 if (!HAS_RUNTIME_PM(dev))
7104 return;
7105
7106 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
7107 pm_runtime_get_noresume(device);
7108}
7109
Paulo Zanoni8a187452013-12-06 20:32:13 -02007110void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
7111{
7112 struct drm_device *dev = dev_priv->dev;
7113 struct device *device = &dev->pdev->dev;
7114
7115 if (!HAS_RUNTIME_PM(dev))
7116 return;
7117
7118 pm_runtime_mark_last_busy(device);
7119 pm_runtime_put_autosuspend(device);
7120}
7121
7122void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
7123{
7124 struct drm_device *dev = dev_priv->dev;
7125 struct device *device = &dev->pdev->dev;
7126
Paulo Zanoni8a187452013-12-06 20:32:13 -02007127 if (!HAS_RUNTIME_PM(dev))
7128 return;
7129
7130 pm_runtime_set_active(device);
7131
Imre Deakaeab0b52014-04-14 20:24:36 +03007132 /*
7133 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7134 * requirement.
7135 */
7136 if (!intel_enable_rc6(dev)) {
7137 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7138 return;
7139 }
7140
Paulo Zanoni8a187452013-12-06 20:32:13 -02007141 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
7142 pm_runtime_mark_last_busy(device);
7143 pm_runtime_use_autosuspend(device);
Paulo Zanoniba0239e2014-03-07 20:08:07 -03007144
7145 pm_runtime_put_autosuspend(device);
Paulo Zanoni8a187452013-12-06 20:32:13 -02007146}
7147
7148void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
7149{
7150 struct drm_device *dev = dev_priv->dev;
7151 struct device *device = &dev->pdev->dev;
7152
7153 if (!HAS_RUNTIME_PM(dev))
7154 return;
7155
Imre Deakaeab0b52014-04-14 20:24:36 +03007156 if (!intel_enable_rc6(dev))
7157 return;
7158
Paulo Zanoni8a187452013-12-06 20:32:13 -02007159 /* Make sure we're not suspended first. */
7160 pm_runtime_get_sync(device);
7161 pm_runtime_disable(device);
7162}
7163
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007164/* Set up chip specific power management-related functions */
7165void intel_init_pm(struct drm_device *dev)
7166{
7167 struct drm_i915_private *dev_priv = dev->dev_private;
7168
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01007169 if (HAS_FBC(dev)) {
Ville Syrjälä40045462013-11-28 17:29:59 +02007170 if (INTEL_INFO(dev)->gen >= 7) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007171 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
Ville Syrjälä40045462013-11-28 17:29:59 +02007172 dev_priv->display.enable_fbc = gen7_enable_fbc;
7173 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7174 } else if (INTEL_INFO(dev)->gen >= 5) {
7175 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7176 dev_priv->display.enable_fbc = ironlake_enable_fbc;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007177 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7178 } else if (IS_GM45(dev)) {
7179 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7180 dev_priv->display.enable_fbc = g4x_enable_fbc;
7181 dev_priv->display.disable_fbc = g4x_disable_fbc;
Ville Syrjälä40045462013-11-28 17:29:59 +02007182 } else {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007183 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7184 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7185 dev_priv->display.disable_fbc = i8xx_disable_fbc;
Ville Syrjälä993495a2013-12-12 17:27:40 +02007186
7187 /* This value was pulled out of someone's hat */
7188 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007189 }
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007190 }
7191
Daniel Vetterc921aba2012-04-26 23:28:17 +02007192 /* For cxsr */
7193 if (IS_PINEVIEW(dev))
7194 i915_pineview_get_mem_freq(dev);
7195 else if (IS_GEN5(dev))
7196 i915_ironlake_get_mem_freq(dev);
7197
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007198 /* For FIFO watermark updates */
7199 if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007200 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007201
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007202 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7203 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7204 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7205 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7206 dev_priv->display.update_wm = ilk_update_wm;
7207 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
7208 } else {
7209 DRM_DEBUG_KMS("Failed to read display plane latency. "
7210 "Disable CxSR\n");
7211 }
7212
7213 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007214 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007215 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007216 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007217 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007218 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007219 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007220 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007221 else if (INTEL_INFO(dev)->gen == 8)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007222 dev_priv->display.init_clock_gating = gen8_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007223 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03007224 dev_priv->display.update_wm = cherryview_update_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007225 dev_priv->display.init_clock_gating =
7226 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007227 } else if (IS_VALLEYVIEW(dev)) {
7228 dev_priv->display.update_wm = valleyview_update_wm;
7229 dev_priv->display.init_clock_gating =
7230 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007231 } else if (IS_PINEVIEW(dev)) {
7232 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7233 dev_priv->is_ddr3,
7234 dev_priv->fsb_freq,
7235 dev_priv->mem_freq)) {
7236 DRM_INFO("failed to find known CxSR latency "
7237 "(found ddr%s fsb freq %d, mem freq %d), "
7238 "disabling CxSR\n",
7239 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7240 dev_priv->fsb_freq, dev_priv->mem_freq);
7241 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007242 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007243 dev_priv->display.update_wm = NULL;
7244 } else
7245 dev_priv->display.update_wm = pineview_update_wm;
7246 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7247 } else if (IS_G4X(dev)) {
7248 dev_priv->display.update_wm = g4x_update_wm;
7249 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7250 } else if (IS_GEN4(dev)) {
7251 dev_priv->display.update_wm = i965_update_wm;
7252 if (IS_CRESTLINE(dev))
7253 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7254 else if (IS_BROADWATER(dev))
7255 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7256 } else if (IS_GEN3(dev)) {
7257 dev_priv->display.update_wm = i9xx_update_wm;
7258 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7259 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007260 } else if (IS_GEN2(dev)) {
7261 if (INTEL_INFO(dev)->num_pipes == 1) {
7262 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007263 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007264 } else {
7265 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007266 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007267 }
7268
7269 if (IS_I85X(dev) || IS_I865G(dev))
7270 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7271 else
7272 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7273 } else {
7274 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007275 }
7276}
7277
Ben Widawsky42c05262012-09-26 10:34:00 -07007278int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
7279{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007280 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007281
7282 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7283 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7284 return -EAGAIN;
7285 }
7286
7287 I915_WRITE(GEN6_PCODE_DATA, *val);
7288 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7289
7290 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7291 500)) {
7292 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7293 return -ETIMEDOUT;
7294 }
7295
7296 *val = I915_READ(GEN6_PCODE_DATA);
7297 I915_WRITE(GEN6_PCODE_DATA, 0);
7298
7299 return 0;
7300}
7301
7302int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
7303{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007304 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007305
7306 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7307 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7308 return -EAGAIN;
7309 }
7310
7311 I915_WRITE(GEN6_PCODE_DATA, val);
7312 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7313
7314 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7315 500)) {
7316 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7317 return -ETIMEDOUT;
7318 }
7319
7320 I915_WRITE(GEN6_PCODE_DATA, 0);
7321
7322 return 0;
7323}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007324
Fengguang Wub55dd642014-07-12 11:21:39 +02007325static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007326{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007327 int div;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007328
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007329 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007330 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007331 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007332 div = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007333 break;
7334 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007335 div = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007336 break;
7337 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007338 div = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007339 break;
7340 default:
7341 return -1;
7342 }
7343
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007344 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007345}
7346
Fengguang Wub55dd642014-07-12 11:21:39 +02007347static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007348{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007349 int mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007350
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007351 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007352 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007353 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007354 mul = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007355 break;
7356 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007357 mul = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007358 break;
7359 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007360 mul = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007361 break;
7362 default:
7363 return -1;
7364 }
7365
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007366 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007367}
7368
Fengguang Wub55dd642014-07-12 11:21:39 +02007369static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307370{
7371 int div, freq;
7372
7373 switch (dev_priv->rps.cz_freq) {
7374 case 200:
7375 div = 5;
7376 break;
7377 case 267:
7378 div = 6;
7379 break;
7380 case 320:
7381 case 333:
7382 case 400:
7383 div = 8;
7384 break;
7385 default:
7386 return -1;
7387 }
7388
7389 freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
7390
7391 return freq;
7392}
7393
Fengguang Wub55dd642014-07-12 11:21:39 +02007394static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307395{
7396 int mul, opcode;
7397
7398 switch (dev_priv->rps.cz_freq) {
7399 case 200:
7400 mul = 5;
7401 break;
7402 case 267:
7403 mul = 6;
7404 break;
7405 case 320:
7406 case 333:
7407 case 400:
7408 mul = 8;
7409 break;
7410 default:
7411 return -1;
7412 }
7413
7414 opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
7415
7416 return opcode;
7417}
7418
7419int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
7420{
7421 int ret = -1;
7422
7423 if (IS_CHERRYVIEW(dev_priv->dev))
7424 ret = chv_gpu_freq(dev_priv, val);
7425 else if (IS_VALLEYVIEW(dev_priv->dev))
7426 ret = byt_gpu_freq(dev_priv, val);
7427
7428 return ret;
7429}
7430
7431int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
7432{
7433 int ret = -1;
7434
7435 if (IS_CHERRYVIEW(dev_priv->dev))
7436 ret = chv_freq_opcode(dev_priv, val);
7437 else if (IS_VALLEYVIEW(dev_priv->dev))
7438 ret = byt_freq_opcode(dev_priv, val);
7439
7440 return ret;
7441}
7442
Daniel Vetterf742a552013-12-06 10:17:53 +01007443void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007444{
7445 struct drm_i915_private *dev_priv = dev->dev_private;
7446
Daniel Vetterf742a552013-12-06 10:17:53 +01007447 mutex_init(&dev_priv->rps.hw_lock);
7448
Chris Wilson907b28c2013-07-19 20:36:52 +01007449 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7450 intel_gen6_powersave_work);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007451
Paulo Zanoni33688d92014-03-07 20:08:19 -03007452 dev_priv->pm.suspended = false;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007453 dev_priv->pm._irqs_disabled = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007454}