blob: 267e6cb76c4a75cebbc13eea0778059a4a0bd308 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080033#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
39#include "intel_sdvo_regs.h"
40
Zhenyu Wang14571b42010-03-30 14:06:33 +080041#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
42#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
43#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010044#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080045
46#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040047 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080048
49#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000050#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080051#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010052#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010053#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080054
Jesse Barnes79e53942008-11-07 14:24:08 -080055
Ville Syrjälä4d9194d2015-08-21 20:45:29 +030056static const char * const tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080057 "NTSC_M" , "NTSC_J" , "NTSC_443",
58 "PAL_B" , "PAL_D" , "PAL_G" ,
59 "PAL_H" , "PAL_I" , "PAL_M" ,
60 "PAL_N" , "PAL_NC" , "PAL_60" ,
61 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
62 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
63 "SECAM_60"
64};
65
Ville Syrjälä53abb672015-08-21 20:45:28 +030066#define TV_FORMAT_NUM ARRAY_SIZE(tv_format_names)
Zhao Yakuice6feab2009-08-24 13:50:26 +080067
Chris Wilsonea5b2132010-08-04 13:50:23 +010068struct intel_sdvo {
69 struct intel_encoder base;
70
Chris Wilsonf899fc62010-07-20 15:44:45 -070071 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070072 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080073
Chris Wilsone957d772010-09-24 12:52:03 +010074 struct i2c_adapter ddc;
75
Jesse Barnese2f0ba92009-02-02 15:11:52 -080076 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010077 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnese2f0ba92009-02-02 15:11:52 -080079 /* Active outputs controlled by this SDVO output */
80 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnese2f0ba92009-02-02 15:11:52 -080082 /*
83 * Capabilities of the SDVO device returned by
Damien Lespiau19d415a2013-06-10 13:28:42 +010084 * intel_sdvo_get_capabilities()
Jesse Barnese2f0ba92009-02-02 15:11:52 -080085 */
Jesse Barnes79e53942008-11-07 14:24:08 -080086 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080087
88 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080089 int pixel_clock_min, pixel_clock_max;
90
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080091 /*
92 * For multiple function SDVO device,
93 * this is for current attached outputs.
94 */
95 uint16_t attached_output;
96
Simon Farnsworthcc68c812011-09-21 17:13:30 +010097 /*
98 * Hotplug activation bits for this device
99 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +0300100 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100101
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800102 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000103 * This is used to select the color range of RBG outputs in HDMI mode.
104 * It is only valid when using TMDS encoding and 8 bit per color mode.
105 */
106 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200107 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000108
109 /**
Ville Syrjälä7949dd42015-09-25 16:39:30 +0300110 * HDMI user specified aspect ratio
111 */
112 enum hdmi_picture_aspect aspect_ratio;
113
114 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800115 * This is set if we're going to treat the device as TV-out.
116 *
117 * While we have these nice friendly flags for output types that ought
118 * to decide this for us, the S-Video output on our HDMI+S-Video card
119 * shows up as RGB1 (VGA).
120 */
121 bool is_tv;
122
Daniel Vettereef4eac2012-03-23 23:43:35 +0100123 /* On different gens SDVOB is at different places. */
124 bool is_sdvob;
125
Zhao Yakuice6feab2009-08-24 13:50:26 +0800126 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100127 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800128
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800129 /**
130 * This is set if we treat the device as HDMI, instead of DVI.
131 */
132 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000133 bool has_hdmi_monitor;
134 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200135 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800136
Ma Ling7086c872009-05-13 11:20:06 +0800137 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100138 * This is set if we detect output of sdvo device as LVDS and
139 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800140 */
141 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800142
143 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800144 * This is sdvo fixed pannel mode pointer
145 */
146 struct drm_display_mode *sdvo_lvds_fixed_mode;
147
Eric Anholtc751ce42010-03-25 11:48:48 -0700148 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800149 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200150
151 /*
152 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
153 */
154 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800155};
156
157struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100158 struct intel_connector base;
159
Zhenyu Wang14571b42010-03-30 14:06:33 +0800160 /* Mark the type of connector */
161 uint16_t output_flag;
162
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100163 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100164
Zhenyu Wang14571b42010-03-30 14:06:33 +0800165 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100166 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800167 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100168 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800169
Zhao Yakuib9219c52009-09-10 15:45:46 +0800170 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100171 struct drm_property *left;
172 struct drm_property *right;
173 struct drm_property *top;
174 struct drm_property *bottom;
175 struct drm_property *hpos;
176 struct drm_property *vpos;
177 struct drm_property *contrast;
178 struct drm_property *saturation;
179 struct drm_property *hue;
180 struct drm_property *sharpness;
181 struct drm_property *flicker_filter;
182 struct drm_property *flicker_filter_adaptive;
183 struct drm_property *flicker_filter_2d;
184 struct drm_property *tv_chroma_filter;
185 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100186 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800187
188 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100189 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800190
191 /* Add variable to record current setting for the above property */
192 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100193
Zhao Yakuib9219c52009-09-10 15:45:46 +0800194 /* this is to get the range of margin.*/
195 u32 max_hscan, max_vscan;
196 u32 max_hpos, cur_hpos;
197 u32 max_vpos, cur_vpos;
198 u32 cur_brightness, max_brightness;
199 u32 cur_contrast, max_contrast;
200 u32 cur_saturation, max_saturation;
201 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100202 u32 cur_sharpness, max_sharpness;
203 u32 cur_flicker_filter, max_flicker_filter;
204 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
205 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
206 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
207 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100208 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800209};
210
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200211static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100212{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200213 return container_of(encoder, struct intel_sdvo, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100214}
215
Chris Wilsondf0e9242010-09-09 16:20:55 +0100216static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
217{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200218 return to_sdvo(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100219}
220
Chris Wilson615fb932010-08-04 13:50:24 +0100221static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
222{
223 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
224}
225
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800226static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100227intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100228static bool
229intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
230 struct intel_sdvo_connector *intel_sdvo_connector,
231 int type);
232static bool
233intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
234 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800235
Jesse Barnes79e53942008-11-07 14:24:08 -0800236/**
237 * Writes the SDVOB or SDVOC with the given value, but always writes both
238 * SDVOB and SDVOC to work around apparent hardware issues (according to
239 * comments in the BIOS).
240 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100241static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800242{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100243 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800244 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800245 u32 bval = val, cval = val;
246 int i;
247
Chris Wilsonea5b2132010-08-04 13:50:23 +0100248 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
249 I915_WRITE(intel_sdvo->sdvo_reg, val);
Ville Syrjäläabab6312015-05-05 17:17:32 +0300250 POSTING_READ(intel_sdvo->sdvo_reg);
Ville Syrjäläe8504ee2015-05-05 17:17:33 +0300251 /*
252 * HW workaround, need to write this twice for issue
253 * that may result in first write getting masked.
254 */
255 if (HAS_PCH_IBX(dev)) {
256 I915_WRITE(intel_sdvo->sdvo_reg, val);
257 POSTING_READ(intel_sdvo->sdvo_reg);
258 }
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800259 return;
260 }
261
Paulo Zanonie2debe92013-02-18 19:00:27 -0300262 if (intel_sdvo->sdvo_reg == GEN3_SDVOB)
263 cval = I915_READ(GEN3_SDVOC);
264 else
265 bval = I915_READ(GEN3_SDVOB);
266
Jesse Barnes79e53942008-11-07 14:24:08 -0800267 /*
268 * Write the registers twice for luck. Sometimes,
269 * writing them only once doesn't appear to 'stick'.
270 * The BIOS does this too. Yay, magic
271 */
272 for (i = 0; i < 2; i++)
273 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300274 I915_WRITE(GEN3_SDVOB, bval);
Ville Syrjäläabab6312015-05-05 17:17:32 +0300275 POSTING_READ(GEN3_SDVOB);
Paulo Zanonie2debe92013-02-18 19:00:27 -0300276 I915_WRITE(GEN3_SDVOC, cval);
Ville Syrjäläabab6312015-05-05 17:17:32 +0300277 POSTING_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800278 }
279}
280
Chris Wilson32aad862010-08-04 13:50:25 +0100281static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800282{
Jesse Barnes79e53942008-11-07 14:24:08 -0800283 struct i2c_msg msgs[] = {
284 {
Chris Wilsone957d772010-09-24 12:52:03 +0100285 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800286 .flags = 0,
287 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100288 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800289 },
290 {
Chris Wilsone957d772010-09-24 12:52:03 +0100291 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800292 .flags = I2C_M_RD,
293 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100294 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800295 }
296 };
Chris Wilson32aad862010-08-04 13:50:25 +0100297 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800298
Chris Wilsonf899fc62010-07-20 15:44:45 -0700299 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800300 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800301
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800302 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800303 return false;
304}
305
Jesse Barnes79e53942008-11-07 14:24:08 -0800306#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
307/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100308static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800309 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100310 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800311} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100355
Akshay Joshi0206e352011-08-16 15:34:10 -0400356 /* Add the op code for SDVO enhancements */
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100401
Akshay Joshi0206e352011-08-16 15:34:10 -0400402 /* HDMI op code */
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
409 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
410 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
411 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
412 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
413 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
414 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
415 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
416 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
417 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
418 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
419 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
420 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
421 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
422 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800423};
424
Daniel Vettereef4eac2012-03-23 23:43:35 +0100425#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800426
Chris Wilsonea5b2132010-08-04 13:50:23 +0100427static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100428 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800429{
Daniel Vetter84fcb462013-11-27 16:03:01 +0100430 int i, pos = 0;
431#define BUF_LEN 256
432 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800433
Daniel Vetter84fcb462013-11-27 16:03:01 +0100434#define BUF_PRINT(args...) \
435 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
436
437
438 for (i = 0; i < args_len; i++) {
439 BUF_PRINT("%02X ", ((u8 *)args)[i]);
440 }
441 for (; i < 8; i++) {
442 BUF_PRINT(" ");
443 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400444 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800445 if (cmd == sdvo_cmd_names[i].cmd) {
Daniel Vetter84fcb462013-11-27 16:03:01 +0100446 BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800447 break;
448 }
449 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100450 if (i == ARRAY_SIZE(sdvo_cmd_names)) {
451 BUF_PRINT("(%02X)", cmd);
452 }
453 BUG_ON(pos >= BUF_LEN - 1);
454#undef BUF_PRINT
455#undef BUF_LEN
456
457 DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
Jesse Barnes79e53942008-11-07 14:24:08 -0800458}
Jesse Barnes79e53942008-11-07 14:24:08 -0800459
Ville Syrjälä4d9194d2015-08-21 20:45:29 +0300460static const char * const cmd_status_names[] = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 "Power on",
462 "Success",
463 "Not supported",
464 "Invalid arg",
465 "Pending",
466 "Target not specified",
467 "Scaling not supported"
468};
469
Chris Wilsone957d772010-09-24 12:52:03 +0100470static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
471 const void *args, int args_len)
472{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700473 u8 *buf, status;
474 struct i2c_msg *msgs;
475 int i, ret = true;
476
Alan Cox0274df32012-07-25 13:51:04 +0100477 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200478 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700479 if (!buf)
480 return false;
481
482 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100483 if (!msgs) {
484 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700485 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100486 }
Chris Wilsone957d772010-09-24 12:52:03 +0100487
488 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
489
490 for (i = 0; i < args_len; i++) {
491 msgs[i].addr = intel_sdvo->slave_addr;
492 msgs[i].flags = 0;
493 msgs[i].len = 2;
494 msgs[i].buf = buf + 2 *i;
495 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
496 buf[2*i + 1] = ((u8*)args)[i];
497 }
498 msgs[i].addr = intel_sdvo->slave_addr;
499 msgs[i].flags = 0;
500 msgs[i].len = 2;
501 msgs[i].buf = buf + 2*i;
502 buf[2*i + 0] = SDVO_I2C_OPCODE;
503 buf[2*i + 1] = cmd;
504
505 /* the following two are to read the response */
506 status = SDVO_I2C_CMD_STATUS;
507 msgs[i+1].addr = intel_sdvo->slave_addr;
508 msgs[i+1].flags = 0;
509 msgs[i+1].len = 1;
510 msgs[i+1].buf = &status;
511
512 msgs[i+2].addr = intel_sdvo->slave_addr;
513 msgs[i+2].flags = I2C_M_RD;
514 msgs[i+2].len = 1;
515 msgs[i+2].buf = &status;
516
517 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
518 if (ret < 0) {
519 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700520 ret = false;
521 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100522 }
523 if (ret != i+3) {
524 /* failure in I2C transfer */
525 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700526 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100527 }
528
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700529out:
530 kfree(msgs);
531 kfree(buf);
532 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100533}
534
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100535static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
536 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800537{
Chris Wilsonfc373812012-11-23 11:57:56 +0000538 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100539 u8 status;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100540 int i, pos = 0;
541#define BUF_LEN 256
542 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800543
Chris Wilsond121a5d2011-01-25 15:00:01 +0000544
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100545 /*
546 * The documentation states that all commands will be
547 * processed within 15µs, and that we need only poll
548 * the status byte a maximum of 3 times in order for the
549 * command to be complete.
550 *
551 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000552 *
553 * Also beware that the first response by many devices is to
554 * reply PENDING and stall for time. TVs are notorious for
555 * requiring longer than specified to complete their replies.
556 * Originally (in the DDX long ago), the delay was only ever 15ms
557 * with an additional delay of 30ms applied for TVs added later after
558 * many experiments. To accommodate both sets of delays, we do a
559 * sequence of slow checks if the device is falling behind and fails
560 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100561 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000562 if (!intel_sdvo_read_byte(intel_sdvo,
563 SDVO_I2C_CMD_STATUS,
564 &status))
565 goto log_fail;
566
Guillaume Clement1ad87e72013-08-10 21:57:57 +0200567 while ((status == SDVO_CMD_STATUS_PENDING ||
Chris Wilson46a3f4a2013-09-24 12:55:40 +0100568 status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
Chris Wilsonfc373812012-11-23 11:57:56 +0000569 if (retry < 10)
570 msleep(15);
571 else
572 udelay(15);
573
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100574 if (!intel_sdvo_read_byte(intel_sdvo,
575 SDVO_I2C_CMD_STATUS,
576 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000577 goto log_fail;
578 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100579
Daniel Vetter84fcb462013-11-27 16:03:01 +0100580#define BUF_PRINT(args...) \
581 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
582
Jesse Barnes79e53942008-11-07 14:24:08 -0800583 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
Daniel Vetter84fcb462013-11-27 16:03:01 +0100584 BUF_PRINT("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 else
Daniel Vetter84fcb462013-11-27 16:03:01 +0100586 BUF_PRINT("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800587
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100588 if (status != SDVO_CMD_STATUS_SUCCESS)
589 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800590
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100591 /* Read the command response */
592 for (i = 0; i < response_len; i++) {
593 if (!intel_sdvo_read_byte(intel_sdvo,
594 SDVO_I2C_RETURN_0 + i,
595 &((u8 *)response)[i]))
596 goto log_fail;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100597 BUF_PRINT(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800598 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100599 BUG_ON(pos >= BUF_LEN - 1);
600#undef BUF_PRINT
601#undef BUF_LEN
602
603 DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100604 return true;
605
606log_fail:
Daniel Vetter84fcb462013-11-27 16:03:01 +0100607 DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100608 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609}
610
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300611static int intel_sdvo_get_pixel_multiplier(const struct drm_display_mode *adjusted_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300613 if (adjusted_mode->crtc_clock >= 100000)
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 return 1;
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300615 else if (adjusted_mode->crtc_clock >= 50000)
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 return 2;
617 else
618 return 4;
619}
620
Chris Wilsone957d772010-09-24 12:52:03 +0100621static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
622 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800623{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000624 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100625 return intel_sdvo_write_cmd(intel_sdvo,
626 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
627 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800628}
629
Chris Wilson32aad862010-08-04 13:50:25 +0100630static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
631{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000632 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
633 return false;
634
635 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100636}
637
638static bool
639intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
640{
641 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
642 return false;
643
644 return intel_sdvo_read_response(intel_sdvo, value, len);
645}
646
647static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
649 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100650 return intel_sdvo_set_value(intel_sdvo,
651 SDVO_CMD_SET_TARGET_INPUT,
652 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800653}
654
655/**
656 * Return whether each input is trained.
657 *
658 * This function is making an assumption about the layout of the response,
659 * which should be checked against the docs.
660 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100661static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800662{
663 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800664
Chris Wilson1a3665c2011-01-25 13:59:37 +0000665 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100666 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
667 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 return false;
669
670 *input_1 = response.input0_trained;
671 *input_2 = response.input1_trained;
672 return true;
673}
674
Chris Wilsonea5b2132010-08-04 13:50:23 +0100675static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800676 u16 outputs)
677{
Chris Wilson32aad862010-08-04 13:50:25 +0100678 return intel_sdvo_set_value(intel_sdvo,
679 SDVO_CMD_SET_ACTIVE_OUTPUTS,
680 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800681}
682
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200683static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
684 u16 *outputs)
685{
686 return intel_sdvo_get_value(intel_sdvo,
687 SDVO_CMD_GET_ACTIVE_OUTPUTS,
688 outputs, sizeof(*outputs));
689}
690
Chris Wilsonea5b2132010-08-04 13:50:23 +0100691static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800692 int mode)
693{
Chris Wilson32aad862010-08-04 13:50:25 +0100694 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800695
696 switch (mode) {
697 case DRM_MODE_DPMS_ON:
698 state = SDVO_ENCODER_STATE_ON;
699 break;
700 case DRM_MODE_DPMS_STANDBY:
701 state = SDVO_ENCODER_STATE_STANDBY;
702 break;
703 case DRM_MODE_DPMS_SUSPEND:
704 state = SDVO_ENCODER_STATE_SUSPEND;
705 break;
706 case DRM_MODE_DPMS_OFF:
707 state = SDVO_ENCODER_STATE_OFF;
708 break;
709 }
710
Chris Wilson32aad862010-08-04 13:50:25 +0100711 return intel_sdvo_set_value(intel_sdvo,
712 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800713}
714
Chris Wilsonea5b2132010-08-04 13:50:23 +0100715static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800716 int *clock_min,
717 int *clock_max)
718{
719 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800720
Chris Wilson1a3665c2011-01-25 13:59:37 +0000721 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100722 if (!intel_sdvo_get_value(intel_sdvo,
723 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
724 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800725 return false;
726
727 /* Convert the values from units of 10 kHz to kHz. */
728 *clock_min = clocks.min * 10;
729 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 return true;
731}
732
Chris Wilsonea5b2132010-08-04 13:50:23 +0100733static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800734 u16 outputs)
735{
Chris Wilson32aad862010-08-04 13:50:25 +0100736 return intel_sdvo_set_value(intel_sdvo,
737 SDVO_CMD_SET_TARGET_OUTPUT,
738 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800739}
740
Chris Wilsonea5b2132010-08-04 13:50:23 +0100741static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800742 struct intel_sdvo_dtd *dtd)
743{
Chris Wilson32aad862010-08-04 13:50:25 +0100744 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
745 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800746}
747
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700748static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
749 struct intel_sdvo_dtd *dtd)
750{
751 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
752 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
753}
754
Chris Wilsonea5b2132010-08-04 13:50:23 +0100755static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 struct intel_sdvo_dtd *dtd)
757{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100758 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
760}
761
Chris Wilsonea5b2132010-08-04 13:50:23 +0100762static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 struct intel_sdvo_dtd *dtd)
764{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100765 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800766 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
767}
768
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700769static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
770 struct intel_sdvo_dtd *dtd)
771{
772 return intel_sdvo_get_timing(intel_sdvo,
773 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
774}
775
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800776static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100777intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800778 uint16_t clock,
779 uint16_t width,
780 uint16_t height)
781{
782 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800783
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800784 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800785 args.clock = clock;
786 args.width = width;
787 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800788 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800789
Chris Wilsonea5b2132010-08-04 13:50:23 +0100790 if (intel_sdvo->is_lvds &&
791 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
792 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800793 args.scaled = 1;
794
Chris Wilson32aad862010-08-04 13:50:25 +0100795 return intel_sdvo_set_value(intel_sdvo,
796 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
797 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800798}
799
Chris Wilsonea5b2132010-08-04 13:50:23 +0100800static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800801 struct intel_sdvo_dtd *dtd)
802{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000803 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
804 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100805 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
806 &dtd->part1, sizeof(dtd->part1)) &&
807 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
808 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800809}
Jesse Barnes79e53942008-11-07 14:24:08 -0800810
Chris Wilsonea5b2132010-08-04 13:50:23 +0100811static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800812{
Chris Wilson32aad862010-08-04 13:50:25 +0100813 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800814}
815
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800816static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100817 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800818{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800819 uint16_t width, height;
820 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
821 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200822 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800823
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200824 memset(dtd, 0, sizeof(*dtd));
825
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200826 width = mode->hdisplay;
827 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800828
829 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200830 h_blank_len = mode->htotal - mode->hdisplay;
831 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800832
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200833 v_blank_len = mode->vtotal - mode->vdisplay;
834 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800835
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200836 h_sync_offset = mode->hsync_start - mode->hdisplay;
837 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800838
Daniel Vetter66518192012-04-01 19:16:18 +0200839 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200840 mode_clock /= 10;
841 dtd->part1.clock = mode_clock;
842
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800843 dtd->part1.h_active = width & 0xff;
844 dtd->part1.h_blank = h_blank_len & 0xff;
845 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800846 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800847 dtd->part1.v_active = height & 0xff;
848 dtd->part1.v_blank = v_blank_len & 0xff;
849 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800850 ((v_blank_len >> 8) & 0xf);
851
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800852 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800853 dtd->part2.h_sync_width = h_sync_len & 0xff;
854 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800855 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800856 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800857 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
858 ((v_sync_len & 0x30) >> 4);
859
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800860 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200861 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
862 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800863 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200864 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800865 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200866 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800867
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800868 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800869}
Jesse Barnes79e53942008-11-07 14:24:08 -0800870
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200871static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
Chris Wilson32aad862010-08-04 13:50:25 +0100872 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800873{
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200874 struct drm_display_mode mode = {};
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800875
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200876 mode.hdisplay = dtd->part1.h_active;
877 mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
878 mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
879 mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
880 mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
881 mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
882 mode.htotal = mode.hdisplay + dtd->part1.h_blank;
883 mode.htotal += (dtd->part1.h_high & 0xf) << 8;
884
885 mode.vdisplay = dtd->part1.v_active;
886 mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
887 mode.vsync_start = mode.vdisplay;
888 mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
889 mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
890 mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
891 mode.vsync_end = mode.vsync_start +
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800892 (dtd->part2.v_sync_off_width & 0xf);
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200893 mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
894 mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
895 mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800896
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200897 mode.clock = dtd->part1.clock * 10;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800898
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200899 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200900 mode.flags |= DRM_MODE_FLAG_INTERLACE;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200901 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200902 mode.flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200903 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200904 mode.flags |= DRM_MODE_FLAG_NHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200905 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200906 mode.flags |= DRM_MODE_FLAG_PVSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200907 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200908 mode.flags |= DRM_MODE_FLAG_NVSYNC;
909
910 drm_mode_set_crtcinfo(&mode, 0);
911
912 drm_mode_copy(pmode, &mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800913}
914
Chris Wilsone27d8532010-10-22 09:15:22 +0100915static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800916{
Chris Wilsone27d8532010-10-22 09:15:22 +0100917 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800918
Chris Wilson1a3665c2011-01-25 13:59:37 +0000919 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100920 return intel_sdvo_get_value(intel_sdvo,
921 SDVO_CMD_GET_SUPP_ENCODE,
922 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800923}
924
Chris Wilsonea5b2132010-08-04 13:50:23 +0100925static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700926 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800927{
Chris Wilson32aad862010-08-04 13:50:25 +0100928 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800929}
930
Chris Wilsonea5b2132010-08-04 13:50:23 +0100931static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800932 uint8_t mode)
933{
Chris Wilson32aad862010-08-04 13:50:25 +0100934 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800935}
936
937#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100938static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800939{
940 int i, j;
941 uint8_t set_buf_index[2];
942 uint8_t av_split;
943 uint8_t buf_size;
944 uint8_t buf[48];
945 uint8_t *pos;
946
Chris Wilson32aad862010-08-04 13:50:25 +0100947 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800948
949 for (i = 0; i <= av_split; i++) {
950 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700951 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800952 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700953 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
954 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800955
956 pos = buf;
957 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700958 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800959 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700960 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800961 pos += 8;
962 }
963 }
964}
965#endif
966
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200967static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
968 unsigned if_index, uint8_t tx_rate,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200969 const uint8_t *data, unsigned length)
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200970{
971 uint8_t set_buf_index[2] = { if_index, 0 };
972 uint8_t hbuf_size, tmp[8];
973 int i;
974
975 if (!intel_sdvo_set_value(intel_sdvo,
976 SDVO_CMD_SET_HBUF_INDEX,
977 set_buf_index, 2))
978 return false;
979
980 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
981 &hbuf_size, 1))
982 return false;
983
984 /* Buffer size is 0 based, hooray! */
985 hbuf_size++;
986
987 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
988 if_index, length, hbuf_size);
989
990 for (i = 0; i < hbuf_size; i += 8) {
991 memset(tmp, 0, 8);
992 if (i < length)
993 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
994
995 if (!intel_sdvo_set_value(intel_sdvo,
996 SDVO_CMD_SET_HBUF_DATA,
997 tmp, 8))
998 return false;
999 }
1000
1001 return intel_sdvo_set_value(intel_sdvo,
1002 SDVO_CMD_SET_HBUF_TXRATE,
1003 &tx_rate, 1);
1004}
1005
Ville Syrjäläabedc072013-01-17 16:31:31 +02001006static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
1007 const struct drm_display_mode *adjusted_mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001008{
Damien Lespiau15dcd352013-08-06 20:32:20 +01001009 uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
1010 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
1011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1012 union hdmi_infoframe frame;
1013 int ret;
1014 ssize_t len;
1015
1016 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
1017 adjusted_mode);
1018 if (ret < 0) {
1019 DRM_ERROR("couldn't fill AVI infoframe\n");
1020 return false;
1021 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001022
Ville Syrjäläabedc072013-01-17 16:31:31 +02001023 if (intel_sdvo->rgb_quant_range_selectable) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001024 if (intel_crtc->config->limited_color_range)
Damien Lespiau15dcd352013-08-06 20:32:20 +01001025 frame.avi.quantization_range =
1026 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001027 else
Damien Lespiau15dcd352013-08-06 20:32:20 +01001028 frame.avi.quantization_range =
1029 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001030 }
1031
Damien Lespiau15dcd352013-08-06 20:32:20 +01001032 len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
1033 if (len < 0)
1034 return false;
Daniel Vetter81014b92012-05-12 20:22:00 +02001035
Daniel Vetterb6e0e542012-10-21 12:52:39 +02001036 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
1037 SDVO_HBUF_TX_VSYNC,
1038 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001039}
1040
Chris Wilson32aad862010-08-04 13:50:25 +01001041static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001042{
Zhao Yakuice6feab2009-08-24 13:50:26 +08001043 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +01001044 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001045
Chris Wilson40039752010-08-04 13:50:26 +01001046 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001047 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001048 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001049
Chris Wilson32aad862010-08-04 13:50:25 +01001050 BUILD_BUG_ON(sizeof(format) != 6);
1051 return intel_sdvo_set_value(intel_sdvo,
1052 SDVO_CMD_SET_TV_FORMAT,
1053 &format, sizeof(format));
1054}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001055
Chris Wilson32aad862010-08-04 13:50:25 +01001056static bool
1057intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001058 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001059{
1060 struct intel_sdvo_dtd output_dtd;
1061
1062 if (!intel_sdvo_set_target_output(intel_sdvo,
1063 intel_sdvo->attached_output))
1064 return false;
1065
1066 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1067 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1068 return false;
1069
1070 return true;
1071}
1072
Daniel Vetterc9a29692012-04-10 13:55:47 +02001073/* Asks the sdvo controller for the preferred input mode given the output mode.
1074 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001075static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001076intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001077 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001078 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001079{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001080 struct intel_sdvo_dtd input_dtd;
1081
Chris Wilson32aad862010-08-04 13:50:25 +01001082 /* Reset the input timing to the screen. Assume always input 0. */
1083 if (!intel_sdvo_set_target_input(intel_sdvo))
1084 return false;
1085
1086 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1087 mode->clock / 10,
1088 mode->hdisplay,
1089 mode->vdisplay))
1090 return false;
1091
1092 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001093 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001094 return false;
1095
Daniel Vetterc9a29692012-04-10 13:55:47 +02001096 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001097 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001098
Chris Wilson32aad862010-08-04 13:50:25 +01001099 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001100}
1101
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001102static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config)
Daniel Vetter70484552013-04-30 14:01:41 +02001103{
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +03001104 unsigned dotclock = pipe_config->port_clock;
Daniel Vetter70484552013-04-30 14:01:41 +02001105 struct dpll *clock = &pipe_config->dpll;
1106
1107 /* SDVO TV has fixed PLL values depend on its clock range,
1108 this mirrors vbios setting. */
1109 if (dotclock >= 100000 && dotclock < 140500) {
1110 clock->p1 = 2;
1111 clock->p2 = 10;
1112 clock->n = 3;
1113 clock->m1 = 16;
1114 clock->m2 = 8;
1115 } else if (dotclock >= 140500 && dotclock <= 200000) {
1116 clock->p1 = 1;
1117 clock->p2 = 10;
1118 clock->n = 6;
1119 clock->m1 = 12;
1120 clock->m2 = 8;
1121 } else {
1122 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1123 }
1124
1125 pipe_config->clock_set = true;
1126}
1127
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001128static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001129 struct intel_crtc_state *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001130{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001131 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001132 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1133 struct drm_display_mode *mode = &pipe_config->base.mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001134
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001135 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1136 pipe_config->pipe_bpp = 8*3;
1137
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001138 if (HAS_PCH_SPLIT(encoder->base.dev))
1139 pipe_config->has_pch_encoder = true;
1140
Chris Wilson32aad862010-08-04 13:50:25 +01001141 /* We need to construct preferred input timings based on our
1142 * output timings. To do that, we have to set the output
1143 * timings, even though this isn't really the right place in
1144 * the sequence to do it. Oh well.
1145 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001146 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001147 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001148 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001149
Daniel Vetterc9a29692012-04-10 13:55:47 +02001150 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1151 mode,
1152 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001153 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001154 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001155 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001156 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001157 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001158
Daniel Vetterc9a29692012-04-10 13:55:47 +02001159 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1160 mode,
1161 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001162 }
Chris Wilson32aad862010-08-04 13:50:25 +01001163
1164 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001165 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001166 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001167 pipe_config->pixel_multiplier =
1168 intel_sdvo_get_pixel_multiplier(adjusted_mode);
Chris Wilson32aad862010-08-04 13:50:25 +01001169
Daniel Vetter9f040032014-04-24 23:54:50 +02001170 pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor;
1171
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001172 if (intel_sdvo->color_range_auto) {
1173 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001174 /* FIXME: This bit is only valid when using TMDS encoding and 8
1175 * bit per color mode. */
Daniel Vetter9f040032014-04-24 23:54:50 +02001176 if (pipe_config->has_hdmi_sink &&
Thierry Reding18316c82012-12-20 15:41:44 +01001177 drm_match_cea_mode(adjusted_mode) > 1)
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001178 pipe_config->limited_color_range = true;
1179 } else {
Daniel Vetter9f040032014-04-24 23:54:50 +02001180 if (pipe_config->has_hdmi_sink &&
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001181 intel_sdvo->color_range == HDMI_COLOR_RANGE_16_235)
1182 pipe_config->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001183 }
1184
Daniel Vetter70484552013-04-30 14:01:41 +02001185 /* Clock computation needs to happen after pixel multiplier. */
1186 if (intel_sdvo->is_tv)
1187 i9xx_adjust_sdvo_tv_clock(pipe_config);
1188
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001189 /* Set user selected PAR to incoming mode's member */
1190 if (intel_sdvo->is_hdmi)
1191 adjusted_mode->picture_aspect_ratio = intel_sdvo->aspect_ratio;
1192
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001193 return true;
1194}
1195
Daniel Vetter192d47a2014-04-24 23:54:45 +02001196static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001197{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001198 struct drm_device *dev = intel_encoder->base.dev;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001199 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereeb47932013-09-03 20:40:36 +02001200 struct intel_crtc *crtc = to_intel_crtc(intel_encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001201 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001202 struct drm_display_mode *mode = &crtc->config->base.mode;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001203 struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001204 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001205 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001206 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001207 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001208
1209 if (!mode)
1210 return;
1211
1212 /* First, set the input mapping for the first input to our controlled
1213 * output. This is only correct if we're a single-input device, in
1214 * which case the first input is the output from the appropriate SDVO
1215 * channel on the motherboard. In a two-input device, the first input
1216 * will be SDVOB and the second SDVOC.
1217 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001218 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001219 in_out.in1 = 0;
1220
Pavel Roskinc74696b2010-09-02 14:46:34 -04001221 intel_sdvo_set_value(intel_sdvo,
1222 SDVO_CMD_SET_IN_OUT_MAP,
1223 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001224
Chris Wilson6c9547f2010-08-25 10:05:17 +01001225 /* Set the output timings to the screen */
1226 if (!intel_sdvo_set_target_output(intel_sdvo,
1227 intel_sdvo->attached_output))
1228 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001229
Daniel Vetter66518192012-04-01 19:16:18 +02001230 /* lvds has a special fixed output timing. */
1231 if (intel_sdvo->is_lvds)
1232 intel_sdvo_get_dtd_from_mode(&output_dtd,
1233 intel_sdvo->sdvo_lvds_fixed_mode);
1234 else
1235 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001236 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1237 DRM_INFO("Setting output timings on %s failed\n",
1238 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001239
1240 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001241 if (!intel_sdvo_set_target_input(intel_sdvo))
1242 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001243
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001244 if (crtc->config->has_hdmi_sink) {
Chris Wilson97aaf912011-01-04 20:10:52 +00001245 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1246 intel_sdvo_set_colorimetry(intel_sdvo,
1247 SDVO_COLORIMETRY_RGB256);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001248 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
Chris Wilson97aaf912011-01-04 20:10:52 +00001249 } else
1250 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001251
Chris Wilson6c9547f2010-08-25 10:05:17 +01001252 if (intel_sdvo->is_tv &&
1253 !intel_sdvo_set_tv_format(intel_sdvo))
1254 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001255
Daniel Vetter66518192012-04-01 19:16:18 +02001256 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Daniel Vettereeb47932013-09-03 20:40:36 +02001257
Egbert Eiche7518232012-10-13 14:29:31 +02001258 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1259 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001260 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1261 DRM_INFO("Setting input timings on %s failed\n",
1262 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001263
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001264 switch (crtc->config->pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001265 default:
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01001266 WARN(1, "unknown pixel multiplier specified\n");
Chris Wilson32aad862010-08-04 13:50:25 +01001267 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1268 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1269 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001270 }
Chris Wilson32aad862010-08-04 13:50:25 +01001271 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1272 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001273
1274 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001275 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001276 /* The real mode polarity is set by the SDVO commands, using
1277 * struct intel_sdvo_dtd. */
1278 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001279 if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001280 sdvox |= HDMI_COLOR_RANGE_16_235;
Chris Wilson6714afb2010-12-17 04:10:51 +00001281 if (INTEL_INFO(dev)->gen < 5)
1282 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001283 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001284 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001285 switch (intel_sdvo->sdvo_reg) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03001286 case GEN3_SDVOB:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001287 sdvox &= SDVOB_PRESERVE_MASK;
1288 break;
Paulo Zanonie2debe92013-02-18 19:00:27 -03001289 case GEN3_SDVOC:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001290 sdvox &= SDVOC_PRESERVE_MASK;
1291 break;
1292 }
1293 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1294 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001295
1296 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
Daniel Vettereeb47932013-09-03 20:40:36 +02001297 sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001298 else
Daniel Vettereeb47932013-09-03 20:40:36 +02001299 sdvox |= SDVO_PIPE_SEL(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001300
Chris Wilsonda79de92010-11-22 11:12:46 +00001301 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001302 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001303
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001304 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001305 /* done in crtc_mode_set as the dpll_md reg must be written early */
1306 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1307 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001308 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001309 sdvox |= (crtc->config->pixel_multiplier - 1)
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001310 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001311 }
1312
Chris Wilson6714afb2010-12-17 04:10:51 +00001313 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1314 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001315 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001316 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001317}
1318
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001319static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001320{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001321 struct intel_sdvo_connector *intel_sdvo_connector =
1322 to_intel_sdvo_connector(&connector->base);
1323 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001324 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001325
1326 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1327
1328 if (active_outputs & intel_sdvo_connector->output_flag)
1329 return true;
1330 else
1331 return false;
1332}
1333
1334static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1335 enum pipe *pipe)
1336{
1337 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001338 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001339 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001340 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001341 u32 tmp;
1342
1343 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001344 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001345
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001346 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001347 return false;
1348
1349 if (HAS_PCH_CPT(dev))
1350 *pipe = PORT_TO_PIPE_CPT(tmp);
1351 else
1352 *pipe = PORT_TO_PIPE(tmp);
1353
1354 return true;
1355}
1356
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001357static void intel_sdvo_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001358 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001359{
Daniel Vetter6c49f242013-06-06 12:45:25 +02001360 struct drm_device *dev = encoder->base.dev;
1361 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001362 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001363 struct intel_sdvo_dtd dtd;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001364 int encoder_pixel_multiplier = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001365 int dotclock;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001366 u32 flags = 0, sdvox;
1367 u8 val;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001368 bool ret;
1369
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001370 sdvox = I915_READ(intel_sdvo->sdvo_reg);
1371
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001372 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1373 if (!ret) {
Daniel Vetterbb760062013-06-06 14:55:52 +02001374 /* Some sdvo encoders are not spec compliant and don't
1375 * implement the mandatory get_timings function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001376 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
Daniel Vetterbb760062013-06-06 14:55:52 +02001377 pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1378 } else {
1379 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1380 flags |= DRM_MODE_FLAG_PHSYNC;
1381 else
1382 flags |= DRM_MODE_FLAG_NHSYNC;
1383
1384 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1385 flags |= DRM_MODE_FLAG_PVSYNC;
1386 else
1387 flags |= DRM_MODE_FLAG_NVSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001388 }
1389
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001390 pipe_config->base.adjusted_mode.flags |= flags;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001391
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001392 /*
1393 * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
1394 * the sdvo port register, on all other platforms it is part of the dpll
1395 * state. Since the general pipe state readout happens before the
1396 * encoder->get_config we so already have a valid pixel multplier on all
1397 * other platfroms.
1398 */
Daniel Vetter6c49f242013-06-06 12:45:25 +02001399 if (IS_I915G(dev) || IS_I915GM(dev)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02001400 pipe_config->pixel_multiplier =
1401 ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1402 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1403 }
1404
Ville Syrjälä2b858862014-06-09 16:20:46 +03001405 dotclock = pipe_config->port_clock;
1406 if (pipe_config->pixel_multiplier)
1407 dotclock /= pipe_config->pixel_multiplier;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001408
1409 if (HAS_PCH_SPLIT(dev))
1410 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1411
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001412 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001413
Daniel Vetter6c49f242013-06-06 12:45:25 +02001414 /* Cross check the port pixel multiplier with the sdvo encoder state. */
Damien Lespiau53b91402013-07-12 16:24:40 +01001415 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
1416 &val, 1)) {
1417 switch (val) {
1418 case SDVO_CLOCK_RATE_MULT_1X:
1419 encoder_pixel_multiplier = 1;
1420 break;
1421 case SDVO_CLOCK_RATE_MULT_2X:
1422 encoder_pixel_multiplier = 2;
1423 break;
1424 case SDVO_CLOCK_RATE_MULT_4X:
1425 encoder_pixel_multiplier = 4;
1426 break;
1427 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02001428 }
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001429
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001430 if (sdvox & HDMI_COLOR_RANGE_16_235)
1431 pipe_config->limited_color_range = true;
1432
Daniel Vetter9f040032014-04-24 23:54:50 +02001433 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
1434 &val, 1)) {
1435 if (val == SDVO_ENCODE_HDMI)
1436 pipe_config->has_hdmi_sink = true;
1437 }
1438
Daniel Vetter6c49f242013-06-06 12:45:25 +02001439 WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1440 "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1441 pipe_config->pixel_multiplier, encoder_pixel_multiplier);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001442}
1443
Daniel Vetterce22c322012-07-01 15:31:04 +02001444static void intel_disable_sdvo(struct intel_encoder *encoder)
1445{
1446 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001447 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001448 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001449 u32 temp;
1450
Daniel Vetterce22c322012-07-01 15:31:04 +02001451 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1452 if (0)
1453 intel_sdvo_set_encoder_power_state(intel_sdvo,
1454 DRM_MODE_DPMS_OFF);
1455
1456 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001457
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001458 temp &= ~SDVO_ENABLE;
1459 intel_sdvo_write_sdvox(intel_sdvo, temp);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001460
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001461 /*
1462 * HW workaround for IBX, we need to move the port
1463 * to transcoder A after disabling it to allow the
1464 * matching DP port to be enabled on transcoder A.
1465 */
1466 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001467 /*
1468 * We get CPU/PCH FIFO underruns on the other pipe when
1469 * doing the workaround. Sweep them under the rug.
1470 */
1471 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1472 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1473
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001474 temp &= ~SDVO_PIPE_B_SELECT;
1475 temp |= SDVO_ENABLE;
1476 intel_sdvo_write_sdvox(intel_sdvo, temp);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001477
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001478 temp &= ~SDVO_ENABLE;
1479 intel_sdvo_write_sdvox(intel_sdvo, temp);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001480
1481 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
1482 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1483 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Daniel Vetterce22c322012-07-01 15:31:04 +02001484 }
1485}
1486
Ville Syrjälä3c65d1d2015-05-05 17:17:36 +03001487static void pch_disable_sdvo(struct intel_encoder *encoder)
1488{
1489}
1490
1491static void pch_post_disable_sdvo(struct intel_encoder *encoder)
1492{
1493 intel_disable_sdvo(encoder);
1494}
1495
Daniel Vetterce22c322012-07-01 15:31:04 +02001496static void intel_enable_sdvo(struct intel_encoder *encoder)
1497{
1498 struct drm_device *dev = encoder->base.dev;
1499 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001500 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetterce22c322012-07-01 15:31:04 +02001501 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1502 u32 temp;
1503 bool input1, input2;
1504 int i;
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001505 bool success;
Daniel Vetterce22c322012-07-01 15:31:04 +02001506
1507 temp = I915_READ(intel_sdvo->sdvo_reg);
Ville Syrjälä3c65d1d2015-05-05 17:17:36 +03001508 temp |= SDVO_ENABLE;
1509 intel_sdvo_write_sdvox(intel_sdvo, temp);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001510
Daniel Vetterce22c322012-07-01 15:31:04 +02001511 for (i = 0; i < 2; i++)
1512 intel_wait_for_vblank(dev, intel_crtc->pipe);
1513
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001514 success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Daniel Vetterce22c322012-07-01 15:31:04 +02001515 /* Warn if the device reported failure to sync.
1516 * A lot of SDVO devices fail to notify of sync, but it's
1517 * a given it the status is a success, we succeeded.
1518 */
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001519 if (success && !input1) {
Daniel Vetterce22c322012-07-01 15:31:04 +02001520 DRM_DEBUG_KMS("First %s output reported failure to "
1521 "sync\n", SDVO_NAME(intel_sdvo));
1522 }
1523
1524 if (0)
1525 intel_sdvo_set_encoder_power_state(intel_sdvo,
1526 DRM_MODE_DPMS_ON);
1527 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1528}
1529
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001530static enum drm_mode_status
1531intel_sdvo_mode_valid(struct drm_connector *connector,
1532 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001533{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001534 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001535
1536 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1537 return MODE_NO_DBLESCAN;
1538
Chris Wilsonea5b2132010-08-04 13:50:23 +01001539 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001540 return MODE_CLOCK_LOW;
1541
Chris Wilsonea5b2132010-08-04 13:50:23 +01001542 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001543 return MODE_CLOCK_HIGH;
1544
Chris Wilson85454232010-08-08 14:28:23 +01001545 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001546 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001547 return MODE_PANEL;
1548
Chris Wilsonea5b2132010-08-04 13:50:23 +01001549 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001550 return MODE_PANEL;
1551 }
1552
Jesse Barnes79e53942008-11-07 14:24:08 -08001553 return MODE_OK;
1554}
1555
Chris Wilsonea5b2132010-08-04 13:50:23 +01001556static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001557{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001558 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001559 if (!intel_sdvo_get_value(intel_sdvo,
1560 SDVO_CMD_GET_DEVICE_CAPS,
1561 caps, sizeof(*caps)))
1562 return false;
1563
1564 DRM_DEBUG_KMS("SDVO capabilities:\n"
1565 " vendor_id: %d\n"
1566 " device_id: %d\n"
1567 " device_rev_id: %d\n"
1568 " sdvo_version_major: %d\n"
1569 " sdvo_version_minor: %d\n"
1570 " sdvo_inputs_mask: %d\n"
1571 " smooth_scaling: %d\n"
1572 " sharp_scaling: %d\n"
1573 " up_scaling: %d\n"
1574 " down_scaling: %d\n"
1575 " stall_support: %d\n"
1576 " output_flags: %d\n",
1577 caps->vendor_id,
1578 caps->device_id,
1579 caps->device_rev_id,
1580 caps->sdvo_version_major,
1581 caps->sdvo_version_minor,
1582 caps->sdvo_inputs_mask,
1583 caps->smooth_scaling,
1584 caps->sharp_scaling,
1585 caps->up_scaling,
1586 caps->down_scaling,
1587 caps->stall_support,
1588 caps->output_flags);
1589
1590 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001591}
1592
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001593static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001594{
Daniel Vetter768b1072012-05-04 11:29:56 +02001595 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001596 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001597
Ville Syrjälä1d83d952015-01-09 14:21:15 +02001598 if (!I915_HAS_HOTPLUG(dev))
1599 return 0;
1600
Daniel Vetter768b1072012-05-04 11:29:56 +02001601 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1602 * on the line. */
1603 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001604 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001605
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001606 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1607 &hotplug, sizeof(hotplug)))
1608 return 0;
1609
1610 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001611}
1612
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001613static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001614{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001615 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001616
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001617 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1618 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001619}
1620
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001621static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001622intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001623{
Chris Wilsonbc652122011-01-25 13:28:29 +00001624 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001625 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001626}
1627
Chris Wilsonf899fc62010-07-20 15:44:45 -07001628static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001629intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001630{
Chris Wilsone957d772010-09-24 12:52:03 +01001631 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1632 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001633}
1634
Chris Wilsonff482d82010-09-15 10:40:38 +01001635/* Mac mini hack -- use the same DDC as the analog connector */
1636static struct edid *
1637intel_sdvo_get_analog_edid(struct drm_connector *connector)
1638{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001639 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001640
Chris Wilson0c1dab82010-11-23 22:37:01 +00001641 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001642 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001643 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001644}
1645
Ben Widawskyc43b5632012-04-16 14:07:40 -07001646static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001647intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001648{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001649 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001650 enum drm_connector_status status;
1651 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001652
Chris Wilsone957d772010-09-24 12:52:03 +01001653 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001654
Chris Wilsonea5b2132010-08-04 13:50:23 +01001655 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001656 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001657
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001658 /*
1659 * Don't use the 1 as the argument of DDC bus switch to get
1660 * the EDID. It is used for SDVO SPD ROM.
1661 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001662 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001663 intel_sdvo->ddc_bus = ddc;
1664 edid = intel_sdvo_get_edid(connector);
1665 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001666 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001667 }
Chris Wilsone957d772010-09-24 12:52:03 +01001668 /*
1669 * If we found the EDID on the other bus,
1670 * assume that is the correct DDC bus.
1671 */
1672 if (edid == NULL)
1673 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001674 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001675
1676 /*
1677 * When there is no edid and no monitor is connected with VGA
1678 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001679 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001680 if (edid == NULL)
1681 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001682
Chris Wilson2f551c82010-09-15 10:42:50 +01001683 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001684 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001685 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001686 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1687 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001688 if (intel_sdvo->is_hdmi) {
1689 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1690 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001691 intel_sdvo->rgb_quant_range_selectable =
1692 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001693 }
Chris Wilson139467432011-02-09 20:01:16 +00001694 } else
1695 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001696 kfree(edid);
1697 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001698
1699 if (status == connector_status_connected) {
1700 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001701 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1702 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001703 }
1704
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001705 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001706}
1707
Chris Wilson52220082011-06-20 14:45:50 +01001708static bool
1709intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1710 struct edid *edid)
1711{
1712 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1713 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1714
1715 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1716 connector_is_digital, monitor_is_digital);
1717 return connector_is_digital == monitor_is_digital;
1718}
1719
Chris Wilson7b334fc2010-09-09 23:51:02 +01001720static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001721intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001722{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001723 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001724 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001725 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001726 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001727
Chris Wilson164c8592013-07-20 20:27:08 +01001728 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001729 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01001730
Chris Wilsonfc373812012-11-23 11:57:56 +00001731 if (!intel_sdvo_get_value(intel_sdvo,
1732 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1733 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001734 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001735
Chris Wilsone957d772010-09-24 12:52:03 +01001736 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1737 response & 0xff, response >> 8,
1738 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001739
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001740 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001741 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001742
Chris Wilsonea5b2132010-08-04 13:50:23 +01001743 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001744
Chris Wilson97aaf912011-01-04 20:10:52 +00001745 intel_sdvo->has_hdmi_monitor = false;
1746 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001747 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001748
Chris Wilson615fb932010-08-04 13:50:24 +01001749 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001750 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001751 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001752 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001753 else {
1754 struct edid *edid;
1755
1756 /* if we have an edid check it matches the connection */
1757 edid = intel_sdvo_get_edid(connector);
1758 if (edid == NULL)
1759 edid = intel_sdvo_get_analog_edid(connector);
1760 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001761 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1762 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001763 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001764 else
1765 ret = connector_status_disconnected;
1766
Chris Wilson139467432011-02-09 20:01:16 +00001767 kfree(edid);
1768 } else
1769 ret = connector_status_connected;
1770 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001771
1772 /* May update encoder flag for like clock for SDVO TV, etc.*/
1773 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001774 intel_sdvo->is_tv = false;
1775 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001776
Daniel Vetter09ede542013-04-30 14:01:45 +02001777 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001778 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001779 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001780 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001781 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001782
1783 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001784}
1785
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001786static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001787{
Chris Wilsonff482d82010-09-15 10:40:38 +01001788 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001789
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001790 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001791 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001792
Jesse Barnes79e53942008-11-07 14:24:08 -08001793 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001794 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001795
Keith Packard57cdaf92009-09-04 13:07:54 +08001796 /*
1797 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1798 * link between analog and digital outputs. So, if the regular SDVO
1799 * DDC fails, check to see if the analog output is disconnected, in
1800 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001801 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001802 if (edid == NULL)
1803 edid = intel_sdvo_get_analog_edid(connector);
1804
Chris Wilsonff482d82010-09-15 10:40:38 +01001805 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001806 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1807 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001808 drm_mode_connector_update_edid_property(connector, edid);
1809 drm_add_edid_modes(connector, edid);
1810 }
Chris Wilson139467432011-02-09 20:01:16 +00001811
Chris Wilsonff482d82010-09-15 10:40:38 +01001812 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001813 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001814}
1815
1816/*
1817 * Set of SDVO TV modes.
1818 * Note! This is in reply order (see loop in get_tv_modes).
1819 * XXX: all 60Hz refresh?
1820 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001821static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001822 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1823 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001824 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001825 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1826 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001827 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001828 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1829 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001830 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001831 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1832 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001833 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001834 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1835 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001836 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001837 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1838 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001839 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001840 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1841 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001842 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001843 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1844 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001845 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001846 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1847 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001848 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001849 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1850 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001851 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001852 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1853 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001854 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001855 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1856 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001857 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001858 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1859 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001860 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001861 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1862 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001863 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001864 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1865 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001866 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001867 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1868 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001869 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001870 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1871 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001872 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001873 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1874 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001875 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001876 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1877 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001878 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1879};
1880
1881static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1882{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001883 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001884 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001885 uint32_t reply = 0, format_map = 0;
1886 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001887
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001888 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001889 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001890
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001891 /* Read the list of supported input resolutions for the selected TV
1892 * format.
1893 */
Chris Wilson40039752010-08-04 13:50:26 +01001894 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001895 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001896 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001897
Chris Wilson32aad862010-08-04 13:50:25 +01001898 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1899 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001900
Chris Wilson32aad862010-08-04 13:50:25 +01001901 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001902 if (!intel_sdvo_write_cmd(intel_sdvo,
1903 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001904 &tv_res, sizeof(tv_res)))
1905 return;
1906 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001907 return;
1908
1909 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001910 if (reply & (1 << i)) {
1911 struct drm_display_mode *nmode;
1912 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001913 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001914 if (nmode)
1915 drm_mode_probed_add(connector, nmode);
1916 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001917}
1918
Ma Ling7086c872009-05-13 11:20:06 +08001919static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1920{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001921 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001922 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001923 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001924
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001925 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001926 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001927
Ma Ling7086c872009-05-13 11:20:06 +08001928 /*
Daniel Vetterc3456fb2013-06-10 09:47:58 +02001929 * Fetch modes from VBT. For SDVO prefer the VBT mode since some
Dave Airlie4300a0f2013-06-27 20:40:44 +10001930 * SDVO->LVDS transcoders can't cope with the EDID mode.
Ma Ling7086c872009-05-13 11:20:06 +08001931 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001932 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001933 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001934 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001935 if (newmode != NULL) {
1936 /* Guarantee the mode is preferred */
1937 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1938 DRM_MODE_TYPE_DRIVER);
1939 drm_mode_probed_add(connector, newmode);
1940 }
1941 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001942
Dave Airlie4300a0f2013-06-27 20:40:44 +10001943 /*
1944 * Attempt to get the mode list from DDC.
1945 * Assume that the preferred modes are
1946 * arranged in priority order.
1947 */
1948 intel_ddc_get_modes(connector, &intel_sdvo->ddc);
1949
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001950 list_for_each_entry(newmode, &connector->probed_modes, head) {
1951 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001952 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001953 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001954
Chris Wilson85454232010-08-08 14:28:23 +01001955 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001956 break;
1957 }
1958 }
Ma Ling7086c872009-05-13 11:20:06 +08001959}
1960
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001961static int intel_sdvo_get_modes(struct drm_connector *connector)
1962{
Chris Wilson615fb932010-08-04 13:50:24 +01001963 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001964
Chris Wilson615fb932010-08-04 13:50:24 +01001965 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001966 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001967 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001968 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001969 else
1970 intel_sdvo_get_ddc_modes(connector);
1971
Chris Wilson32aad862010-08-04 13:50:25 +01001972 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001973}
1974
1975static void intel_sdvo_destroy(struct drm_connector *connector)
1976{
Chris Wilson615fb932010-08-04 13:50:24 +01001977 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001978
Jesse Barnes79e53942008-11-07 14:24:08 -08001979 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02001980 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001981}
1982
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001983static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1984{
1985 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1986 struct edid *edid;
1987 bool has_audio = false;
1988
1989 if (!intel_sdvo->is_hdmi)
1990 return false;
1991
1992 edid = intel_sdvo_get_edid(connector);
1993 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
1994 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a22012-08-15 12:32:36 +03001995 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001996
1997 return has_audio;
1998}
1999
Zhao Yakuice6feab2009-08-24 13:50:26 +08002000static int
2001intel_sdvo_set_property(struct drm_connector *connector,
2002 struct drm_property *property,
2003 uint64_t val)
2004{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002005 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01002006 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002007 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002008 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01002009 uint8_t cmd;
2010 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002011
Rob Clark662595d2012-10-11 20:36:04 -05002012 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01002013 if (ret)
2014 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002015
Chris Wilson3f43c482011-05-12 22:17:24 +01002016 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002017 int i = val;
2018 bool has_audio;
2019
2020 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002021 return 0;
2022
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002023 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002024
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002025 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002026 has_audio = intel_sdvo_detect_hdmi_audio(connector);
2027 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002028 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002029
2030 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002031 return 0;
2032
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002033 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002034 goto done;
2035 }
2036
Chris Wilsone953fd72011-02-21 22:23:52 +00002037 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002038 bool old_auto = intel_sdvo->color_range_auto;
2039 uint32_t old_range = intel_sdvo->color_range;
2040
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002041 switch (val) {
2042 case INTEL_BROADCAST_RGB_AUTO:
2043 intel_sdvo->color_range_auto = true;
2044 break;
2045 case INTEL_BROADCAST_RGB_FULL:
2046 intel_sdvo->color_range_auto = false;
2047 intel_sdvo->color_range = 0;
2048 break;
2049 case INTEL_BROADCAST_RGB_LIMITED:
2050 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002051 /* FIXME: this bit is only valid when using TMDS
2052 * encoding and 8 bit per color mode. */
2053 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002054 break;
2055 default:
2056 return -EINVAL;
2057 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002058
2059 if (old_auto == intel_sdvo->color_range_auto &&
2060 old_range == intel_sdvo->color_range)
2061 return 0;
2062
Zhao Yakuice6feab2009-08-24 13:50:26 +08002063 goto done;
2064 }
2065
Ville Syrjälä7949dd42015-09-25 16:39:30 +03002066 if (property == connector->dev->mode_config.aspect_ratio_property) {
2067 switch (val) {
2068 case DRM_MODE_PICTURE_ASPECT_NONE:
2069 intel_sdvo->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
2070 break;
2071 case DRM_MODE_PICTURE_ASPECT_4_3:
2072 intel_sdvo->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
2073 break;
2074 case DRM_MODE_PICTURE_ASPECT_16_9:
2075 intel_sdvo->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
2076 break;
2077 default:
2078 return -EINVAL;
2079 }
2080 goto done;
2081 }
2082
Chris Wilsonc5521702010-08-04 13:50:28 +01002083#define CHECK_PROPERTY(name, NAME) \
2084 if (intel_sdvo_connector->name == property) { \
2085 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2086 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2087 cmd = SDVO_CMD_SET_##NAME; \
2088 intel_sdvo_connector->cur_##name = temp_value; \
2089 goto set_value; \
2090 }
2091
2092 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01002093 if (val >= TV_FORMAT_NUM)
2094 return -EINVAL;
2095
Chris Wilson40039752010-08-04 13:50:26 +01002096 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002097 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002098 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002099
Chris Wilson40039752010-08-04 13:50:26 +01002100 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002101 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002102 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002103 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002104 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002105 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002106 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002107 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002108 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002109
Chris Wilson615fb932010-08-04 13:50:24 +01002110 intel_sdvo_connector->left_margin = temp_value;
2111 intel_sdvo_connector->right_margin = temp_value;
2112 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002113 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002114 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002115 goto set_value;
2116 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002117 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002118 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002119 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002120 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002121
Chris Wilson615fb932010-08-04 13:50:24 +01002122 intel_sdvo_connector->left_margin = temp_value;
2123 intel_sdvo_connector->right_margin = temp_value;
2124 temp_value = intel_sdvo_connector->max_hscan -
2125 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002126 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002127 goto set_value;
2128 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002129 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002130 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002131 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002132 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002133
Chris Wilson615fb932010-08-04 13:50:24 +01002134 intel_sdvo_connector->top_margin = temp_value;
2135 intel_sdvo_connector->bottom_margin = temp_value;
2136 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002137 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002138 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002139 goto set_value;
2140 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002141 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002142 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002143 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002144 return 0;
2145
Chris Wilson615fb932010-08-04 13:50:24 +01002146 intel_sdvo_connector->top_margin = temp_value;
2147 intel_sdvo_connector->bottom_margin = temp_value;
2148 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002149 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002150 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002151 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002152 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002153 CHECK_PROPERTY(hpos, HPOS)
2154 CHECK_PROPERTY(vpos, VPOS)
2155 CHECK_PROPERTY(saturation, SATURATION)
2156 CHECK_PROPERTY(contrast, CONTRAST)
2157 CHECK_PROPERTY(hue, HUE)
2158 CHECK_PROPERTY(brightness, BRIGHTNESS)
2159 CHECK_PROPERTY(sharpness, SHARPNESS)
2160 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2161 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2162 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2163 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2164 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002165 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002166 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002167
2168 return -EINVAL; /* unknown property */
2169
2170set_value:
2171 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2172 return -EIO;
2173
2174
2175done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002176 if (intel_sdvo->base.base.crtc)
2177 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002178
Chris Wilson32aad862010-08-04 13:50:25 +01002179 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002180#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002181}
2182
Jesse Barnes79e53942008-11-07 14:24:08 -08002183static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02002184 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002185 .detect = intel_sdvo_detect,
2186 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002187 .set_property = intel_sdvo_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08002188 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002189 .destroy = intel_sdvo_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08002190 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02002191 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jesse Barnes79e53942008-11-07 14:24:08 -08002192};
2193
2194static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2195 .get_modes = intel_sdvo_get_modes,
2196 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002197 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002198};
2199
Hannes Ederb358d0a2008-12-18 21:18:47 +01002200static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002201{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02002202 struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002203
Chris Wilsonea5b2132010-08-04 13:50:23 +01002204 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002205 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002206 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002207
Chris Wilsone957d772010-09-24 12:52:03 +01002208 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002209 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002210}
2211
2212static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2213 .destroy = intel_sdvo_enc_destroy,
2214};
2215
Chris Wilsonb66d8422010-08-12 15:26:41 +01002216static void
2217intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2218{
2219 uint16_t mask = 0;
2220 unsigned int num_bits;
2221
2222 /* Make a mask of outputs less than or equal to our own priority in the
2223 * list.
2224 */
2225 switch (sdvo->controlled_output) {
2226 case SDVO_OUTPUT_LVDS1:
2227 mask |= SDVO_OUTPUT_LVDS1;
2228 case SDVO_OUTPUT_LVDS0:
2229 mask |= SDVO_OUTPUT_LVDS0;
2230 case SDVO_OUTPUT_TMDS1:
2231 mask |= SDVO_OUTPUT_TMDS1;
2232 case SDVO_OUTPUT_TMDS0:
2233 mask |= SDVO_OUTPUT_TMDS0;
2234 case SDVO_OUTPUT_RGB1:
2235 mask |= SDVO_OUTPUT_RGB1;
2236 case SDVO_OUTPUT_RGB0:
2237 mask |= SDVO_OUTPUT_RGB0;
2238 break;
2239 }
2240
2241 /* Count bits to find what number we are in the priority list. */
2242 mask &= sdvo->caps.output_flags;
2243 num_bits = hweight16(mask);
2244 /* If more than 3 outputs, default to DDC bus 3 for now. */
2245 if (num_bits > 3)
2246 num_bits = 3;
2247
2248 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2249 sdvo->ddc_bus = 1 << num_bits;
2250}
Jesse Barnes79e53942008-11-07 14:24:08 -08002251
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002252/**
2253 * Choose the appropriate DDC bus for control bus switch command for this
2254 * SDVO output based on the controlled output.
2255 *
2256 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2257 * outputs, then LVDS outputs.
2258 */
2259static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002260intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Ville Syrjälä8bd864b2015-09-18 20:03:14 +03002261 struct intel_sdvo *sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002262{
Adam Jacksonb1083332010-04-23 16:07:40 -04002263 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002264
Daniel Vettereef4eac2012-03-23 23:43:35 +01002265 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04002266 mapping = &(dev_priv->sdvo_mappings[0]);
2267 else
2268 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002269
Chris Wilsonb66d8422010-08-12 15:26:41 +01002270 if (mapping->initialized)
2271 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2272 else
2273 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002274}
2275
Chris Wilsone957d772010-09-24 12:52:03 +01002276static void
2277intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
Ville Syrjälä8bd864b2015-09-18 20:03:14 +03002278 struct intel_sdvo *sdvo)
Chris Wilsone957d772010-09-24 12:52:03 +01002279{
2280 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002281 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002282
Daniel Vettereef4eac2012-03-23 23:43:35 +01002283 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01002284 mapping = &dev_priv->sdvo_mappings[0];
2285 else
2286 mapping = &dev_priv->sdvo_mappings[1];
2287
Jani Nikula88ac7932015-03-27 00:20:22 +02002288 if (mapping->initialized &&
2289 intel_gmbus_is_valid_pin(dev_priv, mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002290 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002291 else
Jani Nikula988c7012015-03-27 00:20:19 +02002292 pin = GMBUS_PIN_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002293
Jani Nikula6cb16122012-10-22 16:12:17 +03002294 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2295
2296 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2297 * our code totally fails once we start using gmbus. Hence fall back to
2298 * bit banging for now. */
2299 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002300}
2301
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002302/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2303static void
2304intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2305{
2306 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002307}
2308
2309static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002310intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002311{
Chris Wilson97aaf912011-01-04 20:10:52 +00002312 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002313}
2314
yakui_zhao714605e2009-05-31 17:18:07 +08002315static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002316intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002317{
2318 struct drm_i915_private *dev_priv = dev->dev_private;
2319 struct sdvo_device_mapping *my_mapping, *other_mapping;
2320
Daniel Vettereef4eac2012-03-23 23:43:35 +01002321 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08002322 my_mapping = &dev_priv->sdvo_mappings[0];
2323 other_mapping = &dev_priv->sdvo_mappings[1];
2324 } else {
2325 my_mapping = &dev_priv->sdvo_mappings[1];
2326 other_mapping = &dev_priv->sdvo_mappings[0];
2327 }
2328
2329 /* If the BIOS described our SDVO device, take advantage of it. */
2330 if (my_mapping->slave_addr)
2331 return my_mapping->slave_addr;
2332
2333 /* If the BIOS only described a different SDVO device, use the
2334 * address that it isn't using.
2335 */
2336 if (other_mapping->slave_addr) {
2337 if (other_mapping->slave_addr == 0x70)
2338 return 0x72;
2339 else
2340 return 0x70;
2341 }
2342
2343 /* No SDVO device info is found for another DVO port,
2344 * so use mapping assumption we had before BIOS parsing.
2345 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01002346 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08002347 return 0x70;
2348 else
2349 return 0x72;
2350}
2351
Imre Deak931c1c22014-02-11 17:12:51 +02002352static void
2353intel_sdvo_connector_unregister(struct intel_connector *intel_connector)
2354{
2355 struct drm_connector *drm_connector;
2356 struct intel_sdvo *sdvo_encoder;
2357
2358 drm_connector = &intel_connector->base;
2359 sdvo_encoder = intel_attached_sdvo(&intel_connector->base);
2360
2361 sysfs_remove_link(&drm_connector->kdev->kobj,
2362 sdvo_encoder->ddc.dev.kobj.name);
2363 intel_connector_unregister(intel_connector);
2364}
2365
Imre Deakc3934542014-02-11 17:12:50 +02002366static int
Chris Wilsondf0e9242010-09-09 16:20:55 +01002367intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2368 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002369{
Imre Deakc3934542014-02-11 17:12:50 +02002370 struct drm_connector *drm_connector;
2371 int ret;
2372
2373 drm_connector = &connector->base.base;
2374 ret = drm_connector_init(encoder->base.base.dev,
2375 drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002376 &intel_sdvo_connector_funcs,
2377 connector->base.base.connector_type);
Imre Deakc3934542014-02-11 17:12:50 +02002378 if (ret < 0)
2379 return ret;
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002380
Imre Deakc3934542014-02-11 17:12:50 +02002381 drm_connector_helper_add(drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002382 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002383
Peter Ross8f4839e2012-01-28 14:49:25 +01002384 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002385 connector->base.base.doublescan_allowed = 0;
2386 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002387 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Imre Deak931c1c22014-02-11 17:12:51 +02002388 connector->base.unregister = intel_sdvo_connector_unregister;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002389
Chris Wilsondf0e9242010-09-09 16:20:55 +01002390 intel_connector_attach_encoder(&connector->base, &encoder->base);
Thomas Wood34ea3d32014-05-29 16:57:41 +01002391 ret = drm_connector_register(drm_connector);
Imre Deakc3934542014-02-11 17:12:50 +02002392 if (ret < 0)
2393 goto err1;
2394
Egbert Eich4d43e9b2014-04-11 19:07:44 +02002395 ret = sysfs_create_link(&drm_connector->kdev->kobj,
2396 &encoder->ddc.dev.kobj,
Imre Deak931c1c22014-02-11 17:12:51 +02002397 encoder->ddc.dev.kobj.name);
2398 if (ret < 0)
2399 goto err2;
2400
Imre Deakc3934542014-02-11 17:12:50 +02002401 return 0;
2402
Imre Deak931c1c22014-02-11 17:12:51 +02002403err2:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002404 drm_connector_unregister(drm_connector);
Imre Deakc3934542014-02-11 17:12:50 +02002405err1:
2406 drm_connector_cleanup(drm_connector);
2407
2408 return ret;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002409}
2410
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002411static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002412intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2413 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002414{
2415 struct drm_device *dev = connector->base.base.dev;
2416
Chris Wilson3f43c482011-05-12 22:17:24 +01002417 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002418 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002419 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002420 intel_sdvo->color_range_auto = true;
2421 }
Ville Syrjälä7949dd42015-09-25 16:39:30 +03002422 intel_attach_aspect_ratio_property(&connector->base.base);
2423 intel_sdvo->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002424}
2425
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002426static struct intel_sdvo_connector *intel_sdvo_connector_alloc(void)
2427{
2428 struct intel_sdvo_connector *sdvo_connector;
2429
2430 sdvo_connector = kzalloc(sizeof(*sdvo_connector), GFP_KERNEL);
2431 if (!sdvo_connector)
2432 return NULL;
2433
2434 if (intel_connector_init(&sdvo_connector->base) < 0) {
2435 kfree(sdvo_connector);
2436 return NULL;
2437 }
2438
2439 return sdvo_connector;
2440}
2441
Zhenyu Wang14571b42010-03-30 14:06:33 +08002442static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002443intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002444{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002445 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002446 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002447 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002448 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002449 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002450
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002451 DRM_DEBUG_KMS("initialising DVI device %d\n", device);
2452
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002453 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson615fb932010-08-04 13:50:24 +01002454 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002455 return false;
2456
Zhenyu Wang14571b42010-03-30 14:06:33 +08002457 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002458 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002459 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002460 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002461 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002462 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002463 }
2464
Chris Wilson615fb932010-08-04 13:50:24 +01002465 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002466 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002467 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2468 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002469 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002470 /* Some SDVO devices have one-shot hotplug interrupts.
2471 * Ensure that they get re-enabled when an interrupt happens.
2472 */
2473 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
Daniel Vetter3a2fb2c2015-10-08 21:51:57 +02002474 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002475 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002476 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002477 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002478 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2479 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2480
Chris Wilsone27d8532010-10-22 09:15:22 +01002481 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002482 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002483 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002484 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002485
Imre Deakc3934542014-02-11 17:12:50 +02002486 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2487 kfree(intel_sdvo_connector);
2488 return false;
2489 }
2490
Chris Wilsonf797d222010-12-23 09:43:48 +00002491 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002492 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002493
2494 return true;
2495}
2496
2497static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002498intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002499{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002500 struct drm_encoder *encoder = &intel_sdvo->base.base;
2501 struct drm_connector *connector;
2502 struct intel_connector *intel_connector;
2503 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002504
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002505 DRM_DEBUG_KMS("initialising TV type %d\n", type);
2506
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002507 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson615fb932010-08-04 13:50:24 +01002508 if (!intel_sdvo_connector)
2509 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002510
Chris Wilson615fb932010-08-04 13:50:24 +01002511 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002512 connector = &intel_connector->base;
2513 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2514 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002515
Chris Wilson4ef69c72010-09-09 15:14:28 +01002516 intel_sdvo->controlled_output |= type;
2517 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002518
Chris Wilson4ef69c72010-09-09 15:14:28 +01002519 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002520
Imre Deakc3934542014-02-11 17:12:50 +02002521 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2522 kfree(intel_sdvo_connector);
2523 return false;
2524 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002525
Chris Wilson4ef69c72010-09-09 15:14:28 +01002526 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002527 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002528
Chris Wilson4ef69c72010-09-09 15:14:28 +01002529 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002530 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002531
Chris Wilson4ef69c72010-09-09 15:14:28 +01002532 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002533
2534err:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002535 drm_connector_unregister(connector);
Chris Wilson123d5c02010-09-23 16:15:21 +01002536 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002537 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002538}
2539
2540static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002541intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002542{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002543 struct drm_encoder *encoder = &intel_sdvo->base.base;
2544 struct drm_connector *connector;
2545 struct intel_connector *intel_connector;
2546 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002547
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002548 DRM_DEBUG_KMS("initialising analog device %d\n", device);
2549
Ander Conselvan de Oliveira8ce7da42015-06-08 11:26:30 +03002550 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson615fb932010-08-04 13:50:24 +01002551 if (!intel_sdvo_connector)
2552 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002553
Chris Wilson615fb932010-08-04 13:50:24 +01002554 intel_connector = &intel_sdvo_connector->base;
2555 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002556 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002557 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2558 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002559
Chris Wilson4ef69c72010-09-09 15:14:28 +01002560 if (device == 0) {
2561 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2562 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2563 } else if (device == 1) {
2564 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2565 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2566 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002567
Imre Deakc3934542014-02-11 17:12:50 +02002568 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2569 kfree(intel_sdvo_connector);
2570 return false;
2571 }
2572
Chris Wilson4ef69c72010-09-09 15:14:28 +01002573 return true;
2574}
2575
2576static bool
2577intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2578{
2579 struct drm_encoder *encoder = &intel_sdvo->base.base;
2580 struct drm_connector *connector;
2581 struct intel_connector *intel_connector;
2582 struct intel_sdvo_connector *intel_sdvo_connector;
2583
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002584 DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
2585
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002586 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson4ef69c72010-09-09 15:14:28 +01002587 if (!intel_sdvo_connector)
2588 return false;
2589
2590 intel_connector = &intel_sdvo_connector->base;
2591 connector = &intel_connector->base;
2592 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2593 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2594
2595 if (device == 0) {
2596 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2597 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2598 } else if (device == 1) {
2599 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2600 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2601 }
2602
Imre Deakc3934542014-02-11 17:12:50 +02002603 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2604 kfree(intel_sdvo_connector);
2605 return false;
2606 }
2607
Chris Wilson4ef69c72010-09-09 15:14:28 +01002608 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002609 goto err;
2610
2611 return true;
2612
2613err:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002614 drm_connector_unregister(connector);
Chris Wilson123d5c02010-09-23 16:15:21 +01002615 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002616 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002617}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002618
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002619static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002620intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002621{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002622 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002623 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002624
Zhenyu Wang14571b42010-03-30 14:06:33 +08002625 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002626
Zhenyu Wang14571b42010-03-30 14:06:33 +08002627 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002628 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002629 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002630
Zhenyu Wang14571b42010-03-30 14:06:33 +08002631 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002632 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002633 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002634
Zhenyu Wang14571b42010-03-30 14:06:33 +08002635 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002636 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002637 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002638 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002639
Zhenyu Wang14571b42010-03-30 14:06:33 +08002640 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002641 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002642 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002643
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002644 if (flags & SDVO_OUTPUT_YPRPB0)
2645 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2646 return false;
2647
Zhenyu Wang14571b42010-03-30 14:06:33 +08002648 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002649 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002650 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002651
Zhenyu Wang14571b42010-03-30 14:06:33 +08002652 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002653 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002654 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002655
Zhenyu Wang14571b42010-03-30 14:06:33 +08002656 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002657 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002658 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002659
Zhenyu Wang14571b42010-03-30 14:06:33 +08002660 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002661 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002662 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002663
Zhenyu Wang14571b42010-03-30 14:06:33 +08002664 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002665 unsigned char bytes[2];
2666
Chris Wilsonea5b2132010-08-04 13:50:23 +01002667 intel_sdvo->controlled_output = 0;
2668 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002669 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002670 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002671 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002672 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002673 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002674 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002675
Zhenyu Wang14571b42010-03-30 14:06:33 +08002676 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002677}
2678
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002679static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2680{
2681 struct drm_device *dev = intel_sdvo->base.base.dev;
2682 struct drm_connector *connector, *tmp;
2683
2684 list_for_each_entry_safe(connector, tmp,
2685 &dev->mode_config.connector_list, head) {
Paulo Zanonid9255d52013-09-26 20:05:59 -03002686 if (intel_attached_encoder(connector) == &intel_sdvo->base) {
Thomas Wood34ea3d32014-05-29 16:57:41 +01002687 drm_connector_unregister(connector);
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002688 intel_sdvo_destroy(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -03002689 }
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002690 }
2691}
2692
Chris Wilson32aad862010-08-04 13:50:25 +01002693static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2694 struct intel_sdvo_connector *intel_sdvo_connector,
2695 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002696{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002697 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002698 struct intel_sdvo_tv_format format;
2699 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002700
Chris Wilson32aad862010-08-04 13:50:25 +01002701 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2702 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002703
Chris Wilson1a3665c2011-01-25 13:59:37 +00002704 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002705 if (!intel_sdvo_get_value(intel_sdvo,
2706 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2707 &format, sizeof(format)))
2708 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002709
Chris Wilson32aad862010-08-04 13:50:25 +01002710 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002711
2712 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002713 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002714
Chris Wilson615fb932010-08-04 13:50:24 +01002715 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002716 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002717 if (format_map & (1 << i))
2718 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002719
2720
Chris Wilsonc5521702010-08-04 13:50:28 +01002721 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002722 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2723 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002724 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002725 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002726
Chris Wilson615fb932010-08-04 13:50:24 +01002727 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002728 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002729 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002730 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002731
Chris Wilson40039752010-08-04 13:50:26 +01002732 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002733 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002734 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002735 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002736
2737}
2738
Chris Wilsonc5521702010-08-04 13:50:28 +01002739#define ENHANCEMENT(name, NAME) do { \
2740 if (enhancements.name) { \
2741 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2742 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2743 return false; \
2744 intel_sdvo_connector->max_##name = data_value[0]; \
2745 intel_sdvo_connector->cur_##name = response; \
2746 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002747 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002748 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002749 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002750 intel_sdvo_connector->name, \
2751 intel_sdvo_connector->cur_##name); \
2752 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2753 data_value[0], data_value[1], response); \
2754 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002755} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002756
2757static bool
2758intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2759 struct intel_sdvo_connector *intel_sdvo_connector,
2760 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002761{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002762 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002763 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002764 uint16_t response, data_value[2];
2765
Chris Wilsonc5521702010-08-04 13:50:28 +01002766 /* when horizontal overscan is supported, Add the left/right property */
2767 if (enhancements.overscan_h) {
2768 if (!intel_sdvo_get_value(intel_sdvo,
2769 SDVO_CMD_GET_MAX_OVERSCAN_H,
2770 &data_value, 4))
2771 return false;
2772
2773 if (!intel_sdvo_get_value(intel_sdvo,
2774 SDVO_CMD_GET_OVERSCAN_H,
2775 &response, 2))
2776 return false;
2777
2778 intel_sdvo_connector->max_hscan = data_value[0];
2779 intel_sdvo_connector->left_margin = data_value[0] - response;
2780 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2781 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002782 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002783 if (!intel_sdvo_connector->left)
2784 return false;
2785
Rob Clark662595d2012-10-11 20:36:04 -05002786 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002787 intel_sdvo_connector->left,
2788 intel_sdvo_connector->left_margin);
2789
2790 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002791 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002792 if (!intel_sdvo_connector->right)
2793 return false;
2794
Rob Clark662595d2012-10-11 20:36:04 -05002795 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002796 intel_sdvo_connector->right,
2797 intel_sdvo_connector->right_margin);
2798 DRM_DEBUG_KMS("h_overscan: max %d, "
2799 "default %d, current %d\n",
2800 data_value[0], data_value[1], response);
2801 }
2802
2803 if (enhancements.overscan_v) {
2804 if (!intel_sdvo_get_value(intel_sdvo,
2805 SDVO_CMD_GET_MAX_OVERSCAN_V,
2806 &data_value, 4))
2807 return false;
2808
2809 if (!intel_sdvo_get_value(intel_sdvo,
2810 SDVO_CMD_GET_OVERSCAN_V,
2811 &response, 2))
2812 return false;
2813
2814 intel_sdvo_connector->max_vscan = data_value[0];
2815 intel_sdvo_connector->top_margin = data_value[0] - response;
2816 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2817 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002818 drm_property_create_range(dev, 0,
2819 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002820 if (!intel_sdvo_connector->top)
2821 return false;
2822
Rob Clark662595d2012-10-11 20:36:04 -05002823 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002824 intel_sdvo_connector->top,
2825 intel_sdvo_connector->top_margin);
2826
2827 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002828 drm_property_create_range(dev, 0,
2829 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002830 if (!intel_sdvo_connector->bottom)
2831 return false;
2832
Rob Clark662595d2012-10-11 20:36:04 -05002833 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002834 intel_sdvo_connector->bottom,
2835 intel_sdvo_connector->bottom_margin);
2836 DRM_DEBUG_KMS("v_overscan: max %d, "
2837 "default %d, current %d\n",
2838 data_value[0], data_value[1], response);
2839 }
2840
2841 ENHANCEMENT(hpos, HPOS);
2842 ENHANCEMENT(vpos, VPOS);
2843 ENHANCEMENT(saturation, SATURATION);
2844 ENHANCEMENT(contrast, CONTRAST);
2845 ENHANCEMENT(hue, HUE);
2846 ENHANCEMENT(sharpness, SHARPNESS);
2847 ENHANCEMENT(brightness, BRIGHTNESS);
2848 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2849 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2850 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2851 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2852 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2853
Chris Wilsone0442182010-08-04 13:50:29 +01002854 if (enhancements.dot_crawl) {
2855 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2856 return false;
2857
2858 intel_sdvo_connector->max_dot_crawl = 1;
2859 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2860 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002861 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002862 if (!intel_sdvo_connector->dot_crawl)
2863 return false;
2864
Rob Clark662595d2012-10-11 20:36:04 -05002865 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002866 intel_sdvo_connector->dot_crawl,
2867 intel_sdvo_connector->cur_dot_crawl);
2868 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2869 }
2870
Chris Wilsonc5521702010-08-04 13:50:28 +01002871 return true;
2872}
2873
2874static bool
2875intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2876 struct intel_sdvo_connector *intel_sdvo_connector,
2877 struct intel_sdvo_enhancements_reply enhancements)
2878{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002879 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002880 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2881 uint16_t response, data_value[2];
2882
2883 ENHANCEMENT(brightness, BRIGHTNESS);
2884
2885 return true;
2886}
2887#undef ENHANCEMENT
2888
2889static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2890 struct intel_sdvo_connector *intel_sdvo_connector)
2891{
2892 union {
2893 struct intel_sdvo_enhancements_reply reply;
2894 uint16_t response;
2895 } enhancements;
2896
Chris Wilson1a3665c2011-01-25 13:59:37 +00002897 BUILD_BUG_ON(sizeof(enhancements) != 2);
2898
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002899 enhancements.response = 0;
2900 intel_sdvo_get_value(intel_sdvo,
2901 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2902 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002903 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002904 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002905 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002906 }
Chris Wilson32aad862010-08-04 13:50:25 +01002907
Chris Wilsonc5521702010-08-04 13:50:28 +01002908 if (IS_TV(intel_sdvo_connector))
2909 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002910 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002911 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2912 else
2913 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002914}
Chris Wilson32aad862010-08-04 13:50:25 +01002915
Chris Wilsone957d772010-09-24 12:52:03 +01002916static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2917 struct i2c_msg *msgs,
2918 int num)
2919{
2920 struct intel_sdvo *sdvo = adapter->algo_data;
2921
2922 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2923 return -EIO;
2924
2925 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2926}
2927
2928static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2929{
2930 struct intel_sdvo *sdvo = adapter->algo_data;
2931 return sdvo->i2c->algo->functionality(sdvo->i2c);
2932}
2933
2934static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2935 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2936 .functionality = intel_sdvo_ddc_proxy_func
2937};
2938
2939static bool
2940intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2941 struct drm_device *dev)
2942{
2943 sdvo->ddc.owner = THIS_MODULE;
2944 sdvo->ddc.class = I2C_CLASS_DDC;
2945 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2946 sdvo->ddc.dev.parent = &dev->pdev->dev;
2947 sdvo->ddc.algo_data = sdvo;
2948 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2949
2950 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002951}
2952
Daniel Vettereef4eac2012-03-23 23:43:35 +01002953bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002954{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002955 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002956 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002957 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002958 int i;
Daniel Vetterb14c5672013-09-19 12:18:32 +02002959 intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002960 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002961 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002962
Chris Wilson56184e32011-05-17 14:03:50 +01002963 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002964 intel_sdvo->is_sdvob = is_sdvob;
2965 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Ville Syrjälä8bd864b2015-09-18 20:03:14 +03002966 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002967 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2968 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002969
Chris Wilson56184e32011-05-17 14:03:50 +01002970 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002971 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002972 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002973 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002974
Jesse Barnes79e53942008-11-07 14:24:08 -08002975 /* Read the regs to test if we can talk to the device */
2976 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002977 u8 byte;
2978
2979 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002980 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2981 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002982 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002983 }
2984 }
2985
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002986 intel_encoder->compute_config = intel_sdvo_compute_config;
Ville Syrjälä3c65d1d2015-05-05 17:17:36 +03002987 if (HAS_PCH_SPLIT(dev)) {
2988 intel_encoder->disable = pch_disable_sdvo;
2989 intel_encoder->post_disable = pch_post_disable_sdvo;
2990 } else {
2991 intel_encoder->disable = intel_disable_sdvo;
2992 }
Daniel Vetter192d47a2014-04-24 23:54:45 +02002993 intel_encoder->pre_enable = intel_sdvo_pre_enable;
Daniel Vetterce22c322012-07-01 15:31:04 +02002994 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002995 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002996 intel_encoder->get_config = intel_sdvo_get_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002997
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002998 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002999 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07003000 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08003001
Chris Wilsonea5b2132010-08-04 13:50:23 +01003002 if (intel_sdvo_output_setup(intel_sdvo,
3003 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01003004 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
3005 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003006 /* Output_setup can leave behind connectors! */
3007 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003008 }
3009
Chris Wilson7ba220c2013-06-09 16:02:04 +01003010 /* Only enable the hotplug irq if we need it, to work around noisy
3011 * hotplug lines.
3012 */
3013 if (intel_sdvo->hotplug_active) {
3014 intel_encoder->hpd_pin =
3015 intel_sdvo->is_sdvob ? HPD_SDVO_B : HPD_SDVO_C;
3016 }
3017
Daniel Vettere506d6f2012-11-13 17:24:43 +01003018 /*
3019 * Cloning SDVO with anything is often impossible, since the SDVO
3020 * encoder can request a special input timing mode. And even if that's
3021 * not the case we have evidence that cloning a plain unscaled mode with
3022 * VGA doesn't really work. Furthermore the cloning flags are way too
3023 * simplistic anyway to express such constraints, so just give up on
3024 * cloning for SDVO encoders.
3025 */
Ville Syrjäläbc079e82014-03-03 16:15:28 +02003026 intel_sdvo->base.cloneable = 0;
Daniel Vettere506d6f2012-11-13 17:24:43 +01003027
Ville Syrjälä8bd864b2015-09-18 20:03:14 +03003028 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003029
Jesse Barnes79e53942008-11-07 14:24:08 -08003030 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01003031 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003032 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003033
Chris Wilson32aad862010-08-04 13:50:25 +01003034 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
3035 &intel_sdvo->pixel_clock_min,
3036 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003037 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003038
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08003039 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08003040 "clock range %dMHz - %dMHz, "
3041 "input 1: %c, input 2: %c, "
3042 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01003043 SDVO_NAME(intel_sdvo),
3044 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
3045 intel_sdvo->caps.device_rev_id,
3046 intel_sdvo->pixel_clock_min / 1000,
3047 intel_sdvo->pixel_clock_max / 1000,
3048 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
3049 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08003050 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01003051 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003052 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01003053 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003054 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08003055 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003056
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003057err_output:
3058 intel_sdvo_output_cleanup(intel_sdvo);
3059
Chris Wilsonf899fc62010-07-20 15:44:45 -07003060err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01003061 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01003062 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03003063err_i2c_bus:
3064 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003065 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08003066
Eric Anholt7d573822009-01-02 13:33:00 -08003067 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003068}