Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 1 | /* |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 2 | * Copyright (C) 2015, 2016 ARM Ltd. |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope that it will be useful, |
| 9 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 11 | * GNU General Public License for more details. |
| 12 | * |
| 13 | * You should have received a copy of the GNU General Public License |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 14 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 15 | */ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 16 | #ifndef __KVM_ARM_VGIC_H |
| 17 | #define __KVM_ARM_VGIC_H |
Christoffer Dall | b18b577 | 2015-11-23 07:20:05 -0800 | [diff] [blame] | 18 | |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 19 | #include <linux/kernel.h> |
| 20 | #include <linux/kvm.h> |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 21 | #include <linux/irqreturn.h> |
| 22 | #include <linux/spinlock.h> |
Marc Zyngier | fb5ee36 | 2016-09-06 09:28:45 +0100 | [diff] [blame] | 23 | #include <linux/static_key.h> |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 24 | #include <linux/types.h> |
Andre Przywara | 6777f77 | 2015-03-26 14:39:34 +0000 | [diff] [blame] | 25 | #include <kvm/iodev.h> |
Andre Przywara | 424c338 | 2016-07-15 12:43:32 +0100 | [diff] [blame] | 26 | #include <linux/list.h> |
Vladimir Murzin | 5a7a842 | 2016-09-12 15:49:15 +0100 | [diff] [blame] | 27 | #include <linux/jump_label.h> |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 28 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 29 | #define VGIC_V3_MAX_CPUS 255 |
| 30 | #define VGIC_V2_MAX_CPUS 8 |
| 31 | #define VGIC_NR_IRQS_LEGACY 256 |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 32 | #define VGIC_NR_SGIS 16 |
| 33 | #define VGIC_NR_PPIS 16 |
| 34 | #define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS) |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 35 | #define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1) |
| 36 | #define VGIC_MAX_SPI 1019 |
| 37 | #define VGIC_MAX_RESERVED 1023 |
| 38 | #define VGIC_MIN_LPI 8192 |
Eric Auger | 180ae7b | 2016-07-22 16:20:41 +0000 | [diff] [blame] | 39 | #define KVM_IRQCHIP_NUM_PINS (1020 - 32) |
Marc Zyngier | 8d5c6b0 | 2013-06-03 15:55:02 +0100 | [diff] [blame] | 40 | |
Marc Zyngier | 1a9b130 | 2013-06-21 11:57:56 +0100 | [diff] [blame] | 41 | enum vgic_type { |
| 42 | VGIC_V2, /* Good ol' GICv2 */ |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 43 | VGIC_V3, /* New fancy GICv3 */ |
Marc Zyngier | 1a9b130 | 2013-06-21 11:57:56 +0100 | [diff] [blame] | 44 | }; |
| 45 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 46 | /* same for all guests, as depending only on the _host's_ GIC model */ |
| 47 | struct vgic_global { |
| 48 | /* type of the host GIC */ |
| 49 | enum vgic_type type; |
Marc Zyngier | 8d5c6b0 | 2013-06-03 15:55:02 +0100 | [diff] [blame] | 50 | |
Marc Zyngier | ca85f62 | 2013-06-18 19:17:28 +0100 | [diff] [blame] | 51 | /* Physical address of vgic virtual cpu interface */ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 52 | phys_addr_t vcpu_base; |
| 53 | |
Marc Zyngier | bf8feb3 | 2016-09-06 09:28:46 +0100 | [diff] [blame] | 54 | /* GICV mapping */ |
| 55 | void __iomem *vcpu_base_va; |
| 56 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 57 | /* virtual control interface mapping */ |
| 58 | void __iomem *vctrl_base; |
| 59 | |
| 60 | /* Number of implemented list registers */ |
| 61 | int nr_lr; |
| 62 | |
| 63 | /* Maintenance IRQ number */ |
| 64 | unsigned int maint_irq; |
| 65 | |
| 66 | /* maximum number of VCPUs allowed (GICv2 limits us to 8) */ |
| 67 | int max_gic_vcpus; |
| 68 | |
Andre Przywara | b5d84ff | 2014-06-03 10:26:03 +0200 | [diff] [blame] | 69 | /* Only needed for the legacy KVM_CREATE_IRQCHIP */ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 70 | bool can_emulate_gicv2; |
Vladimir Murzin | 5a7a842 | 2016-09-12 15:49:15 +0100 | [diff] [blame] | 71 | |
| 72 | /* GIC system register CPU interface */ |
| 73 | struct static_key_false gicv3_cpuif; |
Vijaya Kumar K | d017d7b | 2017-01-26 19:50:51 +0530 | [diff] [blame] | 74 | |
| 75 | u32 ich_vtr_el2; |
Marc Zyngier | ca85f62 | 2013-06-18 19:17:28 +0100 | [diff] [blame] | 76 | }; |
| 77 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 78 | extern struct vgic_global kvm_vgic_global_state; |
| 79 | |
| 80 | #define VGIC_V2_MAX_LRS (1 << 6) |
| 81 | #define VGIC_V3_MAX_LRS 16 |
| 82 | #define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr) |
| 83 | |
| 84 | enum vgic_irq_config { |
| 85 | VGIC_CONFIG_EDGE = 0, |
| 86 | VGIC_CONFIG_LEVEL |
Andre Przywara | b26e5fd | 2014-06-02 16:19:12 +0200 | [diff] [blame] | 87 | }; |
| 88 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 89 | struct vgic_irq { |
| 90 | spinlock_t irq_lock; /* Protects the content of the struct */ |
Andre Przywara | 3802411 | 2016-07-15 12:43:33 +0100 | [diff] [blame] | 91 | struct list_head lpi_list; /* Used to link all LPIs together */ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 92 | struct list_head ap_list; |
| 93 | |
| 94 | struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU |
| 95 | * SPIs and LPIs: The VCPU whose ap_list |
| 96 | * this is queued on. |
| 97 | */ |
| 98 | |
| 99 | struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should |
| 100 | * be sent to, as a result of the |
| 101 | * targets reg (v2) or the |
| 102 | * affinity reg (v3). |
| 103 | */ |
| 104 | |
| 105 | u32 intid; /* Guest visible INTID */ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 106 | bool line_level; /* Level only */ |
Christoffer Dall | 8694e4d | 2017-01-23 14:07:18 +0100 | [diff] [blame] | 107 | bool pending_latch; /* The pending latch state used to calculate |
| 108 | * the pending state for both level |
| 109 | * and edge triggered IRQs. */ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 110 | bool active; /* not used for LPIs */ |
| 111 | bool enabled; |
| 112 | bool hw; /* Tied to HW IRQ */ |
Andre Przywara | 5dd4b92 | 2016-07-15 12:43:27 +0100 | [diff] [blame] | 113 | struct kref refcount; /* Used for LPIs */ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 114 | u32 hwintid; /* HW INTID number */ |
| 115 | union { |
| 116 | u8 targets; /* GICv2 target VCPUs mask */ |
| 117 | u32 mpidr; /* GICv3 target VCPU */ |
| 118 | }; |
| 119 | u8 source; /* GICv2 SGIs only */ |
| 120 | u8 priority; |
| 121 | enum vgic_irq_config config; /* Level or edge */ |
| 122 | }; |
| 123 | |
| 124 | struct vgic_register_region; |
Andre Przywara | 59c5ab4 | 2016-07-15 12:43:30 +0100 | [diff] [blame] | 125 | struct vgic_its; |
| 126 | |
| 127 | enum iodev_type { |
| 128 | IODEV_CPUIF, |
| 129 | IODEV_DIST, |
| 130 | IODEV_REDIST, |
| 131 | IODEV_ITS |
| 132 | }; |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 133 | |
Andre Przywara | 6777f77 | 2015-03-26 14:39:34 +0000 | [diff] [blame] | 134 | struct vgic_io_device { |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 135 | gpa_t base_addr; |
Andre Przywara | 59c5ab4 | 2016-07-15 12:43:30 +0100 | [diff] [blame] | 136 | union { |
| 137 | struct kvm_vcpu *redist_vcpu; |
| 138 | struct vgic_its *its; |
| 139 | }; |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 140 | const struct vgic_register_region *regions; |
Andre Przywara | 59c5ab4 | 2016-07-15 12:43:30 +0100 | [diff] [blame] | 141 | enum iodev_type iodev_type; |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 142 | int nr_regions; |
Andre Przywara | 6777f77 | 2015-03-26 14:39:34 +0000 | [diff] [blame] | 143 | struct kvm_io_device dev; |
| 144 | }; |
| 145 | |
Andre Przywara | 59c5ab4 | 2016-07-15 12:43:30 +0100 | [diff] [blame] | 146 | struct vgic_its { |
| 147 | /* The base address of the ITS control register frame */ |
| 148 | gpa_t vgic_its_base; |
| 149 | |
| 150 | bool enabled; |
Andre Przywara | 1085fdc | 2016-07-15 12:43:31 +0100 | [diff] [blame] | 151 | bool initialized; |
Andre Przywara | 59c5ab4 | 2016-07-15 12:43:30 +0100 | [diff] [blame] | 152 | struct vgic_io_device iodev; |
Marc Zyngier | bb71764 | 2016-07-17 21:35:07 +0100 | [diff] [blame] | 153 | struct kvm_device *dev; |
Andre Przywara | 424c338 | 2016-07-15 12:43:32 +0100 | [diff] [blame] | 154 | |
| 155 | /* These registers correspond to GITS_BASER{0,1} */ |
| 156 | u64 baser_device_table; |
| 157 | u64 baser_coll_table; |
| 158 | |
| 159 | /* Protects the command queue */ |
| 160 | struct mutex cmd_lock; |
| 161 | u64 cbaser; |
| 162 | u32 creadr; |
| 163 | u32 cwriter; |
| 164 | |
| 165 | /* Protects the device and collection lists */ |
| 166 | struct mutex its_lock; |
| 167 | struct list_head device_list; |
| 168 | struct list_head collection_list; |
Andre Przywara | 59c5ab4 | 2016-07-15 12:43:30 +0100 | [diff] [blame] | 169 | }; |
| 170 | |
Christoffer Dall | 10f92c4 | 2017-01-17 23:09:13 +0100 | [diff] [blame] | 171 | struct vgic_state_iter; |
| 172 | |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 173 | struct vgic_dist { |
Marc Zyngier | f982cf4 | 2014-05-15 10:03:25 +0100 | [diff] [blame] | 174 | bool in_kernel; |
Marc Zyngier | 01ac5e3 | 2013-01-21 19:36:16 -0500 | [diff] [blame] | 175 | bool ready; |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 176 | bool initialized; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 177 | |
Andre Przywara | 59892136 | 2014-06-03 09:33:10 +0200 | [diff] [blame] | 178 | /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */ |
| 179 | u32 vgic_model; |
| 180 | |
Andre Przywara | 0e4e82f | 2016-07-15 12:43:38 +0100 | [diff] [blame] | 181 | /* Do injected MSIs require an additional device ID? */ |
| 182 | bool msis_require_devid; |
| 183 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 184 | int nr_spis; |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 185 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 186 | /* TODO: Consider moving to global state */ |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 187 | /* Virtual control interface mapping */ |
| 188 | void __iomem *vctrl_base; |
| 189 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 190 | /* base addresses in guest physical address space: */ |
| 191 | gpa_t vgic_dist_base; /* distributor */ |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 192 | union { |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 193 | /* either a GICv2 CPU interface */ |
| 194 | gpa_t vgic_cpu_base; |
| 195 | /* or a number of GICv3 redistributor regions */ |
| 196 | gpa_t vgic_redist_base; |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 197 | }; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 198 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 199 | /* distributor enabled */ |
| 200 | bool enabled; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 201 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 202 | struct vgic_irq *spis; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 203 | |
Andre Przywara | a9cf86f | 2015-03-26 14:39:35 +0000 | [diff] [blame] | 204 | struct vgic_io_device dist_iodev; |
Andre Przywara | 0aa1de5 | 2016-07-15 12:43:29 +0100 | [diff] [blame] | 205 | |
Andre Przywara | 1085fdc | 2016-07-15 12:43:31 +0100 | [diff] [blame] | 206 | bool has_its; |
| 207 | |
Andre Przywara | 0aa1de5 | 2016-07-15 12:43:29 +0100 | [diff] [blame] | 208 | /* |
| 209 | * Contains the attributes and gpa of the LPI configuration table. |
| 210 | * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share |
| 211 | * one address across all redistributors. |
| 212 | * GICv3 spec: 6.1.2 "LPI Configuration tables" |
| 213 | */ |
| 214 | u64 propbaser; |
Andre Przywara | 3802411 | 2016-07-15 12:43:33 +0100 | [diff] [blame] | 215 | |
| 216 | /* Protects the lpi_list and the count value below. */ |
| 217 | spinlock_t lpi_list_lock; |
| 218 | struct list_head lpi_list_head; |
| 219 | int lpi_list_count; |
Christoffer Dall | 10f92c4 | 2017-01-17 23:09:13 +0100 | [diff] [blame] | 220 | |
| 221 | /* used by vgic-debug */ |
| 222 | struct vgic_state_iter *iter; |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 223 | }; |
| 224 | |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 225 | struct vgic_v2_cpu_if { |
| 226 | u32 vgic_hcr; |
| 227 | u32 vgic_vmcr; |
| 228 | u32 vgic_misr; /* Saved only */ |
Christoffer Dall | 2df36a5 | 2014-09-28 16:04:26 +0200 | [diff] [blame] | 229 | u64 vgic_eisr; /* Saved only */ |
| 230 | u64 vgic_elrsr; /* Saved only */ |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 231 | u32 vgic_apr; |
Marc Zyngier | 8f186d5 | 2014-02-04 18:13:03 +0000 | [diff] [blame] | 232 | u32 vgic_lr[VGIC_V2_MAX_LRS]; |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 233 | }; |
| 234 | |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 235 | struct vgic_v3_cpu_if { |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 236 | u32 vgic_hcr; |
| 237 | u32 vgic_vmcr; |
Andre Przywara | 2f5fa41 | 2014-06-03 08:58:15 +0200 | [diff] [blame] | 238 | u32 vgic_sre; /* Restored only, change ignored */ |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 239 | u32 vgic_misr; /* Saved only */ |
| 240 | u32 vgic_eisr; /* Saved only */ |
| 241 | u32 vgic_elrsr; /* Saved only */ |
| 242 | u32 vgic_ap0r[4]; |
| 243 | u32 vgic_ap1r[4]; |
| 244 | u64 vgic_lr[VGIC_V3_MAX_LRS]; |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 245 | }; |
| 246 | |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 247 | struct vgic_cpu { |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 248 | /* CPU vif control registers for world switch */ |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 249 | union { |
| 250 | struct vgic_v2_cpu_if vgic_v2; |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 251 | struct vgic_v3_cpu_if vgic_v3; |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 252 | }; |
Marc Zyngier | 6c3d63c | 2014-06-23 17:37:18 +0100 | [diff] [blame] | 253 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 254 | unsigned int used_lrs; |
| 255 | struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS]; |
Marc Zyngier | 59f00ff | 2016-02-02 19:35:34 +0000 | [diff] [blame] | 256 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 257 | spinlock_t ap_list_lock; /* Protects the ap_list */ |
| 258 | |
| 259 | /* |
| 260 | * List of IRQs that this VCPU should consider because they are either |
| 261 | * Active or Pending (hence the name; AP list), or because they recently |
| 262 | * were one of the two and need to be migrated off this list to another |
| 263 | * VCPU. |
| 264 | */ |
| 265 | struct list_head ap_list_head; |
| 266 | |
| 267 | u64 live_lrs; |
Andre Przywara | 8f6cdc1 | 2016-07-15 12:43:22 +0100 | [diff] [blame] | 268 | |
| 269 | /* |
| 270 | * Members below are used with GICv3 emulation only and represent |
| 271 | * parts of the redistributor. |
| 272 | */ |
| 273 | struct vgic_io_device rd_iodev; |
| 274 | struct vgic_io_device sgi_iodev; |
Andre Przywara | 0aa1de5 | 2016-07-15 12:43:29 +0100 | [diff] [blame] | 275 | |
| 276 | /* Contains the attributes and gpa of the LPI pending tables. */ |
| 277 | u64 pendbaser; |
| 278 | |
| 279 | bool lpis_enabled; |
Vijaya Kumar K | d017d7b | 2017-01-26 19:50:51 +0530 | [diff] [blame] | 280 | |
| 281 | /* Cache guest priority bits */ |
| 282 | u32 num_pri_bits; |
| 283 | |
| 284 | /* Cache guest interrupt ID bits */ |
| 285 | u32 num_id_bits; |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 286 | }; |
| 287 | |
Marc Zyngier | fb5ee36 | 2016-09-06 09:28:45 +0100 | [diff] [blame] | 288 | extern struct static_key_false vgic_v2_cpuif_trap; |
| 289 | |
Christoffer Dall | ce01e4e | 2013-09-23 14:55:56 -0700 | [diff] [blame] | 290 | int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write); |
Marc Zyngier | 6c3d63c | 2014-06-23 17:37:18 +0100 | [diff] [blame] | 291 | void kvm_vgic_early_init(struct kvm *kvm); |
Andre Przywara | 59892136 | 2014-06-03 09:33:10 +0200 | [diff] [blame] | 292 | int kvm_vgic_create(struct kvm *kvm, u32 type); |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 293 | void kvm_vgic_destroy(struct kvm *kvm); |
Marc Zyngier | 6c3d63c | 2014-06-23 17:37:18 +0100 | [diff] [blame] | 294 | void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu); |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 295 | void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu); |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 296 | int kvm_vgic_map_resources(struct kvm *kvm); |
| 297 | int kvm_vgic_hyp_init(void); |
| 298 | |
| 299 | int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid, |
Marc Zyngier | 5863c2c | 2013-01-21 19:36:15 -0500 | [diff] [blame] | 300 | bool level); |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 301 | int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid, unsigned int intid, |
| 302 | bool level); |
| 303 | int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq); |
Andre Przywara | 63306c2 | 2016-04-13 10:04:06 +0100 | [diff] [blame] | 304 | int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq); |
Andre Przywara | e262f41 | 2016-04-13 10:03:49 +0100 | [diff] [blame] | 305 | bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq); |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 306 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 307 | int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu); |
| 308 | |
Marc Zyngier | f982cf4 | 2014-05-15 10:03:25 +0100 | [diff] [blame] | 309 | #define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel)) |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 310 | #define vgic_initialized(k) ((k)->arch.vgic.initialized) |
Christoffer Dall | c52edf5 | 2014-12-09 14:28:09 +0100 | [diff] [blame] | 311 | #define vgic_ready(k) ((k)->arch.vgic.ready) |
Andre Przywara | 2defaff | 2016-03-07 17:32:29 +0700 | [diff] [blame] | 312 | #define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 313 | ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS)) |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 314 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 315 | bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu); |
| 316 | void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu); |
| 317 | void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu); |
| 318 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 319 | void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg); |
Marc Zyngier | 8f186d5 | 2014-02-04 18:13:03 +0000 | [diff] [blame] | 320 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 321 | /** |
| 322 | * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW |
| 323 | * |
| 324 | * The host's GIC naturally limits the maximum amount of VCPUs a guest |
| 325 | * can use. |
| 326 | */ |
| 327 | static inline int kvm_vgic_get_max_vcpus(void) |
| 328 | { |
| 329 | return kvm_vgic_global_state.max_gic_vcpus; |
| 330 | } |
| 331 | |
Andre Przywara | 0e4e82f | 2016-07-15 12:43:38 +0100 | [diff] [blame] | 332 | int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi); |
| 333 | |
Eric Auger | 180ae7b | 2016-07-22 16:20:41 +0000 | [diff] [blame] | 334 | /** |
| 335 | * kvm_vgic_setup_default_irq_routing: |
| 336 | * Setup a default flat gsi routing table mapping all SPIs |
| 337 | */ |
| 338 | int kvm_vgic_setup_default_irq_routing(struct kvm *kvm); |
| 339 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 340 | #endif /* __KVM_ARM_VGIC_H */ |