blob: 4af6400ccd957d105934ac1c0c811310a682efe6 [file] [log] [blame]
Mike Lavender2f9f7622006-01-08 13:34:27 -08001/*
David Brownellfa0a8c72007-06-24 15:12:35 -07002 * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
Mike Lavender2f9f7622006-01-08 13:34:27 -08003 *
4 * Author: Mike Lavender, mike@steroidmicros.com
5 *
6 * Copyright (c) 2005, Intec Automation Inc.
7 *
8 * Some parts are based on lart.c by Abraham Van Der Merwe
9 *
10 * Cleaned up and generalized based on mtd_dataflash.c
11 *
12 * This code is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +040018#include <linux/err.h>
19#include <linux/errno.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080020#include <linux/module.h>
21#include <linux/device.h>
David Brownell7d5230e2007-06-24 15:09:13 -070022
Mike Lavender2f9f7622006-01-08 13:34:27 -080023#include <linux/mtd/mtd.h>
24#include <linux/mtd/partitions.h>
David Brownell7d5230e2007-06-24 15:09:13 -070025
Mike Lavender2f9f7622006-01-08 13:34:27 -080026#include <linux/spi/spi.h>
27#include <linux/spi/flash.h>
Brian Norris03e296f2014-03-20 05:00:12 -070028#include <linux/mtd/spi-nor.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080029
Brian Norris778d2262013-07-24 18:32:07 -070030#define MAX_CMD_SIZE 6
Mike Lavender2f9f7622006-01-08 13:34:27 -080031struct m25p {
32 struct spi_device *spi;
Brian Norris03e296f2014-03-20 05:00:12 -070033 struct spi_nor spi_nor;
Mike Lavender2f9f7622006-01-08 13:34:27 -080034 struct mtd_info mtd;
Brian Norris03e296f2014-03-20 05:00:12 -070035 u8 command[MAX_CMD_SIZE];
Mike Lavender2f9f7622006-01-08 13:34:27 -080036};
37
Brian Norris03e296f2014-03-20 05:00:12 -070038static int m25p80_read_reg(struct spi_nor *nor, u8 code, u8 *val, int len)
Mike Lavender2f9f7622006-01-08 13:34:27 -080039{
Brian Norris03e296f2014-03-20 05:00:12 -070040 struct m25p *flash = nor->priv;
41 struct spi_device *spi = flash->spi;
Sourav Poddar3487a6392013-11-06 20:05:35 +053042 int ret;
Sourav Poddar3487a6392013-11-06 20:05:35 +053043
Brian Norris03e296f2014-03-20 05:00:12 -070044 ret = spi_write_then_read(spi, &code, 1, val, len);
45 if (ret < 0)
46 dev_err(&spi->dev, "error %d reading %x\n", ret, code);
Sourav Poddar3487a6392013-11-06 20:05:35 +053047
Brian Norris03e296f2014-03-20 05:00:12 -070048 return ret;
Sourav Poddar3487a6392013-11-06 20:05:35 +053049}
50
Brian Norris03e296f2014-03-20 05:00:12 -070051static void m25p_addr2cmd(struct spi_nor *nor, unsigned int addr, u8 *cmd)
Anton Vorontsov837479d2009-10-12 20:24:40 +040052{
53 /* opcode is in cmd[0] */
Brian Norris03e296f2014-03-20 05:00:12 -070054 cmd[1] = addr >> (nor->addr_width * 8 - 8);
55 cmd[2] = addr >> (nor->addr_width * 8 - 16);
56 cmd[3] = addr >> (nor->addr_width * 8 - 24);
57 cmd[4] = addr >> (nor->addr_width * 8 - 32);
Anton Vorontsov837479d2009-10-12 20:24:40 +040058}
59
Brian Norris03e296f2014-03-20 05:00:12 -070060static int m25p_cmdsz(struct spi_nor *nor)
Anton Vorontsov837479d2009-10-12 20:24:40 +040061{
Brian Norris03e296f2014-03-20 05:00:12 -070062 return 1 + nor->addr_width;
Anton Vorontsov837479d2009-10-12 20:24:40 +040063}
64
Brian Norris03e296f2014-03-20 05:00:12 -070065static int m25p80_write_reg(struct spi_nor *nor, u8 opcode, u8 *buf, int len,
66 int wr_en)
Mike Lavender2f9f7622006-01-08 13:34:27 -080067{
Brian Norris03e296f2014-03-20 05:00:12 -070068 struct m25p *flash = nor->priv;
69 struct spi_device *spi = flash->spi;
Mike Lavender2f9f7622006-01-08 13:34:27 -080070
Brian Norris03e296f2014-03-20 05:00:12 -070071 flash->command[0] = opcode;
72 if (buf)
73 memcpy(&flash->command[1], buf, len);
Mike Lavender2f9f7622006-01-08 13:34:27 -080074
Brian Norris03e296f2014-03-20 05:00:12 -070075 return spi_write(spi, flash->command, len + 1);
Mike Lavender2f9f7622006-01-08 13:34:27 -080076}
77
Brian Norris03e296f2014-03-20 05:00:12 -070078static void m25p80_write(struct spi_nor *nor, loff_t to, size_t len,
79 size_t *retlen, const u_char *buf)
Mike Lavender2f9f7622006-01-08 13:34:27 -080080{
Brian Norris03e296f2014-03-20 05:00:12 -070081 struct m25p *flash = nor->priv;
82 struct spi_device *spi = flash->spi;
83 struct spi_transfer t[2] = {};
84 struct spi_message m;
85 int cmd_sz = m25p_cmdsz(nor);
Mike Lavender2f9f7622006-01-08 13:34:27 -080086
Brian Norris03e296f2014-03-20 05:00:12 -070087 spi_message_init(&m);
Mike Lavender2f9f7622006-01-08 13:34:27 -080088
Brian Norris03e296f2014-03-20 05:00:12 -070089 if (nor->program_opcode == OPCODE_AAI_WP && nor->sst_write_second)
90 cmd_sz = 1;
Mike Lavender2f9f7622006-01-08 13:34:27 -080091
Brian Norris03e296f2014-03-20 05:00:12 -070092 flash->command[0] = nor->program_opcode;
93 m25p_addr2cmd(nor, to, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -080094
Brian Norris03e296f2014-03-20 05:00:12 -070095 t[0].tx_buf = flash->command;
96 t[0].len = cmd_sz;
97 spi_message_add_tail(&t[0], &m);
Mike Lavender2f9f7622006-01-08 13:34:27 -080098
Brian Norris03e296f2014-03-20 05:00:12 -070099 t[1].tx_buf = buf;
100 t[1].len = len;
101 spi_message_add_tail(&t[1], &m);
Chen Gong78546432008-11-26 10:23:57 +0000102
Brian Norris03e296f2014-03-20 05:00:12 -0700103 spi_sync(spi, &m);
Chen Gong78546432008-11-26 10:23:57 +0000104
Brian Norris03e296f2014-03-20 05:00:12 -0700105 *retlen += m.actual_length - cmd_sz;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800106}
107
Brian Norris03e296f2014-03-20 05:00:12 -0700108static inline unsigned int m25p80_rx_nbits(struct spi_nor *nor)
Sourav Poddar8552b432013-11-06 20:05:34 +0530109{
Brian Norris03e296f2014-03-20 05:00:12 -0700110 switch (nor->flash_read) {
111 case SPI_NOR_DUAL:
Geert Uytterhoevendbbafb72014-01-21 13:59:18 +0100112 return 2;
Brian Norris03e296f2014-03-20 05:00:12 -0700113 case SPI_NOR_QUAD:
Geert Uytterhoeven464e9062014-01-21 13:59:17 +0100114 return 4;
115 default:
116 return 0;
117 }
118}
119
Sourav Poddar8552b432013-11-06 20:05:34 +0530120/*
Brian Norris03e296f2014-03-20 05:00:12 -0700121 * Read an address range from the nor chip. The address range
Mike Lavender2f9f7622006-01-08 13:34:27 -0800122 * may be any size provided it is within the physical boundaries.
123 */
Brian Norris03e296f2014-03-20 05:00:12 -0700124static int m25p80_read(struct spi_nor *nor, loff_t from, size_t len,
125 size_t *retlen, u_char *buf)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800126{
Brian Norris03e296f2014-03-20 05:00:12 -0700127 struct m25p *flash = nor->priv;
128 struct spi_device *spi = flash->spi;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800129 struct spi_transfer t[2];
130 struct spi_message m;
Brian Norris03e296f2014-03-20 05:00:12 -0700131 int dummy = nor->read_dummy;
132 int ret;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800133
Brian Norris03e296f2014-03-20 05:00:12 -0700134 /* Wait till previous write/erase is done. */
135 ret = nor->wait_till_ready(nor);
136 if (ret)
137 return ret;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800138
Vitaly Wool8275c642006-01-08 13:34:28 -0800139 spi_message_init(&m);
140 memset(t, 0, (sizeof t));
141
Brian Norris03e296f2014-03-20 05:00:12 -0700142 flash->command[0] = nor->read_opcode;
143 m25p_addr2cmd(nor, from, flash->command);
Sourav Poddar8552b432013-11-06 20:05:34 +0530144
Vitaly Wool8275c642006-01-08 13:34:28 -0800145 t[0].tx_buf = flash->command;
Brian Norris03e296f2014-03-20 05:00:12 -0700146 t[0].len = m25p_cmdsz(nor) + dummy;
Vitaly Wool8275c642006-01-08 13:34:28 -0800147 spi_message_add_tail(&t[0], &m);
148
149 t[1].rx_buf = buf;
Brian Norris03e296f2014-03-20 05:00:12 -0700150 t[1].rx_nbits = m25p80_rx_nbits(nor);
Vitaly Wool8275c642006-01-08 13:34:28 -0800151 t[1].len = len;
152 spi_message_add_tail(&t[1], &m);
153
Brian Norris03e296f2014-03-20 05:00:12 -0700154 spi_sync(spi, &m);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800155
Brian Norris03e296f2014-03-20 05:00:12 -0700156 *retlen = m.actual_length - m25p_cmdsz(nor) - dummy;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800157 return 0;
158}
159
Brian Norris03e296f2014-03-20 05:00:12 -0700160static int m25p80_erase(struct spi_nor *nor, loff_t offset)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800161{
Brian Norris03e296f2014-03-20 05:00:12 -0700162 struct m25p *flash = nor->priv;
163 int ret;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800164
Brian Norris03e296f2014-03-20 05:00:12 -0700165 dev_dbg(nor->dev, "%dKiB at 0x%08x\n",
166 flash->mtd.erasesize / 1024, (u32)offset);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800167
168 /* Wait until finished previous write command. */
Brian Norris03e296f2014-03-20 05:00:12 -0700169 ret = nor->wait_till_ready(nor);
170 if (ret)
171 return ret;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800172
Brian Norris03e296f2014-03-20 05:00:12 -0700173 /* Send write enable, then erase commands. */
174 ret = nor->write_reg(nor, OPCODE_WREN, NULL, 0, 0);
175 if (ret)
176 return ret;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800177
Brian Norris03e296f2014-03-20 05:00:12 -0700178 /* Set up command buffer. */
179 flash->command[0] = nor->erase_opcode;
180 m25p_addr2cmd(nor, offset, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800181
Brian Norris03e296f2014-03-20 05:00:12 -0700182 spi_write(flash->spi, flash->command, m25p_cmdsz(nor));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800183
184 return 0;
185}
186
Mike Lavender2f9f7622006-01-08 13:34:27 -0800187/*
188 * board specific setup should have ensured the SPI clock used here
189 * matches what the READ command supports, at least until this driver
190 * understands FAST_READ (for clocks over 25 MHz).
191 */
Bill Pemberton06f25512012-11-19 13:23:07 -0500192static int m25p_probe(struct spi_device *spi)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800193{
Dmitry Eremin-Solenikovea6a4722011-05-30 01:02:20 +0400194 struct mtd_part_parser_data ppdata;
Brian Norris03e296f2014-03-20 05:00:12 -0700195 struct flash_platform_data *data;
196 struct m25p *flash;
197 struct spi_nor *nor;
198 enum read_mode mode = SPI_NOR_NORMAL;
Sourav Poddar3487a6392013-11-06 20:05:35 +0530199 int ret;
Shaohui Xie5f949132011-10-14 15:49:00 +0800200
Brian Norris778d2262013-07-24 18:32:07 -0700201 flash = devm_kzalloc(&spi->dev, sizeof(*flash), GFP_KERNEL);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800202 if (!flash)
203 return -ENOMEM;
Brian Norris778d2262013-07-24 18:32:07 -0700204
Brian Norris03e296f2014-03-20 05:00:12 -0700205 nor = &flash->spi_nor;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800206
Brian Norris03e296f2014-03-20 05:00:12 -0700207 /* install the hooks */
208 nor->read = m25p80_read;
209 nor->write = m25p80_write;
210 nor->erase = m25p80_erase;
211 nor->write_reg = m25p80_write_reg;
212 nor->read_reg = m25p80_read_reg;
213
214 nor->dev = &spi->dev;
215 nor->mtd = &flash->mtd;
216 nor->priv = flash;
217
Jingoo Han975aefc2013-04-06 15:41:32 +0900218 spi_set_drvdata(spi, flash);
Brian Norris03e296f2014-03-20 05:00:12 -0700219 flash->mtd.priv = nor;
220 flash->spi = spi;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800221
Brian Norris03e296f2014-03-20 05:00:12 -0700222 if (spi->mode & SPI_RX_QUAD)
223 mode = SPI_NOR_QUAD;
224 ret = spi_nor_scan(nor, spi_get_device_id(spi), mode);
225 if (ret)
226 return ret;
Michael Hennerich72289822008-07-03 23:54:42 -0700227
Brian Norris03e296f2014-03-20 05:00:12 -0700228 data = dev_get_platdata(&spi->dev);
Dmitry Eremin-Solenikovea6a4722011-05-30 01:02:20 +0400229 ppdata.of_node = spi->dev.of_node;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700230
Dmitry Eremin-Solenikov871770b2011-06-02 17:59:16 +0400231 return mtd_device_parse_register(&flash->mtd, NULL, &ppdata,
232 data ? data->parts : NULL,
233 data ? data->nr_parts : 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800234}
235
236
Bill Pemberton810b7e02012-11-19 13:26:04 -0500237static int m25p_remove(struct spi_device *spi)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800238{
Jingoo Han975aefc2013-04-06 15:41:32 +0900239 struct m25p *flash = spi_get_drvdata(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800240
241 /* Clean up MTD stuff. */
Brian Norris9650b9b2013-10-27 15:42:12 -0700242 return mtd_device_unregister(&flash->mtd);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800243}
244
245
246static struct spi_driver m25p80_driver = {
247 .driver = {
248 .name = "m25p80",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800249 .owner = THIS_MODULE,
250 },
Brian Norris03e296f2014-03-20 05:00:12 -0700251 .id_table = spi_nor_ids,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800252 .probe = m25p_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -0500253 .remove = m25p_remove,
David Brownellfa0a8c72007-06-24 15:12:35 -0700254
255 /* REVISIT: many of these chips have deep power-down modes, which
256 * should clearly be entered on suspend() to minimize power use.
257 * And also when they're otherwise idle...
258 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800259};
260
Axel Linc9d1b752012-01-27 15:45:20 +0800261module_spi_driver(m25p80_driver);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800262
263MODULE_LICENSE("GPL");
264MODULE_AUTHOR("Mike Lavender");
265MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");