blob: da8734e25f508bf8ab56571836e038397b7de35c [file] [log] [blame]
Tomasz Figa0f7238a2012-11-06 15:09:04 +09001/*
2 * Samsung's Exynos4x12 SoCs device tree source
3 *
4 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Samsung's Exynos4x12 SoCs device nodes are listed in this file. Exynos4x12
8 * based board files can include this file and provide values for board specfic
9 * bindings.
10 *
11 * Note: This file does not include device nodes for all the controllers in
12 * Exynos4x12 SoC. As device tree coverage for Exynos4x12 increases, additional
13 * nodes can be added to this file.
14 *
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18*/
19
Padmavathi Venna37992792013-06-18 00:02:08 +090020#include "exynos4.dtsi"
21#include "exynos4x12-pinctrl.dtsi"
Tomasz Figa0f7238a2012-11-06 15:09:04 +090022
23/ {
Tomasz Figa64a57432012-11-07 08:50:40 +090024 aliases {
25 pinctrl0 = &pinctrl_0;
26 pinctrl1 = &pinctrl_1;
27 pinctrl2 = &pinctrl_2;
28 pinctrl3 = &pinctrl_3;
Sylwester Nawrocki582435b2013-08-06 02:49:44 +090029 fimc-lite0 = &fimc_lite_0;
30 fimc-lite1 = &fimc_lite_1;
Tomasz Figa56d52bf2013-12-21 07:37:30 +090031 mshc0 = &mshc_0;
Tomasz Figa64a57432012-11-07 08:50:40 +090032 };
33
Sachin Kamatb3205de2014-05-13 07:13:44 +090034 sysram@02020000 {
35 compatible = "mmio-sram";
36 reg = <0x02020000 0x40000>;
37 #address-cells = <1>;
38 #size-cells = <1>;
39 ranges = <0 0x02020000 0x40000>;
40
41 smp-sysram@0 {
42 compatible = "samsung,exynos4210-sysram";
43 reg = <0x0 0x1000>;
44 };
45
46 smp-sysram@2f000 {
47 compatible = "samsung,exynos4210-sysram-ns";
48 reg = <0x2f000 0x1000>;
49 };
50 };
51
Sylwester Nawrocki2ab9f3c2013-08-06 02:49:44 +090052 pd_isp: isp-power-domain@10023CA0 {
53 compatible = "samsung,exynos4210-pd";
54 reg = <0x10023CA0 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +090055 #power-domain-cells = <0>;
Tomasz Figa0f7238a2012-11-06 15:09:04 +090056 };
57
Lee Jones1fd9a012013-08-06 03:04:51 +090058 clock: clock-controller@10030000 {
Thomas Abrahamd8bafc82013-03-09 17:11:33 +090059 compatible = "samsung,exynos4412-clock";
60 reg = <0x10030000 0x20000>;
61 #clock-cells = <1>;
62 };
63
Tomasz Figa39e596f2013-12-19 03:17:43 +090064 mct@10050000 {
65 compatible = "samsung,exynos4412-mct";
66 reg = <0x10050000 0x800>;
67 interrupt-parent = <&mct_map>;
Tomasz Figa84ee1c152013-12-19 03:17:49 +090068 interrupts = <0>, <1>, <2>, <3>, <4>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +090069 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
Tomasz Figa39e596f2013-12-19 03:17:43 +090070 clock-names = "fin_pll", "mct";
71
72 mct_map: mct-map {
Tomasz Figa84ee1c152013-12-19 03:17:49 +090073 #interrupt-cells = <1>;
Tomasz Figa39e596f2013-12-19 03:17:43 +090074 #address-cells = <0>;
75 #size-cells = <0>;
Tomasz Figa84ee1c152013-12-19 03:17:49 +090076 interrupt-map = <0 &gic 0 57 0>,
77 <1 &combiner 12 5>,
78 <2 &combiner 12 6>,
79 <3 &combiner 12 7>,
80 <4 &gic 1 12 0>;
Tomasz Figa39e596f2013-12-19 03:17:43 +090081 };
82 };
83
Chanwoo Choi8bdfa202014-03-18 06:25:59 +090084 combiner: interrupt-controller@10440000 {
85 interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>,
86 <0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>,
87 <0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>,
88 <0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>,
89 <0 107 0>, <0 108 0>, <0 48 0>, <0 42 0>;
90 };
91
Tomasz Figa64a57432012-11-07 08:50:40 +090092 pinctrl_0: pinctrl@11400000 {
Kukjin Kimb533c862013-01-02 16:05:42 -080093 compatible = "samsung,exynos4x12-pinctrl";
Tomasz Figa64a57432012-11-07 08:50:40 +090094 reg = <0x11400000 0x1000>;
95 interrupts = <0 47 0>;
96 };
97
98 pinctrl_1: pinctrl@11000000 {
Kukjin Kimb533c862013-01-02 16:05:42 -080099 compatible = "samsung,exynos4x12-pinctrl";
Tomasz Figa64a57432012-11-07 08:50:40 +0900100 reg = <0x11000000 0x1000>;
101 interrupts = <0 46 0>;
102
103 wakup_eint: wakeup-interrupt-controller {
104 compatible = "samsung,exynos4210-wakeup-eint";
105 interrupt-parent = <&gic>;
106 interrupts = <0 32 0>;
107 };
108 };
109
Chanwoo Choic63c5742014-03-18 06:25:58 +0900110 adc: adc@126C0000 {
111 compatible = "samsung,exynos-adc-v1";
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100112 reg = <0x126C0000 0x100>;
Chanwoo Choic63c5742014-03-18 06:25:58 +0900113 interrupt-parent = <&combiner>;
114 interrupts = <10 3>;
115 clocks = <&clock CLK_TSADC>;
116 clock-names = "adc";
117 #io-channel-cells = <1>;
118 io-channel-ranges;
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100119 samsung,syscon-phandle = <&pmu_system_controller>;
Chanwoo Choic63c5742014-03-18 06:25:58 +0900120 status = "disabled";
121 };
122
Tomasz Figa64a57432012-11-07 08:50:40 +0900123 pinctrl_2: pinctrl@03860000 {
Kukjin Kimb533c862013-01-02 16:05:42 -0800124 compatible = "samsung,exynos4x12-pinctrl";
Tomasz Figa64a57432012-11-07 08:50:40 +0900125 reg = <0x03860000 0x1000>;
126 interrupt-parent = <&combiner>;
127 interrupts = <10 0>;
128 };
129
130 pinctrl_3: pinctrl@106E0000 {
Kukjin Kimb533c862013-01-02 16:05:42 -0800131 compatible = "samsung,exynos4x12-pinctrl";
Tomasz Figa64a57432012-11-07 08:50:40 +0900132 reg = <0x106E0000 0x1000>;
133 interrupts = <0 72 0>;
134 };
Sachin Kamat3a0d48f2013-04-04 13:51:10 +0900135
Chanho Park7b9613a2014-05-23 03:30:20 +0900136 pmu_system_controller: system-controller@10020000 {
137 compatible = "samsung,exynos4212-pmu", "syscon";
Tomasz Figad19bb392014-06-24 18:08:27 +0200138 clock-names = "clkout0", "clkout1", "clkout2", "clkout3",
139 "clkout4", "clkout8", "clkout9";
140 clocks = <&clock CLK_OUT_DMC>, <&clock CLK_OUT_TOP>,
141 <&clock CLK_OUT_LEFTBUS>, <&clock CLK_OUT_RIGHTBUS>,
142 <&clock CLK_OUT_CPU>, <&clock CLK_XXTI>,
143 <&clock CLK_XUSBXTI>;
144 #clock-cells = <1>;
Chanho Park7b9613a2014-05-23 03:30:20 +0900145 };
146
Sachin Kamat3a0d48f2013-04-04 13:51:10 +0900147 g2d@10800000 {
148 compatible = "samsung,exynos4212-g2d";
149 reg = <0x10800000 0x1000>;
150 interrupts = <0 89 0>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900151 clocks = <&clock CLK_SCLK_FIMG2D>, <&clock CLK_G2D>;
Sachin Kamatcfc56522013-06-10 17:52:27 +0900152 clock-names = "sclk_fimg2d", "fimg2d";
Sachin Kamat3a0d48f2013-04-04 13:51:10 +0900153 status = "disabled";
154 };
Sylwester Nawrocki582435b2013-08-06 02:49:44 +0900155
156 camera {
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900157 clocks = <&clock CLK_SCLK_CAM0>, <&clock CLK_SCLK_CAM1>,
158 <&clock CLK_PIXELASYNCM0>, <&clock CLK_PIXELASYNCM1>;
Sylwester Nawrocki582435b2013-08-06 02:49:44 +0900159 clock-names = "sclk_cam0", "sclk_cam1", "pxl_async0", "pxl_async1";
160
161 fimc_0: fimc@11800000 {
162 compatible = "samsung,exynos4212-fimc";
163 samsung,pix-limits = <4224 8192 1920 4224>;
164 samsung,mainscaler-ext;
165 samsung,isp-wb;
166 samsung,cam-if;
167 };
168
169 fimc_1: fimc@11810000 {
170 compatible = "samsung,exynos4212-fimc";
171 samsung,pix-limits = <4224 8192 1920 4224>;
172 samsung,mainscaler-ext;
173 samsung,isp-wb;
174 samsung,cam-if;
175 };
176
177 fimc_2: fimc@11820000 {
178 compatible = "samsung,exynos4212-fimc";
179 samsung,pix-limits = <4224 8192 1920 4224>;
180 samsung,mainscaler-ext;
181 samsung,isp-wb;
182 samsung,lcd-wb;
183 samsung,cam-if;
184 };
185
186 fimc_3: fimc@11830000 {
187 compatible = "samsung,exynos4212-fimc";
188 samsung,pix-limits = <1920 8192 1366 1920>;
189 samsung,rotators = <0>;
190 samsung,mainscaler-ext;
191 samsung,isp-wb;
192 samsung,lcd-wb;
193 };
194
195 fimc_lite_0: fimc-lite@12390000 {
196 compatible = "samsung,exynos4212-fimc-lite";
197 reg = <0x12390000 0x1000>;
198 interrupts = <0 105 0>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900199 power-domains = <&pd_isp>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900200 clocks = <&clock CLK_FIMC_LITE0>;
Sylwester Nawrocki582435b2013-08-06 02:49:44 +0900201 clock-names = "flite";
202 status = "disabled";
203 };
204
205 fimc_lite_1: fimc-lite@123A0000 {
206 compatible = "samsung,exynos4212-fimc-lite";
207 reg = <0x123A0000 0x1000>;
208 interrupts = <0 106 0>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900209 power-domains = <&pd_isp>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900210 clocks = <&clock CLK_FIMC_LITE1>;
Sylwester Nawrocki582435b2013-08-06 02:49:44 +0900211 clock-names = "flite";
212 status = "disabled";
213 };
214
215 fimc_is: fimc-is@12000000 {
216 compatible = "samsung,exynos4212-fimc-is", "simple-bus";
217 reg = <0x12000000 0x260000>;
218 interrupts = <0 90 0>, <0 95 0>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900219 power-domains = <&pd_isp>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900220 clocks = <&clock CLK_FIMC_LITE0>,
221 <&clock CLK_FIMC_LITE1>, <&clock CLK_PPMUISPX>,
222 <&clock CLK_PPMUISPMX>,
223 <&clock CLK_MOUT_MPLL_USER_T>,
224 <&clock CLK_FIMC_ISP>, <&clock CLK_FIMC_DRC>,
225 <&clock CLK_FIMC_FD>, <&clock CLK_MCUISP>,
226 <&clock CLK_DIV_ISP0>,<&clock CLK_DIV_ISP1>,
227 <&clock CLK_DIV_MCUISP0>,
228 <&clock CLK_DIV_MCUISP1>,
229 <&clock CLK_SCLK_UART_ISP>,
230 <&clock CLK_ACLK200>, <&clock CLK_DIV_ACLK200>,
231 <&clock CLK_ACLK400_MCUISP>,
232 <&clock CLK_DIV_ACLK400_MCUISP>;
Sylwester Nawrocki582435b2013-08-06 02:49:44 +0900233 clock-names = "lite0", "lite1", "ppmuispx",
234 "ppmuispmx", "mpll", "isp",
235 "drc", "fd", "mcuisp",
236 "ispdiv0", "ispdiv1", "mcuispdiv0",
237 "mcuispdiv1", "uart", "aclk200",
238 "div_aclk200", "aclk400mcuisp",
239 "div_aclk400mcuisp";
240 #address-cells = <1>;
241 #size-cells = <1>;
242 ranges;
243 status = "disabled";
244
245 pmu {
246 reg = <0x10020000 0x3000>;
247 };
248
249 i2c1_isp: i2c-isp@12140000 {
250 compatible = "samsung,exynos4212-i2c-isp";
251 reg = <0x12140000 0x100>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900252 clocks = <&clock CLK_I2C1_ISP>;
Sylwester Nawrocki582435b2013-08-06 02:49:44 +0900253 clock-names = "i2c_isp";
254 #address-cells = <1>;
255 #size-cells = <0>;
256 };
257 };
258 };
Tomasz Figa56d52bf2013-12-21 07:37:30 +0900259
260 mshc_0: mmc@12550000 {
261 compatible = "samsung,exynos4412-dw-mshc";
262 reg = <0x12550000 0x1000>;
263 interrupts = <0 77 0>;
264 #address-cells = <1>;
265 #size-cells = <0>;
266 fifo-depth = <0x80>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900267 clocks = <&clock CLK_SDMMC4>, <&clock CLK_SCLK_MMC4>;
Tomasz Figa56d52bf2013-12-21 07:37:30 +0900268 clock-names = "biu", "ciu";
269 status = "disabled";
270 };
Chanho Park26bbd412014-05-23 03:30:20 +0900271
272 exynos-usbphy@125B0000 {
273 compatible = "samsung,exynos4x12-usb2-phy";
274 samsung,sysreg-phandle = <&sys_reg>;
275 };
Lukasz Majewskibf61eed2014-11-22 22:58:09 +0900276
277 tmu@100C0000 {
278 compatible = "samsung,exynos4412-tmu";
279 interrupt-parent = <&combiner>;
280 interrupts = <2 4>;
281 reg = <0x100C0000 0x100>;
282 clocks = <&clock 383>;
283 clock-names = "tmu_apbif";
284 status = "disabled";
285 };
Tomasz Figa0f7238a2012-11-06 15:09:04 +0900286};