blob: 0ced079b7ae3d715ff4dc1d20b6353c96f0ec224 [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Benoit Coussond9fda072011-08-09 17:15:17 +020013/ {
14 compatible = "ti,omap4430", "ti,omap4";
Marc Zyngier7136d452015-03-11 15:43:49 +000015 interrupt-parent = <&wakeupgen>;
Javier Martinez Canillasda6269e2016-08-31 12:35:19 +020016 #address-cells = <1>;
17 #size-cells = <1>;
Benoit Coussond9fda072011-08-09 17:15:17 +020018
19 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050020 i2c0 = &i2c1;
21 i2c1 = &i2c2;
22 i2c2 = &i2c3;
23 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053024 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010031 #address-cells = <1>;
32 #size-cells = <0>;
33
Benoit Cousson476b6792011-08-16 11:49:08 +020034 cpu@0 {
35 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010036 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053037 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 reg = <0x0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060039
40 clocks = <&dpll_mpu_ck>;
41 clock-names = "cpu";
42
43 clock-latency = <300000>; /* From omap-cpufreq driver */
Benoit Cousson476b6792011-08-16 11:49:08 +020044 };
45 cpu@1 {
46 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010047 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053048 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010049 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020050 };
51 };
52
Benoit Cousson56351212012-09-03 17:56:32 +020053 gic: interrupt-controller@48241000 {
54 compatible = "arm,cortex-a9-gic";
55 interrupt-controller;
56 #interrupt-cells = <3>;
57 reg = <0x48241000 0x1000>,
58 <0x48240100 0x0100>;
Marc Zyngier7136d452015-03-11 15:43:49 +000059 interrupt-parent = <&gic>;
Benoit Cousson56351212012-09-03 17:56:32 +020060 };
61
Santosh Shilimkar926fd452012-07-04 17:57:34 +053062 L2: l2-cache-controller@48242000 {
63 compatible = "arm,pl310-cache";
64 reg = <0x48242000 0x1000>;
65 cache-unified;
66 cache-level = <2>;
67 };
68
Lee Jones75d71d42013-07-22 11:52:36 +010069 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053070 compatible = "arm,cortex-a9-twd-timer";
Gilles Chanteperdrix23c47372014-04-07 22:05:39 +020071 clocks = <&mpu_periphclk>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053072 reg = <0x48240600 0x20>;
Jon Hunter6b472572016-03-17 14:19:06 +000073 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_EDGE_RISING)>;
Marc Zyngier7136d452015-03-11 15:43:49 +000074 interrupt-parent = <&gic>;
75 };
76
77 wakeupgen: interrupt-controller@48281000 {
78 compatible = "ti,omap4-wugen-mpu";
79 interrupt-controller;
80 #interrupt-cells = <3>;
81 reg = <0x48281000 0x1000>;
82 interrupt-parent = <&gic>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053083 };
84
Benoit Coussond9fda072011-08-09 17:15:17 +020085 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +010086 * The soc node represents the soc top level view. It is used for IPs
Benoit Coussond9fda072011-08-09 17:15:17 +020087 * that are not memory mapped in the MPU view or for the MPU itself.
88 */
89 soc {
90 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020091 mpu {
92 compatible = "ti,omap4-mpu";
93 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -050094 sram = <&ocmcram>;
Benoit Cousson476b6792011-08-16 11:49:08 +020095 };
96
97 dsp {
98 compatible = "ti,omap3-c64";
99 ti,hwmods = "dsp";
100 };
101
102 iva {
103 compatible = "ti,ivahd";
104 ti,hwmods = "iva";
105 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200106 };
107
108 /*
109 * XXX: Use a flat representation of the OMAP4 interconnect.
110 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100111 * Since it will not bring real advantage to represent that in DT for
Benoit Coussond9fda072011-08-09 17:15:17 +0200112 * the moment, just use a fake OCP bus entry to represent the whole bus
113 * hierarchy.
114 */
115 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200116 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200117 #address-cells = <1>;
118 #size-cells = <1>;
119 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200120 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530121 reg = <0x44000000 0x1000>,
122 <0x44800000 0x2000>,
123 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200124 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
125 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200126
Tero Kristo7415b0b2015-02-12 11:32:14 +0200127 l4_cfg: l4@4a000000 {
128 compatible = "ti,omap4-l4-cfg", "simple-bus";
Tony Lindgren679e3312012-09-10 10:34:51 -0700129 #address-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200130 #size-cells = <1>;
131 ranges = <0 0x4a000000 0x1000000>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700132
Tero Kristo7415b0b2015-02-12 11:32:14 +0200133 cm1: cm1@4000 {
134 compatible = "ti,omap4-cm1";
135 reg = <0x4000 0x2000>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530136
Tero Kristo7415b0b2015-02-12 11:32:14 +0200137 cm1_clocks: clocks {
138 #address-cells = <1>;
139 #size-cells = <0>;
140 };
141
142 cm1_clockdomains: clockdomains {
143 };
144 };
145
146 cm2: cm2@8000 {
147 compatible = "ti,omap4-cm2";
148 reg = <0x8000 0x3000>;
149
150 cm2_clocks: clocks {
151 #address-cells = <1>;
152 #size-cells = <0>;
153 };
154
155 cm2_clockdomains: clockdomains {
156 };
157 };
158
159 omap4_scm_core: scm@2000 {
160 compatible = "ti,omap4-scm-core", "simple-bus";
161 reg = <0x2000 0x1000>;
162 #address-cells = <1>;
163 #size-cells = <1>;
164 ranges = <0 0x2000 0x1000>;
165
166 scm_conf: scm_conf@0 {
167 compatible = "syscon";
168 reg = <0x0 0x800>;
169 #address-cells = <1>;
170 #size-cells = <1>;
171 };
172 };
173
174 omap4_padconf_core: scm@100000 {
175 compatible = "ti,omap4-scm-padconf-core",
176 "simple-bus";
177 #address-cells = <1>;
178 #size-cells = <1>;
179 ranges = <0 0x100000 0x1000>;
180
181 omap4_pmx_core: pinmux@40 {
182 compatible = "ti,omap4-padconf",
183 "pinctrl-single";
184 reg = <0x40 0x0196>;
185 #address-cells = <1>;
186 #size-cells = <0>;
187 #interrupt-cells = <1>;
188 interrupt-controller;
189 pinctrl-single,register-width = <16>;
190 pinctrl-single,function-mask = <0x7fff>;
191 };
192
193 omap4_padconf_global: omap4_padconf_global@5a0 {
Kishon Vijay Abraham I89a898d2015-07-27 17:46:39 +0530194 compatible = "syscon",
195 "simple-bus";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200196 reg = <0x5a0 0x170>;
197 #address-cells = <1>;
198 #size-cells = <1>;
Kishon Vijay Abraham I9a5e3f22015-09-04 17:38:24 +0530199 ranges = <0 0x5a0 0x170>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200200
Javier Martinez Canillas308cfda2016-04-01 16:20:18 -0400201 pbias_regulator: pbias_regulator@60 {
Kishon Vijay Abraham I737f1462015-09-04 17:30:25 +0530202 compatible = "ti,pbias-omap4", "ti,pbias-omap";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200203 reg = <0x60 0x4>;
204 syscon = <&omap4_padconf_global>;
205 pbias_mmc_reg: pbias_mmc_omap4 {
206 regulator-name = "pbias_mmc_omap4";
207 regulator-min-microvolt = <1800000>;
208 regulator-max-microvolt = <3000000>;
209 };
210 };
211 };
212 };
213
214 l4_wkup: l4@300000 {
215 compatible = "ti,omap4-l4-wkup", "simple-bus";
216 #address-cells = <1>;
217 #size-cells = <1>;
218 ranges = <0 0x300000 0x40000>;
219
220 counter32k: counter@4000 {
221 compatible = "ti,omap-counter32k";
222 reg = <0x4000 0x20>;
223 ti,hwmods = "counter_32k";
224 };
225
226 prm: prm@6000 {
227 compatible = "ti,omap4-prm";
228 reg = <0x6000 0x3000>;
229 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
230
231 prm_clocks: clocks {
232 #address-cells = <1>;
233 #size-cells = <0>;
234 };
235
236 prm_clockdomains: clockdomains {
237 };
238 };
239
240 scrm: scrm@a000 {
241 compatible = "ti,omap4-scrm";
242 reg = <0xa000 0x2000>;
243
244 scrm_clocks: clocks {
245 #address-cells = <1>;
246 #size-cells = <0>;
247 };
248
249 scrm_clockdomains: clockdomains {
250 };
251 };
252
253 omap4_pmx_wkup: pinmux@1e040 {
254 compatible = "ti,omap4-padconf",
255 "pinctrl-single";
256 reg = <0x1e040 0x0038>;
257 #address-cells = <1>;
258 #size-cells = <0>;
259 #interrupt-cells = <1>;
260 interrupt-controller;
261 pinctrl-single,register-width = <16>;
262 pinctrl-single,function-mask = <0x7fff>;
263 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530264 };
265 };
266
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500267 ocmcram: ocmcram@40304000 {
268 compatible = "mmio-sram";
269 reg = <0x40304000 0xa000>; /* 40k */
270 };
271
Jon Hunter2c2dc542012-04-26 13:47:59 -0500272 sdma: dma-controller@4a056000 {
273 compatible = "ti,omap4430-sdma";
274 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200275 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
276 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
277 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
278 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500279 #dma-cells = <1>;
Peter Ujfalusi24ac1772015-02-20 15:42:04 +0200280 dma-channels = <32>;
281 dma-requests = <127>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500282 };
283
Benoit Coussone3e5a922011-08-16 11:51:54 +0200284 gpio1: gpio@4a310000 {
285 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200286 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200287 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200288 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500289 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200290 gpio-controller;
291 #gpio-cells = <2>;
292 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600293 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200294 };
295
296 gpio2: gpio@48055000 {
297 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200298 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200299 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200300 ti,hwmods = "gpio2";
301 gpio-controller;
302 #gpio-cells = <2>;
303 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600304 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200305 };
306
307 gpio3: gpio@48057000 {
308 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200309 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200310 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200311 ti,hwmods = "gpio3";
312 gpio-controller;
313 #gpio-cells = <2>;
314 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600315 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200316 };
317
318 gpio4: gpio@48059000 {
319 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200320 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200321 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200322 ti,hwmods = "gpio4";
323 gpio-controller;
324 #gpio-cells = <2>;
325 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600326 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200327 };
328
329 gpio5: gpio@4805b000 {
330 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200331 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200332 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200333 ti,hwmods = "gpio5";
334 gpio-controller;
335 #gpio-cells = <2>;
336 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600337 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200338 };
339
340 gpio6: gpio@4805d000 {
341 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200342 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200343 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200344 ti,hwmods = "gpio6";
345 gpio-controller;
346 #gpio-cells = <2>;
347 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600348 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200349 };
350
Franklin S Cooper Jr258511e2015-10-28 16:02:16 -0500351 elm: elm@48078000 {
352 compatible = "ti,am3352-elm";
353 reg = <0x48078000 0x2000>;
354 interrupts = <4>;
355 ti,hwmods = "elm";
356 status = "disabled";
357 };
358
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600359 gpmc: gpmc@50000000 {
360 compatible = "ti,omap4430-gpmc";
361 reg = <0x50000000 0x1000>;
362 #address-cells = <2>;
363 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200364 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Franklin S Cooper Jr201c7e32015-10-15 12:37:27 -0500365 dmas = <&sdma 4>;
366 dma-names = "rxtx";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600367 gpmc,num-cs = <8>;
368 gpmc,num-waitpins = <4>;
369 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530370 ti,no-idle-on-init;
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100371 clocks = <&l3_div_ck>;
372 clock-names = "fck";
Roger Quadros8c75b762016-04-07 13:25:29 +0300373 interrupt-controller;
374 #interrupt-cells = <2>;
375 gpio-controller;
376 #gpio-cells = <2>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600377 };
378
Benoit Cousson19bfb762012-02-16 11:55:27 +0100379 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530380 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200381 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200382 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530383 ti,hwmods = "uart1";
384 clock-frequency = <48000000>;
385 };
386
Benoit Cousson19bfb762012-02-16 11:55:27 +0100387 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530388 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200389 reg = <0x4806c000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000390 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530391 ti,hwmods = "uart2";
392 clock-frequency = <48000000>;
393 };
394
Benoit Cousson19bfb762012-02-16 11:55:27 +0100395 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530396 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200397 reg = <0x48020000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000398 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530399 ti,hwmods = "uart3";
400 clock-frequency = <48000000>;
401 };
402
Benoit Cousson19bfb762012-02-16 11:55:27 +0100403 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530404 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200405 reg = <0x4806e000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000406 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530407 ti,hwmods = "uart4";
408 clock-frequency = <48000000>;
409 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530410
Suman Anna04c7d922013-10-10 16:15:33 -0500411 hwspinlock: spinlock@4a0f6000 {
412 compatible = "ti,omap4-hwspinlock";
413 reg = <0x4a0f6000 0x1000>;
414 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600415 #hwlock-cells = <1>;
Suman Anna04c7d922013-10-10 16:15:33 -0500416 };
417
Benoit Cousson58e778f2011-08-17 19:00:03 +0530418 i2c1: i2c@48070000 {
419 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200420 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200421 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530422 #address-cells = <1>;
423 #size-cells = <0>;
424 ti,hwmods = "i2c1";
425 };
426
427 i2c2: i2c@48072000 {
428 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200429 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200430 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530431 #address-cells = <1>;
432 #size-cells = <0>;
433 ti,hwmods = "i2c2";
434 };
435
436 i2c3: i2c@48060000 {
437 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200438 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200439 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530440 #address-cells = <1>;
441 #size-cells = <0>;
442 ti,hwmods = "i2c3";
443 };
444
445 i2c4: i2c@48350000 {
446 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200447 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200448 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530449 #address-cells = <1>;
450 #size-cells = <0>;
451 ti,hwmods = "i2c4";
452 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100453
454 mcspi1: spi@48098000 {
455 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200456 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200457 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100458 #address-cells = <1>;
459 #size-cells = <0>;
460 ti,hwmods = "mcspi1";
461 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500462 dmas = <&sdma 35>,
463 <&sdma 36>,
464 <&sdma 37>,
465 <&sdma 38>,
466 <&sdma 39>,
467 <&sdma 40>,
468 <&sdma 41>,
469 <&sdma 42>;
470 dma-names = "tx0", "rx0", "tx1", "rx1",
471 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100472 };
473
474 mcspi2: spi@4809a000 {
475 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200476 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200477 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100478 #address-cells = <1>;
479 #size-cells = <0>;
480 ti,hwmods = "mcspi2";
481 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500482 dmas = <&sdma 43>,
483 <&sdma 44>,
484 <&sdma 45>,
485 <&sdma 46>;
486 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100487 };
488
489 mcspi3: spi@480b8000 {
490 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200491 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200492 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100493 #address-cells = <1>;
494 #size-cells = <0>;
495 ti,hwmods = "mcspi3";
496 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500497 dmas = <&sdma 15>, <&sdma 16>;
498 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100499 };
500
501 mcspi4: spi@480ba000 {
502 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200503 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200504 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100505 #address-cells = <1>;
506 #size-cells = <0>;
507 ti,hwmods = "mcspi4";
508 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500509 dmas = <&sdma 70>, <&sdma 71>;
510 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100511 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530512
513 mmc1: mmc@4809c000 {
514 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200515 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200516 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530517 ti,hwmods = "mmc1";
518 ti,dual-volt;
519 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500520 dmas = <&sdma 61>, <&sdma 62>;
521 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530522 pbias-supply = <&pbias_mmc_reg>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530523 };
524
525 mmc2: mmc@480b4000 {
526 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200527 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200528 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530529 ti,hwmods = "mmc2";
530 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500531 dmas = <&sdma 47>, <&sdma 48>;
532 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530533 };
534
535 mmc3: mmc@480ad000 {
536 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200537 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200538 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530539 ti,hwmods = "mmc3";
540 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500541 dmas = <&sdma 77>, <&sdma 78>;
542 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530543 };
544
545 mmc4: mmc@480d1000 {
546 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200547 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200548 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530549 ti,hwmods = "mmc4";
550 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500551 dmas = <&sdma 57>, <&sdma 58>;
552 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530553 };
554
555 mmc5: mmc@480d5000 {
556 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200557 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200558 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530559 ti,hwmods = "mmc5";
560 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500561 dmas = <&sdma 59>, <&sdma 60>;
562 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530563 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800564
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600565 mmu_dsp: mmu@4a066000 {
566 compatible = "ti,omap4-iommu";
567 reg = <0x4a066000 0x100>;
568 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
569 ti,hwmods = "mmu_dsp";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500570 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600571 };
572
573 mmu_ipu: mmu@55082000 {
574 compatible = "ti,omap4-iommu";
575 reg = <0x55082000 0x100>;
576 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
577 ti,hwmods = "mmu_ipu";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500578 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600579 ti,iommu-bus-err-back;
580 };
581
Xiao Jiang94c30732012-06-01 12:44:14 +0800582 wdt2: wdt@4a314000 {
583 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200584 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200585 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800586 ti,hwmods = "wd_timer2";
587 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300588
589 mcpdm: mcpdm@40132000 {
590 compatible = "ti,omap4-mcpdm";
591 reg = <0x40132000 0x7f>, /* MPU private access */
592 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300593 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200594 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300595 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100596 dmas = <&sdma 65>,
597 <&sdma 66>;
598 dma-names = "up_link", "dn_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200599 status = "disabled";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300600 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300601
602 dmic: dmic@4012e000 {
603 compatible = "ti,omap4-dmic";
604 reg = <0x4012e000 0x7f>, /* MPU private access */
605 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300606 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200607 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300608 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100609 dmas = <&sdma 67>;
610 dma-names = "up_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200611 status = "disabled";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300612 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530613
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300614 mcbsp1: mcbsp@40122000 {
615 compatible = "ti,omap4-mcbsp";
616 reg = <0x40122000 0xff>, /* MPU private access */
617 <0x49022000 0xff>; /* L3 Interconnect */
618 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200619 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300620 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300621 ti,buffer-size = <128>;
622 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100623 dmas = <&sdma 33>,
624 <&sdma 34>;
625 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200626 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300627 };
628
629 mcbsp2: mcbsp@40124000 {
630 compatible = "ti,omap4-mcbsp";
631 reg = <0x40124000 0xff>, /* MPU private access */
632 <0x49024000 0xff>; /* L3 Interconnect */
633 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200634 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300635 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300636 ti,buffer-size = <128>;
637 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100638 dmas = <&sdma 17>,
639 <&sdma 18>;
640 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200641 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300642 };
643
644 mcbsp3: mcbsp@40126000 {
645 compatible = "ti,omap4-mcbsp";
646 reg = <0x40126000 0xff>, /* MPU private access */
647 <0x49026000 0xff>; /* L3 Interconnect */
648 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200649 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300650 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300651 ti,buffer-size = <128>;
652 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100653 dmas = <&sdma 19>,
654 <&sdma 20>;
655 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200656 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300657 };
658
659 mcbsp4: mcbsp@48096000 {
660 compatible = "ti,omap4-mcbsp";
661 reg = <0x48096000 0xff>; /* L4 Interconnect */
662 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200663 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300664 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300665 ti,buffer-size = <128>;
666 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100667 dmas = <&sdma 31>,
668 <&sdma 32>;
669 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200670 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300671 };
672
Sourav Poddar61bc3542012-08-14 16:45:37 +0530673 keypad: keypad@4a31c000 {
674 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200675 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200676 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200677 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530678 ti,hwmods = "kbd";
679 };
Aneesh V11c27062012-01-20 20:35:26 +0530680
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530681 dmm@4e000000 {
682 compatible = "ti,omap4-dmm";
683 reg = <0x4e000000 0x800>;
684 interrupts = <0 113 0x4>;
685 ti,hwmods = "dmm";
686 };
687
Aneesh V11c27062012-01-20 20:35:26 +0530688 emif1: emif@4c000000 {
689 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200690 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200691 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530692 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530693 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530694 phy-type = <1>;
695 hw-caps-read-idle-ctrl;
696 hw-caps-ll-interface;
697 hw-caps-temp-alert;
698 };
699
700 emif2: emif@4d000000 {
701 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200702 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200703 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530704 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530705 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530706 phy-type = <1>;
707 hw-caps-read-idle-ctrl;
708 hw-caps-ll-interface;
709 hw-caps-temp-alert;
710 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700711
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530712 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530713 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530714 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530715 #address-cells = <1>;
716 #size-cells = <1>;
717 ranges;
718 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530719 usb2_phy: usb2phy@4a0ad080 {
720 compatible = "ti,omap-usb2";
721 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300722 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300723 clocks = <&usb_phy_cm_clk32k>;
724 clock-names = "wkupclk";
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530725 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530726 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530727 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500728
Suman Anna8ebc30d2014-07-11 16:44:35 -0500729 mailbox: mailbox@4a0f4000 {
730 compatible = "ti,omap4-mailbox";
731 reg = <0x4a0f4000 0x200>;
732 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
733 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600734 #mbox-cells = <1>;
Suman Anna8ebc30d2014-07-11 16:44:35 -0500735 ti,mbox-num-users = <3>;
736 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500737 mbox_ipu: mbox_ipu {
738 ti,mbox-tx = <0 0 0>;
739 ti,mbox-rx = <1 0 0>;
740 };
741 mbox_dsp: mbox_dsp {
742 ti,mbox-tx = <3 0 0>;
743 ti,mbox-rx = <2 0 0>;
744 };
Suman Anna8ebc30d2014-07-11 16:44:35 -0500745 };
746
Jon Hunterfab8ad02012-10-19 09:59:00 -0500747 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500748 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500749 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200750 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500751 ti,hwmods = "timer1";
752 ti,timer-alwon;
753 };
754
755 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500756 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500757 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200758 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500759 ti,hwmods = "timer2";
760 };
761
762 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500763 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500764 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200765 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500766 ti,hwmods = "timer3";
767 };
768
769 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500770 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500771 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200772 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500773 ti,hwmods = "timer4";
774 };
775
Jon Hunterd03a93b2012-11-01 08:57:08 -0500776 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500777 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500778 reg = <0x40138000 0x80>,
779 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200780 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500781 ti,hwmods = "timer5";
782 ti,timer-dsp;
783 };
784
Jon Hunterd03a93b2012-11-01 08:57:08 -0500785 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500786 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500787 reg = <0x4013a000 0x80>,
788 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200789 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500790 ti,hwmods = "timer6";
791 ti,timer-dsp;
792 };
793
Jon Hunterd03a93b2012-11-01 08:57:08 -0500794 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500795 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500796 reg = <0x4013c000 0x80>,
797 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200798 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500799 ti,hwmods = "timer7";
800 ti,timer-dsp;
801 };
802
Jon Hunterd03a93b2012-11-01 08:57:08 -0500803 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500804 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500805 reg = <0x4013e000 0x80>,
806 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200807 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500808 ti,hwmods = "timer8";
809 ti,timer-pwm;
810 ti,timer-dsp;
811 };
812
813 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500814 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500815 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200816 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500817 ti,hwmods = "timer9";
818 ti,timer-pwm;
819 };
820
821 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500822 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500823 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200824 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500825 ti,hwmods = "timer10";
826 ti,timer-pwm;
827 };
828
829 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500830 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500831 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200832 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500833 ti,hwmods = "timer11";
834 ti,timer-pwm;
835 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200836
837 usbhstll: usbhstll@4a062000 {
838 compatible = "ti,usbhs-tll";
839 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200840 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200841 ti,hwmods = "usb_tll_hs";
842 };
843
844 usbhshost: usbhshost@4a064000 {
845 compatible = "ti,usbhs-host";
846 reg = <0x4a064000 0x800>;
847 ti,hwmods = "usb_host_hs";
848 #address-cells = <1>;
849 #size-cells = <1>;
850 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200851 clocks = <&init_60m_fclk>,
852 <&xclk60mhsp1_ck>,
853 <&xclk60mhsp2_ck>;
854 clock-names = "refclk_60m_int",
855 "refclk_60m_ext_p1",
856 "refclk_60m_ext_p2";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200857
858 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200859 compatible = "ti,ohci-omap3";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200860 reg = <0x4a064800 0x400>;
861 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200862 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200863 };
864
865 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200866 compatible = "ti,ehci-omap";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200867 reg = <0x4a064c00 0x400>;
868 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200869 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200870 };
871 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530872
Roger Quadros470019a2013-10-03 18:12:36 +0300873 omap_control_usb2phy: control-phy@4a002300 {
874 compatible = "ti,control-phy-usb2";
875 reg = <0x4a002300 0x4>;
876 reg-names = "power";
877 };
878
879 omap_control_usbotg: control-phy@4a00233c {
880 compatible = "ti,control-phy-otghs";
881 reg = <0x4a00233c 0x4>;
882 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530883 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530884
885 usb_otg_hs: usb_otg_hs@4a0ab000 {
886 compatible = "ti,omap4-musb";
887 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200888 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530889 interrupt-names = "mc", "dma";
890 ti,hwmods = "usb_otg_hs";
891 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530892 phys = <&usb2_phy>;
893 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530894 multipoint = <1>;
895 num-eps = <16>;
896 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +0300897 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530898 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -0500899
900 aes: aes@4b501000 {
901 compatible = "ti,omap4-aes";
902 ti,hwmods = "aes";
903 reg = <0x4b501000 0xa0>;
904 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
905 dmas = <&sdma 111>, <&sdma 110>;
906 dma-names = "tx", "rx";
907 };
Joel Fernandes806e9432013-09-24 15:23:33 -0500908
909 des: des@480a5000 {
910 compatible = "ti,omap4-des";
911 ti,hwmods = "des";
912 reg = <0x480a5000 0xa0>;
913 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
914 dmas = <&sdma 117>, <&sdma 116>;
915 dma-names = "tx", "rx";
916 };
Andrii.Tseglytskyie12c7732014-03-03 20:20:22 +0530917
918 abb_mpu: regulator-abb-mpu {
919 compatible = "ti,abb-v2";
920 regulator-name = "abb_mpu";
921 #address-cells = <0>;
922 #size-cells = <0>;
923 ti,tranxdone-status-mask = <0x80>;
924 clocks = <&sys_clkin_ck>;
925 ti,settling-time = <50>;
926 ti,clock-cycles = <16>;
927
928 status = "disabled";
929 };
930
931 abb_iva: regulator-abb-iva {
932 compatible = "ti,abb-v2";
933 regulator-name = "abb_iva";
934 #address-cells = <0>;
935 #size-cells = <0>;
936 ti,tranxdone-status-mask = <0x80000000>;
937 clocks = <&sys_clkin_ck>;
938 ti,settling-time = <50>;
939 ti,clock-cycles = <16>;
940
941 status = "disabled";
942 };
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300943
944 dss: dss@58000000 {
945 compatible = "ti,omap4-dss";
946 reg = <0x58000000 0x80>;
947 status = "disabled";
948 ti,hwmods = "dss_core";
949 clocks = <&dss_dss_clk>;
950 clock-names = "fck";
951 #address-cells = <1>;
952 #size-cells = <1>;
953 ranges;
954
955 dispc@58001000 {
956 compatible = "ti,omap4-dispc";
957 reg = <0x58001000 0x1000>;
958 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
959 ti,hwmods = "dss_dispc";
960 clocks = <&dss_dss_clk>;
961 clock-names = "fck";
962 };
963
964 rfbi: encoder@58002000 {
965 compatible = "ti,omap4-rfbi";
966 reg = <0x58002000 0x1000>;
967 status = "disabled";
968 ti,hwmods = "dss_rfbi";
Tomi Valkeinen2cc84f42014-10-09 17:03:18 +0300969 clocks = <&dss_dss_clk>, <&l3_div_ck>;
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300970 clock-names = "fck", "ick";
971 };
972
973 venc: encoder@58003000 {
974 compatible = "ti,omap4-venc";
975 reg = <0x58003000 0x1000>;
976 status = "disabled";
977 ti,hwmods = "dss_venc";
978 clocks = <&dss_tv_clk>;
979 clock-names = "fck";
980 };
981
982 dsi1: encoder@58004000 {
983 compatible = "ti,omap4-dsi";
984 reg = <0x58004000 0x200>,
985 <0x58004200 0x40>,
986 <0x58004300 0x20>;
987 reg-names = "proto", "phy", "pll";
988 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
989 status = "disabled";
990 ti,hwmods = "dss_dsi1";
991 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
992 clock-names = "fck", "sys_clk";
993 };
994
995 dsi2: encoder@58005000 {
996 compatible = "ti,omap4-dsi";
997 reg = <0x58005000 0x200>,
998 <0x58005200 0x40>,
999 <0x58005300 0x20>;
1000 reg-names = "proto", "phy", "pll";
1001 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1002 status = "disabled";
1003 ti,hwmods = "dss_dsi2";
1004 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1005 clock-names = "fck", "sys_clk";
1006 };
1007
1008 hdmi: encoder@58006000 {
1009 compatible = "ti,omap4-hdmi";
1010 reg = <0x58006000 0x200>,
1011 <0x58006200 0x100>,
1012 <0x58006300 0x100>,
1013 <0x58006400 0x1000>;
1014 reg-names = "wp", "pll", "phy", "core";
1015 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1016 status = "disabled";
1017 ti,hwmods = "dss_hdmi";
1018 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1019 clock-names = "fck", "sys_clk";
Jyri Sarha53855b32014-05-12 12:12:24 +03001020 dmas = <&sdma 76>;
1021 dma-names = "audio_tx";
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +03001022 };
1023 };
Benoit Coussond9fda072011-08-09 17:15:17 +02001024 };
1025};
Tero Kristo2488ff62013-07-18 12:42:02 +03001026
1027/include/ "omap44xx-clocks.dtsi"