blob: ea9022ef15d5bdffc40e5c0bf9a941c7f0b38677 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drv.h"
37
Keith Packarde7dbb2f2010-11-16 16:03:53 +080038/* Here's the desired hotplug mode */
39#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
40 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
41 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
42 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
43 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
44 ADPA_CRT_HOTPLUG_ENABLE)
45
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000046struct intel_crt {
47 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040048 /* DPMS state is stored in the connector, which we need in the
49 * encoder's enable/disable callbacks */
50 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080051 bool force_hotplug_required;
Daniel Vetter540a8952012-07-11 16:27:57 +020052 u32 adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000053};
54
Daniel Vetter540a8952012-07-11 16:27:57 +020055static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080056{
Daniel Vetter540a8952012-07-11 16:27:57 +020057 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070058}
59
Daniel Vettereebe6f02013-07-21 21:37:03 +020060static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
61{
62 return intel_encoder_to_crt(intel_attached_encoder(connector));
63}
64
Daniel Vettere403fc92012-07-02 13:41:21 +020065static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
66 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070067{
Daniel Vettere403fc92012-07-02 13:41:21 +020068 struct drm_device *dev = encoder->base.dev;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070069 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere403fc92012-07-02 13:41:21 +020070 struct intel_crt *crt = intel_encoder_to_crt(encoder);
71 u32 tmp;
Zhenyu Wang2c072452009-06-05 15:38:42 +080072
Daniel Vettere403fc92012-07-02 13:41:21 +020073 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080074
Daniel Vettere403fc92012-07-02 13:41:21 +020075 if (!(tmp & ADPA_DAC_ENABLE))
76 return false;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070077
Daniel Vettere403fc92012-07-02 13:41:21 +020078 if (HAS_PCH_CPT(dev))
79 *pipe = PORT_TO_PIPE_CPT(tmp);
80 else
81 *pipe = PORT_TO_PIPE(tmp);
82
83 return true;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070084}
85
Jesse Barnes045ac3b2013-05-14 17:08:26 -070086static void intel_crt_get_config(struct intel_encoder *encoder,
87 struct intel_crtc_config *pipe_config)
88{
89 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
90 struct intel_crt *crt = intel_encoder_to_crt(encoder);
91 u32 tmp, flags = 0;
92
93 tmp = I915_READ(crt->adpa_reg);
94
95 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
96 flags |= DRM_MODE_FLAG_PHSYNC;
97 else
98 flags |= DRM_MODE_FLAG_NHSYNC;
99
100 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
101 flags |= DRM_MODE_FLAG_PVSYNC;
102 else
103 flags |= DRM_MODE_FLAG_NVSYNC;
104
105 pipe_config->adjusted_mode.flags |= flags;
106}
107
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200108/* Note: The caller is required to filter out dpms modes not supported by the
109 * platform. */
110static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800111{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200112 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800113 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200114 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800115 u32 temp;
116
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200117 temp = I915_READ(crt->adpa_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -0800118 temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
ling.ma@intel.comfebc7692009-06-25 11:55:57 +0800119 temp &= ~ADPA_DAC_ENABLE;
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700120
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800122 case DRM_MODE_DPMS_ON:
123 temp |= ADPA_DAC_ENABLE;
124 break;
125 case DRM_MODE_DPMS_STANDBY:
126 temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
127 break;
128 case DRM_MODE_DPMS_SUSPEND:
129 temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
130 break;
131 case DRM_MODE_DPMS_OFF:
132 temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
133 break;
134 }
135
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200136 I915_WRITE(crt->adpa_reg, temp);
137}
138
Adam Jackson637f44d2013-03-25 15:40:05 -0400139static void intel_disable_crt(struct intel_encoder *encoder)
140{
141 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
142}
143
144static void intel_enable_crt(struct intel_encoder *encoder)
145{
146 struct intel_crt *crt = intel_encoder_to_crt(encoder);
147
148 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
149}
150
Jani Nikula6b1c087b2013-05-28 12:35:02 +0300151/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200152static void intel_crt_dpms(struct drm_connector *connector, int mode)
153{
154 struct drm_device *dev = connector->dev;
155 struct intel_encoder *encoder = intel_attached_encoder(connector);
156 struct drm_crtc *crtc;
157 int old_dpms;
158
159 /* PCH platforms and VLV only support on/off. */
Jani Nikula4a8dece2012-11-05 13:51:51 +0200160 if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200161 mode = DRM_MODE_DPMS_OFF;
162
163 if (mode == connector->dpms)
164 return;
165
166 old_dpms = connector->dpms;
167 connector->dpms = mode;
168
169 /* Only need to change hw state when actually enabled */
170 crtc = encoder->base.crtc;
171 if (!crtc) {
172 encoder->connectors_active = false;
173 return;
174 }
175
176 /* We need the pipe to run for anything but OFF. */
177 if (mode == DRM_MODE_DPMS_OFF)
178 encoder->connectors_active = false;
179 else
180 encoder->connectors_active = true;
181
Jani Nikula6b1c087b2013-05-28 12:35:02 +0300182 /* We call connector dpms manually below in case pipe dpms doesn't
183 * change due to cloning. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200184 if (mode < old_dpms) {
185 /* From off to on, enable the pipe first. */
186 intel_crtc_update_dpms(crtc);
187
188 intel_crt_set_dpms(encoder, mode);
189 } else {
190 intel_crt_set_dpms(encoder, mode);
191
192 intel_crtc_update_dpms(crtc);
193 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +0200194
Daniel Vetterb9805142012-08-31 17:37:33 +0200195 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800196}
197
198static int intel_crt_mode_valid(struct drm_connector *connector,
199 struct drm_display_mode *mode)
200{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800201 struct drm_device *dev = connector->dev;
202
203 int max_clock = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800204 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
205 return MODE_NO_DBLESCAN;
206
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800207 if (mode->clock < 25000)
208 return MODE_CLOCK_LOW;
209
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100210 if (IS_GEN2(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800211 max_clock = 350000;
212 else
213 max_clock = 400000;
214 if (mode->clock > max_clock)
215 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800216
Paulo Zanonid4b19312012-11-29 11:29:32 -0200217 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
218 if (HAS_PCH_LPT(dev) &&
219 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
220 return MODE_CLOCK_HIGH;
221
Jesse Barnes79e53942008-11-07 14:24:08 -0800222 return MODE_OK;
223}
224
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100225static bool intel_crt_compute_config(struct intel_encoder *encoder,
226 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800227{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100228 struct drm_device *dev = encoder->base.dev;
229
230 if (HAS_PCH_SPLIT(dev))
231 pipe_config->has_pch_encoder = true;
232
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200233 /* LPT FDI RX only supports 8bpc. */
234 if (HAS_PCH_LPT(dev))
235 pipe_config->pipe_bpp = 24;
236
Jesse Barnes79e53942008-11-07 14:24:08 -0800237 return true;
238}
239
Daniel Vettereebe6f02013-07-21 21:37:03 +0200240static void intel_crt_mode_set(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -0800241{
242
Daniel Vettereebe6f02013-07-21 21:37:03 +0200243 struct drm_device *dev = encoder->base.dev;
244 struct intel_crt *crt = intel_encoder_to_crt(encoder);
245 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -0800246 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereebe6f02013-07-21 21:37:03 +0200247 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Egbert Eich6478d412012-10-14 16:33:11 +0200248 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800249
Daniel Vetter912d8122012-10-11 20:08:23 +0200250 if (HAS_PCH_SPLIT(dev))
251 adpa = ADPA_HOTPLUG_BITS;
252 else
253 adpa = 0;
254
Jesse Barnes79e53942008-11-07 14:24:08 -0800255 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
256 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
257 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
258 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
259
Jesse Barnes75770562011-10-12 09:01:58 -0700260 /* For CPT allow 3 pipe config, for others just use A or B */
Paulo Zanoni48378132012-10-31 18:12:20 -0200261 if (HAS_PCH_LPT(dev))
262 ; /* Those bits don't exist here */
263 else if (HAS_PCH_CPT(dev))
Daniel Vettereebe6f02013-07-21 21:37:03 +0200264 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
265 else if (crtc->pipe == 0)
Jesse Barnes75770562011-10-12 09:01:58 -0700266 adpa |= ADPA_PIPE_A_SELECT;
267 else
268 adpa |= ADPA_PIPE_B_SELECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800269
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800270 if (!HAS_PCH_SPLIT(dev))
Daniel Vettereebe6f02013-07-21 21:37:03 +0200271 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800272
Daniel Vetter540a8952012-07-11 16:27:57 +0200273 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800274}
275
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500276static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800277{
278 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800279 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800280 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800281 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800282 bool ret;
283
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800284 /* The first time through, trigger an explicit detection cycle */
285 if (crt->force_hotplug_required) {
286 bool turn_off_dac = HAS_PCH_SPLIT(dev);
287 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800288
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800289 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000290
Ville Syrjäläca54b812013-01-25 21:44:42 +0200291 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800292 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000293
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800294 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
295 if (turn_off_dac)
296 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800297
Ville Syrjäläca54b812013-01-25 21:44:42 +0200298 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800299
Ville Syrjäläca54b812013-01-25 21:44:42 +0200300 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800301 1000))
302 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800303
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800304 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200305 I915_WRITE(crt->adpa_reg, save_adpa);
306 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800307 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800308 }
309
Zhenyu Wang2c072452009-06-05 15:38:42 +0800310 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200311 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800312 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800313 ret = true;
314 else
315 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800316 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800317
Zhenyu Wang2c072452009-06-05 15:38:42 +0800318 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800319}
320
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700321static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
322{
323 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200324 struct intel_crt *crt = intel_attached_crt(connector);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700325 struct drm_i915_private *dev_priv = dev->dev_private;
326 u32 adpa;
327 bool ret;
328 u32 save_adpa;
329
Ville Syrjäläca54b812013-01-25 21:44:42 +0200330 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700331 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
332
333 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
334
Ville Syrjäläca54b812013-01-25 21:44:42 +0200335 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700336
Ville Syrjäläca54b812013-01-25 21:44:42 +0200337 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700338 1000)) {
339 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200340 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700341 }
342
343 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200344 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700345 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
346 ret = true;
347 else
348 ret = false;
349
350 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
351
352 /* FIXME: debug force function and remove */
353 ret = true;
354
355 return ret;
356}
357
Jesse Barnes79e53942008-11-07 14:24:08 -0800358/**
359 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
360 *
361 * Not for i915G/i915GM
362 *
363 * \return true if CRT is connected.
364 * \return false if CRT is disconnected.
365 */
366static bool intel_crt_detect_hotplug(struct drm_connector *connector)
367{
368 struct drm_device *dev = connector->dev;
369 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson7a772c42010-05-24 16:46:29 -0400370 u32 hotplug_en, orig, stat;
371 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800372 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
Eric Anholtbad720f2009-10-22 16:11:14 -0700374 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500375 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700377 if (IS_VALLEYVIEW(dev))
378 return valleyview_crt_detect_hotplug(connector);
379
Zhao Yakui771cb082009-03-03 18:07:52 +0800380 /*
381 * On 4 series desktop, CRT detect sequence need to be done twice
382 * to get a reliable result.
383 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800384
Zhao Yakui771cb082009-03-03 18:07:52 +0800385 if (IS_G4X(dev) && !IS_GM45(dev))
386 tries = 2;
387 else
388 tries = 1;
Adam Jackson7a772c42010-05-24 16:46:29 -0400389 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
Zhao Yakui771cb082009-03-03 18:07:52 +0800390 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800391
Zhao Yakui771cb082009-03-03 18:07:52 +0800392 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800393 /* turn on the FORCE_DETECT */
394 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Zhao Yakui771cb082009-03-03 18:07:52 +0800395 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100396 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
397 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100398 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100399 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800400 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800401
Adam Jackson7a772c42010-05-24 16:46:29 -0400402 stat = I915_READ(PORT_HOTPLUG_STAT);
403 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
404 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405
Adam Jackson7a772c42010-05-24 16:46:29 -0400406 /* clear the interrupt we just generated, if any */
407 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
408
409 /* and put the bits back */
410 I915_WRITE(PORT_HOTPLUG_EN, orig);
411
412 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800413}
414
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300415static struct edid *intel_crt_get_edid(struct drm_connector *connector,
416 struct i2c_adapter *i2c)
417{
418 struct edid *edid;
419
420 edid = drm_get_edid(connector, i2c);
421
422 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
423 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
424 intel_gmbus_force_bit(i2c, true);
425 edid = drm_get_edid(connector, i2c);
426 intel_gmbus_force_bit(i2c, false);
427 }
428
429 return edid;
430}
431
432/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
433static int intel_crt_ddc_get_modes(struct drm_connector *connector,
434 struct i2c_adapter *adapter)
435{
436 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300437 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300438
439 edid = intel_crt_get_edid(connector, adapter);
440 if (!edid)
441 return 0;
442
Jani Nikulaebda95a2012-10-19 14:51:51 +0300443 ret = intel_connector_update_modes(connector, edid);
444 kfree(edid);
445
446 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300447}
448
David Müllerf5afcd32011-01-06 12:29:32 +0000449static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800450{
David Müllerf5afcd32011-01-06 12:29:32 +0000451 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000452 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200453 struct edid *edid;
454 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800455
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200456 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300458 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300459 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000460
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200461 if (edid) {
462 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
463
David Müllerf5afcd32011-01-06 12:29:32 +0000464 /*
465 * This may be a DVI-I connector with a shared DDC
466 * link between analog and digital outputs, so we
467 * have to check the EDID input spec of the attached device.
468 */
David Müllerf5afcd32011-01-06 12:29:32 +0000469 if (!is_digital) {
470 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
471 return true;
472 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200473
474 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
475 } else {
476 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100477 }
478
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200479 kfree(edid);
480
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100481 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800482}
483
Ma Linge4a5d542009-05-26 11:31:00 +0800484static enum drm_connector_status
Chris Wilson71731882011-04-19 23:10:58 +0100485intel_crt_load_detect(struct intel_crt *crt)
Ma Linge4a5d542009-05-26 11:31:00 +0800486{
Chris Wilson71731882011-04-19 23:10:58 +0100487 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800488 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71731882011-04-19 23:10:58 +0100489 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
Ma Linge4a5d542009-05-26 11:31:00 +0800490 uint32_t save_bclrpat;
491 uint32_t save_vtotal;
492 uint32_t vtotal, vactive;
493 uint32_t vsample;
494 uint32_t vblank, vblank_start, vblank_end;
495 uint32_t dsl;
496 uint32_t bclrpat_reg;
497 uint32_t vtotal_reg;
498 uint32_t vblank_reg;
499 uint32_t vsync_reg;
500 uint32_t pipeconf_reg;
501 uint32_t pipe_dsl_reg;
502 uint8_t st00;
503 enum drm_connector_status status;
504
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100505 DRM_DEBUG_KMS("starting load-detect on CRT\n");
506
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800507 bclrpat_reg = BCLRPAT(pipe);
508 vtotal_reg = VTOTAL(pipe);
509 vblank_reg = VBLANK(pipe);
510 vsync_reg = VSYNC(pipe);
511 pipeconf_reg = PIPECONF(pipe);
512 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800513
514 save_bclrpat = I915_READ(bclrpat_reg);
515 save_vtotal = I915_READ(vtotal_reg);
516 vblank = I915_READ(vblank_reg);
517
518 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
519 vactive = (save_vtotal & 0x7ff) + 1;
520
521 vblank_start = (vblank & 0xfff) + 1;
522 vblank_end = ((vblank >> 16) & 0xfff) + 1;
523
524 /* Set the border color to purple. */
525 I915_WRITE(bclrpat_reg, 0x500050);
526
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100527 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800528 uint32_t pipeconf = I915_READ(pipeconf_reg);
529 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100530 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800531 /* Wait for next Vblank to substitue
532 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700533 intel_wait_for_vblank(dev, pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800534 st00 = I915_READ8(VGA_MSR_WRITE);
535 status = ((st00 & (1 << 4)) != 0) ?
536 connector_status_connected :
537 connector_status_disconnected;
538
539 I915_WRITE(pipeconf_reg, pipeconf);
540 } else {
541 bool restore_vblank = false;
542 int count, detect;
543
544 /*
545 * If there isn't any border, add some.
546 * Yes, this will flicker
547 */
548 if (vblank_start <= vactive && vblank_end >= vtotal) {
549 uint32_t vsync = I915_READ(vsync_reg);
550 uint32_t vsync_start = (vsync & 0xffff) + 1;
551
552 vblank_start = vsync_start;
553 I915_WRITE(vblank_reg,
554 (vblank_start - 1) |
555 ((vblank_end - 1) << 16));
556 restore_vblank = true;
557 }
558 /* sample in the vertical border, selecting the larger one */
559 if (vblank_start - vactive >= vtotal - vblank_end)
560 vsample = (vblank_start + vactive) >> 1;
561 else
562 vsample = (vtotal + vblank_end) >> 1;
563
564 /*
565 * Wait for the border to be displayed
566 */
567 while (I915_READ(pipe_dsl_reg) >= vactive)
568 ;
569 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
570 ;
571 /*
572 * Watch ST00 for an entire scanline
573 */
574 detect = 0;
575 count = 0;
576 do {
577 count++;
578 /* Read the ST00 VGA status register */
579 st00 = I915_READ8(VGA_MSR_WRITE);
580 if (st00 & (1 << 4))
581 detect++;
582 } while ((I915_READ(pipe_dsl_reg) == dsl));
583
584 /* restore vblank if necessary */
585 if (restore_vblank)
586 I915_WRITE(vblank_reg, vblank);
587 /*
588 * If more than 3/4 of the scanline detected a monitor,
589 * then it is assumed to be present. This works even on i830,
590 * where there isn't any way to force the border color across
591 * the screen
592 */
593 status = detect * 4 > count * 3 ?
594 connector_status_connected :
595 connector_status_disconnected;
596 }
597
598 /* Restore previous settings */
599 I915_WRITE(bclrpat_reg, save_bclrpat);
600
601 return status;
602}
603
Chris Wilson7b334fc2010-09-09 23:51:02 +0100604static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100605intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
607 struct drm_device *dev = connector->dev;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000608 struct intel_crt *crt = intel_attached_crt(connector);
Ma Linge4a5d542009-05-26 11:31:00 +0800609 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200610 struct intel_load_detect_pipe tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800611
Chris Wilson164c8592013-07-20 20:27:08 +0100612 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
613 connector->base.id, drm_get_connector_name(connector),
614 force);
615
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100616 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200617 /* We can not rely on the HPD pin always being correctly wired
618 * up, for example many KVM do not pass it through, and so
619 * only trust an assertion that the monitor is connected.
620 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100621 if (intel_crt_detect_hotplug(connector)) {
622 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 return connector_status_connected;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200624 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800625 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 }
627
David Müllerf5afcd32011-01-06 12:29:32 +0000628 if (intel_crt_detect_ddc(connector))
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 return connector_status_connected;
630
Daniel Vetteraaa37732012-06-16 15:30:32 +0200631 /* Load detection is broken on HPD capable machines. Whoever wants a
632 * broken monitor (without edid) to work behind a broken kvm (that fails
633 * to have the right resistors for HP detection) needs to fix this up.
634 * For now just bail out. */
635 if (I915_HAS_HOTPLUG(dev))
636 return connector_status_disconnected;
637
Chris Wilson930a9e22010-09-14 11:07:23 +0100638 if (!force)
Chris Wilson7b334fc2010-09-09 23:51:02 +0100639 return connector->status;
640
Ma Linge4a5d542009-05-26 11:31:00 +0800641 /* for pre-945g platforms use load detect */
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200642 if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200643 if (intel_crt_detect_ddc(connector))
644 status = connector_status_connected;
645 else
646 status = intel_crt_load_detect(crt);
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200647 intel_release_load_detect_pipe(connector, &tmp);
Daniel Vettere95c8432012-04-20 21:03:36 +0200648 } else
649 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800650
651 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800652}
653
654static void intel_crt_destroy(struct drm_connector *connector)
655{
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 drm_sysfs_connector_remove(connector);
657 drm_connector_cleanup(connector);
658 kfree(connector);
659}
660
661static int intel_crt_get_modes(struct drm_connector *connector)
662{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800663 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700664 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +0100665 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800666 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800667
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300668 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300669 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800670 if (ret || !IS_G4X(dev))
Chris Wilsonf899fc62010-07-20 15:44:45 -0700671 return ret;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800672
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800673 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800674 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300675 return intel_crt_ddc_get_modes(connector, i2c);
Jesse Barnes79e53942008-11-07 14:24:08 -0800676}
677
678static int intel_crt_set_property(struct drm_connector *connector,
679 struct drm_property *property,
680 uint64_t value)
681{
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 return 0;
683}
684
Chris Wilsonf3269052011-01-24 15:17:08 +0000685static void intel_crt_reset(struct drm_connector *connector)
686{
687 struct drm_device *dev = connector->dev;
Daniel Vetter2e938892012-10-11 20:08:24 +0200688 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3269052011-01-24 15:17:08 +0000689 struct intel_crt *crt = intel_attached_crt(connector);
690
Chris Wilson10603ca2013-08-26 19:51:06 -0300691 if (INTEL_INFO(dev)->gen >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200692 u32 adpa;
693
Ville Syrjäläca54b812013-01-25 21:44:42 +0200694 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200695 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
696 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200697 I915_WRITE(crt->adpa_reg, adpa);
698 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200699
700 DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000701 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200702 }
703
Chris Wilsonf3269052011-01-24 15:17:08 +0000704}
705
Jesse Barnes79e53942008-11-07 14:24:08 -0800706/*
707 * Routines for controlling stuff on the analog port
708 */
709
Jesse Barnes79e53942008-11-07 14:24:08 -0800710static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000711 .reset = intel_crt_reset,
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200712 .dpms = intel_crt_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 .detect = intel_crt_detect,
714 .fill_modes = drm_helper_probe_single_connector_modes,
715 .destroy = intel_crt_destroy,
716 .set_property = intel_crt_set_property,
717};
718
719static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
720 .mode_valid = intel_crt_mode_valid,
721 .get_modes = intel_crt_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100722 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723};
724
Jesse Barnes79e53942008-11-07 14:24:08 -0800725static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100726 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800727};
728
Duncan Laurie8ca40132011-10-25 15:42:21 -0700729static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
730{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200731 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700732 return 1;
733}
734
735static const struct dmi_system_id intel_no_crt[] = {
736 {
737 .callback = intel_no_crt_dmi_callback,
738 .ident = "ACER ZGB",
739 .matches = {
740 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
741 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
742 },
743 },
744 { }
745};
746
Jesse Barnes79e53942008-11-07 14:24:08 -0800747void intel_crt_init(struct drm_device *dev)
748{
749 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000750 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800751 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200752 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800753
Duncan Laurie8ca40132011-10-25 15:42:21 -0700754 /* Skip machines without VGA that falsely report hotplug events */
755 if (dmi_check_system(intel_no_crt))
756 return;
757
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000758 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
759 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 return;
761
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800762 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
763 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000764 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800765 return;
766 }
767
768 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400769 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800770 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800771 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
772
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000773 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Jesse Barnes79e53942008-11-07 14:24:08 -0800774 DRM_MODE_ENCODER_DAC);
775
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000776 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000778 crt->base.type = INTEL_OUTPUT_ANALOG;
Daniel Vetter66a92782012-07-12 20:08:18 +0200779 crt->base.cloneable = true;
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200780 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300781 crt->base.crtc_mask = (1 << 0);
782 else
Keith Packard08268742012-08-13 21:34:45 -0700783 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300784
Daniel Vetterdbb02572012-01-28 14:49:23 +0100785 if (IS_GEN2(dev))
786 connector->interlace_allowed = 0;
787 else
788 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800789 connector->doublescan_allowed = 0;
790
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700791 if (HAS_PCH_SPLIT(dev))
Daniel Vetter540a8952012-07-11 16:27:57 +0200792 crt->adpa_reg = PCH_ADPA;
793 else if (IS_VALLEYVIEW(dev))
794 crt->adpa_reg = VLV_ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700795 else
Daniel Vetter540a8952012-07-11 16:27:57 +0200796 crt->adpa_reg = ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700797
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100798 crt->base.compute_config = intel_crt_compute_config;
Daniel Vettereebe6f02013-07-21 21:37:03 +0200799 crt->base.mode_set = intel_crt_mode_set;
Daniel Vetter21246042012-07-01 14:58:27 +0200800 crt->base.disable = intel_disable_crt;
801 crt->base.enable = intel_enable_crt;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700802 crt->base.get_config = intel_crt_get_config;
Egbert Eich1d843f92013-02-25 12:06:49 -0500803 if (I915_HAS_HOTPLUG(dev))
804 crt->base.hpd_pin = HPD_CRT;
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200805 if (HAS_DDI(dev))
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200806 crt->base.get_hw_state = intel_ddi_get_hw_state;
807 else
808 crt->base.get_hw_state = intel_crt_get_hw_state;
Daniel Vettere403fc92012-07-02 13:41:21 +0200809 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter21246042012-07-01 14:58:27 +0200810
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
812
813 drm_sysfs_connector_add(connector);
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800814
Egbert Eich821450c2013-04-16 13:36:55 +0200815 if (!I915_HAS_HOTPLUG(dev))
816 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000817
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800818 /*
819 * Configure the automatic hotplug detection stuff
820 */
821 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800822
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200823 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000824 * TODO: find a proper way to discover whether we need to set the the
825 * polarity and link reversal bits or not, instead of relying on the
826 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200827 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000828 if (HAS_PCH_LPT(dev)) {
829 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
830 FDI_RX_LINK_REVERSAL_OVERRIDE;
831
832 dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
833 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800834}