blob: d24c8742d9b0aa6df35d5e479e627ff008ea221f [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
Paul Gortmaker1767e932016-07-13 20:19:00 -040028#include <linux/export.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050036#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070037#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030038#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030039#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030042#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020043#include "cpuid.h"
Andrey Smetanin5c9194122015-11-10 15:36:34 +030044#include "hyperv.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030045
Marcelo Tosattib682b812009-02-10 20:41:41 -020046#ifndef CONFIG_X86_64
47#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
48#else
49#define mod_64(x, y) ((x) % (y))
50#endif
51
Eddie Dong97222cc2007-09-12 10:58:04 +030052#define PRId64 "d"
53#define PRIx64 "llx"
54#define PRIu64 "u"
55#define PRIo64 "o"
56
57#define APIC_BUS_CYCLE_NS 1
58
59/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
60#define apic_debug(fmt, arg...)
61
Eddie Dong97222cc2007-09-12 10:58:04 +030062/* 14 is the version for Xeon and Pentium 8.4.8*/
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -050063#define APIC_VERSION (0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
Eddie Dong97222cc2007-09-12 10:58:04 +030064#define LAPIC_MMIO_LENGTH (1 << 12)
65/* followed define is not in apicdef.h */
66#define APIC_SHORT_MASK 0xc0000
67#define APIC_DEST_NOSHORT 0x0
68#define APIC_DEST_MASK 0x800
69#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090070#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030071
Nadav Amit394457a2014-10-03 00:30:52 +030072#define APIC_BROADCAST 0xFF
73#define X2APIC_BROADCAST 0xFFFFFFFFul
74
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030075static inline int apic_test_vector(int vec, void *bitmap)
76{
77 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
78}
79
Yang Zhang10606912013-04-11 19:21:38 +080080bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
81{
82 struct kvm_lapic *apic = vcpu->arch.apic;
83
84 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
85 apic_test_vector(vector, apic->regs + APIC_IRR);
86}
87
Eddie Dong97222cc2007-09-12 10:58:04 +030088static inline void apic_clear_vector(int vec, void *bitmap)
89{
90 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
91}
92
Michael S. Tsirkin8680b942012-06-24 19:24:26 +030093static inline int __apic_test_and_set_vector(int vec, void *bitmap)
94{
95 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
96}
97
98static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
99{
100 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
101}
102
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300103struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300104struct static_key_deferred apic_sw_disabled __read_mostly;
105
Eddie Dong97222cc2007-09-12 10:58:04 +0300106static inline int apic_enabled(struct kvm_lapic *apic)
107{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300108 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300109}
110
Eddie Dong97222cc2007-09-12 10:58:04 +0300111#define LVT_MASK \
112 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
113
114#define LINT_MASK \
115 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
116 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
117
Radim Krčmář6e500432016-12-15 18:06:46 +0100118static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
119{
120 return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
121}
122
123static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
124{
125 return apic->vcpu->vcpu_id;
126}
127
Radim Krčmáře45115b2016-07-12 22:09:19 +0200128static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
129 u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
130 switch (map->mode) {
131 case KVM_APIC_MODE_X2APIC: {
132 u32 offset = (dest_id >> 16) * 16;
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200133 u32 max_apic_id = map->max_apic_id;
Radim Krčmář3548a252015-02-12 19:41:33 +0100134
Radim Krčmáře45115b2016-07-12 22:09:19 +0200135 if (offset <= max_apic_id) {
136 u8 cluster_size = min(max_apic_id - offset + 1, 16U);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100137
Radim Krčmáře45115b2016-07-12 22:09:19 +0200138 *cluster = &map->phys_map[offset];
139 *mask = dest_id & (0xffff >> (16 - cluster_size));
140 } else {
141 *mask = 0;
142 }
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100143
Radim Krčmáře45115b2016-07-12 22:09:19 +0200144 return true;
145 }
146 case KVM_APIC_MODE_XAPIC_FLAT:
147 *cluster = map->xapic_flat_map;
148 *mask = dest_id & 0xff;
149 return true;
150 case KVM_APIC_MODE_XAPIC_CLUSTER:
Radim Krčmář444fdad2016-11-22 20:20:14 +0100151 *cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
Radim Krčmáře45115b2016-07-12 22:09:19 +0200152 *mask = dest_id & 0xf;
153 return true;
154 default:
155 /* Not optimized. */
156 return false;
157 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300158}
159
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200160static void kvm_apic_map_free(struct rcu_head *rcu)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100161{
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200162 struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100163
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200164 kvfree(map);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100165}
166
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300167static void recalculate_apic_map(struct kvm *kvm)
168{
169 struct kvm_apic_map *new, *old = NULL;
170 struct kvm_vcpu *vcpu;
171 int i;
Radim Krčmář6e500432016-12-15 18:06:46 +0100172 u32 max_id = 255; /* enough space for any xAPIC ID */
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300173
174 mutex_lock(&kvm->arch.apic_map_lock);
175
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200176 kvm_for_each_vcpu(i, vcpu, kvm)
177 if (kvm_apic_present(vcpu))
Radim Krčmář6e500432016-12-15 18:06:46 +0100178 max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200179
Michal Hockoa7c3e902017-05-08 15:57:09 -0700180 new = kvzalloc(sizeof(struct kvm_apic_map) +
181 sizeof(struct kvm_lapic *) * ((u64)max_id + 1), GFP_KERNEL);
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200182
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300183 if (!new)
184 goto out;
185
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200186 new->max_apic_id = max_id;
187
Nadav Amit173beed2014-11-02 11:54:54 +0200188 kvm_for_each_vcpu(i, vcpu, kvm) {
189 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmáře45115b2016-07-12 22:09:19 +0200190 struct kvm_lapic **cluster;
191 u16 mask;
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100192 u32 ldr;
193 u8 xapic_id;
194 u32 x2apic_id;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300195
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100196 if (!kvm_apic_present(vcpu))
197 continue;
198
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100199 xapic_id = kvm_xapic_id(apic);
200 x2apic_id = kvm_x2apic_id(apic);
201
202 /* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
203 if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
204 x2apic_id <= new->max_apic_id)
205 new->phys_map[x2apic_id] = apic;
206 /*
207 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
208 * prevent them from masking VCPUs with APIC ID <= 0xff.
209 */
210 if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
211 new->phys_map[xapic_id] = apic;
Radim Krčmář3548a252015-02-12 19:41:33 +0100212
Radim Krčmář6e500432016-12-15 18:06:46 +0100213 ldr = kvm_lapic_get_reg(apic, APIC_LDR);
214
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100215 if (apic_x2apic_mode(apic)) {
216 new->mode |= KVM_APIC_MODE_X2APIC;
217 } else if (ldr) {
218 ldr = GET_APIC_LOGICAL_ID(ldr);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500219 if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100220 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
221 else
222 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
223 }
224
Radim Krčmáře45115b2016-07-12 22:09:19 +0200225 if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
Radim Krčmář3548a252015-02-12 19:41:33 +0100226 continue;
227
Radim Krčmáře45115b2016-07-12 22:09:19 +0200228 if (mask)
229 cluster[ffs(mask) - 1] = apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300230 }
231out:
232 old = rcu_dereference_protected(kvm->arch.apic_map,
233 lockdep_is_held(&kvm->arch.apic_map_lock));
234 rcu_assign_pointer(kvm->arch.apic_map, new);
235 mutex_unlock(&kvm->arch.apic_map_lock);
236
237 if (old)
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200238 call_rcu(&old->rcu, kvm_apic_map_free);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800239
Steve Rutherfordb053b2a2015-07-29 23:32:35 -0700240 kvm_make_scan_ioapic_request(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300241}
242
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300243static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
244{
Radim Krčmáře4627552014-10-30 15:06:45 +0100245 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300246
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500247 kvm_lapic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100248
249 if (enabled != apic->sw_enabled) {
250 apic->sw_enabled = enabled;
251 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300252 static_key_slow_dec_deferred(&apic_sw_disabled);
253 recalculate_apic_map(apic->vcpu->kvm);
254 } else
255 static_key_slow_inc(&apic_sw_disabled.key);
256 }
257}
258
Radim Krčmářa92e2542016-07-12 22:09:22 +0200259static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300260{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500261 kvm_lapic_set_reg(apic, APIC_ID, id << 24);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300262 recalculate_apic_map(apic->vcpu->kvm);
263}
264
265static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
266{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500267 kvm_lapic_set_reg(apic, APIC_LDR, id);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300268 recalculate_apic_map(apic->vcpu->kvm);
269}
270
Radim Krčmářa92e2542016-07-12 22:09:22 +0200271static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
Radim Krčmář257b9a52015-05-22 18:45:11 +0200272{
273 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
274
Radim Krčmář6e500432016-12-15 18:06:46 +0100275 WARN_ON_ONCE(id != apic->vcpu->vcpu_id);
276
Radim Krčmářa92e2542016-07-12 22:09:22 +0200277 kvm_lapic_set_reg(apic, APIC_ID, id);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500278 kvm_lapic_set_reg(apic, APIC_LDR, ldr);
Radim Krčmář257b9a52015-05-22 18:45:11 +0200279 recalculate_apic_map(apic->vcpu->kvm);
280}
281
Eddie Dong97222cc2007-09-12 10:58:04 +0300282static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
283{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500284 return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300285}
286
287static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
288{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500289 return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300290}
291
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800292static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
293{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100294 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800295}
296
Eddie Dong97222cc2007-09-12 10:58:04 +0300297static inline int apic_lvtt_period(struct kvm_lapic *apic)
298{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100299 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800300}
301
302static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
303{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100304 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300305}
306
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200307static inline int apic_lvt_nmi_mode(u32 lvt_val)
308{
309 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
310}
311
Gleb Natapovfc61b802009-07-05 17:39:35 +0300312void kvm_apic_set_version(struct kvm_vcpu *vcpu)
313{
314 struct kvm_lapic *apic = vcpu->arch.apic;
315 struct kvm_cpuid_entry2 *feat;
316 u32 v = APIC_VERSION;
317
Paolo Bonzinibce87cc2016-01-08 13:48:51 +0100318 if (!lapic_in_kernel(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300319 return;
320
321 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
322 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
323 v |= APIC_LVR_DIRECTED_EOI;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500324 kvm_lapic_set_reg(apic, APIC_LVR, v);
Gleb Natapovfc61b802009-07-05 17:39:35 +0300325}
326
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500327static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800328 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300329 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
330 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
331 LINT_MASK, LINT_MASK, /* LVT0-1 */
332 LVT_MASK /* LVTERR */
333};
334
335static int find_highest_vector(void *bitmap)
336{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900337 int vec;
338 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300339
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900340 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
341 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
342 reg = bitmap + REG_POS(vec);
343 if (*reg)
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100344 return __fls(*reg) + vec;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900345 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300346
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900347 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300348}
349
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300350static u8 count_vectors(void *bitmap)
351{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900352 int vec;
353 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300354 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900355
356 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
357 reg = bitmap + REG_POS(vec);
358 count += hweight32(*reg);
359 }
360
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300361 return count;
362}
363
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100364int __kvm_apic_update_irr(u32 *pir, void *regs)
Yang Zhanga20ed542013-04-11 19:25:15 +0800365{
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100366 u32 i, vec;
367 u32 pir_val, irr_val;
368 int max_irr = -1;
Yang Zhanga20ed542013-04-11 19:25:15 +0800369
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100370 for (i = vec = 0; i <= 7; i++, vec += 32) {
Paolo Bonziniad361092016-09-20 16:15:05 +0200371 pir_val = READ_ONCE(pir[i]);
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100372 irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
Paolo Bonziniad361092016-09-20 16:15:05 +0200373 if (pir_val) {
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100374 irr_val |= xchg(&pir[i], 0);
375 *((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
Paolo Bonziniad361092016-09-20 16:15:05 +0200376 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100377 if (irr_val)
378 max_irr = __fls(irr_val) + vec;
Yang Zhanga20ed542013-04-11 19:25:15 +0800379 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100380
381 return max_irr;
Yang Zhanga20ed542013-04-11 19:25:15 +0800382}
Wincy Van705699a2015-02-03 23:58:17 +0800383EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
384
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100385int kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
Wincy Van705699a2015-02-03 23:58:17 +0800386{
387 struct kvm_lapic *apic = vcpu->arch.apic;
388
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100389 return __kvm_apic_update_irr(pir, apic->regs);
Wincy Van705699a2015-02-03 23:58:17 +0800390}
Yang Zhanga20ed542013-04-11 19:25:15 +0800391EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
392
Gleb Natapov33e4c682009-06-11 11:06:51 +0300393static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300394{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300395 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300396}
397
398static inline int apic_find_highest_irr(struct kvm_lapic *apic)
399{
400 int result;
401
Yang Zhangc7c9c562013-01-25 10:18:51 +0800402 /*
403 * Note that irr_pending is just a hint. It will be always
404 * true with virtual interrupt delivery enabled.
405 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300406 if (!apic->irr_pending)
407 return -1;
408
409 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300410 ASSERT(result == -1 || result >= 16);
411
412 return result;
413}
414
Gleb Natapov33e4c682009-06-11 11:06:51 +0300415static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
416{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800417 struct kvm_vcpu *vcpu;
418
419 vcpu = apic->vcpu;
420
Andrey Smetanind62caab2015-11-10 15:36:33 +0300421 if (unlikely(vcpu->arch.apicv_active)) {
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100422 /* need to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200423 apic_clear_vector(vec, apic->regs + APIC_IRR);
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100424 kvm_x86_ops->hwapic_irr_update(vcpu,
425 apic_find_highest_irr(apic));
Nadav Amitf210f752014-11-16 23:49:07 +0200426 } else {
427 apic->irr_pending = false;
428 apic_clear_vector(vec, apic->regs + APIC_IRR);
429 if (apic_search_irr(apic) != -1)
430 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800431 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300432}
433
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300434static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
435{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800436 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200437
Wanpeng Li56cc2402014-08-05 12:42:24 +0800438 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
439 return;
440
441 vcpu = apic->vcpu;
442
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300443 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800444 * With APIC virtualization enabled, all caching is disabled
445 * because the processor can modify ISR under the hood. Instead
446 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300447 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300448 if (unlikely(vcpu->arch.apicv_active))
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +0200449 kvm_x86_ops->hwapic_isr_update(vcpu, vec);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800450 else {
451 ++apic->isr_count;
452 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
453 /*
454 * ISR (in service register) bit is set when injecting an interrupt.
455 * The highest vector is injected. Thus the latest bit set matches
456 * the highest bit in ISR.
457 */
458 apic->highest_isr_cache = vec;
459 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300460}
461
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200462static inline int apic_find_highest_isr(struct kvm_lapic *apic)
463{
464 int result;
465
466 /*
467 * Note that isr_count is always 1, and highest_isr_cache
468 * is always -1, with APIC virtualization enabled.
469 */
470 if (!apic->isr_count)
471 return -1;
472 if (likely(apic->highest_isr_cache != -1))
473 return apic->highest_isr_cache;
474
475 result = find_highest_vector(apic->regs + APIC_ISR);
476 ASSERT(result == -1 || result >= 16);
477
478 return result;
479}
480
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300481static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
482{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200483 struct kvm_vcpu *vcpu;
484 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
485 return;
486
487 vcpu = apic->vcpu;
488
489 /*
490 * We do get here for APIC virtualization enabled if the guest
491 * uses the Hyper-V APIC enlightenment. In this case we may need
492 * to trigger a new interrupt delivery by writing the SVI field;
493 * on the other hand isr_count and highest_isr_cache are unused
494 * and must be left alone.
495 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300496 if (unlikely(vcpu->arch.apicv_active))
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +0200497 kvm_x86_ops->hwapic_isr_update(vcpu,
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200498 apic_find_highest_isr(apic));
499 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300500 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200501 BUG_ON(apic->isr_count < 0);
502 apic->highest_isr_cache = -1;
503 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300504}
505
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800506int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
507{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300508 /* This may race with setting of irr in __apic_accept_irq() and
509 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
510 * will cause vmexit immediately and the value will be recalculated
511 * on the next vmentry.
512 */
Paolo Bonzinif8543d62016-01-08 13:42:24 +0100513 return apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800514}
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100515EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800516
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200517static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800518 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100519 struct dest_map *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200520
Yang Zhangb4f22252013-04-11 19:21:37 +0800521int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100522 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300523{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800524 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800525
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200526 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800527 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300528}
529
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300530static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
531{
Paolo Bonzini4e335d92017-05-02 16:20:18 +0200532
533 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
534 sizeof(val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300535}
536
537static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
538{
Paolo Bonzini4e335d92017-05-02 16:20:18 +0200539
540 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
541 sizeof(*val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300542}
543
544static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
545{
546 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
547}
548
549static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
550{
551 u8 val;
552 if (pv_eoi_get_user(vcpu, &val) < 0)
553 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800554 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300555 return val & 0x1;
556}
557
558static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
559{
560 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
561 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800562 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300563 return;
564 }
565 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
566}
567
568static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
569{
570 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
571 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800572 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300573 return;
574 }
575 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
576}
577
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100578static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
579{
Paolo Bonzini3d927892016-12-19 13:29:03 +0100580 int highest_irr;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100581 if (kvm_x86_ops->sync_pir_to_irr && apic->vcpu->arch.apicv_active)
582 highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
583 else
584 highest_irr = apic_find_highest_irr(apic);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100585 if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
586 return -1;
587 return highest_irr;
588}
589
590static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
Eddie Dong97222cc2007-09-12 10:58:04 +0300591{
Avi Kivity3842d132010-07-27 12:30:24 +0300592 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300593 int isr;
594
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500595 old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
596 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300597 isr = apic_find_highest_isr(apic);
598 isrv = (isr != -1) ? isr : 0;
599
600 if ((tpr & 0xf0) >= (isrv & 0xf0))
601 ppr = tpr & 0xff;
602 else
603 ppr = isrv & 0xf0;
604
605 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
606 apic, ppr, isr, isrv);
607
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100608 *new_ppr = ppr;
609 if (old_ppr != ppr)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500610 kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100611
612 return ppr < old_ppr;
613}
614
615static void apic_update_ppr(struct kvm_lapic *apic)
616{
617 u32 ppr;
618
Paolo Bonzini26fbbee2016-12-18 13:54:58 +0100619 if (__apic_update_ppr(apic, &ppr) &&
620 apic_has_interrupt_for_ppr(apic, ppr) != -1)
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100621 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300622}
623
Paolo Bonzinieb90f342016-12-18 14:02:21 +0100624void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
625{
626 apic_update_ppr(vcpu->arch.apic);
627}
628EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);
629
Eddie Dong97222cc2007-09-12 10:58:04 +0300630static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
631{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500632 kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
Eddie Dong97222cc2007-09-12 10:58:04 +0300633 apic_update_ppr(apic);
634}
635
Radim Krčmář03d22492015-02-12 19:41:31 +0100636static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300637{
Radim Krčmářb4535b52016-12-15 18:06:47 +0100638 return mda == (apic_x2apic_mode(apic) ?
639 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300640}
641
Radim Krčmář03d22492015-02-12 19:41:31 +0100642static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
Nadav Amit394457a2014-10-03 00:30:52 +0300643{
Radim Krčmář03d22492015-02-12 19:41:31 +0100644 if (kvm_apic_broadcast(apic, mda))
645 return true;
646
647 if (apic_x2apic_mode(apic))
Radim Krčmář6e500432016-12-15 18:06:46 +0100648 return mda == kvm_x2apic_id(apic);
Radim Krčmář03d22492015-02-12 19:41:31 +0100649
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100650 /*
651 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
652 * it were in x2APIC mode. Hotplugged VCPUs start in xAPIC mode and
653 * this allows unique addressing of VCPUs with APIC ID over 0xff.
654 * The 0xff condition is needed because writeable xAPIC ID.
655 */
656 if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
657 return true;
658
Radim Krčmářb4535b52016-12-15 18:06:47 +0100659 return mda == kvm_xapic_id(apic);
Nadav Amit394457a2014-10-03 00:30:52 +0300660}
661
Radim Krčmář52c233a2015-01-29 22:48:48 +0100662static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300663{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300664 u32 logical_id;
665
Nadav Amit394457a2014-10-03 00:30:52 +0300666 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100667 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300668
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500669 logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300670
Radim Krčmář9368b562015-01-29 22:48:49 +0100671 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100672 return ((logical_id >> 16) == (mda >> 16))
673 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100674
675 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Eddie Dong97222cc2007-09-12 10:58:04 +0300676
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500677 switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300678 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100679 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300680 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100681 return ((logical_id >> 4) == (mda >> 4))
682 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300683 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200684 apic_debug("Bad DFR vcpu %d: %08x\n",
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500685 apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
Radim Krčmář9368b562015-01-29 22:48:49 +0100686 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300687 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300688}
689
Radim Krčmářc5192652016-07-12 22:09:28 +0200690/* The KVM local APIC implementation has two quirks:
691 *
Radim Krčmářb4535b52016-12-15 18:06:47 +0100692 * - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
693 * in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
694 * KVM doesn't do that aliasing.
Radim Krčmářc5192652016-07-12 22:09:28 +0200695 *
696 * - in-kernel IOAPIC messages have to be delivered directly to
697 * x2APIC, because the kernel does not support interrupt remapping.
698 * In order to support broadcast without interrupt remapping, x2APIC
699 * rewrites the destination of non-IPI messages from APIC_BROADCAST
700 * to X2APIC_BROADCAST.
701 *
702 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API. This is
703 * important when userspace wants to use x2APIC-format MSIs, because
704 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
Radim Krčmář03d22492015-02-12 19:41:31 +0100705 */
Radim Krčmářc5192652016-07-12 22:09:28 +0200706static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
707 struct kvm_lapic *source, struct kvm_lapic *target)
Radim Krčmář03d22492015-02-12 19:41:31 +0100708{
709 bool ipi = source != NULL;
Radim Krčmář03d22492015-02-12 19:41:31 +0100710
Radim Krčmářc5192652016-07-12 22:09:28 +0200711 if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
Radim Krčmářb4535b52016-12-15 18:06:47 +0100712 !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
Radim Krčmář03d22492015-02-12 19:41:31 +0100713 return X2APIC_BROADCAST;
714
Radim Krčmářb4535b52016-12-15 18:06:47 +0100715 return dest_id;
Radim Krčmář03d22492015-02-12 19:41:31 +0100716}
717
Radim Krčmář52c233a2015-01-29 22:48:48 +0100718bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300719 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300720{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800721 struct kvm_lapic *target = vcpu->arch.apic;
Radim Krčmářc5192652016-07-12 22:09:28 +0200722 u32 mda = kvm_apic_mda(vcpu, dest, source, target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300723
724 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200725 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300726 target, source, dest, dest_mode, short_hand);
727
Zachary Amsdenbd371392010-06-14 11:42:15 -1000728 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300729 switch (short_hand) {
730 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100731 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář03d22492015-02-12 19:41:31 +0100732 return kvm_apic_match_physical_addr(target, mda);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200733 else
Radim Krčmář03d22492015-02-12 19:41:31 +0100734 return kvm_apic_match_logical_addr(target, mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300735 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100736 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300737 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100738 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300739 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100740 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300741 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200742 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
743 short_hand);
Radim Krčmář9368b562015-01-29 22:48:49 +0100744 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300745 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300746}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500747EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
Eddie Dong97222cc2007-09-12 10:58:04 +0300748
Feng Wu520040142016-01-25 16:53:33 +0800749int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
750 const unsigned long *bitmap, u32 bitmap_size)
751{
752 u32 mod;
753 int i, idx = -1;
754
755 mod = vector % dest_vcpus;
756
757 for (i = 0; i <= mod; i++) {
758 idx = find_next_bit(bitmap, bitmap_size, idx + 1);
759 BUG_ON(idx == bitmap_size);
760 }
761
762 return idx;
763}
764
Radim Krčmář4efd8052016-02-12 15:00:15 +0100765static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
766{
767 if (!kvm->arch.disabled_lapic_found) {
768 kvm->arch.disabled_lapic_found = true;
769 printk(KERN_INFO
770 "Disabled LAPIC found during irq injection\n");
771 }
772}
773
Radim Krčmářc5192652016-07-12 22:09:28 +0200774static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
775 struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
776{
777 if (kvm->arch.x2apic_broadcast_quirk_disabled) {
778 if ((irq->dest_id == APIC_BROADCAST &&
779 map->mode != KVM_APIC_MODE_X2APIC))
780 return true;
781 if (irq->dest_id == X2APIC_BROADCAST)
782 return true;
783 } else {
784 bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
785 if (irq->dest_id == (x2apic_ipi ?
786 X2APIC_BROADCAST : APIC_BROADCAST))
787 return true;
788 }
789
790 return false;
791}
792
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200793/* Return true if the interrupt can be handled by using *bitmap as index mask
794 * for valid destinations in *dst array.
795 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
796 * Note: we may have zero kvm_lapic destinations when we return true, which
797 * means that the interrupt should be dropped. In this case, *bitmap would be
798 * zero and *dst undefined.
799 */
800static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
801 struct kvm_lapic **src, struct kvm_lapic_irq *irq,
802 struct kvm_apic_map *map, struct kvm_lapic ***dst,
803 unsigned long *bitmap)
804{
805 int i, lowest;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200806
807 if (irq->shorthand == APIC_DEST_SELF && src) {
808 *dst = src;
809 *bitmap = 1;
810 return true;
811 } else if (irq->shorthand)
812 return false;
813
Radim Krčmářc5192652016-07-12 22:09:28 +0200814 if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200815 return false;
816
817 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200818 if (irq->dest_id > map->max_apic_id) {
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200819 *bitmap = 0;
820 } else {
821 *dst = &map->phys_map[irq->dest_id];
822 *bitmap = 1;
823 }
824 return true;
825 }
826
Radim Krčmáře45115b2016-07-12 22:09:19 +0200827 *bitmap = 0;
828 if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
829 (u16 *)bitmap))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200830 return false;
831
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200832 if (!kvm_lowest_prio_delivery(irq))
833 return true;
834
835 if (!kvm_vector_hashing_enabled()) {
836 lowest = -1;
837 for_each_set_bit(i, bitmap, 16) {
838 if (!(*dst)[i])
839 continue;
840 if (lowest < 0)
841 lowest = i;
842 else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
843 (*dst)[lowest]->vcpu) < 0)
844 lowest = i;
845 }
846 } else {
847 if (!*bitmap)
848 return true;
849
850 lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
851 bitmap, 16);
852
853 if (!(*dst)[lowest]) {
854 kvm_apic_disabled_lapic_found(kvm);
855 *bitmap = 0;
856 return true;
857 }
858 }
859
860 *bitmap = (lowest >= 0) ? 1 << lowest : 0;
861
862 return true;
863}
864
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300865bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100866 struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300867{
868 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200869 unsigned long bitmap;
870 struct kvm_lapic **dst = NULL;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300871 int i;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200872 bool ret;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300873
874 *r = -1;
875
876 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800877 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300878 return true;
879 }
880
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300881 rcu_read_lock();
882 map = rcu_dereference(kvm->arch.apic_map);
883
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200884 ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
885 if (ret)
886 for_each_set_bit(i, &bitmap, 16) {
887 if (!dst[i])
888 continue;
889 if (*r < 0)
890 *r = 0;
891 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Radim Krčmář3548a252015-02-12 19:41:33 +0100892 }
893
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300894 rcu_read_unlock();
895 return ret;
896}
897
Feng Wu6228a0d2016-01-25 16:53:34 +0800898/*
899 * This routine tries to handler interrupts in posted mode, here is how
900 * it deals with different cases:
901 * - For single-destination interrupts, handle it in posted mode
902 * - Else if vector hashing is enabled and it is a lowest-priority
903 * interrupt, handle it in posted mode and use the following mechanism
904 * to find the destinaiton vCPU.
905 * 1. For lowest-priority interrupts, store all the possible
906 * destination vCPUs in an array.
907 * 2. Use "guest vector % max number of destination vCPUs" to find
908 * the right destination vCPU in the array for the lowest-priority
909 * interrupt.
910 * - Otherwise, use remapped mode to inject the interrupt.
911 */
Feng Wu8feb4a02015-09-18 22:29:47 +0800912bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
913 struct kvm_vcpu **dest_vcpu)
914{
915 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200916 unsigned long bitmap;
917 struct kvm_lapic **dst = NULL;
Feng Wu8feb4a02015-09-18 22:29:47 +0800918 bool ret = false;
Feng Wu8feb4a02015-09-18 22:29:47 +0800919
920 if (irq->shorthand)
921 return false;
922
923 rcu_read_lock();
924 map = rcu_dereference(kvm->arch.apic_map);
925
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200926 if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
927 hweight16(bitmap) == 1) {
928 unsigned long i = find_first_bit(&bitmap, 16);
Feng Wu8feb4a02015-09-18 22:29:47 +0800929
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200930 if (dst[i]) {
931 *dest_vcpu = dst[i]->vcpu;
932 ret = true;
Feng Wu8feb4a02015-09-18 22:29:47 +0800933 }
Feng Wu8feb4a02015-09-18 22:29:47 +0800934 }
935
Feng Wu8feb4a02015-09-18 22:29:47 +0800936 rcu_read_unlock();
937 return ret;
938}
939
Eddie Dong97222cc2007-09-12 10:58:04 +0300940/*
941 * Add a pending IRQ into lapic.
942 * Return 1 if successfully added and 0 if discarded.
943 */
944static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800945 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100946 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300947{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200948 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300949 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300950
Paolo Bonzinia183b632014-09-11 11:51:02 +0200951 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
952 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300953 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300954 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200955 vcpu->arch.apic_arb_prio++;
956 case APIC_DM_FIXED:
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200957 if (unlikely(trig_mode && !level))
958 break;
959
Eddie Dong97222cc2007-09-12 10:58:04 +0300960 /* FIXME add logic for vcpu on reset */
961 if (unlikely(!apic_enabled(apic)))
962 break;
963
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200964 result = 1;
965
Joerg Roedel9daa5002016-02-29 16:04:44 +0100966 if (dest_map) {
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100967 __set_bit(vcpu->vcpu_id, dest_map->map);
Joerg Roedel9daa5002016-02-29 16:04:44 +0100968 dest_map->vectors[vcpu->vcpu_id] = vector;
969 }
Avi Kivitya5d36f82009-12-29 12:42:16 +0200970
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200971 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
972 if (trig_mode)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500973 kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200974 else
975 apic_clear_vector(vector, apic->regs + APIC_TMR);
976 }
977
Andrey Smetanind62caab2015-11-10 15:36:33 +0300978 if (vcpu->arch.apicv_active)
Yang Zhang5a717852013-04-11 19:25:16 +0800979 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200980 else {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500981 kvm_lapic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800982
983 kvm_make_request(KVM_REQ_EVENT, vcpu);
984 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300985 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300986 break;
987
988 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530989 result = 1;
990 vcpu->arch.pv.pv_unhalted = 1;
991 kvm_make_request(KVM_REQ_EVENT, vcpu);
992 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300993 break;
994
995 case APIC_DM_SMI:
Paolo Bonzini64d60672015-05-07 11:36:11 +0200996 result = 1;
997 kvm_make_request(KVM_REQ_SMI, vcpu);
998 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300999 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001000
Eddie Dong97222cc2007-09-12 10:58:04 +03001001 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001002 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001003 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +02001004 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001005 break;
1006
1007 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +01001008 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001009 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +01001010 /* assumes that there are only KVM_APIC_INIT/SIPI */
1011 apic->pending_events = (1UL << KVM_APIC_INIT);
1012 /* make sure pending_events is visible before sending
1013 * the request */
1014 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +03001015 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +03001016 kvm_vcpu_kick(vcpu);
1017 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +02001018 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
1019 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +03001020 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001021 break;
1022
1023 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +02001024 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
1025 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +01001026 result = 1;
1027 apic->sipi_vector = vector;
1028 /* make sure sipi_vector is visible for the receiver */
1029 smp_wmb();
1030 set_bit(KVM_APIC_SIPI, &apic->pending_events);
1031 kvm_make_request(KVM_REQ_EVENT, vcpu);
1032 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001033 break;
1034
Jan Kiszka23930f92008-09-26 09:30:52 +02001035 case APIC_DM_EXTINT:
1036 /*
1037 * Should only be called by kvm_apic_local_deliver() with LVT0,
1038 * before NMI watchdog was enabled. Already handled by
1039 * kvm_apic_accept_pic_intr().
1040 */
1041 break;
1042
Eddie Dong97222cc2007-09-12 10:58:04 +03001043 default:
1044 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
1045 delivery_mode);
1046 break;
1047 }
1048 return result;
1049}
1050
Gleb Natapove1035712009-03-05 16:34:59 +02001051int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +03001052{
Gleb Natapove1035712009-03-05 16:34:59 +02001053 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +08001054}
1055
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001056static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
1057{
Andrey Smetanin63086302015-11-10 15:36:32 +03001058 return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001059}
1060
Yang Zhangc7c9c562013-01-25 10:18:51 +08001061static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
1062{
Steve Rutherford7543a632015-07-29 23:21:41 -07001063 int trigger_mode;
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001064
Steve Rutherford7543a632015-07-29 23:21:41 -07001065 /* Eoi the ioapic only if the ioapic doesn't own the vector. */
1066 if (!kvm_ioapic_handles_vector(apic, vector))
1067 return;
1068
1069 /* Request a KVM exit to inform the userspace IOAPIC. */
1070 if (irqchip_split(apic->vcpu->kvm)) {
1071 apic->vcpu->arch.pending_ioapic_eoi = vector;
1072 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
1073 return;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001074 }
Steve Rutherford7543a632015-07-29 23:21:41 -07001075
1076 if (apic_test_vector(vector, apic->regs + APIC_TMR))
1077 trigger_mode = IOAPIC_LEVEL_TRIG;
1078 else
1079 trigger_mode = IOAPIC_EDGE_TRIG;
1080
1081 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +08001082}
1083
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001084static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001085{
1086 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001087
1088 trace_kvm_eoi(apic, vector);
1089
Eddie Dong97222cc2007-09-12 10:58:04 +03001090 /*
1091 * Not every write EOI will has corresponding ISR,
1092 * one example is when Kernel check timer on setup_IO_APIC
1093 */
1094 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001095 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001096
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001097 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001098 apic_update_ppr(apic);
1099
Andrey Smetanin5c9194122015-11-10 15:36:34 +03001100 if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
1101 kvm_hv_synic_send_eoi(apic->vcpu, vector);
1102
Yang Zhangc7c9c562013-01-25 10:18:51 +08001103 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +03001104 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001105 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001106}
1107
Yang Zhangc7c9c562013-01-25 10:18:51 +08001108/*
1109 * this interface assumes a trap-like exit, which has already finished
1110 * desired side effect including vISR and vPPR update.
1111 */
1112void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
1113{
1114 struct kvm_lapic *apic = vcpu->arch.apic;
1115
1116 trace_kvm_eoi(apic, vector);
1117
1118 kvm_ioapic_send_eoi(apic, vector);
1119 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1120}
1121EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
1122
Eddie Dong97222cc2007-09-12 10:58:04 +03001123static void apic_send_ipi(struct kvm_lapic *apic)
1124{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001125 u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
1126 u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001127 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +03001128
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001129 irq.vector = icr_low & APIC_VECTOR_MASK;
1130 irq.delivery_mode = icr_low & APIC_MODE_MASK;
1131 irq.dest_mode = icr_low & APIC_DEST_MASK;
Paolo Bonzinib7cb2232015-04-21 14:57:05 +02001132 irq.level = (icr_low & APIC_INT_ASSERT) != 0;
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001133 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1134 irq.shorthand = icr_low & APIC_SHORT_MASK;
James Sullivan93bbf0b2015-03-18 19:26:03 -06001135 irq.msi_redir_hint = false;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001136 if (apic_x2apic_mode(apic))
1137 irq.dest_id = icr_high;
1138 else
1139 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +03001140
Gleb Natapov1000ff82009-07-07 16:00:57 +03001141 trace_kvm_apic_ipi(icr_low, irq.dest_id);
1142
Eddie Dong97222cc2007-09-12 10:58:04 +03001143 apic_debug("icr_high 0x%x, icr_low 0x%x, "
1144 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
James Sullivan93bbf0b2015-03-18 19:26:03 -06001145 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
1146 "msi_redir_hint 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -04001147 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001148 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
James Sullivan93bbf0b2015-03-18 19:26:03 -06001149 irq.vector, irq.msi_redir_hint);
Eddie Dong97222cc2007-09-12 10:58:04 +03001150
Yang Zhangb4f22252013-04-11 19:21:37 +08001151 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03001152}
1153
1154static u32 apic_get_tmcct(struct kvm_lapic *apic)
1155{
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001156 ktime_t remaining, now;
Marcelo Tosattib682b812009-02-10 20:41:41 -02001157 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001158 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +03001159
1160 ASSERT(apic != NULL);
1161
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001162 /* if initial count is 0, current count should also be 0 */
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001163 if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
Andy Honigb963a222013-11-19 14:12:18 -08001164 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001165 return 0;
1166
Paolo Bonzini55878592016-10-25 15:23:49 +02001167 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001168 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
Marcelo Tosattib682b812009-02-10 20:41:41 -02001169 if (ktime_to_ns(remaining) < 0)
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01001170 remaining = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001171
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001172 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1173 tmcct = div64_u64(ns,
1174 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +03001175
1176 return tmcct;
1177}
1178
Avi Kivityb209749f2007-10-22 16:50:39 +02001179static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1180{
1181 struct kvm_vcpu *vcpu = apic->vcpu;
1182 struct kvm_run *run = vcpu->run;
1183
Avi Kivitya8eeb042010-05-10 12:34:53 +03001184 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001185 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +02001186 run->tpr_access.is_write = write;
1187}
1188
1189static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1190{
1191 if (apic->vcpu->arch.tpr_access_reporting)
1192 __report_tpr_access(apic, write);
1193}
1194
Eddie Dong97222cc2007-09-12 10:58:04 +03001195static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1196{
1197 u32 val = 0;
1198
1199 if (offset >= LAPIC_MMIO_LENGTH)
1200 return 0;
1201
1202 switch (offset) {
1203 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +02001204 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +03001205 break;
1206
1207 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001208 if (apic_lvtt_tscdeadline(apic))
1209 return 0;
1210
Eddie Dong97222cc2007-09-12 10:58:04 +03001211 val = apic_get_tmcct(apic);
1212 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +03001213 case APIC_PROCPRI:
1214 apic_update_ppr(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001215 val = kvm_lapic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +03001216 break;
Avi Kivityb209749f2007-10-22 16:50:39 +02001217 case APIC_TASKPRI:
1218 report_tpr_access(apic, false);
1219 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +03001220 default:
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001221 val = kvm_lapic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +03001222 break;
1223 }
1224
1225 return val;
1226}
1227
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001228static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1229{
1230 return container_of(dev, struct kvm_lapic, dev);
1231}
1232
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001233int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001234 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001235{
Eddie Dong97222cc2007-09-12 10:58:04 +03001236 unsigned char alignment = offset & 0xf;
1237 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001238 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001239 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001240
1241 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001242 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1243 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001244 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001245 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001246
1247 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001248 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1249 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001250 return 1;
1251 }
1252
Eddie Dong97222cc2007-09-12 10:58:04 +03001253 result = __apic_read(apic, offset & ~0xf);
1254
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001255 trace_kvm_apic_read(offset, result);
1256
Eddie Dong97222cc2007-09-12 10:58:04 +03001257 switch (len) {
1258 case 1:
1259 case 2:
1260 case 4:
1261 memcpy(data, (char *)&result + alignment, len);
1262 break;
1263 default:
1264 printk(KERN_ERR "Local APIC read with len = %x, "
1265 "should be 1,2, or 4 instead\n", len);
1266 break;
1267 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001268 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001269}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001270EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
Eddie Dong97222cc2007-09-12 10:58:04 +03001271
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001272static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1273{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001274 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001275 addr >= apic->base_address &&
1276 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1277}
1278
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001279static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001280 gpa_t address, int len, void *data)
1281{
1282 struct kvm_lapic *apic = to_lapic(this);
1283 u32 offset = address - apic->base_address;
1284
1285 if (!apic_mmio_in_range(apic, address))
1286 return -EOPNOTSUPP;
1287
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001288 kvm_lapic_reg_read(apic, offset, len, data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001289
1290 return 0;
1291}
1292
Eddie Dong97222cc2007-09-12 10:58:04 +03001293static void update_divide_count(struct kvm_lapic *apic)
1294{
1295 u32 tmp1, tmp2, tdcr;
1296
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001297 tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001298 tmp1 = tdcr & 0xf;
1299 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001300 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001301
1302 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -04001303 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001304}
1305
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001306static void apic_update_lvtt(struct kvm_lapic *apic)
1307{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001308 u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001309 apic->lapic_timer.timer_mode_mask;
1310
1311 if (apic->lapic_timer.timer_mode != timer_mode) {
1312 apic->lapic_timer.timer_mode = timer_mode;
1313 hrtimer_cancel(&apic->lapic_timer.timer);
1314 }
1315}
1316
Radim Krčmář5d87db72014-10-10 19:15:08 +02001317static void apic_timer_expired(struct kvm_lapic *apic)
1318{
1319 struct kvm_vcpu *vcpu = apic->vcpu;
Marcelo Tosatti85773702016-02-19 09:46:39 +01001320 struct swait_queue_head *q = &vcpu->wq;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001321 struct kvm_timer *ktimer = &apic->lapic_timer;
Radim Krčmář5d87db72014-10-10 19:15:08 +02001322
Radim Krčmář5d87db72014-10-10 19:15:08 +02001323 if (atomic_read(&apic->lapic_timer.pending))
1324 return;
1325
1326 atomic_inc(&apic->lapic_timer.pending);
Nicholas Krausebab5bb32015-01-01 22:05:18 -05001327 kvm_set_pending_timer(vcpu);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001328
Marcelo Tosatti85773702016-02-19 09:46:39 +01001329 if (swait_active(q))
1330 swake_up(q);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001331
1332 if (apic_lvtt_tscdeadline(apic))
1333 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1334}
1335
1336/*
1337 * On APICv, this test will cause a busy wait
1338 * during a higher-priority task.
1339 */
1340
1341static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1342{
1343 struct kvm_lapic *apic = vcpu->arch.apic;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001344 u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001345
1346 if (kvm_apic_hw_enabled(apic)) {
1347 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001348 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001349
Andrey Smetanind62caab2015-11-10 15:36:33 +03001350 if (vcpu->arch.apicv_active)
Marcelo Tosattif9339862015-02-02 15:26:08 -02001351 bitmap = apic->regs + APIC_IRR;
1352
1353 if (apic_test_vector(vec, bitmap))
1354 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001355 }
1356 return false;
1357}
1358
1359void wait_lapic_expire(struct kvm_vcpu *vcpu)
1360{
1361 struct kvm_lapic *apic = vcpu->arch.apic;
1362 u64 guest_tsc, tsc_deadline;
1363
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01001364 if (!lapic_in_kernel(vcpu))
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001365 return;
1366
1367 if (apic->lapic_timer.expired_tscdeadline == 0)
1368 return;
1369
1370 if (!lapic_timer_int_injected(vcpu))
1371 return;
1372
1373 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1374 apic->lapic_timer.expired_tscdeadline = 0;
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001375 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Marcelo Tosatti6c19b752014-12-16 09:08:16 -05001376 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001377
1378 /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
1379 if (guest_tsc < tsc_deadline)
Marcelo Tosattib606f182016-06-20 22:33:48 -03001380 __delay(min(tsc_deadline - guest_tsc,
1381 nsec_to_cycles(vcpu, lapic_timer_advance_ns)));
Radim Krčmář5d87db72014-10-10 19:15:08 +02001382}
1383
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001384static void start_sw_tscdeadline(struct kvm_lapic *apic)
1385{
1386 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1387 u64 ns = 0;
1388 ktime_t expire;
1389 struct kvm_vcpu *vcpu = apic->vcpu;
1390 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1391 unsigned long flags;
1392 ktime_t now;
1393
1394 if (unlikely(!tscdeadline || !this_tsc_khz))
1395 return;
1396
1397 local_irq_save(flags);
1398
Paolo Bonzini55878592016-10-25 15:23:49 +02001399 now = ktime_get();
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001400 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1401 if (likely(tscdeadline > guest_tsc)) {
1402 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1403 do_div(ns, this_tsc_khz);
1404 expire = ktime_add_ns(now, ns);
1405 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
1406 hrtimer_start(&apic->lapic_timer.timer,
1407 expire, HRTIMER_MODE_ABS_PINNED);
1408 } else
1409 apic_timer_expired(apic);
1410
1411 local_irq_restore(flags);
1412}
1413
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001414static void start_sw_period(struct kvm_lapic *apic)
1415{
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001416 if (!apic->lapic_timer.period)
1417 return;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001418
1419 if (apic_lvtt_oneshot(apic) &&
Paolo Bonzini55878592016-10-25 15:23:49 +02001420 ktime_after(ktime_get(),
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001421 apic->lapic_timer.target_expiration)) {
1422 apic_timer_expired(apic);
1423 return;
1424 }
1425
1426 hrtimer_start(&apic->lapic_timer.timer,
1427 apic->lapic_timer.target_expiration,
1428 HRTIMER_MODE_ABS_PINNED);
1429}
1430
1431static bool set_target_expiration(struct kvm_lapic *apic)
1432{
1433 ktime_t now;
1434 u64 tscl = rdtsc();
1435
Paolo Bonzini55878592016-10-25 15:23:49 +02001436 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001437 apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1438 * APIC_BUS_CYCLE_NS * apic->divide_count;
1439
1440 if (!apic->lapic_timer.period)
1441 return false;
1442
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001443 /*
1444 * Do not allow the guest to program periodic timers with small
1445 * interval, since the hrtimers are not throttled by the host
1446 * scheduler.
1447 */
1448 if (apic_lvtt_period(apic)) {
1449 s64 min_period = min_timer_period_us * 1000LL;
1450
1451 if (apic->lapic_timer.period < min_period) {
1452 pr_info_ratelimited(
1453 "kvm: vcpu %i: requested %lld ns "
1454 "lapic timer period limited to %lld ns\n",
1455 apic->vcpu->vcpu_id,
1456 apic->lapic_timer.period, min_period);
1457 apic->lapic_timer.period = min_period;
1458 }
1459 }
1460
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001461 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
1462 PRIx64 ", "
1463 "timer initial count 0x%x, period %lldns, "
1464 "expire @ 0x%016" PRIx64 ".\n", __func__,
1465 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
1466 kvm_lapic_get_reg(apic, APIC_TMICT),
1467 apic->lapic_timer.period,
1468 ktime_to_ns(ktime_add_ns(now,
1469 apic->lapic_timer.period)));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001470
1471 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1472 nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
1473 apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);
1474
1475 return true;
1476}
1477
1478static void advance_periodic_target_expiration(struct kvm_lapic *apic)
1479{
1480 apic->lapic_timer.tscdeadline +=
1481 nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
1482 apic->lapic_timer.target_expiration =
1483 ktime_add_ns(apic->lapic_timer.target_expiration,
1484 apic->lapic_timer.period);
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001485}
1486
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001487bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
1488{
Wanpeng Li91005302016-08-03 12:04:12 +08001489 if (!lapic_in_kernel(vcpu))
1490 return false;
1491
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001492 return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
1493}
1494EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);
1495
Wanpeng Li7e810a32016-10-24 18:23:12 +08001496static void cancel_hv_timer(struct kvm_lapic *apic)
Wanpeng Libd97ad02016-06-30 08:52:49 +08001497{
Wanpeng Li5acc1ca2017-05-20 20:32:32 -07001498 preempt_disable();
Wanpeng Libd97ad02016-06-30 08:52:49 +08001499 kvm_x86_ops->cancel_hv_timer(apic->vcpu);
1500 apic->lapic_timer.hv_timer_in_use = false;
Wanpeng Li5acc1ca2017-05-20 20:32:32 -07001501 preempt_enable();
Wanpeng Libd97ad02016-06-30 08:52:49 +08001502}
1503
Wanpeng Li7e810a32016-10-24 18:23:12 +08001504static bool start_hv_timer(struct kvm_lapic *apic)
Wanpeng Li196f20c2016-06-28 14:54:19 +08001505{
1506 u64 tscdeadline = apic->lapic_timer.tscdeadline;
1507
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001508 if ((atomic_read(&apic->lapic_timer.pending) &&
1509 !apic_lvtt_period(apic)) ||
Wanpeng Li196f20c2016-06-28 14:54:19 +08001510 kvm_x86_ops->set_hv_timer(apic->vcpu, tscdeadline)) {
1511 if (apic->lapic_timer.hv_timer_in_use)
Wanpeng Li7e810a32016-10-24 18:23:12 +08001512 cancel_hv_timer(apic);
Wanpeng Li196f20c2016-06-28 14:54:19 +08001513 } else {
1514 apic->lapic_timer.hv_timer_in_use = true;
1515 hrtimer_cancel(&apic->lapic_timer.timer);
1516
1517 /* In case the sw timer triggered in the window */
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001518 if (atomic_read(&apic->lapic_timer.pending) &&
1519 !apic_lvtt_period(apic))
Wanpeng Li7e810a32016-10-24 18:23:12 +08001520 cancel_hv_timer(apic);
Wanpeng Li196f20c2016-06-28 14:54:19 +08001521 }
1522 trace_kvm_hv_timer_state(apic->vcpu->vcpu_id,
1523 apic->lapic_timer.hv_timer_in_use);
1524 return apic->lapic_timer.hv_timer_in_use;
1525}
1526
Eddie Dong97222cc2007-09-12 10:58:04 +03001527void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
1528{
1529 struct kvm_lapic *apic = vcpu->arch.apic;
1530
1531 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1532 WARN_ON(swait_active(&vcpu->wq));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001533 cancel_hv_timer(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001534 apic_timer_expired(apic);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001535
1536 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1537 advance_periodic_target_expiration(apic);
1538 if (!start_hv_timer(apic))
1539 start_sw_period(apic);
1540 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001541}
1542EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);
1543
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001544void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
1545{
1546 struct kvm_lapic *apic = vcpu->arch.apic;
1547
1548 WARN_ON(apic->lapic_timer.hv_timer_in_use);
1549
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001550 start_hv_timer(apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001551}
1552EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);
1553
1554void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
1555{
1556 struct kvm_lapic *apic = vcpu->arch.apic;
1557
1558 /* Possibly the TSC deadline timer is not enabled yet */
1559 if (!apic->lapic_timer.hv_timer_in_use)
1560 return;
1561
Wanpeng Li7e810a32016-10-24 18:23:12 +08001562 cancel_hv_timer(apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001563
1564 if (atomic_read(&apic->lapic_timer.pending))
1565 return;
1566
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001567 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1568 start_sw_period(apic);
1569 else if (apic_lvtt_tscdeadline(apic))
1570 start_sw_tscdeadline(apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001571}
1572EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1573
Eddie Dong97222cc2007-09-12 10:58:04 +03001574static void start_apic_timer(struct kvm_lapic *apic)
1575{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001576 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001577
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001578 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001579 if (set_target_expiration(apic) &&
1580 !(kvm_x86_ops->set_hv_timer && start_hv_timer(apic)))
1581 start_sw_period(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001582 } else if (apic_lvtt_tscdeadline(apic)) {
Wanpeng Li7e810a32016-10-24 18:23:12 +08001583 if (!(kvm_x86_ops->set_hv_timer && start_hv_timer(apic)))
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001584 start_sw_tscdeadline(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001585 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001586}
1587
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001588static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1589{
Radim Krčmář59fd1322015-06-30 22:19:16 +02001590 bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001591
Radim Krčmář59fd1322015-06-30 22:19:16 +02001592 if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1593 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1594 if (lvt0_in_nmi_mode) {
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001595 apic_debug("Receive NMI setting on APIC_LVT0 "
1596 "for cpu %d\n", apic->vcpu->vcpu_id);
Radim Krčmář42720132015-07-01 15:31:49 +02001597 atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
Radim Krčmář59fd1322015-06-30 22:19:16 +02001598 } else
1599 atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1600 }
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001601}
1602
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001603int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001604{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001605 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001606
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001607 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001608
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001609 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001610 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001611 if (!apic_x2apic_mode(apic))
Radim Krčmářa92e2542016-07-12 22:09:22 +02001612 kvm_apic_set_xapic_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001613 else
1614 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001615 break;
1616
1617 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001618 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001619 apic_set_tpr(apic, val & 0xff);
1620 break;
1621
1622 case APIC_EOI:
1623 apic_set_eoi(apic);
1624 break;
1625
1626 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001627 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001628 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001629 else
1630 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001631 break;
1632
1633 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001634 if (!apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001635 kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001636 recalculate_apic_map(apic->vcpu->kvm);
1637 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001638 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001639 break;
1640
Gleb Natapovfc61b802009-07-05 17:39:35 +03001641 case APIC_SPIV: {
1642 u32 mask = 0x3ff;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001643 if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001644 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001645 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001646 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1647 int i;
1648 u32 lvt_val;
1649
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001650 for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001651 lvt_val = kvm_lapic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001652 APIC_LVTT + 0x10 * i);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001653 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
Eddie Dong97222cc2007-09-12 10:58:04 +03001654 lvt_val | APIC_LVT_MASKED);
1655 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001656 apic_update_lvtt(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001657 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001658
1659 }
1660 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001661 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001662 case APIC_ICR:
1663 /* No delay here, so we always clear the pending bit */
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001664 kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
Eddie Dong97222cc2007-09-12 10:58:04 +03001665 apic_send_ipi(apic);
1666 break;
1667
1668 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001669 if (!apic_x2apic_mode(apic))
1670 val &= 0xff000000;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001671 kvm_lapic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001672 break;
1673
Jan Kiszka23930f92008-09-26 09:30:52 +02001674 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001675 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001676 case APIC_LVTTHMR:
1677 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001678 case APIC_LVT1:
1679 case APIC_LVTERR:
1680 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001681 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001682 val |= APIC_LVT_MASKED;
1683
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001684 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001685 kvm_lapic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001686
1687 break;
1688
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001689 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001690 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001691 val |= APIC_LVT_MASKED;
1692 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001693 kvm_lapic_set_reg(apic, APIC_LVTT, val);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001694 apic_update_lvtt(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001695 break;
1696
Eddie Dong97222cc2007-09-12 10:58:04 +03001697 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001698 if (apic_lvtt_tscdeadline(apic))
1699 break;
1700
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001701 hrtimer_cancel(&apic->lapic_timer.timer);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001702 kvm_lapic_set_reg(apic, APIC_TMICT, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001703 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001704 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001705
1706 case APIC_TDCR:
1707 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001708 apic_debug("KVM_WRITE:TDCR %x\n", val);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001709 kvm_lapic_set_reg(apic, APIC_TDCR, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001710 update_divide_count(apic);
1711 break;
1712
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001713 case APIC_ESR:
1714 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001715 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001716 ret = 1;
1717 }
1718 break;
1719
1720 case APIC_SELF_IPI:
1721 if (apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001722 kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001723 } else
1724 ret = 1;
1725 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001726 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001727 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001728 break;
1729 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001730 if (ret)
1731 apic_debug("Local APIC Write to read-only register %x\n", reg);
1732 return ret;
1733}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001734EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001735
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001736static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001737 gpa_t address, int len, const void *data)
1738{
1739 struct kvm_lapic *apic = to_lapic(this);
1740 unsigned int offset = address - apic->base_address;
1741 u32 val;
1742
1743 if (!apic_mmio_in_range(apic, address))
1744 return -EOPNOTSUPP;
1745
1746 /*
1747 * APIC register must be aligned on 128-bits boundary.
1748 * 32/64/128 bits registers must be accessed thru 32 bits.
1749 * Refer SDM 8.4.1
1750 */
1751 if (len != 4 || (offset & 0xf)) {
1752 /* Don't shout loud, $infamous_os would cause only noise. */
1753 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001754 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001755 }
1756
1757 val = *(u32*)data;
1758
1759 /* too common printing */
1760 if (offset != APIC_EOI)
1761 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1762 "0x%x\n", __func__, offset, len, val);
1763
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001764 kvm_lapic_reg_write(apic, offset & 0xff0, val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001765
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001766 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001767}
1768
Kevin Tian58fbbf22011-08-30 13:56:17 +03001769void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1770{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001771 kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
Kevin Tian58fbbf22011-08-30 13:56:17 +03001772}
1773EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1774
Yang Zhang83d4c282013-01-25 10:18:49 +08001775/* emulate APIC access in a trap manner */
1776void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1777{
1778 u32 val = 0;
1779
1780 /* hw has done the conditional check and inst decode */
1781 offset &= 0xff0;
1782
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001783 kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
Yang Zhang83d4c282013-01-25 10:18:49 +08001784
1785 /* TODO: optimize to just emulate side effect w/o one more write */
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001786 kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
Yang Zhang83d4c282013-01-25 10:18:49 +08001787}
1788EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1789
Rusty Russelld5894442007-10-08 10:48:30 +10001790void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001791{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001792 struct kvm_lapic *apic = vcpu->arch.apic;
1793
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001794 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001795 return;
1796
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001797 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001798
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001799 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1800 static_key_slow_dec_deferred(&apic_hw_disabled);
1801
Radim Krčmáře4627552014-10-30 15:06:45 +01001802 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001803 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001804
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001805 if (apic->regs)
1806 free_page((unsigned long)apic->regs);
1807
1808 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001809}
1810
1811/*
1812 *----------------------------------------------------------------------
1813 * LAPIC interface
1814 *----------------------------------------------------------------------
1815 */
Wanpeng Li498f8162016-10-24 18:23:11 +08001816u64 kvm_get_lapic_target_expiration_tsc(struct kvm_vcpu *vcpu)
1817{
1818 struct kvm_lapic *apic = vcpu->arch.apic;
1819
1820 if (!lapic_in_kernel(vcpu))
1821 return 0;
1822
1823 return apic->lapic_timer.tscdeadline;
1824}
Eddie Dong97222cc2007-09-12 10:58:04 +03001825
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001826u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1827{
1828 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001829
Wanpeng Lia10388e2016-10-24 18:23:10 +08001830 if (!lapic_in_kernel(vcpu) ||
1831 !apic_lvtt_tscdeadline(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001832 return 0;
1833
1834 return apic->lapic_timer.tscdeadline;
1835}
1836
1837void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1838{
1839 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001840
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01001841 if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001842 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001843 return;
1844
1845 hrtimer_cancel(&apic->lapic_timer.timer);
1846 apic->lapic_timer.tscdeadline = data;
1847 start_apic_timer(apic);
1848}
1849
Eddie Dong97222cc2007-09-12 10:58:04 +03001850void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1851{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001852 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001853
Avi Kivityb93463a2007-10-25 16:52:32 +02001854 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001855 | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001856}
1857
1858u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1859{
Eddie Dong97222cc2007-09-12 10:58:04 +03001860 u64 tpr;
1861
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001862 tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001863
1864 return (tpr & 0xf0) >> 4;
1865}
1866
1867void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1868{
Yang Zhang8d146952013-01-25 10:18:50 +08001869 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001870 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001871
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08001872 if (!apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001873 value |= MSR_IA32_APICBASE_BSP;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001874
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001875 vcpu->arch.apic_base = value;
1876
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08001877 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
1878 kvm_update_cpuid(vcpu);
1879
1880 if (!apic)
1881 return;
1882
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001883 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001884 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Radim Krčmář49bd29b2016-07-12 22:09:23 +02001885 if (value & MSR_IA32_APICBASE_ENABLE) {
1886 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001887 static_key_slow_dec_deferred(&apic_hw_disabled);
Wanpeng Li187ca842016-08-03 12:04:13 +08001888 } else {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001889 static_key_slow_inc(&apic_hw_disabled.key);
Wanpeng Li187ca842016-08-03 12:04:13 +08001890 recalculate_apic_map(vcpu->kvm);
1891 }
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001892 }
1893
Yang Zhang8d146952013-01-25 10:18:50 +08001894 if ((old_value ^ value) & X2APIC_ENABLE) {
1895 if (value & X2APIC_ENABLE) {
Radim Krčmář257b9a52015-05-22 18:45:11 +02001896 kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
Yang Zhang8d146952013-01-25 10:18:50 +08001897 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1898 } else
1899 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001900 }
Yang Zhang8d146952013-01-25 10:18:50 +08001901
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001902 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001903 MSR_IA32_APICBASE_BASE;
1904
Nadav Amitdb324fe2014-11-02 11:54:59 +02001905 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1906 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1907 pr_warn_once("APIC base relocation is unsupported by KVM");
1908
Eddie Dong97222cc2007-09-12 10:58:04 +03001909 /* with FSB delivery interrupt, we can restart APIC functionality */
1910 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001911 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001912
1913}
1914
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001915void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
Eddie Dong97222cc2007-09-12 10:58:04 +03001916{
1917 struct kvm_lapic *apic;
1918 int i;
1919
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001920 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001921
1922 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001923 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001924 ASSERT(apic != NULL);
1925
1926 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001927 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001928
Radim Krčmář4d8e7722016-07-12 22:09:25 +02001929 if (!init_event) {
1930 kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
1931 MSR_IA32_APICBASE_ENABLE);
Radim Krčmářa92e2542016-07-12 22:09:22 +02001932 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Radim Krčmář4d8e7722016-07-12 22:09:25 +02001933 }
Gleb Natapovfc61b802009-07-05 17:39:35 +03001934 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001935
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001936 for (i = 0; i < KVM_APIC_LVT_NUM; i++)
1937 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001938 apic_update_lvtt(apic);
Jan H. Schönherr52b54192017-05-20 13:24:32 +02001939 if (kvm_vcpu_is_reset_bsp(vcpu) &&
1940 kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001941 kvm_lapic_set_reg(apic, APIC_LVT0,
Nadav Amit90de4a12015-04-13 01:53:41 +03001942 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001943 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong97222cc2007-09-12 10:58:04 +03001944
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001945 kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001946 apic_set_spiv(apic, 0xff);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001947 kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
Radim Krčmářc028dd62015-05-22 19:22:10 +02001948 if (!apic_x2apic_mode(apic))
1949 kvm_apic_set_ldr(apic, 0);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001950 kvm_lapic_set_reg(apic, APIC_ESR, 0);
1951 kvm_lapic_set_reg(apic, APIC_ICR, 0);
1952 kvm_lapic_set_reg(apic, APIC_ICR2, 0);
1953 kvm_lapic_set_reg(apic, APIC_TDCR, 0);
1954 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001955 for (i = 0; i < 8; i++) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001956 kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1957 kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1958 kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001959 }
Andrey Smetanind62caab2015-11-10 15:36:33 +03001960 apic->irr_pending = vcpu->arch.apicv_active;
1961 apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001962 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001963 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001964 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001965 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001966 kvm_lapic_set_base(vcpu,
1967 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001968 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001969 apic_update_ppr(apic);
1970
Gleb Natapove1035712009-03-05 16:34:59 +02001971 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001972 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001973
Radim Krčmář6e500432016-12-15 18:06:46 +01001974 apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001975 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Radim Krčmář6e500432016-12-15 18:06:46 +01001976 vcpu, kvm_lapic_get_reg(apic, APIC_ID),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001977 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001978}
1979
Eddie Dong97222cc2007-09-12 10:58:04 +03001980/*
1981 *----------------------------------------------------------------------
1982 * timer interface
1983 *----------------------------------------------------------------------
1984 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001985
Avi Kivity2a6eac92012-07-26 18:01:51 +03001986static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001987{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001988 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001989}
1990
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001991int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1992{
Gleb Natapov54e98182012-08-05 15:58:32 +03001993 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001994
Paolo Bonzini1e3161b42016-01-08 13:41:16 +01001995 if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
Gleb Natapov54e98182012-08-05 15:58:32 +03001996 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001997
1998 return 0;
1999}
2000
Avi Kivity89342082011-11-10 14:57:21 +02002001int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03002002{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002003 u32 reg = kvm_lapic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02002004 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002005
Gleb Natapovc48f1492012-08-05 15:58:33 +03002006 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02002007 vector = reg & APIC_VECTOR_MASK;
2008 mode = reg & APIC_MODE_MASK;
2009 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08002010 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
2011 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02002012 }
2013 return 0;
2014}
2015
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002016void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02002017{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002018 struct kvm_lapic *apic = vcpu->arch.apic;
2019
2020 if (apic)
2021 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002022}
2023
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002024static const struct kvm_io_device_ops apic_mmio_ops = {
2025 .read = apic_mmio_read,
2026 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002027};
2028
Avi Kivitye9d90d42012-07-26 18:01:50 +03002029static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
2030{
2031 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03002032 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002033
Radim Krčmář5d87db72014-10-10 19:15:08 +02002034 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002035
Avi Kivity2a6eac92012-07-26 18:01:51 +03002036 if (lapic_is_periodic(apic)) {
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002037 advance_periodic_target_expiration(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002038 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
2039 return HRTIMER_RESTART;
2040 } else
2041 return HRTIMER_NORESTART;
2042}
2043
Eddie Dong97222cc2007-09-12 10:58:04 +03002044int kvm_create_lapic(struct kvm_vcpu *vcpu)
2045{
2046 struct kvm_lapic *apic;
2047
2048 ASSERT(vcpu != NULL);
2049 apic_debug("apic_init %d\n", vcpu->vcpu_id);
2050
2051 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
2052 if (!apic)
2053 goto nomem;
2054
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002055 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002056
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09002057 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
2058 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03002059 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
2060 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10002061 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002062 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002063 apic->vcpu = vcpu;
2064
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002065 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
Luiz Capitulino61abdbe2016-04-04 16:46:07 -04002066 HRTIMER_MODE_ABS_PINNED);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002067 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002068
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002069 /*
2070 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2071 * thinking that APIC satet has changed.
2072 */
2073 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002074 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002075 kvm_lapic_reset(vcpu, false);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002076 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03002077
2078 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10002079nomem_free_apic:
2080 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002081nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03002082 return -ENOMEM;
2083}
Eddie Dong97222cc2007-09-12 10:58:04 +03002084
2085int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
2086{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002087 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002088 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002089
Paolo Bonzinif8543d62016-01-08 13:42:24 +01002090 if (!apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03002091 return -1;
2092
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002093 __apic_update_ppr(apic, &ppr);
2094 return apic_has_interrupt_for_ppr(apic, ppr);
Eddie Dong97222cc2007-09-12 10:58:04 +03002095}
2096
Qing He40487c62007-09-17 14:47:13 +08002097int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
2098{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002099 u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08002100 int r = 0;
2101
Gleb Natapovc48f1492012-08-05 15:58:33 +03002102 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04002103 r = 1;
2104 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
2105 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2106 r = 1;
Qing He40487c62007-09-17 14:47:13 +08002107 return r;
2108}
2109
Eddie Dong1b9778d2007-09-03 16:56:58 +03002110void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
2111{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002112 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002113
Gleb Natapov54e98182012-08-05 15:58:32 +03002114 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02002115 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03002116 if (apic_lvtt_tscdeadline(apic))
2117 apic->lapic_timer.tscdeadline = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002118 if (apic_lvtt_oneshot(apic)) {
2119 apic->lapic_timer.tscdeadline = 0;
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01002120 apic->lapic_timer.target_expiration = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002121 }
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02002122 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002123 }
2124}
2125
Eddie Dong97222cc2007-09-12 10:58:04 +03002126int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
2127{
2128 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002129 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002130 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002131
2132 if (vector == -1)
2133 return -1;
2134
Wanpeng Li56cc2402014-08-05 12:42:24 +08002135 /*
2136 * We get here even with APIC virtualization enabled, if doing
2137 * nested virtualization and L1 runs with the "acknowledge interrupt
2138 * on exit" mode. Then we cannot inject the interrupt via RVI,
2139 * because the process would deliver it through the IDT.
2140 */
2141
Eddie Dong97222cc2007-09-12 10:58:04 +03002142 apic_clear_irr(vector, apic);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002143 if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002144 /*
2145 * For auto-EOI interrupts, there might be another pending
2146 * interrupt above PPR, so check whether to raise another
2147 * KVM_REQ_EVENT.
2148 */
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002149 apic_update_ppr(apic);
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002150 } else {
2151 /*
2152 * For normal interrupts, PPR has been raised and there cannot
2153 * be a higher-priority pending interrupt---except if there was
2154 * a concurrent interrupt injection, but that would have
2155 * triggered KVM_REQ_EVENT already.
2156 */
2157 apic_set_isr(vector, apic);
2158 __apic_update_ppr(apic, &ppr);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002159 }
2160
Eddie Dong97222cc2007-09-12 10:58:04 +03002161 return vector;
2162}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002163
Radim Krčmářa92e2542016-07-12 22:09:22 +02002164static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
2165 struct kvm_lapic_state *s, bool set)
2166{
2167 if (apic_x2apic_mode(vcpu->arch.apic)) {
2168 u32 *id = (u32 *)(s->regs + APIC_ID);
2169
Radim Krčmář371313132016-07-12 22:09:27 +02002170 if (vcpu->kvm->arch.x2apic_format) {
2171 if (*id != vcpu->vcpu_id)
2172 return -EINVAL;
2173 } else {
2174 if (set)
2175 *id >>= 24;
2176 else
2177 *id <<= 24;
2178 }
Radim Krčmářa92e2542016-07-12 22:09:22 +02002179 }
2180
2181 return 0;
2182}
2183
2184int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2185{
2186 memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2187 return kvm_apic_state_fixup(vcpu, s, false);
2188}
2189
2190int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002191{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002192 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002193 int r;
2194
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002195
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002196 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03002197 /* set SPIV separately to get count of SW disabled APICs right */
2198 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
Radim Krčmářa92e2542016-07-12 22:09:22 +02002199
2200 r = kvm_apic_state_fixup(vcpu, s, true);
2201 if (r)
2202 return r;
Gleb Natapov64eb0622012-08-08 15:24:36 +03002203 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002204
2205 recalculate_apic_map(vcpu->kvm);
Gleb Natapovfc61b802009-07-05 17:39:35 +03002206 kvm_apic_set_version(vcpu);
2207
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002208 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002209 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002210 apic_update_lvtt(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002211 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002212 update_divide_count(apic);
2213 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02002214 apic->irr_pending = true;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002215 apic->isr_count = vcpu->arch.apicv_active ?
Yang Zhangc7c9c562013-01-25 10:18:51 +08002216 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002217 apic->highest_isr_cache = -1;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002218 if (vcpu->arch.apicv_active) {
Paolo Bonzini967235d2016-12-19 14:03:45 +01002219 kvm_x86_ops->apicv_post_state_restore(vcpu);
Wei Wang4114c272014-11-05 10:53:43 +08002220 kvm_x86_ops->hwapic_irr_update(vcpu,
2221 apic_find_highest_irr(apic));
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02002222 kvm_x86_ops->hwapic_isr_update(vcpu,
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01002223 apic_find_highest_isr(apic));
Andrey Smetanind62caab2015-11-10 15:36:33 +03002224 }
Avi Kivity3842d132010-07-27 12:30:24 +03002225 kvm_make_request(KVM_REQ_EVENT, vcpu);
Steve Rutherford49df6392015-07-29 23:21:40 -07002226 if (ioapic_in_kernel(vcpu->kvm))
2227 kvm_rtc_eoi_tracking_restore_one(vcpu);
Radim Krčmář0669a512015-10-30 15:48:20 +01002228
2229 vcpu->arch.apic_arb_prio = 0;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002230
2231 return 0;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002232}
Eddie Donga3d7f852007-09-03 16:15:12 +03002233
Avi Kivity2f52d582008-01-16 12:49:30 +02002234void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03002235{
Eddie Donga3d7f852007-09-03 16:15:12 +03002236 struct hrtimer *timer;
2237
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002238 if (!lapic_in_kernel(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03002239 return;
2240
Gleb Natapov54e98182012-08-05 15:58:32 +03002241 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03002242 if (hrtimer_cancel(timer))
Luiz Capitulino61abdbe2016-04-04 16:46:07 -04002243 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
Eddie Donga3d7f852007-09-03 16:15:12 +03002244}
Avi Kivityb93463a2007-10-25 16:52:32 +02002245
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002246/*
2247 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
2248 *
2249 * Detect whether guest triggered PV EOI since the
2250 * last entry. If yes, set EOI on guests's behalf.
2251 * Clear PV EOI in guest memory in any case.
2252 */
2253static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
2254 struct kvm_lapic *apic)
2255{
2256 bool pending;
2257 int vector;
2258 /*
2259 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
2260 * and KVM_PV_EOI_ENABLED in guest memory as follows:
2261 *
2262 * KVM_APIC_PV_EOI_PENDING is unset:
2263 * -> host disabled PV EOI.
2264 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
2265 * -> host enabled PV EOI, guest did not execute EOI yet.
2266 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
2267 * -> host enabled PV EOI, guest executed EOI.
2268 */
2269 BUG_ON(!pv_eoi_enabled(vcpu));
2270 pending = pv_eoi_get_pending(vcpu);
2271 /*
2272 * Clear pending bit in any case: it will be set again on vmentry.
2273 * While this might not be ideal from performance point of view,
2274 * this makes sure pv eoi is only enabled when we know it's safe.
2275 */
2276 pv_eoi_clr_pending(vcpu);
2277 if (pending)
2278 return;
2279 vector = apic_set_eoi(apic);
2280 trace_kvm_pv_eoi(apic, vector);
2281}
2282
Avi Kivityb93463a2007-10-25 16:52:32 +02002283void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
2284{
2285 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02002286
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002287 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
2288 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
2289
Gleb Natapov41383772012-04-19 14:06:29 +03002290 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002291 return;
2292
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002293 if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2294 sizeof(u32)))
Nicholas Krause603242a2015-08-05 10:44:40 -04002295 return;
Avi Kivityb93463a2007-10-25 16:52:32 +02002296
2297 apic_set_tpr(vcpu->arch.apic, data & 0xff);
2298}
2299
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002300/*
2301 * apic_sync_pv_eoi_to_guest - called before vmentry
2302 *
2303 * Detect whether it's safe to enable PV EOI and
2304 * if yes do so.
2305 */
2306static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
2307 struct kvm_lapic *apic)
2308{
2309 if (!pv_eoi_enabled(vcpu) ||
2310 /* IRR set or many bits in ISR: could be nested. */
2311 apic->irr_pending ||
2312 /* Cache not set: could be safe but we don't bother. */
2313 apic->highest_isr_cache == -1 ||
2314 /* Need EOI to update ioapic. */
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02002315 kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002316 /*
2317 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2318 * so we need not do anything here.
2319 */
2320 return;
2321 }
2322
2323 pv_eoi_set_pending(apic->vcpu);
2324}
2325
Avi Kivityb93463a2007-10-25 16:52:32 +02002326void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2327{
2328 u32 data, tpr;
2329 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002330 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02002331
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002332 apic_sync_pv_eoi_to_guest(vcpu, apic);
2333
Gleb Natapov41383772012-04-19 14:06:29 +03002334 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002335 return;
2336
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002337 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02002338 max_irr = apic_find_highest_irr(apic);
2339 if (max_irr < 0)
2340 max_irr = 0;
2341 max_isr = apic_find_highest_isr(apic);
2342 if (max_isr < 0)
2343 max_isr = 0;
2344 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2345
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002346 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2347 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02002348}
2349
Andy Honigfda4e2e2013-11-20 10:23:22 -08002350int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02002351{
Andy Honigfda4e2e2013-11-20 10:23:22 -08002352 if (vapic_addr) {
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002353 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
Andy Honigfda4e2e2013-11-20 10:23:22 -08002354 &vcpu->arch.apic->vapic_cache,
2355 vapic_addr, sizeof(u32)))
2356 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03002357 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002358 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03002359 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002360 }
2361
2362 vcpu->arch.apic->vapic_addr = vapic_addr;
2363 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02002364}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002365
2366int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2367{
2368 struct kvm_lapic *apic = vcpu->arch.apic;
2369 u32 reg = (msr - APIC_BASE_MSR) << 4;
2370
Paolo Bonzini35754c92015-07-29 12:05:37 +02002371 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002372 return 1;
2373
Nadav Amitc69d3d92014-11-26 17:56:25 +02002374 if (reg == APIC_ICR2)
2375 return 1;
2376
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002377 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01002378 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002379 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2380 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002381}
2382
2383int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2384{
2385 struct kvm_lapic *apic = vcpu->arch.apic;
2386 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2387
Paolo Bonzini35754c92015-07-29 12:05:37 +02002388 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002389 return 1;
2390
Nadav Amitc69d3d92014-11-26 17:56:25 +02002391 if (reg == APIC_DFR || reg == APIC_ICR2) {
2392 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
2393 reg);
2394 return 1;
2395 }
2396
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002397 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002398 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01002399 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002400 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002401
2402 *data = (((u64)high) << 32) | low;
2403
2404 return 0;
2405}
Gleb Natapov10388a02010-01-17 15:51:23 +02002406
2407int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2408{
2409 struct kvm_lapic *apic = vcpu->arch.apic;
2410
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002411 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002412 return 1;
2413
2414 /* if this is ICR write vector before command */
2415 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002416 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2417 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov10388a02010-01-17 15:51:23 +02002418}
2419
2420int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2421{
2422 struct kvm_lapic *apic = vcpu->arch.apic;
2423 u32 low, high = 0;
2424
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002425 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002426 return 1;
2427
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002428 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov10388a02010-01-17 15:51:23 +02002429 return 1;
2430 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002431 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov10388a02010-01-17 15:51:23 +02002432
2433 *data = (((u64)high) << 32) | low;
2434
2435 return 0;
2436}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002437
2438int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2439{
2440 u64 addr = data & ~KVM_MSR_ENABLED;
2441 if (!IS_ALIGNED(addr, 4))
2442 return 1;
2443
2444 vcpu->arch.pv_eoi.msr_val = data;
2445 if (!pv_eoi_enabled(vcpu))
2446 return 0;
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002447 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07002448 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002449}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002450
Jan Kiszka66450a22013-03-13 12:42:34 +01002451void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2452{
2453 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002454 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002455 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002456
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002457 if (!lapic_in_kernel(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002458 return;
2459
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002460 /*
2461 * INITs are latched while in SMM. Because an SMM CPU cannot
2462 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
2463 * and delay processing of INIT until the next RSM.
2464 */
2465 if (is_smm(vcpu)) {
2466 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2467 if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
2468 clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2469 return;
2470 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002471
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002472 pe = xchg(&apic->pending_events, 0);
Gleb Natapov299018f2013-06-03 11:30:02 +03002473 if (test_bit(KVM_APIC_INIT, &pe)) {
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002474 kvm_lapic_reset(vcpu, true);
2475 kvm_vcpu_reset(vcpu, true);
Jan Kiszka66450a22013-03-13 12:42:34 +01002476 if (kvm_vcpu_is_bsp(apic->vcpu))
2477 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2478 else
2479 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2480 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002481 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002482 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2483 /* evaluate pending_events before reading the vector */
2484 smp_rmb();
2485 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03002486 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01002487 vcpu->vcpu_id, sipi_vector);
2488 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2489 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2490 }
2491}
2492
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002493void kvm_lapic_init(void)
2494{
2495 /* do not patch jump label more than once per second */
2496 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002497 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002498}
David Matlackcef84c32016-12-16 14:30:36 -08002499
2500void kvm_lapic_exit(void)
2501{
2502 static_key_deferred_flush(&apic_hw_disabled);
2503 static_key_deferred_flush(&apic_sw_disabled);
2504}