blob: bc4e06611958ce476c749b79b63b747a97390ea1 [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070018#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020019#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080020#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020021#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010022#include <linux/wait.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#include <asm/irq.h>
25#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010026#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010028struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040029struct module;
David Howells57a58a92006-10-05 13:06:34 +010030struct irq_desc;
Thomas Gleixner78129572011-02-10 15:14:20 +010031struct irq_data;
Harvey Harrisonec701582008-02-08 04:19:55 -080032typedef void (*irq_flow_handler_t)(unsigned int irq,
David Howells7d12e782006-10-05 14:55:46 +010033 struct irq_desc *desc);
Thomas Gleixner78129572011-02-10 15:14:20 +010034typedef void (*irq_preflow_handler_t)(struct irq_data *data);
David Howells57a58a92006-10-05 13:06:34 +010035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036/*
37 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070038 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010039 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070040 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010041 * IRQ_TYPE_NONE - default, unspecified type
42 * IRQ_TYPE_EDGE_RISING - rising edge triggered
43 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
44 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
45 * IRQ_TYPE_LEVEL_HIGH - high level triggered
46 * IRQ_TYPE_LEVEL_LOW - low level triggered
47 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
48 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000049 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
50 * to setup the HW to a sane default (used
51 * by irqdomain map() callbacks to synchronize
52 * the HW state and SW flags for a newly
53 * allocated descriptor).
54 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010055 * IRQ_TYPE_PROBE - Special flag for probing in progress
56 *
57 * Bits which can be modified via irq_set/clear/modify_status_flags()
58 * IRQ_LEVEL - Interrupt is level type. Will be also
59 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020060 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010061 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
62 * it from affinity setting
63 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
64 * IRQ_NOREQUEST - Interrupt cannot be requested via
65 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090066 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010067 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
68 * request/setup_irq()
69 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
70 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
71 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010072 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010074enum {
75 IRQ_TYPE_NONE = 0x00000000,
76 IRQ_TYPE_EDGE_RISING = 0x00000001,
77 IRQ_TYPE_EDGE_FALLING = 0x00000002,
78 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
79 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
80 IRQ_TYPE_LEVEL_LOW = 0x00000008,
81 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
82 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000083 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010084
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010085 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070086
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010087 IRQ_LEVEL = (1 << 8),
88 IRQ_PER_CPU = (1 << 9),
89 IRQ_NOPROBE = (1 << 10),
90 IRQ_NOREQUEST = (1 << 11),
91 IRQ_NOAUTOEN = (1 << 12),
92 IRQ_NO_BALANCING = (1 << 13),
93 IRQ_MOVE_PCNTXT = (1 << 14),
94 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090095 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010096 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010097};
Thomas Gleixner950f4422007-02-16 01:27:24 -080098
Thomas Gleixner44247182010-09-28 10:40:18 +020099#define IRQF_MODIFY_MASK \
100 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100101 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100102 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID)
Thomas Gleixner44247182010-09-28 10:40:18 +0200103
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100104#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
105
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100106/*
107 * Return value for chip->irq_set_affinity()
108 *
109 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
110 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
111 */
112enum {
113 IRQ_SET_MASK_OK = 0,
114 IRQ_SET_MASK_OK_NOCOPY,
115};
116
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700117struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600118struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700119
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700120/**
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000121 * struct irq_data - per irq and irq chip data passed down to chip functions
122 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600123 * @hwirq: hardware interrupt number, local to the interrupt domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000124 * @node: node index useful for balancing
Randy Dunlap30398bf2011-03-18 09:33:56 -0700125 * @state_use_accessors: status information for irq chip functions.
Thomas Gleixner91c49912011-02-03 20:48:29 +0100126 * Use accessor functions to deal with it
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000127 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600128 * @domain: Interrupt translation domain; responsible for mapping
129 * between hwirq number and linux irq number.
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000130 * @handler_data: per-IRQ data for the irq_chip methods
131 * @chip_data: platform-specific per-chip private data for the chip
132 * methods, to allow shared chip implementations
133 * @msi_desc: MSI descriptor
134 * @affinity: IRQ affinity on SMP
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000135 *
136 * The fields here need to overlay the ones in irq_desc until we
137 * cleaned up the direct references and switched everything over to
138 * irq_data.
139 */
140struct irq_data {
141 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600142 unsigned long hwirq;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000143 unsigned int node;
Thomas Gleixner91c49912011-02-03 20:48:29 +0100144 unsigned int state_use_accessors;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000145 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600146 struct irq_domain *domain;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000147 void *handler_data;
148 void *chip_data;
149 struct msi_desc *msi_desc;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000150 cpumask_var_t affinity;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000151};
152
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100153/*
154 * Bit masks for irq_data.state
155 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100156 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100157 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Thomas Gleixnera0056772011-02-08 17:11:03 +0100158 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
159 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100160 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100161 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100162 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
163 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100164 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
165 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200166 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
167 * IRQD_IRQ_MASKED - Masked state of the interrupt
168 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100169 */
170enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100171 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100172 IRQD_SETAFFINITY_PENDING = (1 << 8),
173 IRQD_NO_BALANCING = (1 << 10),
174 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100175 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100176 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100177 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100178 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200179 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200180 IRQD_IRQ_MASKED = (1 << 17),
181 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100182};
183
184static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
185{
186 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
187}
188
Thomas Gleixnera0056772011-02-08 17:11:03 +0100189static inline bool irqd_is_per_cpu(struct irq_data *d)
190{
191 return d->state_use_accessors & IRQD_PER_CPU;
192}
193
194static inline bool irqd_can_balance(struct irq_data *d)
195{
196 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
197}
198
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100199static inline bool irqd_affinity_was_set(struct irq_data *d)
200{
201 return d->state_use_accessors & IRQD_AFFINITY_SET;
202}
203
Thomas Gleixneree38c042011-03-28 17:11:13 +0200204static inline void irqd_mark_affinity_was_set(struct irq_data *d)
205{
206 d->state_use_accessors |= IRQD_AFFINITY_SET;
207}
208
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100209static inline u32 irqd_get_trigger_type(struct irq_data *d)
210{
211 return d->state_use_accessors & IRQD_TRIGGER_MASK;
212}
213
214/*
215 * Must only be called inside irq_chip.irq_set_type() functions.
216 */
217static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
218{
219 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
220 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
221}
222
223static inline bool irqd_is_level_type(struct irq_data *d)
224{
225 return d->state_use_accessors & IRQD_LEVEL;
226}
227
Thomas Gleixner7f942262011-02-10 19:46:26 +0100228static inline bool irqd_is_wakeup_set(struct irq_data *d)
229{
230 return d->state_use_accessors & IRQD_WAKEUP_STATE;
231}
232
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100233static inline bool irqd_can_move_in_process_context(struct irq_data *d)
234{
235 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
236}
237
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200238static inline bool irqd_irq_disabled(struct irq_data *d)
239{
240 return d->state_use_accessors & IRQD_IRQ_DISABLED;
241}
242
Thomas Gleixner32f41252011-03-28 14:10:52 +0200243static inline bool irqd_irq_masked(struct irq_data *d)
244{
245 return d->state_use_accessors & IRQD_IRQ_MASKED;
246}
247
248static inline bool irqd_irq_inprogress(struct irq_data *d)
249{
250 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
251}
252
Thomas Gleixner9cff60d2011-03-28 16:41:14 +0200253/*
254 * Functions for chained handlers which can be enabled/disabled by the
255 * standard disable_irq/enable_irq calls. Must be called with
256 * irq_desc->lock held.
257 */
258static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
259{
260 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
261}
262
263static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
264{
265 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
266}
267
Grant Likelya699e4e2012-04-03 07:11:04 -0600268static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
269{
270 return d->hwirq;
271}
272
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000273/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700274 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700275 *
276 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000277 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
278 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
279 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
280 * @irq_disable: disable the interrupt
281 * @irq_ack: start of a new interrupt
282 * @irq_mask: mask an interrupt source
283 * @irq_mask_ack: ack and mask an interrupt source
284 * @irq_unmask: unmask an interrupt source
285 * @irq_eoi: end of interrupt
286 * @irq_set_affinity: set the CPU affinity on SMP machines
287 * @irq_retrigger: resend an IRQ to the CPU
288 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
289 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
290 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
291 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700292 * @irq_cpu_online: configure an interrupt source for a secondary CPU
293 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200294 * @irq_suspend: function called from core code on suspend once per chip
295 * @irq_resume: function called from core code on resume once per chip
296 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100297 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100298 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700300struct irq_chip {
301 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000302 unsigned int (*irq_startup)(struct irq_data *data);
303 void (*irq_shutdown)(struct irq_data *data);
304 void (*irq_enable)(struct irq_data *data);
305 void (*irq_disable)(struct irq_data *data);
306
307 void (*irq_ack)(struct irq_data *data);
308 void (*irq_mask)(struct irq_data *data);
309 void (*irq_mask_ack)(struct irq_data *data);
310 void (*irq_unmask)(struct irq_data *data);
311 void (*irq_eoi)(struct irq_data *data);
312
313 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
314 int (*irq_retrigger)(struct irq_data *data);
315 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
316 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
317
318 void (*irq_bus_lock)(struct irq_data *data);
319 void (*irq_bus_sync_unlock)(struct irq_data *data);
320
David Daney0fdb4b22011-03-25 12:38:49 -0700321 void (*irq_cpu_online)(struct irq_data *data);
322 void (*irq_cpu_offline)(struct irq_data *data);
323
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200324 void (*irq_suspend)(struct irq_data *data);
325 void (*irq_resume)(struct irq_data *data);
326 void (*irq_pm_shutdown)(struct irq_data *data);
327
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100328 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
329
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100330 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331};
332
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100333/*
334 * irq_chip specific flags
335 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100336 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
337 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100338 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200339 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
340 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530341 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100342 */
343enum {
344 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100345 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100346 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200347 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530348 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200349 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100350};
351
Thomas Gleixnere1447102010-10-01 16:03:45 +0200352/* This include will go away once we isolated irq_desc usage to core code */
353#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200354
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700355/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700356 * Pick up the arch-dependent methods:
357 */
358#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200360#ifndef NR_IRQS_LEGACY
361# define NR_IRQS_LEGACY 0
362#endif
363
Thomas Gleixner1318a482010-09-27 21:01:37 +0200364#ifndef ARCH_IRQ_INIT_FLAGS
365# define ARCH_IRQ_INIT_FLAGS 0
366#endif
367
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100368#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200369
Thomas Gleixnere1447102010-10-01 16:03:45 +0200370struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700371extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900372extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100373extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
374extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
David Daney0fdb4b22011-03-25 12:38:49 -0700376extern void irq_cpu_online(void);
377extern void irq_cpu_offline(void);
David Daneyc2d0c552011-03-25 12:38:50 -0700378extern int __irq_set_affinity_locked(struct irq_data *data, const struct cpumask *cpumask);
David Daney0fdb4b22011-03-25 12:38:49 -0700379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380#ifdef CONFIG_GENERIC_HARDIRQS
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700381
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200382#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100383void irq_move_irq(struct irq_data *data);
384void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200385#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100386static inline void irq_move_irq(struct irq_data *data) { }
387static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200388#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700392#ifdef CONFIG_HARDIRQS_SW_RESEND
393int irq_set_parent(int irq, int parent_irq);
394#else
395static inline int irq_set_parent(int irq, int parent_irq)
396{
397 return 0;
398}
399#endif
400
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700401/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700402 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100403 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700404 */
Harvey Harrisonec701582008-02-08 04:19:55 -0800405extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
406extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
407extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
Thomas Gleixner0521c8f2011-03-28 16:13:24 +0200408extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800409extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
410extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100411extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800412extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100413extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700414
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700415/* Handling of unhandled and spurious interrupts: */
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700416extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
Thomas Gleixnerbedd30d2008-09-30 23:14:27 +0200417 irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700419
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700420/* Enable/disable irq debugging output: */
421extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700423/* Checks whether the interrupt can be requested by request_irq(): */
424extern int can_request_irq(unsigned int irq, unsigned long irqflags);
425
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100426/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700427extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100428extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700429
430extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100431irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700432 irq_flow_handler_t handle, const char *name);
433
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100434static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
435 irq_flow_handler_t handle)
436{
437 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
438}
439
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100440extern int irq_set_percpu_devid(unsigned int irq);
441
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700442extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100443__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700444 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700445
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700446static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100447irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700448{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100449 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700450}
451
452/*
453 * Set a highlevel chained flow handler for a given IRQ.
454 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900455 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700456 */
457static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100458irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700459{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100460 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700461}
462
Thomas Gleixner44247182010-09-28 10:40:18 +0200463void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
464
465static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
466{
467 irq_modify_status(irq, 0, set);
468}
469
470static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
471{
472 irq_modify_status(irq, clr, 0);
473}
474
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100475static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200476{
477 irq_modify_status(irq, 0, IRQ_NOPROBE);
478}
479
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100480static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200481{
482 irq_modify_status(irq, IRQ_NOPROBE, 0);
483}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800484
Paul Mundt7f1b1242011-04-07 06:01:44 +0900485static inline void irq_set_nothread(unsigned int irq)
486{
487 irq_modify_status(irq, 0, IRQ_NOTHREAD);
488}
489
490static inline void irq_set_thread(unsigned int irq)
491{
492 irq_modify_status(irq, IRQ_NOTHREAD, 0);
493}
494
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100495static inline void irq_set_nested_thread(unsigned int irq, bool nest)
496{
497 if (nest)
498 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
499 else
500 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
501}
502
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100503static inline void irq_set_percpu_devid_flags(unsigned int irq)
504{
505 irq_set_status_flags(irq,
506 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
507 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
508}
509
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700510/* Handle dynamic irq creation and destruction */
Yinghai Lud047f53a2009-04-27 18:02:23 -0700511extern unsigned int create_irq_nr(unsigned int irq_want, int node);
Joerg Roedel5afba622012-09-26 12:44:38 +0200512extern unsigned int __create_irqs(unsigned int from, unsigned int count,
513 int node);
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700514extern int create_irq(void);
515extern void destroy_irq(unsigned int irq);
Joerg Roedel5afba622012-09-26 12:44:38 +0200516extern void destroy_irqs(unsigned int irq, unsigned int count);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700517
Thomas Gleixnerb7b29332010-09-29 18:46:55 +0200518/*
519 * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
520 * irq_free_desc instead.
521 */
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700522extern void dynamic_irq_cleanup(unsigned int irq);
Thomas Gleixnerb7b29332010-09-29 18:46:55 +0200523static inline void dynamic_irq_init(unsigned int irq)
524{
525 dynamic_irq_cleanup(irq);
526}
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700527
528/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100529extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
530extern int irq_set_handler_data(unsigned int irq, void *data);
531extern int irq_set_chip_data(unsigned int irq, void *data);
532extern int irq_set_irq_type(unsigned int irq, unsigned int type);
533extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100534extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
535 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200536extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700537
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100538static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200539{
540 struct irq_data *d = irq_get_irq_data(irq);
541 return d ? d->chip : NULL;
542}
543
544static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
545{
546 return d->chip;
547}
548
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100549static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200550{
551 struct irq_data *d = irq_get_irq_data(irq);
552 return d ? d->chip_data : NULL;
553}
554
555static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
556{
557 return d->chip_data;
558}
559
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100560static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200561{
562 struct irq_data *d = irq_get_irq_data(irq);
563 return d ? d->handler_data : NULL;
564}
565
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100566static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200567{
568 return d->handler_data;
569}
570
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100571static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200572{
573 struct irq_data *d = irq_get_irq_data(irq);
574 return d ? d->msi_desc : NULL;
575}
576
577static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
578{
579 return d->msi_desc;
580}
581
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200582int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
583 struct module *owner);
584
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400585/* use macros to avoid needing export.h for THIS_MODULE */
586#define irq_alloc_descs(irq, from, cnt, node) \
587 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
588
589#define irq_alloc_desc(node) \
590 irq_alloc_descs(-1, 0, 1, node)
591
592#define irq_alloc_desc_at(at, node) \
593 irq_alloc_descs(at, at, 1, node)
594
595#define irq_alloc_desc_from(from, node) \
596 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200597
Alexander Gordeev51906e72012-11-19 16:01:29 +0100598#define irq_alloc_descs_from(from, cnt, node) \
599 irq_alloc_descs(-1, from, cnt, node)
600
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200601void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner06f6c332010-10-12 12:31:46 +0200602int irq_reserve_irqs(unsigned int from, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200603
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200604static inline void irq_free_desc(unsigned int irq)
605{
606 irq_free_descs(irq, 1);
607}
608
Paul Mundt639bd122010-10-26 16:19:13 +0900609static inline int irq_reserve_irq(unsigned int irq)
610{
611 return irq_reserve_irqs(irq, 1);
612}
613
Thomas Gleixner7d828062011-04-03 11:42:53 +0200614#ifndef irq_reg_writel
615# define irq_reg_writel(val, addr) writel(val, addr)
616#endif
617#ifndef irq_reg_readl
618# define irq_reg_readl(addr) readl(addr)
619#endif
620
621/**
622 * struct irq_chip_regs - register offsets for struct irq_gci
623 * @enable: Enable register offset to reg_base
624 * @disable: Disable register offset to reg_base
625 * @mask: Mask register offset to reg_base
626 * @ack: Ack register offset to reg_base
627 * @eoi: Eoi register offset to reg_base
628 * @type: Type configuration register offset to reg_base
629 * @polarity: Polarity configuration register offset to reg_base
630 */
631struct irq_chip_regs {
632 unsigned long enable;
633 unsigned long disable;
634 unsigned long mask;
635 unsigned long ack;
636 unsigned long eoi;
637 unsigned long type;
638 unsigned long polarity;
639};
640
641/**
642 * struct irq_chip_type - Generic interrupt chip instance for a flow type
643 * @chip: The real interrupt chip which provides the callbacks
644 * @regs: Register offsets for this chip
645 * @handler: Flow handler associated with this chip
646 * @type: Chip can handle these flow types
647 *
648 * A irq_generic_chip can have several instances of irq_chip_type when
649 * it requires different functions and register offsets for different
650 * flow types.
651 */
652struct irq_chip_type {
653 struct irq_chip chip;
654 struct irq_chip_regs regs;
655 irq_flow_handler_t handler;
656 u32 type;
657};
658
659/**
660 * struct irq_chip_generic - Generic irq chip data structure
661 * @lock: Lock to protect register and cache data access
662 * @reg_base: Register base address (virtual)
663 * @irq_base: Interrupt base nr for this chip
664 * @irq_cnt: Number of interrupts handled by this chip
665 * @mask_cache: Cached mask register
666 * @type_cache: Cached type register
667 * @polarity_cache: Cached polarity register
668 * @wake_enabled: Interrupt can wakeup from suspend
669 * @wake_active: Interrupt is marked as an wakeup from suspend source
670 * @num_ct: Number of available irq_chip_type instances (usually 1)
671 * @private: Private data for non generic chip callbacks
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200672 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200673 * @chip_types: Array of interrupt irq_chip_types
674 *
675 * Note, that irq_chip_generic can have multiple irq_chip_type
676 * implementations which can be associated to a particular irq line of
677 * an irq_chip_generic instance. That allows to share and protect
678 * state in an irq_chip_generic instance when we need to implement
679 * different flow mechanisms (level/edge) for it.
680 */
681struct irq_chip_generic {
682 raw_spinlock_t lock;
683 void __iomem *reg_base;
684 unsigned int irq_base;
685 unsigned int irq_cnt;
686 u32 mask_cache;
687 u32 type_cache;
688 u32 polarity_cache;
689 u32 wake_enabled;
690 u32 wake_active;
691 unsigned int num_ct;
692 void *private;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200693 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200694 struct irq_chip_type chip_types[0];
695};
696
697/**
698 * enum irq_gc_flags - Initialization flags for generic irq chips
699 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
700 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
701 * irq chips which need to call irq_set_wake() on
702 * the parent irq. Usually GPIO implementations
703 */
704enum irq_gc_flags {
705 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
706 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
707};
708
709/* Generic chip callback functions */
710void irq_gc_noop(struct irq_data *d);
711void irq_gc_mask_disable_reg(struct irq_data *d);
712void irq_gc_mask_set_bit(struct irq_data *d);
713void irq_gc_mask_clr_bit(struct irq_data *d);
714void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400715void irq_gc_ack_set_bit(struct irq_data *d);
716void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200717void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
718void irq_gc_eoi(struct irq_data *d);
719int irq_gc_set_wake(struct irq_data *d, unsigned int on);
720
721/* Setup functions for irq_chip_generic */
722struct irq_chip_generic *
723irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
724 void __iomem *reg_base, irq_flow_handler_t handler);
725void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
726 enum irq_gc_flags flags, unsigned int clr,
727 unsigned int set);
728int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200729void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
730 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200731
732static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
733{
734 return container_of(d->chip, struct irq_chip_type, chip);
735}
736
737#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
738
739#ifdef CONFIG_SMP
740static inline void irq_gc_lock(struct irq_chip_generic *gc)
741{
742 raw_spin_lock(&gc->lock);
743}
744
745static inline void irq_gc_unlock(struct irq_chip_generic *gc)
746{
747 raw_spin_unlock(&gc->lock);
748}
749#else
750static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
751static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
752#endif
753
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100754#else /* !CONFIG_GENERIC_HARDIRQS */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100756extern struct msi_desc *irq_get_msi_desc(unsigned int irq);
757extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
758
759#endif /* CONFIG_GENERIC_HARDIRQS */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700761#endif /* _LINUX_IRQ_H */