blob: d061d2fa5506b8f6556c8a99147a6a1dfe5d6998 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/proc-v6.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
Hyok S. Choid090ddd2006-06-28 14:10:01 +01005 * Modified by Catalin Marinas for noMMU support
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This is the "shell" of the ARMv6 processor support.
12 */
Tim Abbott991da172009-04-27 14:02:22 -040013#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/linkage.h>
15#include <asm/assembler.h>
Sam Ravnborge6ae7442005-09-09 21:08:59 +020016#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010017#include <asm/hwcap.h>
Russell King74945c82006-03-16 14:44:36 +000018#include <asm/pgtable-hwdef.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/pgtable.h>
20
21#include "proc-macros.S"
22
23#define D_CACHE_LINE_SIZE 32
24
Russell King3747b362006-03-27 16:59:07 +010025#define TTB_C (1 << 0)
26#define TTB_S (1 << 1)
27#define TTB_IMP (1 << 2)
28#define TTB_RGN_NC (0 << 3)
29#define TTB_RGN_WBWA (1 << 3)
30#define TTB_RGN_WT (2 << 3)
31#define TTB_RGN_WB (3 << 3)
32
Russell Kingf00ec482010-09-04 10:47:48 +010033#define TTB_FLAGS_UP TTB_RGN_WBWA
34#define PMD_FLAGS_UP PMD_SECT_WB
35#define TTB_FLAGS_SMP TTB_RGN_WBWA|TTB_S
36#define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
Russell Kingf2131d32007-02-08 20:46:20 +000037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038ENTRY(cpu_v6_proc_init)
39 mov pc, lr
40
41ENTRY(cpu_v6_proc_fin)
Tony Lindgren67c5587a2005-10-19 23:00:56 +010042 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
43 bic r0, r0, #0x1000 @ ...i............
44 bic r0, r0, #0x0006 @ .............ca.
45 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010046 mov pc, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48/*
49 * cpu_v6_reset(loc)
50 *
51 * Perform a soft reset of the system. Put the CPU into the
52 * same state as it would be if it had been reset, and branch
53 * to what would be the reset vector.
54 *
55 * - loc - location to jump to for soft reset
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 */
57 .align 5
58ENTRY(cpu_v6_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010059 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
60 bic r1, r1, #0x1 @ ...............m
61 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
62 mov r1, #0
63 mcr p15, 0, r1, c7, c5, 4 @ ISB
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 mov pc, r0
65
66/*
67 * cpu_v6_do_idle()
68 *
69 * Idle the processor (eg, wait for interrupt).
70 *
71 * IRQs are already disabled.
72 */
73ENTRY(cpu_v6_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000074 mov r1, #0
75 mcr p15, 0, r1, c7, c10, 4 @ DWB - WFI may enter a low-power mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
77 mov pc, lr
78
79ENTRY(cpu_v6_dcache_clean_area)
80#ifndef TLB_CAN_READ_FROM_L1_CACHE
811: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
82 add r0, r0, #D_CACHE_LINE_SIZE
83 subs r1, r1, #D_CACHE_LINE_SIZE
84 bhi 1b
85#endif
86 mov pc, lr
87
88/*
89 * cpu_arm926_switch_mm(pgd_phys, tsk)
90 *
91 * Set the translation table base pointer to be pgd_phys
92 *
93 * - pgd_phys - physical address of new TTB
94 *
95 * It is assumed that:
96 * - we are not using split page tables
97 */
98ENTRY(cpu_v6_switch_mm)
Hyok S. Choid090ddd2006-06-28 14:10:01 +010099#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 mov r2, #0
101 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Russell Kingf00ec482010-09-04 10:47:48 +0100102 ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
103 ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
Russell Kingd93742f52005-08-15 16:53:38 +0100104 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
106 mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
107 mcr p15, 0, r1, c13, c0, 1 @ set context ID
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100108#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 mov pc, lr
110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111/*
Russell Kingad1ae2f2006-12-13 14:34:43 +0000112 * cpu_v6_set_pte_ext(ptep, pte, ext)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 *
114 * Set a level 2 translation table entry.
115 *
116 * - ptep - pointer to level 2 translation table entry
117 * (hardware version is stored at -1024 bytes)
118 * - pte - PTE value to store
Russell Kingad1ae2f2006-12-13 14:34:43 +0000119 * - ext - value for extended PTE bits
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 */
Russell King639b0ae2008-09-06 21:07:45 +0100121 armv6_mt_table cpu_v6
122
Russell Kingad1ae2f2006-12-13 14:34:43 +0000123ENTRY(cpu_v6_set_pte_ext)
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100124#ifdef CONFIG_MMU
Russell King639b0ae2008-09-06 21:07:45 +0100125 armv6_set_pte_ext cpu_v6
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100126#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 mov pc, lr
128
Russell Kingf6b0fa02011-02-06 15:48:39 +0000129/* Suspend/resume support: taken from arch/arm/mach-s3c64xx/sleep.S */
130.globl cpu_v6_suspend_size
Russell King1aede682011-08-28 10:30:34 +0100131.equ cpu_v6_suspend_size, 4 * 6
Russell King29ea23f2011-04-02 10:08:55 +0100132#ifdef CONFIG_PM_SLEEP
Russell Kingf6b0fa02011-02-06 15:48:39 +0000133ENTRY(cpu_v6_do_suspend)
Russell King1aede682011-08-28 10:30:34 +0100134 stmfd sp!, {r4 - r9, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000135 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100136 mrc p15, 0, r5, c3, c0, 0 @ Domain ID
137 mrc p15, 0, r6, c2, c0, 1 @ Translation table base 1
138 mrc p15, 0, r7, c1, c0, 1 @ auxiliary control register
139 mrc p15, 0, r8, c1, c0, 2 @ co-processor access control
140 mrc p15, 0, r9, c1, c0, 0 @ control register
141 stmia r0, {r4 - r9}
142 ldmfd sp!, {r4- r9, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000143ENDPROC(cpu_v6_do_suspend)
144
145ENTRY(cpu_v6_do_resume)
146 mov ip, #0
147 mcr p15, 0, ip, c7, c14, 0 @ clean+invalidate D cache
148 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
149 mcr p15, 0, ip, c7, c15, 0 @ clean+invalidate cache
150 mcr p15, 0, ip, c7, c10, 4 @ drain write buffer
Russell King1aede682011-08-28 10:30:34 +0100151 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
152 ldmia r0, {r4 - r9}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000153 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100154 mcr p15, 0, r5, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100155 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
156 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
157 mcr p15, 0, r1, c2, c0, 0 @ Translation table base 0
Russell King1aede682011-08-28 10:30:34 +0100158 mcr p15, 0, r6, c2, c0, 1 @ Translation table base 1
159 mcr p15, 0, r7, c1, c0, 1 @ auxiliary control register
160 mcr p15, 0, r8, c1, c0, 2 @ co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000161 mcr p15, 0, ip, c2, c0, 2 @ TTB control register
162 mcr p15, 0, ip, c7, c5, 4 @ ISB
Russell King1aede682011-08-28 10:30:34 +0100163 mov r0, r9 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000164 b cpu_resume_mmu
165ENDPROC(cpu_v6_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000166#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
Dave Martin7b7dc6e2011-06-23 17:25:46 +0100168 string cpu_v6_name, "ARMv6-compatible processor"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300169
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 .align
171
Russell King5085f3f2010-10-01 15:37:05 +0100172 __CPUINIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174/*
175 * __v6_setup
176 *
177 * Initialise TLB, Caches, and MMU state ready to switch the MMU
178 * on. Return in r0 the new CP15 C1 control register setting.
179 *
180 * We automatically detect if we have a Harvard cache, and use the
181 * Harvard cache control instructions insead of the unified cache
182 * control instructions.
183 *
184 * This should be able to cover all ARMv6 cores.
185 *
186 * It is assumed that:
187 * - cache type register is implemented
188 */
189__v6_setup:
Russell King862184f2005-11-07 21:05:42 +0000190#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100191 ALT_SMP(mrc p15, 0, r0, c1, c0, 1) @ Enable SMP/nAMP mode
192 ALT_UP(nop)
Russell King862184f2005-11-07 21:05:42 +0000193 orr r0, r0, #0x20
Russell Kingf00ec482010-09-04 10:47:48 +0100194 ALT_SMP(mcr p15, 0, r0, c1, c0, 1)
195 ALT_UP(nop)
Russell King862184f2005-11-07 21:05:42 +0000196#endif
Russell King862184f2005-11-07 21:05:42 +0000197
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 mov r0, #0
199 mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
200 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
201 mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
202 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100203#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
205 mcr p15, 0, r0, c2, c0, 2 @ TTB control register
Russell Kingf00ec482010-09-04 10:47:48 +0100206 ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
207 ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
Catalin Marinasd4279582011-05-26 11:22:44 +0100208 ALT_SMP(orr r8, r8, #TTB_FLAGS_SMP)
209 ALT_UP(orr r8, r8, #TTB_FLAGS_UP)
210 mcr p15, 0, r8, c2, c0, 1 @ load TTB1
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100211#endif /* CONFIG_MMU */
Russell King22b190862006-06-29 15:09:57 +0100212 adr r5, v6_crval
213 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100214#ifdef CONFIG_CPU_ENDIAN_BE8
215 orr r6, r6, #1 << 25 @ big-endian page tables
216#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 mrc p15, 0, r0, c1, c0, 0 @ read control register
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 bic r0, r0, r5 @ clear bits them
Russell King22b190862006-06-29 15:09:57 +0100219 orr r0, r0, r6 @ set them
Catalin Marinas145e10e2011-08-15 11:04:41 +0100220#ifdef CONFIG_ARM_ERRATA_364296
221 /*
222 * Workaround for the 364296 ARM1136 r0p2 erratum (possible cache data
223 * corruption with hit-under-miss enabled). The conditional code below
224 * (setting the undocumented bit 31 in the auxiliary control register
225 * and the FI bit in the control register) disables hit-under-miss
226 * without putting the processor into full low interrupt latency mode.
227 */
228 ldr r6, =0x4107b362 @ id for ARM1136 r0p2
229 mrc p15, 0, r5, c0, c0, 0 @ get processor id
230 teq r5, r6 @ check for the faulty core
231 mrceq p15, 0, r5, c1, c0, 1 @ load aux control reg
232 orreq r5, r5, #(1 << 31) @ set the undocumented bit 31
233 mcreq p15, 0, r5, c1, c0, 1 @ write aux control reg
234 orreq r0, r0, #(1 << 21) @ low interrupt latency configuration
235#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 mov pc, lr @ return to head.S:__ret
237
238 /*
239 * V X F I D LR
240 * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
241 * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
242 * 0 110 0011 1.00 .111 1101 < we want
243 */
Russell King22b190862006-06-29 15:09:57 +0100244 .type v6_crval, #object
245v6_crval:
246 crval clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
Russell King5085f3f2010-10-01 15:37:05 +0100248 __INITDATA
249
Dave Martin7b7dc6e2011-06-23 17:25:46 +0100250 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
251 define_processor_functions v6, dabort=v6_early_abort, pabort=v6_pabort, suspend=1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Russell King5085f3f2010-10-01 15:37:05 +0100253 .section ".rodata"
254
Dave Martin7b7dc6e2011-06-23 17:25:46 +0100255 string cpu_arch_name, "armv6"
256 string cpu_elf_name, "v6"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 .align
258
Ben Dooks02b7dd12005-09-20 16:35:03 +0100259 .section ".proc.info.init", #alloc, #execinstr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
261 /*
262 * Match any ARMv6 processor core.
263 */
264 .type __v6_proc_info, #object
265__v6_proc_info:
266 .long 0x0007b000
267 .long 0x0007f000
Russell Kingf00ec482010-09-04 10:47:48 +0100268 ALT_SMP(.long \
269 PMD_TYPE_SECT | \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 PMD_SECT_AP_WRITE | \
Russell King4b46d642009-11-01 17:44:24 +0000271 PMD_SECT_AP_READ | \
Russell Kingf00ec482010-09-04 10:47:48 +0100272 PMD_FLAGS_SMP)
273 ALT_UP(.long \
274 PMD_TYPE_SECT | \
275 PMD_SECT_AP_WRITE | \
276 PMD_SECT_AP_READ | \
277 PMD_FLAGS_UP)
Russell King8799ee92006-06-29 18:24:21 +0100278 .long PMD_TYPE_SECT | \
279 PMD_SECT_XN | \
280 PMD_SECT_AP_WRITE | \
281 PMD_SECT_AP_READ
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 b __v6_setup
283 .long cpu_arch_name
284 .long cpu_elf_name
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100285 /* See also feat_v6_fixup() for HWCAP_TLS */
286 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA|HWCAP_TLS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 .long cpu_v6_name
288 .long v6_processor_functions
289 .long v6wbi_tlb_fns
290 .long v6_user_fns
291 .long v6_cache_fns
292 .size __v6_proc_info, . - __v6_proc_info