blob: d0be412dfbea4f60be725b6c9c8b1e3e01d2abb4 [file] [log] [blame]
Chander Kashyap34dcedf2013-06-19 00:29:35 +09001/*
2 * SAMSUNG EXYNOS5420 SoC device tree source
3 *
4 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * SAMSUNG EXYNOS54200 SoC device nodes are listed in this file.
8 * EXYNOS5420 based board files can include this file and provide
9 * values for board specfic bindings.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Andrzej Hajda1dd4e592014-02-26 09:53:30 +090016#include <dt-bindings/clock/exynos5420.h>
Chander Kashyap34dcedf2013-06-19 00:29:35 +090017#include "exynos5.dtsi"
Padmavathi Venna0bd03f62013-08-19 04:56:33 +090018#include "exynos5420-pinctrl.dtsi"
Andrew Bresticker35e82772013-08-19 04:58:38 +090019
Tushar Behera602408e2014-03-21 04:31:30 +090020#include <dt-bindings/clock/exynos-audss-clk.h>
Andrew Bresticker35e82772013-08-19 04:58:38 +090021
Chander Kashyap34dcedf2013-06-19 00:29:35 +090022/ {
Sachin Kamat8bdb31b2014-03-21 02:17:22 +090023 compatible = "samsung,exynos5420", "samsung,exynos5";
Chander Kashyap34dcedf2013-06-19 00:29:35 +090024
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090025 aliases {
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +090026 mshc0 = &mmc_0;
27 mshc1 = &mmc_1;
28 mshc2 = &mmc_2;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090029 pinctrl0 = &pinctrl_0;
30 pinctrl1 = &pinctrl_1;
31 pinctrl2 = &pinctrl_2;
32 pinctrl3 = &pinctrl_3;
33 pinctrl4 = &pinctrl_4;
Andrew Brestickerf49e3472013-10-08 06:49:46 +090034 i2c0 = &i2c_0;
35 i2c1 = &i2c_1;
36 i2c2 = &i2c_2;
37 i2c3 = &i2c_3;
Sachin Kamat1a9110d2013-12-12 07:01:11 +090038 i2c4 = &hsi2c_4;
39 i2c5 = &hsi2c_5;
40 i2c6 = &hsi2c_6;
41 i2c7 = &hsi2c_7;
42 i2c8 = &hsi2c_8;
43 i2c9 = &hsi2c_9;
44 i2c10 = &hsi2c_10;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +090045 gsc0 = &gsc_0;
46 gsc1 = &gsc_1;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +090047 spi0 = &spi_0;
48 spi1 = &spi_1;
49 spi2 = &spi_2;
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +090050 usbdrdphy0 = &usbdrd_phy0;
51 usbdrdphy1 = &usbdrd_phy1;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090052 };
53
Chander Kashyap34dcedf2013-06-19 00:29:35 +090054 cpus {
55 #address-cells = <1>;
56 #size-cells = <0>;
57
58 cpu0: cpu@0 {
59 device_type = "cpu";
60 compatible = "arm,cortex-a15";
61 reg = <0x0>;
62 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090063 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090064 };
65
66 cpu1: cpu@1 {
67 device_type = "cpu";
68 compatible = "arm,cortex-a15";
69 reg = <0x1>;
70 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090071 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090072 };
73
74 cpu2: cpu@2 {
75 device_type = "cpu";
76 compatible = "arm,cortex-a15";
77 reg = <0x2>;
78 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090079 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090080 };
81
82 cpu3: cpu@3 {
83 device_type = "cpu";
84 compatible = "arm,cortex-a15";
85 reg = <0x3>;
86 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090087 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090088 };
Chander Kashyap1c0e0852013-12-02 07:49:59 +090089
90 cpu4: cpu@100 {
91 device_type = "cpu";
92 compatible = "arm,cortex-a7";
93 reg = <0x100>;
94 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090095 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +090096 };
97
98 cpu5: cpu@101 {
99 device_type = "cpu";
100 compatible = "arm,cortex-a7";
101 reg = <0x101>;
102 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900103 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900104 };
105
106 cpu6: cpu@102 {
107 device_type = "cpu";
108 compatible = "arm,cortex-a7";
109 reg = <0x102>;
110 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900111 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900112 };
113
114 cpu7: cpu@103 {
115 device_type = "cpu";
116 compatible = "arm,cortex-a7";
117 reg = <0x103>;
118 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900119 cci-control-port = <&cci_control0>;
120 };
121 };
122
Abhilash Kesavan25217fef2015-01-10 08:41:36 +0530123 cci: cci@10d20000 {
Andrew Bresticker5b566422014-05-16 04:23:26 +0900124 compatible = "arm,cci-400";
125 #address-cells = <1>;
126 #size-cells = <1>;
127 reg = <0x10d20000 0x1000>;
128 ranges = <0x0 0x10d20000 0x6000>;
129
130 cci_control0: slave-if@4000 {
131 compatible = "arm,cci-400-ctrl-if";
132 interface-type = "ace";
133 reg = <0x4000 0x1000>;
134 };
135 cci_control1: slave-if@5000 {
136 compatible = "arm,cci-400-ctrl-if";
137 interface-type = "ace";
138 reg = <0x5000 0x1000>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900139 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900140 };
141
Sachin Kamatb3205de2014-05-13 07:13:44 +0900142 sysram@02020000 {
143 compatible = "mmio-sram";
144 reg = <0x02020000 0x54000>;
145 #address-cells = <1>;
146 #size-cells = <1>;
147 ranges = <0 0x02020000 0x54000>;
148
149 smp-sysram@0 {
150 compatible = "samsung,exynos4210-sysram";
151 reg = <0x0 0x1000>;
152 };
153
154 smp-sysram@53000 {
155 compatible = "samsung,exynos4210-sysram-ns";
156 reg = <0x53000 0x1000>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900157 };
158 };
159
160 clock: clock-controller@10010000 {
161 compatible = "samsung,exynos5420-clock";
162 reg = <0x10010000 0x30000>;
163 #clock-cells = <1>;
164 };
165
166 clock_audss: audss-clock-controller@3810000 {
167 compatible = "samsung,exynos5420-audss-clock";
168 reg = <0x03810000 0x0C>;
169 #clock-cells = <1>;
Tushar Beherabe0b4202014-07-08 08:31:41 +0900170 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MAU_EPLL>,
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900171 <&clock CLK_SCLK_MAUDIO0>, <&clock CLK_SCLK_MAUPCM0>;
Andrew Bresticker59d711e2013-09-25 14:12:52 -0700172 clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
Andrew Bresticker35e82772013-08-19 04:58:38 +0900173 };
174
Arun Kumar K8e371a92014-05-09 06:06:24 +0900175 mfc: codec@11000000 {
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900176 compatible = "samsung,mfc-v7";
177 reg = <0x11000000 0x10000>;
178 interrupts = <0 96 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900179 clocks = <&clock CLK_MFC>;
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900180 clock-names = "mfc";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900181 power-domains = <&mfc_pd>;
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900182 };
183
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900184 mmc_0: mmc@12200000 {
185 compatible = "samsung,exynos5420-dw-mshc-smu";
186 interrupts = <0 75 0>;
187 #address-cells = <1>;
188 #size-cells = <0>;
189 reg = <0x12200000 0x2000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900190 clocks = <&clock CLK_MMC0>, <&clock CLK_SCLK_MMC0>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900191 clock-names = "biu", "ciu";
192 fifo-depth = <0x40>;
193 status = "disabled";
194 };
195
196 mmc_1: mmc@12210000 {
197 compatible = "samsung,exynos5420-dw-mshc-smu";
198 interrupts = <0 76 0>;
199 #address-cells = <1>;
200 #size-cells = <0>;
201 reg = <0x12210000 0x2000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900202 clocks = <&clock CLK_MMC1>, <&clock CLK_SCLK_MMC1>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900203 clock-names = "biu", "ciu";
204 fifo-depth = <0x40>;
205 status = "disabled";
206 };
207
208 mmc_2: mmc@12220000 {
209 compatible = "samsung,exynos5420-dw-mshc";
210 interrupts = <0 77 0>;
211 #address-cells = <1>;
212 #size-cells = <0>;
213 reg = <0x12220000 0x1000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900214 clocks = <&clock CLK_MMC2>, <&clock CLK_SCLK_MMC2>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900215 clock-names = "biu", "ciu";
216 fifo-depth = <0x40>;
217 status = "disabled";
218 };
219
Arun Kumar K8e371a92014-05-09 06:06:24 +0900220 mct: mct@101C0000 {
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900221 compatible = "samsung,exynos4210-mct";
222 reg = <0x101C0000 0x800>;
223 interrupt-controller;
Anand Moonf27b9072015-03-27 01:55:10 +0900224 #interrupt-cells = <1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900225 interrupt-parent = <&mct_map>;
Chander Kashyap6c16ded2013-12-02 07:48:23 +0900226 interrupts = <0>, <1>, <2>, <3>, <4>, <5>, <6>, <7>,
227 <8>, <9>, <10>, <11>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900228 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900229 clock-names = "fin_pll", "mct";
230
231 mct_map: mct-map {
232 #interrupt-cells = <1>;
233 #address-cells = <0>;
234 #size-cells = <0>;
235 interrupt-map = <0 &combiner 23 3>,
236 <1 &combiner 23 4>,
237 <2 &combiner 25 2>,
238 <3 &combiner 25 3>,
239 <4 &gic 0 120 0>,
240 <5 &gic 0 121 0>,
241 <6 &gic 0 122 0>,
Chander Kashyap6c16ded2013-12-02 07:48:23 +0900242 <7 &gic 0 123 0>,
243 <8 &gic 0 128 0>,
244 <9 &gic 0 129 0>,
245 <10 &gic 0 130 0>,
246 <11 &gic 0 131 0>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900247 };
248 };
249
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900250 gsc_pd: power-domain@10044000 {
251 compatible = "samsung,exynos4210-pd";
252 reg = <0x10044000 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900253 #power-domain-cells = <0>;
Andrzej Hajdafa87bd42015-03-18 02:14:07 +0900254 clocks = <&clock CLK_GSCL0>, <&clock CLK_GSCL1>;
255 clock-names = "asb0", "asb1";
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900256 };
257
258 isp_pd: power-domain@10044020 {
259 compatible = "samsung,exynos4210-pd";
260 reg = <0x10044020 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900261 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900262 };
263
264 mfc_pd: power-domain@10044060 {
265 compatible = "samsung,exynos4210-pd";
266 reg = <0x10044060 0x20>;
Krzysztof Kozlowski8d9321f2015-04-03 11:28:01 +0200267 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MOUT_USER_ACLK333>;
268 clock-names = "oscclk", "clk0";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900269 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900270 };
271
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900272 msc_pd: power-domain@10044120 {
273 compatible = "samsung,exynos4210-pd";
274 reg = <0x10044120 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900275 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900276 };
277
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900278 disp_pd: power-domain@100440C0 {
279 compatible = "samsung,exynos4210-pd";
280 reg = <0x100440C0 0x20>;
281 #power-domain-cells = <0>;
Krzysztof Kozlowski8d9321f2015-04-03 11:28:01 +0200282 clocks = <&clock CLK_FIN_PLL>,
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900283 <&clock CLK_MOUT_USER_ACLK200_DISP1>,
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900284 <&clock CLK_MOUT_USER_ACLK300_DISP1>,
Andrzej Hajdaffb8b1e2015-03-18 02:14:07 +0900285 <&clock CLK_MOUT_USER_ACLK400_DISP1>,
286 <&clock CLK_FIMD1>, <&clock CLK_MIXER>;
Krzysztof Kozlowski8d9321f2015-04-03 11:28:01 +0200287 clock-names = "oscclk", "clk0", "clk1", "clk2", "asb0", "asb1";
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900288 };
289
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +0900290 pinctrl_0: pinctrl@13400000 {
291 compatible = "samsung,exynos5420-pinctrl";
292 reg = <0x13400000 0x1000>;
293 interrupts = <0 45 0>;
294
295 wakeup-interrupt-controller {
296 compatible = "samsung,exynos4210-wakeup-eint";
297 interrupt-parent = <&gic>;
298 interrupts = <0 32 0>;
299 };
300 };
301
302 pinctrl_1: pinctrl@13410000 {
303 compatible = "samsung,exynos5420-pinctrl";
304 reg = <0x13410000 0x1000>;
305 interrupts = <0 78 0>;
306 };
307
308 pinctrl_2: pinctrl@14000000 {
309 compatible = "samsung,exynos5420-pinctrl";
310 reg = <0x14000000 0x1000>;
311 interrupts = <0 46 0>;
312 };
313
314 pinctrl_3: pinctrl@14010000 {
315 compatible = "samsung,exynos5420-pinctrl";
316 reg = <0x14010000 0x1000>;
317 interrupts = <0 50 0>;
318 };
319
320 pinctrl_4: pinctrl@03860000 {
321 compatible = "samsung,exynos5420-pinctrl";
322 reg = <0x03860000 0x1000>;
323 interrupts = <0 47 0>;
324 };
325
Padmavathi Vennae3188532013-12-19 02:32:41 +0900326 amba {
327 #address-cells = <1>;
328 #size-cells = <1>;
329 compatible = "arm,amba-bus";
330 interrupt-parent = <&gic>;
331 ranges;
332
Sachin Kamat6dd2f1c2014-02-24 08:47:28 +0900333 adma: adma@03880000 {
334 compatible = "arm,pl330", "arm,primecell";
335 reg = <0x03880000 0x1000>;
336 interrupts = <0 110 0>;
337 clocks = <&clock_audss EXYNOS_ADMA>;
338 clock-names = "apb_pclk";
339 #dma-cells = <1>;
340 #dma-channels = <6>;
341 #dma-requests = <16>;
342 };
343
Padmavathi Vennae3188532013-12-19 02:32:41 +0900344 pdma0: pdma@121A0000 {
345 compatible = "arm,pl330", "arm,primecell";
346 reg = <0x121A0000 0x1000>;
347 interrupts = <0 34 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900348 clocks = <&clock CLK_PDMA0>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900349 clock-names = "apb_pclk";
350 #dma-cells = <1>;
351 #dma-channels = <8>;
352 #dma-requests = <32>;
353 };
354
355 pdma1: pdma@121B0000 {
356 compatible = "arm,pl330", "arm,primecell";
357 reg = <0x121B0000 0x1000>;
358 interrupts = <0 35 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900359 clocks = <&clock CLK_PDMA1>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900360 clock-names = "apb_pclk";
361 #dma-cells = <1>;
362 #dma-channels = <8>;
363 #dma-requests = <32>;
364 };
365
366 mdma0: mdma@10800000 {
367 compatible = "arm,pl330", "arm,primecell";
368 reg = <0x10800000 0x1000>;
369 interrupts = <0 33 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900370 clocks = <&clock CLK_MDMA0>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900371 clock-names = "apb_pclk";
372 #dma-cells = <1>;
373 #dma-channels = <8>;
374 #dma-requests = <1>;
375 };
376
377 mdma1: mdma@11C10000 {
378 compatible = "arm,pl330", "arm,primecell";
379 reg = <0x11C10000 0x1000>;
380 interrupts = <0 124 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900381 clocks = <&clock CLK_MDMA1>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900382 clock-names = "apb_pclk";
383 #dma-cells = <1>;
384 #dma-channels = <8>;
385 #dma-requests = <1>;
Seungwon Jeone6015c12014-05-09 07:02:33 +0900386 /*
387 * MDMA1 can support both secure and non-secure
388 * AXI transactions. When this is enabled in the kernel
389 * for boards that run in secure mode, we are getting
390 * imprecise external aborts causing the kernel to oops.
391 */
392 status = "disabled";
Padmavathi Vennae3188532013-12-19 02:32:41 +0900393 };
394 };
395
Sachin Kamat98bcb542014-02-24 08:47:28 +0900396 i2s0: i2s@03830000 {
397 compatible = "samsung,exynos5420-i2s";
398 reg = <0x03830000 0x100>;
399 dmas = <&adma 0
400 &adma 2
401 &adma 1>;
402 dma-names = "tx", "rx", "tx-sec";
403 clocks = <&clock_audss EXYNOS_I2S_BUS>,
404 <&clock_audss EXYNOS_I2S_BUS>,
405 <&clock_audss EXYNOS_SCLK_I2S>;
406 clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
Inha Song7a548b12015-04-10 16:32:58 +0900407 #clock-cells = <1>;
408 clock-output-names = "i2s_cdclk0";
409 #sound-dai-cells = <1>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900410 samsung,idma-addr = <0x03000000>;
411 pinctrl-names = "default";
412 pinctrl-0 = <&i2s0_bus>;
413 status = "disabled";
414 };
415
416 i2s1: i2s@12D60000 {
417 compatible = "samsung,exynos5420-i2s";
418 reg = <0x12D60000 0x100>;
419 dmas = <&pdma1 12
420 &pdma1 11>;
421 dma-names = "tx", "rx";
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900422 clocks = <&clock CLK_I2S1>, <&clock CLK_SCLK_I2S1>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900423 clock-names = "iis", "i2s_opclk0";
Inha Song7a548b12015-04-10 16:32:58 +0900424 #clock-cells = <1>;
425 clock-output-names = "i2s_cdclk1";
426 #sound-dai-cells = <1>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900427 pinctrl-names = "default";
428 pinctrl-0 = <&i2s1_bus>;
429 status = "disabled";
430 };
431
432 i2s2: i2s@12D70000 {
433 compatible = "samsung,exynos5420-i2s";
434 reg = <0x12D70000 0x100>;
435 dmas = <&pdma0 12
436 &pdma0 11>;
437 dma-names = "tx", "rx";
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900438 clocks = <&clock CLK_I2S2>, <&clock CLK_SCLK_I2S2>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900439 clock-names = "iis", "i2s_opclk0";
Inha Song7a548b12015-04-10 16:32:58 +0900440 #clock-cells = <1>;
441 clock-output-names = "i2s_cdclk2";
442 #sound-dai-cells = <1>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900443 pinctrl-names = "default";
444 pinctrl-0 = <&i2s2_bus>;
445 status = "disabled";
446 };
447
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900448 spi_0: spi@12d20000 {
449 compatible = "samsung,exynos4210-spi";
450 reg = <0x12d20000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900451 interrupts = <0 68 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900452 dmas = <&pdma0 5
453 &pdma0 4>;
454 dma-names = "tx", "rx";
455 #address-cells = <1>;
456 #size-cells = <0>;
457 pinctrl-names = "default";
458 pinctrl-0 = <&spi0_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900459 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900460 clock-names = "spi", "spi_busclk0";
461 status = "disabled";
462 };
463
464 spi_1: spi@12d30000 {
465 compatible = "samsung,exynos4210-spi";
466 reg = <0x12d30000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900467 interrupts = <0 69 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900468 dmas = <&pdma1 5
469 &pdma1 4>;
470 dma-names = "tx", "rx";
471 #address-cells = <1>;
472 #size-cells = <0>;
473 pinctrl-names = "default";
474 pinctrl-0 = <&spi1_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900475 clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900476 clock-names = "spi", "spi_busclk0";
477 status = "disabled";
478 };
479
480 spi_2: spi@12d40000 {
481 compatible = "samsung,exynos4210-spi";
482 reg = <0x12d40000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900483 interrupts = <0 70 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900484 dmas = <&pdma0 7
485 &pdma0 6>;
486 dma-names = "tx", "rx";
487 #address-cells = <1>;
488 #size-cells = <0>;
489 pinctrl-names = "default";
490 pinctrl-0 = <&spi2_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900491 clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900492 clock-names = "spi", "spi_busclk0";
493 status = "disabled";
494 };
495
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900496 pwm: pwm@12dd0000 {
497 compatible = "samsung,exynos4210-pwm";
498 reg = <0x12dd0000 0x100>;
499 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
500 #pwm-cells = <3>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900501 clocks = <&clock CLK_PWM>;
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900502 clock-names = "timers";
503 };
504
Vikas Sajjan1339d332013-08-14 17:15:06 +0900505 dp_phy: video-phy@10040728 {
Vivek Gautame93e5452015-01-09 01:08:48 +0900506 compatible = "samsung,exynos5420-dp-video-phy";
507 samsung,pmu-syscon = <&pmu_system_controller>;
Vikas Sajjan1339d332013-08-14 17:15:06 +0900508 #phy-cells = <0>;
509 };
510
YoungJun Chodc9ec8c2014-07-17 18:01:28 +0900511 mipi_phy: video-phy@10040714 {
512 compatible = "samsung,s5pv210-mipi-video-phy";
Tomeu Vizosod1ed0d22015-05-16 12:36:29 +0900513 syscon = <&pmu_system_controller>;
YoungJun Chodc9ec8c2014-07-17 18:01:28 +0900514 #phy-cells = <1>;
515 };
516
YoungJun Cho5a8da522014-07-17 18:01:29 +0900517 dsi@14500000 {
518 compatible = "samsung,exynos5410-mipi-dsi";
519 reg = <0x14500000 0x10000>;
520 interrupts = <0 82 0>;
YoungJun Cho5a8da522014-07-17 18:01:29 +0900521 phys = <&mipi_phy 1>;
522 phy-names = "dsim";
523 clocks = <&clock CLK_DSIM1>, <&clock CLK_SCLK_MIPI1>;
524 clock-names = "bus_clk", "pll_clk";
525 #address-cells = <1>;
526 #size-cells = <0>;
527 status = "disabled";
528 };
529
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900530 adc: adc@12D10000 {
531 compatible = "samsung,exynos-adc-v2";
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100532 reg = <0x12D10000 0x100>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900533 interrupts = <0 106 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900534 clocks = <&clock CLK_TSADC>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900535 clock-names = "adc";
536 #io-channel-cells = <1>;
537 io-channel-ranges;
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100538 samsung,syscon-phandle = <&pmu_system_controller>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900539 status = "disabled";
540 };
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900541
542 i2c_0: i2c@12C60000 {
543 compatible = "samsung,s3c2440-i2c";
544 reg = <0x12C60000 0x100>;
545 interrupts = <0 56 0>;
546 #address-cells = <1>;
547 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900548 clocks = <&clock CLK_I2C0>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900549 clock-names = "i2c";
550 pinctrl-names = "default";
551 pinctrl-0 = <&i2c0_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900552 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900553 status = "disabled";
554 };
555
556 i2c_1: i2c@12C70000 {
557 compatible = "samsung,s3c2440-i2c";
558 reg = <0x12C70000 0x100>;
559 interrupts = <0 57 0>;
560 #address-cells = <1>;
561 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900562 clocks = <&clock CLK_I2C1>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900563 clock-names = "i2c";
564 pinctrl-names = "default";
565 pinctrl-0 = <&i2c1_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900566 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900567 status = "disabled";
568 };
569
570 i2c_2: i2c@12C80000 {
571 compatible = "samsung,s3c2440-i2c";
572 reg = <0x12C80000 0x100>;
573 interrupts = <0 58 0>;
574 #address-cells = <1>;
575 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900576 clocks = <&clock CLK_I2C2>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900577 clock-names = "i2c";
578 pinctrl-names = "default";
579 pinctrl-0 = <&i2c2_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900580 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900581 status = "disabled";
582 };
583
584 i2c_3: i2c@12C90000 {
585 compatible = "samsung,s3c2440-i2c";
586 reg = <0x12C90000 0x100>;
587 interrupts = <0 59 0>;
588 #address-cells = <1>;
589 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900590 clocks = <&clock CLK_I2C3>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900591 clock-names = "i2c";
592 pinctrl-names = "default";
593 pinctrl-0 = <&i2c3_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900594 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900595 status = "disabled";
596 };
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900597
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900598 hsi2c_4: i2c@12CA0000 {
599 compatible = "samsung,exynos5-hsi2c";
600 reg = <0x12CA0000 0x1000>;
601 interrupts = <0 60 0>;
602 #address-cells = <1>;
603 #size-cells = <0>;
604 pinctrl-names = "default";
605 pinctrl-0 = <&i2c4_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530606 clocks = <&clock CLK_USI0>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900607 clock-names = "hsi2c";
608 status = "disabled";
609 };
610
611 hsi2c_5: i2c@12CB0000 {
612 compatible = "samsung,exynos5-hsi2c";
613 reg = <0x12CB0000 0x1000>;
614 interrupts = <0 61 0>;
615 #address-cells = <1>;
616 #size-cells = <0>;
617 pinctrl-names = "default";
618 pinctrl-0 = <&i2c5_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530619 clocks = <&clock CLK_USI1>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900620 clock-names = "hsi2c";
621 status = "disabled";
622 };
623
624 hsi2c_6: i2c@12CC0000 {
625 compatible = "samsung,exynos5-hsi2c";
626 reg = <0x12CC0000 0x1000>;
627 interrupts = <0 62 0>;
628 #address-cells = <1>;
629 #size-cells = <0>;
630 pinctrl-names = "default";
631 pinctrl-0 = <&i2c6_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530632 clocks = <&clock CLK_USI2>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900633 clock-names = "hsi2c";
634 status = "disabled";
635 };
636
637 hsi2c_7: i2c@12CD0000 {
638 compatible = "samsung,exynos5-hsi2c";
639 reg = <0x12CD0000 0x1000>;
640 interrupts = <0 63 0>;
641 #address-cells = <1>;
642 #size-cells = <0>;
643 pinctrl-names = "default";
644 pinctrl-0 = <&i2c7_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530645 clocks = <&clock CLK_USI3>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900646 clock-names = "hsi2c";
647 status = "disabled";
648 };
649
650 hsi2c_8: i2c@12E00000 {
651 compatible = "samsung,exynos5-hsi2c";
652 reg = <0x12E00000 0x1000>;
653 interrupts = <0 87 0>;
654 #address-cells = <1>;
655 #size-cells = <0>;
656 pinctrl-names = "default";
657 pinctrl-0 = <&i2c8_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530658 clocks = <&clock CLK_USI4>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900659 clock-names = "hsi2c";
660 status = "disabled";
661 };
662
663 hsi2c_9: i2c@12E10000 {
664 compatible = "samsung,exynos5-hsi2c";
665 reg = <0x12E10000 0x1000>;
666 interrupts = <0 88 0>;
667 #address-cells = <1>;
668 #size-cells = <0>;
669 pinctrl-names = "default";
670 pinctrl-0 = <&i2c9_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530671 clocks = <&clock CLK_USI5>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900672 clock-names = "hsi2c";
673 status = "disabled";
674 };
675
676 hsi2c_10: i2c@12E20000 {
677 compatible = "samsung,exynos5-hsi2c";
678 reg = <0x12E20000 0x1000>;
679 interrupts = <0 203 0>;
680 #address-cells = <1>;
681 #size-cells = <0>;
682 pinctrl-names = "default";
683 pinctrl-0 = <&i2c10_hs_bus>;
Shaik Ameer Bashafaec1512014-05-08 16:57:56 +0530684 clocks = <&clock CLK_USI6>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900685 clock-names = "hsi2c";
686 status = "disabled";
687 };
688
Arun Kumar K8e371a92014-05-09 06:06:24 +0900689 hdmi: hdmi@14530000 {
Rahul Sharma2963c552014-05-16 05:23:16 +0900690 compatible = "samsung,exynos5420-hdmi";
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900691 reg = <0x14530000 0x70000>;
692 interrupts = <0 95 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900693 clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
694 <&clock CLK_DOUT_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
695 <&clock CLK_MOUT_HDMI>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900696 clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
697 "sclk_hdmiphy", "mout_hdmi";
Rahul Sharma6ac189f2014-05-16 05:23:21 +0900698 phy = <&hdmiphy>;
Rahul Sharma3a7e5dd2014-05-23 02:45:45 +0900699 samsung,syscon-phandle = <&pmu_system_controller>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900700 status = "disabled";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900701 power-domains = <&disp_pd>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900702 };
703
Rahul Sharma6ac189f2014-05-16 05:23:21 +0900704 hdmiphy: hdmiphy@145D0000 {
705 reg = <0x145D0000 0x20>;
706 };
707
Arun Kumar K8e371a92014-05-09 06:06:24 +0900708 mixer: mixer@14450000 {
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900709 compatible = "samsung,exynos5420-mixer";
710 reg = <0x14450000 0x10000>;
711 interrupts = <0 94 0>;
Marek Szyprowskic950ea62015-02-04 23:44:16 +0900712 clocks = <&clock CLK_MIXER>, <&clock CLK_HDMI>,
713 <&clock CLK_SCLK_HDMI>;
714 clock-names = "mixer", "hdmi", "sclk_hdmi";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900715 power-domains = <&disp_pd>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900716 };
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900717
718 gsc_0: video-scaler@13e00000 {
719 compatible = "samsung,exynos5-gsc";
720 reg = <0x13e00000 0x1000>;
721 interrupts = <0 85 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900722 clocks = <&clock CLK_GSCL0>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900723 clock-names = "gscl";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900724 power-domains = <&gsc_pd>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900725 };
726
727 gsc_1: video-scaler@13e10000 {
728 compatible = "samsung,exynos5-gsc";
729 reg = <0x13e10000 0x1000>;
730 interrupts = <0 86 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900731 clocks = <&clock CLK_GSCL1>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900732 clock-names = "gscl";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900733 power-domains = <&gsc_pd>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900734 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900735
Andrzej Pietrasiewicz15b7f082015-03-09 13:32:45 +0100736 jpeg_0: jpeg@11F50000 {
737 compatible = "samsung,exynos5420-jpeg";
738 reg = <0x11F50000 0x1000>;
739 interrupts = <0 89 0>;
740 clock-names = "jpeg";
741 clocks = <&clock CLK_JPEG>;
742 };
743
744 jpeg_1: jpeg@11F60000 {
745 compatible = "samsung,exynos5420-jpeg";
746 reg = <0x11F60000 0x1000>;
747 interrupts = <0 168 0>;
748 clock-names = "jpeg";
749 clocks = <&clock CLK_JPEG2>;
750 };
751
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900752 pmu_system_controller: system-controller@10040000 {
753 compatible = "samsung,exynos5420-pmu", "syscon";
754 reg = <0x10040000 0x5000>;
Tomasz Figad19bb392014-06-24 18:08:27 +0200755 clock-names = "clkout16";
756 clocks = <&clock CLK_FIN_PLL>;
757 #clock-cells = <1>;
Marc Zyngier8b283c02015-03-11 15:44:52 +0000758 interrupt-controller;
759 #interrupt-cells = <3>;
760 interrupt-parent = <&gic>;
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900761 };
762
Vivek Gautamdfbbdbf2014-05-22 07:49:13 +0900763 sysreg_system_controller: syscon@10050000 {
764 compatible = "samsung,exynos5-sysreg", "syscon";
765 reg = <0x10050000 0x5000>;
766 };
767
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900768 tmu_cpu0: tmu@10060000 {
769 compatible = "samsung,exynos5420-tmu";
770 reg = <0x10060000 0x100>;
771 interrupts = <0 65 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900772 clocks = <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900773 clock-names = "tmu_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900774 #include "exynos4412-tmu-sensor-conf.dtsi"
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900775 };
776
777 tmu_cpu1: tmu@10064000 {
778 compatible = "samsung,exynos5420-tmu";
779 reg = <0x10064000 0x100>;
780 interrupts = <0 183 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900781 clocks = <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900782 clock-names = "tmu_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900783 #include "exynos4412-tmu-sensor-conf.dtsi"
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900784 };
785
786 tmu_cpu2: tmu@10068000 {
787 compatible = "samsung,exynos5420-tmu-ext-triminfo";
788 reg = <0x10068000 0x100>, <0x1006c000 0x4>;
789 interrupts = <0 184 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900790 clocks = <&clock CLK_TMU>, <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900791 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900792 #include "exynos4412-tmu-sensor-conf.dtsi"
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900793 };
794
795 tmu_cpu3: tmu@1006c000 {
796 compatible = "samsung,exynos5420-tmu-ext-triminfo";
797 reg = <0x1006c000 0x100>, <0x100a0000 0x4>;
798 interrupts = <0 185 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900799 clocks = <&clock CLK_TMU>, <&clock CLK_TMU_GPU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900800 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900801 #include "exynos4412-tmu-sensor-conf.dtsi"
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900802 };
803
804 tmu_gpu: tmu@100a0000 {
805 compatible = "samsung,exynos5420-tmu-ext-triminfo";
806 reg = <0x100a0000 0x100>, <0x10068000 0x4>;
807 interrupts = <0 215 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900808 clocks = <&clock CLK_TMU_GPU>, <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900809 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900810 #include "exynos4412-tmu-sensor-conf.dtsi"
811 };
812
813 thermal-zones {
814 cpu0_thermal: cpu0-thermal {
815 thermal-sensors = <&tmu_cpu0>;
816 #include "exynos5420-trip-points.dtsi"
817 };
818 cpu1_thermal: cpu1-thermal {
819 thermal-sensors = <&tmu_cpu1>;
820 #include "exynos5420-trip-points.dtsi"
821 };
822 cpu2_thermal: cpu2-thermal {
823 thermal-sensors = <&tmu_cpu2>;
824 #include "exynos5420-trip-points.dtsi"
825 };
826 cpu3_thermal: cpu3-thermal {
827 thermal-sensors = <&tmu_cpu3>;
828 #include "exynos5420-trip-points.dtsi"
829 };
830 gpu_thermal: gpu-thermal {
831 thermal-sensors = <&tmu_gpu>;
832 #include "exynos5420-trip-points.dtsi"
833 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900834 };
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900835
Arun Kumar K8e371a92014-05-09 06:06:24 +0900836 watchdog: watchdog@101D0000 {
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900837 compatible = "samsung,exynos5420-wdt";
838 reg = <0x101D0000 0x100>;
839 interrupts = <0 42 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900840 clocks = <&clock CLK_WDT>;
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900841 clock-names = "watchdog";
842 samsung,syscon-phandle = <&pmu_system_controller>;
843 };
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900844
Arun Kumar K8e371a92014-05-09 06:06:24 +0900845 sss: sss@10830000 {
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900846 compatible = "samsung,exynos4210-secss";
847 reg = <0x10830000 0x10000>;
848 interrupts = <0 112 0>;
Beomho Seoab3a1582014-05-23 02:38:48 +0900849 clocks = <&clock CLK_SSS>;
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900850 clock-names = "secss";
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900851 };
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900852
Vivek Gautamf0702672014-05-16 06:38:01 +0900853 usbdrd3_0: usb@12000000 {
854 compatible = "samsung,exynos5250-dwusb3";
855 clocks = <&clock CLK_USBD300>;
856 clock-names = "usbdrd30";
857 #address-cells = <1>;
858 #size-cells = <1>;
859 ranges;
860
Sjoerd Simonse1c69ef2014-09-25 17:32:14 +0900861 usbdrd_dwc3_0: dwc3 {
Vivek Gautamf0702672014-05-16 06:38:01 +0900862 compatible = "snps,dwc3";
863 reg = <0x12000000 0x10000>;
864 interrupts = <0 72 0>;
865 phys = <&usbdrd_phy0 0>, <&usbdrd_phy0 1>;
866 phy-names = "usb2-phy", "usb3-phy";
867 };
868 };
869
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900870 usbdrd_phy0: phy@12100000 {
871 compatible = "samsung,exynos5420-usbdrd-phy";
872 reg = <0x12100000 0x100>;
873 clocks = <&clock CLK_USBD300>, <&clock CLK_SCLK_USBPHY300>;
874 clock-names = "phy", "ref";
875 samsung,pmu-syscon = <&pmu_system_controller>;
876 #phy-cells = <1>;
877 };
878
Vivek Gautamf0702672014-05-16 06:38:01 +0900879 usbdrd3_1: usb@12400000 {
880 compatible = "samsung,exynos5250-dwusb3";
881 clocks = <&clock CLK_USBD301>;
882 clock-names = "usbdrd30";
883 #address-cells = <1>;
884 #size-cells = <1>;
885 ranges;
886
Sjoerd Simonse1c69ef2014-09-25 17:32:14 +0900887 usbdrd_dwc3_1: dwc3 {
Vivek Gautamf0702672014-05-16 06:38:01 +0900888 compatible = "snps,dwc3";
889 reg = <0x12400000 0x10000>;
890 interrupts = <0 73 0>;
891 phys = <&usbdrd_phy1 0>, <&usbdrd_phy1 1>;
892 phy-names = "usb2-phy", "usb3-phy";
893 };
894 };
895
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900896 usbdrd_phy1: phy@12500000 {
897 compatible = "samsung,exynos5420-usbdrd-phy";
898 reg = <0x12500000 0x100>;
899 clocks = <&clock CLK_USBD301>, <&clock CLK_SCLK_USBPHY301>;
900 clock-names = "phy", "ref";
901 samsung,pmu-syscon = <&pmu_system_controller>;
902 #phy-cells = <1>;
903 };
Vivek Gautam8d535262014-05-22 07:50:52 +0900904
Vivek Gautam6674fd92014-05-22 07:51:59 +0900905 usbhost2: usb@12110000 {
906 compatible = "samsung,exynos4210-ehci";
907 reg = <0x12110000 0x100>;
908 interrupts = <0 71 0>;
909
910 clocks = <&clock CLK_USBH20>;
911 clock-names = "usbhost";
912 #address-cells = <1>;
913 #size-cells = <0>;
914 port@0 {
915 reg = <0>;
916 phys = <&usb2_phy 1>;
917 };
918 };
919
920 usbhost1: usb@12120000 {
921 compatible = "samsung,exynos4210-ohci";
922 reg = <0x12120000 0x100>;
923 interrupts = <0 71 0>;
924
925 clocks = <&clock CLK_USBH20>;
926 clock-names = "usbhost";
927 #address-cells = <1>;
928 #size-cells = <0>;
929 port@0 {
930 reg = <0>;
931 phys = <&usb2_phy 1>;
932 };
933 };
934
Vivek Gautam8d535262014-05-22 07:50:52 +0900935 usb2_phy: phy@12130000 {
936 compatible = "samsung,exynos5250-usb2-phy";
937 reg = <0x12130000 0x100>;
938 clocks = <&clock CLK_USBH20>, <&clock CLK_SCLK_USBPHY300>;
939 clock-names = "phy", "ref";
940 #phy-cells = <1>;
941 samsung,sysreg-phandle = <&sysreg_system_controller>;
942 samsung,pmureg-phandle = <&pmu_system_controller>;
943 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900944};
Krzysztof Kozlowski3a3cf6c2015-04-12 20:57:36 +0900945
946&dp {
947 clocks = <&clock CLK_DP1>;
948 clock-names = "dp";
949 phys = <&dp_phy>;
950 phy-names = "dp";
951 power-domains = <&disp_pd>;
952};
953
954&fimd {
955 clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
956 clock-names = "sclk_fimd", "fimd";
957 power-domains = <&disp_pd>;
958};
959
960&rtc {
961 clocks = <&clock CLK_RTC>;
962 clock-names = "rtc";
963 interrupt-parent = <&pmu_system_controller>;
964 status = "disabled";
965};
966
967&serial_0 {
968 clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
969 clock-names = "uart", "clk_uart_baud0";
970};
971
972&serial_1 {
973 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
974 clock-names = "uart", "clk_uart_baud0";
975};
976
977&serial_2 {
978 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
979 clock-names = "uart", "clk_uart_baud0";
980};
981
982&serial_3 {
983 clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
984 clock-names = "uart", "clk_uart_baud0";
985};