blob: 1933e63949195ae3ab668bf84930511aaef0a2e0 [file] [log] [blame]
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001/*
2 * GPIO driver for Marvell SoCs
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Andrew Lunn <andrew@lunn.ch>
8 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
13 *
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
21 * block:
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
28 * registers.
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
33 * interrupts.
34 */
35
Thierry Reding641d0342013-01-21 11:09:01 +010036#include <linux/err.h>
Paul Gortmakered329f32016-03-27 11:44:45 -040037#include <linux/init.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020038#include <linux/gpio.h>
39#include <linux/irq.h>
40#include <linux/slab.h>
41#include <linux/irqdomain.h>
42#include <linux/io.h>
43#include <linux/of_irq.h>
44#include <linux/of_device.h>
Andrew Lunnde887472013-02-03 11:34:26 +010045#include <linux/clk.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020046#include <linux/pinctrl/consumer.h>
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +010047#include <linux/irqchip/chained_irq.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020048
49/*
50 * GPIO unit register offsets.
51 */
52#define GPIO_OUT_OFF 0x0000
53#define GPIO_IO_CONF_OFF 0x0004
54#define GPIO_BLINK_EN_OFF 0x0008
55#define GPIO_IN_POL_OFF 0x000c
56#define GPIO_DATA_IN_OFF 0x0010
57#define GPIO_EDGE_CAUSE_OFF 0x0014
58#define GPIO_EDGE_MASK_OFF 0x0018
59#define GPIO_LEVEL_MASK_OFF 0x001c
60
61/* The MV78200 has per-CPU registers for edge mask and level mask */
Andrew Lunna4319a62015-01-10 00:34:47 +010062#define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020063#define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
64
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010065/*
66 * The Armada XP has per-CPU registers for interrupt cause, interrupt
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020067 * mask and interrupt level mask. Those are relative to the
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010068 * percpu_membase.
69 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020070#define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
71#define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
72#define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
73
Andrew Lunna4319a62015-01-10 00:34:47 +010074#define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
75#define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020076#define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
77
Andrew Lunna4319a62015-01-10 00:34:47 +010078#define MVEBU_MAX_GPIO_PER_BANK 32
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020079
80struct mvebu_gpio_chip {
81 struct gpio_chip chip;
82 spinlock_t lock;
83 void __iomem *membase;
84 void __iomem *percpu_membase;
Dan Carpenterd5359222013-11-07 10:50:19 +030085 int irqbase;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020086 struct irq_domain *domain;
Andrew Lunna4319a62015-01-10 00:34:47 +010087 int soc_variant;
Thomas Petazzonib5b7b482014-10-24 13:59:19 +020088
Andrew Lunna4319a62015-01-10 00:34:47 +010089 /* Used to preserve GPIO registers across suspend/resume */
Thomas Petazzonib5b7b482014-10-24 13:59:19 +020090 u32 out_reg;
91 u32 io_conf_reg;
92 u32 blink_en_reg;
93 u32 in_pol_reg;
94 u32 edge_mask_regs[4];
95 u32 level_mask_regs[4];
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020096};
97
98/*
99 * Functions returning addresses of individual registers for a given
100 * GPIO controller.
101 */
102static inline void __iomem *mvebu_gpioreg_out(struct mvebu_gpio_chip *mvchip)
103{
104 return mvchip->membase + GPIO_OUT_OFF;
105}
106
Jamie Lentine9133762012-10-28 12:23:24 +0000107static inline void __iomem *mvebu_gpioreg_blink(struct mvebu_gpio_chip *mvchip)
108{
109 return mvchip->membase + GPIO_BLINK_EN_OFF;
110}
111
Andrew Lunna4319a62015-01-10 00:34:47 +0100112static inline void __iomem *
113mvebu_gpioreg_io_conf(struct mvebu_gpio_chip *mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200114{
115 return mvchip->membase + GPIO_IO_CONF_OFF;
116}
117
118static inline void __iomem *mvebu_gpioreg_in_pol(struct mvebu_gpio_chip *mvchip)
119{
120 return mvchip->membase + GPIO_IN_POL_OFF;
121}
122
Andrew Lunna4319a62015-01-10 00:34:47 +0100123static inline void __iomem *
124mvebu_gpioreg_data_in(struct mvebu_gpio_chip *mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200125{
126 return mvchip->membase + GPIO_DATA_IN_OFF;
127}
128
Andrew Lunna4319a62015-01-10 00:34:47 +0100129static inline void __iomem *
130mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200131{
132 int cpu;
133
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100134 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200135 case MVEBU_GPIO_SOC_VARIANT_ORION:
136 case MVEBU_GPIO_SOC_VARIANT_MV78200:
137 return mvchip->membase + GPIO_EDGE_CAUSE_OFF;
138 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
139 cpu = smp_processor_id();
Andrew Lunna4319a62015-01-10 00:34:47 +0100140 return mvchip->percpu_membase +
141 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200142 default:
143 BUG();
144 }
145}
146
Andrew Lunna4319a62015-01-10 00:34:47 +0100147static inline void __iomem *
148mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200149{
150 int cpu;
151
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100152 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200153 case MVEBU_GPIO_SOC_VARIANT_ORION:
154 return mvchip->membase + GPIO_EDGE_MASK_OFF;
155 case MVEBU_GPIO_SOC_VARIANT_MV78200:
156 cpu = smp_processor_id();
157 return mvchip->membase + GPIO_EDGE_MASK_MV78200_OFF(cpu);
158 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
159 cpu = smp_processor_id();
Andrew Lunna4319a62015-01-10 00:34:47 +0100160 return mvchip->percpu_membase +
161 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200162 default:
163 BUG();
164 }
165}
166
167static void __iomem *mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip)
168{
169 int cpu;
170
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100171 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200172 case MVEBU_GPIO_SOC_VARIANT_ORION:
173 return mvchip->membase + GPIO_LEVEL_MASK_OFF;
174 case MVEBU_GPIO_SOC_VARIANT_MV78200:
175 cpu = smp_processor_id();
176 return mvchip->membase + GPIO_LEVEL_MASK_MV78200_OFF(cpu);
177 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
178 cpu = smp_processor_id();
Andrew Lunna4319a62015-01-10 00:34:47 +0100179 return mvchip->percpu_membase +
180 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200181 default:
182 BUG();
183 }
184}
185
186/*
187 * Functions implementing the gpio_chip methods
188 */
189
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100190static void mvebu_gpio_set(struct gpio_chip *chip, unsigned int pin, int value)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200191{
Linus Walleijbbe76002015-12-07 11:09:24 +0100192 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200193 unsigned long flags;
194 u32 u;
195
196 spin_lock_irqsave(&mvchip->lock, flags);
197 u = readl_relaxed(mvebu_gpioreg_out(mvchip));
198 if (value)
199 u |= 1 << pin;
200 else
201 u &= ~(1 << pin);
202 writel_relaxed(u, mvebu_gpioreg_out(mvchip));
203 spin_unlock_irqrestore(&mvchip->lock, flags);
204}
205
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100206static int mvebu_gpio_get(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200207{
Linus Walleijbbe76002015-12-07 11:09:24 +0100208 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200209 u32 u;
210
211 if (readl_relaxed(mvebu_gpioreg_io_conf(mvchip)) & (1 << pin)) {
212 u = readl_relaxed(mvebu_gpioreg_data_in(mvchip)) ^
213 readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
214 } else {
215 u = readl_relaxed(mvebu_gpioreg_out(mvchip));
216 }
217
218 return (u >> pin) & 1;
219}
220
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100221static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned int pin,
222 int value)
Jamie Lentine9133762012-10-28 12:23:24 +0000223{
Linus Walleijbbe76002015-12-07 11:09:24 +0100224 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Jamie Lentine9133762012-10-28 12:23:24 +0000225 unsigned long flags;
226 u32 u;
227
228 spin_lock_irqsave(&mvchip->lock, flags);
229 u = readl_relaxed(mvebu_gpioreg_blink(mvchip));
230 if (value)
231 u |= 1 << pin;
232 else
233 u &= ~(1 << pin);
234 writel_relaxed(u, mvebu_gpioreg_blink(mvchip));
235 spin_unlock_irqrestore(&mvchip->lock, flags);
236}
237
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100238static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200239{
Linus Walleijbbe76002015-12-07 11:09:24 +0100240 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200241 unsigned long flags;
242 int ret;
243 u32 u;
244
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100245 /*
246 * Check with the pinctrl driver whether this pin is usable as
247 * an input GPIO
248 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200249 ret = pinctrl_gpio_direction_input(chip->base + pin);
250 if (ret)
251 return ret;
252
253 spin_lock_irqsave(&mvchip->lock, flags);
254 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
255 u |= 1 << pin;
256 writel_relaxed(u, mvebu_gpioreg_io_conf(mvchip));
257 spin_unlock_irqrestore(&mvchip->lock, flags);
258
259 return 0;
260}
261
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100262static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned int pin,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200263 int value)
264{
Linus Walleijbbe76002015-12-07 11:09:24 +0100265 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200266 unsigned long flags;
267 int ret;
268 u32 u;
269
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100270 /*
271 * Check with the pinctrl driver whether this pin is usable as
272 * an output GPIO
273 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200274 ret = pinctrl_gpio_direction_output(chip->base + pin);
275 if (ret)
276 return ret;
277
Jamie Lentine9133762012-10-28 12:23:24 +0000278 mvebu_gpio_blink(chip, pin, 0);
Thomas Petazzonic57d75c2012-10-23 10:17:05 +0200279 mvebu_gpio_set(chip, pin, value);
280
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200281 spin_lock_irqsave(&mvchip->lock, flags);
282 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
283 u &= ~(1 << pin);
284 writel_relaxed(u, mvebu_gpioreg_io_conf(mvchip));
285 spin_unlock_irqrestore(&mvchip->lock, flags);
286
287 return 0;
288}
289
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100290static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200291{
Linus Walleijbbe76002015-12-07 11:09:24 +0100292 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Ralph Sennhauser163ad362017-03-16 07:33:59 +0100293
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200294 return irq_create_mapping(mvchip->domain, pin);
295}
296
297/*
298 * Functions implementing the irq_chip methods
299 */
300static void mvebu_gpio_irq_ack(struct irq_data *d)
301{
302 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
303 struct mvebu_gpio_chip *mvchip = gc->private;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600304 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200305
306 irq_gc_lock(gc);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600307 writel_relaxed(~mask, mvebu_gpioreg_edge_cause(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200308 irq_gc_unlock(gc);
309}
310
311static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
312{
313 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
314 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200315 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600316 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200317
318 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200319 ct->mask_cache_priv &= ~mask;
320
321 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_edge_mask(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200322 irq_gc_unlock(gc);
323}
324
325static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
326{
327 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
328 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200329 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600330 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200331
332 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200333 ct->mask_cache_priv |= mask;
334 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_edge_mask(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200335 irq_gc_unlock(gc);
336}
337
338static void mvebu_gpio_level_irq_mask(struct irq_data *d)
339{
340 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
341 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200342 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600343 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200344
345 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200346 ct->mask_cache_priv &= ~mask;
347 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_level_mask(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200348 irq_gc_unlock(gc);
349}
350
351static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
352{
353 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
354 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200355 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600356 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200357
358 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200359 ct->mask_cache_priv |= mask;
360 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_level_mask(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200361 irq_gc_unlock(gc);
362}
363
364/*****************************************************************************
365 * MVEBU GPIO IRQ
366 *
367 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
368 * value of the line or the opposite value.
369 *
370 * Level IRQ handlers: DATA_IN is used directly as cause register.
Andrew Lunna4319a62015-01-10 00:34:47 +0100371 * Interrupt are masked by LEVEL_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200372 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
Andrew Lunna4319a62015-01-10 00:34:47 +0100373 * Interrupt are masked by EDGE_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200374 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
Andrew Lunna4319a62015-01-10 00:34:47 +0100375 * the polarity to catch the next line transaction.
376 * This is a race condition that might not perfectly
377 * work on some use cases.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200378 *
379 * Every eight GPIO lines are grouped (OR'ed) before going up to main
380 * cause register.
381 *
Andrew Lunna4319a62015-01-10 00:34:47 +0100382 * EDGE cause mask
383 * data-in /--------| |-----| |----\
384 * -----| |----- ---- to main cause reg
385 * X \----------------| |----/
386 * polarity LEVEL mask
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200387 *
388 ****************************************************************************/
389
390static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
391{
392 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
393 struct irq_chip_type *ct = irq_data_get_chip_type(d);
394 struct mvebu_gpio_chip *mvchip = gc->private;
395 int pin;
396 u32 u;
397
398 pin = d->hwirq;
399
400 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip)) & (1 << pin);
Andrew Lunna4319a62015-01-10 00:34:47 +0100401 if (!u)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200402 return -EINVAL;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200403
404 type &= IRQ_TYPE_SENSE_MASK;
405 if (type == IRQ_TYPE_NONE)
406 return -EINVAL;
407
408 /* Check if we need to change chip and handler */
409 if (!(ct->type & type))
410 if (irq_setup_alt_chip(d, type))
411 return -EINVAL;
412
413 /*
414 * Configure interrupt polarity.
415 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100416 switch (type) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200417 case IRQ_TYPE_EDGE_RISING:
418 case IRQ_TYPE_LEVEL_HIGH:
419 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
420 u &= ~(1 << pin);
421 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800422 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200423 case IRQ_TYPE_EDGE_FALLING:
424 case IRQ_TYPE_LEVEL_LOW:
425 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
426 u |= 1 << pin;
427 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800428 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200429 case IRQ_TYPE_EDGE_BOTH: {
430 u32 v;
431
432 v = readl_relaxed(mvebu_gpioreg_in_pol(mvchip)) ^
433 readl_relaxed(mvebu_gpioreg_data_in(mvchip));
434
435 /*
436 * set initial polarity based on current input level
437 */
438 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
439 if (v & (1 << pin))
440 u |= 1 << pin; /* falling */
441 else
442 u &= ~(1 << pin); /* rising */
443 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800444 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200445 }
446 }
447 return 0;
448}
449
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200450static void mvebu_gpio_irq_handler(struct irq_desc *desc)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200451{
Jiang Liu476f8b42015-06-04 12:13:15 +0800452 struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100453 struct irq_chip *chip = irq_desc_get_chip(desc);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200454 u32 cause, type;
455 int i;
456
457 if (mvchip == NULL)
458 return;
459
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100460 chained_irq_enter(chip, desc);
461
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200462 cause = readl_relaxed(mvebu_gpioreg_data_in(mvchip)) &
463 readl_relaxed(mvebu_gpioreg_level_mask(mvchip));
464 cause |= readl_relaxed(mvebu_gpioreg_edge_cause(mvchip)) &
465 readl_relaxed(mvebu_gpioreg_edge_mask(mvchip));
466
467 for (i = 0; i < mvchip->chip.ngpio; i++) {
468 int irq;
469
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600470 irq = irq_find_mapping(mvchip->domain, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200471
472 if (!(cause & (1 << i)))
473 continue;
474
Javier Martinez Canillasfb90c222013-06-14 18:40:44 +0200475 type = irq_get_trigger_type(irq);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200476 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
477 /* Swap polarity (race with GPIO line) */
478 u32 polarity;
479
480 polarity = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
481 polarity ^= 1 << i;
482 writel_relaxed(polarity, mvebu_gpioreg_in_pol(mvchip));
483 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100484
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200485 generic_handle_irq(irq);
486 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100487
488 chained_irq_exit(chip, desc);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200489}
490
Simon Guinota4ba5e12013-03-24 15:45:29 +0100491#ifdef CONFIG_DEBUG_FS
492#include <linux/seq_file.h>
493
494static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
495{
Linus Walleijbbe76002015-12-07 11:09:24 +0100496 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100497 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
498 int i;
499
500 out = readl_relaxed(mvebu_gpioreg_out(mvchip));
501 io_conf = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
502 blink = readl_relaxed(mvebu_gpioreg_blink(mvchip));
503 in_pol = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
504 data_in = readl_relaxed(mvebu_gpioreg_data_in(mvchip));
505 cause = readl_relaxed(mvebu_gpioreg_edge_cause(mvchip));
506 edg_msk = readl_relaxed(mvebu_gpioreg_edge_mask(mvchip));
507 lvl_msk = readl_relaxed(mvebu_gpioreg_level_mask(mvchip));
508
509 for (i = 0; i < chip->ngpio; i++) {
510 const char *label;
511 u32 msk;
512 bool is_out;
513
514 label = gpiochip_is_requested(chip, i);
515 if (!label)
516 continue;
517
518 msk = 1 << i;
519 is_out = !(io_conf & msk);
520
521 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
522
523 if (is_out) {
524 seq_printf(s, " out %s %s\n",
525 out & msk ? "hi" : "lo",
526 blink & msk ? "(blink )" : "");
527 continue;
528 }
529
530 seq_printf(s, " in %s (act %s) - IRQ",
531 (data_in ^ in_pol) & msk ? "hi" : "lo",
532 in_pol & msk ? "lo" : "hi");
533 if (!((edg_msk | lvl_msk) & msk)) {
Andrew Lunna4319a62015-01-10 00:34:47 +0100534 seq_puts(s, " disabled\n");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100535 continue;
536 }
537 if (edg_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100538 seq_puts(s, " edge ");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100539 if (lvl_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100540 seq_puts(s, " level");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100541 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
542 }
543}
544#else
545#define mvebu_gpio_dbg_show NULL
546#endif
547
Jingoo Han271b17b2014-05-07 18:06:08 +0900548static const struct of_device_id mvebu_gpio_of_match[] = {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200549 {
550 .compatible = "marvell,orion-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100551 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200552 },
553 {
554 .compatible = "marvell,mv78200-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100555 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200556 },
557 {
558 .compatible = "marvell,armadaxp-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100559 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200560 },
561 {
562 /* sentinel */
563 },
564};
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200565
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200566static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
567{
568 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
569 int i;
570
571 mvchip->out_reg = readl(mvebu_gpioreg_out(mvchip));
572 mvchip->io_conf_reg = readl(mvebu_gpioreg_io_conf(mvchip));
573 mvchip->blink_en_reg = readl(mvebu_gpioreg_blink(mvchip));
574 mvchip->in_pol_reg = readl(mvebu_gpioreg_in_pol(mvchip));
575
576 switch (mvchip->soc_variant) {
577 case MVEBU_GPIO_SOC_VARIANT_ORION:
578 mvchip->edge_mask_regs[0] =
579 readl(mvchip->membase + GPIO_EDGE_MASK_OFF);
580 mvchip->level_mask_regs[0] =
581 readl(mvchip->membase + GPIO_LEVEL_MASK_OFF);
582 break;
583 case MVEBU_GPIO_SOC_VARIANT_MV78200:
584 for (i = 0; i < 2; i++) {
585 mvchip->edge_mask_regs[i] =
586 readl(mvchip->membase +
587 GPIO_EDGE_MASK_MV78200_OFF(i));
588 mvchip->level_mask_regs[i] =
589 readl(mvchip->membase +
590 GPIO_LEVEL_MASK_MV78200_OFF(i));
591 }
592 break;
593 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
594 for (i = 0; i < 4; i++) {
595 mvchip->edge_mask_regs[i] =
596 readl(mvchip->membase +
597 GPIO_EDGE_MASK_ARMADAXP_OFF(i));
598 mvchip->level_mask_regs[i] =
599 readl(mvchip->membase +
600 GPIO_LEVEL_MASK_ARMADAXP_OFF(i));
601 }
602 break;
603 default:
604 BUG();
605 }
606
607 return 0;
608}
609
610static int mvebu_gpio_resume(struct platform_device *pdev)
611{
612 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
613 int i;
614
615 writel(mvchip->out_reg, mvebu_gpioreg_out(mvchip));
616 writel(mvchip->io_conf_reg, mvebu_gpioreg_io_conf(mvchip));
617 writel(mvchip->blink_en_reg, mvebu_gpioreg_blink(mvchip));
618 writel(mvchip->in_pol_reg, mvebu_gpioreg_in_pol(mvchip));
619
620 switch (mvchip->soc_variant) {
621 case MVEBU_GPIO_SOC_VARIANT_ORION:
622 writel(mvchip->edge_mask_regs[0],
623 mvchip->membase + GPIO_EDGE_MASK_OFF);
624 writel(mvchip->level_mask_regs[0],
625 mvchip->membase + GPIO_LEVEL_MASK_OFF);
626 break;
627 case MVEBU_GPIO_SOC_VARIANT_MV78200:
628 for (i = 0; i < 2; i++) {
629 writel(mvchip->edge_mask_regs[i],
630 mvchip->membase + GPIO_EDGE_MASK_MV78200_OFF(i));
631 writel(mvchip->level_mask_regs[i],
632 mvchip->membase +
633 GPIO_LEVEL_MASK_MV78200_OFF(i));
634 }
635 break;
636 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
637 for (i = 0; i < 4; i++) {
638 writel(mvchip->edge_mask_regs[i],
639 mvchip->membase +
640 GPIO_EDGE_MASK_ARMADAXP_OFF(i));
641 writel(mvchip->level_mask_regs[i],
642 mvchip->membase +
643 GPIO_LEVEL_MASK_ARMADAXP_OFF(i));
644 }
645 break;
646 default:
647 BUG();
648 }
649
650 return 0;
651}
652
Bill Pemberton38363092012-11-19 13:22:34 -0500653static int mvebu_gpio_probe(struct platform_device *pdev)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200654{
655 struct mvebu_gpio_chip *mvchip;
656 const struct of_device_id *match;
657 struct device_node *np = pdev->dev.of_node;
658 struct resource *res;
659 struct irq_chip_generic *gc;
660 struct irq_chip_type *ct;
Andrew Lunnde887472013-02-03 11:34:26 +0100661 struct clk *clk;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200662 unsigned int ngpios;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600663 bool have_irqs;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200664 int soc_variant;
665 int i, cpu, id;
Andrew Lunnf1d2d082015-01-10 00:34:48 +0100666 int err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200667
668 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
669 if (match)
Russell Kingf0d50462017-01-10 22:53:28 +0000670 soc_variant = (unsigned long) match->data;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200671 else
672 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
673
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600674 /* Some gpio controllers do not provide irq support */
675 have_irqs = of_irq_count(np) != 0;
676
Andrew Lunna4319a62015-01-10 00:34:47 +0100677 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
678 GFP_KERNEL);
Jingoo Han6c8365f2014-04-29 17:38:21 +0900679 if (!mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200680 return -ENOMEM;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200681
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200682 platform_set_drvdata(pdev, mvchip);
683
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200684 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
685 dev_err(&pdev->dev, "Missing ngpios OF property\n");
686 return -ENODEV;
687 }
688
689 id = of_alias_get_id(pdev->dev.of_node, "gpio");
690 if (id < 0) {
691 dev_err(&pdev->dev, "Couldn't get OF id\n");
692 return id;
693 }
694
Andrew Lunnde887472013-02-03 11:34:26 +0100695 clk = devm_clk_get(&pdev->dev, NULL);
696 /* Not all SoCs require a clock.*/
697 if (!IS_ERR(clk))
698 clk_prepare_enable(clk);
699
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200700 mvchip->soc_variant = soc_variant;
701 mvchip->chip.label = dev_name(&pdev->dev);
Linus Walleij58383c782015-11-04 09:56:26 +0100702 mvchip->chip.parent = &pdev->dev;
Jonas Gorski203f0da2015-10-11 17:34:16 +0200703 mvchip->chip.request = gpiochip_generic_request;
704 mvchip->chip.free = gpiochip_generic_free;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200705 mvchip->chip.direction_input = mvebu_gpio_direction_input;
706 mvchip->chip.get = mvebu_gpio_get;
707 mvchip->chip.direction_output = mvebu_gpio_direction_output;
708 mvchip->chip.set = mvebu_gpio_set;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600709 if (have_irqs)
710 mvchip->chip.to_irq = mvebu_gpio_to_irq;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200711 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
712 mvchip->chip.ngpio = ngpios;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100713 mvchip->chip.can_sleep = false;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200714 mvchip->chip.of_node = np;
Simon Guinota4ba5e12013-03-24 15:45:29 +0100715 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200716
717 spin_lock_init(&mvchip->lock);
Julia Lawall08a67a52013-08-14 11:11:07 +0200718 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding641d0342013-01-21 11:09:01 +0100719 mvchip->membase = devm_ioremap_resource(&pdev->dev, res);
Greg Kroah-Hartman422d26b2013-01-25 21:06:30 -0800720 if (IS_ERR(mvchip->membase))
Thierry Reding641d0342013-01-21 11:09:01 +0100721 return PTR_ERR(mvchip->membase);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200722
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100723 /*
724 * The Armada XP has a second range of registers for the
725 * per-CPU registers
726 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200727 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
728 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Thierry Reding641d0342013-01-21 11:09:01 +0100729 mvchip->percpu_membase = devm_ioremap_resource(&pdev->dev,
730 res);
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100731 if (IS_ERR(mvchip->percpu_membase))
Thierry Reding641d0342013-01-21 11:09:01 +0100732 return PTR_ERR(mvchip->percpu_membase);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200733 }
734
735 /*
736 * Mask and clear GPIO interrupts.
737 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100738 switch (soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200739 case MVEBU_GPIO_SOC_VARIANT_ORION:
740 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
741 writel_relaxed(0, mvchip->membase + GPIO_EDGE_MASK_OFF);
742 writel_relaxed(0, mvchip->membase + GPIO_LEVEL_MASK_OFF);
743 break;
744 case MVEBU_GPIO_SOC_VARIANT_MV78200:
745 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
746 for (cpu = 0; cpu < 2; cpu++) {
747 writel_relaxed(0, mvchip->membase +
748 GPIO_EDGE_MASK_MV78200_OFF(cpu));
749 writel_relaxed(0, mvchip->membase +
750 GPIO_LEVEL_MASK_MV78200_OFF(cpu));
751 }
752 break;
753 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
754 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
755 writel_relaxed(0, mvchip->membase + GPIO_EDGE_MASK_OFF);
756 writel_relaxed(0, mvchip->membase + GPIO_LEVEL_MASK_OFF);
757 for (cpu = 0; cpu < 4; cpu++) {
758 writel_relaxed(0, mvchip->percpu_membase +
759 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu));
760 writel_relaxed(0, mvchip->percpu_membase +
761 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu));
762 writel_relaxed(0, mvchip->percpu_membase +
763 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu));
764 }
765 break;
766 default:
767 BUG();
768 }
769
Laxman Dewangan00b9ab42016-02-22 17:43:28 +0530770 devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200771
772 /* Some gpio controllers do not provide irq support */
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600773 if (!have_irqs)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200774 return 0;
775
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600776 mvchip->domain =
777 irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
778 if (!mvchip->domain) {
779 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
780 mvchip->chip.label);
781 return -ENODEV;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200782 }
783
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600784 err = irq_alloc_domain_generic_chips(
785 mvchip->domain, ngpios, 2, np->name, handle_level_irq,
786 IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
787 if (err) {
788 dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
789 mvchip->chip.label);
790 goto err_domain;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200791 }
792
Ralph Sennhauser899c37e2017-03-16 07:33:57 +0100793 /*
794 * NOTE: The common accessors cannot be used because of the percpu
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600795 * access to the mask registers
796 */
797 gc = irq_get_domain_generic_chip(mvchip->domain, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200798 gc->private = mvchip;
799 ct = &gc->chip_types[0];
800 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
801 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
802 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
803 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
804 ct->chip.name = mvchip->chip.label;
805
806 ct = &gc->chip_types[1];
807 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
808 ct->chip.irq_ack = mvebu_gpio_irq_ack;
809 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
810 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
811 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
812 ct->handler = handle_edge_irq;
813 ct->chip.name = mvchip->chip.label;
814
Ralph Sennhauser899c37e2017-03-16 07:33:57 +0100815 /*
816 * Setup the interrupt handlers. Each chip can have up to 4
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600817 * interrupt handlers, with each handler dealing with 8 GPIO
818 * pins.
819 */
820 for (i = 0; i < 4; i++) {
821 int irq = platform_get_irq(pdev, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200822
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600823 if (irq < 0)
824 continue;
825 irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
826 mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200827 }
828
829 return 0;
Andrew Lunnf1d2d082015-01-10 00:34:48 +0100830
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600831err_domain:
832 irq_domain_remove(mvchip->domain);
Andrew Lunnf1d2d082015-01-10 00:34:48 +0100833
Andrew Lunnf1d2d082015-01-10 00:34:48 +0100834 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200835}
836
837static struct platform_driver mvebu_gpio_driver = {
838 .driver = {
Andrew Lunna4319a62015-01-10 00:34:47 +0100839 .name = "mvebu-gpio",
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200840 .of_match_table = mvebu_gpio_of_match,
841 },
842 .probe = mvebu_gpio_probe,
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200843 .suspend = mvebu_gpio_suspend,
844 .resume = mvebu_gpio_resume,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200845};
Paul Gortmakered329f32016-03-27 11:44:45 -0400846builtin_platform_driver(mvebu_gpio_driver);