Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright © 2006-2007 Intel Corporation |
| 4 | * Jesse Barnes <jesse.barnes@intel.com> |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the next |
| 14 | * paragraph) shall be included in all copies or substantial portions of the |
| 15 | * Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 22 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 23 | * DEALINGS IN THE SOFTWARE. |
| 24 | * |
| 25 | * Authors: |
| 26 | * Eric Anholt <eric@anholt.net> |
| 27 | */ |
| 28 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 30 | #include <linux/delay.h> |
Paul Gortmaker | 2d1a8a4 | 2011-08-30 18:16:33 -0400 | [diff] [blame] | 31 | #include <linux/export.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/drmP.h> |
| 33 | #include <drm/drm_crtc.h> |
| 34 | #include <drm/drm_edid.h> |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 35 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 36 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include "i915_drv.h" |
| 38 | #include "intel_sdvo_regs.h" |
| 39 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 40 | #define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1) |
| 41 | #define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1) |
| 42 | #define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1) |
Chris Wilson | a0b1c7a | 2011-09-30 22:56:41 +0100 | [diff] [blame] | 43 | #define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 44 | |
| 45 | #define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 46 | SDVO_TV_MASK) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 47 | |
| 48 | #define IS_TV(c) (c->output_flag & SDVO_TV_MASK) |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 49 | #define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 50 | #define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 51 | #define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK)) |
Chris Wilson | 5222008 | 2011-06-20 14:45:50 +0100 | [diff] [blame] | 52 | #define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 53 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 54 | |
Chris Wilson | 2e88e40 | 2010-08-07 11:01:27 +0100 | [diff] [blame] | 55 | static const char *tv_format_names[] = { |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 56 | "NTSC_M" , "NTSC_J" , "NTSC_443", |
| 57 | "PAL_B" , "PAL_D" , "PAL_G" , |
| 58 | "PAL_H" , "PAL_I" , "PAL_M" , |
| 59 | "PAL_N" , "PAL_NC" , "PAL_60" , |
| 60 | "SECAM_B" , "SECAM_D" , "SECAM_G" , |
| 61 | "SECAM_K" , "SECAM_K1", "SECAM_L" , |
| 62 | "SECAM_60" |
| 63 | }; |
| 64 | |
| 65 | #define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names)) |
| 66 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 67 | struct intel_sdvo { |
| 68 | struct intel_encoder base; |
| 69 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 70 | struct i2c_adapter *i2c; |
Keith Packard | f9c10a9 | 2009-05-30 12:16:25 -0700 | [diff] [blame] | 71 | u8 slave_addr; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 72 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 73 | struct i2c_adapter ddc; |
| 74 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 75 | /* Register for the SDVO device: SDVOB or SDVOC */ |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 76 | uint32_t sdvo_reg; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 77 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 78 | /* Active outputs controlled by this SDVO output */ |
| 79 | uint16_t controlled_output; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 80 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 81 | /* |
| 82 | * Capabilities of the SDVO device returned by |
Damien Lespiau | 19d415a | 2013-06-10 13:28:42 +0100 | [diff] [blame] | 83 | * intel_sdvo_get_capabilities() |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 84 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 85 | struct intel_sdvo_caps caps; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 86 | |
| 87 | /* Pixel clock limitations reported by the SDVO device, in kHz */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 88 | int pixel_clock_min, pixel_clock_max; |
| 89 | |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 90 | /* |
| 91 | * For multiple function SDVO device, |
| 92 | * this is for current attached outputs. |
| 93 | */ |
| 94 | uint16_t attached_output; |
| 95 | |
Simon Farnsworth | cc68c81 | 2011-09-21 17:13:30 +0100 | [diff] [blame] | 96 | /* |
| 97 | * Hotplug activation bits for this device |
| 98 | */ |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 99 | uint16_t hotplug_active; |
Simon Farnsworth | cc68c81 | 2011-09-21 17:13:30 +0100 | [diff] [blame] | 100 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 101 | /** |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 102 | * This is used to select the color range of RBG outputs in HDMI mode. |
| 103 | * It is only valid when using TMDS encoding and 8 bit per color mode. |
| 104 | */ |
| 105 | uint32_t color_range; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 106 | bool color_range_auto; |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 107 | |
| 108 | /** |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 109 | * This is set if we're going to treat the device as TV-out. |
| 110 | * |
| 111 | * While we have these nice friendly flags for output types that ought |
| 112 | * to decide this for us, the S-Video output on our HDMI+S-Video card |
| 113 | * shows up as RGB1 (VGA). |
| 114 | */ |
| 115 | bool is_tv; |
| 116 | |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 117 | /* On different gens SDVOB is at different places. */ |
| 118 | bool is_sdvob; |
| 119 | |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 120 | /* This is for current tv format name */ |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 121 | int tv_format_index; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 122 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 123 | /** |
| 124 | * This is set if we treat the device as HDMI, instead of DVI. |
| 125 | */ |
| 126 | bool is_hdmi; |
Chris Wilson | da79de9 | 2010-11-22 11:12:46 +0000 | [diff] [blame] | 127 | bool has_hdmi_monitor; |
| 128 | bool has_hdmi_audio; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 129 | bool rgb_quant_range_selectable; |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 130 | |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 131 | /** |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 132 | * This is set if we detect output of sdvo device as LVDS and |
| 133 | * have a valid fixed mode to use with the panel. |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 134 | */ |
| 135 | bool is_lvds; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 136 | |
| 137 | /** |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 138 | * This is sdvo fixed pannel mode pointer |
| 139 | */ |
| 140 | struct drm_display_mode *sdvo_lvds_fixed_mode; |
| 141 | |
Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 142 | /* DDC bus used by this SDVO encoder */ |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 143 | uint8_t ddc_bus; |
Egbert Eich | e751823 | 2012-10-13 14:29:31 +0200 | [diff] [blame] | 144 | |
| 145 | /* |
| 146 | * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd |
| 147 | */ |
| 148 | uint8_t dtd_sdvo_flags; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 149 | }; |
| 150 | |
| 151 | struct intel_sdvo_connector { |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 152 | struct intel_connector base; |
| 153 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 154 | /* Mark the type of connector */ |
| 155 | uint16_t output_flag; |
| 156 | |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 157 | enum hdmi_force_audio force_audio; |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 158 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 159 | /* This contains all current supported TV format */ |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 160 | u8 tv_format_supported[TV_FORMAT_NUM]; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 161 | int format_supported_num; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 162 | struct drm_property *tv_format; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 163 | |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 164 | /* add the property for the SDVO-TV */ |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 165 | struct drm_property *left; |
| 166 | struct drm_property *right; |
| 167 | struct drm_property *top; |
| 168 | struct drm_property *bottom; |
| 169 | struct drm_property *hpos; |
| 170 | struct drm_property *vpos; |
| 171 | struct drm_property *contrast; |
| 172 | struct drm_property *saturation; |
| 173 | struct drm_property *hue; |
| 174 | struct drm_property *sharpness; |
| 175 | struct drm_property *flicker_filter; |
| 176 | struct drm_property *flicker_filter_adaptive; |
| 177 | struct drm_property *flicker_filter_2d; |
| 178 | struct drm_property *tv_chroma_filter; |
| 179 | struct drm_property *tv_luma_filter; |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 180 | struct drm_property *dot_crawl; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 181 | |
| 182 | /* add the property for the SDVO-TV/LVDS */ |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 183 | struct drm_property *brightness; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 184 | |
| 185 | /* Add variable to record current setting for the above property */ |
| 186 | u32 left_margin, right_margin, top_margin, bottom_margin; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 187 | |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 188 | /* this is to get the range of margin.*/ |
| 189 | u32 max_hscan, max_vscan; |
| 190 | u32 max_hpos, cur_hpos; |
| 191 | u32 max_vpos, cur_vpos; |
| 192 | u32 cur_brightness, max_brightness; |
| 193 | u32 cur_contrast, max_contrast; |
| 194 | u32 cur_saturation, max_saturation; |
| 195 | u32 cur_hue, max_hue; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 196 | u32 cur_sharpness, max_sharpness; |
| 197 | u32 cur_flicker_filter, max_flicker_filter; |
| 198 | u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive; |
| 199 | u32 cur_flicker_filter_2d, max_flicker_filter_2d; |
| 200 | u32 cur_tv_chroma_filter, max_tv_chroma_filter; |
| 201 | u32 cur_tv_luma_filter, max_tv_luma_filter; |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 202 | u32 cur_dot_crawl, max_dot_crawl; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 203 | }; |
| 204 | |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 205 | static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 206 | { |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 207 | return container_of(encoder, struct intel_sdvo, base); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 208 | } |
| 209 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 210 | static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector) |
| 211 | { |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 212 | return to_sdvo(intel_attached_encoder(connector)); |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 213 | } |
| 214 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 215 | static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector) |
| 216 | { |
| 217 | return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base); |
| 218 | } |
| 219 | |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 220 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 221 | intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 222 | static bool |
| 223 | intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo, |
| 224 | struct intel_sdvo_connector *intel_sdvo_connector, |
| 225 | int type); |
| 226 | static bool |
| 227 | intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo, |
| 228 | struct intel_sdvo_connector *intel_sdvo_connector); |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 229 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 230 | /** |
| 231 | * Writes the SDVOB or SDVOC with the given value, but always writes both |
| 232 | * SDVOB and SDVOC to work around apparent hardware issues (according to |
| 233 | * comments in the BIOS). |
| 234 | */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 235 | static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 236 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 237 | struct drm_device *dev = intel_sdvo->base.base.dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 238 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 239 | u32 bval = val, cval = val; |
| 240 | int i; |
| 241 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 242 | if (intel_sdvo->sdvo_reg == PCH_SDVOB) { |
| 243 | I915_WRITE(intel_sdvo->sdvo_reg, val); |
| 244 | I915_READ(intel_sdvo->sdvo_reg); |
Zhao Yakui | 461ed3c | 2010-03-30 15:11:33 +0800 | [diff] [blame] | 245 | return; |
| 246 | } |
| 247 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 248 | if (intel_sdvo->sdvo_reg == GEN3_SDVOB) |
| 249 | cval = I915_READ(GEN3_SDVOC); |
| 250 | else |
| 251 | bval = I915_READ(GEN3_SDVOB); |
| 252 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 253 | /* |
| 254 | * Write the registers twice for luck. Sometimes, |
| 255 | * writing them only once doesn't appear to 'stick'. |
| 256 | * The BIOS does this too. Yay, magic |
| 257 | */ |
| 258 | for (i = 0; i < 2; i++) |
| 259 | { |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 260 | I915_WRITE(GEN3_SDVOB, bval); |
| 261 | I915_READ(GEN3_SDVOB); |
| 262 | I915_WRITE(GEN3_SDVOC, cval); |
| 263 | I915_READ(GEN3_SDVOC); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 264 | } |
| 265 | } |
| 266 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 267 | static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 268 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 269 | struct i2c_msg msgs[] = { |
| 270 | { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 271 | .addr = intel_sdvo->slave_addr, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 272 | .flags = 0, |
| 273 | .len = 1, |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 274 | .buf = &addr, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 275 | }, |
| 276 | { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 277 | .addr = intel_sdvo->slave_addr, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 278 | .flags = I2C_M_RD, |
| 279 | .len = 1, |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 280 | .buf = ch, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 281 | } |
| 282 | }; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 283 | int ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 284 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 285 | if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 286 | return true; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 287 | |
Zhao Yakui | 8a4c47f | 2009-07-20 13:48:04 +0800 | [diff] [blame] | 288 | DRM_DEBUG_KMS("i2c transfer returned %d\n", ret); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 289 | return false; |
| 290 | } |
| 291 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 292 | #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd} |
| 293 | /** Mapping of command numbers to names, for debug output */ |
Tobias Klauser | 005568b | 2009-02-09 22:02:42 +0100 | [diff] [blame] | 294 | static const struct _sdvo_cmd_name { |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 295 | u8 cmd; |
Chris Wilson | 2e88e40 | 2010-08-07 11:01:27 +0100 | [diff] [blame] | 296 | const char *name; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 297 | } sdvo_cmd_names[] = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 298 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET), |
| 299 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS), |
| 300 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV), |
| 301 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS), |
| 302 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS), |
| 303 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS), |
| 304 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP), |
| 305 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP), |
| 306 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS), |
| 307 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT), |
| 308 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG), |
| 309 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG), |
| 310 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE), |
| 311 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT), |
| 312 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT), |
| 313 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1), |
| 314 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2), |
| 315 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1), |
| 316 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2), |
| 317 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1), |
| 318 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1), |
| 319 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2), |
| 320 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1), |
| 321 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2), |
| 322 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING), |
| 323 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1), |
| 324 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2), |
| 325 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE), |
| 326 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE), |
| 327 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS), |
| 328 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT), |
| 329 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT), |
| 330 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS), |
| 331 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT), |
| 332 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT), |
| 333 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES), |
| 334 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE), |
| 335 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE), |
| 336 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE), |
| 337 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH), |
| 338 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT), |
| 339 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT), |
| 340 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS), |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 341 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 342 | /* Add the op code for SDVO enhancements */ |
| 343 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS), |
| 344 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS), |
| 345 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS), |
| 346 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS), |
| 347 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS), |
| 348 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS), |
| 349 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION), |
| 350 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION), |
| 351 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION), |
| 352 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE), |
| 353 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE), |
| 354 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE), |
| 355 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST), |
| 356 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST), |
| 357 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST), |
| 358 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS), |
| 359 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS), |
| 360 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS), |
| 361 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H), |
| 362 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H), |
| 363 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H), |
| 364 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V), |
| 365 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V), |
| 366 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V), |
| 367 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER), |
| 368 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER), |
| 369 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER), |
| 370 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE), |
| 371 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE), |
| 372 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE), |
| 373 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D), |
| 374 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D), |
| 375 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D), |
| 376 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS), |
| 377 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS), |
| 378 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS), |
| 379 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL), |
| 380 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL), |
| 381 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER), |
| 382 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER), |
| 383 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER), |
| 384 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER), |
| 385 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER), |
| 386 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER), |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 387 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 388 | /* HDMI op code */ |
| 389 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE), |
| 390 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE), |
| 391 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE), |
| 392 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI), |
| 393 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI), |
| 394 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP), |
| 395 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY), |
| 396 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY), |
| 397 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER), |
| 398 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT), |
| 399 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT), |
| 400 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX), |
| 401 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX), |
| 402 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO), |
| 403 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT), |
| 404 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT), |
| 405 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE), |
| 406 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE), |
| 407 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA), |
| 408 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA), |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 409 | }; |
| 410 | |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 411 | #define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC") |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 412 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 413 | static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd, |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 414 | const void *args, int args_len) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 415 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 416 | int i; |
| 417 | |
Zhao Yakui | 8a4c47f | 2009-07-20 13:48:04 +0800 | [diff] [blame] | 418 | DRM_DEBUG_KMS("%s: W: %02X ", |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 419 | SDVO_NAME(intel_sdvo), cmd); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 420 | for (i = 0; i < args_len; i++) |
yakui_zhao | 342dc38 | 2009-06-02 14:12:00 +0800 | [diff] [blame] | 421 | DRM_LOG_KMS("%02X ", ((u8 *)args)[i]); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 422 | for (; i < 8; i++) |
yakui_zhao | 342dc38 | 2009-06-02 14:12:00 +0800 | [diff] [blame] | 423 | DRM_LOG_KMS(" "); |
Kulikov Vasiliy | 04ad327 | 2010-06-28 15:54:56 +0400 | [diff] [blame] | 424 | for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 425 | if (cmd == sdvo_cmd_names[i].cmd) { |
yakui_zhao | 342dc38 | 2009-06-02 14:12:00 +0800 | [diff] [blame] | 426 | DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 427 | break; |
| 428 | } |
| 429 | } |
Kulikov Vasiliy | 04ad327 | 2010-06-28 15:54:56 +0400 | [diff] [blame] | 430 | if (i == ARRAY_SIZE(sdvo_cmd_names)) |
yakui_zhao | 342dc38 | 2009-06-02 14:12:00 +0800 | [diff] [blame] | 431 | DRM_LOG_KMS("(%02X)", cmd); |
| 432 | DRM_LOG_KMS("\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 433 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 434 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 435 | static const char *cmd_status_names[] = { |
| 436 | "Power on", |
| 437 | "Success", |
| 438 | "Not supported", |
| 439 | "Invalid arg", |
| 440 | "Pending", |
| 441 | "Target not specified", |
| 442 | "Scaling not supported" |
| 443 | }; |
| 444 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 445 | static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd, |
| 446 | const void *args, int args_len) |
| 447 | { |
Ben Widawsky | 3bf3f45 | 2012-04-16 14:07:41 -0700 | [diff] [blame] | 448 | u8 *buf, status; |
| 449 | struct i2c_msg *msgs; |
| 450 | int i, ret = true; |
| 451 | |
Alan Cox | 0274df3 | 2012-07-25 13:51:04 +0100 | [diff] [blame] | 452 | /* Would be simpler to allocate both in one go ? */ |
Mihnea Dobrescu-Balaur | 5c67eeb | 2013-03-10 14:22:48 +0200 | [diff] [blame] | 453 | buf = kzalloc(args_len * 2 + 2, GFP_KERNEL); |
Ben Widawsky | 3bf3f45 | 2012-04-16 14:07:41 -0700 | [diff] [blame] | 454 | if (!buf) |
| 455 | return false; |
| 456 | |
| 457 | msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL); |
Alan Cox | 0274df3 | 2012-07-25 13:51:04 +0100 | [diff] [blame] | 458 | if (!msgs) { |
| 459 | kfree(buf); |
Ben Widawsky | 3bf3f45 | 2012-04-16 14:07:41 -0700 | [diff] [blame] | 460 | return false; |
Alan Cox | 0274df3 | 2012-07-25 13:51:04 +0100 | [diff] [blame] | 461 | } |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 462 | |
| 463 | intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len); |
| 464 | |
| 465 | for (i = 0; i < args_len; i++) { |
| 466 | msgs[i].addr = intel_sdvo->slave_addr; |
| 467 | msgs[i].flags = 0; |
| 468 | msgs[i].len = 2; |
| 469 | msgs[i].buf = buf + 2 *i; |
| 470 | buf[2*i + 0] = SDVO_I2C_ARG_0 - i; |
| 471 | buf[2*i + 1] = ((u8*)args)[i]; |
| 472 | } |
| 473 | msgs[i].addr = intel_sdvo->slave_addr; |
| 474 | msgs[i].flags = 0; |
| 475 | msgs[i].len = 2; |
| 476 | msgs[i].buf = buf + 2*i; |
| 477 | buf[2*i + 0] = SDVO_I2C_OPCODE; |
| 478 | buf[2*i + 1] = cmd; |
| 479 | |
| 480 | /* the following two are to read the response */ |
| 481 | status = SDVO_I2C_CMD_STATUS; |
| 482 | msgs[i+1].addr = intel_sdvo->slave_addr; |
| 483 | msgs[i+1].flags = 0; |
| 484 | msgs[i+1].len = 1; |
| 485 | msgs[i+1].buf = &status; |
| 486 | |
| 487 | msgs[i+2].addr = intel_sdvo->slave_addr; |
| 488 | msgs[i+2].flags = I2C_M_RD; |
| 489 | msgs[i+2].len = 1; |
| 490 | msgs[i+2].buf = &status; |
| 491 | |
| 492 | ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3); |
| 493 | if (ret < 0) { |
| 494 | DRM_DEBUG_KMS("I2c transfer returned %d\n", ret); |
Ben Widawsky | 3bf3f45 | 2012-04-16 14:07:41 -0700 | [diff] [blame] | 495 | ret = false; |
| 496 | goto out; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 497 | } |
| 498 | if (ret != i+3) { |
| 499 | /* failure in I2C transfer */ |
| 500 | DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3); |
Ben Widawsky | 3bf3f45 | 2012-04-16 14:07:41 -0700 | [diff] [blame] | 501 | ret = false; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 502 | } |
| 503 | |
Ben Widawsky | 3bf3f45 | 2012-04-16 14:07:41 -0700 | [diff] [blame] | 504 | out: |
| 505 | kfree(msgs); |
| 506 | kfree(buf); |
| 507 | return ret; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 508 | } |
| 509 | |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 510 | static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo, |
| 511 | void *response, int response_len) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 512 | { |
Chris Wilson | fc37381 | 2012-11-23 11:57:56 +0000 | [diff] [blame] | 513 | u8 retry = 15; /* 5 quick checks, followed by 10 long checks */ |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 514 | u8 status; |
Zhenyu Wang | 33b5296 | 2009-03-24 14:02:40 +0800 | [diff] [blame] | 515 | int i; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 516 | |
Chris Wilson | d121a5d | 2011-01-25 15:00:01 +0000 | [diff] [blame] | 517 | DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo)); |
| 518 | |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 519 | /* |
| 520 | * The documentation states that all commands will be |
| 521 | * processed within 15µs, and that we need only poll |
| 522 | * the status byte a maximum of 3 times in order for the |
| 523 | * command to be complete. |
| 524 | * |
| 525 | * Check 5 times in case the hardware failed to read the docs. |
Chris Wilson | fc37381 | 2012-11-23 11:57:56 +0000 | [diff] [blame] | 526 | * |
| 527 | * Also beware that the first response by many devices is to |
| 528 | * reply PENDING and stall for time. TVs are notorious for |
| 529 | * requiring longer than specified to complete their replies. |
| 530 | * Originally (in the DDX long ago), the delay was only ever 15ms |
| 531 | * with an additional delay of 30ms applied for TVs added later after |
| 532 | * many experiments. To accommodate both sets of delays, we do a |
| 533 | * sequence of slow checks if the device is falling behind and fails |
| 534 | * to reply within 5*15µs. |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 535 | */ |
Chris Wilson | d121a5d | 2011-01-25 15:00:01 +0000 | [diff] [blame] | 536 | if (!intel_sdvo_read_byte(intel_sdvo, |
| 537 | SDVO_I2C_CMD_STATUS, |
| 538 | &status)) |
| 539 | goto log_fail; |
| 540 | |
Guillaume Clement | 1ad87e7 | 2013-08-10 21:57:57 +0200 | [diff] [blame] | 541 | while ((status == SDVO_CMD_STATUS_PENDING || |
| 542 | status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) { |
Chris Wilson | fc37381 | 2012-11-23 11:57:56 +0000 | [diff] [blame] | 543 | if (retry < 10) |
| 544 | msleep(15); |
| 545 | else |
| 546 | udelay(15); |
| 547 | |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 548 | if (!intel_sdvo_read_byte(intel_sdvo, |
| 549 | SDVO_I2C_CMD_STATUS, |
| 550 | &status)) |
Chris Wilson | d121a5d | 2011-01-25 15:00:01 +0000 | [diff] [blame] | 551 | goto log_fail; |
| 552 | } |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 553 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 554 | if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP) |
yakui_zhao | 342dc38 | 2009-06-02 14:12:00 +0800 | [diff] [blame] | 555 | DRM_LOG_KMS("(%s)", cmd_status_names[status]); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 556 | else |
yakui_zhao | 342dc38 | 2009-06-02 14:12:00 +0800 | [diff] [blame] | 557 | DRM_LOG_KMS("(??? %d)", status); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 558 | |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 559 | if (status != SDVO_CMD_STATUS_SUCCESS) |
| 560 | goto log_fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 561 | |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 562 | /* Read the command response */ |
| 563 | for (i = 0; i < response_len; i++) { |
| 564 | if (!intel_sdvo_read_byte(intel_sdvo, |
| 565 | SDVO_I2C_RETURN_0 + i, |
| 566 | &((u8 *)response)[i])) |
| 567 | goto log_fail; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 568 | DRM_LOG_KMS(" %02X", ((u8 *)response)[i]); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 569 | } |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 570 | DRM_LOG_KMS("\n"); |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 571 | return true; |
| 572 | |
| 573 | log_fail: |
Chris Wilson | d121a5d | 2011-01-25 15:00:01 +0000 | [diff] [blame] | 574 | DRM_LOG_KMS("... failed\n"); |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 575 | return false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 576 | } |
| 577 | |
Hannes Eder | b358d0a | 2008-12-18 21:18:47 +0100 | [diff] [blame] | 578 | static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 579 | { |
| 580 | if (mode->clock >= 100000) |
| 581 | return 1; |
| 582 | else if (mode->clock >= 50000) |
| 583 | return 2; |
| 584 | else |
| 585 | return 4; |
| 586 | } |
| 587 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 588 | static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo, |
| 589 | u8 ddc_bus) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 590 | { |
Chris Wilson | d121a5d | 2011-01-25 15:00:01 +0000 | [diff] [blame] | 591 | /* This must be the immediately preceding write before the i2c xfer */ |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 592 | return intel_sdvo_write_cmd(intel_sdvo, |
| 593 | SDVO_CMD_SET_CONTROL_BUS_SWITCH, |
| 594 | &ddc_bus, 1); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 595 | } |
| 596 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 597 | static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len) |
| 598 | { |
Chris Wilson | d121a5d | 2011-01-25 15:00:01 +0000 | [diff] [blame] | 599 | if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len)) |
| 600 | return false; |
| 601 | |
| 602 | return intel_sdvo_read_response(intel_sdvo, NULL, 0); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 603 | } |
| 604 | |
| 605 | static bool |
| 606 | intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len) |
| 607 | { |
| 608 | if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0)) |
| 609 | return false; |
| 610 | |
| 611 | return intel_sdvo_read_response(intel_sdvo, value, len); |
| 612 | } |
| 613 | |
| 614 | static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 615 | { |
| 616 | struct intel_sdvo_set_target_input_args targets = {0}; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 617 | return intel_sdvo_set_value(intel_sdvo, |
| 618 | SDVO_CMD_SET_TARGET_INPUT, |
| 619 | &targets, sizeof(targets)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 620 | } |
| 621 | |
| 622 | /** |
| 623 | * Return whether each input is trained. |
| 624 | * |
| 625 | * This function is making an assumption about the layout of the response, |
| 626 | * which should be checked against the docs. |
| 627 | */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 628 | static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 629 | { |
| 630 | struct intel_sdvo_get_trained_inputs_response response; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 631 | |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 632 | BUILD_BUG_ON(sizeof(response) != 1); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 633 | if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS, |
| 634 | &response, sizeof(response))) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 635 | return false; |
| 636 | |
| 637 | *input_1 = response.input0_trained; |
| 638 | *input_2 = response.input1_trained; |
| 639 | return true; |
| 640 | } |
| 641 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 642 | static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 643 | u16 outputs) |
| 644 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 645 | return intel_sdvo_set_value(intel_sdvo, |
| 646 | SDVO_CMD_SET_ACTIVE_OUTPUTS, |
| 647 | &outputs, sizeof(outputs)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 648 | } |
| 649 | |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 650 | static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo, |
| 651 | u16 *outputs) |
| 652 | { |
| 653 | return intel_sdvo_get_value(intel_sdvo, |
| 654 | SDVO_CMD_GET_ACTIVE_OUTPUTS, |
| 655 | outputs, sizeof(*outputs)); |
| 656 | } |
| 657 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 658 | static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 659 | int mode) |
| 660 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 661 | u8 state = SDVO_ENCODER_STATE_ON; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 662 | |
| 663 | switch (mode) { |
| 664 | case DRM_MODE_DPMS_ON: |
| 665 | state = SDVO_ENCODER_STATE_ON; |
| 666 | break; |
| 667 | case DRM_MODE_DPMS_STANDBY: |
| 668 | state = SDVO_ENCODER_STATE_STANDBY; |
| 669 | break; |
| 670 | case DRM_MODE_DPMS_SUSPEND: |
| 671 | state = SDVO_ENCODER_STATE_SUSPEND; |
| 672 | break; |
| 673 | case DRM_MODE_DPMS_OFF: |
| 674 | state = SDVO_ENCODER_STATE_OFF; |
| 675 | break; |
| 676 | } |
| 677 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 678 | return intel_sdvo_set_value(intel_sdvo, |
| 679 | SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 680 | } |
| 681 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 682 | static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 683 | int *clock_min, |
| 684 | int *clock_max) |
| 685 | { |
| 686 | struct intel_sdvo_pixel_clock_range clocks; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 687 | |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 688 | BUILD_BUG_ON(sizeof(clocks) != 4); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 689 | if (!intel_sdvo_get_value(intel_sdvo, |
| 690 | SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE, |
| 691 | &clocks, sizeof(clocks))) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 692 | return false; |
| 693 | |
| 694 | /* Convert the values from units of 10 kHz to kHz. */ |
| 695 | *clock_min = clocks.min * 10; |
| 696 | *clock_max = clocks.max * 10; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 697 | return true; |
| 698 | } |
| 699 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 700 | static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 701 | u16 outputs) |
| 702 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 703 | return intel_sdvo_set_value(intel_sdvo, |
| 704 | SDVO_CMD_SET_TARGET_OUTPUT, |
| 705 | &outputs, sizeof(outputs)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 706 | } |
| 707 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 708 | static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 709 | struct intel_sdvo_dtd *dtd) |
| 710 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 711 | return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) && |
| 712 | intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 713 | } |
| 714 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 715 | static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd, |
| 716 | struct intel_sdvo_dtd *dtd) |
| 717 | { |
| 718 | return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) && |
| 719 | intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2)); |
| 720 | } |
| 721 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 722 | static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 723 | struct intel_sdvo_dtd *dtd) |
| 724 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 725 | return intel_sdvo_set_timing(intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 726 | SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd); |
| 727 | } |
| 728 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 729 | static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 730 | struct intel_sdvo_dtd *dtd) |
| 731 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 732 | return intel_sdvo_set_timing(intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 733 | SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd); |
| 734 | } |
| 735 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 736 | static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo, |
| 737 | struct intel_sdvo_dtd *dtd) |
| 738 | { |
| 739 | return intel_sdvo_get_timing(intel_sdvo, |
| 740 | SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd); |
| 741 | } |
| 742 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 743 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 744 | intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 745 | uint16_t clock, |
| 746 | uint16_t width, |
| 747 | uint16_t height) |
| 748 | { |
| 749 | struct intel_sdvo_preferred_input_timing_args args; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 750 | |
Zhenyu Wang | e642c6f | 2009-03-24 14:02:42 +0800 | [diff] [blame] | 751 | memset(&args, 0, sizeof(args)); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 752 | args.clock = clock; |
| 753 | args.width = width; |
| 754 | args.height = height; |
Zhenyu Wang | e642c6f | 2009-03-24 14:02:42 +0800 | [diff] [blame] | 755 | args.interlace = 0; |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 756 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 757 | if (intel_sdvo->is_lvds && |
| 758 | (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width || |
| 759 | intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height)) |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 760 | args.scaled = 1; |
| 761 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 762 | return intel_sdvo_set_value(intel_sdvo, |
| 763 | SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING, |
| 764 | &args, sizeof(args)); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 765 | } |
| 766 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 767 | static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 768 | struct intel_sdvo_dtd *dtd) |
| 769 | { |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 770 | BUILD_BUG_ON(sizeof(dtd->part1) != 8); |
| 771 | BUILD_BUG_ON(sizeof(dtd->part2) != 8); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 772 | return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1, |
| 773 | &dtd->part1, sizeof(dtd->part1)) && |
| 774 | intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2, |
| 775 | &dtd->part2, sizeof(dtd->part2)); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 776 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 777 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 778 | static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 779 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 780 | return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 781 | } |
| 782 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 783 | static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd, |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 784 | const struct drm_display_mode *mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 785 | { |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 786 | uint16_t width, height; |
| 787 | uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len; |
| 788 | uint16_t h_sync_offset, v_sync_offset; |
Daniel Vetter | 6651819 | 2012-04-01 19:16:18 +0200 | [diff] [blame] | 789 | int mode_clock; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 790 | |
Daniel Vetter | c6ebd4c | 2012-04-24 18:27:57 +0200 | [diff] [blame] | 791 | width = mode->hdisplay; |
| 792 | height = mode->vdisplay; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 793 | |
| 794 | /* do some mode translations */ |
Daniel Vetter | c6ebd4c | 2012-04-24 18:27:57 +0200 | [diff] [blame] | 795 | h_blank_len = mode->htotal - mode->hdisplay; |
| 796 | h_sync_len = mode->hsync_end - mode->hsync_start; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 797 | |
Daniel Vetter | c6ebd4c | 2012-04-24 18:27:57 +0200 | [diff] [blame] | 798 | v_blank_len = mode->vtotal - mode->vdisplay; |
| 799 | v_sync_len = mode->vsync_end - mode->vsync_start; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 800 | |
Daniel Vetter | c6ebd4c | 2012-04-24 18:27:57 +0200 | [diff] [blame] | 801 | h_sync_offset = mode->hsync_start - mode->hdisplay; |
| 802 | v_sync_offset = mode->vsync_start - mode->vdisplay; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 803 | |
Daniel Vetter | 6651819 | 2012-04-01 19:16:18 +0200 | [diff] [blame] | 804 | mode_clock = mode->clock; |
Daniel Vetter | 6651819 | 2012-04-01 19:16:18 +0200 | [diff] [blame] | 805 | mode_clock /= 10; |
| 806 | dtd->part1.clock = mode_clock; |
| 807 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 808 | dtd->part1.h_active = width & 0xff; |
| 809 | dtd->part1.h_blank = h_blank_len & 0xff; |
| 810 | dtd->part1.h_high = (((width >> 8) & 0xf) << 4) | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 811 | ((h_blank_len >> 8) & 0xf); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 812 | dtd->part1.v_active = height & 0xff; |
| 813 | dtd->part1.v_blank = v_blank_len & 0xff; |
| 814 | dtd->part1.v_high = (((height >> 8) & 0xf) << 4) | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 815 | ((v_blank_len >> 8) & 0xf); |
| 816 | |
Zhenyu Wang | 171a9e9 | 2009-03-24 14:02:41 +0800 | [diff] [blame] | 817 | dtd->part2.h_sync_off = h_sync_offset & 0xff; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 818 | dtd->part2.h_sync_width = h_sync_len & 0xff; |
| 819 | dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 820 | (v_sync_len & 0xf); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 821 | dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 822 | ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) | |
| 823 | ((v_sync_len & 0x30) >> 4); |
| 824 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 825 | dtd->part2.dtd_flags = 0x18; |
Daniel Vetter | 59d92bf | 2012-05-12 22:22:58 +0200 | [diff] [blame] | 826 | if (mode->flags & DRM_MODE_FLAG_INTERLACE) |
| 827 | dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 828 | if (mode->flags & DRM_MODE_FLAG_PHSYNC) |
Daniel Vetter | 59d92bf | 2012-05-12 22:22:58 +0200 | [diff] [blame] | 829 | dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 830 | if (mode->flags & DRM_MODE_FLAG_PVSYNC) |
Daniel Vetter | 59d92bf | 2012-05-12 22:22:58 +0200 | [diff] [blame] | 831 | dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 832 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 833 | dtd->part2.sdvo_flags = 0; |
| 834 | dtd->part2.v_sync_off_high = v_sync_offset & 0xc0; |
| 835 | dtd->part2.reserved = 0; |
| 836 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 837 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 838 | static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode, |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 839 | const struct intel_sdvo_dtd *dtd) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 840 | { |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 841 | mode->hdisplay = dtd->part1.h_active; |
| 842 | mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8; |
| 843 | mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off; |
Zhenyu Wang | 171a9e9 | 2009-03-24 14:02:41 +0800 | [diff] [blame] | 844 | mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 845 | mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width; |
| 846 | mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4; |
| 847 | mode->htotal = mode->hdisplay + dtd->part1.h_blank; |
| 848 | mode->htotal += (dtd->part1.h_high & 0xf) << 8; |
| 849 | |
| 850 | mode->vdisplay = dtd->part1.v_active; |
| 851 | mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8; |
| 852 | mode->vsync_start = mode->vdisplay; |
| 853 | mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf; |
Zhenyu Wang | 171a9e9 | 2009-03-24 14:02:41 +0800 | [diff] [blame] | 854 | mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 855 | mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0; |
| 856 | mode->vsync_end = mode->vsync_start + |
| 857 | (dtd->part2.v_sync_off_width & 0xf); |
| 858 | mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4; |
| 859 | mode->vtotal = mode->vdisplay + dtd->part1.v_blank; |
| 860 | mode->vtotal += (dtd->part1.v_high & 0xf) << 8; |
| 861 | |
| 862 | mode->clock = dtd->part1.clock * 10; |
| 863 | |
Zhenyu Wang | 171a9e9 | 2009-03-24 14:02:41 +0800 | [diff] [blame] | 864 | mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC); |
Daniel Vetter | 59d92bf | 2012-05-12 22:22:58 +0200 | [diff] [blame] | 865 | if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE) |
| 866 | mode->flags |= DRM_MODE_FLAG_INTERLACE; |
| 867 | if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 868 | mode->flags |= DRM_MODE_FLAG_PHSYNC; |
Daniel Vetter | 59d92bf | 2012-05-12 22:22:58 +0200 | [diff] [blame] | 869 | if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 870 | mode->flags |= DRM_MODE_FLAG_PVSYNC; |
| 871 | } |
| 872 | |
Chris Wilson | e27d853 | 2010-10-22 09:15:22 +0100 | [diff] [blame] | 873 | static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 874 | { |
Chris Wilson | e27d853 | 2010-10-22 09:15:22 +0100 | [diff] [blame] | 875 | struct intel_sdvo_encode encode; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 876 | |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 877 | BUILD_BUG_ON(sizeof(encode) != 2); |
Chris Wilson | e27d853 | 2010-10-22 09:15:22 +0100 | [diff] [blame] | 878 | return intel_sdvo_get_value(intel_sdvo, |
| 879 | SDVO_CMD_GET_SUPP_ENCODE, |
| 880 | &encode, sizeof(encode)); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 881 | } |
| 882 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 883 | static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo, |
Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 884 | uint8_t mode) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 885 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 886 | return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 887 | } |
| 888 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 889 | static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 890 | uint8_t mode) |
| 891 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 892 | return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 893 | } |
| 894 | |
| 895 | #if 0 |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 896 | static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 897 | { |
| 898 | int i, j; |
| 899 | uint8_t set_buf_index[2]; |
| 900 | uint8_t av_split; |
| 901 | uint8_t buf_size; |
| 902 | uint8_t buf[48]; |
| 903 | uint8_t *pos; |
| 904 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 905 | intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 906 | |
| 907 | for (i = 0; i <= av_split; i++) { |
| 908 | set_buf_index[0] = i; set_buf_index[1] = 0; |
Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 909 | intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 910 | set_buf_index, 2); |
Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 911 | intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0); |
| 912 | intel_sdvo_read_response(encoder, &buf_size, 1); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 913 | |
| 914 | pos = buf; |
| 915 | for (j = 0; j <= buf_size; j += 8) { |
Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 916 | intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 917 | NULL, 0); |
Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 918 | intel_sdvo_read_response(encoder, pos, 8); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 919 | pos += 8; |
| 920 | } |
| 921 | } |
| 922 | } |
| 923 | #endif |
| 924 | |
Daniel Vetter | b6e0e54 | 2012-10-21 12:52:39 +0200 | [diff] [blame] | 925 | static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo, |
| 926 | unsigned if_index, uint8_t tx_rate, |
| 927 | uint8_t *data, unsigned length) |
| 928 | { |
| 929 | uint8_t set_buf_index[2] = { if_index, 0 }; |
| 930 | uint8_t hbuf_size, tmp[8]; |
| 931 | int i; |
| 932 | |
| 933 | if (!intel_sdvo_set_value(intel_sdvo, |
| 934 | SDVO_CMD_SET_HBUF_INDEX, |
| 935 | set_buf_index, 2)) |
| 936 | return false; |
| 937 | |
| 938 | if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO, |
| 939 | &hbuf_size, 1)) |
| 940 | return false; |
| 941 | |
| 942 | /* Buffer size is 0 based, hooray! */ |
| 943 | hbuf_size++; |
| 944 | |
| 945 | DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n", |
| 946 | if_index, length, hbuf_size); |
| 947 | |
| 948 | for (i = 0; i < hbuf_size; i += 8) { |
| 949 | memset(tmp, 0, 8); |
| 950 | if (i < length) |
| 951 | memcpy(tmp, data + i, min_t(unsigned, 8, length - i)); |
| 952 | |
| 953 | if (!intel_sdvo_set_value(intel_sdvo, |
| 954 | SDVO_CMD_SET_HBUF_DATA, |
| 955 | tmp, 8)) |
| 956 | return false; |
| 957 | } |
| 958 | |
| 959 | return intel_sdvo_set_value(intel_sdvo, |
| 960 | SDVO_CMD_SET_HBUF_TXRATE, |
| 961 | &tx_rate, 1); |
| 962 | } |
| 963 | |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 964 | static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo, |
| 965 | const struct drm_display_mode *adjusted_mode) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 966 | { |
Damien Lespiau | 15dcd35 | 2013-08-06 20:32:20 +0100 | [diff] [blame] | 967 | uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)]; |
| 968 | struct drm_crtc *crtc = intel_sdvo->base.base.crtc; |
| 969 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 970 | union hdmi_infoframe frame; |
| 971 | int ret; |
| 972 | ssize_t len; |
| 973 | |
| 974 | ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, |
| 975 | adjusted_mode); |
| 976 | if (ret < 0) { |
| 977 | DRM_ERROR("couldn't fill AVI infoframe\n"); |
| 978 | return false; |
| 979 | } |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 980 | |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 981 | if (intel_sdvo->rgb_quant_range_selectable) { |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 982 | if (intel_crtc->config.limited_color_range) |
Damien Lespiau | 15dcd35 | 2013-08-06 20:32:20 +0100 | [diff] [blame] | 983 | frame.avi.quantization_range = |
| 984 | HDMI_QUANTIZATION_RANGE_LIMITED; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 985 | else |
Damien Lespiau | 15dcd35 | 2013-08-06 20:32:20 +0100 | [diff] [blame] | 986 | frame.avi.quantization_range = |
| 987 | HDMI_QUANTIZATION_RANGE_FULL; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 988 | } |
| 989 | |
Damien Lespiau | 15dcd35 | 2013-08-06 20:32:20 +0100 | [diff] [blame] | 990 | len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data)); |
| 991 | if (len < 0) |
| 992 | return false; |
Daniel Vetter | 81014b9 | 2012-05-12 20:22:00 +0200 | [diff] [blame] | 993 | |
Daniel Vetter | b6e0e54 | 2012-10-21 12:52:39 +0200 | [diff] [blame] | 994 | return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF, |
| 995 | SDVO_HBUF_TX_VSYNC, |
| 996 | sdvo_data, sizeof(sdvo_data)); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 997 | } |
| 998 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 999 | static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo) |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1000 | { |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1001 | struct intel_sdvo_tv_format format; |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 1002 | uint32_t format_map; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1003 | |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 1004 | format_map = 1 << intel_sdvo->tv_format_index; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1005 | memset(&format, 0, sizeof(format)); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1006 | memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map))); |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1007 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1008 | BUILD_BUG_ON(sizeof(format) != 6); |
| 1009 | return intel_sdvo_set_value(intel_sdvo, |
| 1010 | SDVO_CMD_SET_TV_FORMAT, |
| 1011 | &format, sizeof(format)); |
| 1012 | } |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1013 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1014 | static bool |
| 1015 | intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo, |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 1016 | const struct drm_display_mode *mode) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1017 | { |
| 1018 | struct intel_sdvo_dtd output_dtd; |
| 1019 | |
| 1020 | if (!intel_sdvo_set_target_output(intel_sdvo, |
| 1021 | intel_sdvo->attached_output)) |
| 1022 | return false; |
| 1023 | |
| 1024 | intel_sdvo_get_dtd_from_mode(&output_dtd, mode); |
| 1025 | if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd)) |
| 1026 | return false; |
| 1027 | |
| 1028 | return true; |
| 1029 | } |
| 1030 | |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1031 | /* Asks the sdvo controller for the preferred input mode given the output mode. |
| 1032 | * Unfortunately we have to set up the full output mode to do that. */ |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1033 | static bool |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1034 | intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo, |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 1035 | const struct drm_display_mode *mode, |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1036 | struct drm_display_mode *adjusted_mode) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1037 | { |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1038 | struct intel_sdvo_dtd input_dtd; |
| 1039 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1040 | /* Reset the input timing to the screen. Assume always input 0. */ |
| 1041 | if (!intel_sdvo_set_target_input(intel_sdvo)) |
| 1042 | return false; |
| 1043 | |
| 1044 | if (!intel_sdvo_create_preferred_input_timing(intel_sdvo, |
| 1045 | mode->clock / 10, |
| 1046 | mode->hdisplay, |
| 1047 | mode->vdisplay)) |
| 1048 | return false; |
| 1049 | |
| 1050 | if (!intel_sdvo_get_preferred_input_timing(intel_sdvo, |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1051 | &input_dtd)) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1052 | return false; |
| 1053 | |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1054 | intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd); |
Egbert Eich | e751823 | 2012-10-13 14:29:31 +0200 | [diff] [blame] | 1055 | intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1056 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1057 | return true; |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1058 | } |
| 1059 | |
Daniel Vetter | 7048455 | 2013-04-30 14:01:41 +0200 | [diff] [blame] | 1060 | static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_config *pipe_config) |
| 1061 | { |
| 1062 | unsigned dotclock = pipe_config->adjusted_mode.clock; |
| 1063 | struct dpll *clock = &pipe_config->dpll; |
| 1064 | |
| 1065 | /* SDVO TV has fixed PLL values depend on its clock range, |
| 1066 | this mirrors vbios setting. */ |
| 1067 | if (dotclock >= 100000 && dotclock < 140500) { |
| 1068 | clock->p1 = 2; |
| 1069 | clock->p2 = 10; |
| 1070 | clock->n = 3; |
| 1071 | clock->m1 = 16; |
| 1072 | clock->m2 = 8; |
| 1073 | } else if (dotclock >= 140500 && dotclock <= 200000) { |
| 1074 | clock->p1 = 1; |
| 1075 | clock->p2 = 10; |
| 1076 | clock->n = 6; |
| 1077 | clock->m1 = 12; |
| 1078 | clock->m2 = 8; |
| 1079 | } else { |
| 1080 | WARN(1, "SDVO TV clock out of range: %i\n", dotclock); |
| 1081 | } |
| 1082 | |
| 1083 | pipe_config->clock_set = true; |
| 1084 | } |
| 1085 | |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 1086 | static bool intel_sdvo_compute_config(struct intel_encoder *encoder, |
| 1087 | struct intel_crtc_config *pipe_config) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1088 | { |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1089 | struct intel_sdvo *intel_sdvo = to_sdvo(encoder); |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 1090 | struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode; |
| 1091 | struct drm_display_mode *mode = &pipe_config->requested_mode; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1092 | |
Daniel Vetter | 5d2d38d | 2013-03-27 00:45:01 +0100 | [diff] [blame] | 1093 | DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n"); |
| 1094 | pipe_config->pipe_bpp = 8*3; |
| 1095 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1096 | if (HAS_PCH_SPLIT(encoder->base.dev)) |
| 1097 | pipe_config->has_pch_encoder = true; |
| 1098 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1099 | /* We need to construct preferred input timings based on our |
| 1100 | * output timings. To do that, we have to set the output |
| 1101 | * timings, even though this isn't really the right place in |
| 1102 | * the sequence to do it. Oh well. |
| 1103 | */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1104 | if (intel_sdvo->is_tv) { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1105 | if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode)) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1106 | return false; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1107 | |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1108 | (void) intel_sdvo_get_preferred_input_mode(intel_sdvo, |
| 1109 | mode, |
| 1110 | adjusted_mode); |
Daniel Vetter | 09ede54 | 2013-04-30 14:01:45 +0200 | [diff] [blame] | 1111 | pipe_config->sdvo_tv_clock = true; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1112 | } else if (intel_sdvo->is_lvds) { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1113 | if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1114 | intel_sdvo->sdvo_lvds_fixed_mode)) |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1115 | return false; |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1116 | |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1117 | (void) intel_sdvo_get_preferred_input_mode(intel_sdvo, |
| 1118 | mode, |
| 1119 | adjusted_mode); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1120 | } |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1121 | |
| 1122 | /* Make the CRTC code factor in the SDVO pixel multiplier. The |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1123 | * SDVO device will factor out the multiplier during mode_set. |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1124 | */ |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 1125 | pipe_config->pixel_multiplier = |
| 1126 | intel_sdvo_get_pixel_multiplier(adjusted_mode); |
| 1127 | adjusted_mode->clock *= pipe_config->pixel_multiplier; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1128 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1129 | if (intel_sdvo->color_range_auto) { |
| 1130 | /* See CEA-861-E - 5.1 Default Encoding Parameters */ |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 1131 | /* FIXME: This bit is only valid when using TMDS encoding and 8 |
| 1132 | * bit per color mode. */ |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1133 | if (intel_sdvo->has_hdmi_monitor && |
Thierry Reding | 18316c8 | 2012-12-20 15:41:44 +0100 | [diff] [blame] | 1134 | drm_match_cea_mode(adjusted_mode) > 1) |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 1135 | intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1136 | else |
| 1137 | intel_sdvo->color_range = 0; |
| 1138 | } |
| 1139 | |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1140 | if (intel_sdvo->color_range) |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 1141 | pipe_config->limited_color_range = true; |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1142 | |
Daniel Vetter | 7048455 | 2013-04-30 14:01:41 +0200 | [diff] [blame] | 1143 | /* Clock computation needs to happen after pixel multiplier. */ |
| 1144 | if (intel_sdvo->is_tv) |
| 1145 | i9xx_adjust_sdvo_tv_clock(pipe_config); |
| 1146 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1147 | return true; |
| 1148 | } |
| 1149 | |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 1150 | static void intel_sdvo_mode_set(struct intel_encoder *intel_encoder) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1151 | { |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 1152 | struct drm_device *dev = intel_encoder->base.dev; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1153 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | eeb4793 | 2013-09-03 20:40:36 +0200 | [diff] [blame] | 1154 | struct intel_crtc *crtc = to_intel_crtc(intel_encoder->base.crtc); |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 1155 | struct drm_display_mode *adjusted_mode = |
Daniel Vetter | eeb4793 | 2013-09-03 20:40:36 +0200 | [diff] [blame] | 1156 | &crtc->config.adjusted_mode; |
| 1157 | struct drm_display_mode *mode = &crtc->config.requested_mode; |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1158 | struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder); |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1159 | u32 sdvox; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1160 | struct intel_sdvo_in_out_map in_out; |
Daniel Vetter | 6651819 | 2012-04-01 19:16:18 +0200 | [diff] [blame] | 1161 | struct intel_sdvo_dtd input_dtd, output_dtd; |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1162 | int rate; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1163 | |
| 1164 | if (!mode) |
| 1165 | return; |
| 1166 | |
| 1167 | /* First, set the input mapping for the first input to our controlled |
| 1168 | * output. This is only correct if we're a single-input device, in |
| 1169 | * which case the first input is the output from the appropriate SDVO |
| 1170 | * channel on the motherboard. In a two-input device, the first input |
| 1171 | * will be SDVOB and the second SDVOC. |
| 1172 | */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1173 | in_out.in0 = intel_sdvo->attached_output; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1174 | in_out.in1 = 0; |
| 1175 | |
Pavel Roskin | c74696b | 2010-09-02 14:46:34 -0400 | [diff] [blame] | 1176 | intel_sdvo_set_value(intel_sdvo, |
| 1177 | SDVO_CMD_SET_IN_OUT_MAP, |
| 1178 | &in_out, sizeof(in_out)); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1179 | |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1180 | /* Set the output timings to the screen */ |
| 1181 | if (!intel_sdvo_set_target_output(intel_sdvo, |
| 1182 | intel_sdvo->attached_output)) |
| 1183 | return; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1184 | |
Daniel Vetter | 6651819 | 2012-04-01 19:16:18 +0200 | [diff] [blame] | 1185 | /* lvds has a special fixed output timing. */ |
| 1186 | if (intel_sdvo->is_lvds) |
| 1187 | intel_sdvo_get_dtd_from_mode(&output_dtd, |
| 1188 | intel_sdvo->sdvo_lvds_fixed_mode); |
| 1189 | else |
| 1190 | intel_sdvo_get_dtd_from_mode(&output_dtd, mode); |
Daniel Vetter | c8d4bb5 | 2012-04-10 13:55:48 +0200 | [diff] [blame] | 1191 | if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd)) |
| 1192 | DRM_INFO("Setting output timings on %s failed\n", |
| 1193 | SDVO_NAME(intel_sdvo)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1194 | |
| 1195 | /* Set the input timing to the screen. Assume always input 0. */ |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1196 | if (!intel_sdvo_set_target_input(intel_sdvo)) |
| 1197 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1198 | |
Chris Wilson | 97aaf91 | 2011-01-04 20:10:52 +0000 | [diff] [blame] | 1199 | if (intel_sdvo->has_hdmi_monitor) { |
| 1200 | intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI); |
| 1201 | intel_sdvo_set_colorimetry(intel_sdvo, |
| 1202 | SDVO_COLORIMETRY_RGB256); |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1203 | intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode); |
Chris Wilson | 97aaf91 | 2011-01-04 20:10:52 +0000 | [diff] [blame] | 1204 | } else |
| 1205 | intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI); |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1206 | |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1207 | if (intel_sdvo->is_tv && |
| 1208 | !intel_sdvo_set_tv_format(intel_sdvo)) |
| 1209 | return; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1210 | |
Daniel Vetter | 6651819 | 2012-04-01 19:16:18 +0200 | [diff] [blame] | 1211 | /* We have tried to get input timing in mode_fixup, and filled into |
| 1212 | * adjusted_mode. |
| 1213 | */ |
| 1214 | intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode); |
Daniel Vetter | eeb4793 | 2013-09-03 20:40:36 +0200 | [diff] [blame] | 1215 | input_dtd.part1.clock /= crtc->config.pixel_multiplier; |
| 1216 | |
Egbert Eich | e751823 | 2012-10-13 14:29:31 +0200 | [diff] [blame] | 1217 | if (intel_sdvo->is_tv || intel_sdvo->is_lvds) |
| 1218 | input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags; |
Daniel Vetter | c8d4bb5 | 2012-04-10 13:55:48 +0200 | [diff] [blame] | 1219 | if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd)) |
| 1220 | DRM_INFO("Setting input timings on %s failed\n", |
| 1221 | SDVO_NAME(intel_sdvo)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1222 | |
Daniel Vetter | eeb4793 | 2013-09-03 20:40:36 +0200 | [diff] [blame] | 1223 | switch (crtc->config.pixel_multiplier) { |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1224 | default: |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 1225 | WARN(1, "unknown pixel mutlipler specified\n"); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1226 | case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break; |
| 1227 | case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break; |
| 1228 | case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1229 | } |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1230 | if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate)) |
| 1231 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1232 | |
| 1233 | /* Set the SDVO control regs. */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1234 | if (INTEL_INFO(dev)->gen >= 4) { |
Paulo Zanoni | ba68e08 | 2012-01-06 19:45:34 -0200 | [diff] [blame] | 1235 | /* The real mode polarity is set by the SDVO commands, using |
| 1236 | * struct intel_sdvo_dtd. */ |
| 1237 | sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH; |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1238 | if (!HAS_PCH_SPLIT(dev) && intel_sdvo->is_hdmi) |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1239 | sdvox |= intel_sdvo->color_range; |
Chris Wilson | 6714afb | 2010-12-17 04:10:51 +0000 | [diff] [blame] | 1240 | if (INTEL_INFO(dev)->gen < 5) |
| 1241 | sdvox |= SDVO_BORDER_ENABLE; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1242 | } else { |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1243 | sdvox = I915_READ(intel_sdvo->sdvo_reg); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1244 | switch (intel_sdvo->sdvo_reg) { |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 1245 | case GEN3_SDVOB: |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1246 | sdvox &= SDVOB_PRESERVE_MASK; |
| 1247 | break; |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 1248 | case GEN3_SDVOC: |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1249 | sdvox &= SDVOC_PRESERVE_MASK; |
| 1250 | break; |
| 1251 | } |
| 1252 | sdvox |= (9 << 19) | SDVO_BORDER_ENABLE; |
| 1253 | } |
Paulo Zanoni | 3573c41 | 2011-10-14 18:16:22 -0300 | [diff] [blame] | 1254 | |
| 1255 | if (INTEL_PCH_TYPE(dev) >= PCH_CPT) |
Daniel Vetter | eeb4793 | 2013-09-03 20:40:36 +0200 | [diff] [blame] | 1256 | sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe); |
Paulo Zanoni | 3573c41 | 2011-10-14 18:16:22 -0300 | [diff] [blame] | 1257 | else |
Daniel Vetter | eeb4793 | 2013-09-03 20:40:36 +0200 | [diff] [blame] | 1258 | sdvox |= SDVO_PIPE_SEL(crtc->pipe); |
Paulo Zanoni | 3573c41 | 2011-10-14 18:16:22 -0300 | [diff] [blame] | 1259 | |
Chris Wilson | da79de9 | 2010-11-22 11:12:46 +0000 | [diff] [blame] | 1260 | if (intel_sdvo->has_hdmi_audio) |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1261 | sdvox |= SDVO_AUDIO_ENABLE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1262 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1263 | if (INTEL_INFO(dev)->gen >= 4) { |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1264 | /* done in crtc_mode_set as the dpll_md reg must be written early */ |
| 1265 | } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) { |
| 1266 | /* done in crtc_mode_set as it lives inside the dpll register */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1267 | } else { |
Daniel Vetter | eeb4793 | 2013-09-03 20:40:36 +0200 | [diff] [blame] | 1268 | sdvox |= (crtc->config.pixel_multiplier - 1) |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 1269 | << SDVO_PORT_MULTIPLY_SHIFT; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1270 | } |
| 1271 | |
Chris Wilson | 6714afb | 2010-12-17 04:10:51 +0000 | [diff] [blame] | 1272 | if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL && |
| 1273 | INTEL_INFO(dev)->gen < 5) |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1274 | sdvox |= SDVO_STALL_SELECT; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1275 | intel_sdvo_write_sdvox(intel_sdvo, sdvox); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1276 | } |
| 1277 | |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1278 | static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1279 | { |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1280 | struct intel_sdvo_connector *intel_sdvo_connector = |
| 1281 | to_intel_sdvo_connector(&connector->base); |
| 1282 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base); |
Damien Lespiau | 2f28c50 | 2013-06-10 13:49:25 +0100 | [diff] [blame] | 1283 | u16 active_outputs = 0; |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1284 | |
| 1285 | intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs); |
| 1286 | |
| 1287 | if (active_outputs & intel_sdvo_connector->output_flag) |
| 1288 | return true; |
| 1289 | else |
| 1290 | return false; |
| 1291 | } |
| 1292 | |
| 1293 | static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder, |
| 1294 | enum pipe *pipe) |
| 1295 | { |
| 1296 | struct drm_device *dev = encoder->base.dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1297 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1298 | struct intel_sdvo *intel_sdvo = to_sdvo(encoder); |
Damien Lespiau | 2f28c50 | 2013-06-10 13:49:25 +0100 | [diff] [blame] | 1299 | u16 active_outputs = 0; |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1300 | u32 tmp; |
| 1301 | |
| 1302 | tmp = I915_READ(intel_sdvo->sdvo_reg); |
Egbert Eich | 7a7d1fb | 2013-04-04 16:04:02 -0400 | [diff] [blame] | 1303 | intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs); |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1304 | |
Egbert Eich | 7a7d1fb | 2013-04-04 16:04:02 -0400 | [diff] [blame] | 1305 | if (!(tmp & SDVO_ENABLE) && (active_outputs == 0)) |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1306 | return false; |
| 1307 | |
| 1308 | if (HAS_PCH_CPT(dev)) |
| 1309 | *pipe = PORT_TO_PIPE_CPT(tmp); |
| 1310 | else |
| 1311 | *pipe = PORT_TO_PIPE(tmp); |
| 1312 | |
| 1313 | return true; |
| 1314 | } |
| 1315 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1316 | static void intel_sdvo_get_config(struct intel_encoder *encoder, |
| 1317 | struct intel_crtc_config *pipe_config) |
| 1318 | { |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1319 | struct drm_device *dev = encoder->base.dev; |
| 1320 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1321 | struct intel_sdvo *intel_sdvo = to_sdvo(encoder); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1322 | struct intel_sdvo_dtd dtd; |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1323 | int encoder_pixel_multiplier = 0; |
| 1324 | u32 flags = 0, sdvox; |
| 1325 | u8 val; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1326 | bool ret; |
| 1327 | |
| 1328 | ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd); |
| 1329 | if (!ret) { |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 1330 | /* Some sdvo encoders are not spec compliant and don't |
| 1331 | * implement the mandatory get_timings function. */ |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1332 | DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n"); |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 1333 | pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS; |
| 1334 | } else { |
| 1335 | if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE) |
| 1336 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 1337 | else |
| 1338 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 1339 | |
| 1340 | if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE) |
| 1341 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 1342 | else |
| 1343 | flags |= DRM_MODE_FLAG_NVSYNC; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1344 | } |
| 1345 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1346 | pipe_config->adjusted_mode.flags |= flags; |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1347 | |
Daniel Vetter | fdafa9e | 2013-06-12 11:47:24 +0200 | [diff] [blame] | 1348 | /* |
| 1349 | * pixel multiplier readout is tricky: Only on i915g/gm it is stored in |
| 1350 | * the sdvo port register, on all other platforms it is part of the dpll |
| 1351 | * state. Since the general pipe state readout happens before the |
| 1352 | * encoder->get_config we so already have a valid pixel multplier on all |
| 1353 | * other platfroms. |
| 1354 | */ |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1355 | if (IS_I915G(dev) || IS_I915GM(dev)) { |
| 1356 | sdvox = I915_READ(intel_sdvo->sdvo_reg); |
| 1357 | pipe_config->pixel_multiplier = |
| 1358 | ((sdvox & SDVO_PORT_MULTIPLY_MASK) |
| 1359 | >> SDVO_PORT_MULTIPLY_SHIFT) + 1; |
| 1360 | } |
| 1361 | |
| 1362 | /* Cross check the port pixel multiplier with the sdvo encoder state. */ |
Damien Lespiau | 53b9140 | 2013-07-12 16:24:40 +0100 | [diff] [blame] | 1363 | if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT, |
| 1364 | &val, 1)) { |
| 1365 | switch (val) { |
| 1366 | case SDVO_CLOCK_RATE_MULT_1X: |
| 1367 | encoder_pixel_multiplier = 1; |
| 1368 | break; |
| 1369 | case SDVO_CLOCK_RATE_MULT_2X: |
| 1370 | encoder_pixel_multiplier = 2; |
| 1371 | break; |
| 1372 | case SDVO_CLOCK_RATE_MULT_4X: |
| 1373 | encoder_pixel_multiplier = 4; |
| 1374 | break; |
| 1375 | } |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1376 | } |
Daniel Vetter | fdafa9e | 2013-06-12 11:47:24 +0200 | [diff] [blame] | 1377 | |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1378 | WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier, |
| 1379 | "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n", |
| 1380 | pipe_config->pixel_multiplier, encoder_pixel_multiplier); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1381 | } |
| 1382 | |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1383 | static void intel_disable_sdvo(struct intel_encoder *encoder) |
| 1384 | { |
| 1385 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1386 | struct intel_sdvo *intel_sdvo = to_sdvo(encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1387 | u32 temp; |
| 1388 | |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1389 | intel_sdvo_set_active_outputs(intel_sdvo, 0); |
| 1390 | if (0) |
| 1391 | intel_sdvo_set_encoder_power_state(intel_sdvo, |
| 1392 | DRM_MODE_DPMS_OFF); |
| 1393 | |
| 1394 | temp = I915_READ(intel_sdvo->sdvo_reg); |
| 1395 | if ((temp & SDVO_ENABLE) != 0) { |
Chris Wilson | 776ca7c | 2012-11-21 10:44:23 +0000 | [diff] [blame] | 1396 | /* HW workaround for IBX, we need to move the port to |
| 1397 | * transcoder A before disabling it. */ |
| 1398 | if (HAS_PCH_IBX(encoder->base.dev)) { |
| 1399 | struct drm_crtc *crtc = encoder->base.crtc; |
| 1400 | int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1; |
| 1401 | |
| 1402 | if (temp & SDVO_PIPE_B_SELECT) { |
| 1403 | temp &= ~SDVO_PIPE_B_SELECT; |
| 1404 | I915_WRITE(intel_sdvo->sdvo_reg, temp); |
| 1405 | POSTING_READ(intel_sdvo->sdvo_reg); |
| 1406 | |
| 1407 | /* Again we need to write this twice. */ |
| 1408 | I915_WRITE(intel_sdvo->sdvo_reg, temp); |
| 1409 | POSTING_READ(intel_sdvo->sdvo_reg); |
| 1410 | |
| 1411 | /* Transcoder selection bits only update |
| 1412 | * effectively on vblank. */ |
| 1413 | if (crtc) |
| 1414 | intel_wait_for_vblank(encoder->base.dev, pipe); |
| 1415 | else |
| 1416 | msleep(50); |
| 1417 | } |
| 1418 | } |
| 1419 | |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1420 | intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE); |
| 1421 | } |
| 1422 | } |
| 1423 | |
| 1424 | static void intel_enable_sdvo(struct intel_encoder *encoder) |
| 1425 | { |
| 1426 | struct drm_device *dev = encoder->base.dev; |
| 1427 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1428 | struct intel_sdvo *intel_sdvo = to_sdvo(encoder); |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1429 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); |
| 1430 | u32 temp; |
| 1431 | bool input1, input2; |
| 1432 | int i; |
| 1433 | u8 status; |
| 1434 | |
| 1435 | temp = I915_READ(intel_sdvo->sdvo_reg); |
Chris Wilson | 776ca7c | 2012-11-21 10:44:23 +0000 | [diff] [blame] | 1436 | if ((temp & SDVO_ENABLE) == 0) { |
| 1437 | /* HW workaround for IBX, we need to move the port |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1438 | * to transcoder A before disabling it, so restore it here. */ |
| 1439 | if (HAS_PCH_IBX(dev)) |
| 1440 | temp |= SDVO_PIPE_SEL(intel_crtc->pipe); |
Chris Wilson | 776ca7c | 2012-11-21 10:44:23 +0000 | [diff] [blame] | 1441 | |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1442 | intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE); |
Chris Wilson | 776ca7c | 2012-11-21 10:44:23 +0000 | [diff] [blame] | 1443 | } |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1444 | for (i = 0; i < 2; i++) |
| 1445 | intel_wait_for_vblank(dev, intel_crtc->pipe); |
| 1446 | |
| 1447 | status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2); |
| 1448 | /* Warn if the device reported failure to sync. |
| 1449 | * A lot of SDVO devices fail to notify of sync, but it's |
| 1450 | * a given it the status is a success, we succeeded. |
| 1451 | */ |
| 1452 | if (status == SDVO_CMD_STATUS_SUCCESS && !input1) { |
| 1453 | DRM_DEBUG_KMS("First %s output reported failure to " |
| 1454 | "sync\n", SDVO_NAME(intel_sdvo)); |
| 1455 | } |
| 1456 | |
| 1457 | if (0) |
| 1458 | intel_sdvo_set_encoder_power_state(intel_sdvo, |
| 1459 | DRM_MODE_DPMS_ON); |
| 1460 | intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output); |
| 1461 | } |
| 1462 | |
Jani Nikula | 6b1c087b | 2013-05-28 12:35:02 +0300 | [diff] [blame] | 1463 | /* Special dpms function to support cloning between dvo/sdvo/crt. */ |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 1464 | static void intel_sdvo_dpms(struct drm_connector *connector, int mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1465 | { |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 1466 | struct drm_crtc *crtc; |
| 1467 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
| 1468 | |
| 1469 | /* dvo supports only 2 dpms states. */ |
| 1470 | if (mode != DRM_MODE_DPMS_ON) |
| 1471 | mode = DRM_MODE_DPMS_OFF; |
| 1472 | |
| 1473 | if (mode == connector->dpms) |
| 1474 | return; |
| 1475 | |
| 1476 | connector->dpms = mode; |
| 1477 | |
| 1478 | /* Only need to change hw state when actually enabled */ |
| 1479 | crtc = intel_sdvo->base.base.crtc; |
| 1480 | if (!crtc) { |
| 1481 | intel_sdvo->base.connectors_active = false; |
| 1482 | return; |
| 1483 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1484 | |
Jani Nikula | 6b1c087b | 2013-05-28 12:35:02 +0300 | [diff] [blame] | 1485 | /* We set active outputs manually below in case pipe dpms doesn't change |
| 1486 | * due to cloning. */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1487 | if (mode != DRM_MODE_DPMS_ON) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1488 | intel_sdvo_set_active_outputs(intel_sdvo, 0); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1489 | if (0) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1490 | intel_sdvo_set_encoder_power_state(intel_sdvo, mode); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1491 | |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 1492 | intel_sdvo->base.connectors_active = false; |
| 1493 | |
| 1494 | intel_crtc_update_dpms(crtc); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1495 | } else { |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 1496 | intel_sdvo->base.connectors_active = true; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1497 | |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 1498 | intel_crtc_update_dpms(crtc); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1499 | |
| 1500 | if (0) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1501 | intel_sdvo_set_encoder_power_state(intel_sdvo, mode); |
| 1502 | intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1503 | } |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 1504 | |
Daniel Vetter | b980514 | 2012-08-31 17:37:33 +0200 | [diff] [blame] | 1505 | intel_modeset_check_state(connector->dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1506 | } |
| 1507 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1508 | static int intel_sdvo_mode_valid(struct drm_connector *connector, |
| 1509 | struct drm_display_mode *mode) |
| 1510 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1511 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1512 | |
| 1513 | if (mode->flags & DRM_MODE_FLAG_DBLSCAN) |
| 1514 | return MODE_NO_DBLESCAN; |
| 1515 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1516 | if (intel_sdvo->pixel_clock_min > mode->clock) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1517 | return MODE_CLOCK_LOW; |
| 1518 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1519 | if (intel_sdvo->pixel_clock_max < mode->clock) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1520 | return MODE_CLOCK_HIGH; |
| 1521 | |
Chris Wilson | 8545423 | 2010-08-08 14:28:23 +0100 | [diff] [blame] | 1522 | if (intel_sdvo->is_lvds) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1523 | if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay) |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1524 | return MODE_PANEL; |
| 1525 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1526 | if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay) |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1527 | return MODE_PANEL; |
| 1528 | } |
| 1529 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1530 | return MODE_OK; |
| 1531 | } |
| 1532 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1533 | static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1534 | { |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 1535 | BUILD_BUG_ON(sizeof(*caps) != 8); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1536 | if (!intel_sdvo_get_value(intel_sdvo, |
| 1537 | SDVO_CMD_GET_DEVICE_CAPS, |
| 1538 | caps, sizeof(*caps))) |
| 1539 | return false; |
| 1540 | |
| 1541 | DRM_DEBUG_KMS("SDVO capabilities:\n" |
| 1542 | " vendor_id: %d\n" |
| 1543 | " device_id: %d\n" |
| 1544 | " device_rev_id: %d\n" |
| 1545 | " sdvo_version_major: %d\n" |
| 1546 | " sdvo_version_minor: %d\n" |
| 1547 | " sdvo_inputs_mask: %d\n" |
| 1548 | " smooth_scaling: %d\n" |
| 1549 | " sharp_scaling: %d\n" |
| 1550 | " up_scaling: %d\n" |
| 1551 | " down_scaling: %d\n" |
| 1552 | " stall_support: %d\n" |
| 1553 | " output_flags: %d\n", |
| 1554 | caps->vendor_id, |
| 1555 | caps->device_id, |
| 1556 | caps->device_rev_id, |
| 1557 | caps->sdvo_version_major, |
| 1558 | caps->sdvo_version_minor, |
| 1559 | caps->sdvo_inputs_mask, |
| 1560 | caps->smooth_scaling, |
| 1561 | caps->sharp_scaling, |
| 1562 | caps->up_scaling, |
| 1563 | caps->down_scaling, |
| 1564 | caps->stall_support, |
| 1565 | caps->output_flags); |
| 1566 | |
| 1567 | return true; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1568 | } |
| 1569 | |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 1570 | static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1571 | { |
Daniel Vetter | 768b107 | 2012-05-04 11:29:56 +0200 | [diff] [blame] | 1572 | struct drm_device *dev = intel_sdvo->base.base.dev; |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 1573 | uint16_t hotplug; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1574 | |
Daniel Vetter | 768b107 | 2012-05-04 11:29:56 +0200 | [diff] [blame] | 1575 | /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise |
| 1576 | * on the line. */ |
| 1577 | if (IS_I945G(dev) || IS_I945GM(dev)) |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 1578 | return 0; |
Daniel Vetter | 768b107 | 2012-05-04 11:29:56 +0200 | [diff] [blame] | 1579 | |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 1580 | if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT, |
| 1581 | &hotplug, sizeof(hotplug))) |
| 1582 | return 0; |
| 1583 | |
| 1584 | return hotplug; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1585 | } |
| 1586 | |
Simon Farnsworth | cc68c81 | 2011-09-21 17:13:30 +0100 | [diff] [blame] | 1587 | static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1588 | { |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1589 | struct intel_sdvo *intel_sdvo = to_sdvo(encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1590 | |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 1591 | intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, |
| 1592 | &intel_sdvo->hotplug_active, 2); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1593 | } |
| 1594 | |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1595 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1596 | intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo) |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1597 | { |
Chris Wilson | bc65212 | 2011-01-25 13:28:29 +0000 | [diff] [blame] | 1598 | /* Is there more than one type of output? */ |
Adam Jackson | 2294488 | 2011-06-16 16:36:24 -0400 | [diff] [blame] | 1599 | return hweight16(intel_sdvo->caps.output_flags) > 1; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1600 | } |
| 1601 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1602 | static struct edid * |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1603 | intel_sdvo_get_edid(struct drm_connector *connector) |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1604 | { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1605 | struct intel_sdvo *sdvo = intel_attached_sdvo(connector); |
| 1606 | return drm_get_edid(connector, &sdvo->ddc); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1607 | } |
| 1608 | |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1609 | /* Mac mini hack -- use the same DDC as the analog connector */ |
| 1610 | static struct edid * |
| 1611 | intel_sdvo_get_analog_edid(struct drm_connector *connector) |
| 1612 | { |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1613 | struct drm_i915_private *dev_priv = connector->dev->dev_private; |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1614 | |
Chris Wilson | 0c1dab8 | 2010-11-23 22:37:01 +0000 | [diff] [blame] | 1615 | return drm_get_edid(connector, |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 1616 | intel_gmbus_get_adapter(dev_priv, |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1617 | dev_priv->vbt.crt_ddc_pin)); |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1618 | } |
| 1619 | |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 1620 | static enum drm_connector_status |
Adam Jackson | 8bf3848 | 2011-06-16 16:36:25 -0400 | [diff] [blame] | 1621 | intel_sdvo_tmds_sink_detect(struct drm_connector *connector) |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1622 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1623 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
Chris Wilson | 9d1a903 | 2010-09-14 17:58:19 +0100 | [diff] [blame] | 1624 | enum drm_connector_status status; |
| 1625 | struct edid *edid; |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1626 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1627 | edid = intel_sdvo_get_edid(connector); |
Keith Packard | 57cdaf9 | 2009-09-04 13:07:54 +0800 | [diff] [blame] | 1628 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1629 | if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1630 | u8 ddc, saved_ddc = intel_sdvo->ddc_bus; |
Chris Wilson | 9d1a903 | 2010-09-14 17:58:19 +0100 | [diff] [blame] | 1631 | |
Zhao Yakui | 7c3f0a2 | 2010-01-08 10:58:20 +0800 | [diff] [blame] | 1632 | /* |
| 1633 | * Don't use the 1 as the argument of DDC bus switch to get |
| 1634 | * the EDID. It is used for SDVO SPD ROM. |
| 1635 | */ |
Chris Wilson | 9d1a903 | 2010-09-14 17:58:19 +0100 | [diff] [blame] | 1636 | for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1637 | intel_sdvo->ddc_bus = ddc; |
| 1638 | edid = intel_sdvo_get_edid(connector); |
| 1639 | if (edid) |
Zhao Yakui | 7c3f0a2 | 2010-01-08 10:58:20 +0800 | [diff] [blame] | 1640 | break; |
Zhao Yakui | 7c3f0a2 | 2010-01-08 10:58:20 +0800 | [diff] [blame] | 1641 | } |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1642 | /* |
| 1643 | * If we found the EDID on the other bus, |
| 1644 | * assume that is the correct DDC bus. |
| 1645 | */ |
| 1646 | if (edid == NULL) |
| 1647 | intel_sdvo->ddc_bus = saved_ddc; |
Zhao Yakui | 7c3f0a2 | 2010-01-08 10:58:20 +0800 | [diff] [blame] | 1648 | } |
Chris Wilson | 9d1a903 | 2010-09-14 17:58:19 +0100 | [diff] [blame] | 1649 | |
| 1650 | /* |
| 1651 | * When there is no edid and no monitor is connected with VGA |
| 1652 | * port, try to use the CRT ddc to read the EDID for DVI-connector. |
Keith Packard | 57cdaf9 | 2009-09-04 13:07:54 +0800 | [diff] [blame] | 1653 | */ |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1654 | if (edid == NULL) |
| 1655 | edid = intel_sdvo_get_analog_edid(connector); |
Adam Jackson | 149c36a | 2010-04-29 14:05:18 -0400 | [diff] [blame] | 1656 | |
Chris Wilson | 2f551c8 | 2010-09-15 10:42:50 +0100 | [diff] [blame] | 1657 | status = connector_status_unknown; |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1658 | if (edid != NULL) { |
Adam Jackson | 149c36a | 2010-04-29 14:05:18 -0400 | [diff] [blame] | 1659 | /* DDC bus is shared, match EDID to connector type */ |
Chris Wilson | 9d1a903 | 2010-09-14 17:58:19 +0100 | [diff] [blame] | 1660 | if (edid->input & DRM_EDID_INPUT_DIGITAL) { |
| 1661 | status = connector_status_connected; |
Chris Wilson | da79de9 | 2010-11-22 11:12:46 +0000 | [diff] [blame] | 1662 | if (intel_sdvo->is_hdmi) { |
| 1663 | intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid); |
| 1664 | intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid); |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1665 | intel_sdvo->rgb_quant_range_selectable = |
| 1666 | drm_rgb_quant_range_selectable(edid); |
Chris Wilson | da79de9 | 2010-11-22 11:12:46 +0000 | [diff] [blame] | 1667 | } |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 1668 | } else |
| 1669 | status = connector_status_disconnected; |
Chris Wilson | 9d1a903 | 2010-09-14 17:58:19 +0100 | [diff] [blame] | 1670 | kfree(edid); |
| 1671 | } |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1672 | |
| 1673 | if (status == connector_status_connected) { |
| 1674 | struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector); |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 1675 | if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO) |
| 1676 | intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON); |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1677 | } |
| 1678 | |
ling.ma@intel.com | 2b8d33f7 | 2009-07-29 11:31:18 +0800 | [diff] [blame] | 1679 | return status; |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1680 | } |
| 1681 | |
Chris Wilson | 5222008 | 2011-06-20 14:45:50 +0100 | [diff] [blame] | 1682 | static bool |
| 1683 | intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo, |
| 1684 | struct edid *edid) |
| 1685 | { |
| 1686 | bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL); |
| 1687 | bool connector_is_digital = !!IS_DIGITAL(sdvo); |
| 1688 | |
| 1689 | DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n", |
| 1690 | connector_is_digital, monitor_is_digital); |
| 1691 | return connector_is_digital == monitor_is_digital; |
| 1692 | } |
| 1693 | |
Chris Wilson | 7b334fc | 2010-09-09 23:51:02 +0100 | [diff] [blame] | 1694 | static enum drm_connector_status |
Chris Wilson | 930a9e2 | 2010-09-14 11:07:23 +0100 | [diff] [blame] | 1695 | intel_sdvo_detect(struct drm_connector *connector, bool force) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1696 | { |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1697 | uint16_t response; |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1698 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1699 | struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector); |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1700 | enum drm_connector_status ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1701 | |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 1702 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 1703 | connector->base.id, drm_get_connector_name(connector)); |
| 1704 | |
Chris Wilson | fc37381 | 2012-11-23 11:57:56 +0000 | [diff] [blame] | 1705 | if (!intel_sdvo_get_value(intel_sdvo, |
| 1706 | SDVO_CMD_GET_ATTACHED_DISPLAYS, |
| 1707 | &response, 2)) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1708 | return connector_status_unknown; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1709 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1710 | DRM_DEBUG_KMS("SDVO response %d %d [%x]\n", |
| 1711 | response & 0xff, response >> 8, |
| 1712 | intel_sdvo_connector->output_flag); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1713 | |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1714 | if (response == 0) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1715 | return connector_status_disconnected; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1716 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1717 | intel_sdvo->attached_output = response; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1718 | |
Chris Wilson | 97aaf91 | 2011-01-04 20:10:52 +0000 | [diff] [blame] | 1719 | intel_sdvo->has_hdmi_monitor = false; |
| 1720 | intel_sdvo->has_hdmi_audio = false; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1721 | intel_sdvo->rgb_quant_range_selectable = false; |
Chris Wilson | 97aaf91 | 2011-01-04 20:10:52 +0000 | [diff] [blame] | 1722 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1723 | if ((intel_sdvo_connector->output_flag & response) == 0) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1724 | ret = connector_status_disconnected; |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 1725 | else if (IS_TMDS(intel_sdvo_connector)) |
Adam Jackson | 8bf3848 | 2011-06-16 16:36:25 -0400 | [diff] [blame] | 1726 | ret = intel_sdvo_tmds_sink_detect(connector); |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 1727 | else { |
| 1728 | struct edid *edid; |
| 1729 | |
| 1730 | /* if we have an edid check it matches the connection */ |
| 1731 | edid = intel_sdvo_get_edid(connector); |
| 1732 | if (edid == NULL) |
| 1733 | edid = intel_sdvo_get_analog_edid(connector); |
| 1734 | if (edid != NULL) { |
Chris Wilson | 5222008 | 2011-06-20 14:45:50 +0100 | [diff] [blame] | 1735 | if (intel_sdvo_connector_matches_edid(intel_sdvo_connector, |
| 1736 | edid)) |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 1737 | ret = connector_status_connected; |
Chris Wilson | 5222008 | 2011-06-20 14:45:50 +0100 | [diff] [blame] | 1738 | else |
| 1739 | ret = connector_status_disconnected; |
| 1740 | |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 1741 | kfree(edid); |
| 1742 | } else |
| 1743 | ret = connector_status_connected; |
| 1744 | } |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1745 | |
| 1746 | /* May update encoder flag for like clock for SDVO TV, etc.*/ |
| 1747 | if (ret == connector_status_connected) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1748 | intel_sdvo->is_tv = false; |
| 1749 | intel_sdvo->is_lvds = false; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1750 | |
Daniel Vetter | 09ede54 | 2013-04-30 14:01:45 +0200 | [diff] [blame] | 1751 | if (response & SDVO_TV_MASK) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1752 | intel_sdvo->is_tv = true; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1753 | if (response & SDVO_LVDS_MASK) |
Chris Wilson | 8545423 | 2010-08-08 14:28:23 +0100 | [diff] [blame] | 1754 | intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1755 | } |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1756 | |
| 1757 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1758 | } |
| 1759 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1760 | static void intel_sdvo_get_ddc_modes(struct drm_connector *connector) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1761 | { |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1762 | struct edid *edid; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1763 | |
| 1764 | /* set the bus switch and get the modes */ |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1765 | edid = intel_sdvo_get_edid(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1766 | |
Keith Packard | 57cdaf9 | 2009-09-04 13:07:54 +0800 | [diff] [blame] | 1767 | /* |
| 1768 | * Mac mini hack. On this device, the DVI-I connector shares one DDC |
| 1769 | * link between analog and digital outputs. So, if the regular SDVO |
| 1770 | * DDC fails, check to see if the analog output is disconnected, in |
| 1771 | * which case we'll look there for the digital DDC data. |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1772 | */ |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1773 | if (edid == NULL) |
| 1774 | edid = intel_sdvo_get_analog_edid(connector); |
| 1775 | |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1776 | if (edid != NULL) { |
Chris Wilson | 5222008 | 2011-06-20 14:45:50 +0100 | [diff] [blame] | 1777 | if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector), |
| 1778 | edid)) { |
Chris Wilson | 0c1dab8 | 2010-11-23 22:37:01 +0000 | [diff] [blame] | 1779 | drm_mode_connector_update_edid_property(connector, edid); |
| 1780 | drm_add_edid_modes(connector, edid); |
| 1781 | } |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 1782 | |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1783 | kfree(edid); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1784 | } |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1785 | } |
| 1786 | |
| 1787 | /* |
| 1788 | * Set of SDVO TV modes. |
| 1789 | * Note! This is in reply order (see loop in get_tv_modes). |
| 1790 | * XXX: all 60Hz refresh? |
| 1791 | */ |
Chris Wilson | b1f559e | 2011-01-26 09:49:47 +0000 | [diff] [blame] | 1792 | static const struct drm_display_mode sdvo_tv_modes[] = { |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1793 | { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384, |
| 1794 | 416, 0, 200, 201, 232, 233, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1795 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1796 | { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384, |
| 1797 | 416, 0, 240, 241, 272, 273, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1798 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1799 | { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464, |
| 1800 | 496, 0, 300, 301, 332, 333, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1801 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1802 | { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704, |
| 1803 | 736, 0, 350, 351, 382, 383, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1804 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1805 | { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704, |
| 1806 | 736, 0, 400, 401, 432, 433, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1807 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1808 | { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704, |
| 1809 | 736, 0, 480, 481, 512, 513, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1810 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1811 | { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768, |
| 1812 | 800, 0, 480, 481, 512, 513, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1813 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1814 | { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768, |
| 1815 | 800, 0, 576, 577, 608, 609, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1816 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1817 | { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784, |
| 1818 | 816, 0, 350, 351, 382, 383, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1819 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1820 | { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784, |
| 1821 | 816, 0, 400, 401, 432, 433, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1822 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1823 | { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784, |
| 1824 | 816, 0, 480, 481, 512, 513, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1825 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1826 | { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784, |
| 1827 | 816, 0, 540, 541, 572, 573, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1828 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1829 | { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784, |
| 1830 | 816, 0, 576, 577, 608, 609, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1831 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1832 | { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832, |
| 1833 | 864, 0, 576, 577, 608, 609, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1834 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1835 | { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864, |
| 1836 | 896, 0, 600, 601, 632, 633, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1837 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1838 | { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896, |
| 1839 | 928, 0, 624, 625, 656, 657, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1840 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1841 | { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984, |
| 1842 | 1016, 0, 766, 767, 798, 799, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1843 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1844 | { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088, |
| 1845 | 1120, 0, 768, 769, 800, 801, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1846 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1847 | { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344, |
| 1848 | 1376, 0, 1024, 1025, 1056, 1057, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1849 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
| 1850 | }; |
| 1851 | |
| 1852 | static void intel_sdvo_get_tv_modes(struct drm_connector *connector) |
| 1853 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1854 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1855 | struct intel_sdvo_sdtv_resolution_request tv_res; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1856 | uint32_t reply = 0, format_map = 0; |
| 1857 | int i; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1858 | |
| 1859 | /* Read the list of supported input resolutions for the selected TV |
| 1860 | * format. |
| 1861 | */ |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 1862 | format_map = 1 << intel_sdvo->tv_format_index; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1863 | memcpy(&tv_res, &format_map, |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1864 | min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request))); |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1865 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1866 | if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output)) |
| 1867 | return; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1868 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1869 | BUILD_BUG_ON(sizeof(tv_res) != 3); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1870 | if (!intel_sdvo_write_cmd(intel_sdvo, |
| 1871 | SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT, |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1872 | &tv_res, sizeof(tv_res))) |
| 1873 | return; |
| 1874 | if (!intel_sdvo_read_response(intel_sdvo, &reply, 3)) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1875 | return; |
| 1876 | |
| 1877 | for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++) |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1878 | if (reply & (1 << i)) { |
| 1879 | struct drm_display_mode *nmode; |
| 1880 | nmode = drm_mode_duplicate(connector->dev, |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1881 | &sdvo_tv_modes[i]); |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1882 | if (nmode) |
| 1883 | drm_mode_probed_add(connector, nmode); |
| 1884 | } |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1885 | } |
| 1886 | |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1887 | static void intel_sdvo_get_lvds_modes(struct drm_connector *connector) |
| 1888 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1889 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1890 | struct drm_i915_private *dev_priv = connector->dev->dev_private; |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1891 | struct drm_display_mode *newmode; |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1892 | |
| 1893 | /* |
Daniel Vetter | c3456fb | 2013-06-10 09:47:58 +0200 | [diff] [blame] | 1894 | * Fetch modes from VBT. For SDVO prefer the VBT mode since some |
Dave Airlie | 4300a0f | 2013-06-27 20:40:44 +1000 | [diff] [blame] | 1895 | * SDVO->LVDS transcoders can't cope with the EDID mode. |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1896 | */ |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1897 | if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) { |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1898 | newmode = drm_mode_duplicate(connector->dev, |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1899 | dev_priv->vbt.sdvo_lvds_vbt_mode); |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1900 | if (newmode != NULL) { |
| 1901 | /* Guarantee the mode is preferred */ |
| 1902 | newmode->type = (DRM_MODE_TYPE_PREFERRED | |
| 1903 | DRM_MODE_TYPE_DRIVER); |
| 1904 | drm_mode_probed_add(connector, newmode); |
| 1905 | } |
| 1906 | } |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1907 | |
Dave Airlie | 4300a0f | 2013-06-27 20:40:44 +1000 | [diff] [blame] | 1908 | /* |
| 1909 | * Attempt to get the mode list from DDC. |
| 1910 | * Assume that the preferred modes are |
| 1911 | * arranged in priority order. |
| 1912 | */ |
| 1913 | intel_ddc_get_modes(connector, &intel_sdvo->ddc); |
| 1914 | |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1915 | list_for_each_entry(newmode, &connector->probed_modes, head) { |
| 1916 | if (newmode->type & DRM_MODE_TYPE_PREFERRED) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1917 | intel_sdvo->sdvo_lvds_fixed_mode = |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1918 | drm_mode_duplicate(connector->dev, newmode); |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1919 | |
Chris Wilson | 8545423 | 2010-08-08 14:28:23 +0100 | [diff] [blame] | 1920 | intel_sdvo->is_lvds = true; |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1921 | break; |
| 1922 | } |
| 1923 | } |
| 1924 | |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1925 | } |
| 1926 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1927 | static int intel_sdvo_get_modes(struct drm_connector *connector) |
| 1928 | { |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1929 | struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1930 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1931 | if (IS_TV(intel_sdvo_connector)) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1932 | intel_sdvo_get_tv_modes(connector); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1933 | else if (IS_LVDS(intel_sdvo_connector)) |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1934 | intel_sdvo_get_lvds_modes(connector); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1935 | else |
| 1936 | intel_sdvo_get_ddc_modes(connector); |
| 1937 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1938 | return !list_empty(&connector->probed_modes); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1939 | } |
| 1940 | |
Chris Wilson | fcc8d67 | 2010-08-04 13:50:27 +0100 | [diff] [blame] | 1941 | static void |
| 1942 | intel_sdvo_destroy_enhance_property(struct drm_connector *connector) |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 1943 | { |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1944 | struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector); |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 1945 | struct drm_device *dev = connector->dev; |
| 1946 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 1947 | if (intel_sdvo_connector->left) |
| 1948 | drm_property_destroy(dev, intel_sdvo_connector->left); |
| 1949 | if (intel_sdvo_connector->right) |
| 1950 | drm_property_destroy(dev, intel_sdvo_connector->right); |
| 1951 | if (intel_sdvo_connector->top) |
| 1952 | drm_property_destroy(dev, intel_sdvo_connector->top); |
| 1953 | if (intel_sdvo_connector->bottom) |
| 1954 | drm_property_destroy(dev, intel_sdvo_connector->bottom); |
| 1955 | if (intel_sdvo_connector->hpos) |
| 1956 | drm_property_destroy(dev, intel_sdvo_connector->hpos); |
| 1957 | if (intel_sdvo_connector->vpos) |
| 1958 | drm_property_destroy(dev, intel_sdvo_connector->vpos); |
| 1959 | if (intel_sdvo_connector->saturation) |
| 1960 | drm_property_destroy(dev, intel_sdvo_connector->saturation); |
| 1961 | if (intel_sdvo_connector->contrast) |
| 1962 | drm_property_destroy(dev, intel_sdvo_connector->contrast); |
| 1963 | if (intel_sdvo_connector->hue) |
| 1964 | drm_property_destroy(dev, intel_sdvo_connector->hue); |
| 1965 | if (intel_sdvo_connector->sharpness) |
| 1966 | drm_property_destroy(dev, intel_sdvo_connector->sharpness); |
| 1967 | if (intel_sdvo_connector->flicker_filter) |
| 1968 | drm_property_destroy(dev, intel_sdvo_connector->flicker_filter); |
| 1969 | if (intel_sdvo_connector->flicker_filter_2d) |
| 1970 | drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d); |
| 1971 | if (intel_sdvo_connector->flicker_filter_adaptive) |
| 1972 | drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive); |
| 1973 | if (intel_sdvo_connector->tv_luma_filter) |
| 1974 | drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter); |
| 1975 | if (intel_sdvo_connector->tv_chroma_filter) |
| 1976 | drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter); |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 1977 | if (intel_sdvo_connector->dot_crawl) |
| 1978 | drm_property_destroy(dev, intel_sdvo_connector->dot_crawl); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 1979 | if (intel_sdvo_connector->brightness) |
| 1980 | drm_property_destroy(dev, intel_sdvo_connector->brightness); |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 1981 | } |
| 1982 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1983 | static void intel_sdvo_destroy(struct drm_connector *connector) |
| 1984 | { |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1985 | struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1986 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 1987 | if (intel_sdvo_connector->tv_format) |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1988 | drm_property_destroy(connector->dev, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 1989 | intel_sdvo_connector->tv_format); |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1990 | |
Zhenyu Wang | d2a82a6 | 2010-03-29 21:22:55 +0800 | [diff] [blame] | 1991 | intel_sdvo_destroy_enhance_property(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1992 | drm_sysfs_connector_remove(connector); |
| 1993 | drm_connector_cleanup(connector); |
Jani Nikula | 4b745b1 | 2012-11-12 18:31:36 +0200 | [diff] [blame] | 1994 | kfree(intel_sdvo_connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1995 | } |
| 1996 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1997 | static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector) |
| 1998 | { |
| 1999 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
| 2000 | struct edid *edid; |
| 2001 | bool has_audio = false; |
| 2002 | |
| 2003 | if (!intel_sdvo->is_hdmi) |
| 2004 | return false; |
| 2005 | |
| 2006 | edid = intel_sdvo_get_edid(connector); |
| 2007 | if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL) |
| 2008 | has_audio = drm_detect_monitor_audio(edid); |
Jani Nikula | 38ab8a2 | 2012-08-15 12:32:36 +0300 | [diff] [blame] | 2009 | kfree(edid); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2010 | |
| 2011 | return has_audio; |
| 2012 | } |
| 2013 | |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2014 | static int |
| 2015 | intel_sdvo_set_property(struct drm_connector *connector, |
| 2016 | struct drm_property *property, |
| 2017 | uint64_t val) |
| 2018 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2019 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2020 | struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector); |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2021 | struct drm_i915_private *dev_priv = connector->dev->dev_private; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2022 | uint16_t temp_value; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2023 | uint8_t cmd; |
| 2024 | int ret; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2025 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2026 | ret = drm_object_property_set_value(&connector->base, property, val); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2027 | if (ret) |
| 2028 | return ret; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2029 | |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 2030 | if (property == dev_priv->force_audio_property) { |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2031 | int i = val; |
| 2032 | bool has_audio; |
| 2033 | |
| 2034 | if (i == intel_sdvo_connector->force_audio) |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2035 | return 0; |
| 2036 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2037 | intel_sdvo_connector->force_audio = i; |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2038 | |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 2039 | if (i == HDMI_AUDIO_AUTO) |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2040 | has_audio = intel_sdvo_detect_hdmi_audio(connector); |
| 2041 | else |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 2042 | has_audio = (i == HDMI_AUDIO_ON); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2043 | |
| 2044 | if (has_audio == intel_sdvo->has_hdmi_audio) |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2045 | return 0; |
| 2046 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2047 | intel_sdvo->has_hdmi_audio = has_audio; |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2048 | goto done; |
| 2049 | } |
| 2050 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2051 | if (property == dev_priv->broadcast_rgb_property) { |
Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 2052 | bool old_auto = intel_sdvo->color_range_auto; |
| 2053 | uint32_t old_range = intel_sdvo->color_range; |
| 2054 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2055 | switch (val) { |
| 2056 | case INTEL_BROADCAST_RGB_AUTO: |
| 2057 | intel_sdvo->color_range_auto = true; |
| 2058 | break; |
| 2059 | case INTEL_BROADCAST_RGB_FULL: |
| 2060 | intel_sdvo->color_range_auto = false; |
| 2061 | intel_sdvo->color_range = 0; |
| 2062 | break; |
| 2063 | case INTEL_BROADCAST_RGB_LIMITED: |
| 2064 | intel_sdvo->color_range_auto = false; |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 2065 | /* FIXME: this bit is only valid when using TMDS |
| 2066 | * encoding and 8 bit per color mode. */ |
| 2067 | intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2068 | break; |
| 2069 | default: |
| 2070 | return -EINVAL; |
| 2071 | } |
Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 2072 | |
| 2073 | if (old_auto == intel_sdvo->color_range_auto && |
| 2074 | old_range == intel_sdvo->color_range) |
| 2075 | return 0; |
| 2076 | |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2077 | goto done; |
| 2078 | } |
| 2079 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2080 | #define CHECK_PROPERTY(name, NAME) \ |
| 2081 | if (intel_sdvo_connector->name == property) { \ |
| 2082 | if (intel_sdvo_connector->cur_##name == temp_value) return 0; \ |
| 2083 | if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \ |
| 2084 | cmd = SDVO_CMD_SET_##NAME; \ |
| 2085 | intel_sdvo_connector->cur_##name = temp_value; \ |
| 2086 | goto set_value; \ |
| 2087 | } |
| 2088 | |
| 2089 | if (property == intel_sdvo_connector->tv_format) { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2090 | if (val >= TV_FORMAT_NUM) |
| 2091 | return -EINVAL; |
| 2092 | |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 2093 | if (intel_sdvo->tv_format_index == |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2094 | intel_sdvo_connector->tv_format_supported[val]) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2095 | return 0; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2096 | |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 2097 | intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val]; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2098 | goto done; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2099 | } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) { |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2100 | temp_value = val; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2101 | if (intel_sdvo_connector->left == property) { |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2102 | drm_object_property_set_value(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2103 | intel_sdvo_connector->right, val); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2104 | if (intel_sdvo_connector->left_margin == temp_value) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2105 | return 0; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2106 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2107 | intel_sdvo_connector->left_margin = temp_value; |
| 2108 | intel_sdvo_connector->right_margin = temp_value; |
| 2109 | temp_value = intel_sdvo_connector->max_hscan - |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2110 | intel_sdvo_connector->left_margin; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2111 | cmd = SDVO_CMD_SET_OVERSCAN_H; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2112 | goto set_value; |
| 2113 | } else if (intel_sdvo_connector->right == property) { |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2114 | drm_object_property_set_value(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2115 | intel_sdvo_connector->left, val); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2116 | if (intel_sdvo_connector->right_margin == temp_value) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2117 | return 0; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2118 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2119 | intel_sdvo_connector->left_margin = temp_value; |
| 2120 | intel_sdvo_connector->right_margin = temp_value; |
| 2121 | temp_value = intel_sdvo_connector->max_hscan - |
| 2122 | intel_sdvo_connector->left_margin; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2123 | cmd = SDVO_CMD_SET_OVERSCAN_H; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2124 | goto set_value; |
| 2125 | } else if (intel_sdvo_connector->top == property) { |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2126 | drm_object_property_set_value(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2127 | intel_sdvo_connector->bottom, val); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2128 | if (intel_sdvo_connector->top_margin == temp_value) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2129 | return 0; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2130 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2131 | intel_sdvo_connector->top_margin = temp_value; |
| 2132 | intel_sdvo_connector->bottom_margin = temp_value; |
| 2133 | temp_value = intel_sdvo_connector->max_vscan - |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2134 | intel_sdvo_connector->top_margin; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2135 | cmd = SDVO_CMD_SET_OVERSCAN_V; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2136 | goto set_value; |
| 2137 | } else if (intel_sdvo_connector->bottom == property) { |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2138 | drm_object_property_set_value(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2139 | intel_sdvo_connector->top, val); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2140 | if (intel_sdvo_connector->bottom_margin == temp_value) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2141 | return 0; |
| 2142 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2143 | intel_sdvo_connector->top_margin = temp_value; |
| 2144 | intel_sdvo_connector->bottom_margin = temp_value; |
| 2145 | temp_value = intel_sdvo_connector->max_vscan - |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2146 | intel_sdvo_connector->top_margin; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2147 | cmd = SDVO_CMD_SET_OVERSCAN_V; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2148 | goto set_value; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2149 | } |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2150 | CHECK_PROPERTY(hpos, HPOS) |
| 2151 | CHECK_PROPERTY(vpos, VPOS) |
| 2152 | CHECK_PROPERTY(saturation, SATURATION) |
| 2153 | CHECK_PROPERTY(contrast, CONTRAST) |
| 2154 | CHECK_PROPERTY(hue, HUE) |
| 2155 | CHECK_PROPERTY(brightness, BRIGHTNESS) |
| 2156 | CHECK_PROPERTY(sharpness, SHARPNESS) |
| 2157 | CHECK_PROPERTY(flicker_filter, FLICKER_FILTER) |
| 2158 | CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D) |
| 2159 | CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE) |
| 2160 | CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER) |
| 2161 | CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER) |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 2162 | CHECK_PROPERTY(dot_crawl, DOT_CRAWL) |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2163 | } |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2164 | |
| 2165 | return -EINVAL; /* unknown property */ |
| 2166 | |
| 2167 | set_value: |
| 2168 | if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2)) |
| 2169 | return -EIO; |
| 2170 | |
| 2171 | |
| 2172 | done: |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 2173 | if (intel_sdvo->base.base.crtc) |
| 2174 | intel_crtc_restore_mode(intel_sdvo->base.base.crtc); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2175 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2176 | return 0; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2177 | #undef CHECK_PROPERTY |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2178 | } |
| 2179 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2180 | static const struct drm_connector_funcs intel_sdvo_connector_funcs = { |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 2181 | .dpms = intel_sdvo_dpms, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2182 | .detect = intel_sdvo_detect, |
| 2183 | .fill_modes = drm_helper_probe_single_connector_modes, |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2184 | .set_property = intel_sdvo_set_property, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2185 | .destroy = intel_sdvo_destroy, |
| 2186 | }; |
| 2187 | |
| 2188 | static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = { |
| 2189 | .get_modes = intel_sdvo_get_modes, |
| 2190 | .mode_valid = intel_sdvo_mode_valid, |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2191 | .best_encoder = intel_best_encoder, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2192 | }; |
| 2193 | |
Hannes Eder | b358d0a | 2008-12-18 21:18:47 +0100 | [diff] [blame] | 2194 | static void intel_sdvo_enc_destroy(struct drm_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2195 | { |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 2196 | struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder)); |
Zhenyu Wang | d2a82a6 | 2010-03-29 21:22:55 +0800 | [diff] [blame] | 2197 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2198 | if (intel_sdvo->sdvo_lvds_fixed_mode != NULL) |
Zhenyu Wang | d2a82a6 | 2010-03-29 21:22:55 +0800 | [diff] [blame] | 2199 | drm_mode_destroy(encoder->dev, |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2200 | intel_sdvo->sdvo_lvds_fixed_mode); |
Zhenyu Wang | d2a82a6 | 2010-03-29 21:22:55 +0800 | [diff] [blame] | 2201 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2202 | i2c_del_adapter(&intel_sdvo->ddc); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2203 | intel_encoder_destroy(encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2204 | } |
| 2205 | |
| 2206 | static const struct drm_encoder_funcs intel_sdvo_enc_funcs = { |
| 2207 | .destroy = intel_sdvo_enc_destroy, |
| 2208 | }; |
| 2209 | |
Chris Wilson | b66d842 | 2010-08-12 15:26:41 +0100 | [diff] [blame] | 2210 | static void |
| 2211 | intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo) |
| 2212 | { |
| 2213 | uint16_t mask = 0; |
| 2214 | unsigned int num_bits; |
| 2215 | |
| 2216 | /* Make a mask of outputs less than or equal to our own priority in the |
| 2217 | * list. |
| 2218 | */ |
| 2219 | switch (sdvo->controlled_output) { |
| 2220 | case SDVO_OUTPUT_LVDS1: |
| 2221 | mask |= SDVO_OUTPUT_LVDS1; |
| 2222 | case SDVO_OUTPUT_LVDS0: |
| 2223 | mask |= SDVO_OUTPUT_LVDS0; |
| 2224 | case SDVO_OUTPUT_TMDS1: |
| 2225 | mask |= SDVO_OUTPUT_TMDS1; |
| 2226 | case SDVO_OUTPUT_TMDS0: |
| 2227 | mask |= SDVO_OUTPUT_TMDS0; |
| 2228 | case SDVO_OUTPUT_RGB1: |
| 2229 | mask |= SDVO_OUTPUT_RGB1; |
| 2230 | case SDVO_OUTPUT_RGB0: |
| 2231 | mask |= SDVO_OUTPUT_RGB0; |
| 2232 | break; |
| 2233 | } |
| 2234 | |
| 2235 | /* Count bits to find what number we are in the priority list. */ |
| 2236 | mask &= sdvo->caps.output_flags; |
| 2237 | num_bits = hweight16(mask); |
| 2238 | /* If more than 3 outputs, default to DDC bus 3 for now. */ |
| 2239 | if (num_bits > 3) |
| 2240 | num_bits = 3; |
| 2241 | |
| 2242 | /* Corresponds to SDVO_CONTROL_BUS_DDCx */ |
| 2243 | sdvo->ddc_bus = 1 << num_bits; |
| 2244 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2245 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2246 | /** |
| 2247 | * Choose the appropriate DDC bus for control bus switch command for this |
| 2248 | * SDVO output based on the controlled output. |
| 2249 | * |
| 2250 | * DDC bus number assignment is in a priority order of RGB outputs, then TMDS |
| 2251 | * outputs, then LVDS outputs. |
| 2252 | */ |
| 2253 | static void |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 2254 | intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv, |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2255 | struct intel_sdvo *sdvo, u32 reg) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2256 | { |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 2257 | struct sdvo_device_mapping *mapping; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2258 | |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 2259 | if (sdvo->is_sdvob) |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 2260 | mapping = &(dev_priv->sdvo_mappings[0]); |
| 2261 | else |
| 2262 | mapping = &(dev_priv->sdvo_mappings[1]); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2263 | |
Chris Wilson | b66d842 | 2010-08-12 15:26:41 +0100 | [diff] [blame] | 2264 | if (mapping->initialized) |
| 2265 | sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4); |
| 2266 | else |
| 2267 | intel_sdvo_guess_ddc_bus(sdvo); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2268 | } |
| 2269 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2270 | static void |
| 2271 | intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv, |
| 2272 | struct intel_sdvo *sdvo, u32 reg) |
| 2273 | { |
| 2274 | struct sdvo_device_mapping *mapping; |
Adam Jackson | 46eb303 | 2011-06-16 16:36:23 -0400 | [diff] [blame] | 2275 | u8 pin; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2276 | |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 2277 | if (sdvo->is_sdvob) |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2278 | mapping = &dev_priv->sdvo_mappings[0]; |
| 2279 | else |
| 2280 | mapping = &dev_priv->sdvo_mappings[1]; |
| 2281 | |
Jani Nikula | 6cb1612 | 2012-10-22 16:12:17 +0300 | [diff] [blame] | 2282 | if (mapping->initialized && intel_gmbus_is_port_valid(mapping->i2c_pin)) |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2283 | pin = mapping->i2c_pin; |
Jani Nikula | 6cb1612 | 2012-10-22 16:12:17 +0300 | [diff] [blame] | 2284 | else |
| 2285 | pin = GMBUS_PORT_DPB; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2286 | |
Jani Nikula | 6cb1612 | 2012-10-22 16:12:17 +0300 | [diff] [blame] | 2287 | sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin); |
| 2288 | |
| 2289 | /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow |
| 2290 | * our code totally fails once we start using gmbus. Hence fall back to |
| 2291 | * bit banging for now. */ |
| 2292 | intel_gmbus_force_bit(sdvo->i2c, true); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2293 | } |
| 2294 | |
Jani Nikula | fbfcc4f | 2012-10-22 16:12:18 +0300 | [diff] [blame] | 2295 | /* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */ |
| 2296 | static void |
| 2297 | intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo) |
| 2298 | { |
| 2299 | intel_gmbus_force_bit(sdvo->i2c, false); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2300 | } |
| 2301 | |
| 2302 | static bool |
Chris Wilson | e27d853 | 2010-10-22 09:15:22 +0100 | [diff] [blame] | 2303 | intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2304 | { |
Chris Wilson | 97aaf91 | 2011-01-04 20:10:52 +0000 | [diff] [blame] | 2305 | return intel_sdvo_check_supp_encode(intel_sdvo); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2306 | } |
| 2307 | |
yakui_zhao | 714605e | 2009-05-31 17:18:07 +0800 | [diff] [blame] | 2308 | static u8 |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 2309 | intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo) |
yakui_zhao | 714605e | 2009-05-31 17:18:07 +0800 | [diff] [blame] | 2310 | { |
| 2311 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2312 | struct sdvo_device_mapping *my_mapping, *other_mapping; |
| 2313 | |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 2314 | if (sdvo->is_sdvob) { |
yakui_zhao | 714605e | 2009-05-31 17:18:07 +0800 | [diff] [blame] | 2315 | my_mapping = &dev_priv->sdvo_mappings[0]; |
| 2316 | other_mapping = &dev_priv->sdvo_mappings[1]; |
| 2317 | } else { |
| 2318 | my_mapping = &dev_priv->sdvo_mappings[1]; |
| 2319 | other_mapping = &dev_priv->sdvo_mappings[0]; |
| 2320 | } |
| 2321 | |
| 2322 | /* If the BIOS described our SDVO device, take advantage of it. */ |
| 2323 | if (my_mapping->slave_addr) |
| 2324 | return my_mapping->slave_addr; |
| 2325 | |
| 2326 | /* If the BIOS only described a different SDVO device, use the |
| 2327 | * address that it isn't using. |
| 2328 | */ |
| 2329 | if (other_mapping->slave_addr) { |
| 2330 | if (other_mapping->slave_addr == 0x70) |
| 2331 | return 0x72; |
| 2332 | else |
| 2333 | return 0x70; |
| 2334 | } |
| 2335 | |
| 2336 | /* No SDVO device info is found for another DVO port, |
| 2337 | * so use mapping assumption we had before BIOS parsing. |
| 2338 | */ |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 2339 | if (sdvo->is_sdvob) |
yakui_zhao | 714605e | 2009-05-31 17:18:07 +0800 | [diff] [blame] | 2340 | return 0x70; |
| 2341 | else |
| 2342 | return 0x72; |
| 2343 | } |
| 2344 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2345 | static void |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2346 | intel_sdvo_connector_init(struct intel_sdvo_connector *connector, |
| 2347 | struct intel_sdvo *encoder) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2348 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2349 | drm_connector_init(encoder->base.base.dev, |
| 2350 | &connector->base.base, |
| 2351 | &intel_sdvo_connector_funcs, |
| 2352 | connector->base.base.connector_type); |
Zhao Yakui | 6070a4a | 2010-02-08 21:35:12 +0800 | [diff] [blame] | 2353 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2354 | drm_connector_helper_add(&connector->base.base, |
| 2355 | &intel_sdvo_connector_helper_funcs); |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2356 | |
Peter Ross | 8f4839e | 2012-01-28 14:49:25 +0100 | [diff] [blame] | 2357 | connector->base.base.interlace_allowed = 1; |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2358 | connector->base.base.doublescan_allowed = 0; |
| 2359 | connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB; |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 2360 | connector->base.get_hw_state = intel_sdvo_connector_get_hw_state; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2361 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2362 | intel_connector_attach_encoder(&connector->base, &encoder->base); |
| 2363 | drm_sysfs_connector_add(&connector->base.base); |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2364 | } |
| 2365 | |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2366 | static void |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2367 | intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo, |
| 2368 | struct intel_sdvo_connector *connector) |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2369 | { |
| 2370 | struct drm_device *dev = connector->base.base.dev; |
| 2371 | |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 2372 | intel_attach_force_audio_property(&connector->base.base); |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2373 | if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) { |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2374 | intel_attach_broadcast_rgb_property(&connector->base.base); |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2375 | intel_sdvo->color_range_auto = true; |
| 2376 | } |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2377 | } |
| 2378 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2379 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2380 | intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2381 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2382 | struct drm_encoder *encoder = &intel_sdvo->base.base; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2383 | struct drm_connector *connector; |
Simon Farnsworth | cc68c81 | 2011-09-21 17:13:30 +0100 | [diff] [blame] | 2384 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2385 | struct intel_connector *intel_connector; |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2386 | struct intel_sdvo_connector *intel_sdvo_connector; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2387 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2388 | intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL); |
| 2389 | if (!intel_sdvo_connector) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2390 | return false; |
| 2391 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2392 | if (device == 0) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2393 | intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0; |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2394 | intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2395 | } else if (device == 1) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2396 | intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1; |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2397 | intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2398 | } |
| 2399 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2400 | intel_connector = &intel_sdvo_connector->base; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2401 | connector = &intel_connector->base; |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 2402 | if (intel_sdvo_get_hotplug_support(intel_sdvo) & |
| 2403 | intel_sdvo_connector->output_flag) { |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 2404 | intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag; |
Simon Farnsworth | cc68c81 | 2011-09-21 17:13:30 +0100 | [diff] [blame] | 2405 | /* Some SDVO devices have one-shot hotplug interrupts. |
| 2406 | * Ensure that they get re-enabled when an interrupt happens. |
| 2407 | */ |
| 2408 | intel_encoder->hot_plug = intel_sdvo_enable_hotplug; |
| 2409 | intel_sdvo_enable_hotplug(intel_encoder); |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 2410 | } else { |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 2411 | intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT; |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 2412 | } |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2413 | encoder->encoder_type = DRM_MODE_ENCODER_TMDS; |
| 2414 | connector->connector_type = DRM_MODE_CONNECTOR_DVID; |
| 2415 | |
Chris Wilson | e27d853 | 2010-10-22 09:15:22 +0100 | [diff] [blame] | 2416 | if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) { |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2417 | connector->connector_type = DRM_MODE_CONNECTOR_HDMIA; |
Chris Wilson | e27d853 | 2010-10-22 09:15:22 +0100 | [diff] [blame] | 2418 | intel_sdvo->is_hdmi = true; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2419 | } |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2420 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2421 | intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo); |
Chris Wilson | f797d22 | 2010-12-23 09:43:48 +0000 | [diff] [blame] | 2422 | if (intel_sdvo->is_hdmi) |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2423 | intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector); |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2424 | |
| 2425 | return true; |
| 2426 | } |
| 2427 | |
| 2428 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2429 | intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2430 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2431 | struct drm_encoder *encoder = &intel_sdvo->base.base; |
| 2432 | struct drm_connector *connector; |
| 2433 | struct intel_connector *intel_connector; |
| 2434 | struct intel_sdvo_connector *intel_sdvo_connector; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2435 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2436 | intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL); |
| 2437 | if (!intel_sdvo_connector) |
| 2438 | return false; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2439 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2440 | intel_connector = &intel_sdvo_connector->base; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2441 | connector = &intel_connector->base; |
| 2442 | encoder->encoder_type = DRM_MODE_ENCODER_TVDAC; |
| 2443 | connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2444 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2445 | intel_sdvo->controlled_output |= type; |
| 2446 | intel_sdvo_connector->output_flag = type; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2447 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2448 | intel_sdvo->is_tv = true; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2449 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2450 | intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo); |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2451 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2452 | if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type)) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2453 | goto err; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2454 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2455 | if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector)) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2456 | goto err; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2457 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2458 | return true; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2459 | |
| 2460 | err: |
Chris Wilson | 123d5c0 | 2010-09-23 16:15:21 +0100 | [diff] [blame] | 2461 | intel_sdvo_destroy(connector); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2462 | return false; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2463 | } |
| 2464 | |
| 2465 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2466 | intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2467 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2468 | struct drm_encoder *encoder = &intel_sdvo->base.base; |
| 2469 | struct drm_connector *connector; |
| 2470 | struct intel_connector *intel_connector; |
| 2471 | struct intel_sdvo_connector *intel_sdvo_connector; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2472 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2473 | intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL); |
| 2474 | if (!intel_sdvo_connector) |
| 2475 | return false; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2476 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2477 | intel_connector = &intel_sdvo_connector->base; |
| 2478 | connector = &intel_connector->base; |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 2479 | intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2480 | encoder->encoder_type = DRM_MODE_ENCODER_DAC; |
| 2481 | connector->connector_type = DRM_MODE_CONNECTOR_VGA; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2482 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2483 | if (device == 0) { |
| 2484 | intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0; |
| 2485 | intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0; |
| 2486 | } else if (device == 1) { |
| 2487 | intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1; |
| 2488 | intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1; |
| 2489 | } |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2490 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2491 | intel_sdvo_connector_init(intel_sdvo_connector, |
| 2492 | intel_sdvo); |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2493 | return true; |
| 2494 | } |
| 2495 | |
| 2496 | static bool |
| 2497 | intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device) |
| 2498 | { |
| 2499 | struct drm_encoder *encoder = &intel_sdvo->base.base; |
| 2500 | struct drm_connector *connector; |
| 2501 | struct intel_connector *intel_connector; |
| 2502 | struct intel_sdvo_connector *intel_sdvo_connector; |
| 2503 | |
| 2504 | intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL); |
| 2505 | if (!intel_sdvo_connector) |
| 2506 | return false; |
| 2507 | |
| 2508 | intel_connector = &intel_sdvo_connector->base; |
| 2509 | connector = &intel_connector->base; |
| 2510 | encoder->encoder_type = DRM_MODE_ENCODER_LVDS; |
| 2511 | connector->connector_type = DRM_MODE_CONNECTOR_LVDS; |
| 2512 | |
| 2513 | if (device == 0) { |
| 2514 | intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0; |
| 2515 | intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0; |
| 2516 | } else if (device == 1) { |
| 2517 | intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1; |
| 2518 | intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1; |
| 2519 | } |
| 2520 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2521 | intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo); |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2522 | if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector)) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2523 | goto err; |
| 2524 | |
| 2525 | return true; |
| 2526 | |
| 2527 | err: |
Chris Wilson | 123d5c0 | 2010-09-23 16:15:21 +0100 | [diff] [blame] | 2528 | intel_sdvo_destroy(connector); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2529 | return false; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2530 | } |
Zhao Yakui | 6070a4a | 2010-02-08 21:35:12 +0800 | [diff] [blame] | 2531 | |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2532 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2533 | intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags) |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2534 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2535 | intel_sdvo->is_tv = false; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2536 | intel_sdvo->is_lvds = false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2537 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2538 | /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/ |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2539 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2540 | if (flags & SDVO_OUTPUT_TMDS0) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2541 | if (!intel_sdvo_dvi_init(intel_sdvo, 0)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2542 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2543 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2544 | if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2545 | if (!intel_sdvo_dvi_init(intel_sdvo, 1)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2546 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2547 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2548 | /* TV has no XXX1 function block */ |
Zhenyu Wang | a1f4b7ff | 2010-03-29 23:16:13 +0800 | [diff] [blame] | 2549 | if (flags & SDVO_OUTPUT_SVID0) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2550 | if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2551 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2552 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2553 | if (flags & SDVO_OUTPUT_CVBS0) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2554 | if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2555 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2556 | |
Chris Wilson | a0b1c7a | 2011-09-30 22:56:41 +0100 | [diff] [blame] | 2557 | if (flags & SDVO_OUTPUT_YPRPB0) |
| 2558 | if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0)) |
| 2559 | return false; |
| 2560 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2561 | if (flags & SDVO_OUTPUT_RGB0) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2562 | if (!intel_sdvo_analog_init(intel_sdvo, 0)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2563 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2564 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2565 | if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2566 | if (!intel_sdvo_analog_init(intel_sdvo, 1)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2567 | return false; |
Zhao Yakui | 2dd8738 | 2010-01-27 16:32:46 +0800 | [diff] [blame] | 2568 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2569 | if (flags & SDVO_OUTPUT_LVDS0) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2570 | if (!intel_sdvo_lvds_init(intel_sdvo, 0)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2571 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2572 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2573 | if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2574 | if (!intel_sdvo_lvds_init(intel_sdvo, 1)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2575 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2576 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2577 | if ((flags & SDVO_OUTPUT_MASK) == 0) { |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2578 | unsigned char bytes[2]; |
| 2579 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2580 | intel_sdvo->controlled_output = 0; |
| 2581 | memcpy(bytes, &intel_sdvo->caps.output_flags, 2); |
Dave Airlie | 51c8b40 | 2009-08-20 13:38:04 +1000 | [diff] [blame] | 2582 | DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n", |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2583 | SDVO_NAME(intel_sdvo), |
Dave Airlie | 51c8b40 | 2009-08-20 13:38:04 +1000 | [diff] [blame] | 2584 | bytes[0], bytes[1]); |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2585 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2586 | } |
Jesse Barnes | 27f8227 | 2011-09-02 12:54:37 -0700 | [diff] [blame] | 2587 | intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2588 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2589 | return true; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2590 | } |
| 2591 | |
Jani Nikula | d0ddfbd | 2012-11-12 18:31:35 +0200 | [diff] [blame] | 2592 | static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo) |
| 2593 | { |
| 2594 | struct drm_device *dev = intel_sdvo->base.base.dev; |
| 2595 | struct drm_connector *connector, *tmp; |
| 2596 | |
| 2597 | list_for_each_entry_safe(connector, tmp, |
| 2598 | &dev->mode_config.connector_list, head) { |
| 2599 | if (intel_attached_encoder(connector) == &intel_sdvo->base) |
| 2600 | intel_sdvo_destroy(connector); |
| 2601 | } |
| 2602 | } |
| 2603 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2604 | static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo, |
| 2605 | struct intel_sdvo_connector *intel_sdvo_connector, |
| 2606 | int type) |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2607 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2608 | struct drm_device *dev = intel_sdvo->base.base.dev; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2609 | struct intel_sdvo_tv_format format; |
| 2610 | uint32_t format_map, i; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2611 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2612 | if (!intel_sdvo_set_target_output(intel_sdvo, type)) |
| 2613 | return false; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2614 | |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 2615 | BUILD_BUG_ON(sizeof(format) != 6); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2616 | if (!intel_sdvo_get_value(intel_sdvo, |
| 2617 | SDVO_CMD_GET_SUPPORTED_TV_FORMATS, |
| 2618 | &format, sizeof(format))) |
| 2619 | return false; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2620 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2621 | memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format))); |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2622 | |
| 2623 | if (format_map == 0) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2624 | return false; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2625 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2626 | intel_sdvo_connector->format_supported_num = 0; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2627 | for (i = 0 ; i < TV_FORMAT_NUM; i++) |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 2628 | if (format_map & (1 << i)) |
| 2629 | intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2630 | |
| 2631 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2632 | intel_sdvo_connector->tv_format = |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2633 | drm_property_create(dev, DRM_MODE_PROP_ENUM, |
| 2634 | "mode", intel_sdvo_connector->format_supported_num); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2635 | if (!intel_sdvo_connector->tv_format) |
Chris Wilson | fcc8d67 | 2010-08-04 13:50:27 +0100 | [diff] [blame] | 2636 | return false; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2637 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2638 | for (i = 0; i < intel_sdvo_connector->format_supported_num; i++) |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2639 | drm_property_add_enum( |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2640 | intel_sdvo_connector->tv_format, i, |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 2641 | i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]); |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2642 | |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 2643 | intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0]; |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2644 | drm_object_attach_property(&intel_sdvo_connector->base.base.base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2645 | intel_sdvo_connector->tv_format, 0); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2646 | return true; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2647 | |
| 2648 | } |
| 2649 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2650 | #define ENHANCEMENT(name, NAME) do { \ |
| 2651 | if (enhancements.name) { \ |
| 2652 | if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \ |
| 2653 | !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \ |
| 2654 | return false; \ |
| 2655 | intel_sdvo_connector->max_##name = data_value[0]; \ |
| 2656 | intel_sdvo_connector->cur_##name = response; \ |
| 2657 | intel_sdvo_connector->name = \ |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 2658 | drm_property_create_range(dev, 0, #name, 0, data_value[0]); \ |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2659 | if (!intel_sdvo_connector->name) return false; \ |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2660 | drm_object_attach_property(&connector->base, \ |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2661 | intel_sdvo_connector->name, \ |
| 2662 | intel_sdvo_connector->cur_##name); \ |
| 2663 | DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \ |
| 2664 | data_value[0], data_value[1], response); \ |
| 2665 | } \ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2666 | } while (0) |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2667 | |
| 2668 | static bool |
| 2669 | intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo, |
| 2670 | struct intel_sdvo_connector *intel_sdvo_connector, |
| 2671 | struct intel_sdvo_enhancements_reply enhancements) |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2672 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2673 | struct drm_device *dev = intel_sdvo->base.base.dev; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2674 | struct drm_connector *connector = &intel_sdvo_connector->base.base; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2675 | uint16_t response, data_value[2]; |
| 2676 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2677 | /* when horizontal overscan is supported, Add the left/right property */ |
| 2678 | if (enhancements.overscan_h) { |
| 2679 | if (!intel_sdvo_get_value(intel_sdvo, |
| 2680 | SDVO_CMD_GET_MAX_OVERSCAN_H, |
| 2681 | &data_value, 4)) |
| 2682 | return false; |
| 2683 | |
| 2684 | if (!intel_sdvo_get_value(intel_sdvo, |
| 2685 | SDVO_CMD_GET_OVERSCAN_H, |
| 2686 | &response, 2)) |
| 2687 | return false; |
| 2688 | |
| 2689 | intel_sdvo_connector->max_hscan = data_value[0]; |
| 2690 | intel_sdvo_connector->left_margin = data_value[0] - response; |
| 2691 | intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin; |
| 2692 | intel_sdvo_connector->left = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 2693 | drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2694 | if (!intel_sdvo_connector->left) |
| 2695 | return false; |
| 2696 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2697 | drm_object_attach_property(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2698 | intel_sdvo_connector->left, |
| 2699 | intel_sdvo_connector->left_margin); |
| 2700 | |
| 2701 | intel_sdvo_connector->right = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 2702 | drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2703 | if (!intel_sdvo_connector->right) |
| 2704 | return false; |
| 2705 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2706 | drm_object_attach_property(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2707 | intel_sdvo_connector->right, |
| 2708 | intel_sdvo_connector->right_margin); |
| 2709 | DRM_DEBUG_KMS("h_overscan: max %d, " |
| 2710 | "default %d, current %d\n", |
| 2711 | data_value[0], data_value[1], response); |
| 2712 | } |
| 2713 | |
| 2714 | if (enhancements.overscan_v) { |
| 2715 | if (!intel_sdvo_get_value(intel_sdvo, |
| 2716 | SDVO_CMD_GET_MAX_OVERSCAN_V, |
| 2717 | &data_value, 4)) |
| 2718 | return false; |
| 2719 | |
| 2720 | if (!intel_sdvo_get_value(intel_sdvo, |
| 2721 | SDVO_CMD_GET_OVERSCAN_V, |
| 2722 | &response, 2)) |
| 2723 | return false; |
| 2724 | |
| 2725 | intel_sdvo_connector->max_vscan = data_value[0]; |
| 2726 | intel_sdvo_connector->top_margin = data_value[0] - response; |
| 2727 | intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin; |
| 2728 | intel_sdvo_connector->top = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 2729 | drm_property_create_range(dev, 0, |
| 2730 | "top_margin", 0, data_value[0]); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2731 | if (!intel_sdvo_connector->top) |
| 2732 | return false; |
| 2733 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2734 | drm_object_attach_property(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2735 | intel_sdvo_connector->top, |
| 2736 | intel_sdvo_connector->top_margin); |
| 2737 | |
| 2738 | intel_sdvo_connector->bottom = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 2739 | drm_property_create_range(dev, 0, |
| 2740 | "bottom_margin", 0, data_value[0]); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2741 | if (!intel_sdvo_connector->bottom) |
| 2742 | return false; |
| 2743 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2744 | drm_object_attach_property(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2745 | intel_sdvo_connector->bottom, |
| 2746 | intel_sdvo_connector->bottom_margin); |
| 2747 | DRM_DEBUG_KMS("v_overscan: max %d, " |
| 2748 | "default %d, current %d\n", |
| 2749 | data_value[0], data_value[1], response); |
| 2750 | } |
| 2751 | |
| 2752 | ENHANCEMENT(hpos, HPOS); |
| 2753 | ENHANCEMENT(vpos, VPOS); |
| 2754 | ENHANCEMENT(saturation, SATURATION); |
| 2755 | ENHANCEMENT(contrast, CONTRAST); |
| 2756 | ENHANCEMENT(hue, HUE); |
| 2757 | ENHANCEMENT(sharpness, SHARPNESS); |
| 2758 | ENHANCEMENT(brightness, BRIGHTNESS); |
| 2759 | ENHANCEMENT(flicker_filter, FLICKER_FILTER); |
| 2760 | ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE); |
| 2761 | ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D); |
| 2762 | ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER); |
| 2763 | ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER); |
| 2764 | |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 2765 | if (enhancements.dot_crawl) { |
| 2766 | if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2)) |
| 2767 | return false; |
| 2768 | |
| 2769 | intel_sdvo_connector->max_dot_crawl = 1; |
| 2770 | intel_sdvo_connector->cur_dot_crawl = response & 0x1; |
| 2771 | intel_sdvo_connector->dot_crawl = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 2772 | drm_property_create_range(dev, 0, "dot_crawl", 0, 1); |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 2773 | if (!intel_sdvo_connector->dot_crawl) |
| 2774 | return false; |
| 2775 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2776 | drm_object_attach_property(&connector->base, |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 2777 | intel_sdvo_connector->dot_crawl, |
| 2778 | intel_sdvo_connector->cur_dot_crawl); |
| 2779 | DRM_DEBUG_KMS("dot crawl: current %d\n", response); |
| 2780 | } |
| 2781 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2782 | return true; |
| 2783 | } |
| 2784 | |
| 2785 | static bool |
| 2786 | intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo, |
| 2787 | struct intel_sdvo_connector *intel_sdvo_connector, |
| 2788 | struct intel_sdvo_enhancements_reply enhancements) |
| 2789 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2790 | struct drm_device *dev = intel_sdvo->base.base.dev; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2791 | struct drm_connector *connector = &intel_sdvo_connector->base.base; |
| 2792 | uint16_t response, data_value[2]; |
| 2793 | |
| 2794 | ENHANCEMENT(brightness, BRIGHTNESS); |
| 2795 | |
| 2796 | return true; |
| 2797 | } |
| 2798 | #undef ENHANCEMENT |
| 2799 | |
| 2800 | static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo, |
| 2801 | struct intel_sdvo_connector *intel_sdvo_connector) |
| 2802 | { |
| 2803 | union { |
| 2804 | struct intel_sdvo_enhancements_reply reply; |
| 2805 | uint16_t response; |
| 2806 | } enhancements; |
| 2807 | |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 2808 | BUILD_BUG_ON(sizeof(enhancements) != 2); |
| 2809 | |
Chris Wilson | cf9a2f3 | 2010-09-23 16:17:33 +0100 | [diff] [blame] | 2810 | enhancements.response = 0; |
| 2811 | intel_sdvo_get_value(intel_sdvo, |
| 2812 | SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS, |
| 2813 | &enhancements, sizeof(enhancements)); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2814 | if (enhancements.response == 0) { |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2815 | DRM_DEBUG_KMS("No enhancement is supported\n"); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2816 | return true; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2817 | } |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2818 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2819 | if (IS_TV(intel_sdvo_connector)) |
| 2820 | return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2821 | else if (IS_LVDS(intel_sdvo_connector)) |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2822 | return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply); |
| 2823 | else |
| 2824 | return true; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2825 | } |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2826 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2827 | static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter, |
| 2828 | struct i2c_msg *msgs, |
| 2829 | int num) |
| 2830 | { |
| 2831 | struct intel_sdvo *sdvo = adapter->algo_data; |
| 2832 | |
| 2833 | if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus)) |
| 2834 | return -EIO; |
| 2835 | |
| 2836 | return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num); |
| 2837 | } |
| 2838 | |
| 2839 | static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter) |
| 2840 | { |
| 2841 | struct intel_sdvo *sdvo = adapter->algo_data; |
| 2842 | return sdvo->i2c->algo->functionality(sdvo->i2c); |
| 2843 | } |
| 2844 | |
| 2845 | static const struct i2c_algorithm intel_sdvo_ddc_proxy = { |
| 2846 | .master_xfer = intel_sdvo_ddc_proxy_xfer, |
| 2847 | .functionality = intel_sdvo_ddc_proxy_func |
| 2848 | }; |
| 2849 | |
| 2850 | static bool |
| 2851 | intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo, |
| 2852 | struct drm_device *dev) |
| 2853 | { |
| 2854 | sdvo->ddc.owner = THIS_MODULE; |
| 2855 | sdvo->ddc.class = I2C_CLASS_DDC; |
| 2856 | snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy"); |
| 2857 | sdvo->ddc.dev.parent = &dev->pdev->dev; |
| 2858 | sdvo->ddc.algo_data = sdvo; |
| 2859 | sdvo->ddc.algo = &intel_sdvo_ddc_proxy; |
| 2860 | |
| 2861 | return i2c_add_adapter(&sdvo->ddc) == 0; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2862 | } |
| 2863 | |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 2864 | bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2865 | { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 2866 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 2867 | struct intel_encoder *intel_encoder; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2868 | struct intel_sdvo *intel_sdvo; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2869 | int i; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2870 | intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL); |
| 2871 | if (!intel_sdvo) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2872 | return false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2873 | |
Chris Wilson | 56184e3 | 2011-05-17 14:03:50 +0100 | [diff] [blame] | 2874 | intel_sdvo->sdvo_reg = sdvo_reg; |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 2875 | intel_sdvo->is_sdvob = is_sdvob; |
| 2876 | intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1; |
Chris Wilson | 56184e3 | 2011-05-17 14:03:50 +0100 | [diff] [blame] | 2877 | intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg); |
Jani Nikula | fbfcc4f | 2012-10-22 16:12:18 +0300 | [diff] [blame] | 2878 | if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev)) |
| 2879 | goto err_i2c_bus; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2880 | |
Chris Wilson | 56184e3 | 2011-05-17 14:03:50 +0100 | [diff] [blame] | 2881 | /* encoder type will be decided later */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2882 | intel_encoder = &intel_sdvo->base; |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 2883 | intel_encoder->type = INTEL_OUTPUT_SDVO; |
Chris Wilson | 373a3cf | 2010-09-15 12:03:59 +0100 | [diff] [blame] | 2884 | drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2885 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2886 | /* Read the regs to test if we can talk to the device */ |
| 2887 | for (i = 0; i < 0x40; i++) { |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 2888 | u8 byte; |
| 2889 | |
| 2890 | if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) { |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 2891 | DRM_DEBUG_KMS("No SDVO device found on %s\n", |
| 2892 | SDVO_NAME(intel_sdvo)); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 2893 | goto err; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2894 | } |
| 2895 | } |
| 2896 | |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 2897 | intel_encoder->compute_config = intel_sdvo_compute_config; |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 2898 | intel_encoder->disable = intel_disable_sdvo; |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 2899 | intel_encoder->mode_set = intel_sdvo_mode_set; |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 2900 | intel_encoder->enable = intel_enable_sdvo; |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 2901 | intel_encoder->get_hw_state = intel_sdvo_get_hw_state; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2902 | intel_encoder->get_config = intel_sdvo_get_config; |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 2903 | |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 2904 | /* In default case sdvo lvds is false */ |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2905 | if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps)) |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 2906 | goto err; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2907 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2908 | if (intel_sdvo_output_setup(intel_sdvo, |
| 2909 | intel_sdvo->caps.output_flags) != true) { |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 2910 | DRM_DEBUG_KMS("SDVO output failed to setup on %s\n", |
| 2911 | SDVO_NAME(intel_sdvo)); |
Jani Nikula | d0ddfbd | 2012-11-12 18:31:35 +0200 | [diff] [blame] | 2912 | /* Output_setup can leave behind connectors! */ |
| 2913 | goto err_output; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2914 | } |
| 2915 | |
Chris Wilson | 7ba220c | 2013-06-09 16:02:04 +0100 | [diff] [blame] | 2916 | /* Only enable the hotplug irq if we need it, to work around noisy |
| 2917 | * hotplug lines. |
| 2918 | */ |
| 2919 | if (intel_sdvo->hotplug_active) { |
| 2920 | intel_encoder->hpd_pin = |
| 2921 | intel_sdvo->is_sdvob ? HPD_SDVO_B : HPD_SDVO_C; |
| 2922 | } |
| 2923 | |
Daniel Vetter | e506d6f | 2012-11-13 17:24:43 +0100 | [diff] [blame] | 2924 | /* |
| 2925 | * Cloning SDVO with anything is often impossible, since the SDVO |
| 2926 | * encoder can request a special input timing mode. And even if that's |
| 2927 | * not the case we have evidence that cloning a plain unscaled mode with |
| 2928 | * VGA doesn't really work. Furthermore the cloning flags are way too |
| 2929 | * simplistic anyway to express such constraints, so just give up on |
| 2930 | * cloning for SDVO encoders. |
| 2931 | */ |
| 2932 | intel_sdvo->base.cloneable = false; |
| 2933 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2934 | intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2935 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2936 | /* Set the input timing to the screen. Assume always input 0. */ |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2937 | if (!intel_sdvo_set_target_input(intel_sdvo)) |
Jani Nikula | d0ddfbd | 2012-11-12 18:31:35 +0200 | [diff] [blame] | 2938 | goto err_output; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2939 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2940 | if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo, |
| 2941 | &intel_sdvo->pixel_clock_min, |
| 2942 | &intel_sdvo->pixel_clock_max)) |
Jani Nikula | d0ddfbd | 2012-11-12 18:31:35 +0200 | [diff] [blame] | 2943 | goto err_output; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2944 | |
Zhao Yakui | 8a4c47f | 2009-07-20 13:48:04 +0800 | [diff] [blame] | 2945 | DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, " |
yakui_zhao | 342dc38 | 2009-06-02 14:12:00 +0800 | [diff] [blame] | 2946 | "clock range %dMHz - %dMHz, " |
| 2947 | "input 1: %c, input 2: %c, " |
| 2948 | "output 1: %c, output 2: %c\n", |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2949 | SDVO_NAME(intel_sdvo), |
| 2950 | intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id, |
| 2951 | intel_sdvo->caps.device_rev_id, |
| 2952 | intel_sdvo->pixel_clock_min / 1000, |
| 2953 | intel_sdvo->pixel_clock_max / 1000, |
| 2954 | (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N', |
| 2955 | (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N', |
yakui_zhao | 342dc38 | 2009-06-02 14:12:00 +0800 | [diff] [blame] | 2956 | /* check currently supported outputs */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2957 | intel_sdvo->caps.output_flags & |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2958 | (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N', |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2959 | intel_sdvo->caps.output_flags & |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2960 | (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N'); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2961 | return true; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2962 | |
Jani Nikula | d0ddfbd | 2012-11-12 18:31:35 +0200 | [diff] [blame] | 2963 | err_output: |
| 2964 | intel_sdvo_output_cleanup(intel_sdvo); |
| 2965 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 2966 | err: |
Chris Wilson | 373a3cf | 2010-09-15 12:03:59 +0100 | [diff] [blame] | 2967 | drm_encoder_cleanup(&intel_encoder->base); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2968 | i2c_del_adapter(&intel_sdvo->ddc); |
Jani Nikula | fbfcc4f | 2012-10-22 16:12:18 +0300 | [diff] [blame] | 2969 | err_i2c_bus: |
| 2970 | intel_sdvo_unselect_i2c_bus(intel_sdvo); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2971 | kfree(intel_sdvo); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2972 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2973 | return false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2974 | } |