blob: 3a4cbd5dcbd92dfa840e215aeec3714951541bf0 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kale80922fb2006-12-04 09:18:00 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kale80922fb2006-12-04 09:18:00 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
28 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040029 */
30
31#ifndef _NETXEN_NIC_H_
32#define _NETXEN_NIC_H_
33
Amit S. Kale3d396eb2006-10-21 15:33:03 -040034#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/types.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040037#include <linux/ioport.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/etherdevice.h>
41#include <linux/ip.h>
42#include <linux/in.h>
43#include <linux/tcp.h>
44#include <linux/skbuff.h>
Dhananjay Phadkef7185c72009-04-28 15:29:11 +000045#include <linux/firmware.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040046
47#include <linux/ethtool.h>
48#include <linux/mii.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040049#include <linux/timer.h>
50
David S. Miller42555892008-07-22 18:29:10 -070051#include <linux/vmalloc.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040052
Amit S. Kale3d396eb2006-10-21 15:33:03 -040053#include <asm/io.h>
54#include <asm/byteorder.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040055
56#include "netxen_nic_hw.h"
57
Dhananjay Phadke58735562008-07-21 19:44:10 -070058#define _NETXEN_NIC_LINUX_MAJOR 4
59#define _NETXEN_NIC_LINUX_MINOR 0
Dhananjay Phadkeff4fbd42009-03-13 14:52:06 +000060#define _NETXEN_NIC_LINUX_SUBVERSION 30
61#define NETXEN_NIC_LINUX_VERSIONID "4.0.30"
Dhananjay Phadke58735562008-07-21 19:44:10 -070062
Dhananjay Phadke98e31bb2009-07-01 11:41:42 +000063#define NETXEN_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
64#define _major(v) (((v) >> 24) & 0xff)
65#define _minor(v) (((v) >> 16) & 0xff)
66#define _build(v) ((v) & 0xffff)
67
68/* version in image has weird encoding:
69 * 7:0 - major
70 * 15:8 - minor
71 * 31:16 - build (little endian)
72 */
73#define NETXEN_DECODE_VERSION(v) \
74 NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
Amit S. Kale27d2ab52007-02-05 07:40:49 -080075
Mithlesh Thukral0d047612007-06-07 04:36:36 -070076#define NETXEN_NUM_FLASH_SECTORS (64)
77#define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
78#define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
79 * NETXEN_FLASH_SECTOR_SIZE)
Amit S. Kale3d396eb2006-10-21 15:33:03 -040080
Linsys Contractor Mithlesh Thukral0c25cfe2007-02-28 05:14:07 -080081#define PHAN_VENDOR_ID 0x4040
82
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000083#define RCV_DESC_RINGSIZE(rds_ring) \
84 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
85#define RCV_BUFF_RINGSIZE(rds_ring) \
Dhananjay Phadke438627c2009-03-13 14:52:03 +000086 (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000087#define STATUS_DESC_RINGSIZE(sds_ring) \
88 (sizeof(struct status_desc) * (sds_ring)->num_desc)
Dhananjay Phadked877f1e2009-04-07 22:50:40 +000089#define TX_BUFF_RINGSIZE(tx_ring) \
90 (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
91#define TX_DESC_RINGSIZE(tx_ring) \
92 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000093
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -070094#define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
Amit S. Kale3d396eb2006-10-21 15:33:03 -040095
Amit S. Kaleed25ffa2006-12-04 09:23:25 -080096#define NETXEN_RCV_PRODUCER_OFFSET 0
97#define NETXEN_RCV_PEG_DB_ID 2
98#define NETXEN_HOST_DUMMY_DMA_SIZE 1024
Amit S. Kale27d2ab52007-02-05 07:40:49 -080099#define FLASH_SUCCESS 0
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400100
101#define ADDR_IN_WINDOW1(off) \
102 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
103
Jeff Garzik47906542007-11-23 21:23:36 -0500104/*
105 * normalize a 64MB crb address to 32MB PCI window
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400106 * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
107 */
Amit S. Kale80922fb2006-12-04 09:18:00 -0800108#define NETXEN_CRB_NORMAL(reg) \
109 ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800110
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400111#define NETXEN_CRB_NORMALIZE(adapter, reg) \
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800112 pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
113
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800114#define DB_NORMALIZE(adapter, off) \
115 (adapter->ahw.db_base + (off))
116
117#define NX_P2_C0 0x24
118#define NX_P2_C1 0x25
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700119#define NX_P3_A0 0x30
120#define NX_P3_A2 0x30
121#define NX_P3_B0 0x40
122#define NX_P3_B1 0x41
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000123#define NX_P3_B2 0x42
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700124
125#define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
126#define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800127
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800128#define FIRST_PAGE_GROUP_START 0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800129#define FIRST_PAGE_GROUP_END 0x100000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800130
Mithlesh Thukral78403a92007-04-20 07:57:26 -0700131#define SECOND_PAGE_GROUP_START 0x6000000
132#define SECOND_PAGE_GROUP_END 0x68BC000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800133
134#define THIRD_PAGE_GROUP_START 0x70E4000
135#define THIRD_PAGE_GROUP_END 0x8000000
136
137#define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
138#define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
139#define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400140
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700141#define P2_MAX_MTU (8000)
142#define P3_MAX_MTU (9600)
143#define NX_ETHERMTU 1500
144#define NX_MAX_ETHERHDR 32 /* This contains some padding */
145
146#define NX_RX_NORMAL_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
147#define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
148#define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700149#define NX_CT_DEFAULT_RX_BUF_LEN 2048
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700150
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800151#define MAX_RX_BUFFER_LENGTH 1760
Amit S. Kalebd56c6b2006-12-18 05:54:36 -0800152#define MAX_RX_JUMBO_BUFFER_LENGTH 8062
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800153#define MAX_RX_LRO_BUFFER_LENGTH (8062)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800154#define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400155#define RX_JUMBO_DMA_MAP_LEN \
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800156 (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
157#define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400158
159/*
160 * Maximum number of ring contexts
161 */
162#define MAX_RING_CTX 1
163
164/* Opcodes to be used with the commands */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700165#define TX_ETHER_PKT 0x01
166#define TX_TCP_PKT 0x02
167#define TX_UDP_PKT 0x03
168#define TX_IP_PKT 0x04
169#define TX_TCP_LSO 0x05
170#define TX_TCP_LSO6 0x06
171#define TX_IPSEC 0x07
172#define TX_IPSEC_CMD 0x0a
173#define TX_TCPV6_PKT 0x0b
174#define TX_UDPV6_PKT 0x0c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400175
176/* The following opcodes are for internal consumption. */
177#define NETXEN_CONTROL_OP 0x10
178#define PEGNET_REQUEST 0x11
179
180#define MAX_NUM_CARDS 4
181
182#define MAX_BUFFERS_PER_CMD 32
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000183#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400184
185/*
186 * Following are the states of the Phantom. Phantom will set them and
187 * Host will read to check if the fields are correct.
188 */
189#define PHAN_INITIALIZE_START 0xff00
190#define PHAN_INITIALIZE_FAILED 0xffff
191#define PHAN_INITIALIZE_COMPLETE 0xff01
192
193/* Host writes the following to notify that it has done the init-handshake */
194#define PHAN_INITIALIZE_ACK 0xf00f
195
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000196#define NUM_RCV_DESC_RINGS 3
197#define NUM_STS_DESC_RINGS 4
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400198
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000199#define RCV_RING_NORMAL 0
200#define RCV_RING_JUMBO 1
201#define RCV_RING_LRO 2
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400202
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -0700203#define MAX_CMD_DESCRIPTORS 4096
Amit S. Kalebd56c6b2006-12-18 05:54:36 -0800204#define MAX_RCV_DESCRIPTORS 16384
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800205#define MAX_CMD_DESCRIPTORS_HOST 1024
206#define MAX_RCV_DESCRIPTORS_1G 2048
207#define MAX_RCV_DESCRIPTORS_10G 4096
Dhananjay Phadkee1256462009-01-29 16:05:19 -0800208#define MAX_JUMBO_RCV_DESCRIPTORS 1024
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800209#define MAX_LRO_RCV_DESCRIPTORS 8
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800210#define NETXEN_CTX_SIGNATURE 0xdee0
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000211#define NETXEN_CTX_SIGNATURE_V2 0x0002dee0
212#define NETXEN_CTX_RESET 0xbad0
Dhananjay Phadkecf981ff2009-07-17 15:27:06 +0000213#define NETXEN_CTX_D3_RESET 0xacc0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800214#define NETXEN_RCV_PRODUCER(ringid) (ringid)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400215
216#define PHAN_PEG_RCV_INITIALIZED 0xff01
217#define PHAN_PEG_RCV_START_INITIALIZE 0xff00
218
219#define get_next_index(index, length) \
220 (((index) + 1) & ((length) - 1))
221
222#define get_index_range(index,length,count) \
223 (((index) + (count)) & ((length) - 1))
224
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800225#define MPORT_SINGLE_FUNCTION_MODE 0x1111
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700226#define MPORT_MULTI_FUNCTION_MODE 0x2222
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800227
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700228#include "netxen_nic_phan_reg.h"
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800229
230/*
231 * NetXen host-peg signal message structure
232 *
233 * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
234 * Bit 2 : priv_id => must be 1
235 * Bit 3-17 : count => for doorbell
236 * Bit 18-27 : ctx_id => Context id
237 * Bit 28-31 : opcode
238 */
239
240typedef u32 netxen_ctx_msg;
241
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800242#define netxen_set_msg_peg_id(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000243 ((config_word) &= ~3, (config_word) |= val & 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800244#define netxen_set_msg_privid(config_word) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000245 ((config_word) |= 1 << 2)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800246#define netxen_set_msg_count(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000247 ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800248#define netxen_set_msg_ctxid(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000249 ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800250#define netxen_set_msg_opcode(config_word, val) \
Amit S. Kale82581172007-02-12 04:33:38 -0800251 ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800252
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000253struct netxen_rcv_ring {
254 __le64 addr;
255 __le32 size;
Al Viroa608ab9c2007-01-02 10:39:10 +0000256 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800257};
258
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000259struct netxen_sts_ring {
260 __le64 addr;
261 __le32 size;
262 __le16 msi_index;
263 __le16 rsvd;
264} ;
265
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800266struct netxen_ring_ctx {
267
268 /* one command ring */
Al Viroa608ab9c2007-01-02 10:39:10 +0000269 __le64 cmd_consumer_offset;
270 __le64 cmd_ring_addr;
271 __le32 cmd_ring_size;
272 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800273
274 /* three receive rings */
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000275 struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800276
Al Viroa608ab9c2007-01-02 10:39:10 +0000277 __le64 sts_ring_addr;
278 __le32 sts_ring_size;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800279
Al Viroa608ab9c2007-01-02 10:39:10 +0000280 __le32 ctx_id;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000281
282 __le64 rsrvd_2[3];
283 __le32 sts_ring_count;
284 __le32 rsrvd_3;
285 struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
286
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800287} __attribute__ ((aligned(64)));
288
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400289/*
290 * Following data structures describe the descriptors that will be used.
291 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
292 * we are doing LSO (above the 1500 size packet) only.
293 */
294
295/*
296 * The size of reference handle been changed to 16 bits to pass the MSS fields
297 * for the LSO packet
298 */
299
300#define FLAGS_CHECKSUM_ENABLED 0x01
301#define FLAGS_LSO_ENABLED 0x02
302#define FLAGS_IPSEC_SA_ADD 0x04
303#define FLAGS_IPSEC_SA_DELETE 0x08
304#define FLAGS_VLAN_TAGGED 0x10
305
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800306#define netxen_set_cmd_desc_port(cmd_desc, var) \
307 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700308#define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700309 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400310
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800311#define netxen_set_tx_port(_desc, _port) \
312 (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800313
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800314#define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
315 (_desc)->flags_opcode = \
316 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800317
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800318#define netxen_set_tx_frags_len(_desc, _frags, _len) \
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000319 (_desc)->nfrags__length = \
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800320 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400321
322struct cmd_desc_type0 {
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800323 u8 tcp_hdr_offset; /* For LSO only */
324 u8 ip_hdr_offset; /* For LSO only */
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000325 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
326 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400327
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000328 __le64 addr_buffer2;
329
330 __le16 reference_handle;
331 __le16 mss;
332 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400333 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
Al Viroa608ab9c2007-01-02 10:39:10 +0000334 __le16 conn_id; /* IPSec offoad only */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400335
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000336 __le64 addr_buffer3;
337 __le64 addr_buffer1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400338
Dhananjay Phadked32cc3d2009-03-09 08:50:53 +0000339 __le16 buffer_length[4];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400340
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000341 __le64 addr_buffer4;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400342
Al Viroa608ab9c2007-01-02 10:39:10 +0000343 __le64 unused;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800344
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400345} __attribute__ ((aligned(64)));
346
347/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
348struct rcv_desc {
Al Viroa608ab9c2007-01-02 10:39:10 +0000349 __le16 reference_handle;
350 __le16 reserved;
351 __le32 buffer_length; /* allocated buffer length (usually 2K) */
352 __le64 addr_buffer;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400353};
354
355/* opcode field in status_desc */
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000356#define NETXEN_NIC_SYN_OFFLOAD 0x03
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700357#define NETXEN_NIC_RXPKT_DESC 0x04
358#define NETXEN_OLD_RXPKT_DESC 0x3f
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000359#define NETXEN_NIC_RESPONSE_DESC 0x05
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400360
361/* for status field in status_desc */
362#define STATUS_NEED_CKSUM (1)
363#define STATUS_CKSUM_OK (2)
364
365/* owner bits of status_desc */
Dhananjay Phadke0ddc1102009-03-09 08:50:52 +0000366#define STATUS_OWNER_HOST (0x1ULL << 56)
367#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400368
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000369/* Status descriptor:
370 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
371 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
372 53-55 desc_cnt, 56-57 owner, 58-63 opcode
373 */
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800374#define netxen_get_sts_port(sts_data) \
375 ((sts_data) & 0x0F)
376#define netxen_get_sts_status(sts_data) \
377 (((sts_data) >> 4) & 0x0F)
378#define netxen_get_sts_type(sts_data) \
379 (((sts_data) >> 8) & 0x0F)
380#define netxen_get_sts_totallength(sts_data) \
381 (((sts_data) >> 12) & 0xFFFF)
382#define netxen_get_sts_refhandle(sts_data) \
383 (((sts_data) >> 28) & 0xFFFF)
384#define netxen_get_sts_prot(sts_data) \
385 (((sts_data) >> 44) & 0x0F)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700386#define netxen_get_sts_pkt_offset(sts_data) \
387 (((sts_data) >> 48) & 0x1F)
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000388#define netxen_get_sts_desc_cnt(sts_data) \
389 (((sts_data) >> 53) & 0x7)
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800390#define netxen_get_sts_opcode(sts_data) \
391 (((sts_data) >> 58) & 0x03F)
392
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400393struct status_desc {
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000394 __le64 status_desc_data[2];
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700395} __attribute__ ((aligned(16)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400396
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400397/* The version of the main data structure */
398#define NETXEN_BDINFO_VERSION 1
399
400/* Magic number to let user know flash is programmed */
401#define NETXEN_BDINFO_MAGIC 0x12345678
402
403/* Max number of Gig ports on a Phantom board */
404#define NETXEN_MAX_PORTS 4
405
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000406#define NETXEN_BRDTYPE_P1_BD 0x0000
407#define NETXEN_BRDTYPE_P1_SB 0x0001
408#define NETXEN_BRDTYPE_P1_SMAX 0x0002
409#define NETXEN_BRDTYPE_P1_SOCK 0x0003
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400410
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000411#define NETXEN_BRDTYPE_P2_SOCK_31 0x0008
412#define NETXEN_BRDTYPE_P2_SOCK_35 0x0009
413#define NETXEN_BRDTYPE_P2_SB35_4G 0x000a
414#define NETXEN_BRDTYPE_P2_SB31_10G 0x000b
415#define NETXEN_BRDTYPE_P2_SB31_2G 0x000c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400416
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000417#define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d
418#define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e
419#define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700420
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000421#define NETXEN_BRDTYPE_P3_REF_QG 0x0021
422#define NETXEN_BRDTYPE_P3_HMEZ 0x0022
423#define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023
424#define NETXEN_BRDTYPE_P3_4_GB 0x0024
425#define NETXEN_BRDTYPE_P3_IMEZ 0x0025
426#define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026
427#define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027
428#define NETXEN_BRDTYPE_P3_XG_LOM 0x0028
429#define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029
430#define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a
431#define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b
432#define NETXEN_BRDTYPE_P3_10G_CX4 0x0031
433#define NETXEN_BRDTYPE_P3_10G_XFP 0x0032
434#define NETXEN_BRDTYPE_P3_10G_TP 0x0080
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400435
436struct netxen_board_info {
437 u32 header_version;
438
439 u32 board_mfg;
440 u32 board_type;
441 u32 board_num;
442 u32 chip_id;
443 u32 chip_minor;
444 u32 chip_major;
445 u32 chip_pkg;
446 u32 chip_lot;
447
448 u32 port_mask; /* available niu ports */
449 u32 peg_mask; /* available pegs */
450 u32 icache_ok; /* can we run with icache? */
451 u32 dcache_ok; /* can we run with dcache? */
452 u32 casper_ok;
453
454 u32 mac_addr_lo_0;
455 u32 mac_addr_lo_1;
456 u32 mac_addr_lo_2;
457 u32 mac_addr_lo_3;
458
459 /* MN-related config */
460 u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
461 u32 mn_sync_shift_cclk;
462 u32 mn_sync_shift_mclk;
463 u32 mn_wb_en;
464 u32 mn_crystal_freq; /* in MHz */
465 u32 mn_speed; /* in MHz */
466 u32 mn_org;
467 u32 mn_depth;
468 u32 mn_ranks_0; /* ranks per slot */
469 u32 mn_ranks_1; /* ranks per slot */
470 u32 mn_rd_latency_0;
471 u32 mn_rd_latency_1;
472 u32 mn_rd_latency_2;
473 u32 mn_rd_latency_3;
474 u32 mn_rd_latency_4;
475 u32 mn_rd_latency_5;
476 u32 mn_rd_latency_6;
477 u32 mn_rd_latency_7;
478 u32 mn_rd_latency_8;
479 u32 mn_dll_val[18];
480 u32 mn_mode_reg; /* MIU DDR Mode Register */
481 u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
482 u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
483 u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
484 u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
485
486 /* SN-related config */
487 u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
488 u32 sn_pt_mode; /* pass through mode */
489 u32 sn_ecc_en;
490 u32 sn_wb_en;
491 u32 sn_crystal_freq;
492 u32 sn_speed;
493 u32 sn_org;
494 u32 sn_depth;
495 u32 sn_dll_tap;
496 u32 sn_rd_latency;
497
498 u32 mac_addr_hi_0;
499 u32 mac_addr_hi_1;
500 u32 mac_addr_hi_2;
501 u32 mac_addr_hi_3;
502
503 u32 magic; /* indicates flash has been initialized */
504
505 u32 mn_rdimm;
506 u32 mn_dll_override;
507
508};
509
510#define FLASH_NUM_PORTS (4)
511
512struct netxen_flash_mac_addr {
513 u32 flash_addr[32];
514};
515
516struct netxen_user_old_info {
517 u8 flash_md5[16];
518 u8 crbinit_md5[16];
519 u8 brdcfg_md5[16];
520 /* bootloader */
521 u32 bootld_version;
522 u32 bootld_size;
523 u8 bootld_md5[16];
524 /* image */
525 u32 image_version;
526 u32 image_size;
527 u8 image_md5[16];
528 /* primary image status */
529 u32 primary_status;
530 u32 secondary_present;
531
532 /* MAC address , 4 ports */
533 struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
534};
535#define FLASH_NUM_MAC_PER_PORT 32
536struct netxen_user_info {
537 u8 flash_md5[16 * 64];
538 /* bootloader */
539 u32 bootld_version;
540 u32 bootld_size;
541 /* image */
542 u32 image_version;
543 u32 image_size;
544 /* primary image status */
545 u32 primary_status;
546 u32 secondary_present;
547
548 /* MAC address , 4 ports, 32 address per port */
549 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
550 u32 sub_sys_id;
551 u8 serial_num[32];
552
553 /* Any user defined data */
554};
555
556/*
557 * Flash Layout - new format.
558 */
559struct netxen_new_user_info {
560 u8 flash_md5[16 * 64];
561 /* bootloader */
562 u32 bootld_version;
563 u32 bootld_size;
564 /* image */
565 u32 image_version;
566 u32 image_size;
567 /* primary image status */
568 u32 primary_status;
569 u32 secondary_present;
570
571 /* MAC address , 4 ports, 32 address per port */
572 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
573 u32 sub_sys_id;
574 u8 serial_num[32];
575
576 /* Any user defined data */
577};
578
579#define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
580#define SECONDARY_IMAGE_ABSENT 0xffffffff
581#define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
582#define PRIMARY_IMAGE_BAD 0xffffffff
583
584/* Flash memory map */
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000585#define NETXEN_CRBINIT_START 0 /* crbinit section */
586#define NETXEN_BRDCFG_START 0x4000 /* board config */
587#define NETXEN_INITCODE_START 0x6000 /* pegtune code */
588#define NETXEN_BOOTLD_START 0x10000 /* bootld */
589#define NETXEN_IMAGE_START 0x43000 /* compressed image */
590#define NETXEN_SECONDARY_START 0x200000 /* backup images */
591#define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */
592#define NETXEN_USER_START 0x3E8000 /* Firmare info */
593#define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400594
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800595#define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
596#define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
597#define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
598#define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
599#define NX_FW_MIN_SIZE (0x3fffff)
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -0700600#define NX_P2_MN_ROMIMAGE 0
601#define NX_P3_CT_ROMIMAGE 1
602#define NX_P3_MN_ROMIMAGE 2
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +0000603#define NX_FLASH_ROMIMAGE 3
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800604
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700605#define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400606
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700607#define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
608#define NETXEN_INIT_SECTOR (0)
609#define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
610#define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
611#define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
612#define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
613#define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
614#define NETXEN_NUM_PRIMARY_SECTORS (0x20)
615#define NETXEN_NUM_CONFIG_SECTORS (1)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800616extern char netxen_nic_driver_name[];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400617
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400618/* Number of status descriptors to handle per interrupt */
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000619#define MAX_STATUS_HANDLE (64)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400620
621/*
622 * netxen_skb_frag{} is to contain mapping info for each SG list. This
623 * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
624 */
625struct netxen_skb_frag {
626 u64 dma;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000627 u64 length;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400628};
629
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700630#define _netxen_set_bits(config_word, start, bits, val) {\
631 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
632 unsigned long long __tvalue = (val); \
633 (config_word) &= ~__tmask; \
634 (config_word) |= (((__tvalue) << (start)) & __tmask); \
635}
Jeff Garzik47906542007-11-23 21:23:36 -0500636
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700637#define _netxen_clear_bits(config_word, start, bits) {\
638 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
639 (config_word) &= ~__tmask; \
Jeff Garzik47906542007-11-23 21:23:36 -0500640}
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700641
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400642/* Following defines are for the state of the buffers */
643#define NETXEN_BUFFER_FREE 0
644#define NETXEN_BUFFER_BUSY 1
645
646/*
647 * There will be one netxen_buffer per skb packet. These will be
648 * used to save the dma info for pci_unmap_page()
649 */
650struct netxen_cmd_buffer {
651 struct sk_buff *skb;
652 struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800653 u32 frag_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400654};
655
656/* In rx_buffer, we do not need multiple fragments as is a single buffer */
657struct netxen_rx_buffer {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700658 struct list_head list;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400659 struct sk_buff *skb;
660 u64 dma;
661 u16 ref_handle;
662 u16 state;
663};
664
665/* Board types */
666#define NETXEN_NIC_GBE 0x01
667#define NETXEN_NIC_XGBE 0x02
668
669/*
670 * One hardware_context{} per adapter
671 * contains interrupt info as well shared hardware info.
672 */
673struct netxen_hardware_context {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800674 void __iomem *pci_base0;
675 void __iomem *pci_base1;
676 void __iomem *pci_base2;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800677 void __iomem *db_base;
678 unsigned long db_len;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700679 unsigned long pci_len0;
680
681 int qdr_sn_window;
682 int ddr_mn_window;
683 unsigned long mn_win_crb;
684 unsigned long ms_win_crb;
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800685
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000686 u8 cut_through;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400687 u8 revision_id;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000688 u8 pci_func;
689 u8 linkup;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000690 u16 port_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000691 u16 board_type;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400692};
693
694#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
695#define ETHERNET_FCS_SIZE 4
696
697struct netxen_adapter_stats {
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700698 u64 xmitcalled;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700699 u64 xmitfinished;
Dhananjay Phadked1847a72008-03-17 19:59:51 -0700700 u64 rxdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700701 u64 txdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700702 u64 csummed;
703 u64 no_rcv;
704 u64 rxbytes;
705 u64 txbytes;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400706};
707
708/*
709 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
710 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
711 */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700712struct nx_host_rds_ring {
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400713 u32 producer;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000714 u32 crb_rcv_producer;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000715 u32 num_desc;
716 u32 dma_size;
717 u32 skb_size;
718 u32 flags;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000719 struct rcv_desc *desc_head;
720 struct netxen_rx_buffer *rx_buf_arr;
721 struct list_head free_list;
722 spinlock_t lock;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000723 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400724};
725
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000726struct nx_host_sds_ring {
727 u32 consumer;
728 u32 crb_sts_consumer;
729 u32 crb_intr_mask;
730 u32 num_desc;
731
732 struct status_desc *desc_head;
733 struct netxen_adapter *adapter;
734 struct napi_struct napi;
735 struct list_head free_list[NUM_RCV_DESC_RINGS];
736
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000737 int irq;
738
739 dma_addr_t phys_addr;
740 char name[IFNAMSIZ+4];
741};
742
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000743struct nx_host_tx_ring {
744 u32 producer;
745 __le32 *hw_consumer;
746 u32 sw_consumer;
747 u32 crb_cmd_producer;
748 u32 crb_cmd_consumer;
749 u32 num_desc;
750
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000751 struct netdev_queue *txq;
752
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000753 struct netxen_cmd_buffer *cmd_buf_arr;
754 struct cmd_desc_type0 *desc_head;
755 dma_addr_t phys_addr;
756};
757
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400758/*
759 * Receive context. There is one such structure per instance of the
760 * receive processing. Any state information that is relevant to
761 * the receive, and is must be in this structure. The global data may be
762 * present elsewhere.
763 */
764struct netxen_recv_context {
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700765 u32 state;
766 u16 context_id;
767 u16 virt_port;
768
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000769 struct nx_host_rds_ring *rds_rings;
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +0000770 struct nx_host_sds_ring *sds_rings;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000771
772 struct netxen_ring_ctx *hwctx;
773 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400774};
775
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700776/* New HW context creation */
777
778#define NX_OS_CRB_RETRY_COUNT 4000
779#define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
780 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
781
782#define NX_CDRP_CLEAR 0x00000000
783#define NX_CDRP_CMD_BIT 0x80000000
784
785/*
786 * All responses must have the NX_CDRP_CMD_BIT cleared
787 * in the crb NX_CDRP_CRB_OFFSET.
788 */
789#define NX_CDRP_FORM_RSP(rsp) (rsp)
790#define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
791
792#define NX_CDRP_RSP_OK 0x00000001
793#define NX_CDRP_RSP_FAIL 0x00000002
794#define NX_CDRP_RSP_TIMEOUT 0x00000003
795
796/*
797 * All commands must have the NX_CDRP_CMD_BIT set in
798 * the crb NX_CDRP_CRB_OFFSET.
799 */
800#define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
801#define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
802
803#define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
804#define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
805#define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
806#define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
807#define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
808#define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
809#define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
810#define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
811#define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
812#define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
813#define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
814#define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
815#define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
816#define NX_CDRP_CMD_SET_MTU 0x00000012
817#define NX_CDRP_CMD_MAX 0x00000013
818
819#define NX_RCODE_SUCCESS 0
820#define NX_RCODE_NO_HOST_MEM 1
821#define NX_RCODE_NO_HOST_RESOURCE 2
822#define NX_RCODE_NO_CARD_CRB 3
823#define NX_RCODE_NO_CARD_MEM 4
824#define NX_RCODE_NO_CARD_RESOURCE 5
825#define NX_RCODE_INVALID_ARGS 6
826#define NX_RCODE_INVALID_ACTION 7
827#define NX_RCODE_INVALID_STATE 8
828#define NX_RCODE_NOT_SUPPORTED 9
829#define NX_RCODE_NOT_PERMITTED 10
830#define NX_RCODE_NOT_READY 11
831#define NX_RCODE_DOES_NOT_EXIST 12
832#define NX_RCODE_ALREADY_EXISTS 13
833#define NX_RCODE_BAD_SIGNATURE 14
834#define NX_RCODE_CMD_NOT_IMPL 15
835#define NX_RCODE_CMD_INVALID 16
836#define NX_RCODE_TIMEOUT 17
837#define NX_RCODE_CMD_FAILED 18
838#define NX_RCODE_MAX_EXCEEDED 19
839#define NX_RCODE_MAX 20
840
841#define NX_DESTROY_CTX_RESET 0
842#define NX_DESTROY_CTX_D3_RESET 1
843#define NX_DESTROY_CTX_MAX 2
844
845/*
846 * Capabilities
847 */
848#define NX_CAP_BIT(class, bit) (1 << bit)
849#define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
850#define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
851#define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
852#define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
853#define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
854#define NX_CAP0_LRO NX_CAP_BIT(0, 5)
855#define NX_CAP0_LSO NX_CAP_BIT(0, 6)
856#define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
857#define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
858
859/*
860 * Context state
861 */
862#define NX_HOST_CTX_STATE_FREED 0
863#define NX_HOST_CTX_STATE_ALLOCATED 1
864#define NX_HOST_CTX_STATE_ACTIVE 2
865#define NX_HOST_CTX_STATE_DISABLED 3
866#define NX_HOST_CTX_STATE_QUIESCED 4
867#define NX_HOST_CTX_STATE_MAX 5
868
869/*
870 * Rx context
871 */
872
873typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800874 __le64 host_phys_addr; /* Ring base addr */
875 __le32 ring_size; /* Ring entries */
876 __le16 msi_index;
877 __le16 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700878} nx_hostrq_sds_ring_t;
879
880typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800881 __le64 host_phys_addr; /* Ring base addr */
882 __le64 buff_size; /* Packet buffer size */
883 __le32 ring_size; /* Ring entries */
884 __le32 ring_kind; /* Class of ring */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700885} nx_hostrq_rds_ring_t;
886
887typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800888 __le64 host_rsp_dma_addr; /* Response dma'd here */
889 __le32 capabilities[4]; /* Flag bit vector */
890 __le32 host_int_crb_mode; /* Interrupt crb usage */
891 __le32 host_rds_crb_mode; /* RDS crb usage */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700892 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800893 __le32 rds_ring_offset; /* Offset to RDS config */
894 __le32 sds_ring_offset; /* Offset to SDS config */
895 __le16 num_rds_rings; /* Count of RDS rings */
896 __le16 num_sds_rings; /* Count of SDS rings */
897 __le16 rsvd1; /* Padding */
898 __le16 rsvd2; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700899 u8 reserved[128]; /* reserve space for future expansion*/
900 /* MUST BE 64-bit aligned.
901 The following is packed:
902 - N hostrq_rds_rings
903 - N hostrq_sds_rings */
904 char data[0];
905} nx_hostrq_rx_ctx_t;
906
907typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800908 __le32 host_producer_crb; /* Crb to use */
909 __le32 rsvd1; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700910} nx_cardrsp_rds_ring_t;
911
912typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800913 __le32 host_consumer_crb; /* Crb to use */
914 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700915} nx_cardrsp_sds_ring_t;
916
917typedef struct {
918 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800919 __le32 rds_ring_offset; /* Offset to RDS config */
920 __le32 sds_ring_offset; /* Offset to SDS config */
921 __le32 host_ctx_state; /* Starting State */
922 __le32 num_fn_per_port; /* How many PCI fn share the port */
923 __le16 num_rds_rings; /* Count of RDS rings */
924 __le16 num_sds_rings; /* Count of SDS rings */
925 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700926 u8 phys_port; /* Physical id of port */
927 u8 virt_port; /* Virtual/Logical id of port */
928 u8 reserved[128]; /* save space for future expansion */
929 /* MUST BE 64-bit aligned.
930 The following is packed:
931 - N cardrsp_rds_rings
932 - N cardrs_sds_rings */
933 char data[0];
934} nx_cardrsp_rx_ctx_t;
935
936#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
937 (sizeof(HOSTRQ_RX) + \
938 (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
939 (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
940
941#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
942 (sizeof(CARDRSP_RX) + \
943 (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
944 (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
945
946/*
947 * Tx context
948 */
949
950typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800951 __le64 host_phys_addr; /* Ring base addr */
952 __le32 ring_size; /* Ring entries */
953 __le32 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700954} nx_hostrq_cds_ring_t;
955
956typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800957 __le64 host_rsp_dma_addr; /* Response dma'd here */
958 __le64 cmd_cons_dma_addr; /* */
959 __le64 dummy_dma_addr; /* */
960 __le32 capabilities[4]; /* Flag bit vector */
961 __le32 host_int_crb_mode; /* Interrupt crb usage */
962 __le32 rsvd1; /* Padding */
963 __le16 rsvd2; /* Padding */
964 __le16 interrupt_ctl;
965 __le16 msi_index;
966 __le16 rsvd3; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700967 nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
968 u8 reserved[128]; /* future expansion */
969} nx_hostrq_tx_ctx_t;
970
971typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800972 __le32 host_producer_crb; /* Crb to use */
973 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700974} nx_cardrsp_cds_ring_t;
975
976typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800977 __le32 host_ctx_state; /* Starting state */
978 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700979 u8 phys_port; /* Physical id of port */
980 u8 virt_port; /* Virtual/Logical id of port */
981 nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
982 u8 reserved[128]; /* future expansion */
983} nx_cardrsp_tx_ctx_t;
984
985#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
986#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
987
988/* CRB */
989
990#define NX_HOST_RDS_CRB_MODE_UNIQUE 0
991#define NX_HOST_RDS_CRB_MODE_SHARED 1
992#define NX_HOST_RDS_CRB_MODE_CUSTOM 2
993#define NX_HOST_RDS_CRB_MODE_MAX 3
994
995#define NX_HOST_INT_CRB_MODE_UNIQUE 0
996#define NX_HOST_INT_CRB_MODE_SHARED 1
997#define NX_HOST_INT_CRB_MODE_NORX 2
998#define NX_HOST_INT_CRB_MODE_NOTX 3
999#define NX_HOST_INT_CRB_MODE_NORXTX 4
1000
1001
1002/* MAC */
1003
1004#define MC_COUNT_P2 16
1005#define MC_COUNT_P3 38
1006
1007#define NETXEN_MAC_NOOP 0
1008#define NETXEN_MAC_ADD 1
1009#define NETXEN_MAC_DEL 2
1010
1011typedef struct nx_mac_list_s {
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +00001012 struct list_head list;
1013 uint8_t mac_addr[ETH_ALEN+2];
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001014} nx_mac_list_t;
1015
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001016/*
1017 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
1018 * adjusted based on configured MTU.
1019 */
1020#define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
1021#define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
1022#define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
1023#define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
1024
1025#define NETXEN_NIC_INTR_DEFAULT 0x04
1026
1027typedef union {
1028 struct {
1029 uint16_t rx_packets;
1030 uint16_t rx_time_us;
1031 uint16_t tx_packets;
1032 uint16_t tx_time_us;
1033 } data;
1034 uint64_t word;
1035} nx_nic_intr_coalesce_data_t;
1036
1037typedef struct {
1038 uint16_t stats_time_us;
1039 uint16_t rate_sample_time;
1040 uint16_t flags;
1041 uint16_t rsvd_1;
1042 uint32_t low_threshold;
1043 uint32_t high_threshold;
1044 nx_nic_intr_coalesce_data_t normal;
1045 nx_nic_intr_coalesce_data_t low;
1046 nx_nic_intr_coalesce_data_t high;
1047 nx_nic_intr_coalesce_data_t irq;
1048} nx_nic_intr_coalesce_t;
1049
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001050#define NX_HOST_REQUEST 0x13
1051#define NX_NIC_REQUEST 0x14
1052
1053#define NX_MAC_EVENT 0x1
1054
Dhananjay Phadke6598b162009-07-26 20:07:37 +00001055#define NX_IP_UP 2
1056#define NX_IP_DOWN 3
1057
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001058/*
1059 * Driver --> Firmware
1060 */
1061#define NX_NIC_H2C_OPCODE_START 0
1062#define NX_NIC_H2C_OPCODE_CONFIG_RSS 1
1063#define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2
1064#define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
1065#define NX_NIC_H2C_OPCODE_CONFIG_LED 4
1066#define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
1067#define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6
1068#define NX_NIC_H2C_OPCODE_LRO_REQUEST 7
1069#define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8
1070#define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9
1071#define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
1072#define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11
1073#define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
1074#define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
1075#define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
1076#define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
1077#define NX_NIC_H2C_OPCODE_GET_NET_STATS 16
1078#define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
1079#define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18
1080#define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19
1081#define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20
1082#define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21
1083#define NX_NIC_C2C_OPCODE 22
1084#define NX_NIC_H2C_OPCODE_LAST 23
1085
1086/*
1087 * Firmware --> Driver
1088 */
1089
1090#define NX_NIC_C2H_OPCODE_START 128
1091#define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
1092#define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
1093#define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
1094#define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
1095#define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
1096#define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
1097#define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
1098#define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136
1099#define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
1100#define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
1101#define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
1102#define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
1103#define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
1104#define NX_NIC_C2H_OPCODE_LAST 142
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001105
1106#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
1107#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
1108#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
1109
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001110#define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5)
1111#define NX_FW_CAPABILITY_SWITCHING (1 << 6)
1112
1113/* module types */
1114#define LINKEVENT_MODULE_NOT_PRESENT 1
1115#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
1116#define LINKEVENT_MODULE_OPTICAL_SRLR 3
1117#define LINKEVENT_MODULE_OPTICAL_LRM 4
1118#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
1119#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
1120#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
1121#define LINKEVENT_MODULE_TWINAX 8
1122
1123#define LINKSPEED_10GBPS 10000
1124#define LINKSPEED_1GBPS 1000
1125#define LINKSPEED_100MBPS 100
1126#define LINKSPEED_10MBPS 10
1127
1128#define LINKSPEED_ENCODED_10MBPS 0
1129#define LINKSPEED_ENCODED_100MBPS 1
1130#define LINKSPEED_ENCODED_1GBPS 2
1131
1132#define LINKEVENT_AUTONEG_DISABLED 0
1133#define LINKEVENT_AUTONEG_ENABLED 1
1134
1135#define LINKEVENT_HALF_DUPLEX 0
1136#define LINKEVENT_FULL_DUPLEX 1
1137
1138#define LINKEVENT_LINKSPEED_MBPS 0
1139#define LINKEVENT_LINKSPEED_ENCODED 1
1140
1141/* firmware response header:
1142 * 63:58 - message type
1143 * 57:56 - owner
1144 * 55:53 - desc count
1145 * 52:48 - reserved
1146 * 47:40 - completion id
1147 * 39:32 - opcode
1148 * 31:16 - error code
1149 * 15:00 - reserved
1150 */
1151#define netxen_get_nic_msgtype(msg_hdr) \
1152 ((msg_hdr >> 58) & 0x3F)
1153#define netxen_get_nic_msg_compid(msg_hdr) \
1154 ((msg_hdr >> 40) & 0xFF)
1155#define netxen_get_nic_msg_opcode(msg_hdr) \
1156 ((msg_hdr >> 32) & 0xFF)
1157#define netxen_get_nic_msg_errcode(msg_hdr) \
1158 ((msg_hdr >> 16) & 0xFFFF)
1159
1160typedef struct {
1161 union {
1162 struct {
1163 u64 hdr;
1164 u64 body[7];
1165 };
1166 u64 words[8];
1167 };
1168} nx_fw_msg_t;
1169
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001170typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001171 __le64 qhdr;
1172 __le64 req_hdr;
1173 __le64 words[6];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001174} nx_nic_req_t;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001175
1176typedef struct {
1177 u8 op;
1178 u8 tag;
1179 u8 mac_addr[6];
1180} nx_mac_req_t;
1181
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001182#define MAX_PENDING_DESC_BLOCK_SIZE 64
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001183
Dhananjay Phadke29566402008-07-21 19:44:04 -07001184#define NETXEN_NIC_MSI_ENABLED 0x02
1185#define NETXEN_NIC_MSIX_ENABLED 0x04
1186#define NETXEN_IS_MSI_FAMILY(adapter) \
1187 ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1188
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001189#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
Dhananjay Phadke29566402008-07-21 19:44:04 -07001190#define NETXEN_MSIX_TBL_SPACE 8192
1191#define NETXEN_PCI_REG_MSIX_TBL 0x44
1192
1193#define NETXEN_DB_MAPSIZE_BYTES 0x1000
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001194
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001195#define NETXEN_NETDEV_WEIGHT 128
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001196#define NETXEN_ADAPTER_UP_MAGIC 777
1197#define NETXEN_NIC_PEG_TUNE 0
1198
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001199struct netxen_dummy_dma {
1200 void *addr;
1201 dma_addr_t phys_addr;
1202};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001203
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001204struct netxen_adapter {
1205 struct netxen_hardware_context ahw;
Jeff Garzik47906542007-11-23 21:23:36 -05001206
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001207 struct net_device *netdev;
1208 struct pci_dev *pdev;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +00001209 struct list_head mac_list;
Dhananjay Phadke623621b2008-07-21 19:44:01 -07001210
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001211 u32 curr_window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001212 u32 crb_win;
1213 rwlock_t adapter_lock;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001214
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001215 spinlock_t tx_clean_lock;
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -07001216
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +00001217 u16 num_txd;
1218 u16 num_rxd;
1219 u16 num_jumbo_rxd;
1220 u16 num_lro_rxd;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001221
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001222 u8 max_rds_rings;
1223 u8 max_sds_rings;
1224 u8 driver_mismatch;
1225 u8 msix_supported;
1226 u8 rx_csum;
1227 u8 pci_using_dac;
1228 u8 portnum;
1229 u8 physical_port;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001230
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001231 u8 mc_enabled;
1232 u8 max_mc_count;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +00001233 u8 rss_supported;
1234 u8 resv2;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001235 u32 resv3;
1236
1237 u8 has_link_events;
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +00001238 u8 fw_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001239 u16 tx_context_id;
1240 u16 mtu;
1241 u16 is_up;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001242
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001243 u16 link_speed;
1244 u16 link_duplex;
1245 u16 link_autoneg;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001246 u16 module_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001247
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001248 u32 capabilities;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001249 u32 flags;
1250 u32 irq;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001251 u32 temp;
Dhananjay Phadke29566402008-07-21 19:44:04 -07001252
Dhananjay Phadke7a2469c2009-05-08 22:02:27 +00001253 u32 msi_tgt_status;
1254 u32 resv4;
1255
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001256 struct netxen_adapter_stats stats;
Jeff Garzik47906542007-11-23 21:23:36 -05001257
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +00001258 struct netxen_recv_context recv_ctx;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +00001259 struct nx_host_tx_ring *tx_ring;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001260
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001261 int (*enable_phy_interrupts) (struct netxen_adapter *);
1262 int (*disable_phy_interrupts) (struct netxen_adapter *);
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001263 int (*macaddr_set) (struct netxen_adapter *, u8 *);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001264 int (*set_mtu) (struct netxen_adapter *, int);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001265 int (*set_promisc) (struct netxen_adapter *, u32);
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001266 void (*set_multi) (struct net_device *);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001267 int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
1268 int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
Amit S. Kale80922fb2006-12-04 09:18:00 -08001269 int (*init_port) (struct netxen_adapter *, int);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001270 int (*stop_port) (struct netxen_adapter *);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001271
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001272 u32 (*hw_read_wx)(struct netxen_adapter *, ulong);
1273 int (*hw_write_wx)(struct netxen_adapter *, ulong, u32);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001274 int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
1275 int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
1276 int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
1277 u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001278 unsigned long (*pci_set_window)(struct netxen_adapter *,
1279 unsigned long long);
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001280
1281 struct netxen_legacy_intr_set legacy_intr;
1282
1283 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1284
1285 struct netxen_dummy_dma dummy_dma;
1286
1287 struct work_struct watchdog_task;
1288 struct timer_list watchdog_timer;
1289 struct work_struct tx_timeout_task;
1290
1291 struct net_device_stats net_stats;
1292
1293 nx_nic_intr_coalesce_t coal;
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001294
1295 u32 fw_major;
1296 u32 fw_version;
1297 const struct firmware *fw;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001298};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001299
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001300int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1301int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1302int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
1303int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001304int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
Al Viroa608ab9c2007-01-02 10:39:10 +00001305 __u32 * readval);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001306int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
Al Viroa608ab9c2007-01-02 10:39:10 +00001307 long reg, __u32 val);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001308
1309/* Functions available from netxen_nic_hw.c */
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001310int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
1311int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001312
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001313int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1314int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1315
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001316#define NXRD32(adapter, off) \
1317 (adapter->hw_read_wx(adapter, off))
1318#define NXWR32(adapter, off, val) \
1319 (adapter->hw_write_wx(adapter, off, val))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001320
1321int netxen_nic_get_board_info(struct netxen_adapter *adapter);
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001322void netxen_nic_get_firmware_info(struct netxen_adapter *adapter);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001323int netxen_nic_wol_supported(struct netxen_adapter *adapter);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001324
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001325u32 netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001326int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001327 ulong off, u32 data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001328int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1329 u64 off, void *data, int size);
1330int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1331 u64 off, void *data, int size);
1332int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1333 u64 off, u32 data);
1334u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
1335void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
1336 u64 off, u32 data);
1337u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
1338unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1339 unsigned long long addr);
1340void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
1341 u32 wndw);
1342
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001343u32 netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001344int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001345 ulong off, u32 data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001346int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1347 u64 off, void *data, int size);
1348int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1349 u64 off, void *data, int size);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001350int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1351 u64 off, u32 data);
1352u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
1353void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
1354 u64 off, u32 data);
1355u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
1356unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1357 unsigned long long addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001358
1359/* Functions from netxen_nic_init.c */
Dhananjay Phadke83ac51f2009-07-26 20:07:39 +00001360int netxen_init_dummy_dma(struct netxen_adapter *adapter);
1361void netxen_free_dummy_dma(struct netxen_adapter *adapter);
1362
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301363int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
1364int netxen_load_firmware(struct netxen_adapter *adapter);
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +00001365int netxen_need_fw_reset(struct netxen_adapter *adapter);
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001366void netxen_request_firmware(struct netxen_adapter *adapter);
1367void netxen_release_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001368int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
Dhananjay Phadke29566402008-07-21 19:44:04 -07001369
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001370int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
Jeff Garzik47906542007-11-23 21:23:36 -05001371int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001372 u8 *bytes, size_t size);
Jeff Garzik47906542007-11-23 21:23:36 -05001373int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001374 u8 *bytes, size_t size);
1375int netxen_flash_unlock(struct netxen_adapter *adapter);
1376int netxen_backup_crbinit(struct netxen_adapter *adapter);
1377int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1378int netxen_flash_erase_primary(struct netxen_adapter *adapter);
Amit S. Kalee45d9ab2007-02-09 05:49:08 -08001379void netxen_halt_pegs(struct netxen_adapter *adapter);
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001380
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001381int netxen_rom_se(struct netxen_adapter *adapter, int addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001382
Dhananjay Phadke29566402008-07-21 19:44:04 -07001383int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1384void netxen_free_sw_resources(struct netxen_adapter *adapter);
1385
1386int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1387void netxen_free_hw_resources(struct netxen_adapter *adapter);
1388
1389void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1390void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1391
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001392void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
1393int netxen_init_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001394void netxen_nic_clear_stats(struct netxen_adapter *adapter);
David Howells6d5aefb2006-12-05 19:36:26 +00001395void netxen_watchdog_task(struct work_struct *work);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001396void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
1397 struct nx_host_rds_ring *rds_ring);
Dhananjay Phadke05aaa022008-03-17 19:59:49 -07001398int netxen_process_cmd_ring(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001399int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001400void netxen_p2_nic_set_multi(struct net_device *netdev);
1401void netxen_p3_nic_set_multi(struct net_device *netdev);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -08001402void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001403int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001404int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001405int netxen_config_rss(struct netxen_adapter *adapter, int enable);
Dhananjay Phadke6598b162009-07-26 20:07:37 +00001406int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd);
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001407int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
1408void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001409
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001410int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001411int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001412
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001413int netxen_nic_set_mac(struct net_device *netdev, void *p);
1414struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
1415
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001416void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001417 struct nx_host_tx_ring *tx_ring);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001418
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001419/*
1420 * NetXen Board information
1421 */
1422
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001423#define NETXEN_MAX_SHORT_NAME 32
Amit S. Kale71bd7872006-12-01 05:36:22 -08001424struct netxen_brdinfo {
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001425 int brdtype; /* type of board */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001426 long ports; /* max no of physical ports */
1427 char short_name[NETXEN_MAX_SHORT_NAME];
Amit S. Kale71bd7872006-12-01 05:36:22 -08001428};
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001429
Amit S. Kale71bd7872006-12-01 05:36:22 -08001430static const struct netxen_brdinfo netxen_boards[] = {
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001431 {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1432 {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1433 {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1434 {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1435 {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1436 {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001437 {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
1438 {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
1439 {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
1440 {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
1441 {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
1442 {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1443 {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1444 {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001445 {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1446 {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1447 {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001448 {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1449 {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001450};
1451
Denis Chengff8ac602007-09-02 18:30:18 +08001452#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001453
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001454static inline void get_brd_name_by_type(u32 type, char *name)
1455{
1456 int i, found = 0;
1457 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1458 if (netxen_boards[i].brdtype == type) {
1459 strcpy(name, netxen_boards[i].short_name);
1460 found = 1;
1461 break;
1462 }
1463
1464 }
1465 if (!found)
1466 name = "Unknown";
1467}
1468
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001469static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
1470{
1471 smp_mb();
1472 return find_diff_among(tx_ring->producer,
1473 tx_ring->sw_consumer, tx_ring->num_desc);
1474
1475}
1476
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001477int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
1478int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001479extern void netxen_change_ringparam(struct netxen_adapter *adapter);
1480extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
1481 int *valp);
1482
1483extern struct ethtool_ops netxen_nic_ethtool_ops;
1484
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001485#endif /* __NETXEN_NIC_H_ */