blob: e9e40b9dd9be3d1d77ef8df84a4aaca4669fe6e0 [file] [log] [blame]
Sanjay Lal669e8462012-11-21 18:34:02 -08001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * KVM/MIPS: MIPS specific KVM APIs
7 *
8 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
9 * Authors: Sanjay Lal <sanjayl@kymasys.com>
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070010 */
Sanjay Lal669e8462012-11-21 18:34:02 -080011
12#include <linux/errno.h>
13#include <linux/err.h>
James Hogan98e91b82014-11-18 14:09:12 +000014#include <linux/kdebug.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080015#include <linux/module.h>
16#include <linux/vmalloc.h>
17#include <linux/fs.h>
18#include <linux/bootmem.h>
James Hoganf7982172015-02-04 17:06:37 +000019#include <asm/fpu.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080020#include <asm/page.h>
21#include <asm/cacheflush.h>
22#include <asm/mmu_context.h>
James Hoganc4c6f2c2015-02-04 10:52:03 +000023#include <asm/pgtable.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080024
25#include <linux/kvm_host.h>
26
Deng-Cheng Zhud7d5b052014-06-26 12:11:38 -070027#include "interrupt.h"
28#include "commpage.h"
Sanjay Lal669e8462012-11-21 18:34:02 -080029
30#define CREATE_TRACE_POINTS
31#include "trace.h"
32
33#ifndef VECTORSPACING
34#define VECTORSPACING 0x100 /* for EI/VI mode */
35#endif
36
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070037#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x)
Sanjay Lal669e8462012-11-21 18:34:02 -080038struct kvm_stats_debugfs_item debugfs_entries[] = {
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070039 { "wait", VCPU_STAT(wait_exits), KVM_STAT_VCPU },
40 { "cache", VCPU_STAT(cache_exits), KVM_STAT_VCPU },
41 { "signal", VCPU_STAT(signal_exits), KVM_STAT_VCPU },
42 { "interrupt", VCPU_STAT(int_exits), KVM_STAT_VCPU },
43 { "cop_unsuable", VCPU_STAT(cop_unusable_exits), KVM_STAT_VCPU },
44 { "tlbmod", VCPU_STAT(tlbmod_exits), KVM_STAT_VCPU },
45 { "tlbmiss_ld", VCPU_STAT(tlbmiss_ld_exits), KVM_STAT_VCPU },
46 { "tlbmiss_st", VCPU_STAT(tlbmiss_st_exits), KVM_STAT_VCPU },
47 { "addrerr_st", VCPU_STAT(addrerr_st_exits), KVM_STAT_VCPU },
48 { "addrerr_ld", VCPU_STAT(addrerr_ld_exits), KVM_STAT_VCPU },
49 { "syscall", VCPU_STAT(syscall_exits), KVM_STAT_VCPU },
50 { "resvd_inst", VCPU_STAT(resvd_inst_exits), KVM_STAT_VCPU },
51 { "break_inst", VCPU_STAT(break_inst_exits), KVM_STAT_VCPU },
James Hogan0a560422015-02-06 16:03:57 +000052 { "trap_inst", VCPU_STAT(trap_inst_exits), KVM_STAT_VCPU },
James Hoganc2537ed2015-02-06 10:56:27 +000053 { "msa_fpe", VCPU_STAT(msa_fpe_exits), KVM_STAT_VCPU },
James Hogan1c0cd662015-02-06 10:56:27 +000054 { "fpe", VCPU_STAT(fpe_exits), KVM_STAT_VCPU },
James Hoganc2537ed2015-02-06 10:56:27 +000055 { "msa_disabled", VCPU_STAT(msa_disabled_exits), KVM_STAT_VCPU },
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070056 { "flush_dcache", VCPU_STAT(flush_dcache_exits), KVM_STAT_VCPU },
Paolo Bonzinif7819512015-02-04 18:20:58 +010057 { "halt_successful_poll", VCPU_STAT(halt_successful_poll), KVM_STAT_VCPU },
Paolo Bonzini62bea5b2015-09-15 18:27:57 +020058 { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll), KVM_STAT_VCPU },
Christian Borntraeger3491caf2016-05-13 12:16:35 +020059 { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid), KVM_STAT_VCPU },
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070060 { "halt_wakeup", VCPU_STAT(halt_wakeup), KVM_STAT_VCPU },
Sanjay Lal669e8462012-11-21 18:34:02 -080061 {NULL}
62};
63
64static int kvm_mips_reset_vcpu(struct kvm_vcpu *vcpu)
65{
66 int i;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070067
Sanjay Lal669e8462012-11-21 18:34:02 -080068 for_each_possible_cpu(i) {
69 vcpu->arch.guest_kernel_asid[i] = 0;
70 vcpu->arch.guest_user_asid[i] = 0;
71 }
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070072
Sanjay Lal669e8462012-11-21 18:34:02 -080073 return 0;
74}
75
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070076/*
77 * XXXKYMA: We are simulatoring a processor that has the WII bit set in
78 * Config7, so we are "runnable" if interrupts are pending
Sanjay Lal669e8462012-11-21 18:34:02 -080079 */
80int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
81{
82 return !!(vcpu->arch.pending_exceptions);
83}
84
85int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
86{
87 return 1;
88}
89
Radim Krčmář13a34e02014-08-28 15:13:03 +020090int kvm_arch_hardware_enable(void)
Sanjay Lal669e8462012-11-21 18:34:02 -080091{
92 return 0;
93}
94
Sanjay Lal669e8462012-11-21 18:34:02 -080095int kvm_arch_hardware_setup(void)
96{
97 return 0;
98}
99
Sanjay Lal669e8462012-11-21 18:34:02 -0800100void kvm_arch_check_processor_compat(void *rtn)
101{
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -0700102 *(int *)rtn = 0;
Sanjay Lal669e8462012-11-21 18:34:02 -0800103}
104
105static void kvm_mips_init_tlbs(struct kvm *kvm)
106{
107 unsigned long wired;
108
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700109 /*
110 * Add a wired entry to the TLB, it is used to map the commpage to
111 * the Guest kernel
112 */
Sanjay Lal669e8462012-11-21 18:34:02 -0800113 wired = read_c0_wired();
114 write_c0_wired(wired + 1);
115 mtc0_tlbw_hazard();
116 kvm->arch.commpage_tlb = wired;
117
118 kvm_debug("[%d] commpage TLB: %d\n", smp_processor_id(),
119 kvm->arch.commpage_tlb);
120}
121
122static void kvm_mips_init_vm_percpu(void *arg)
123{
124 struct kvm *kvm = (struct kvm *)arg;
125
126 kvm_mips_init_tlbs(kvm);
127 kvm_mips_callbacks->vm_init(kvm);
128
129}
130
131int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
132{
133 if (atomic_inc_return(&kvm_mips_instance) == 1) {
James Hogan6e95bfd2014-05-29 10:16:43 +0100134 kvm_debug("%s: 1st KVM instance, setup host TLB parameters\n",
135 __func__);
Sanjay Lal669e8462012-11-21 18:34:02 -0800136 on_each_cpu(kvm_mips_init_vm_percpu, kvm, 1);
137 }
138
Sanjay Lal669e8462012-11-21 18:34:02 -0800139 return 0;
140}
141
142void kvm_mips_free_vcpus(struct kvm *kvm)
143{
144 unsigned int i;
145 struct kvm_vcpu *vcpu;
146
147 /* Put the pages we reserved for the guest pmap */
148 for (i = 0; i < kvm->arch.guest_pmap_npages; i++) {
149 if (kvm->arch.guest_pmap[i] != KVM_INVALID_PAGE)
James Hogan9befad22016-06-09 14:19:11 +0100150 kvm_release_pfn_clean(kvm->arch.guest_pmap[i]);
Sanjay Lal669e8462012-11-21 18:34:02 -0800151 }
James Hoganc6c0a662014-05-29 10:16:44 +0100152 kfree(kvm->arch.guest_pmap);
Sanjay Lal669e8462012-11-21 18:34:02 -0800153
154 kvm_for_each_vcpu(i, vcpu, kvm) {
155 kvm_arch_vcpu_free(vcpu);
156 }
157
158 mutex_lock(&kvm->lock);
159
160 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
161 kvm->vcpus[i] = NULL;
162
163 atomic_set(&kvm->online_vcpus, 0);
164
165 mutex_unlock(&kvm->lock);
166}
167
Sanjay Lal669e8462012-11-21 18:34:02 -0800168static void kvm_mips_uninit_tlbs(void *arg)
169{
170 /* Restore wired count */
171 write_c0_wired(0);
172 mtc0_tlbw_hazard();
173 /* Clear out all the TLBs */
174 kvm_local_flush_tlb_all();
175}
176
177void kvm_arch_destroy_vm(struct kvm *kvm)
178{
179 kvm_mips_free_vcpus(kvm);
180
181 /* If this is the last instance, restore wired count */
182 if (atomic_dec_return(&kvm_mips_instance) == 0) {
James Hogan6e95bfd2014-05-29 10:16:43 +0100183 kvm_debug("%s: last KVM instance, restoring TLB parameters\n",
184 __func__);
Sanjay Lal669e8462012-11-21 18:34:02 -0800185 on_each_cpu(kvm_mips_uninit_tlbs, NULL, 1);
186 }
187}
188
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700189long kvm_arch_dev_ioctl(struct file *filp, unsigned int ioctl,
190 unsigned long arg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800191{
David Daneyed829852013-05-23 09:49:10 -0700192 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800193}
194
Aneesh Kumar K.V55870272013-10-07 22:18:00 +0530195int kvm_arch_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
196 unsigned long npages)
Sanjay Lal669e8462012-11-21 18:34:02 -0800197{
198 return 0;
199}
200
201int kvm_arch_prepare_memory_region(struct kvm *kvm,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700202 struct kvm_memory_slot *memslot,
Paolo Bonzini09170a42015-05-18 13:59:39 +0200203 const struct kvm_userspace_memory_region *mem,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700204 enum kvm_mr_change change)
Sanjay Lal669e8462012-11-21 18:34:02 -0800205{
206 return 0;
207}
208
209void kvm_arch_commit_memory_region(struct kvm *kvm,
Paolo Bonzini09170a42015-05-18 13:59:39 +0200210 const struct kvm_userspace_memory_region *mem,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700211 const struct kvm_memory_slot *old,
Paolo Bonzinif36f3f22015-05-18 13:20:23 +0200212 const struct kvm_memory_slot *new,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700213 enum kvm_mr_change change)
Sanjay Lal669e8462012-11-21 18:34:02 -0800214{
215 unsigned long npages = 0;
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -0700216 int i;
Sanjay Lal669e8462012-11-21 18:34:02 -0800217
218 kvm_debug("%s: kvm: %p slot: %d, GPA: %llx, size: %llx, QVA: %llx\n",
219 __func__, kvm, mem->slot, mem->guest_phys_addr,
220 mem->memory_size, mem->userspace_addr);
221
222 /* Setup Guest PMAP table */
223 if (!kvm->arch.guest_pmap) {
224 if (mem->slot == 0)
225 npages = mem->memory_size >> PAGE_SHIFT;
226
227 if (npages) {
228 kvm->arch.guest_pmap_npages = npages;
229 kvm->arch.guest_pmap =
230 kzalloc(npages * sizeof(unsigned long), GFP_KERNEL);
231
232 if (!kvm->arch.guest_pmap) {
James Hoganf7fdcb62015-12-16 23:49:39 +0000233 kvm_err("Failed to allocate guest PMAP\n");
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -0700234 return;
Sanjay Lal669e8462012-11-21 18:34:02 -0800235 }
236
James Hogan6e95bfd2014-05-29 10:16:43 +0100237 kvm_debug("Allocated space for Guest PMAP Table (%ld pages) @ %p\n",
238 npages, kvm->arch.guest_pmap);
Sanjay Lal669e8462012-11-21 18:34:02 -0800239
240 /* Now setup the page table */
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700241 for (i = 0; i < npages; i++)
Sanjay Lal669e8462012-11-21 18:34:02 -0800242 kvm->arch.guest_pmap[i] = KVM_INVALID_PAGE;
Sanjay Lal669e8462012-11-21 18:34:02 -0800243 }
244 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800245}
246
Sanjay Lal669e8462012-11-21 18:34:02 -0800247struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm, unsigned int id)
248{
Sanjay Lal669e8462012-11-21 18:34:02 -0800249 int err, size, offset;
250 void *gebase;
251 int i;
252
253 struct kvm_vcpu *vcpu = kzalloc(sizeof(struct kvm_vcpu), GFP_KERNEL);
254
255 if (!vcpu) {
256 err = -ENOMEM;
257 goto out;
258 }
259
260 err = kvm_vcpu_init(vcpu, kvm, id);
261
262 if (err)
263 goto out_free_cpu;
264
James Hogan6e95bfd2014-05-29 10:16:43 +0100265 kvm_debug("kvm @ %p: create cpu %d at %p\n", kvm, id, vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800266
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700267 /*
268 * Allocate space for host mode exception handlers that handle
Sanjay Lal669e8462012-11-21 18:34:02 -0800269 * guest mode exits
270 */
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700271 if (cpu_has_veic || cpu_has_vint)
Sanjay Lal669e8462012-11-21 18:34:02 -0800272 size = 0x200 + VECTORSPACING * 64;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700273 else
James Hogan7006e2d2014-05-29 10:16:23 +0100274 size = 0x4000;
Sanjay Lal669e8462012-11-21 18:34:02 -0800275
Sanjay Lal669e8462012-11-21 18:34:02 -0800276 gebase = kzalloc(ALIGN(size, PAGE_SIZE), GFP_KERNEL);
277
278 if (!gebase) {
279 err = -ENOMEM;
James Hogan585bb8f2015-11-11 14:21:20 +0000280 goto out_uninit_cpu;
Sanjay Lal669e8462012-11-21 18:34:02 -0800281 }
James Hogan6e95bfd2014-05-29 10:16:43 +0100282 kvm_debug("Allocated %d bytes for KVM Exception Handlers @ %p\n",
283 ALIGN(size, PAGE_SIZE), gebase);
Sanjay Lal669e8462012-11-21 18:34:02 -0800284
285 /* Save new ebase */
286 vcpu->arch.guest_ebase = gebase;
287
288 /* Copy L1 Guest Exception handler to correct offset */
289
290 /* TLB Refill, EXL = 0 */
291 memcpy(gebase, mips32_exception,
292 mips32_exceptionEnd - mips32_exception);
293
294 /* General Exception Entry point */
295 memcpy(gebase + 0x180, mips32_exception,
296 mips32_exceptionEnd - mips32_exception);
297
298 /* For vectored interrupts poke the exception code @ all offsets 0-7 */
299 for (i = 0; i < 8; i++) {
300 kvm_debug("L1 Vectored handler @ %p\n",
301 gebase + 0x200 + (i * VECTORSPACING));
302 memcpy(gebase + 0x200 + (i * VECTORSPACING), mips32_exception,
303 mips32_exceptionEnd - mips32_exception);
304 }
305
306 /* General handler, relocate to unmapped space for sanity's sake */
307 offset = 0x2000;
James Hogan6e95bfd2014-05-29 10:16:43 +0100308 kvm_debug("Installing KVM Exception handlers @ %p, %#x bytes\n",
309 gebase + offset,
310 mips32_GuestExceptionEnd - mips32_GuestException);
Sanjay Lal669e8462012-11-21 18:34:02 -0800311
312 memcpy(gebase + offset, mips32_GuestException,
313 mips32_GuestExceptionEnd - mips32_GuestException);
314
James Hogan797179b2016-06-09 10:50:43 +0100315#ifdef MODULE
316 offset += mips32_GuestExceptionEnd - mips32_GuestException;
317 memcpy(gebase + offset, (char *)__kvm_mips_vcpu_run,
318 __kvm_mips_vcpu_run_end - (char *)__kvm_mips_vcpu_run);
319 vcpu->arch.vcpu_run = gebase + offset;
320#else
321 vcpu->arch.vcpu_run = __kvm_mips_vcpu_run;
322#endif
323
Sanjay Lal669e8462012-11-21 18:34:02 -0800324 /* Invalidate the icache for these ranges */
James Hoganfacaaec2014-05-29 10:16:25 +0100325 local_flush_icache_range((unsigned long)gebase,
326 (unsigned long)gebase + ALIGN(size, PAGE_SIZE));
Sanjay Lal669e8462012-11-21 18:34:02 -0800327
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700328 /*
329 * Allocate comm page for guest kernel, a TLB will be reserved for
330 * mapping GVA @ 0xFFFF8000 to this page
331 */
Sanjay Lal669e8462012-11-21 18:34:02 -0800332 vcpu->arch.kseg0_commpage = kzalloc(PAGE_SIZE << 1, GFP_KERNEL);
333
334 if (!vcpu->arch.kseg0_commpage) {
335 err = -ENOMEM;
336 goto out_free_gebase;
337 }
338
James Hogan6e95bfd2014-05-29 10:16:43 +0100339 kvm_debug("Allocated COMM page @ %p\n", vcpu->arch.kseg0_commpage);
Sanjay Lal669e8462012-11-21 18:34:02 -0800340 kvm_mips_commpage_init(vcpu);
341
342 /* Init */
343 vcpu->arch.last_sched_cpu = -1;
344
345 /* Start off the timer */
James Hogane30492b2014-05-29 10:16:35 +0100346 kvm_mips_init_count(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800347
348 return vcpu;
349
350out_free_gebase:
351 kfree(gebase);
352
James Hogan585bb8f2015-11-11 14:21:20 +0000353out_uninit_cpu:
354 kvm_vcpu_uninit(vcpu);
355
Sanjay Lal669e8462012-11-21 18:34:02 -0800356out_free_cpu:
357 kfree(vcpu);
358
359out:
360 return ERR_PTR(err);
361}
362
363void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
364{
365 hrtimer_cancel(&vcpu->arch.comparecount_timer);
366
367 kvm_vcpu_uninit(vcpu);
368
369 kvm_mips_dump_stats(vcpu);
370
James Hoganc6c0a662014-05-29 10:16:44 +0100371 kfree(vcpu->arch.guest_ebase);
372 kfree(vcpu->arch.kseg0_commpage);
Deng-Cheng Zhu8c9eb042014-06-24 10:31:08 -0700373 kfree(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800374}
375
376void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
377{
378 kvm_arch_vcpu_free(vcpu);
379}
380
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700381int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
382 struct kvm_guest_debug *dbg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800383{
David Daneyed829852013-05-23 09:49:10 -0700384 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800385}
386
387int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *run)
388{
389 int r = 0;
390 sigset_t sigsaved;
391
392 if (vcpu->sigset_active)
393 sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
394
395 if (vcpu->mmio_needed) {
396 if (!vcpu->mmio_is_write)
397 kvm_mips_complete_mmio_load(vcpu, run);
398 vcpu->mmio_needed = 0;
399 }
400
James Hoganf7982172015-02-04 17:06:37 +0000401 lose_fpu(1);
402
James Hogan044f0f02014-05-29 10:16:32 +0100403 local_irq_disable();
Sanjay Lal669e8462012-11-21 18:34:02 -0800404 /* Check if we have any exceptions/interrupts pending */
405 kvm_mips_deliver_interrupts(vcpu,
406 kvm_read_c0_guest_cause(vcpu->arch.cop0));
407
Christian Borntraegerccf73aaf2015-04-30 13:43:31 +0200408 __kvm_guest_enter();
Sanjay Lal669e8462012-11-21 18:34:02 -0800409
James Hoganc4c6f2c2015-02-04 10:52:03 +0000410 /* Disable hardware page table walking while in guest */
411 htw_stop();
412
James Hogan797179b2016-06-09 10:50:43 +0100413 r = vcpu->arch.vcpu_run(run, vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800414
James Hoganc4c6f2c2015-02-04 10:52:03 +0000415 /* Re-enable HTW before enabling interrupts */
416 htw_start();
417
Christian Borntraegerccf73aaf2015-04-30 13:43:31 +0200418 __kvm_guest_exit();
Sanjay Lal669e8462012-11-21 18:34:02 -0800419 local_irq_enable();
420
421 if (vcpu->sigset_active)
422 sigprocmask(SIG_SETMASK, &sigsaved, NULL);
423
424 return r;
425}
426
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700427int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
428 struct kvm_mips_interrupt *irq)
Sanjay Lal669e8462012-11-21 18:34:02 -0800429{
430 int intr = (int)irq->irq;
431 struct kvm_vcpu *dvcpu = NULL;
432
433 if (intr == 3 || intr == -3 || intr == 4 || intr == -4)
434 kvm_debug("%s: CPU: %d, INTR: %d\n", __func__, irq->cpu,
435 (int)intr);
436
437 if (irq->cpu == -1)
438 dvcpu = vcpu;
439 else
440 dvcpu = vcpu->kvm->vcpus[irq->cpu];
441
442 if (intr == 2 || intr == 3 || intr == 4) {
443 kvm_mips_callbacks->queue_io_int(dvcpu, irq);
444
445 } else if (intr == -2 || intr == -3 || intr == -4) {
446 kvm_mips_callbacks->dequeue_io_int(dvcpu, irq);
447 } else {
448 kvm_err("%s: invalid interrupt ioctl (%d:%d)\n", __func__,
449 irq->cpu, irq->irq);
450 return -EINVAL;
451 }
452
453 dvcpu->arch.wait = 0;
454
Marcelo Tosatti85773702016-02-19 09:46:39 +0100455 if (swait_active(&dvcpu->wq))
456 swake_up(&dvcpu->wq);
Sanjay Lal669e8462012-11-21 18:34:02 -0800457
458 return 0;
459}
460
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700461int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
462 struct kvm_mp_state *mp_state)
Sanjay Lal669e8462012-11-21 18:34:02 -0800463{
David Daneyed829852013-05-23 09:49:10 -0700464 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800465}
466
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700467int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
468 struct kvm_mp_state *mp_state)
Sanjay Lal669e8462012-11-21 18:34:02 -0800469{
David Daneyed829852013-05-23 09:49:10 -0700470 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800471}
472
David Daney4c73fb22013-05-23 09:49:09 -0700473static u64 kvm_mips_get_one_regs[] = {
474 KVM_REG_MIPS_R0,
475 KVM_REG_MIPS_R1,
476 KVM_REG_MIPS_R2,
477 KVM_REG_MIPS_R3,
478 KVM_REG_MIPS_R4,
479 KVM_REG_MIPS_R5,
480 KVM_REG_MIPS_R6,
481 KVM_REG_MIPS_R7,
482 KVM_REG_MIPS_R8,
483 KVM_REG_MIPS_R9,
484 KVM_REG_MIPS_R10,
485 KVM_REG_MIPS_R11,
486 KVM_REG_MIPS_R12,
487 KVM_REG_MIPS_R13,
488 KVM_REG_MIPS_R14,
489 KVM_REG_MIPS_R15,
490 KVM_REG_MIPS_R16,
491 KVM_REG_MIPS_R17,
492 KVM_REG_MIPS_R18,
493 KVM_REG_MIPS_R19,
494 KVM_REG_MIPS_R20,
495 KVM_REG_MIPS_R21,
496 KVM_REG_MIPS_R22,
497 KVM_REG_MIPS_R23,
498 KVM_REG_MIPS_R24,
499 KVM_REG_MIPS_R25,
500 KVM_REG_MIPS_R26,
501 KVM_REG_MIPS_R27,
502 KVM_REG_MIPS_R28,
503 KVM_REG_MIPS_R29,
504 KVM_REG_MIPS_R30,
505 KVM_REG_MIPS_R31,
506
507 KVM_REG_MIPS_HI,
508 KVM_REG_MIPS_LO,
509 KVM_REG_MIPS_PC,
510
511 KVM_REG_MIPS_CP0_INDEX,
512 KVM_REG_MIPS_CP0_CONTEXT,
James Hogan7767b7d2014-05-29 10:16:30 +0100513 KVM_REG_MIPS_CP0_USERLOCAL,
David Daney4c73fb22013-05-23 09:49:09 -0700514 KVM_REG_MIPS_CP0_PAGEMASK,
515 KVM_REG_MIPS_CP0_WIRED,
James Hogan16fd5c12014-05-29 10:16:31 +0100516 KVM_REG_MIPS_CP0_HWRENA,
David Daney4c73fb22013-05-23 09:49:09 -0700517 KVM_REG_MIPS_CP0_BADVADDR,
James Hoganf8be02d2014-05-29 10:16:29 +0100518 KVM_REG_MIPS_CP0_COUNT,
David Daney4c73fb22013-05-23 09:49:09 -0700519 KVM_REG_MIPS_CP0_ENTRYHI,
James Hoganf8be02d2014-05-29 10:16:29 +0100520 KVM_REG_MIPS_CP0_COMPARE,
David Daney4c73fb22013-05-23 09:49:09 -0700521 KVM_REG_MIPS_CP0_STATUS,
522 KVM_REG_MIPS_CP0_CAUSE,
James Hoganfb6df0c2014-05-29 10:16:27 +0100523 KVM_REG_MIPS_CP0_EPC,
James Hogan1068eaa2014-06-26 13:56:52 +0100524 KVM_REG_MIPS_CP0_PRID,
David Daney4c73fb22013-05-23 09:49:09 -0700525 KVM_REG_MIPS_CP0_CONFIG,
526 KVM_REG_MIPS_CP0_CONFIG1,
527 KVM_REG_MIPS_CP0_CONFIG2,
528 KVM_REG_MIPS_CP0_CONFIG3,
James Hoganc7716072014-06-26 15:11:29 +0100529 KVM_REG_MIPS_CP0_CONFIG4,
530 KVM_REG_MIPS_CP0_CONFIG5,
David Daney4c73fb22013-05-23 09:49:09 -0700531 KVM_REG_MIPS_CP0_CONFIG7,
James Hoganf8239342014-05-29 10:16:37 +0100532 KVM_REG_MIPS_CP0_ERROREPC,
533
534 KVM_REG_MIPS_COUNT_CTL,
535 KVM_REG_MIPS_COUNT_RESUME,
James Hoganf74a8e22014-05-29 10:16:38 +0100536 KVM_REG_MIPS_COUNT_HZ,
David Daney4c73fb22013-05-23 09:49:09 -0700537};
538
539static int kvm_mips_get_reg(struct kvm_vcpu *vcpu,
540 const struct kvm_one_reg *reg)
541{
David Daney4c73fb22013-05-23 09:49:09 -0700542 struct mips_coproc *cop0 = vcpu->arch.cop0;
James Hogan379245c2014-12-02 15:48:24 +0000543 struct mips_fpu_struct *fpu = &vcpu->arch.fpu;
James Hoganf8be02d2014-05-29 10:16:29 +0100544 int ret;
David Daney4c73fb22013-05-23 09:49:09 -0700545 s64 v;
James Hoganab86bd62014-12-02 15:48:24 +0000546 s64 vs[2];
James Hogan379245c2014-12-02 15:48:24 +0000547 unsigned int idx;
David Daney4c73fb22013-05-23 09:49:09 -0700548
549 switch (reg->id) {
James Hogan379245c2014-12-02 15:48:24 +0000550 /* General purpose registers */
David Daney4c73fb22013-05-23 09:49:09 -0700551 case KVM_REG_MIPS_R0 ... KVM_REG_MIPS_R31:
552 v = (long)vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0];
553 break;
554 case KVM_REG_MIPS_HI:
555 v = (long)vcpu->arch.hi;
556 break;
557 case KVM_REG_MIPS_LO:
558 v = (long)vcpu->arch.lo;
559 break;
560 case KVM_REG_MIPS_PC:
561 v = (long)vcpu->arch.pc;
562 break;
563
James Hogan379245c2014-12-02 15:48:24 +0000564 /* Floating point registers */
565 case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31):
566 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
567 return -EINVAL;
568 idx = reg->id - KVM_REG_MIPS_FPR_32(0);
569 /* Odd singles in top of even double when FR=0 */
570 if (kvm_read_c0_guest_status(cop0) & ST0_FR)
571 v = get_fpr32(&fpu->fpr[idx], 0);
572 else
573 v = get_fpr32(&fpu->fpr[idx & ~1], idx & 1);
574 break;
575 case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31):
576 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
577 return -EINVAL;
578 idx = reg->id - KVM_REG_MIPS_FPR_64(0);
579 /* Can't access odd doubles in FR=0 mode */
580 if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR))
581 return -EINVAL;
582 v = get_fpr64(&fpu->fpr[idx], 0);
583 break;
584 case KVM_REG_MIPS_FCR_IR:
585 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
586 return -EINVAL;
587 v = boot_cpu_data.fpu_id;
588 break;
589 case KVM_REG_MIPS_FCR_CSR:
590 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
591 return -EINVAL;
592 v = fpu->fcr31;
593 break;
594
James Hoganab86bd62014-12-02 15:48:24 +0000595 /* MIPS SIMD Architecture (MSA) registers */
596 case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31):
597 if (!kvm_mips_guest_has_msa(&vcpu->arch))
598 return -EINVAL;
599 /* Can't access MSA registers in FR=0 mode */
600 if (!(kvm_read_c0_guest_status(cop0) & ST0_FR))
601 return -EINVAL;
602 idx = reg->id - KVM_REG_MIPS_VEC_128(0);
603#ifdef CONFIG_CPU_LITTLE_ENDIAN
604 /* least significant byte first */
605 vs[0] = get_fpr64(&fpu->fpr[idx], 0);
606 vs[1] = get_fpr64(&fpu->fpr[idx], 1);
607#else
608 /* most significant byte first */
609 vs[0] = get_fpr64(&fpu->fpr[idx], 1);
610 vs[1] = get_fpr64(&fpu->fpr[idx], 0);
611#endif
612 break;
613 case KVM_REG_MIPS_MSA_IR:
614 if (!kvm_mips_guest_has_msa(&vcpu->arch))
615 return -EINVAL;
616 v = boot_cpu_data.msa_id;
617 break;
618 case KVM_REG_MIPS_MSA_CSR:
619 if (!kvm_mips_guest_has_msa(&vcpu->arch))
620 return -EINVAL;
621 v = fpu->msacsr;
622 break;
623
James Hogan379245c2014-12-02 15:48:24 +0000624 /* Co-processor 0 registers */
David Daney4c73fb22013-05-23 09:49:09 -0700625 case KVM_REG_MIPS_CP0_INDEX:
626 v = (long)kvm_read_c0_guest_index(cop0);
627 break;
628 case KVM_REG_MIPS_CP0_CONTEXT:
629 v = (long)kvm_read_c0_guest_context(cop0);
630 break;
James Hogan7767b7d2014-05-29 10:16:30 +0100631 case KVM_REG_MIPS_CP0_USERLOCAL:
632 v = (long)kvm_read_c0_guest_userlocal(cop0);
633 break;
David Daney4c73fb22013-05-23 09:49:09 -0700634 case KVM_REG_MIPS_CP0_PAGEMASK:
635 v = (long)kvm_read_c0_guest_pagemask(cop0);
636 break;
637 case KVM_REG_MIPS_CP0_WIRED:
638 v = (long)kvm_read_c0_guest_wired(cop0);
639 break;
James Hogan16fd5c12014-05-29 10:16:31 +0100640 case KVM_REG_MIPS_CP0_HWRENA:
641 v = (long)kvm_read_c0_guest_hwrena(cop0);
642 break;
David Daney4c73fb22013-05-23 09:49:09 -0700643 case KVM_REG_MIPS_CP0_BADVADDR:
644 v = (long)kvm_read_c0_guest_badvaddr(cop0);
645 break;
646 case KVM_REG_MIPS_CP0_ENTRYHI:
647 v = (long)kvm_read_c0_guest_entryhi(cop0);
648 break;
James Hoganf8be02d2014-05-29 10:16:29 +0100649 case KVM_REG_MIPS_CP0_COMPARE:
650 v = (long)kvm_read_c0_guest_compare(cop0);
651 break;
David Daney4c73fb22013-05-23 09:49:09 -0700652 case KVM_REG_MIPS_CP0_STATUS:
653 v = (long)kvm_read_c0_guest_status(cop0);
654 break;
655 case KVM_REG_MIPS_CP0_CAUSE:
656 v = (long)kvm_read_c0_guest_cause(cop0);
657 break;
James Hoganfb6df0c2014-05-29 10:16:27 +0100658 case KVM_REG_MIPS_CP0_EPC:
659 v = (long)kvm_read_c0_guest_epc(cop0);
660 break;
James Hogan1068eaa2014-06-26 13:56:52 +0100661 case KVM_REG_MIPS_CP0_PRID:
662 v = (long)kvm_read_c0_guest_prid(cop0);
663 break;
David Daney4c73fb22013-05-23 09:49:09 -0700664 case KVM_REG_MIPS_CP0_CONFIG:
665 v = (long)kvm_read_c0_guest_config(cop0);
666 break;
667 case KVM_REG_MIPS_CP0_CONFIG1:
668 v = (long)kvm_read_c0_guest_config1(cop0);
669 break;
670 case KVM_REG_MIPS_CP0_CONFIG2:
671 v = (long)kvm_read_c0_guest_config2(cop0);
672 break;
673 case KVM_REG_MIPS_CP0_CONFIG3:
674 v = (long)kvm_read_c0_guest_config3(cop0);
675 break;
James Hoganc7716072014-06-26 15:11:29 +0100676 case KVM_REG_MIPS_CP0_CONFIG4:
677 v = (long)kvm_read_c0_guest_config4(cop0);
678 break;
679 case KVM_REG_MIPS_CP0_CONFIG5:
680 v = (long)kvm_read_c0_guest_config5(cop0);
681 break;
David Daney4c73fb22013-05-23 09:49:09 -0700682 case KVM_REG_MIPS_CP0_CONFIG7:
683 v = (long)kvm_read_c0_guest_config7(cop0);
684 break;
James Hogane93d4c12014-06-26 13:47:22 +0100685 case KVM_REG_MIPS_CP0_ERROREPC:
686 v = (long)kvm_read_c0_guest_errorepc(cop0);
687 break;
James Hoganf8be02d2014-05-29 10:16:29 +0100688 /* registers to be handled specially */
689 case KVM_REG_MIPS_CP0_COUNT:
James Hoganf8239342014-05-29 10:16:37 +0100690 case KVM_REG_MIPS_COUNT_CTL:
691 case KVM_REG_MIPS_COUNT_RESUME:
James Hoganf74a8e22014-05-29 10:16:38 +0100692 case KVM_REG_MIPS_COUNT_HZ:
James Hoganf8be02d2014-05-29 10:16:29 +0100693 ret = kvm_mips_callbacks->get_one_reg(vcpu, reg, &v);
694 if (ret)
695 return ret;
696 break;
David Daney4c73fb22013-05-23 09:49:09 -0700697 default:
698 return -EINVAL;
699 }
David Daney681865d2013-06-10 12:33:48 -0700700 if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) {
701 u64 __user *uaddr64 = (u64 __user *)(long)reg->addr;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700702
David Daney681865d2013-06-10 12:33:48 -0700703 return put_user(v, uaddr64);
704 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) {
705 u32 __user *uaddr32 = (u32 __user *)(long)reg->addr;
706 u32 v32 = (u32)v;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700707
David Daney681865d2013-06-10 12:33:48 -0700708 return put_user(v32, uaddr32);
James Hoganab86bd62014-12-02 15:48:24 +0000709 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) {
710 void __user *uaddr = (void __user *)(long)reg->addr;
711
Michael S. Tsirkin0178fd72016-02-28 17:35:59 +0200712 return copy_to_user(uaddr, vs, 16) ? -EFAULT : 0;
David Daney681865d2013-06-10 12:33:48 -0700713 } else {
714 return -EINVAL;
715 }
David Daney4c73fb22013-05-23 09:49:09 -0700716}
717
718static int kvm_mips_set_reg(struct kvm_vcpu *vcpu,
719 const struct kvm_one_reg *reg)
720{
David Daney4c73fb22013-05-23 09:49:09 -0700721 struct mips_coproc *cop0 = vcpu->arch.cop0;
James Hogan379245c2014-12-02 15:48:24 +0000722 struct mips_fpu_struct *fpu = &vcpu->arch.fpu;
723 s64 v;
James Hoganab86bd62014-12-02 15:48:24 +0000724 s64 vs[2];
James Hogan379245c2014-12-02 15:48:24 +0000725 unsigned int idx;
David Daney4c73fb22013-05-23 09:49:09 -0700726
David Daney681865d2013-06-10 12:33:48 -0700727 if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) {
728 u64 __user *uaddr64 = (u64 __user *)(long)reg->addr;
729
730 if (get_user(v, uaddr64) != 0)
731 return -EFAULT;
732 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) {
733 u32 __user *uaddr32 = (u32 __user *)(long)reg->addr;
734 s32 v32;
735
736 if (get_user(v32, uaddr32) != 0)
737 return -EFAULT;
738 v = (s64)v32;
James Hoganab86bd62014-12-02 15:48:24 +0000739 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) {
740 void __user *uaddr = (void __user *)(long)reg->addr;
741
Michael S. Tsirkin0178fd72016-02-28 17:35:59 +0200742 return copy_from_user(vs, uaddr, 16) ? -EFAULT : 0;
David Daney681865d2013-06-10 12:33:48 -0700743 } else {
744 return -EINVAL;
745 }
David Daney4c73fb22013-05-23 09:49:09 -0700746
747 switch (reg->id) {
James Hogan379245c2014-12-02 15:48:24 +0000748 /* General purpose registers */
David Daney4c73fb22013-05-23 09:49:09 -0700749 case KVM_REG_MIPS_R0:
750 /* Silently ignore requests to set $0 */
751 break;
752 case KVM_REG_MIPS_R1 ... KVM_REG_MIPS_R31:
753 vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0] = v;
754 break;
755 case KVM_REG_MIPS_HI:
756 vcpu->arch.hi = v;
757 break;
758 case KVM_REG_MIPS_LO:
759 vcpu->arch.lo = v;
760 break;
761 case KVM_REG_MIPS_PC:
762 vcpu->arch.pc = v;
763 break;
764
James Hogan379245c2014-12-02 15:48:24 +0000765 /* Floating point registers */
766 case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31):
767 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
768 return -EINVAL;
769 idx = reg->id - KVM_REG_MIPS_FPR_32(0);
770 /* Odd singles in top of even double when FR=0 */
771 if (kvm_read_c0_guest_status(cop0) & ST0_FR)
772 set_fpr32(&fpu->fpr[idx], 0, v);
773 else
774 set_fpr32(&fpu->fpr[idx & ~1], idx & 1, v);
775 break;
776 case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31):
777 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
778 return -EINVAL;
779 idx = reg->id - KVM_REG_MIPS_FPR_64(0);
780 /* Can't access odd doubles in FR=0 mode */
781 if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR))
782 return -EINVAL;
783 set_fpr64(&fpu->fpr[idx], 0, v);
784 break;
785 case KVM_REG_MIPS_FCR_IR:
786 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
787 return -EINVAL;
788 /* Read-only */
789 break;
790 case KVM_REG_MIPS_FCR_CSR:
791 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
792 return -EINVAL;
793 fpu->fcr31 = v;
794 break;
795
James Hoganab86bd62014-12-02 15:48:24 +0000796 /* MIPS SIMD Architecture (MSA) registers */
797 case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31):
798 if (!kvm_mips_guest_has_msa(&vcpu->arch))
799 return -EINVAL;
800 idx = reg->id - KVM_REG_MIPS_VEC_128(0);
801#ifdef CONFIG_CPU_LITTLE_ENDIAN
802 /* least significant byte first */
803 set_fpr64(&fpu->fpr[idx], 0, vs[0]);
804 set_fpr64(&fpu->fpr[idx], 1, vs[1]);
805#else
806 /* most significant byte first */
807 set_fpr64(&fpu->fpr[idx], 1, vs[0]);
808 set_fpr64(&fpu->fpr[idx], 0, vs[1]);
809#endif
810 break;
811 case KVM_REG_MIPS_MSA_IR:
812 if (!kvm_mips_guest_has_msa(&vcpu->arch))
813 return -EINVAL;
814 /* Read-only */
815 break;
816 case KVM_REG_MIPS_MSA_CSR:
817 if (!kvm_mips_guest_has_msa(&vcpu->arch))
818 return -EINVAL;
819 fpu->msacsr = v;
820 break;
821
James Hogan379245c2014-12-02 15:48:24 +0000822 /* Co-processor 0 registers */
David Daney4c73fb22013-05-23 09:49:09 -0700823 case KVM_REG_MIPS_CP0_INDEX:
824 kvm_write_c0_guest_index(cop0, v);
825 break;
826 case KVM_REG_MIPS_CP0_CONTEXT:
827 kvm_write_c0_guest_context(cop0, v);
828 break;
James Hogan7767b7d2014-05-29 10:16:30 +0100829 case KVM_REG_MIPS_CP0_USERLOCAL:
830 kvm_write_c0_guest_userlocal(cop0, v);
831 break;
David Daney4c73fb22013-05-23 09:49:09 -0700832 case KVM_REG_MIPS_CP0_PAGEMASK:
833 kvm_write_c0_guest_pagemask(cop0, v);
834 break;
835 case KVM_REG_MIPS_CP0_WIRED:
836 kvm_write_c0_guest_wired(cop0, v);
837 break;
James Hogan16fd5c12014-05-29 10:16:31 +0100838 case KVM_REG_MIPS_CP0_HWRENA:
839 kvm_write_c0_guest_hwrena(cop0, v);
840 break;
David Daney4c73fb22013-05-23 09:49:09 -0700841 case KVM_REG_MIPS_CP0_BADVADDR:
842 kvm_write_c0_guest_badvaddr(cop0, v);
843 break;
844 case KVM_REG_MIPS_CP0_ENTRYHI:
845 kvm_write_c0_guest_entryhi(cop0, v);
846 break;
847 case KVM_REG_MIPS_CP0_STATUS:
848 kvm_write_c0_guest_status(cop0, v);
849 break;
James Hoganfb6df0c2014-05-29 10:16:27 +0100850 case KVM_REG_MIPS_CP0_EPC:
851 kvm_write_c0_guest_epc(cop0, v);
852 break;
James Hogan1068eaa2014-06-26 13:56:52 +0100853 case KVM_REG_MIPS_CP0_PRID:
854 kvm_write_c0_guest_prid(cop0, v);
855 break;
David Daney4c73fb22013-05-23 09:49:09 -0700856 case KVM_REG_MIPS_CP0_ERROREPC:
857 kvm_write_c0_guest_errorepc(cop0, v);
858 break;
James Hoganf8be02d2014-05-29 10:16:29 +0100859 /* registers to be handled specially */
860 case KVM_REG_MIPS_CP0_COUNT:
861 case KVM_REG_MIPS_CP0_COMPARE:
James Hogane30492b2014-05-29 10:16:35 +0100862 case KVM_REG_MIPS_CP0_CAUSE:
James Hoganc7716072014-06-26 15:11:29 +0100863 case KVM_REG_MIPS_CP0_CONFIG:
864 case KVM_REG_MIPS_CP0_CONFIG1:
865 case KVM_REG_MIPS_CP0_CONFIG2:
866 case KVM_REG_MIPS_CP0_CONFIG3:
867 case KVM_REG_MIPS_CP0_CONFIG4:
868 case KVM_REG_MIPS_CP0_CONFIG5:
James Hoganf8239342014-05-29 10:16:37 +0100869 case KVM_REG_MIPS_COUNT_CTL:
870 case KVM_REG_MIPS_COUNT_RESUME:
James Hoganf74a8e22014-05-29 10:16:38 +0100871 case KVM_REG_MIPS_COUNT_HZ:
James Hoganf8be02d2014-05-29 10:16:29 +0100872 return kvm_mips_callbacks->set_one_reg(vcpu, reg, v);
David Daney4c73fb22013-05-23 09:49:09 -0700873 default:
874 return -EINVAL;
875 }
876 return 0;
877}
878
James Hogan5fafd8742014-12-08 23:07:56 +0000879static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
880 struct kvm_enable_cap *cap)
881{
882 int r = 0;
883
884 if (!kvm_vm_ioctl_check_extension(vcpu->kvm, cap->cap))
885 return -EINVAL;
886 if (cap->flags)
887 return -EINVAL;
888 if (cap->args[0])
889 return -EINVAL;
890
891 switch (cap->cap) {
892 case KVM_CAP_MIPS_FPU:
893 vcpu->arch.fpu_enabled = true;
894 break;
James Hogand952bd02014-12-08 23:07:56 +0000895 case KVM_CAP_MIPS_MSA:
896 vcpu->arch.msa_enabled = true;
897 break;
James Hogan5fafd8742014-12-08 23:07:56 +0000898 default:
899 r = -EINVAL;
900 break;
901 }
902
903 return r;
904}
905
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700906long kvm_arch_vcpu_ioctl(struct file *filp, unsigned int ioctl,
907 unsigned long arg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800908{
909 struct kvm_vcpu *vcpu = filp->private_data;
910 void __user *argp = (void __user *)arg;
911 long r;
Sanjay Lal669e8462012-11-21 18:34:02 -0800912
913 switch (ioctl) {
David Daney4c73fb22013-05-23 09:49:09 -0700914 case KVM_SET_ONE_REG:
915 case KVM_GET_ONE_REG: {
916 struct kvm_one_reg reg;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700917
David Daney4c73fb22013-05-23 09:49:09 -0700918 if (copy_from_user(&reg, argp, sizeof(reg)))
919 return -EFAULT;
920 if (ioctl == KVM_SET_ONE_REG)
921 return kvm_mips_set_reg(vcpu, &reg);
922 else
923 return kvm_mips_get_reg(vcpu, &reg);
924 }
925 case KVM_GET_REG_LIST: {
926 struct kvm_reg_list __user *user_list = argp;
927 u64 __user *reg_dest;
928 struct kvm_reg_list reg_list;
929 unsigned n;
930
931 if (copy_from_user(&reg_list, user_list, sizeof(reg_list)))
932 return -EFAULT;
933 n = reg_list.n;
934 reg_list.n = ARRAY_SIZE(kvm_mips_get_one_regs);
935 if (copy_to_user(user_list, &reg_list, sizeof(reg_list)))
936 return -EFAULT;
937 if (n < reg_list.n)
938 return -E2BIG;
939 reg_dest = user_list->reg;
940 if (copy_to_user(reg_dest, kvm_mips_get_one_regs,
941 sizeof(kvm_mips_get_one_regs)))
942 return -EFAULT;
943 return 0;
944 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800945 case KVM_NMI:
946 /* Treat the NMI as a CPU reset */
947 r = kvm_mips_reset_vcpu(vcpu);
948 break;
949 case KVM_INTERRUPT:
950 {
951 struct kvm_mips_interrupt irq;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700952
Sanjay Lal669e8462012-11-21 18:34:02 -0800953 r = -EFAULT;
954 if (copy_from_user(&irq, argp, sizeof(irq)))
955 goto out;
956
Sanjay Lal669e8462012-11-21 18:34:02 -0800957 kvm_debug("[%d] %s: irq: %d\n", vcpu->vcpu_id, __func__,
958 irq.irq);
959
960 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
961 break;
962 }
James Hogan5fafd8742014-12-08 23:07:56 +0000963 case KVM_ENABLE_CAP: {
964 struct kvm_enable_cap cap;
965
966 r = -EFAULT;
967 if (copy_from_user(&cap, argp, sizeof(cap)))
968 goto out;
969 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
970 break;
971 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800972 default:
David Daney4c73fb22013-05-23 09:49:09 -0700973 r = -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800974 }
975
976out:
977 return r;
978}
979
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700980/* Get (and clear) the dirty memory log for a memory slot. */
Sanjay Lal669e8462012-11-21 18:34:02 -0800981int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
982{
Paolo Bonzini9f6b8022015-05-17 16:20:07 +0200983 struct kvm_memslots *slots;
Sanjay Lal669e8462012-11-21 18:34:02 -0800984 struct kvm_memory_slot *memslot;
985 unsigned long ga, ga_end;
986 int is_dirty = 0;
987 int r;
988 unsigned long n;
989
990 mutex_lock(&kvm->slots_lock);
991
992 r = kvm_get_dirty_log(kvm, log, &is_dirty);
993 if (r)
994 goto out;
995
996 /* If nothing is dirty, don't bother messing with page tables. */
997 if (is_dirty) {
Paolo Bonzini9f6b8022015-05-17 16:20:07 +0200998 slots = kvm_memslots(kvm);
999 memslot = id_to_memslot(slots, log->slot);
Sanjay Lal669e8462012-11-21 18:34:02 -08001000
1001 ga = memslot->base_gfn << PAGE_SHIFT;
1002 ga_end = ga + (memslot->npages << PAGE_SHIFT);
1003
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001004 kvm_info("%s: dirty, ga: %#lx, ga_end %#lx\n", __func__, ga,
1005 ga_end);
Sanjay Lal669e8462012-11-21 18:34:02 -08001006
1007 n = kvm_dirty_bitmap_bytes(memslot);
1008 memset(memslot->dirty_bitmap, 0, n);
1009 }
1010
1011 r = 0;
1012out:
1013 mutex_unlock(&kvm->slots_lock);
1014 return r;
1015
1016}
1017
1018long kvm_arch_vm_ioctl(struct file *filp, unsigned int ioctl, unsigned long arg)
1019{
1020 long r;
1021
1022 switch (ioctl) {
1023 default:
David Daneyed829852013-05-23 09:49:10 -07001024 r = -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001025 }
1026
1027 return r;
1028}
1029
1030int kvm_arch_init(void *opaque)
1031{
Sanjay Lal669e8462012-11-21 18:34:02 -08001032 if (kvm_mips_callbacks) {
1033 kvm_err("kvm: module already exists\n");
1034 return -EEXIST;
1035 }
1036
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -07001037 return kvm_mips_emulation_init(&kvm_mips_callbacks);
Sanjay Lal669e8462012-11-21 18:34:02 -08001038}
1039
1040void kvm_arch_exit(void)
1041{
1042 kvm_mips_callbacks = NULL;
1043}
1044
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001045int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1046 struct kvm_sregs *sregs)
Sanjay Lal669e8462012-11-21 18:34:02 -08001047{
David Daneyed829852013-05-23 09:49:10 -07001048 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001049}
1050
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001051int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1052 struct kvm_sregs *sregs)
Sanjay Lal669e8462012-11-21 18:34:02 -08001053{
David Daneyed829852013-05-23 09:49:10 -07001054 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001055}
1056
Dominik Dingel31928aa2014-12-04 15:47:07 +01001057void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -08001058{
Sanjay Lal669e8462012-11-21 18:34:02 -08001059}
1060
1061int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1062{
David Daneyed829852013-05-23 09:49:10 -07001063 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001064}
1065
1066int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1067{
David Daneyed829852013-05-23 09:49:10 -07001068 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001069}
1070
1071int kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
1072{
1073 return VM_FAULT_SIGBUS;
1074}
1075
Alexander Graf784aa3d2014-07-14 18:27:35 +02001076int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
Sanjay Lal669e8462012-11-21 18:34:02 -08001077{
1078 int r;
1079
1080 switch (ext) {
David Daney4c73fb22013-05-23 09:49:09 -07001081 case KVM_CAP_ONE_REG:
James Hogan5fafd8742014-12-08 23:07:56 +00001082 case KVM_CAP_ENABLE_CAP:
David Daney4c73fb22013-05-23 09:49:09 -07001083 r = 1;
1084 break;
Sanjay Lal669e8462012-11-21 18:34:02 -08001085 case KVM_CAP_COALESCED_MMIO:
1086 r = KVM_COALESCED_MMIO_PAGE_OFFSET;
1087 break;
James Hogan5fafd8742014-12-08 23:07:56 +00001088 case KVM_CAP_MIPS_FPU:
James Hogan556f2a52016-04-22 10:38:48 +01001089 /* We don't handle systems with inconsistent cpu_has_fpu */
1090 r = !!raw_cpu_has_fpu;
James Hogan5fafd8742014-12-08 23:07:56 +00001091 break;
James Hogand952bd02014-12-08 23:07:56 +00001092 case KVM_CAP_MIPS_MSA:
1093 /*
1094 * We don't support MSA vector partitioning yet:
1095 * 1) It would require explicit support which can't be tested
1096 * yet due to lack of support in current hardware.
1097 * 2) It extends the state that would need to be saved/restored
1098 * by e.g. QEMU for migration.
1099 *
1100 * When vector partitioning hardware becomes available, support
1101 * could be added by requiring a flag when enabling
1102 * KVM_CAP_MIPS_MSA capability to indicate that userland knows
1103 * to save/restore the appropriate extra state.
1104 */
1105 r = cpu_has_msa && !(boot_cpu_data.msa_id & MSA_IR_WRPF);
1106 break;
Sanjay Lal669e8462012-11-21 18:34:02 -08001107 default:
1108 r = 0;
1109 break;
1110 }
1111 return r;
Sanjay Lal669e8462012-11-21 18:34:02 -08001112}
1113
1114int kvm_cpu_has_pending_timer(struct kvm_vcpu *vcpu)
1115{
1116 return kvm_mips_pending_timer(vcpu);
1117}
1118
1119int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu)
1120{
1121 int i;
1122 struct mips_coproc *cop0;
1123
1124 if (!vcpu)
1125 return -1;
1126
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001127 kvm_debug("VCPU Register Dump:\n");
1128 kvm_debug("\tpc = 0x%08lx\n", vcpu->arch.pc);
1129 kvm_debug("\texceptions: %08lx\n", vcpu->arch.pending_exceptions);
Sanjay Lal669e8462012-11-21 18:34:02 -08001130
1131 for (i = 0; i < 32; i += 4) {
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001132 kvm_debug("\tgpr%02d: %08lx %08lx %08lx %08lx\n", i,
Sanjay Lal669e8462012-11-21 18:34:02 -08001133 vcpu->arch.gprs[i],
1134 vcpu->arch.gprs[i + 1],
1135 vcpu->arch.gprs[i + 2], vcpu->arch.gprs[i + 3]);
1136 }
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001137 kvm_debug("\thi: 0x%08lx\n", vcpu->arch.hi);
1138 kvm_debug("\tlo: 0x%08lx\n", vcpu->arch.lo);
Sanjay Lal669e8462012-11-21 18:34:02 -08001139
1140 cop0 = vcpu->arch.cop0;
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001141 kvm_debug("\tStatus: 0x%08lx, Cause: 0x%08lx\n",
1142 kvm_read_c0_guest_status(cop0),
1143 kvm_read_c0_guest_cause(cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001144
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001145 kvm_debug("\tEPC: 0x%08lx\n", kvm_read_c0_guest_epc(cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001146
1147 return 0;
1148}
1149
1150int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1151{
1152 int i;
1153
David Daney8d17dd02013-05-23 09:49:08 -07001154 for (i = 1; i < ARRAY_SIZE(vcpu->arch.gprs); i++)
David Daneybf32ebf2013-05-23 09:49:07 -07001155 vcpu->arch.gprs[i] = regs->gpr[i];
David Daney8d17dd02013-05-23 09:49:08 -07001156 vcpu->arch.gprs[0] = 0; /* zero is special, and cannot be set. */
Sanjay Lal669e8462012-11-21 18:34:02 -08001157 vcpu->arch.hi = regs->hi;
1158 vcpu->arch.lo = regs->lo;
1159 vcpu->arch.pc = regs->pc;
1160
David Daney4c73fb22013-05-23 09:49:09 -07001161 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -08001162}
1163
1164int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1165{
1166 int i;
1167
David Daney8d17dd02013-05-23 09:49:08 -07001168 for (i = 0; i < ARRAY_SIZE(vcpu->arch.gprs); i++)
David Daneybf32ebf2013-05-23 09:49:07 -07001169 regs->gpr[i] = vcpu->arch.gprs[i];
Sanjay Lal669e8462012-11-21 18:34:02 -08001170
1171 regs->hi = vcpu->arch.hi;
1172 regs->lo = vcpu->arch.lo;
1173 regs->pc = vcpu->arch.pc;
1174
David Daney4c73fb22013-05-23 09:49:09 -07001175 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -08001176}
1177
James Hogan0fae34f2014-05-29 10:16:39 +01001178static void kvm_mips_comparecount_func(unsigned long data)
Sanjay Lal669e8462012-11-21 18:34:02 -08001179{
1180 struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
1181
1182 kvm_mips_callbacks->queue_timer_int(vcpu);
1183
1184 vcpu->arch.wait = 0;
Marcelo Tosatti85773702016-02-19 09:46:39 +01001185 if (swait_active(&vcpu->wq))
1186 swake_up(&vcpu->wq);
Sanjay Lal669e8462012-11-21 18:34:02 -08001187}
1188
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001189/* low level hrtimer wake routine */
James Hogan0fae34f2014-05-29 10:16:39 +01001190static enum hrtimer_restart kvm_mips_comparecount_wakeup(struct hrtimer *timer)
Sanjay Lal669e8462012-11-21 18:34:02 -08001191{
1192 struct kvm_vcpu *vcpu;
1193
1194 vcpu = container_of(timer, struct kvm_vcpu, arch.comparecount_timer);
1195 kvm_mips_comparecount_func((unsigned long) vcpu);
James Hogane30492b2014-05-29 10:16:35 +01001196 return kvm_mips_count_timeout(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -08001197}
1198
1199int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
1200{
1201 kvm_mips_callbacks->vcpu_init(vcpu);
1202 hrtimer_init(&vcpu->arch.comparecount_timer, CLOCK_MONOTONIC,
1203 HRTIMER_MODE_REL);
1204 vcpu->arch.comparecount_timer.function = kvm_mips_comparecount_wakeup;
Sanjay Lal669e8462012-11-21 18:34:02 -08001205 return 0;
1206}
1207
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001208int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1209 struct kvm_translation *tr)
Sanjay Lal669e8462012-11-21 18:34:02 -08001210{
1211 return 0;
1212}
1213
1214/* Initial guest state */
1215int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
1216{
1217 return kvm_mips_callbacks->vcpu_setup(vcpu);
1218}
1219
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001220static void kvm_mips_set_c0_status(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001221{
James Hogan8cffd192016-06-09 14:19:08 +01001222 u32 status = read_c0_status();
Sanjay Lal669e8462012-11-21 18:34:02 -08001223
Sanjay Lal669e8462012-11-21 18:34:02 -08001224 if (cpu_has_dsp)
1225 status |= (ST0_MX);
1226
1227 write_c0_status(status);
1228 ehb();
1229}
1230
1231/*
1232 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
1233 */
1234int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
1235{
James Hogan8cffd192016-06-09 14:19:08 +01001236 u32 cause = vcpu->arch.host_cp0_cause;
1237 u32 exccode = (cause >> CAUSEB_EXCCODE) & 0x1f;
1238 u32 __user *opc = (u32 __user *) vcpu->arch.pc;
Sanjay Lal669e8462012-11-21 18:34:02 -08001239 unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr;
1240 enum emulation_result er = EMULATE_DONE;
1241 int ret = RESUME_GUEST;
1242
James Hoganc4c6f2c2015-02-04 10:52:03 +00001243 /* re-enable HTW before enabling interrupts */
1244 htw_start();
1245
Sanjay Lal669e8462012-11-21 18:34:02 -08001246 /* Set a default exit reason */
1247 run->exit_reason = KVM_EXIT_UNKNOWN;
1248 run->ready_for_interrupt_injection = 1;
1249
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001250 /*
1251 * Set the appropriate status bits based on host CPU features,
1252 * before we hit the scheduler
1253 */
Sanjay Lal669e8462012-11-21 18:34:02 -08001254 kvm_mips_set_c0_status();
1255
1256 local_irq_enable();
1257
1258 kvm_debug("kvm_mips_handle_exit: cause: %#x, PC: %p, kvm_run: %p, kvm_vcpu: %p\n",
1259 cause, opc, run, vcpu);
James Hogan1e09e862016-06-14 09:40:12 +01001260 trace_kvm_exit(vcpu, exccode);
Sanjay Lal669e8462012-11-21 18:34:02 -08001261
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001262 /*
1263 * Do a privilege check, if in UM most of these exit conditions end up
Sanjay Lal669e8462012-11-21 18:34:02 -08001264 * causing an exception to be delivered to the Guest Kernel
1265 */
1266 er = kvm_mips_check_privilege(cause, opc, run, vcpu);
1267 if (er == EMULATE_PRIV_FAIL) {
1268 goto skip_emul;
1269 } else if (er == EMULATE_FAIL) {
1270 run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
1271 ret = RESUME_HOST;
1272 goto skip_emul;
1273 }
1274
1275 switch (exccode) {
James Hogan16d100db2015-12-16 23:49:33 +00001276 case EXCCODE_INT:
1277 kvm_debug("[%d]EXCCODE_INT @ %p\n", vcpu->vcpu_id, opc);
Sanjay Lal669e8462012-11-21 18:34:02 -08001278
1279 ++vcpu->stat.int_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001280
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001281 if (need_resched())
Sanjay Lal669e8462012-11-21 18:34:02 -08001282 cond_resched();
Sanjay Lal669e8462012-11-21 18:34:02 -08001283
1284 ret = RESUME_GUEST;
1285 break;
1286
James Hogan16d100db2015-12-16 23:49:33 +00001287 case EXCCODE_CPU:
1288 kvm_debug("EXCCODE_CPU: @ PC: %p\n", opc);
Sanjay Lal669e8462012-11-21 18:34:02 -08001289
1290 ++vcpu->stat.cop_unusable_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001291 ret = kvm_mips_callbacks->handle_cop_unusable(vcpu);
1292 /* XXXKYMA: Might need to return to user space */
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001293 if (run->exit_reason == KVM_EXIT_IRQ_WINDOW_OPEN)
Sanjay Lal669e8462012-11-21 18:34:02 -08001294 ret = RESUME_HOST;
Sanjay Lal669e8462012-11-21 18:34:02 -08001295 break;
1296
James Hogan16d100db2015-12-16 23:49:33 +00001297 case EXCCODE_MOD:
Sanjay Lal669e8462012-11-21 18:34:02 -08001298 ++vcpu->stat.tlbmod_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001299 ret = kvm_mips_callbacks->handle_tlb_mod(vcpu);
1300 break;
1301
James Hogan16d100db2015-12-16 23:49:33 +00001302 case EXCCODE_TLBS:
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001303 kvm_debug("TLB ST fault: cause %#x, status %#lx, PC: %p, BadVaddr: %#lx\n",
1304 cause, kvm_read_c0_guest_status(vcpu->arch.cop0), opc,
1305 badvaddr);
Sanjay Lal669e8462012-11-21 18:34:02 -08001306
1307 ++vcpu->stat.tlbmiss_st_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001308 ret = kvm_mips_callbacks->handle_tlb_st_miss(vcpu);
1309 break;
1310
James Hogan16d100db2015-12-16 23:49:33 +00001311 case EXCCODE_TLBL:
Sanjay Lal669e8462012-11-21 18:34:02 -08001312 kvm_debug("TLB LD fault: cause %#x, PC: %p, BadVaddr: %#lx\n",
1313 cause, opc, badvaddr);
1314
1315 ++vcpu->stat.tlbmiss_ld_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001316 ret = kvm_mips_callbacks->handle_tlb_ld_miss(vcpu);
1317 break;
1318
James Hogan16d100db2015-12-16 23:49:33 +00001319 case EXCCODE_ADES:
Sanjay Lal669e8462012-11-21 18:34:02 -08001320 ++vcpu->stat.addrerr_st_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001321 ret = kvm_mips_callbacks->handle_addr_err_st(vcpu);
1322 break;
1323
James Hogan16d100db2015-12-16 23:49:33 +00001324 case EXCCODE_ADEL:
Sanjay Lal669e8462012-11-21 18:34:02 -08001325 ++vcpu->stat.addrerr_ld_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001326 ret = kvm_mips_callbacks->handle_addr_err_ld(vcpu);
1327 break;
1328
James Hogan16d100db2015-12-16 23:49:33 +00001329 case EXCCODE_SYS:
Sanjay Lal669e8462012-11-21 18:34:02 -08001330 ++vcpu->stat.syscall_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001331 ret = kvm_mips_callbacks->handle_syscall(vcpu);
1332 break;
1333
James Hogan16d100db2015-12-16 23:49:33 +00001334 case EXCCODE_RI:
Sanjay Lal669e8462012-11-21 18:34:02 -08001335 ++vcpu->stat.resvd_inst_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001336 ret = kvm_mips_callbacks->handle_res_inst(vcpu);
1337 break;
1338
James Hogan16d100db2015-12-16 23:49:33 +00001339 case EXCCODE_BP:
Sanjay Lal669e8462012-11-21 18:34:02 -08001340 ++vcpu->stat.break_inst_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001341 ret = kvm_mips_callbacks->handle_break(vcpu);
1342 break;
1343
James Hogan16d100db2015-12-16 23:49:33 +00001344 case EXCCODE_TR:
James Hogan0a560422015-02-06 16:03:57 +00001345 ++vcpu->stat.trap_inst_exits;
James Hogan0a560422015-02-06 16:03:57 +00001346 ret = kvm_mips_callbacks->handle_trap(vcpu);
1347 break;
1348
James Hogan16d100db2015-12-16 23:49:33 +00001349 case EXCCODE_MSAFPE:
James Hoganc2537ed2015-02-06 10:56:27 +00001350 ++vcpu->stat.msa_fpe_exits;
James Hoganc2537ed2015-02-06 10:56:27 +00001351 ret = kvm_mips_callbacks->handle_msa_fpe(vcpu);
1352 break;
1353
James Hogan16d100db2015-12-16 23:49:33 +00001354 case EXCCODE_FPE:
James Hogan1c0cd662015-02-06 10:56:27 +00001355 ++vcpu->stat.fpe_exits;
James Hogan1c0cd662015-02-06 10:56:27 +00001356 ret = kvm_mips_callbacks->handle_fpe(vcpu);
1357 break;
1358
James Hogan16d100db2015-12-16 23:49:33 +00001359 case EXCCODE_MSADIS:
James Hoganc2537ed2015-02-06 10:56:27 +00001360 ++vcpu->stat.msa_disabled_exits;
James Hogan98119ad2015-02-06 11:11:56 +00001361 ret = kvm_mips_callbacks->handle_msa_disabled(vcpu);
1362 break;
1363
Sanjay Lal669e8462012-11-21 18:34:02 -08001364 default:
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001365 kvm_err("Exception Code: %d, not yet handled, @ PC: %p, inst: 0x%08x BadVaddr: %#lx Status: %#lx\n",
1366 exccode, opc, kvm_get_inst(opc, vcpu), badvaddr,
1367 kvm_read_c0_guest_status(vcpu->arch.cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001368 kvm_arch_vcpu_dump_regs(vcpu);
1369 run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
1370 ret = RESUME_HOST;
1371 break;
1372
1373 }
1374
1375skip_emul:
1376 local_irq_disable();
1377
1378 if (er == EMULATE_DONE && !(ret & RESUME_HOST))
1379 kvm_mips_deliver_interrupts(vcpu, cause);
1380
1381 if (!(ret & RESUME_HOST)) {
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001382 /* Only check for signals if not already exiting to userspace */
Sanjay Lal669e8462012-11-21 18:34:02 -08001383 if (signal_pending(current)) {
1384 run->exit_reason = KVM_EXIT_INTR;
1385 ret = (-EINTR << 2) | RESUME_HOST;
1386 ++vcpu->stat.signal_exits;
James Hogan1e09e862016-06-14 09:40:12 +01001387 trace_kvm_exit(vcpu, KVM_TRACE_EXIT_SIGNAL);
Sanjay Lal669e8462012-11-21 18:34:02 -08001388 }
1389 }
1390
James Hogan98e91b82014-11-18 14:09:12 +00001391 if (ret == RESUME_GUEST) {
1392 /*
James Hogan539cb89fb2015-03-05 11:43:36 +00001393 * If FPU / MSA are enabled (i.e. the guest's FPU / MSA context
1394 * is live), restore FCR31 / MSACSR.
James Hogan98e91b82014-11-18 14:09:12 +00001395 *
1396 * This should be before returning to the guest exception
James Hogan539cb89fb2015-03-05 11:43:36 +00001397 * vector, as it may well cause an [MSA] FP exception if there
1398 * are pending exception bits unmasked. (see
James Hogan98e91b82014-11-18 14:09:12 +00001399 * kvm_mips_csr_die_notifier() for how that is handled).
1400 */
1401 if (kvm_mips_guest_has_fpu(&vcpu->arch) &&
1402 read_c0_status() & ST0_CU1)
1403 __kvm_restore_fcsr(&vcpu->arch);
James Hogan539cb89fb2015-03-05 11:43:36 +00001404
1405 if (kvm_mips_guest_has_msa(&vcpu->arch) &&
1406 read_c0_config5() & MIPS_CONF5_MSAEN)
1407 __kvm_restore_msacsr(&vcpu->arch);
James Hogan98e91b82014-11-18 14:09:12 +00001408 }
1409
James Hoganc4c6f2c2015-02-04 10:52:03 +00001410 /* Disable HTW before returning to guest or host */
1411 htw_stop();
1412
Sanjay Lal669e8462012-11-21 18:34:02 -08001413 return ret;
1414}
1415
James Hogan98e91b82014-11-18 14:09:12 +00001416/* Enable FPU for guest and restore context */
1417void kvm_own_fpu(struct kvm_vcpu *vcpu)
1418{
1419 struct mips_coproc *cop0 = vcpu->arch.cop0;
1420 unsigned int sr, cfg5;
1421
1422 preempt_disable();
1423
James Hogan539cb89fb2015-03-05 11:43:36 +00001424 sr = kvm_read_c0_guest_status(cop0);
1425
1426 /*
1427 * If MSA state is already live, it is undefined how it interacts with
1428 * FR=0 FPU state, and we don't want to hit reserved instruction
1429 * exceptions trying to save the MSA state later when CU=1 && FR=1, so
1430 * play it safe and save it first.
1431 *
1432 * In theory we shouldn't ever hit this case since kvm_lose_fpu() should
1433 * get called when guest CU1 is set, however we can't trust the guest
1434 * not to clobber the status register directly via the commpage.
1435 */
1436 if (cpu_has_msa && sr & ST0_CU1 && !(sr & ST0_FR) &&
James Hoganf9431762016-06-14 09:40:10 +01001437 vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA)
James Hogan539cb89fb2015-03-05 11:43:36 +00001438 kvm_lose_fpu(vcpu);
1439
James Hogan98e91b82014-11-18 14:09:12 +00001440 /*
1441 * Enable FPU for guest
1442 * We set FR and FRE according to guest context
1443 */
James Hogan98e91b82014-11-18 14:09:12 +00001444 change_c0_status(ST0_CU1 | ST0_FR, sr);
1445 if (cpu_has_fre) {
1446 cfg5 = kvm_read_c0_guest_config5(cop0);
1447 change_c0_config5(MIPS_CONF5_FRE, cfg5);
1448 }
1449 enable_fpu_hazard();
1450
1451 /* If guest FPU state not active, restore it now */
James Hoganf9431762016-06-14 09:40:10 +01001452 if (!(vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU)) {
James Hogan98e91b82014-11-18 14:09:12 +00001453 __kvm_restore_fpu(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001454 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001455 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_FPU);
1456 } else {
1457 trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_FPU);
James Hogan98e91b82014-11-18 14:09:12 +00001458 }
1459
1460 preempt_enable();
1461}
1462
James Hogan539cb89fb2015-03-05 11:43:36 +00001463#ifdef CONFIG_CPU_HAS_MSA
1464/* Enable MSA for guest and restore context */
1465void kvm_own_msa(struct kvm_vcpu *vcpu)
1466{
1467 struct mips_coproc *cop0 = vcpu->arch.cop0;
1468 unsigned int sr, cfg5;
1469
1470 preempt_disable();
1471
1472 /*
1473 * Enable FPU if enabled in guest, since we're restoring FPU context
1474 * anyway. We set FR and FRE according to guest context.
1475 */
1476 if (kvm_mips_guest_has_fpu(&vcpu->arch)) {
1477 sr = kvm_read_c0_guest_status(cop0);
1478
1479 /*
1480 * If FR=0 FPU state is already live, it is undefined how it
1481 * interacts with MSA state, so play it safe and save it first.
1482 */
1483 if (!(sr & ST0_FR) &&
James Hoganf9431762016-06-14 09:40:10 +01001484 (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU |
1485 KVM_MIPS_AUX_MSA)) == KVM_MIPS_AUX_FPU)
James Hogan539cb89fb2015-03-05 11:43:36 +00001486 kvm_lose_fpu(vcpu);
1487
1488 change_c0_status(ST0_CU1 | ST0_FR, sr);
1489 if (sr & ST0_CU1 && cpu_has_fre) {
1490 cfg5 = kvm_read_c0_guest_config5(cop0);
1491 change_c0_config5(MIPS_CONF5_FRE, cfg5);
1492 }
1493 }
1494
1495 /* Enable MSA for guest */
1496 set_c0_config5(MIPS_CONF5_MSAEN);
1497 enable_fpu_hazard();
1498
James Hoganf9431762016-06-14 09:40:10 +01001499 switch (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA)) {
1500 case KVM_MIPS_AUX_FPU:
James Hogan539cb89fb2015-03-05 11:43:36 +00001501 /*
1502 * Guest FPU state already loaded, only restore upper MSA state
1503 */
1504 __kvm_restore_msa_upper(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001505 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA;
James Hogan04ebebf2016-06-14 09:40:11 +01001506 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001507 break;
1508 case 0:
1509 /* Neither FPU or MSA already active, restore full MSA state */
1510 __kvm_restore_msa(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001511 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA;
James Hogan539cb89fb2015-03-05 11:43:36 +00001512 if (kvm_mips_guest_has_fpu(&vcpu->arch))
James Hoganf9431762016-06-14 09:40:10 +01001513 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001514 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE,
1515 KVM_TRACE_AUX_FPU_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001516 break;
1517 default:
James Hogan04ebebf2016-06-14 09:40:11 +01001518 trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001519 break;
1520 }
1521
1522 preempt_enable();
1523}
1524#endif
1525
1526/* Drop FPU & MSA without saving it */
James Hogan98e91b82014-11-18 14:09:12 +00001527void kvm_drop_fpu(struct kvm_vcpu *vcpu)
1528{
1529 preempt_disable();
James Hoganf9431762016-06-14 09:40:10 +01001530 if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) {
James Hogan539cb89fb2015-03-05 11:43:36 +00001531 disable_msa();
James Hogan04ebebf2016-06-14 09:40:11 +01001532 trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_MSA);
James Hoganf9431762016-06-14 09:40:10 +01001533 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_MSA;
James Hogan539cb89fb2015-03-05 11:43:36 +00001534 }
James Hoganf9431762016-06-14 09:40:10 +01001535 if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hogan98e91b82014-11-18 14:09:12 +00001536 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan04ebebf2016-06-14 09:40:11 +01001537 trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_FPU);
James Hoganf9431762016-06-14 09:40:10 +01001538 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU;
James Hogan98e91b82014-11-18 14:09:12 +00001539 }
1540 preempt_enable();
1541}
1542
James Hogan539cb89fb2015-03-05 11:43:36 +00001543/* Save and disable FPU & MSA */
James Hogan98e91b82014-11-18 14:09:12 +00001544void kvm_lose_fpu(struct kvm_vcpu *vcpu)
1545{
1546 /*
James Hogan539cb89fb2015-03-05 11:43:36 +00001547 * FPU & MSA get disabled in root context (hardware) when it is disabled
1548 * in guest context (software), but the register state in the hardware
1549 * may still be in use. This is why we explicitly re-enable the hardware
James Hogan98e91b82014-11-18 14:09:12 +00001550 * before saving.
1551 */
1552
1553 preempt_disable();
James Hoganf9431762016-06-14 09:40:10 +01001554 if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) {
James Hogan539cb89fb2015-03-05 11:43:36 +00001555 set_c0_config5(MIPS_CONF5_MSAEN);
1556 enable_fpu_hazard();
1557
1558 __kvm_save_msa(&vcpu->arch);
James Hogan04ebebf2016-06-14 09:40:11 +01001559 trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001560
1561 /* Disable MSA & FPU */
1562 disable_msa();
James Hoganf9431762016-06-14 09:40:10 +01001563 if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hogan539cb89fb2015-03-05 11:43:36 +00001564 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan4ac33422016-04-22 10:38:49 +01001565 disable_fpu_hazard();
1566 }
James Hoganf9431762016-06-14 09:40:10 +01001567 vcpu->arch.aux_inuse &= ~(KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA);
1568 } else if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hogan98e91b82014-11-18 14:09:12 +00001569 set_c0_status(ST0_CU1);
1570 enable_fpu_hazard();
1571
1572 __kvm_save_fpu(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001573 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001574 trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU);
James Hogan98e91b82014-11-18 14:09:12 +00001575
1576 /* Disable FPU */
1577 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan4ac33422016-04-22 10:38:49 +01001578 disable_fpu_hazard();
James Hogan98e91b82014-11-18 14:09:12 +00001579 }
1580 preempt_enable();
1581}
1582
1583/*
James Hogan539cb89fb2015-03-05 11:43:36 +00001584 * Step over a specific ctc1 to FCSR and a specific ctcmsa to MSACSR which are
1585 * used to restore guest FCSR/MSACSR state and may trigger a "harmless" FP/MSAFP
1586 * exception if cause bits are set in the value being written.
James Hogan98e91b82014-11-18 14:09:12 +00001587 */
1588static int kvm_mips_csr_die_notify(struct notifier_block *self,
1589 unsigned long cmd, void *ptr)
1590{
1591 struct die_args *args = (struct die_args *)ptr;
1592 struct pt_regs *regs = args->regs;
1593 unsigned long pc;
1594
James Hogan539cb89fb2015-03-05 11:43:36 +00001595 /* Only interested in FPE and MSAFPE */
1596 if (cmd != DIE_FP && cmd != DIE_MSAFP)
James Hogan98e91b82014-11-18 14:09:12 +00001597 return NOTIFY_DONE;
1598
1599 /* Return immediately if guest context isn't active */
1600 if (!(current->flags & PF_VCPU))
1601 return NOTIFY_DONE;
1602
1603 /* Should never get here from user mode */
1604 BUG_ON(user_mode(regs));
1605
1606 pc = instruction_pointer(regs);
1607 switch (cmd) {
1608 case DIE_FP:
1609 /* match 2nd instruction in __kvm_restore_fcsr */
1610 if (pc != (unsigned long)&__kvm_restore_fcsr + 4)
1611 return NOTIFY_DONE;
1612 break;
James Hogan539cb89fb2015-03-05 11:43:36 +00001613 case DIE_MSAFP:
1614 /* match 2nd/3rd instruction in __kvm_restore_msacsr */
1615 if (!cpu_has_msa ||
1616 pc < (unsigned long)&__kvm_restore_msacsr + 4 ||
1617 pc > (unsigned long)&__kvm_restore_msacsr + 8)
1618 return NOTIFY_DONE;
1619 break;
James Hogan98e91b82014-11-18 14:09:12 +00001620 }
1621
1622 /* Move PC forward a little and continue executing */
1623 instruction_pointer(regs) += 4;
1624
1625 return NOTIFY_STOP;
1626}
1627
1628static struct notifier_block kvm_mips_csr_die_notifier = {
1629 .notifier_call = kvm_mips_csr_die_notify,
1630};
1631
James Hogan2db9d232015-12-16 23:49:32 +00001632static int __init kvm_mips_init(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001633{
1634 int ret;
1635
1636 ret = kvm_init(NULL, sizeof(struct kvm_vcpu), 0, THIS_MODULE);
1637
1638 if (ret)
1639 return ret;
1640
James Hogan98e91b82014-11-18 14:09:12 +00001641 register_die_notifier(&kvm_mips_csr_die_notifier);
1642
Sanjay Lal669e8462012-11-21 18:34:02 -08001643 return 0;
1644}
1645
James Hogan2db9d232015-12-16 23:49:32 +00001646static void __exit kvm_mips_exit(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001647{
1648 kvm_exit();
1649
James Hogan98e91b82014-11-18 14:09:12 +00001650 unregister_die_notifier(&kvm_mips_csr_die_notifier);
Sanjay Lal669e8462012-11-21 18:34:02 -08001651}
1652
1653module_init(kvm_mips_init);
1654module_exit(kvm_mips_exit);
1655
1656EXPORT_TRACEPOINT_SYMBOL(kvm_exit);