Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013 Red Hat |
| 3 | * Author: Rob Clark <robdclark@gmail.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License version 2 as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
| 18 | #ifndef __MSM_DRV_H__ |
| 19 | #define __MSM_DRV_H__ |
| 20 | |
| 21 | #include <linux/kernel.h> |
| 22 | #include <linux/clk.h> |
| 23 | #include <linux/cpufreq.h> |
| 24 | #include <linux/module.h> |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 25 | #include <linux/component.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 26 | #include <linux/platform_device.h> |
| 27 | #include <linux/pm.h> |
| 28 | #include <linux/pm_runtime.h> |
| 29 | #include <linux/slab.h> |
| 30 | #include <linux/list.h> |
| 31 | #include <linux/iommu.h> |
| 32 | #include <linux/types.h> |
Archit Taneja | 3d6df06 | 2015-06-09 14:17:22 +0530 | [diff] [blame] | 33 | #include <linux/of_graph.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 34 | #include <asm/sizes.h> |
| 35 | |
| 36 | #ifndef CONFIG_OF |
| 37 | #include <mach/board.h> |
| 38 | #include <mach/socinfo.h> |
| 39 | #include <mach/iommu_domains.h> |
| 40 | #endif |
| 41 | |
| 42 | #include <drm/drmP.h> |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 43 | #include <drm/drm_atomic.h> |
| 44 | #include <drm/drm_atomic_helper.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 45 | #include <drm/drm_crtc_helper.h> |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 46 | #include <drm/drm_plane_helper.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 47 | #include <drm/drm_fb_helper.h> |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 48 | #include <drm/msm_drm.h> |
Daniel Vetter | d9fc941 | 2014-09-23 15:46:53 +0200 | [diff] [blame] | 49 | #include <drm/drm_gem.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 50 | |
| 51 | struct msm_kms; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 52 | struct msm_gpu; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 53 | struct msm_mmu; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 54 | struct msm_rd_state; |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 55 | struct msm_perf_state; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 56 | struct msm_gem_submit; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 57 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 58 | #define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */ |
| 59 | |
| 60 | struct msm_file_private { |
| 61 | /* currently we don't do anything useful with this.. but when |
| 62 | * per-context address spaces are supported we'd keep track of |
| 63 | * the context's page-tables here. |
| 64 | */ |
| 65 | int dummy; |
| 66 | }; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 67 | |
jilai wang | 1298778 | 2015-06-25 17:37:42 -0400 | [diff] [blame] | 68 | enum msm_mdp_plane_property { |
| 69 | PLANE_PROP_ZPOS, |
| 70 | PLANE_PROP_ALPHA, |
| 71 | PLANE_PROP_PREMULTIPLIED, |
| 72 | PLANE_PROP_MAX_NUM |
| 73 | }; |
| 74 | |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 75 | struct msm_vblank_ctrl { |
| 76 | struct work_struct work; |
| 77 | struct list_head event_list; |
| 78 | spinlock_t lock; |
| 79 | }; |
| 80 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 81 | struct msm_drm_private { |
| 82 | |
| 83 | struct msm_kms *kms; |
| 84 | |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 85 | /* subordinate devices, if present: */ |
Rob Clark | 067fef3 | 2014-11-04 13:33:14 -0500 | [diff] [blame] | 86 | struct platform_device *gpu_pdev; |
| 87 | |
| 88 | /* possibly this should be in the kms component, but it is |
| 89 | * shared by both mdp4 and mdp5.. |
| 90 | */ |
| 91 | struct hdmi *hdmi; |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 92 | |
Hai Li | ab5b010 | 2015-01-07 18:47:44 -0500 | [diff] [blame] | 93 | /* eDP is for mdp5 only, but kms has not been created |
| 94 | * when edp_bind() and edp_init() are called. Here is the only |
| 95 | * place to keep the edp instance. |
| 96 | */ |
| 97 | struct msm_edp *edp; |
| 98 | |
Hai Li | a689554 | 2015-03-31 14:36:33 -0400 | [diff] [blame] | 99 | /* DSI is shared by mdp4 and mdp5 */ |
| 100 | struct msm_dsi *dsi[2]; |
| 101 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 102 | /* when we have more than one 'msm_gpu' these need to be an array: */ |
| 103 | struct msm_gpu *gpu; |
| 104 | struct msm_file_private *lastctx; |
| 105 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 106 | struct drm_fb_helper *fbdev; |
| 107 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 108 | uint32_t next_fence, completed_fence; |
| 109 | wait_queue_head_t fence_event; |
| 110 | |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 111 | struct msm_rd_state *rd; |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 112 | struct msm_perf_state *perf; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 113 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 114 | /* list of GEM objects: */ |
| 115 | struct list_head inactive_list; |
| 116 | |
| 117 | struct workqueue_struct *wq; |
| 118 | |
Rob Clark | edd4fc6 | 2013-09-14 14:01:55 -0400 | [diff] [blame] | 119 | /* callbacks deferred until bo is inactive: */ |
| 120 | struct list_head fence_cbs; |
| 121 | |
Rob Clark | f86afec | 2014-11-25 12:41:18 -0500 | [diff] [blame] | 122 | /* crtcs pending async atomic updates: */ |
| 123 | uint32_t pending_crtcs; |
| 124 | wait_queue_head_t pending_crtcs_event; |
| 125 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 126 | /* registered MMUs: */ |
| 127 | unsigned int num_mmus; |
| 128 | struct msm_mmu *mmus[NUM_DOMAINS]; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 129 | |
Rob Clark | a862391 | 2013-10-08 12:57:48 -0400 | [diff] [blame] | 130 | unsigned int num_planes; |
| 131 | struct drm_plane *planes[8]; |
| 132 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 133 | unsigned int num_crtcs; |
| 134 | struct drm_crtc *crtcs[8]; |
| 135 | |
| 136 | unsigned int num_encoders; |
| 137 | struct drm_encoder *encoders[8]; |
| 138 | |
Rob Clark | a3376e3 | 2013-08-30 13:02:15 -0400 | [diff] [blame] | 139 | unsigned int num_bridges; |
| 140 | struct drm_bridge *bridges[8]; |
| 141 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 142 | unsigned int num_connectors; |
| 143 | struct drm_connector *connectors[8]; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 144 | |
jilai wang | 1298778 | 2015-06-25 17:37:42 -0400 | [diff] [blame] | 145 | /* Properties */ |
| 146 | struct drm_property *plane_property[PLANE_PROP_MAX_NUM]; |
| 147 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 148 | /* VRAM carveout, used when no IOMMU: */ |
| 149 | struct { |
| 150 | unsigned long size; |
| 151 | dma_addr_t paddr; |
| 152 | /* NOTE: mm managed at the page level, size is in # of pages |
| 153 | * and position mm_node->start is in # of pages: |
| 154 | */ |
| 155 | struct drm_mm mm; |
| 156 | } vram; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 157 | |
| 158 | struct msm_vblank_ctrl vblank_ctrl; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 159 | }; |
| 160 | |
| 161 | struct msm_format { |
| 162 | uint32_t pixel_format; |
| 163 | }; |
| 164 | |
Rob Clark | edd4fc6 | 2013-09-14 14:01:55 -0400 | [diff] [blame] | 165 | /* callback from wq once fence has passed: */ |
| 166 | struct msm_fence_cb { |
| 167 | struct work_struct work; |
| 168 | uint32_t fence; |
| 169 | void (*func)(struct msm_fence_cb *cb); |
| 170 | }; |
| 171 | |
| 172 | void __msm_fence_worker(struct work_struct *work); |
| 173 | |
| 174 | #define INIT_FENCE_CB(_cb, _func) do { \ |
| 175 | INIT_WORK(&(_cb)->work, __msm_fence_worker); \ |
| 176 | (_cb)->func = _func; \ |
| 177 | } while (0) |
| 178 | |
Daniel Vetter | b4274fb | 2014-11-26 17:02:18 +0100 | [diff] [blame] | 179 | int msm_atomic_check(struct drm_device *dev, |
| 180 | struct drm_atomic_state *state); |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 181 | int msm_atomic_commit(struct drm_device *dev, |
| 182 | struct drm_atomic_state *state, bool async); |
| 183 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 184 | int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 185 | |
Wentao Xu | a9702ca | 2015-06-22 11:53:42 -0400 | [diff] [blame] | 186 | int msm_wait_fence(struct drm_device *dev, uint32_t fence, |
| 187 | ktime_t *timeout, bool interruptible); |
Rob Clark | 69193e5 | 2014-11-07 18:10:04 -0500 | [diff] [blame] | 188 | int msm_queue_fence_cb(struct drm_device *dev, |
| 189 | struct msm_fence_cb *cb, uint32_t fence); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 190 | void msm_update_fence(struct drm_device *dev, uint32_t fence); |
| 191 | |
| 192 | int msm_ioctl_gem_submit(struct drm_device *dev, void *data, |
| 193 | struct drm_file *file); |
| 194 | |
Daniel Thompson | 77a147e | 2014-11-12 11:38:14 +0000 | [diff] [blame] | 195 | int msm_gem_mmap_obj(struct drm_gem_object *obj, |
| 196 | struct vm_area_struct *vma); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 197 | int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma); |
| 198 | int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
| 199 | uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj); |
| 200 | int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id, |
| 201 | uint32_t *iova); |
| 202 | int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova); |
Rob Clark | 2638d90 | 2014-11-08 09:13:37 -0500 | [diff] [blame] | 203 | uint32_t msm_gem_iova(struct drm_gem_object *obj, int id); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 204 | struct page **msm_gem_get_pages(struct drm_gem_object *obj); |
| 205 | void msm_gem_put_pages(struct drm_gem_object *obj); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 206 | void msm_gem_put_iova(struct drm_gem_object *obj, int id); |
| 207 | int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev, |
| 208 | struct drm_mode_create_dumb *args); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 209 | int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev, |
| 210 | uint32_t handle, uint64_t *offset); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 211 | struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj); |
| 212 | void *msm_gem_prime_vmap(struct drm_gem_object *obj); |
| 213 | void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); |
Daniel Thompson | 77a147e | 2014-11-12 11:38:14 +0000 | [diff] [blame] | 214 | int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 215 | struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev, |
Maarten Lankhorst | b5e9c1a | 2014-01-09 11:03:14 +0100 | [diff] [blame] | 216 | struct dma_buf_attachment *attach, struct sg_table *sg); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 217 | int msm_gem_prime_pin(struct drm_gem_object *obj); |
| 218 | void msm_gem_prime_unpin(struct drm_gem_object *obj); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 219 | void *msm_gem_vaddr_locked(struct drm_gem_object *obj); |
| 220 | void *msm_gem_vaddr(struct drm_gem_object *obj); |
Rob Clark | edd4fc6 | 2013-09-14 14:01:55 -0400 | [diff] [blame] | 221 | int msm_gem_queue_inactive_cb(struct drm_gem_object *obj, |
| 222 | struct msm_fence_cb *cb); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 223 | void msm_gem_move_to_active(struct drm_gem_object *obj, |
Rob Clark | bf6811f | 2013-09-01 13:25:09 -0400 | [diff] [blame] | 224 | struct msm_gpu *gpu, bool write, uint32_t fence); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 225 | void msm_gem_move_to_inactive(struct drm_gem_object *obj); |
| 226 | int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, |
Rob Clark | 56c2da8 | 2015-05-11 11:50:03 -0400 | [diff] [blame] | 227 | ktime_t *timeout); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 228 | int msm_gem_cpu_fini(struct drm_gem_object *obj); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 229 | void msm_gem_free_object(struct drm_gem_object *obj); |
| 230 | int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file, |
| 231 | uint32_t size, uint32_t flags, uint32_t *handle); |
| 232 | struct drm_gem_object *msm_gem_new(struct drm_device *dev, |
| 233 | uint32_t size, uint32_t flags); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 234 | struct drm_gem_object *msm_gem_import(struct drm_device *dev, |
| 235 | uint32_t size, struct sg_table *sgt); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 236 | |
Rob Clark | 2638d90 | 2014-11-08 09:13:37 -0500 | [diff] [blame] | 237 | int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id); |
| 238 | void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id); |
| 239 | uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 240 | struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane); |
| 241 | const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb); |
| 242 | struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame^] | 243 | const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 244 | struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame^] | 245 | struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 246 | |
| 247 | struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev); |
| 248 | |
Rob Clark | dada25b | 2013-12-01 12:12:54 -0500 | [diff] [blame] | 249 | struct hdmi; |
Rob Clark | 067fef3 | 2014-11-04 13:33:14 -0500 | [diff] [blame] | 250 | int hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev, |
| 251 | struct drm_encoder *encoder); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 252 | void __init hdmi_register(void); |
| 253 | void __exit hdmi_unregister(void); |
| 254 | |
Hai Li | 0045398 | 2014-12-12 14:41:17 -0500 | [diff] [blame] | 255 | struct msm_edp; |
| 256 | void __init msm_edp_register(void); |
| 257 | void __exit msm_edp_unregister(void); |
| 258 | int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev, |
| 259 | struct drm_encoder *encoder); |
| 260 | |
Hai Li | a689554 | 2015-03-31 14:36:33 -0400 | [diff] [blame] | 261 | struct msm_dsi; |
| 262 | enum msm_dsi_encoder_id { |
| 263 | MSM_DSI_VIDEO_ENCODER_ID = 0, |
| 264 | MSM_DSI_CMD_ENCODER_ID = 1, |
| 265 | MSM_DSI_ENCODER_NUM = 2 |
| 266 | }; |
| 267 | #ifdef CONFIG_DRM_MSM_DSI |
| 268 | void __init msm_dsi_register(void); |
| 269 | void __exit msm_dsi_unregister(void); |
| 270 | int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev, |
| 271 | struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]); |
| 272 | #else |
| 273 | static inline void __init msm_dsi_register(void) |
| 274 | { |
| 275 | } |
| 276 | static inline void __exit msm_dsi_unregister(void) |
| 277 | { |
| 278 | } |
| 279 | static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, |
| 280 | struct drm_device *dev, |
| 281 | struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]) |
| 282 | { |
| 283 | return -EINVAL; |
| 284 | } |
| 285 | #endif |
| 286 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 287 | #ifdef CONFIG_DEBUG_FS |
| 288 | void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m); |
| 289 | void msm_gem_describe_objects(struct list_head *list, struct seq_file *m); |
| 290 | void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m); |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 291 | int msm_debugfs_late_init(struct drm_device *dev); |
| 292 | int msm_rd_debugfs_init(struct drm_minor *minor); |
| 293 | void msm_rd_debugfs_cleanup(struct drm_minor *minor); |
| 294 | void msm_rd_dump_submit(struct msm_gem_submit *submit); |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 295 | int msm_perf_debugfs_init(struct drm_minor *minor); |
| 296 | void msm_perf_debugfs_cleanup(struct drm_minor *minor); |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 297 | #else |
| 298 | static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; } |
| 299 | static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {} |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 300 | #endif |
| 301 | |
| 302 | void __iomem *msm_ioremap(struct platform_device *pdev, const char *name, |
| 303 | const char *dbgname); |
| 304 | void msm_writel(u32 data, void __iomem *addr); |
| 305 | u32 msm_readl(const void __iomem *addr); |
| 306 | |
| 307 | #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__) |
| 308 | #define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__) |
| 309 | |
Rob Clark | f816f27 | 2013-09-11 17:34:07 -0400 | [diff] [blame] | 310 | static inline bool fence_completed(struct drm_device *dev, uint32_t fence) |
| 311 | { |
| 312 | struct msm_drm_private *priv = dev->dev_private; |
| 313 | return priv->completed_fence >= fence; |
| 314 | } |
| 315 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 316 | static inline int align_pitch(int width, int bpp) |
| 317 | { |
| 318 | int bytespp = (bpp + 7) / 8; |
| 319 | /* adreno needs pitch aligned to 32 pixels: */ |
| 320 | return bytespp * ALIGN(width, 32); |
| 321 | } |
| 322 | |
| 323 | /* for the generated headers: */ |
| 324 | #define INVALID_IDX(idx) ({BUG(); 0;}) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 325 | #define fui(x) ({BUG(); 0;}) |
| 326 | #define util_float_to_half(x) ({BUG(); 0;}) |
| 327 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 328 | |
| 329 | #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT) |
| 330 | |
| 331 | /* for conditionally setting boolean flag(s): */ |
| 332 | #define COND(bool, val) ((bool) ? (val) : 0) |
| 333 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 334 | |
| 335 | #endif /* __MSM_DRV_H__ */ |