blob: 7919f6112ecf95786e9f9a180fa248ef258428a5 [file] [log] [blame]
Rasesh Mody2e0bf122015-02-17 19:26:18 -05001/* bnx2.c: QLogic bnx2 network driver.
Michael Chanb6016b72005-05-26 13:03:09 -07002 *
Jitendra Kalsaria28c4ec02014-06-23 15:10:33 -04003 * Copyright (c) 2004-2014 Broadcom Corporation
Rasesh Mody2e0bf122015-02-17 19:26:18 -05004 * Copyright (c) 2014-2015 QLogic Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
9 *
10 * Written by: Michael Chan (mchan@broadcom.com)
11 */
12
Joe Perches3a9c6a42010-02-17 15:01:51 +000013#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080014
15#include <linux/module.h>
16#include <linux/moduleparam.h>
17
Michael Chan555069d2012-06-16 15:45:41 +000018#include <linux/stringify.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080019#include <linux/kernel.h>
20#include <linux/timer.h>
21#include <linux/errno.h>
22#include <linux/ioport.h>
23#include <linux/slab.h>
24#include <linux/vmalloc.h>
25#include <linux/interrupt.h>
26#include <linux/pci.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080027#include <linux/netdevice.h>
28#include <linux/etherdevice.h>
29#include <linux/skbuff.h>
30#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070031#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080032#include <asm/io.h>
33#include <asm/irq.h>
34#include <linux/delay.h>
35#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070036#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080037#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000040#include <linux/if.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080041#include <linux/if_vlan.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070049#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070050#include <linux/log2.h>
John Feeneycd709aa2010-08-22 17:45:53 +000051#include <linux/aer.h>
Baoquan He6df77862016-11-13 13:01:33 +080052#include <linux/crash_dump.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080053
Javier Martinez Canillasda556d62016-09-12 10:03:35 -040054#if IS_ENABLED(CONFIG_CNIC)
Michael Chan4edd4732009-06-08 18:14:42 -070055#define BCM_CNIC 1
56#include "cnic_if.h"
57#endif
Michael Chanb6016b72005-05-26 13:03:09 -070058#include "bnx2.h"
59#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070060
Michael Chanb6016b72005-05-26 13:03:09 -070061#define DRV_MODULE_NAME "bnx2"
Rasesh Mody85fe7cd2015-02-17 19:26:20 -050062#define DRV_MODULE_VERSION "2.2.6"
63#define DRV_MODULE_RELDATE "January 29, 2014"
Michael Chanc2c20ef2011-12-18 18:15:09 +000064#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070065#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
Michael Chanc2c20ef2011-12-18 18:15:09 +000066#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070067#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
68#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070069
70#define RUN_AT(x) (jiffies + (x))
71
72/* Time in jiffies before concluding the transmitter is hung. */
73#define TX_TIMEOUT (5*HZ)
74
Bill Pembertoncfd95a62012-12-03 09:22:58 -050075static char version[] =
Rasesh Mody2e0bf122015-02-17 19:26:18 -050076 "QLogic " DRV_MODULE_NAME " Gigabit Ethernet Driver v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
Michael Chanb6016b72005-05-26 13:03:09 -070077
78MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Rasesh Mody2e0bf122015-02-17 19:26:18 -050079MODULE_DESCRIPTION("QLogic BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070080MODULE_LICENSE("GPL");
81MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070082MODULE_FIRMWARE(FW_MIPS_FILE_06);
83MODULE_FIRMWARE(FW_RV2P_FILE_06);
84MODULE_FIRMWARE(FW_MIPS_FILE_09);
85MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070086MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070087
88static int disable_msi = 0;
89
James M Leddy1c8bb762014-02-04 15:10:59 -050090module_param(disable_msi, int, S_IRUGO);
Michael Chanb6016b72005-05-26 13:03:09 -070091MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
92
93typedef enum {
94 BCM5706 = 0,
95 NC370T,
96 NC370I,
97 BCM5706S,
98 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080099 BCM5708,
100 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -0800101 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700102 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700103 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800104 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700105} board_t;
106
107/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800108static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700109 char *name;
Bill Pembertoncfd95a62012-12-03 09:22:58 -0500110} board_info[] = {
Michael Chanb6016b72005-05-26 13:03:09 -0700111 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
112 { "HP NC370T Multifunction Gigabit Server Adapter" },
113 { "HP NC370i Multifunction Gigabit Server Adapter" },
114 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
115 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800116 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
117 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800118 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700119 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700120 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800121 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700122 };
123
Benoit Taine9baa3c32014-08-08 15:56:03 +0200124static const struct pci_device_id bnx2_pci_tbl[] = {
Michael Chanb6016b72005-05-26 13:03:09 -0700125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
126 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
128 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
129 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800131 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
132 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700133 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
134 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
135 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
136 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800137 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
138 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800139 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
140 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700141 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
142 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700143 { PCI_VENDOR_ID_BROADCOM, 0x163b,
144 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800145 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800146 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700147 { 0, }
148};
149
Michael Chan0ced9d02009-08-21 16:20:49 +0000150static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700151{
Michael Chane30372c2007-07-16 18:26:23 -0700152#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
153#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700154 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800155 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700156 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700157 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
158 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800159 /* Expansion entry 0001 */
160 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700161 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800162 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
163 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700164 /* Saifun SA25F010 (non-buffered flash) */
165 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800166 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700167 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700168 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
169 "Non-buffered flash (128kB)"},
170 /* Saifun SA25F020 (non-buffered flash) */
171 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800172 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700173 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700174 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
175 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800176 /* Expansion entry 0100 */
177 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700178 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800179 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
180 "Entry 0100"},
181 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400182 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700183 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800184 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
185 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
186 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
187 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700188 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800189 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
190 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
191 /* Saifun SA25F005 (non-buffered flash) */
192 /* strap, cfg1, & write1 need updates */
193 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700194 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800195 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
196 "Non-buffered flash (64kB)"},
197 /* Fast EEPROM */
198 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700199 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800200 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
201 "EEPROM - fast"},
202 /* Expansion entry 1001 */
203 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700204 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800205 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
206 "Entry 1001"},
207 /* Expansion entry 1010 */
208 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700209 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800210 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
211 "Entry 1010"},
212 /* ATMEL AT45DB011B (buffered flash) */
213 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700214 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800215 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
216 "Buffered flash (128kB)"},
217 /* Expansion entry 1100 */
218 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700219 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800220 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
221 "Entry 1100"},
222 /* Expansion entry 1101 */
223 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700224 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800225 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
226 "Entry 1101"},
227 /* Ateml Expansion entry 1110 */
228 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700229 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800230 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
231 "Entry 1110 (Atmel)"},
232 /* ATMEL AT45DB021B (buffered flash) */
233 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700234 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800235 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
236 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700237};
238
Michael Chan0ced9d02009-08-21 16:20:49 +0000239static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700240 .flags = BNX2_NV_BUFFERED,
241 .page_bits = BCM5709_FLASH_PAGE_BITS,
242 .page_size = BCM5709_FLASH_PAGE_SIZE,
243 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
244 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
245 .name = "5709 Buffered flash (256kB)",
246};
247
Michael Chanb6016b72005-05-26 13:03:09 -0700248MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
249
Benjamin Li4327ba42010-03-23 13:13:11 +0000250static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000251static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000252
Michael Chan35e90102008-06-19 16:37:42 -0700253static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700254{
Michael Chan2f8af122006-08-15 01:39:10 -0700255 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700256
Michael Chanfaac9c42006-12-14 15:56:32 -0800257 /* The ring uses 256 indices for 255 entries, one of them
258 * needs to be skipped.
259 */
Eric Dumazetb6685342016-11-19 14:57:11 -0800260 diff = READ_ONCE(txr->tx_prod) - READ_ONCE(txr->tx_cons);
Michael Chan2bc40782012-12-06 10:33:09 +0000261 if (unlikely(diff >= BNX2_TX_DESC_CNT)) {
Michael Chanfaac9c42006-12-14 15:56:32 -0800262 diff &= 0xffff;
Michael Chan2bc40782012-12-06 10:33:09 +0000263 if (diff == BNX2_TX_DESC_CNT)
264 diff = BNX2_MAX_TX_DESC_CNT;
Michael Chanfaac9c42006-12-14 15:56:32 -0800265 }
Eric Dumazet807540b2010-09-23 05:40:09 +0000266 return bp->tx_ring_size - diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700267}
268
Michael Chanb6016b72005-05-26 13:03:09 -0700269static u32
270bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
271{
Ivan Vecera6bc80622016-10-18 08:16:03 +0200272 unsigned long flags;
Michael Chan1b8227c2007-05-03 13:24:05 -0700273 u32 val;
274
Ivan Vecera6bc80622016-10-18 08:16:03 +0200275 spin_lock_irqsave(&bp->indirect_lock, flags);
Michael Chane503e062012-12-06 10:33:08 +0000276 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
277 val = BNX2_RD(bp, BNX2_PCICFG_REG_WINDOW);
Ivan Vecera6bc80622016-10-18 08:16:03 +0200278 spin_unlock_irqrestore(&bp->indirect_lock, flags);
Michael Chan1b8227c2007-05-03 13:24:05 -0700279 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700280}
281
282static void
283bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
284{
Ivan Vecera6bc80622016-10-18 08:16:03 +0200285 unsigned long flags;
286
287 spin_lock_irqsave(&bp->indirect_lock, flags);
Michael Chane503e062012-12-06 10:33:08 +0000288 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
289 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Ivan Vecera6bc80622016-10-18 08:16:03 +0200290 spin_unlock_irqrestore(&bp->indirect_lock, flags);
Michael Chanb6016b72005-05-26 13:03:09 -0700291}
292
293static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800294bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
295{
296 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
297}
298
299static u32
300bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
301{
Eric Dumazet807540b2010-09-23 05:40:09 +0000302 return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
Michael Chan2726d6e2008-01-29 21:35:05 -0800303}
304
305static void
Michael Chanb6016b72005-05-26 13:03:09 -0700306bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
307{
Ivan Vecera6bc80622016-10-18 08:16:03 +0200308 unsigned long flags;
309
Michael Chanb6016b72005-05-26 13:03:09 -0700310 offset += cid_addr;
Ivan Vecera6bc80622016-10-18 08:16:03 +0200311 spin_lock_irqsave(&bp->indirect_lock, flags);
Michael Chan4ce45e02012-12-06 10:33:10 +0000312 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan59b47d82006-11-19 14:10:45 -0800313 int i;
314
Michael Chane503e062012-12-06 10:33:08 +0000315 BNX2_WR(bp, BNX2_CTX_CTX_DATA, val);
316 BNX2_WR(bp, BNX2_CTX_CTX_CTRL,
317 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
Michael Chan59b47d82006-11-19 14:10:45 -0800318 for (i = 0; i < 5; i++) {
Michael Chane503e062012-12-06 10:33:08 +0000319 val = BNX2_RD(bp, BNX2_CTX_CTX_CTRL);
Michael Chan59b47d82006-11-19 14:10:45 -0800320 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
321 break;
322 udelay(5);
323 }
324 } else {
Michael Chane503e062012-12-06 10:33:08 +0000325 BNX2_WR(bp, BNX2_CTX_DATA_ADR, offset);
326 BNX2_WR(bp, BNX2_CTX_DATA, val);
Michael Chan59b47d82006-11-19 14:10:45 -0800327 }
Ivan Vecera6bc80622016-10-18 08:16:03 +0200328 spin_unlock_irqrestore(&bp->indirect_lock, flags);
Michael Chanb6016b72005-05-26 13:03:09 -0700329}
330
Michael Chan4edd4732009-06-08 18:14:42 -0700331#ifdef BCM_CNIC
332static int
333bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
334{
335 struct bnx2 *bp = netdev_priv(dev);
336 struct drv_ctl_io *io = &info->data.io;
337
338 switch (info->cmd) {
339 case DRV_CTL_IO_WR_CMD:
340 bnx2_reg_wr_ind(bp, io->offset, io->data);
341 break;
342 case DRV_CTL_IO_RD_CMD:
343 io->data = bnx2_reg_rd_ind(bp, io->offset);
344 break;
345 case DRV_CTL_CTX_WR_CMD:
346 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
347 break;
348 default:
349 return -EINVAL;
350 }
351 return 0;
352}
353
354static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
355{
356 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
357 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
358 int sb_id;
359
360 if (bp->flags & BNX2_FLAG_USING_MSIX) {
361 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
362 bnapi->cnic_present = 0;
363 sb_id = bp->irq_nvecs;
364 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
365 } else {
366 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
367 bnapi->cnic_tag = bnapi->last_status_idx;
368 bnapi->cnic_present = 1;
369 sb_id = 0;
370 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
371 }
372
373 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
374 cp->irq_arr[0].status_blk = (void *)
375 ((unsigned long) bnapi->status_blk.msi +
376 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
377 cp->irq_arr[0].status_blk_num = sb_id;
378 cp->num_irq = 1;
379}
380
381static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
382 void *data)
383{
384 struct bnx2 *bp = netdev_priv(dev);
385 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
386
387 if (ops == NULL)
388 return -EINVAL;
389
390 if (cp->drv_state & CNIC_DRV_STATE_REGD)
391 return -EBUSY;
392
Michael Chan41c21782011-07-13 17:24:22 +0000393 if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
394 return -ENODEV;
395
Michael Chan4edd4732009-06-08 18:14:42 -0700396 bp->cnic_data = data;
397 rcu_assign_pointer(bp->cnic_ops, ops);
398
399 cp->num_irq = 0;
400 cp->drv_state = CNIC_DRV_STATE_REGD;
401
402 bnx2_setup_cnic_irq_info(bp);
403
404 return 0;
405}
406
407static int bnx2_unregister_cnic(struct net_device *dev)
408{
409 struct bnx2 *bp = netdev_priv(dev);
410 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
411 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
412
Michael Chanc5a88952009-08-14 15:49:45 +0000413 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700414 cp->drv_state = 0;
415 bnapi->cnic_present = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +0000416 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000417 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700418 synchronize_rcu();
419 return 0;
420}
421
stephen hemminger61c2fc42013-04-10 10:53:40 +0000422static struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
Michael Chan4edd4732009-06-08 18:14:42 -0700423{
424 struct bnx2 *bp = netdev_priv(dev);
425 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
426
Michael Chan7625eb22011-06-08 19:29:36 +0000427 if (!cp->max_iscsi_conn)
428 return NULL;
429
Michael Chan4edd4732009-06-08 18:14:42 -0700430 cp->drv_owner = THIS_MODULE;
431 cp->chip_id = bp->chip_id;
432 cp->pdev = bp->pdev;
433 cp->io_base = bp->regview;
434 cp->drv_ctl = bnx2_drv_ctl;
435 cp->drv_register_cnic = bnx2_register_cnic;
436 cp->drv_unregister_cnic = bnx2_unregister_cnic;
437
438 return cp;
439}
Michael Chan4edd4732009-06-08 18:14:42 -0700440
441static void
442bnx2_cnic_stop(struct bnx2 *bp)
443{
444 struct cnic_ops *c_ops;
445 struct cnic_ctl_info info;
446
Michael Chanc5a88952009-08-14 15:49:45 +0000447 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000448 c_ops = rcu_dereference_protected(bp->cnic_ops,
449 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700450 if (c_ops) {
451 info.cmd = CNIC_CTL_STOP_CMD;
452 c_ops->cnic_ctl(bp->cnic_data, &info);
453 }
Michael Chanc5a88952009-08-14 15:49:45 +0000454 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700455}
456
457static void
458bnx2_cnic_start(struct bnx2 *bp)
459{
460 struct cnic_ops *c_ops;
461 struct cnic_ctl_info info;
462
Michael Chanc5a88952009-08-14 15:49:45 +0000463 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000464 c_ops = rcu_dereference_protected(bp->cnic_ops,
465 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700466 if (c_ops) {
467 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
468 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
469
470 bnapi->cnic_tag = bnapi->last_status_idx;
471 }
472 info.cmd = CNIC_CTL_START_CMD;
473 c_ops->cnic_ctl(bp->cnic_data, &info);
474 }
Michael Chanc5a88952009-08-14 15:49:45 +0000475 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700476}
477
478#else
479
480static void
481bnx2_cnic_stop(struct bnx2 *bp)
482{
483}
484
485static void
486bnx2_cnic_start(struct bnx2 *bp)
487{
488}
489
490#endif
491
Michael Chanb6016b72005-05-26 13:03:09 -0700492static int
493bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
494{
495 u32 val1;
496 int i, ret;
497
Michael Chan583c28e2008-01-21 19:51:35 -0800498 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000499 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700500 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
501
Michael Chane503e062012-12-06 10:33:08 +0000502 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
503 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700504
505 udelay(40);
506 }
507
508 val1 = (bp->phy_addr << 21) | (reg << 16) |
509 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
510 BNX2_EMAC_MDIO_COMM_START_BUSY;
Michael Chane503e062012-12-06 10:33:08 +0000511 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Michael Chanb6016b72005-05-26 13:03:09 -0700512
513 for (i = 0; i < 50; i++) {
514 udelay(10);
515
Michael Chane503e062012-12-06 10:33:08 +0000516 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700517 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
518 udelay(5);
519
Michael Chane503e062012-12-06 10:33:08 +0000520 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700521 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
522
523 break;
524 }
525 }
526
527 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
528 *val = 0x0;
529 ret = -EBUSY;
530 }
531 else {
532 *val = val1;
533 ret = 0;
534 }
535
Michael Chan583c28e2008-01-21 19:51:35 -0800536 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000537 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700538 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
539
Michael Chane503e062012-12-06 10:33:08 +0000540 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
541 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700542
543 udelay(40);
544 }
545
546 return ret;
547}
548
549static int
550bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
551{
552 u32 val1;
553 int i, ret;
554
Michael Chan583c28e2008-01-21 19:51:35 -0800555 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000556 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700557 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
558
Michael Chane503e062012-12-06 10:33:08 +0000559 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
560 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700561
562 udelay(40);
563 }
564
565 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
566 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
567 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
Michael Chane503e062012-12-06 10:33:08 +0000568 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400569
Michael Chanb6016b72005-05-26 13:03:09 -0700570 for (i = 0; i < 50; i++) {
571 udelay(10);
572
Michael Chane503e062012-12-06 10:33:08 +0000573 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700574 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
575 udelay(5);
576 break;
577 }
578 }
579
580 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
581 ret = -EBUSY;
582 else
583 ret = 0;
584
Michael Chan583c28e2008-01-21 19:51:35 -0800585 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000586 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700587 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
588
Michael Chane503e062012-12-06 10:33:08 +0000589 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
590 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700591
592 udelay(40);
593 }
594
595 return ret;
596}
597
598static void
599bnx2_disable_int(struct bnx2 *bp)
600{
Michael Chanb4b36042007-12-20 19:59:30 -0800601 int i;
602 struct bnx2_napi *bnapi;
603
604 for (i = 0; i < bp->irq_nvecs; i++) {
605 bnapi = &bp->bnx2_napi[i];
Michael Chane503e062012-12-06 10:33:08 +0000606 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
Michael Chanb4b36042007-12-20 19:59:30 -0800607 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
608 }
Michael Chane503e062012-12-06 10:33:08 +0000609 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
Michael Chanb6016b72005-05-26 13:03:09 -0700610}
611
612static void
613bnx2_enable_int(struct bnx2 *bp)
614{
Michael Chanb4b36042007-12-20 19:59:30 -0800615 int i;
616 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800617
Michael Chanb4b36042007-12-20 19:59:30 -0800618 for (i = 0; i < bp->irq_nvecs; i++) {
619 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800620
Michael Chane503e062012-12-06 10:33:08 +0000621 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
622 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
623 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
624 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700625
Michael Chane503e062012-12-06 10:33:08 +0000626 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
627 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
628 bnapi->last_status_idx);
Michael Chanb4b36042007-12-20 19:59:30 -0800629 }
Michael Chane503e062012-12-06 10:33:08 +0000630 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700631}
632
633static void
634bnx2_disable_int_sync(struct bnx2 *bp)
635{
Michael Chanb4b36042007-12-20 19:59:30 -0800636 int i;
637
Michael Chanb6016b72005-05-26 13:03:09 -0700638 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000639 if (!netif_running(bp->dev))
640 return;
641
Michael Chanb6016b72005-05-26 13:03:09 -0700642 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800643 for (i = 0; i < bp->irq_nvecs; i++)
644 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700645}
646
647static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800648bnx2_napi_disable(struct bnx2 *bp)
649{
Michael Chanb4b36042007-12-20 19:59:30 -0800650 int i;
651
652 for (i = 0; i < bp->irq_nvecs; i++)
653 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800654}
655
656static void
657bnx2_napi_enable(struct bnx2 *bp)
658{
Michael Chanb4b36042007-12-20 19:59:30 -0800659 int i;
660
661 for (i = 0; i < bp->irq_nvecs; i++)
662 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800663}
664
665static void
Michael Chan212f9932010-04-27 11:28:10 +0000666bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700667{
Michael Chan212f9932010-04-27 11:28:10 +0000668 if (stop_cnic)
669 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700670 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800671 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700672 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700673 }
Michael Chanb7466562009-12-20 18:40:18 -0800674 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700675 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700676}
677
678static void
Michael Chan212f9932010-04-27 11:28:10 +0000679bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700680{
681 if (atomic_dec_and_test(&bp->intr_sem)) {
682 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700683 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700684 spin_lock_bh(&bp->phy_lock);
685 if (bp->link_up)
686 netif_carrier_on(bp->dev);
687 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800688 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700689 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000690 if (start_cnic)
691 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700692 }
693 }
694}
695
696static void
Michael Chan35e90102008-06-19 16:37:42 -0700697bnx2_free_tx_mem(struct bnx2 *bp)
698{
699 int i;
700
701 for (i = 0; i < bp->num_tx_rings; i++) {
702 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
703 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
704
705 if (txr->tx_desc_ring) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000706 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
707 txr->tx_desc_ring,
708 txr->tx_desc_mapping);
Michael Chan35e90102008-06-19 16:37:42 -0700709 txr->tx_desc_ring = NULL;
710 }
711 kfree(txr->tx_buf_ring);
712 txr->tx_buf_ring = NULL;
713 }
714}
715
Michael Chanbb4f98a2008-06-19 16:38:19 -0700716static void
717bnx2_free_rx_mem(struct bnx2 *bp)
718{
719 int i;
720
721 for (i = 0; i < bp->num_rx_rings; i++) {
722 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
723 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
724 int j;
725
726 for (j = 0; j < bp->rx_max_ring; j++) {
727 if (rxr->rx_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000728 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
729 rxr->rx_desc_ring[j],
730 rxr->rx_desc_mapping[j]);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700731 rxr->rx_desc_ring[j] = NULL;
732 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000733 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700734 rxr->rx_buf_ring = NULL;
735
736 for (j = 0; j < bp->rx_max_pg_ring; j++) {
737 if (rxr->rx_pg_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000738 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
739 rxr->rx_pg_desc_ring[j],
740 rxr->rx_pg_desc_mapping[j]);
Michael Chan3298a732008-12-17 19:06:08 -0800741 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700742 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000743 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700744 rxr->rx_pg_ring = NULL;
745 }
746}
747
Michael Chan35e90102008-06-19 16:37:42 -0700748static int
749bnx2_alloc_tx_mem(struct bnx2 *bp)
750{
751 int i;
752
753 for (i = 0; i < bp->num_tx_rings; i++) {
754 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
755 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
756
757 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
758 if (txr->tx_buf_ring == NULL)
759 return -ENOMEM;
760
761 txr->tx_desc_ring =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000762 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
763 &txr->tx_desc_mapping, GFP_KERNEL);
Michael Chan35e90102008-06-19 16:37:42 -0700764 if (txr->tx_desc_ring == NULL)
765 return -ENOMEM;
766 }
767 return 0;
768}
769
Michael Chanbb4f98a2008-06-19 16:38:19 -0700770static int
771bnx2_alloc_rx_mem(struct bnx2 *bp)
772{
773 int i;
774
775 for (i = 0; i < bp->num_rx_rings; i++) {
776 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
777 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
778 int j;
779
780 rxr->rx_buf_ring =
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000781 vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700782 if (rxr->rx_buf_ring == NULL)
783 return -ENOMEM;
784
Michael Chanbb4f98a2008-06-19 16:38:19 -0700785 for (j = 0; j < bp->rx_max_ring; j++) {
786 rxr->rx_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000787 dma_alloc_coherent(&bp->pdev->dev,
788 RXBD_RING_SIZE,
789 &rxr->rx_desc_mapping[j],
790 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700791 if (rxr->rx_desc_ring[j] == NULL)
792 return -ENOMEM;
793
794 }
795
796 if (bp->rx_pg_ring_size) {
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000797 rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
Michael Chanbb4f98a2008-06-19 16:38:19 -0700798 bp->rx_max_pg_ring);
799 if (rxr->rx_pg_ring == NULL)
800 return -ENOMEM;
801
Michael Chanbb4f98a2008-06-19 16:38:19 -0700802 }
803
804 for (j = 0; j < bp->rx_max_pg_ring; j++) {
805 rxr->rx_pg_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000806 dma_alloc_coherent(&bp->pdev->dev,
807 RXBD_RING_SIZE,
808 &rxr->rx_pg_desc_mapping[j],
809 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700810 if (rxr->rx_pg_desc_ring[j] == NULL)
811 return -ENOMEM;
812
813 }
814 }
815 return 0;
816}
817
Michael Chan35e90102008-06-19 16:37:42 -0700818static void
wangweidong8fae3072015-10-08 18:03:47 +0800819bnx2_free_stats_blk(struct net_device *dev)
820{
821 struct bnx2 *bp = netdev_priv(dev);
822
823 if (bp->status_blk) {
824 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
825 bp->status_blk,
826 bp->status_blk_mapping);
827 bp->status_blk = NULL;
828 bp->stats_blk = NULL;
829 }
830}
831
832static int
833bnx2_alloc_stats_blk(struct net_device *dev)
834{
835 int status_blk_size;
836 void *status_blk;
837 struct bnx2 *bp = netdev_priv(dev);
838
839 /* Combine status and statistics blocks into one allocation. */
840 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
841 if (bp->flags & BNX2_FLAG_MSIX_CAP)
842 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
843 BNX2_SBLK_MSIX_ALIGN_SIZE);
844 bp->status_stats_size = status_blk_size +
845 sizeof(struct statistics_block);
846 status_blk = dma_zalloc_coherent(&bp->pdev->dev, bp->status_stats_size,
847 &bp->status_blk_mapping, GFP_KERNEL);
848 if (status_blk == NULL)
849 return -ENOMEM;
850
851 bp->status_blk = status_blk;
852 bp->stats_blk = status_blk + status_blk_size;
853 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
854
855 return 0;
856}
857
858static void
Michael Chanb6016b72005-05-26 13:03:09 -0700859bnx2_free_mem(struct bnx2 *bp)
860{
Michael Chan13daffa2006-03-20 17:49:20 -0800861 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700862 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800863
Michael Chan35e90102008-06-19 16:37:42 -0700864 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700865 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700866
Michael Chan59b47d82006-11-19 14:10:45 -0800867 for (i = 0; i < bp->ctx_pages; i++) {
868 if (bp->ctx_blk[i]) {
Michael Chan2bc40782012-12-06 10:33:09 +0000869 dma_free_coherent(&bp->pdev->dev, BNX2_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000870 bp->ctx_blk[i],
871 bp->ctx_blk_mapping[i]);
Michael Chan59b47d82006-11-19 14:10:45 -0800872 bp->ctx_blk[i] = NULL;
873 }
874 }
wangweidong8fae3072015-10-08 18:03:47 +0800875
876 if (bnapi->status_blk.msi)
Michael Chan43e80b82008-06-19 16:41:08 -0700877 bnapi->status_blk.msi = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700878}
879
880static int
881bnx2_alloc_mem(struct bnx2 *bp)
882{
wangweidong8fae3072015-10-08 18:03:47 +0800883 int i, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700884 struct bnx2_napi *bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -0700885
Michael Chan43e80b82008-06-19 16:41:08 -0700886 bnapi = &bp->bnx2_napi[0];
wangweidong8fae3072015-10-08 18:03:47 +0800887 bnapi->status_blk.msi = bp->status_blk;
Michael Chan43e80b82008-06-19 16:41:08 -0700888 bnapi->hw_tx_cons_ptr =
889 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
890 bnapi->hw_rx_cons_ptr =
891 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800892 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chan379b39a2010-07-19 14:15:03 +0000893 for (i = 1; i < bp->irq_nvecs; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700894 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800895
Michael Chan43e80b82008-06-19 16:41:08 -0700896 bnapi = &bp->bnx2_napi[i];
897
wangweidong8fae3072015-10-08 18:03:47 +0800898 sblk = (bp->status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
Michael Chan43e80b82008-06-19 16:41:08 -0700899 bnapi->status_blk.msix = sblk;
900 bnapi->hw_tx_cons_ptr =
901 &sblk->status_tx_quick_consumer_index;
902 bnapi->hw_rx_cons_ptr =
903 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800904 bnapi->int_num = i << 24;
905 }
906 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800907
Michael Chan4ce45e02012-12-06 10:33:10 +0000908 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan2bc40782012-12-06 10:33:09 +0000909 bp->ctx_pages = 0x2000 / BNX2_PAGE_SIZE;
Michael Chan59b47d82006-11-19 14:10:45 -0800910 if (bp->ctx_pages == 0)
911 bp->ctx_pages = 1;
912 for (i = 0; i < bp->ctx_pages; i++) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000913 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
Michael Chan2bc40782012-12-06 10:33:09 +0000914 BNX2_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000915 &bp->ctx_blk_mapping[i],
916 GFP_KERNEL);
Michael Chan59b47d82006-11-19 14:10:45 -0800917 if (bp->ctx_blk[i] == NULL)
918 goto alloc_mem_err;
919 }
920 }
Michael Chan35e90102008-06-19 16:37:42 -0700921
Michael Chanbb4f98a2008-06-19 16:38:19 -0700922 err = bnx2_alloc_rx_mem(bp);
923 if (err)
924 goto alloc_mem_err;
925
Michael Chan35e90102008-06-19 16:37:42 -0700926 err = bnx2_alloc_tx_mem(bp);
927 if (err)
928 goto alloc_mem_err;
929
Michael Chanb6016b72005-05-26 13:03:09 -0700930 return 0;
931
932alloc_mem_err:
933 bnx2_free_mem(bp);
934 return -ENOMEM;
935}
936
937static void
Michael Chane3648b32005-11-04 08:51:21 -0800938bnx2_report_fw_link(struct bnx2 *bp)
939{
940 u32 fw_link_status = 0;
941
Michael Chan583c28e2008-01-21 19:51:35 -0800942 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700943 return;
944
Michael Chane3648b32005-11-04 08:51:21 -0800945 if (bp->link_up) {
946 u32 bmsr;
947
948 switch (bp->line_speed) {
949 case SPEED_10:
950 if (bp->duplex == DUPLEX_HALF)
951 fw_link_status = BNX2_LINK_STATUS_10HALF;
952 else
953 fw_link_status = BNX2_LINK_STATUS_10FULL;
954 break;
955 case SPEED_100:
956 if (bp->duplex == DUPLEX_HALF)
957 fw_link_status = BNX2_LINK_STATUS_100HALF;
958 else
959 fw_link_status = BNX2_LINK_STATUS_100FULL;
960 break;
961 case SPEED_1000:
962 if (bp->duplex == DUPLEX_HALF)
963 fw_link_status = BNX2_LINK_STATUS_1000HALF;
964 else
965 fw_link_status = BNX2_LINK_STATUS_1000FULL;
966 break;
967 case SPEED_2500:
968 if (bp->duplex == DUPLEX_HALF)
969 fw_link_status = BNX2_LINK_STATUS_2500HALF;
970 else
971 fw_link_status = BNX2_LINK_STATUS_2500FULL;
972 break;
973 }
974
975 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
976
977 if (bp->autoneg) {
978 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
979
Michael Chanca58c3a2007-05-03 13:22:52 -0700980 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
981 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800982
983 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800984 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800985 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
986 else
987 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
988 }
989 }
990 else
991 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
992
Michael Chan2726d6e2008-01-29 21:35:05 -0800993 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800994}
995
Michael Chan9b1084b2007-07-07 22:50:37 -0700996static char *
997bnx2_xceiver_str(struct bnx2 *bp)
998{
Eric Dumazet807540b2010-09-23 05:40:09 +0000999 return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -08001000 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Eric Dumazet807540b2010-09-23 05:40:09 +00001001 "Copper");
Michael Chan9b1084b2007-07-07 22:50:37 -07001002}
1003
Michael Chane3648b32005-11-04 08:51:21 -08001004static void
Michael Chanb6016b72005-05-26 13:03:09 -07001005bnx2_report_link(struct bnx2 *bp)
1006{
1007 if (bp->link_up) {
1008 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001009 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
1010 bnx2_xceiver_str(bp),
1011 bp->line_speed,
1012 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -07001013
1014 if (bp->flow_ctrl) {
1015 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00001016 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -07001017 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00001018 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001019 }
1020 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +00001021 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001022 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001023 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -07001024 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001025 pr_cont("\n");
1026 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001027 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001028 netdev_err(bp->dev, "NIC %s Link is Down\n",
1029 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001030 }
Michael Chane3648b32005-11-04 08:51:21 -08001031
1032 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001033}
1034
1035static void
1036bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1037{
1038 u32 local_adv, remote_adv;
1039
1040 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001041 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001042 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1043
1044 if (bp->duplex == DUPLEX_FULL) {
1045 bp->flow_ctrl = bp->req_flow_ctrl;
1046 }
1047 return;
1048 }
1049
1050 if (bp->duplex != DUPLEX_FULL) {
1051 return;
1052 }
1053
Michael Chan583c28e2008-01-21 19:51:35 -08001054 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001055 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001056 u32 val;
1057
1058 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1059 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1060 bp->flow_ctrl |= FLOW_CTRL_TX;
1061 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1062 bp->flow_ctrl |= FLOW_CTRL_RX;
1063 return;
1064 }
1065
Michael Chanca58c3a2007-05-03 13:22:52 -07001066 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1067 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001068
Michael Chan583c28e2008-01-21 19:51:35 -08001069 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001070 u32 new_local_adv = 0;
1071 u32 new_remote_adv = 0;
1072
1073 if (local_adv & ADVERTISE_1000XPAUSE)
1074 new_local_adv |= ADVERTISE_PAUSE_CAP;
1075 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1076 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1077 if (remote_adv & ADVERTISE_1000XPAUSE)
1078 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1079 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1080 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1081
1082 local_adv = new_local_adv;
1083 remote_adv = new_remote_adv;
1084 }
1085
1086 /* See Table 28B-3 of 802.3ab-1999 spec. */
1087 if (local_adv & ADVERTISE_PAUSE_CAP) {
1088 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1089 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1090 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1091 }
1092 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1093 bp->flow_ctrl = FLOW_CTRL_RX;
1094 }
1095 }
1096 else {
1097 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1098 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1099 }
1100 }
1101 }
1102 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1103 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1104 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1105
1106 bp->flow_ctrl = FLOW_CTRL_TX;
1107 }
1108 }
1109}
1110
1111static int
Michael Chan27a005b2007-05-03 13:23:41 -07001112bnx2_5709s_linkup(struct bnx2 *bp)
1113{
1114 u32 val, speed;
1115
1116 bp->link_up = 1;
1117
1118 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1119 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1120 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1121
1122 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1123 bp->line_speed = bp->req_line_speed;
1124 bp->duplex = bp->req_duplex;
1125 return 0;
1126 }
1127 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1128 switch (speed) {
1129 case MII_BNX2_GP_TOP_AN_SPEED_10:
1130 bp->line_speed = SPEED_10;
1131 break;
1132 case MII_BNX2_GP_TOP_AN_SPEED_100:
1133 bp->line_speed = SPEED_100;
1134 break;
1135 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1136 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1137 bp->line_speed = SPEED_1000;
1138 break;
1139 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1140 bp->line_speed = SPEED_2500;
1141 break;
1142 }
1143 if (val & MII_BNX2_GP_TOP_AN_FD)
1144 bp->duplex = DUPLEX_FULL;
1145 else
1146 bp->duplex = DUPLEX_HALF;
1147 return 0;
1148}
1149
1150static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001151bnx2_5708s_linkup(struct bnx2 *bp)
1152{
1153 u32 val;
1154
1155 bp->link_up = 1;
1156 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1157 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1158 case BCM5708S_1000X_STAT1_SPEED_10:
1159 bp->line_speed = SPEED_10;
1160 break;
1161 case BCM5708S_1000X_STAT1_SPEED_100:
1162 bp->line_speed = SPEED_100;
1163 break;
1164 case BCM5708S_1000X_STAT1_SPEED_1G:
1165 bp->line_speed = SPEED_1000;
1166 break;
1167 case BCM5708S_1000X_STAT1_SPEED_2G5:
1168 bp->line_speed = SPEED_2500;
1169 break;
1170 }
1171 if (val & BCM5708S_1000X_STAT1_FD)
1172 bp->duplex = DUPLEX_FULL;
1173 else
1174 bp->duplex = DUPLEX_HALF;
1175
1176 return 0;
1177}
1178
1179static int
1180bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001181{
1182 u32 bmcr, local_adv, remote_adv, common;
1183
1184 bp->link_up = 1;
1185 bp->line_speed = SPEED_1000;
1186
Michael Chanca58c3a2007-05-03 13:22:52 -07001187 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001188 if (bmcr & BMCR_FULLDPLX) {
1189 bp->duplex = DUPLEX_FULL;
1190 }
1191 else {
1192 bp->duplex = DUPLEX_HALF;
1193 }
1194
1195 if (!(bmcr & BMCR_ANENABLE)) {
1196 return 0;
1197 }
1198
Michael Chanca58c3a2007-05-03 13:22:52 -07001199 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1200 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001201
1202 common = local_adv & remote_adv;
1203 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1204
1205 if (common & ADVERTISE_1000XFULL) {
1206 bp->duplex = DUPLEX_FULL;
1207 }
1208 else {
1209 bp->duplex = DUPLEX_HALF;
1210 }
1211 }
1212
1213 return 0;
1214}
1215
1216static int
1217bnx2_copper_linkup(struct bnx2 *bp)
1218{
1219 u32 bmcr;
1220
Michael Chan4016bad2013-12-31 23:22:34 -08001221 bp->phy_flags &= ~BNX2_PHY_FLAG_MDIX;
1222
Michael Chanca58c3a2007-05-03 13:22:52 -07001223 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001224 if (bmcr & BMCR_ANENABLE) {
1225 u32 local_adv, remote_adv, common;
1226
1227 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1228 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1229
1230 common = local_adv & (remote_adv >> 2);
1231 if (common & ADVERTISE_1000FULL) {
1232 bp->line_speed = SPEED_1000;
1233 bp->duplex = DUPLEX_FULL;
1234 }
1235 else if (common & ADVERTISE_1000HALF) {
1236 bp->line_speed = SPEED_1000;
1237 bp->duplex = DUPLEX_HALF;
1238 }
1239 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001240 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1241 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001242
1243 common = local_adv & remote_adv;
1244 if (common & ADVERTISE_100FULL) {
1245 bp->line_speed = SPEED_100;
1246 bp->duplex = DUPLEX_FULL;
1247 }
1248 else if (common & ADVERTISE_100HALF) {
1249 bp->line_speed = SPEED_100;
1250 bp->duplex = DUPLEX_HALF;
1251 }
1252 else if (common & ADVERTISE_10FULL) {
1253 bp->line_speed = SPEED_10;
1254 bp->duplex = DUPLEX_FULL;
1255 }
1256 else if (common & ADVERTISE_10HALF) {
1257 bp->line_speed = SPEED_10;
1258 bp->duplex = DUPLEX_HALF;
1259 }
1260 else {
1261 bp->line_speed = 0;
1262 bp->link_up = 0;
1263 }
1264 }
1265 }
1266 else {
1267 if (bmcr & BMCR_SPEED100) {
1268 bp->line_speed = SPEED_100;
1269 }
1270 else {
1271 bp->line_speed = SPEED_10;
1272 }
1273 if (bmcr & BMCR_FULLDPLX) {
1274 bp->duplex = DUPLEX_FULL;
1275 }
1276 else {
1277 bp->duplex = DUPLEX_HALF;
1278 }
1279 }
1280
Michael Chan4016bad2013-12-31 23:22:34 -08001281 if (bp->link_up) {
1282 u32 ext_status;
1283
1284 bnx2_read_phy(bp, MII_BNX2_EXT_STATUS, &ext_status);
1285 if (ext_status & EXT_STATUS_MDIX)
1286 bp->phy_flags |= BNX2_PHY_FLAG_MDIX;
1287 }
1288
Michael Chanb6016b72005-05-26 13:03:09 -07001289 return 0;
1290}
1291
Michael Chan83e3fc82008-01-29 21:37:17 -08001292static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001293bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001294{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001295 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001296
1297 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1298 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1299 val |= 0x02 << 8;
1300
Michael Chan22fa1592010-10-11 16:12:00 -07001301 if (bp->flow_ctrl & FLOW_CTRL_TX)
1302 val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
Michael Chan83e3fc82008-01-29 21:37:17 -08001303
Michael Chan83e3fc82008-01-29 21:37:17 -08001304 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1305}
1306
Michael Chanbb4f98a2008-06-19 16:38:19 -07001307static void
1308bnx2_init_all_rx_contexts(struct bnx2 *bp)
1309{
1310 int i;
1311 u32 cid;
1312
1313 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1314 if (i == 1)
1315 cid = RX_RSS_CID;
1316 bnx2_init_rx_context(bp, cid);
1317 }
1318}
1319
Benjamin Li344478d2008-09-18 16:38:24 -07001320static void
Michael Chanb6016b72005-05-26 13:03:09 -07001321bnx2_set_mac_link(struct bnx2 *bp)
1322{
1323 u32 val;
1324
Michael Chane503e062012-12-06 10:33:08 +00001325 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
Michael Chanb6016b72005-05-26 13:03:09 -07001326 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1327 (bp->duplex == DUPLEX_HALF)) {
Michael Chane503e062012-12-06 10:33:08 +00001328 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
Michael Chanb6016b72005-05-26 13:03:09 -07001329 }
1330
1331 /* Configure the EMAC mode register. */
Michael Chane503e062012-12-06 10:33:08 +00001332 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001333
1334 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001335 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001336 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001337
1338 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001339 switch (bp->line_speed) {
1340 case SPEED_10:
Michael Chan4ce45e02012-12-06 10:33:10 +00001341 if (BNX2_CHIP(bp) != BNX2_CHIP_5706) {
Michael Chan59b47d82006-11-19 14:10:45 -08001342 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001343 break;
1344 }
1345 /* fall through */
1346 case SPEED_100:
1347 val |= BNX2_EMAC_MODE_PORT_MII;
1348 break;
1349 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001350 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001351 /* fall through */
1352 case SPEED_1000:
1353 val |= BNX2_EMAC_MODE_PORT_GMII;
1354 break;
1355 }
Michael Chanb6016b72005-05-26 13:03:09 -07001356 }
1357 else {
1358 val |= BNX2_EMAC_MODE_PORT_GMII;
1359 }
1360
1361 /* Set the MAC to operate in the appropriate duplex mode. */
1362 if (bp->duplex == DUPLEX_HALF)
1363 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
Michael Chane503e062012-12-06 10:33:08 +00001364 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07001365
1366 /* Enable/disable rx PAUSE. */
1367 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1368
1369 if (bp->flow_ctrl & FLOW_CTRL_RX)
1370 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
Michael Chane503e062012-12-06 10:33:08 +00001371 BNX2_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07001372
1373 /* Enable/disable tx PAUSE. */
Michael Chane503e062012-12-06 10:33:08 +00001374 val = BNX2_RD(bp, BNX2_EMAC_TX_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001375 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1376
1377 if (bp->flow_ctrl & FLOW_CTRL_TX)
1378 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
Michael Chane503e062012-12-06 10:33:08 +00001379 BNX2_WR(bp, BNX2_EMAC_TX_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07001380
1381 /* Acknowledge the interrupt. */
Michael Chane503e062012-12-06 10:33:08 +00001382 BNX2_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
Michael Chanb6016b72005-05-26 13:03:09 -07001383
Michael Chan22fa1592010-10-11 16:12:00 -07001384 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001385}
1386
Michael Chan27a005b2007-05-03 13:23:41 -07001387static void
1388bnx2_enable_bmsr1(struct bnx2 *bp)
1389{
Michael Chan583c28e2008-01-21 19:51:35 -08001390 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001391 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
Michael Chan27a005b2007-05-03 13:23:41 -07001392 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1393 MII_BNX2_BLK_ADDR_GP_STATUS);
1394}
1395
1396static void
1397bnx2_disable_bmsr1(struct bnx2 *bp)
1398{
Michael Chan583c28e2008-01-21 19:51:35 -08001399 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001400 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
Michael Chan27a005b2007-05-03 13:23:41 -07001401 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1402 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1403}
1404
Michael Chanb6016b72005-05-26 13:03:09 -07001405static int
Michael Chan605a9e22007-05-03 13:23:13 -07001406bnx2_test_and_enable_2g5(struct bnx2 *bp)
1407{
1408 u32 up1;
1409 int ret = 1;
1410
Michael Chan583c28e2008-01-21 19:51:35 -08001411 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001412 return 0;
1413
1414 if (bp->autoneg & AUTONEG_SPEED)
1415 bp->advertising |= ADVERTISED_2500baseX_Full;
1416
Michael Chan4ce45e02012-12-06 10:33:10 +00001417 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001418 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1419
Michael Chan605a9e22007-05-03 13:23:13 -07001420 bnx2_read_phy(bp, bp->mii_up1, &up1);
1421 if (!(up1 & BCM5708S_UP1_2G5)) {
1422 up1 |= BCM5708S_UP1_2G5;
1423 bnx2_write_phy(bp, bp->mii_up1, up1);
1424 ret = 0;
1425 }
1426
Michael Chan4ce45e02012-12-06 10:33:10 +00001427 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001428 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1429 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1430
Michael Chan605a9e22007-05-03 13:23:13 -07001431 return ret;
1432}
1433
1434static int
1435bnx2_test_and_disable_2g5(struct bnx2 *bp)
1436{
1437 u32 up1;
1438 int ret = 0;
1439
Michael Chan583c28e2008-01-21 19:51:35 -08001440 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001441 return 0;
1442
Michael Chan4ce45e02012-12-06 10:33:10 +00001443 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001444 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1445
Michael Chan605a9e22007-05-03 13:23:13 -07001446 bnx2_read_phy(bp, bp->mii_up1, &up1);
1447 if (up1 & BCM5708S_UP1_2G5) {
1448 up1 &= ~BCM5708S_UP1_2G5;
1449 bnx2_write_phy(bp, bp->mii_up1, up1);
1450 ret = 1;
1451 }
1452
Michael Chan4ce45e02012-12-06 10:33:10 +00001453 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001454 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1455 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1456
Michael Chan605a9e22007-05-03 13:23:13 -07001457 return ret;
1458}
1459
1460static void
1461bnx2_enable_forced_2g5(struct bnx2 *bp)
1462{
Michael Chancbd68902010-06-08 07:21:30 +00001463 u32 uninitialized_var(bmcr);
1464 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001465
Michael Chan583c28e2008-01-21 19:51:35 -08001466 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001467 return;
1468
Michael Chan4ce45e02012-12-06 10:33:10 +00001469 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001470 u32 val;
1471
1472 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1473 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001474 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1475 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1476 val |= MII_BNX2_SD_MISC1_FORCE |
1477 MII_BNX2_SD_MISC1_FORCE_2_5G;
1478 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1479 }
Michael Chan27a005b2007-05-03 13:23:41 -07001480
1481 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1482 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001483 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001484
Michael Chan4ce45e02012-12-06 10:33:10 +00001485 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001486 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1487 if (!err)
1488 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001489 } else {
1490 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001491 }
1492
Michael Chancbd68902010-06-08 07:21:30 +00001493 if (err)
1494 return;
1495
Michael Chan605a9e22007-05-03 13:23:13 -07001496 if (bp->autoneg & AUTONEG_SPEED) {
1497 bmcr &= ~BMCR_ANENABLE;
1498 if (bp->req_duplex == DUPLEX_FULL)
1499 bmcr |= BMCR_FULLDPLX;
1500 }
1501 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1502}
1503
1504static void
1505bnx2_disable_forced_2g5(struct bnx2 *bp)
1506{
Michael Chancbd68902010-06-08 07:21:30 +00001507 u32 uninitialized_var(bmcr);
1508 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001509
Michael Chan583c28e2008-01-21 19:51:35 -08001510 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001511 return;
1512
Michael Chan4ce45e02012-12-06 10:33:10 +00001513 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001514 u32 val;
1515
1516 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1517 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001518 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1519 val &= ~MII_BNX2_SD_MISC1_FORCE;
1520 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1521 }
Michael Chan27a005b2007-05-03 13:23:41 -07001522
1523 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1524 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001525 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001526
Michael Chan4ce45e02012-12-06 10:33:10 +00001527 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001528 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1529 if (!err)
1530 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001531 } else {
1532 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001533 }
1534
Michael Chancbd68902010-06-08 07:21:30 +00001535 if (err)
1536 return;
1537
Michael Chan605a9e22007-05-03 13:23:13 -07001538 if (bp->autoneg & AUTONEG_SPEED)
1539 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1540 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1541}
1542
Michael Chanb2fadea2008-01-21 17:07:06 -08001543static void
1544bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1545{
1546 u32 val;
1547
1548 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1549 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1550 if (start)
1551 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1552 else
1553 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1554}
1555
Michael Chan605a9e22007-05-03 13:23:13 -07001556static int
Michael Chanb6016b72005-05-26 13:03:09 -07001557bnx2_set_link(struct bnx2 *bp)
1558{
1559 u32 bmsr;
1560 u8 link_up;
1561
Michael Chan80be4432006-11-19 14:07:28 -08001562 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001563 bp->link_up = 1;
1564 return 0;
1565 }
1566
Michael Chan583c28e2008-01-21 19:51:35 -08001567 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001568 return 0;
1569
Michael Chanb6016b72005-05-26 13:03:09 -07001570 link_up = bp->link_up;
1571
Michael Chan27a005b2007-05-03 13:23:41 -07001572 bnx2_enable_bmsr1(bp);
1573 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1574 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1575 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001576
Michael Chan583c28e2008-01-21 19:51:35 -08001577 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001578 (BNX2_CHIP(bp) == BNX2_CHIP_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001579 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001580
Michael Chan583c28e2008-01-21 19:51:35 -08001581 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001582 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001583 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001584 }
Michael Chane503e062012-12-06 10:33:08 +00001585 val = BNX2_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001586
1587 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1588 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1589 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1590
1591 if ((val & BNX2_EMAC_STATUS_LINK) &&
1592 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001593 bmsr |= BMSR_LSTATUS;
1594 else
1595 bmsr &= ~BMSR_LSTATUS;
1596 }
1597
1598 if (bmsr & BMSR_LSTATUS) {
1599 bp->link_up = 1;
1600
Michael Chan583c28e2008-01-21 19:51:35 -08001601 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00001602 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001603 bnx2_5706s_linkup(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00001604 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001605 bnx2_5708s_linkup(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00001606 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001607 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001608 }
1609 else {
1610 bnx2_copper_linkup(bp);
1611 }
1612 bnx2_resolve_flow_ctrl(bp);
1613 }
1614 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001615 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001616 (bp->autoneg & AUTONEG_SPEED))
1617 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001618
Michael Chan583c28e2008-01-21 19:51:35 -08001619 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001620 u32 bmcr;
1621
1622 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1623 bmcr |= BMCR_ANENABLE;
1624 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1625
Michael Chan583c28e2008-01-21 19:51:35 -08001626 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001627 }
Michael Chanb6016b72005-05-26 13:03:09 -07001628 bp->link_up = 0;
1629 }
1630
1631 if (bp->link_up != link_up) {
1632 bnx2_report_link(bp);
1633 }
1634
1635 bnx2_set_mac_link(bp);
1636
1637 return 0;
1638}
1639
1640static int
1641bnx2_reset_phy(struct bnx2 *bp)
1642{
1643 int i;
1644 u32 reg;
1645
Michael Chanca58c3a2007-05-03 13:22:52 -07001646 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001647
1648#define PHY_RESET_MAX_WAIT 100
1649 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1650 udelay(10);
1651
Michael Chanca58c3a2007-05-03 13:22:52 -07001652 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001653 if (!(reg & BMCR_RESET)) {
1654 udelay(20);
1655 break;
1656 }
1657 }
1658 if (i == PHY_RESET_MAX_WAIT) {
1659 return -EBUSY;
1660 }
1661 return 0;
1662}
1663
1664static u32
1665bnx2_phy_get_pause_adv(struct bnx2 *bp)
1666{
1667 u32 adv = 0;
1668
1669 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1670 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1671
Michael Chan583c28e2008-01-21 19:51:35 -08001672 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001673 adv = ADVERTISE_1000XPAUSE;
1674 }
1675 else {
1676 adv = ADVERTISE_PAUSE_CAP;
1677 }
1678 }
1679 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001680 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001681 adv = ADVERTISE_1000XPSE_ASYM;
1682 }
1683 else {
1684 adv = ADVERTISE_PAUSE_ASYM;
1685 }
1686 }
1687 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001688 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001689 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1690 }
1691 else {
1692 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1693 }
1694 }
1695 return adv;
1696}
1697
Michael Chana2f13892008-07-14 22:38:23 -07001698static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001699
Michael Chanb6016b72005-05-26 13:03:09 -07001700static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001701bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001702__releases(&bp->phy_lock)
1703__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001704{
1705 u32 speed_arg = 0, pause_adv;
1706
1707 pause_adv = bnx2_phy_get_pause_adv(bp);
1708
1709 if (bp->autoneg & AUTONEG_SPEED) {
1710 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1711 if (bp->advertising & ADVERTISED_10baseT_Half)
1712 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1713 if (bp->advertising & ADVERTISED_10baseT_Full)
1714 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1715 if (bp->advertising & ADVERTISED_100baseT_Half)
1716 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1717 if (bp->advertising & ADVERTISED_100baseT_Full)
1718 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1719 if (bp->advertising & ADVERTISED_1000baseT_Full)
1720 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1721 if (bp->advertising & ADVERTISED_2500baseX_Full)
1722 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1723 } else {
1724 if (bp->req_line_speed == SPEED_2500)
1725 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1726 else if (bp->req_line_speed == SPEED_1000)
1727 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1728 else if (bp->req_line_speed == SPEED_100) {
1729 if (bp->req_duplex == DUPLEX_FULL)
1730 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1731 else
1732 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1733 } else if (bp->req_line_speed == SPEED_10) {
1734 if (bp->req_duplex == DUPLEX_FULL)
1735 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1736 else
1737 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1738 }
1739 }
1740
1741 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1742 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001743 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001744 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1745
1746 if (port == PORT_TP)
1747 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1748 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1749
Michael Chan2726d6e2008-01-29 21:35:05 -08001750 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001751
1752 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001753 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001754 spin_lock_bh(&bp->phy_lock);
1755
1756 return 0;
1757}
1758
1759static int
1760bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001761__releases(&bp->phy_lock)
1762__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001763{
Michael Chan605a9e22007-05-03 13:23:13 -07001764 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001765 u32 new_adv = 0;
1766
Michael Chan583c28e2008-01-21 19:51:35 -08001767 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Eric Dumazet807540b2010-09-23 05:40:09 +00001768 return bnx2_setup_remote_phy(bp, port);
Michael Chan0d8a6572007-07-07 22:49:43 -07001769
Michael Chanb6016b72005-05-26 13:03:09 -07001770 if (!(bp->autoneg & AUTONEG_SPEED)) {
1771 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001772 int force_link_down = 0;
1773
Michael Chan605a9e22007-05-03 13:23:13 -07001774 if (bp->req_line_speed == SPEED_2500) {
1775 if (!bnx2_test_and_enable_2g5(bp))
1776 force_link_down = 1;
1777 } else if (bp->req_line_speed == SPEED_1000) {
1778 if (bnx2_test_and_disable_2g5(bp))
1779 force_link_down = 1;
1780 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001781 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001782 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1783
Michael Chanca58c3a2007-05-03 13:22:52 -07001784 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001785 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001786 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001787
Michael Chan4ce45e02012-12-06 10:33:10 +00001788 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001789 if (bp->req_line_speed == SPEED_2500)
1790 bnx2_enable_forced_2g5(bp);
1791 else if (bp->req_line_speed == SPEED_1000) {
1792 bnx2_disable_forced_2g5(bp);
1793 new_bmcr &= ~0x2000;
1794 }
1795
Michael Chan4ce45e02012-12-06 10:33:10 +00001796 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001797 if (bp->req_line_speed == SPEED_2500)
1798 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1799 else
1800 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001801 }
1802
Michael Chanb6016b72005-05-26 13:03:09 -07001803 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001804 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001805 new_bmcr |= BMCR_FULLDPLX;
1806 }
1807 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001808 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001809 new_bmcr &= ~BMCR_FULLDPLX;
1810 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001811 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001812 /* Force a link down visible on the other side */
1813 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001814 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001815 ~(ADVERTISE_1000XFULL |
1816 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001817 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001818 BMCR_ANRESTART | BMCR_ANENABLE);
1819
1820 bp->link_up = 0;
1821 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001822 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001823 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001824 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001825 bnx2_write_phy(bp, bp->mii_adv, adv);
1826 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001827 } else {
1828 bnx2_resolve_flow_ctrl(bp);
1829 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001830 }
1831 return 0;
1832 }
1833
Michael Chan605a9e22007-05-03 13:23:13 -07001834 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001835
Michael Chanb6016b72005-05-26 13:03:09 -07001836 if (bp->advertising & ADVERTISED_1000baseT_Full)
1837 new_adv |= ADVERTISE_1000XFULL;
1838
1839 new_adv |= bnx2_phy_get_pause_adv(bp);
1840
Michael Chanca58c3a2007-05-03 13:22:52 -07001841 bnx2_read_phy(bp, bp->mii_adv, &adv);
1842 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001843
1844 bp->serdes_an_pending = 0;
1845 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1846 /* Force a link down visible on the other side */
1847 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001848 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001849 spin_unlock_bh(&bp->phy_lock);
1850 msleep(20);
1851 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001852 }
1853
Michael Chanca58c3a2007-05-03 13:22:52 -07001854 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1855 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001856 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001857 /* Speed up link-up time when the link partner
1858 * does not autonegotiate which is very common
1859 * in blade servers. Some blade servers use
1860 * IPMI for kerboard input and it's important
1861 * to minimize link disruptions. Autoneg. involves
1862 * exchanging base pages plus 3 next pages and
1863 * normally completes in about 120 msec.
1864 */
Michael Chan40105c02008-11-12 16:02:45 -08001865 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001866 bp->serdes_an_pending = 1;
1867 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001868 } else {
1869 bnx2_resolve_flow_ctrl(bp);
1870 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001871 }
1872
1873 return 0;
1874}
1875
1876#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001877 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001878 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1879 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001880
1881#define ETHTOOL_ALL_COPPER_SPEED \
1882 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1883 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1884 ADVERTISED_1000baseT_Full)
1885
1886#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1887 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001888
Michael Chanb6016b72005-05-26 13:03:09 -07001889#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1890
Michael Chandeaf3912007-07-07 22:48:00 -07001891static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001892bnx2_set_default_remote_link(struct bnx2 *bp)
1893{
1894 u32 link;
1895
1896 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001897 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001898 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001899 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001900
1901 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1902 bp->req_line_speed = 0;
1903 bp->autoneg |= AUTONEG_SPEED;
1904 bp->advertising = ADVERTISED_Autoneg;
1905 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1906 bp->advertising |= ADVERTISED_10baseT_Half;
1907 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1908 bp->advertising |= ADVERTISED_10baseT_Full;
1909 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1910 bp->advertising |= ADVERTISED_100baseT_Half;
1911 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1912 bp->advertising |= ADVERTISED_100baseT_Full;
1913 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1914 bp->advertising |= ADVERTISED_1000baseT_Full;
1915 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1916 bp->advertising |= ADVERTISED_2500baseX_Full;
1917 } else {
1918 bp->autoneg = 0;
1919 bp->advertising = 0;
1920 bp->req_duplex = DUPLEX_FULL;
1921 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1922 bp->req_line_speed = SPEED_10;
1923 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1924 bp->req_duplex = DUPLEX_HALF;
1925 }
1926 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1927 bp->req_line_speed = SPEED_100;
1928 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1929 bp->req_duplex = DUPLEX_HALF;
1930 }
1931 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1932 bp->req_line_speed = SPEED_1000;
1933 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1934 bp->req_line_speed = SPEED_2500;
1935 }
1936}
1937
1938static void
Michael Chandeaf3912007-07-07 22:48:00 -07001939bnx2_set_default_link(struct bnx2 *bp)
1940{
Harvey Harrisonab598592008-05-01 02:47:38 -07001941 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1942 bnx2_set_default_remote_link(bp);
1943 return;
1944 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001945
Michael Chandeaf3912007-07-07 22:48:00 -07001946 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1947 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001948 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001949 u32 reg;
1950
1951 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1952
Michael Chan2726d6e2008-01-29 21:35:05 -08001953 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001954 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1955 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1956 bp->autoneg = 0;
1957 bp->req_line_speed = bp->line_speed = SPEED_1000;
1958 bp->req_duplex = DUPLEX_FULL;
1959 }
1960 } else
1961 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1962}
1963
Michael Chan0d8a6572007-07-07 22:49:43 -07001964static void
Michael Chandf149d72007-07-07 22:51:36 -07001965bnx2_send_heart_beat(struct bnx2 *bp)
1966{
1967 u32 msg;
1968 u32 addr;
1969
1970 spin_lock(&bp->indirect_lock);
1971 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1972 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
Michael Chane503e062012-12-06 10:33:08 +00001973 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1974 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
Michael Chandf149d72007-07-07 22:51:36 -07001975 spin_unlock(&bp->indirect_lock);
1976}
1977
1978static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001979bnx2_remote_phy_event(struct bnx2 *bp)
1980{
1981 u32 msg;
1982 u8 link_up = bp->link_up;
1983 u8 old_port;
1984
Michael Chan2726d6e2008-01-29 21:35:05 -08001985 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001986
Michael Chandf149d72007-07-07 22:51:36 -07001987 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1988 bnx2_send_heart_beat(bp);
1989
1990 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1991
Michael Chan0d8a6572007-07-07 22:49:43 -07001992 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1993 bp->link_up = 0;
1994 else {
1995 u32 speed;
1996
1997 bp->link_up = 1;
1998 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1999 bp->duplex = DUPLEX_FULL;
2000 switch (speed) {
2001 case BNX2_LINK_STATUS_10HALF:
2002 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00002003 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07002004 case BNX2_LINK_STATUS_10FULL:
2005 bp->line_speed = SPEED_10;
2006 break;
2007 case BNX2_LINK_STATUS_100HALF:
2008 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00002009 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07002010 case BNX2_LINK_STATUS_100BASE_T4:
2011 case BNX2_LINK_STATUS_100FULL:
2012 bp->line_speed = SPEED_100;
2013 break;
2014 case BNX2_LINK_STATUS_1000HALF:
2015 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00002016 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07002017 case BNX2_LINK_STATUS_1000FULL:
2018 bp->line_speed = SPEED_1000;
2019 break;
2020 case BNX2_LINK_STATUS_2500HALF:
2021 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00002022 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07002023 case BNX2_LINK_STATUS_2500FULL:
2024 bp->line_speed = SPEED_2500;
2025 break;
2026 default:
2027 bp->line_speed = 0;
2028 break;
2029 }
2030
Michael Chan0d8a6572007-07-07 22:49:43 -07002031 bp->flow_ctrl = 0;
2032 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2033 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2034 if (bp->duplex == DUPLEX_FULL)
2035 bp->flow_ctrl = bp->req_flow_ctrl;
2036 } else {
2037 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2038 bp->flow_ctrl |= FLOW_CTRL_TX;
2039 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2040 bp->flow_ctrl |= FLOW_CTRL_RX;
2041 }
2042
2043 old_port = bp->phy_port;
2044 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2045 bp->phy_port = PORT_FIBRE;
2046 else
2047 bp->phy_port = PORT_TP;
2048
2049 if (old_port != bp->phy_port)
2050 bnx2_set_default_link(bp);
2051
Michael Chan0d8a6572007-07-07 22:49:43 -07002052 }
2053 if (bp->link_up != link_up)
2054 bnx2_report_link(bp);
2055
2056 bnx2_set_mac_link(bp);
2057}
2058
2059static int
2060bnx2_set_remote_link(struct bnx2 *bp)
2061{
2062 u32 evt_code;
2063
Michael Chan2726d6e2008-01-29 21:35:05 -08002064 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002065 switch (evt_code) {
2066 case BNX2_FW_EVT_CODE_LINK_EVENT:
2067 bnx2_remote_phy_event(bp);
2068 break;
2069 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2070 default:
Michael Chandf149d72007-07-07 22:51:36 -07002071 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002072 break;
2073 }
2074 return 0;
2075}
2076
Michael Chanb6016b72005-05-26 13:03:09 -07002077static int
2078bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002079__releases(&bp->phy_lock)
2080__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002081{
Michael Chand17e53b2013-12-31 23:22:32 -08002082 u32 bmcr, adv_reg, new_adv = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002083 u32 new_bmcr;
2084
Michael Chanca58c3a2007-05-03 13:22:52 -07002085 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002086
Michael Chand17e53b2013-12-31 23:22:32 -08002087 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
2088 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2089 ADVERTISE_PAUSE_ASYM);
2090
2091 new_adv = ADVERTISE_CSMA | ethtool_adv_to_mii_adv_t(bp->advertising);
2092
Michael Chanb6016b72005-05-26 13:03:09 -07002093 if (bp->autoneg & AUTONEG_SPEED) {
Michael Chand17e53b2013-12-31 23:22:32 -08002094 u32 adv1000_reg;
Matt Carlson37f07022011-11-17 14:30:55 +00002095 u32 new_adv1000 = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002096
Michael Chand17e53b2013-12-31 23:22:32 -08002097 new_adv |= bnx2_phy_get_pause_adv(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002098
2099 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2100 adv1000_reg &= PHY_ALL_1000_SPEED;
2101
Matt Carlson37f07022011-11-17 14:30:55 +00002102 new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
Matt Carlson37f07022011-11-17 14:30:55 +00002103 if ((adv1000_reg != new_adv1000) ||
2104 (adv_reg != new_adv) ||
Michael Chanb6016b72005-05-26 13:03:09 -07002105 ((bmcr & BMCR_ANENABLE) == 0)) {
2106
Matt Carlson37f07022011-11-17 14:30:55 +00002107 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2108 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
Michael Chanca58c3a2007-05-03 13:22:52 -07002109 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002110 BMCR_ANENABLE);
2111 }
2112 else if (bp->link_up) {
2113 /* Flow ctrl may have changed from auto to forced */
2114 /* or vice-versa. */
2115
2116 bnx2_resolve_flow_ctrl(bp);
2117 bnx2_set_mac_link(bp);
2118 }
2119 return 0;
2120 }
2121
Michael Chand17e53b2013-12-31 23:22:32 -08002122 /* advertise nothing when forcing speed */
2123 if (adv_reg != new_adv)
2124 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2125
Michael Chanb6016b72005-05-26 13:03:09 -07002126 new_bmcr = 0;
2127 if (bp->req_line_speed == SPEED_100) {
2128 new_bmcr |= BMCR_SPEED100;
2129 }
2130 if (bp->req_duplex == DUPLEX_FULL) {
2131 new_bmcr |= BMCR_FULLDPLX;
2132 }
2133 if (new_bmcr != bmcr) {
2134 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002135
Michael Chanca58c3a2007-05-03 13:22:52 -07002136 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2137 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002138
Michael Chanb6016b72005-05-26 13:03:09 -07002139 if (bmsr & BMSR_LSTATUS) {
2140 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002141 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002142 spin_unlock_bh(&bp->phy_lock);
2143 msleep(50);
2144 spin_lock_bh(&bp->phy_lock);
2145
Michael Chanca58c3a2007-05-03 13:22:52 -07002146 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2147 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002148 }
2149
Michael Chanca58c3a2007-05-03 13:22:52 -07002150 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002151
2152 /* Normally, the new speed is setup after the link has
2153 * gone down and up again. In some cases, link will not go
2154 * down so we need to set up the new speed here.
2155 */
2156 if (bmsr & BMSR_LSTATUS) {
2157 bp->line_speed = bp->req_line_speed;
2158 bp->duplex = bp->req_duplex;
2159 bnx2_resolve_flow_ctrl(bp);
2160 bnx2_set_mac_link(bp);
2161 }
Michael Chan27a005b2007-05-03 13:23:41 -07002162 } else {
2163 bnx2_resolve_flow_ctrl(bp);
2164 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002165 }
2166 return 0;
2167}
2168
2169static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002170bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002171__releases(&bp->phy_lock)
2172__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002173{
2174 if (bp->loopback == MAC_LOOPBACK)
2175 return 0;
2176
Michael Chan583c28e2008-01-21 19:51:35 -08002177 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Eric Dumazet807540b2010-09-23 05:40:09 +00002178 return bnx2_setup_serdes_phy(bp, port);
Michael Chanb6016b72005-05-26 13:03:09 -07002179 }
2180 else {
Eric Dumazet807540b2010-09-23 05:40:09 +00002181 return bnx2_setup_copper_phy(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002182 }
2183}
2184
2185static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002186bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002187{
2188 u32 val;
2189
2190 bp->mii_bmcr = MII_BMCR + 0x10;
2191 bp->mii_bmsr = MII_BMSR + 0x10;
2192 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2193 bp->mii_adv = MII_ADVERTISE + 0x10;
2194 bp->mii_lpa = MII_LPA + 0x10;
2195 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2196
2197 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2198 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2199
2200 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002201 if (reset_phy)
2202 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002203
2204 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2205
2206 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2207 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2208 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2209 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2210
2211 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2212 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002213 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002214 val |= BCM5708S_UP1_2G5;
2215 else
2216 val &= ~BCM5708S_UP1_2G5;
2217 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2218
2219 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2220 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2221 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2222 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2223
2224 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2225
2226 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2227 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2228 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2229
2230 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2231
2232 return 0;
2233}
2234
2235static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002236bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002237{
2238 u32 val;
2239
Michael Chan9a120bc2008-05-16 22:17:45 -07002240 if (reset_phy)
2241 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002242
2243 bp->mii_up1 = BCM5708S_UP1;
2244
Michael Chan5b0c76a2005-11-04 08:45:49 -08002245 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2246 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2247 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2248
2249 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2250 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2251 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2252
2253 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2254 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2255 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2256
Michael Chan583c28e2008-01-21 19:51:35 -08002257 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002258 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2259 val |= BCM5708S_UP1_2G5;
2260 bnx2_write_phy(bp, BCM5708S_UP1, val);
2261 }
2262
Michael Chan4ce45e02012-12-06 10:33:10 +00002263 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
2264 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
2265 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002266 /* increase tx signal amplitude */
2267 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2268 BCM5708S_BLK_ADDR_TX_MISC);
2269 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2270 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2271 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2272 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2273 }
2274
Michael Chan2726d6e2008-01-29 21:35:05 -08002275 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002276 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2277
2278 if (val) {
2279 u32 is_backplane;
2280
Michael Chan2726d6e2008-01-29 21:35:05 -08002281 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002282 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2283 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2284 BCM5708S_BLK_ADDR_TX_MISC);
2285 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2286 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2287 BCM5708S_BLK_ADDR_DIG);
2288 }
2289 }
2290 return 0;
2291}
2292
2293static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002294bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002295{
Michael Chan9a120bc2008-05-16 22:17:45 -07002296 if (reset_phy)
2297 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002298
Michael Chan583c28e2008-01-21 19:51:35 -08002299 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002300
Michael Chan4ce45e02012-12-06 10:33:10 +00002301 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chane503e062012-12-06 10:33:08 +00002302 BNX2_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002303
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04002304 if (bp->dev->mtu > ETH_DATA_LEN) {
Michael Chanb6016b72005-05-26 13:03:09 -07002305 u32 val;
2306
2307 /* Set extended packet length bit */
2308 bnx2_write_phy(bp, 0x18, 0x7);
2309 bnx2_read_phy(bp, 0x18, &val);
2310 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2311
2312 bnx2_write_phy(bp, 0x1c, 0x6c00);
2313 bnx2_read_phy(bp, 0x1c, &val);
2314 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2315 }
2316 else {
2317 u32 val;
2318
2319 bnx2_write_phy(bp, 0x18, 0x7);
2320 bnx2_read_phy(bp, 0x18, &val);
2321 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2322
2323 bnx2_write_phy(bp, 0x1c, 0x6c00);
2324 bnx2_read_phy(bp, 0x1c, &val);
2325 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2326 }
2327
2328 return 0;
2329}
2330
2331static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002332bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002333{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002334 u32 val;
2335
Michael Chan9a120bc2008-05-16 22:17:45 -07002336 if (reset_phy)
2337 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002338
Michael Chan583c28e2008-01-21 19:51:35 -08002339 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002340 bnx2_write_phy(bp, 0x18, 0x0c00);
2341 bnx2_write_phy(bp, 0x17, 0x000a);
2342 bnx2_write_phy(bp, 0x15, 0x310b);
2343 bnx2_write_phy(bp, 0x17, 0x201f);
2344 bnx2_write_phy(bp, 0x15, 0x9506);
2345 bnx2_write_phy(bp, 0x17, 0x401f);
2346 bnx2_write_phy(bp, 0x15, 0x14e2);
2347 bnx2_write_phy(bp, 0x18, 0x0400);
2348 }
2349
Michael Chan583c28e2008-01-21 19:51:35 -08002350 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002351 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2352 MII_BNX2_DSP_EXPAND_REG | 0x8);
2353 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2354 val &= ~(1 << 8);
2355 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2356 }
2357
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04002358 if (bp->dev->mtu > ETH_DATA_LEN) {
Michael Chanb6016b72005-05-26 13:03:09 -07002359 /* Set extended packet length bit */
2360 bnx2_write_phy(bp, 0x18, 0x7);
2361 bnx2_read_phy(bp, 0x18, &val);
2362 bnx2_write_phy(bp, 0x18, val | 0x4000);
2363
2364 bnx2_read_phy(bp, 0x10, &val);
2365 bnx2_write_phy(bp, 0x10, val | 0x1);
2366 }
2367 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002368 bnx2_write_phy(bp, 0x18, 0x7);
2369 bnx2_read_phy(bp, 0x18, &val);
2370 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2371
2372 bnx2_read_phy(bp, 0x10, &val);
2373 bnx2_write_phy(bp, 0x10, val & ~0x1);
2374 }
2375
Michael Chan5b0c76a2005-11-04 08:45:49 -08002376 /* ethernet@wirespeed */
Michael Chan41033b62013-12-31 23:22:33 -08002377 bnx2_write_phy(bp, MII_BNX2_AUX_CTL, AUX_CTL_MISC_CTL);
2378 bnx2_read_phy(bp, MII_BNX2_AUX_CTL, &val);
2379 val |= AUX_CTL_MISC_CTL_WR | AUX_CTL_MISC_CTL_WIRESPEED;
2380
2381 /* auto-mdix */
2382 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
2383 val |= AUX_CTL_MISC_CTL_AUTOMDIX;
2384
2385 bnx2_write_phy(bp, MII_BNX2_AUX_CTL, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002386 return 0;
2387}
2388
2389
2390static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002391bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002392__releases(&bp->phy_lock)
2393__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002394{
2395 u32 val;
2396 int rc = 0;
2397
Michael Chan583c28e2008-01-21 19:51:35 -08002398 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2399 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002400
Michael Chanca58c3a2007-05-03 13:22:52 -07002401 bp->mii_bmcr = MII_BMCR;
2402 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002403 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002404 bp->mii_adv = MII_ADVERTISE;
2405 bp->mii_lpa = MII_LPA;
2406
Michael Chane503e062012-12-06 10:33:08 +00002407 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
Michael Chanb6016b72005-05-26 13:03:09 -07002408
Michael Chan583c28e2008-01-21 19:51:35 -08002409 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002410 goto setup_phy;
2411
Michael Chanb6016b72005-05-26 13:03:09 -07002412 bnx2_read_phy(bp, MII_PHYSID1, &val);
2413 bp->phy_id = val << 16;
2414 bnx2_read_phy(bp, MII_PHYSID2, &val);
2415 bp->phy_id |= val & 0xffff;
2416
Michael Chan583c28e2008-01-21 19:51:35 -08002417 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00002418 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002419 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan4ce45e02012-12-06 10:33:10 +00002420 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002421 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan4ce45e02012-12-06 10:33:10 +00002422 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002423 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002424 }
2425 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002426 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002427 }
2428
Michael Chan0d8a6572007-07-07 22:49:43 -07002429setup_phy:
2430 if (!rc)
2431 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002432
2433 return rc;
2434}
2435
2436static int
2437bnx2_set_mac_loopback(struct bnx2 *bp)
2438{
2439 u32 mac_mode;
2440
Michael Chane503e062012-12-06 10:33:08 +00002441 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07002442 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2443 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
Michael Chane503e062012-12-06 10:33:08 +00002444 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07002445 bp->link_up = 1;
2446 return 0;
2447}
2448
Michael Chanbc5a0692006-01-23 16:13:22 -08002449static int bnx2_test_link(struct bnx2 *);
2450
2451static int
2452bnx2_set_phy_loopback(struct bnx2 *bp)
2453{
2454 u32 mac_mode;
2455 int rc, i;
2456
2457 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002458 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002459 BMCR_SPEED1000);
2460 spin_unlock_bh(&bp->phy_lock);
2461 if (rc)
2462 return rc;
2463
2464 for (i = 0; i < 10; i++) {
2465 if (bnx2_test_link(bp) == 0)
2466 break;
Michael Chan80be4432006-11-19 14:07:28 -08002467 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002468 }
2469
Michael Chane503e062012-12-06 10:33:08 +00002470 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002471 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2472 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002473 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002474
2475 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
Michael Chane503e062012-12-06 10:33:08 +00002476 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
Michael Chanbc5a0692006-01-23 16:13:22 -08002477 bp->link_up = 1;
2478 return 0;
2479}
2480
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002481static void
2482bnx2_dump_mcp_state(struct bnx2 *bp)
2483{
2484 struct net_device *dev = bp->dev;
2485 u32 mcp_p0, mcp_p1;
2486
2487 netdev_err(dev, "<--- start MCP states dump --->\n");
Michael Chan4ce45e02012-12-06 10:33:10 +00002488 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002489 mcp_p0 = BNX2_MCP_STATE_P0;
2490 mcp_p1 = BNX2_MCP_STATE_P1;
2491 } else {
2492 mcp_p0 = BNX2_MCP_STATE_P0_5708;
2493 mcp_p1 = BNX2_MCP_STATE_P1_5708;
2494 }
2495 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
2496 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
2497 netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
2498 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
2499 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
2500 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
2501 netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
2502 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2503 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2504 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
2505 netdev_err(dev, "DEBUG: shmem states:\n");
2506 netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
2507 bnx2_shmem_rd(bp, BNX2_DRV_MB),
2508 bnx2_shmem_rd(bp, BNX2_FW_MB),
2509 bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
2510 pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
2511 netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
2512 bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
2513 bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
2514 pr_cont(" condition[%08x]\n",
2515 bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
Michael Chan13e63512012-06-16 15:45:42 +00002516 DP_SHMEM_LINE(bp, BNX2_BC_RESET_TYPE);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002517 DP_SHMEM_LINE(bp, 0x3cc);
2518 DP_SHMEM_LINE(bp, 0x3dc);
2519 DP_SHMEM_LINE(bp, 0x3ec);
2520 netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
2521 netdev_err(dev, "<--- end MCP states dump --->\n");
2522}
2523
Michael Chanb6016b72005-05-26 13:03:09 -07002524static int
Michael Chana2f13892008-07-14 22:38:23 -07002525bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002526{
2527 int i;
2528 u32 val;
2529
Michael Chanb6016b72005-05-26 13:03:09 -07002530 bp->fw_wr_seq++;
2531 msg_data |= bp->fw_wr_seq;
Michael Chana8d9bc22014-03-09 15:45:32 -08002532 bp->fw_last_msg = msg_data;
Michael Chanb6016b72005-05-26 13:03:09 -07002533
Michael Chan2726d6e2008-01-29 21:35:05 -08002534 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002535
Michael Chana2f13892008-07-14 22:38:23 -07002536 if (!ack)
2537 return 0;
2538
Michael Chanb6016b72005-05-26 13:03:09 -07002539 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002540 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002541 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002542
Michael Chan2726d6e2008-01-29 21:35:05 -08002543 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002544
2545 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2546 break;
2547 }
Michael Chanb090ae22006-01-23 16:07:10 -08002548 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2549 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002550
2551 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002552 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002553 msg_data &= ~BNX2_DRV_MSG_CODE;
2554 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2555
Michael Chan2726d6e2008-01-29 21:35:05 -08002556 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002557 if (!silent) {
2558 pr_err("fw sync timeout, reset code = %x\n", msg_data);
2559 bnx2_dump_mcp_state(bp);
2560 }
Michael Chanb6016b72005-05-26 13:03:09 -07002561
Michael Chanb6016b72005-05-26 13:03:09 -07002562 return -EBUSY;
2563 }
2564
Michael Chanb090ae22006-01-23 16:07:10 -08002565 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2566 return -EIO;
2567
Michael Chanb6016b72005-05-26 13:03:09 -07002568 return 0;
2569}
2570
Michael Chan59b47d82006-11-19 14:10:45 -08002571static int
2572bnx2_init_5709_context(struct bnx2 *bp)
2573{
2574 int i, ret = 0;
2575 u32 val;
2576
2577 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
Michael Chan2bc40782012-12-06 10:33:09 +00002578 val |= (BNX2_PAGE_BITS - 8) << 16;
Michael Chane503e062012-12-06 10:33:08 +00002579 BNX2_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002580 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00002581 val = BNX2_RD(bp, BNX2_CTX_COMMAND);
Michael Chan641bdcd2007-06-04 21:22:24 -07002582 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2583 break;
2584 udelay(2);
2585 }
2586 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2587 return -EBUSY;
2588
Michael Chan59b47d82006-11-19 14:10:45 -08002589 for (i = 0; i < bp->ctx_pages; i++) {
2590 int j;
2591
Michael Chan352f7682008-05-02 16:57:26 -07002592 if (bp->ctx_blk[i])
Michael Chan2bc40782012-12-06 10:33:09 +00002593 memset(bp->ctx_blk[i], 0, BNX2_PAGE_SIZE);
Michael Chan352f7682008-05-02 16:57:26 -07002594 else
2595 return -ENOMEM;
2596
Michael Chane503e062012-12-06 10:33:08 +00002597 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2598 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2599 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2600 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2601 (u64) bp->ctx_blk_mapping[i] >> 32);
2602 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2603 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
Michael Chan59b47d82006-11-19 14:10:45 -08002604 for (j = 0; j < 10; j++) {
2605
Michael Chane503e062012-12-06 10:33:08 +00002606 val = BNX2_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
Michael Chan59b47d82006-11-19 14:10:45 -08002607 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2608 break;
2609 udelay(5);
2610 }
2611 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2612 ret = -EBUSY;
2613 break;
2614 }
2615 }
2616 return ret;
2617}
2618
Michael Chanb6016b72005-05-26 13:03:09 -07002619static void
2620bnx2_init_context(struct bnx2 *bp)
2621{
2622 u32 vcid;
2623
2624 vcid = 96;
2625 while (vcid) {
2626 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002627 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002628
2629 vcid--;
2630
Michael Chan4ce45e02012-12-06 10:33:10 +00002631 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07002632 u32 new_vcid;
2633
2634 vcid_addr = GET_PCID_ADDR(vcid);
2635 if (vcid & 0x8) {
2636 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2637 }
2638 else {
2639 new_vcid = vcid;
2640 }
2641 pcid_addr = GET_PCID_ADDR(new_vcid);
2642 }
2643 else {
2644 vcid_addr = GET_CID_ADDR(vcid);
2645 pcid_addr = vcid_addr;
2646 }
2647
Michael Chan7947b202007-06-04 21:17:10 -07002648 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2649 vcid_addr += (i << PHY_CTX_SHIFT);
2650 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002651
Michael Chane503e062012-12-06 10:33:08 +00002652 BNX2_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
2653 BNX2_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002654
2655 /* Zero out the context. */
2656 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002657 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002658 }
Michael Chanb6016b72005-05-26 13:03:09 -07002659 }
2660}
2661
2662static int
2663bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2664{
2665 u16 *good_mbuf;
2666 u32 good_mbuf_cnt;
2667 u32 val;
2668
2669 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
Joe Perchese404dec2012-01-29 12:56:23 +00002670 if (good_mbuf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07002671 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002672
Michael Chane503e062012-12-06 10:33:08 +00002673 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
Michael Chanb6016b72005-05-26 13:03:09 -07002674 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2675
2676 good_mbuf_cnt = 0;
2677
2678 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002679 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002680 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002681 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2682 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002683
Michael Chan2726d6e2008-01-29 21:35:05 -08002684 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002685
2686 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2687
2688 /* The addresses with Bit 9 set are bad memory blocks. */
2689 if (!(val & (1 << 9))) {
2690 good_mbuf[good_mbuf_cnt] = (u16) val;
2691 good_mbuf_cnt++;
2692 }
2693
Michael Chan2726d6e2008-01-29 21:35:05 -08002694 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002695 }
2696
2697 /* Free the good ones back to the mbuf pool thus discarding
2698 * all the bad ones. */
2699 while (good_mbuf_cnt) {
2700 good_mbuf_cnt--;
2701
2702 val = good_mbuf[good_mbuf_cnt];
2703 val = (val << 9) | val | 1;
2704
Michael Chan2726d6e2008-01-29 21:35:05 -08002705 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002706 }
2707 kfree(good_mbuf);
2708 return 0;
2709}
2710
2711static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002712bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002713{
2714 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002715
2716 val = (mac_addr[0] << 8) | mac_addr[1];
2717
Michael Chane503e062012-12-06 10:33:08 +00002718 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002719
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002720 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002721 (mac_addr[4] << 8) | mac_addr[5];
2722
Michael Chane503e062012-12-06 10:33:08 +00002723 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002724}
2725
2726static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002727bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chan47bf4242007-12-12 11:19:12 -08002728{
2729 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00002730 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
2731 struct bnx2_rx_bd *rxbd =
2732 &rxr->rx_pg_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002733 struct page *page = alloc_page(gfp);
Michael Chan47bf4242007-12-12 11:19:12 -08002734
2735 if (!page)
2736 return -ENOMEM;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002737 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002738 PCI_DMA_FROMDEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002739 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002740 __free_page(page);
2741 return -EIO;
2742 }
2743
Michael Chan47bf4242007-12-12 11:19:12 -08002744 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002745 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002746 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2747 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2748 return 0;
2749}
2750
2751static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002752bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002753{
Michael Chan2bc40782012-12-06 10:33:09 +00002754 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002755 struct page *page = rx_pg->page;
2756
2757 if (!page)
2758 return;
2759
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002760 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2761 PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chan47bf4242007-12-12 11:19:12 -08002762
2763 __free_page(page);
2764 rx_pg->page = NULL;
2765}
2766
2767static inline int
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002768bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chanb6016b72005-05-26 13:03:09 -07002769{
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002770 u8 *data;
Michael Chan2bc40782012-12-06 10:33:09 +00002771 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002772 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00002773 struct bnx2_rx_bd *rxbd =
2774 &rxr->rx_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002775
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002776 data = kmalloc(bp->rx_buf_size, gfp);
2777 if (!data)
Michael Chanb6016b72005-05-26 13:03:09 -07002778 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002779
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002780 mapping = dma_map_single(&bp->pdev->dev,
2781 get_l2_fhdr(data),
2782 bp->rx_buf_use_size,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002783 PCI_DMA_FROMDEVICE);
2784 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002785 kfree(data);
Benjamin Li3d16af82008-10-09 12:26:41 -07002786 return -EIO;
2787 }
Michael Chanb6016b72005-05-26 13:03:09 -07002788
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002789 rx_buf->data = data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002790 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002791
2792 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2793 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2794
Michael Chanbb4f98a2008-06-19 16:38:19 -07002795 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002796
2797 return 0;
2798}
2799
Michael Chanda3e4fb2007-05-03 13:24:23 -07002800static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002801bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002802{
Michael Chan43e80b82008-06-19 16:41:08 -07002803 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002804 u32 new_link_state, old_link_state;
2805 int is_set = 1;
2806
2807 new_link_state = sblk->status_attn_bits & event;
2808 old_link_state = sblk->status_attn_bits_ack & event;
2809 if (new_link_state != old_link_state) {
2810 if (new_link_state)
Michael Chane503e062012-12-06 10:33:08 +00002811 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002812 else
Michael Chane503e062012-12-06 10:33:08 +00002813 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002814 } else
2815 is_set = 0;
2816
2817 return is_set;
2818}
2819
Michael Chanb6016b72005-05-26 13:03:09 -07002820static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002821bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002822{
Michael Chan74ecc622008-05-02 16:56:16 -07002823 spin_lock(&bp->phy_lock);
2824
2825 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002826 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002827 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002828 bnx2_set_remote_link(bp);
2829
Michael Chan74ecc622008-05-02 16:56:16 -07002830 spin_unlock(&bp->phy_lock);
2831
Michael Chanb6016b72005-05-26 13:03:09 -07002832}
2833
Michael Chanead72702007-12-20 19:55:39 -08002834static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002835bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002836{
2837 u16 cons;
2838
Eric Dumazetb6685342016-11-19 14:57:11 -08002839 cons = READ_ONCE(*bnapi->hw_tx_cons_ptr);
2840
Michael Chan2bc40782012-12-06 10:33:09 +00002841 if (unlikely((cons & BNX2_MAX_TX_DESC_CNT) == BNX2_MAX_TX_DESC_CNT))
Michael Chanead72702007-12-20 19:55:39 -08002842 cons++;
2843 return cons;
2844}
2845
Michael Chan57851d82007-12-20 20:01:44 -08002846static int
2847bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002848{
Michael Chan35e90102008-06-19 16:37:42 -07002849 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002850 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002851 int tx_pkt = 0, index;
Eric Dumazete9831902011-11-29 11:53:05 +00002852 unsigned int tx_bytes = 0;
Benjamin Li706bf242008-07-18 17:55:11 -07002853 struct netdev_queue *txq;
2854
2855 index = (bnapi - bp->bnx2_napi);
2856 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002857
Michael Chan35efa7c2007-12-20 19:56:37 -08002858 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002859 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002860
2861 while (sw_cons != hw_cons) {
Michael Chan2bc40782012-12-06 10:33:09 +00002862 struct bnx2_sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002863 struct sk_buff *skb;
2864 int i, last;
2865
Michael Chan2bc40782012-12-06 10:33:09 +00002866 sw_ring_cons = BNX2_TX_RING_IDX(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002867
Michael Chan35e90102008-06-19 16:37:42 -07002868 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002869 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002870
Eric Dumazetd62fda02009-05-12 20:48:02 +00002871 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2872 prefetch(&skb->end);
2873
Michael Chanb6016b72005-05-26 13:03:09 -07002874 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002875 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002876 u16 last_idx, last_ring_idx;
2877
Eric Dumazetd62fda02009-05-12 20:48:02 +00002878 last_idx = sw_cons + tx_buf->nr_frags + 1;
2879 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chan2bc40782012-12-06 10:33:09 +00002880 if (unlikely(last_ring_idx >= BNX2_MAX_TX_DESC_CNT)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002881 last_idx++;
2882 }
2883 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2884 break;
2885 }
2886 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002887
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002888 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002889 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002890
2891 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002892 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002893
2894 for (i = 0; i < last; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00002895 struct bnx2_sw_tx_bd *tx_buf;
Alexander Duycke95524a2009-12-02 16:47:57 +00002896
Michael Chan2bc40782012-12-06 10:33:09 +00002897 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
2898
2899 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(sw_cons)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002900 dma_unmap_page(&bp->pdev->dev,
Michael Chan2bc40782012-12-06 10:33:09 +00002901 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00002902 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00002903 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002904 }
2905
Michael Chan2bc40782012-12-06 10:33:09 +00002906 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002907
Eric Dumazete9831902011-11-29 11:53:05 +00002908 tx_bytes += skb->len;
Eric W. Biedermanf458b2e2014-03-11 14:17:41 -07002909 dev_kfree_skb_any(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002910 tx_pkt++;
2911 if (tx_pkt == budget)
2912 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002913
Eric Dumazetd62fda02009-05-12 20:48:02 +00002914 if (hw_cons == sw_cons)
2915 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002916 }
2917
Eric Dumazete9831902011-11-29 11:53:05 +00002918 netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
Michael Chan35e90102008-06-19 16:37:42 -07002919 txr->hw_tx_cons = hw_cons;
2920 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002921
Michael Chan2f8af122006-08-15 01:39:10 -07002922 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002923 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002924 * memory barrier, there is a small possibility that bnx2_start_xmit()
2925 * will miss it and cause the queue to be stopped forever.
2926 */
2927 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002928
Benjamin Li706bf242008-07-18 17:55:11 -07002929 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002930 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002931 __netif_tx_lock(txq, smp_processor_id());
2932 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002933 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002934 netif_tx_wake_queue(txq);
2935 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002936 }
Benjamin Li706bf242008-07-18 17:55:11 -07002937
Michael Chan57851d82007-12-20 20:01:44 -08002938 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002939}
2940
Michael Chan1db82f22007-12-12 11:19:35 -08002941static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002942bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002943 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002944{
Michael Chan2bc40782012-12-06 10:33:09 +00002945 struct bnx2_sw_pg *cons_rx_pg, *prod_rx_pg;
2946 struct bnx2_rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002947 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002948 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002949 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002950
Benjamin Li3d16af82008-10-09 12:26:41 -07002951 cons_rx_pg = &rxr->rx_pg_ring[cons];
2952
2953 /* The caller was unable to allocate a new page to replace the
2954 * last one in the frags array, so we need to recycle that page
2955 * and then free the skb.
2956 */
2957 if (skb) {
2958 struct page *page;
2959 struct skb_shared_info *shinfo;
2960
2961 shinfo = skb_shinfo(skb);
2962 shinfo->nr_frags--;
Ian Campbellb7b6a682011-08-24 22:28:12 +00002963 page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
2964 __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
Benjamin Li3d16af82008-10-09 12:26:41 -07002965
2966 cons_rx_pg->page = page;
2967 dev_kfree_skb(skb);
2968 }
2969
2970 hw_prod = rxr->rx_pg_prod;
2971
Michael Chan1db82f22007-12-12 11:19:35 -08002972 for (i = 0; i < count; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00002973 prod = BNX2_RX_PG_RING_IDX(hw_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002974
Michael Chanbb4f98a2008-06-19 16:38:19 -07002975 prod_rx_pg = &rxr->rx_pg_ring[prod];
2976 cons_rx_pg = &rxr->rx_pg_ring[cons];
Michael Chan2bc40782012-12-06 10:33:09 +00002977 cons_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(cons)]
2978 [BNX2_RX_IDX(cons)];
2979 prod_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(prod)]
2980 [BNX2_RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002981
Michael Chan1db82f22007-12-12 11:19:35 -08002982 if (prod != cons) {
2983 prod_rx_pg->page = cons_rx_pg->page;
2984 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002985 dma_unmap_addr_set(prod_rx_pg, mapping,
2986 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002987
2988 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2989 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2990
2991 }
Michael Chan2bc40782012-12-06 10:33:09 +00002992 cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(cons));
2993 hw_prod = BNX2_NEXT_RX_BD(hw_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002994 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002995 rxr->rx_pg_prod = hw_prod;
2996 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002997}
2998
Michael Chanb6016b72005-05-26 13:03:09 -07002999static inline void
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003000bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
3001 u8 *data, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07003002{
Michael Chan2bc40782012-12-06 10:33:09 +00003003 struct bnx2_sw_bd *cons_rx_buf, *prod_rx_buf;
3004 struct bnx2_rx_bd *cons_bd, *prod_bd;
Michael Chan236b6392006-03-20 17:49:02 -08003005
Michael Chanbb4f98a2008-06-19 16:38:19 -07003006 cons_rx_buf = &rxr->rx_buf_ring[cons];
3007 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07003008
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003009 dma_sync_single_for_device(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003010 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07003011 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003012
Michael Chanbb4f98a2008-06-19 16:38:19 -07003013 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08003014
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003015 prod_rx_buf->data = data;
Michael Chan236b6392006-03-20 17:49:02 -08003016
3017 if (cons == prod)
3018 return;
3019
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003020 dma_unmap_addr_set(prod_rx_buf, mapping,
3021 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07003022
Michael Chan2bc40782012-12-06 10:33:09 +00003023 cons_bd = &rxr->rx_desc_ring[BNX2_RX_RING(cons)][BNX2_RX_IDX(cons)];
3024 prod_bd = &rxr->rx_desc_ring[BNX2_RX_RING(prod)][BNX2_RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08003025 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
3026 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07003027}
3028
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003029static struct sk_buff *
3030bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
Michael Chana1f60192007-12-20 19:57:19 -08003031 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
3032 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08003033{
3034 int err;
3035 u16 prod = ring_idx & 0xffff;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003036 struct sk_buff *skb;
Michael Chan85833c62007-12-12 11:17:01 -08003037
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003038 err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
Michael Chan85833c62007-12-12 11:17:01 -08003039 if (unlikely(err)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003040 bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
3041error:
Michael Chan1db82f22007-12-12 11:19:35 -08003042 if (hdr_len) {
3043 unsigned int raw_len = len + 4;
3044 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
3045
Michael Chanbb4f98a2008-06-19 16:38:19 -07003046 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08003047 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003048 return NULL;
Michael Chan85833c62007-12-12 11:17:01 -08003049 }
3050
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003051 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan85833c62007-12-12 11:17:01 -08003052 PCI_DMA_FROMDEVICE);
Eric Dumazetd3836f22012-04-27 00:33:38 +00003053 skb = build_skb(data, 0);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003054 if (!skb) {
3055 kfree(data);
3056 goto error;
3057 }
3058 skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
Michael Chan1db82f22007-12-12 11:19:35 -08003059 if (hdr_len == 0) {
3060 skb_put(skb, len);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003061 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003062 } else {
3063 unsigned int i, frag_len, frag_size, pages;
Michael Chan2bc40782012-12-06 10:33:09 +00003064 struct bnx2_sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003065 u16 pg_cons = rxr->rx_pg_cons;
3066 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003067
3068 frag_size = len + 4 - hdr_len;
3069 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3070 skb_put(skb, hdr_len);
3071
3072 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003073 dma_addr_t mapping_old;
3074
Michael Chan1db82f22007-12-12 11:19:35 -08003075 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3076 if (unlikely(frag_len <= 4)) {
3077 unsigned int tail = 4 - frag_len;
3078
Michael Chanbb4f98a2008-06-19 16:38:19 -07003079 rxr->rx_pg_cons = pg_cons;
3080 rxr->rx_pg_prod = pg_prod;
3081 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003082 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003083 skb->len -= tail;
3084 if (i == 0) {
3085 skb->tail -= tail;
3086 } else {
3087 skb_frag_t *frag =
3088 &skb_shinfo(skb)->frags[i - 1];
Eric Dumazet9e903e02011-10-18 21:00:24 +00003089 skb_frag_size_sub(frag, tail);
Michael Chan1db82f22007-12-12 11:19:35 -08003090 skb->data_len -= tail;
Michael Chan1db82f22007-12-12 11:19:35 -08003091 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003092 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003093 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003094 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003095
Benjamin Li3d16af82008-10-09 12:26:41 -07003096 /* Don't unmap yet. If we're unable to allocate a new
3097 * page, we need to recycle the page and the DMA addr.
3098 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003099 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003100 if (i == pages - 1)
3101 frag_len -= 4;
3102
3103 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3104 rx_pg->page = NULL;
3105
Michael Chanbb4f98a2008-06-19 16:38:19 -07003106 err = bnx2_alloc_rx_page(bp, rxr,
Michael Chan2bc40782012-12-06 10:33:09 +00003107 BNX2_RX_PG_RING_IDX(pg_prod),
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00003108 GFP_ATOMIC);
Michael Chan1db82f22007-12-12 11:19:35 -08003109 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003110 rxr->rx_pg_cons = pg_cons;
3111 rxr->rx_pg_prod = pg_prod;
3112 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003113 pages - i);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003114 return NULL;
Michael Chan1db82f22007-12-12 11:19:35 -08003115 }
3116
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003117 dma_unmap_page(&bp->pdev->dev, mapping_old,
Benjamin Li3d16af82008-10-09 12:26:41 -07003118 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3119
Michael Chan1db82f22007-12-12 11:19:35 -08003120 frag_size -= frag_len;
3121 skb->data_len += frag_len;
Eric Dumazeta1f4e8b2011-10-13 07:50:19 +00003122 skb->truesize += PAGE_SIZE;
Michael Chan1db82f22007-12-12 11:19:35 -08003123 skb->len += frag_len;
3124
Michael Chan2bc40782012-12-06 10:33:09 +00003125 pg_prod = BNX2_NEXT_RX_BD(pg_prod);
3126 pg_cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(pg_cons));
Michael Chan1db82f22007-12-12 11:19:35 -08003127 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003128 rxr->rx_pg_prod = pg_prod;
3129 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003130 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003131 return skb;
Michael Chan85833c62007-12-12 11:17:01 -08003132}
3133
Michael Chanc09c2622007-12-10 17:18:37 -08003134static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003135bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003136{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003137 u16 cons;
3138
Eric Dumazetb6685342016-11-19 14:57:11 -08003139 cons = READ_ONCE(*bnapi->hw_rx_cons_ptr);
3140
Michael Chan2bc40782012-12-06 10:33:09 +00003141 if (unlikely((cons & BNX2_MAX_RX_DESC_CNT) == BNX2_MAX_RX_DESC_CNT))
Michael Chanc09c2622007-12-10 17:18:37 -08003142 cons++;
3143 return cons;
3144}
3145
Michael Chanb6016b72005-05-26 13:03:09 -07003146static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003147bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003148{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003149 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003150 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3151 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003152 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003153
Eric W. Biederman310c4d42014-03-11 14:31:09 -07003154 if (budget <= 0)
3155 return rx_pkt;
3156
Michael Chan35efa7c2007-12-20 19:56:37 -08003157 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003158 sw_cons = rxr->rx_cons;
3159 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003160
3161 /* Memory barrier necessary as speculative reads of the rx
3162 * buffer can be ahead of the index in the status block
3163 */
3164 rmb();
3165 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003166 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003167 u32 status;
Michael Chan2bc40782012-12-06 10:33:09 +00003168 struct bnx2_sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003169 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003170 dma_addr_t dma_addr;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003171 u8 *data;
Michael Chan2bc40782012-12-06 10:33:09 +00003172 u16 next_ring_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07003173
Michael Chan2bc40782012-12-06 10:33:09 +00003174 sw_ring_cons = BNX2_RX_RING_IDX(sw_cons);
3175 sw_ring_prod = BNX2_RX_RING_IDX(sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003176
Michael Chanbb4f98a2008-06-19 16:38:19 -07003177 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003178 data = rx_buf->data;
3179 rx_buf->data = NULL;
Michael Chan236b6392006-03-20 17:49:02 -08003180
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003181 rx_hdr = get_l2_fhdr(data);
3182 prefetch(rx_hdr);
Michael Chan236b6392006-03-20 17:49:02 -08003183
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003184 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003185
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003186 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003187 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3188 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003189
Michael Chan2bc40782012-12-06 10:33:09 +00003190 next_ring_idx = BNX2_RX_RING_IDX(BNX2_NEXT_RX_BD(sw_cons));
3191 next_rx_buf = &rxr->rx_buf_ring[next_ring_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003192 prefetch(get_l2_fhdr(next_rx_buf->data));
3193
Michael Chan1db82f22007-12-12 11:19:35 -08003194 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003195 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003196
Michael Chan1db82f22007-12-12 11:19:35 -08003197 hdr_len = 0;
3198 if (status & L2_FHDR_STATUS_SPLIT) {
3199 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3200 pg_ring_used = 1;
3201 } else if (len > bp->rx_jumbo_thresh) {
3202 hdr_len = bp->rx_jumbo_thresh;
3203 pg_ring_used = 1;
3204 }
3205
Michael Chan990ec382009-02-12 16:54:13 -08003206 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3207 L2_FHDR_ERRORS_PHY_DECODE |
3208 L2_FHDR_ERRORS_ALIGNMENT |
3209 L2_FHDR_ERRORS_TOO_SHORT |
3210 L2_FHDR_ERRORS_GIANT_FRAME))) {
3211
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003212 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan990ec382009-02-12 16:54:13 -08003213 sw_ring_prod);
3214 if (pg_ring_used) {
3215 int pages;
3216
3217 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3218
3219 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3220 }
3221 goto next_rx;
3222 }
3223
Michael Chan1db82f22007-12-12 11:19:35 -08003224 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003225
Michael Chan5d5d0012007-12-12 11:17:43 -08003226 if (len <= bp->rx_copy_thresh) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003227 skb = netdev_alloc_skb(bp->dev, len + 6);
3228 if (skb == NULL) {
3229 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003230 sw_ring_prod);
3231 goto next_rx;
3232 }
Michael Chanb6016b72005-05-26 13:03:09 -07003233
3234 /* aligned copy */
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003235 memcpy(skb->data,
3236 (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
3237 len + 6);
3238 skb_reserve(skb, 6);
3239 skb_put(skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003240
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003241 bnx2_reuse_rx_data(bp, rxr, data,
Michael Chanb6016b72005-05-26 13:03:09 -07003242 sw_ring_cons, sw_ring_prod);
3243
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003244 } else {
3245 skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
3246 (sw_ring_cons << 16) | sw_ring_prod);
3247 if (!skb)
3248 goto next_rx;
3249 }
Michael Chanf22828e2008-08-14 15:30:14 -07003250 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003251 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
Patrick McHardy86a9bad2013-04-19 02:04:30 +00003252 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rx_hdr->l2_fhdr_vlan_tag);
Michael Chanf22828e2008-08-14 15:30:14 -07003253
Michael Chanb6016b72005-05-26 13:03:09 -07003254 skb->protocol = eth_type_trans(skb, bp->dev);
3255
Vlad Yasevich1b0ecb22014-09-30 19:39:37 -04003256 if (len > (bp->dev->mtu + ETH_HLEN) &&
3257 skb->protocol != htons(0x8100) &&
3258 skb->protocol != htons(ETH_P_8021AD)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003259
Michael Chan745720e2006-06-29 12:37:41 -07003260 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003261 goto next_rx;
3262
3263 }
3264
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003265 skb_checksum_none_assert(skb);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00003266 if ((bp->dev->features & NETIF_F_RXCSUM) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003267 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3268 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3269
Michael Chanade2bfe2006-01-23 16:09:51 -08003270 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3271 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003272 skb->ip_summed = CHECKSUM_UNNECESSARY;
3273 }
Michael Chanfdc85412010-07-03 20:42:16 +00003274 if ((bp->dev->features & NETIF_F_RXHASH) &&
3275 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3276 L2_FHDR_STATUS_USE_RXHASH))
Tom Herbertcf1bfd62013-12-17 23:22:57 -08003277 skb_set_hash(skb, rx_hdr->l2_fhdr_hash,
3278 PKT_HASH_TYPE_L3);
Michael Chanb6016b72005-05-26 13:03:09 -07003279
David S. Miller0c8dfc82009-01-27 16:22:32 -08003280 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
Jesse Gross7d0fd212010-10-20 13:56:09 +00003281 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003282 rx_pkt++;
3283
3284next_rx:
Michael Chan2bc40782012-12-06 10:33:09 +00003285 sw_cons = BNX2_NEXT_RX_BD(sw_cons);
3286 sw_prod = BNX2_NEXT_RX_BD(sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003287
3288 if ((rx_pkt == budget))
3289 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003290
3291 /* Refresh hw_cons to see if there is new work */
3292 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003293 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003294 rmb();
3295 }
Michael Chanb6016b72005-05-26 13:03:09 -07003296 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003297 rxr->rx_cons = sw_cons;
3298 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003299
Michael Chan1db82f22007-12-12 11:19:35 -08003300 if (pg_ring_used)
Michael Chane503e062012-12-06 10:33:08 +00003301 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003302
Michael Chane503e062012-12-06 10:33:08 +00003303 BNX2_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003304
Michael Chane503e062012-12-06 10:33:08 +00003305 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003306
3307 mmiowb();
3308
3309 return rx_pkt;
3310
3311}
3312
3313/* MSI ISR - The only difference between this and the INTx ISR
3314 * is that the MSI interrupt is always serviced.
3315 */
3316static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003317bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003318{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003319 struct bnx2_napi *bnapi = dev_instance;
3320 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003321
Michael Chan43e80b82008-06-19 16:41:08 -07003322 prefetch(bnapi->status_blk.msi);
Michael Chane503e062012-12-06 10:33:08 +00003323 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -07003324 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3325 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3326
3327 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003328 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3329 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003330
Ben Hutchings288379f2009-01-19 16:43:59 -08003331 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003332
Michael Chan73eef4c2005-08-25 15:39:15 -07003333 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003334}
3335
3336static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003337bnx2_msi_1shot(int irq, void *dev_instance)
3338{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003339 struct bnx2_napi *bnapi = dev_instance;
3340 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003341
Michael Chan43e80b82008-06-19 16:41:08 -07003342 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003343
3344 /* Return here if interrupt is disabled. */
3345 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3346 return IRQ_HANDLED;
3347
Ben Hutchings288379f2009-01-19 16:43:59 -08003348 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003349
3350 return IRQ_HANDLED;
3351}
3352
3353static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003354bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003355{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003356 struct bnx2_napi *bnapi = dev_instance;
3357 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003358 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003359
3360 /* When using INTx, it is possible for the interrupt to arrive
3361 * at the CPU before the status block posted prior to the
3362 * interrupt. Reading a register will flush the status block.
3363 * When using MSI, the MSI message will always complete after
3364 * the status block write.
3365 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003366 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chane503e062012-12-06 10:33:08 +00003367 (BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS) &
Michael Chanb6016b72005-05-26 13:03:09 -07003368 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003369 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003370
Michael Chane503e062012-12-06 10:33:08 +00003371 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -07003372 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3373 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3374
Michael Chanb8a7ce72007-07-07 22:51:03 -07003375 /* Read back to deassert IRQ immediately to avoid too many
3376 * spurious interrupts.
3377 */
Michael Chane503e062012-12-06 10:33:08 +00003378 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003379
Michael Chanb6016b72005-05-26 13:03:09 -07003380 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003381 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3382 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003383
Ben Hutchings288379f2009-01-19 16:43:59 -08003384 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003385 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003386 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003387 }
Michael Chanb6016b72005-05-26 13:03:09 -07003388
Michael Chan73eef4c2005-08-25 15:39:15 -07003389 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003390}
3391
Michael Chan43e80b82008-06-19 16:41:08 -07003392static inline int
3393bnx2_has_fast_work(struct bnx2_napi *bnapi)
3394{
3395 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3396 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3397
3398 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3399 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3400 return 1;
3401 return 0;
3402}
3403
Michael Chan0d8a6572007-07-07 22:49:43 -07003404#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3405 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003406
Michael Chanf4e418f2005-11-04 08:53:48 -08003407static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003408bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003409{
Michael Chan43e80b82008-06-19 16:41:08 -07003410 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003411
Michael Chan43e80b82008-06-19 16:41:08 -07003412 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003413 return 1;
3414
Michael Chan4edd4732009-06-08 18:14:42 -07003415#ifdef BCM_CNIC
3416 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3417 return 1;
3418#endif
3419
Michael Chanda3e4fb2007-05-03 13:24:23 -07003420 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3421 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003422 return 1;
3423
3424 return 0;
3425}
3426
Michael Chanefba0182008-12-03 00:36:15 -08003427static void
3428bnx2_chk_missed_msi(struct bnx2 *bp)
3429{
3430 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3431 u32 msi_ctrl;
3432
3433 if (bnx2_has_work(bnapi)) {
Michael Chane503e062012-12-06 10:33:08 +00003434 msi_ctrl = BNX2_RD(bp, BNX2_PCICFG_MSI_CONTROL);
Michael Chanefba0182008-12-03 00:36:15 -08003435 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3436 return;
3437
3438 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
Michael Chane503e062012-12-06 10:33:08 +00003439 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3440 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3441 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
Michael Chanefba0182008-12-03 00:36:15 -08003442 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3443 }
3444 }
3445
3446 bp->idle_chk_status_idx = bnapi->last_status_idx;
3447}
3448
Michael Chan4edd4732009-06-08 18:14:42 -07003449#ifdef BCM_CNIC
3450static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3451{
3452 struct cnic_ops *c_ops;
3453
3454 if (!bnapi->cnic_present)
3455 return;
3456
3457 rcu_read_lock();
3458 c_ops = rcu_dereference(bp->cnic_ops);
3459 if (c_ops)
3460 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3461 bnapi->status_blk.msi);
3462 rcu_read_unlock();
3463}
3464#endif
3465
Michael Chan43e80b82008-06-19 16:41:08 -07003466static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003467{
Michael Chan43e80b82008-06-19 16:41:08 -07003468 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003469 u32 status_attn_bits = sblk->status_attn_bits;
3470 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003471
Michael Chanda3e4fb2007-05-03 13:24:23 -07003472 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3473 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003474
Michael Chan35efa7c2007-12-20 19:56:37 -08003475 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003476
3477 /* This is needed to take care of transient status
3478 * during link changes.
3479 */
Michael Chane503e062012-12-06 10:33:08 +00003480 BNX2_WR(bp, BNX2_HC_COMMAND,
3481 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3482 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003483 }
Michael Chan43e80b82008-06-19 16:41:08 -07003484}
3485
3486static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3487 int work_done, int budget)
3488{
3489 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3490 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003491
Michael Chan35e90102008-06-19 16:37:42 -07003492 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003493 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003494
Michael Chanbb4f98a2008-06-19 16:38:19 -07003495 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003496 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003497
David S. Miller6f535762007-10-11 18:08:29 -07003498 return work_done;
3499}
Michael Chanf4e418f2005-11-04 08:53:48 -08003500
Michael Chanf0ea2e62008-06-19 16:41:57 -07003501static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3502{
3503 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3504 struct bnx2 *bp = bnapi->bp;
3505 int work_done = 0;
3506 struct status_block_msix *sblk = bnapi->status_blk.msix;
3507
3508 while (1) {
3509 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3510 if (unlikely(work_done >= budget))
3511 break;
3512
3513 bnapi->last_status_idx = sblk->status_idx;
3514 /* status idx must be read before checking for more work. */
3515 rmb();
3516 if (likely(!bnx2_has_fast_work(bnapi))) {
3517
Eric Dumazet6ad20162017-01-30 08:22:01 -08003518 napi_complete_done(napi, work_done);
Michael Chane503e062012-12-06 10:33:08 +00003519 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3520 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3521 bnapi->last_status_idx);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003522 break;
3523 }
3524 }
3525 return work_done;
3526}
3527
David S. Miller6f535762007-10-11 18:08:29 -07003528static int bnx2_poll(struct napi_struct *napi, int budget)
3529{
Michael Chan35efa7c2007-12-20 19:56:37 -08003530 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3531 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003532 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003533 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003534
3535 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003536 bnx2_poll_link(bp, bnapi);
3537
Michael Chan35efa7c2007-12-20 19:56:37 -08003538 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003539
Michael Chan4edd4732009-06-08 18:14:42 -07003540#ifdef BCM_CNIC
3541 bnx2_poll_cnic(bp, bnapi);
3542#endif
3543
Michael Chan35efa7c2007-12-20 19:56:37 -08003544 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003545 * much work has been processed, so we must read it before
3546 * checking for more work.
3547 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003548 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003549
3550 if (unlikely(work_done >= budget))
3551 break;
3552
Michael Chan6dee6422007-10-12 01:40:38 -07003553 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003554 if (likely(!bnx2_has_work(bnapi))) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003555 napi_complete_done(napi, work_done);
David S. Millerf86e82f2008-01-21 17:15:40 -08003556 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
Michael Chane503e062012-12-06 10:33:08 +00003557 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3558 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3559 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003560 break;
David S. Miller6f535762007-10-11 18:08:29 -07003561 }
Michael Chane503e062012-12-06 10:33:08 +00003562 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3563 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3564 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
3565 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003566
Michael Chane503e062012-12-06 10:33:08 +00003567 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3568 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3569 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003570 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003571 }
Michael Chanb6016b72005-05-26 13:03:09 -07003572 }
3573
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003574 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003575}
3576
Herbert Xu932ff272006-06-09 12:20:56 -07003577/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003578 * from set_multicast.
3579 */
3580static void
3581bnx2_set_rx_mode(struct net_device *dev)
3582{
Michael Chan972ec0d2006-01-23 16:12:43 -08003583 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003584 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003585 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003586 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003587
Michael Chan9f52b562008-10-09 12:21:46 -07003588 if (!netif_running(dev))
3589 return;
3590
Michael Chanc770a652005-08-25 15:38:39 -07003591 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003592
3593 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3594 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3595 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
Patrick McHardyf6469682013-04-19 02:04:27 +00003596 if (!(dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003597 (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003598 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003599 if (dev->flags & IFF_PROMISC) {
3600 /* Promiscuous mode. */
3601 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003602 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3603 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003604 }
3605 else if (dev->flags & IFF_ALLMULTI) {
3606 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003607 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3608 0xffffffff);
Michael Chanb6016b72005-05-26 13:03:09 -07003609 }
3610 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3611 }
3612 else {
3613 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003614 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3615 u32 regidx;
3616 u32 bit;
3617 u32 crc;
3618
3619 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3620
Jiri Pirko22bedad32010-04-01 21:22:57 +00003621 netdev_for_each_mc_addr(ha, dev) {
3622 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003623 bit = crc & 0xff;
3624 regidx = (bit & 0xe0) >> 5;
3625 bit &= 0x1f;
3626 mc_filter[regidx] |= (1 << bit);
3627 }
3628
3629 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003630 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3631 mc_filter[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07003632 }
3633
3634 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3635 }
3636
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003637 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003638 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3639 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3640 BNX2_RPM_SORT_USER0_PROM_VLAN;
3641 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003642 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003643 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003644 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003645 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003646 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3647 sort_mode |= (1 <<
3648 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003649 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003650 }
3651
3652 }
3653
Michael Chanb6016b72005-05-26 13:03:09 -07003654 if (rx_mode != bp->rx_mode) {
3655 bp->rx_mode = rx_mode;
Michael Chane503e062012-12-06 10:33:08 +00003656 BNX2_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003657 }
3658
Michael Chane503e062012-12-06 10:33:08 +00003659 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3660 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3661 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
Michael Chanb6016b72005-05-26 13:03:09 -07003662
Michael Chanc770a652005-08-25 15:38:39 -07003663 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003664}
3665
françois romieu7880b722011-09-30 00:36:52 +00003666static int
Michael Chan57579f72009-04-04 16:51:14 -07003667check_fw_section(const struct firmware *fw,
3668 const struct bnx2_fw_file_section *section,
3669 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003670{
Michael Chan57579f72009-04-04 16:51:14 -07003671 u32 offset = be32_to_cpu(section->offset);
3672 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003673
Michael Chan57579f72009-04-04 16:51:14 -07003674 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3675 return -EINVAL;
3676 if ((non_empty && len == 0) || len > fw->size - offset ||
3677 len & (alignment - 1))
3678 return -EINVAL;
3679 return 0;
3680}
3681
françois romieu7880b722011-09-30 00:36:52 +00003682static int
Michael Chan57579f72009-04-04 16:51:14 -07003683check_mips_fw_entry(const struct firmware *fw,
3684 const struct bnx2_mips_fw_file_entry *entry)
3685{
3686 if (check_fw_section(fw, &entry->text, 4, true) ||
3687 check_fw_section(fw, &entry->data, 4, false) ||
3688 check_fw_section(fw, &entry->rodata, 4, false))
3689 return -EINVAL;
3690 return 0;
3691}
3692
françois romieu7880b722011-09-30 00:36:52 +00003693static void bnx2_release_firmware(struct bnx2 *bp)
3694{
3695 if (bp->rv2p_firmware) {
3696 release_firmware(bp->mips_firmware);
3697 release_firmware(bp->rv2p_firmware);
3698 bp->rv2p_firmware = NULL;
3699 }
3700}
3701
3702static int bnx2_request_uncached_firmware(struct bnx2 *bp)
Michael Chan57579f72009-04-04 16:51:14 -07003703{
3704 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003705 const struct bnx2_mips_fw_file *mips_fw;
3706 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003707 int rc;
3708
Michael Chan4ce45e02012-12-06 10:33:10 +00003709 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan57579f72009-04-04 16:51:14 -07003710 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan4ce45e02012-12-06 10:33:10 +00003711 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A0) ||
3712 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A1))
Michael Chan078b0732009-08-29 00:02:46 -07003713 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3714 else
3715 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003716 } else {
3717 mips_fw_file = FW_MIPS_FILE_06;
3718 rv2p_fw_file = FW_RV2P_FILE_06;
3719 }
3720
3721 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3722 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003723 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003724 goto out;
Michael Chan57579f72009-04-04 16:51:14 -07003725 }
3726
3727 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3728 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003729 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003730 goto err_release_mips_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003731 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003732 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3733 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3734 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3735 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3736 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3737 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3738 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3739 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003740 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003741 rc = -EINVAL;
3742 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003743 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003744 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3745 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3746 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003747 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003748 rc = -EINVAL;
3749 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003750 }
françois romieu7880b722011-09-30 00:36:52 +00003751out:
3752 return rc;
Michael Chan57579f72009-04-04 16:51:14 -07003753
françois romieu7880b722011-09-30 00:36:52 +00003754err_release_firmware:
3755 release_firmware(bp->rv2p_firmware);
3756 bp->rv2p_firmware = NULL;
3757err_release_mips_firmware:
3758 release_firmware(bp->mips_firmware);
3759 goto out;
3760}
3761
3762static int bnx2_request_firmware(struct bnx2 *bp)
3763{
3764 return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
Michael Chan57579f72009-04-04 16:51:14 -07003765}
3766
3767static u32
3768rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3769{
3770 switch (idx) {
3771 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3772 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3773 rv2p_code |= RV2P_BD_PAGE_SIZE;
3774 break;
3775 }
3776 return rv2p_code;
3777}
3778
3779static int
3780load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3781 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3782{
3783 u32 rv2p_code_len, file_offset;
3784 __be32 *rv2p_code;
3785 int i;
3786 u32 val, cmd, addr;
3787
3788 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3789 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3790
3791 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3792
3793 if (rv2p_proc == RV2P_PROC1) {
3794 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3795 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3796 } else {
3797 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3798 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003799 }
Michael Chanb6016b72005-05-26 13:03:09 -07003800
3801 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chane503e062012-12-06 10:33:08 +00003802 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003803 rv2p_code++;
Michael Chane503e062012-12-06 10:33:08 +00003804 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003805 rv2p_code++;
3806
Michael Chan57579f72009-04-04 16:51:14 -07003807 val = (i / 8) | cmd;
Michael Chane503e062012-12-06 10:33:08 +00003808 BNX2_WR(bp, addr, val);
Michael Chan57579f72009-04-04 16:51:14 -07003809 }
3810
3811 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3812 for (i = 0; i < 8; i++) {
3813 u32 loc, code;
3814
3815 loc = be32_to_cpu(fw_entry->fixup[i]);
3816 if (loc && ((loc * 4) < rv2p_code_len)) {
3817 code = be32_to_cpu(*(rv2p_code + loc - 1));
Michael Chane503e062012-12-06 10:33:08 +00003818 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
Michael Chan57579f72009-04-04 16:51:14 -07003819 code = be32_to_cpu(*(rv2p_code + loc));
3820 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
Michael Chane503e062012-12-06 10:33:08 +00003821 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, code);
Michael Chan57579f72009-04-04 16:51:14 -07003822
3823 val = (loc / 2) | cmd;
Michael Chane503e062012-12-06 10:33:08 +00003824 BNX2_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003825 }
3826 }
3827
3828 /* Reset the processor, un-stall is done later. */
3829 if (rv2p_proc == RV2P_PROC1) {
Michael Chane503e062012-12-06 10:33:08 +00003830 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07003831 }
3832 else {
Michael Chane503e062012-12-06 10:33:08 +00003833 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07003834 }
Michael Chan57579f72009-04-04 16:51:14 -07003835
3836 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003837}
3838
Michael Chanaf3ee512006-11-19 14:09:25 -08003839static int
Michael Chan57579f72009-04-04 16:51:14 -07003840load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3841 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003842{
Michael Chan57579f72009-04-04 16:51:14 -07003843 u32 addr, len, file_offset;
3844 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003845 u32 offset;
3846 u32 val;
3847
3848 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003849 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003850 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003851 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3852 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003853
3854 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003855 addr = be32_to_cpu(fw_entry->text.addr);
3856 len = be32_to_cpu(fw_entry->text.len);
3857 file_offset = be32_to_cpu(fw_entry->text.offset);
3858 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3859
3860 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3861 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003862 int j;
3863
Michael Chan57579f72009-04-04 16:51:14 -07003864 for (j = 0; j < (len / 4); j++, offset += 4)
3865 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003866 }
3867
3868 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003869 addr = be32_to_cpu(fw_entry->data.addr);
3870 len = be32_to_cpu(fw_entry->data.len);
3871 file_offset = be32_to_cpu(fw_entry->data.offset);
3872 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3873
3874 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3875 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003876 int j;
3877
Michael Chan57579f72009-04-04 16:51:14 -07003878 for (j = 0; j < (len / 4); j++, offset += 4)
3879 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003880 }
3881
3882 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003883 addr = be32_to_cpu(fw_entry->rodata.addr);
3884 len = be32_to_cpu(fw_entry->rodata.len);
3885 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3886 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3887
3888 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3889 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003890 int j;
3891
Michael Chan57579f72009-04-04 16:51:14 -07003892 for (j = 0; j < (len / 4); j++, offset += 4)
3893 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003894 }
3895
3896 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003897 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003898
3899 val = be32_to_cpu(fw_entry->start_addr);
3900 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003901
3902 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003903 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003904 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003905 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3906 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003907
3908 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003909}
3910
Michael Chanfba9fe92006-06-12 22:21:25 -07003911static int
Michael Chanb6016b72005-05-26 13:03:09 -07003912bnx2_init_cpus(struct bnx2 *bp)
3913{
Michael Chan57579f72009-04-04 16:51:14 -07003914 const struct bnx2_mips_fw_file *mips_fw =
3915 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3916 const struct bnx2_rv2p_fw_file *rv2p_fw =
3917 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3918 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003919
3920 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003921 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3922 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003923
3924 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003925 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003926 if (rc)
3927 goto init_cpu_err;
3928
Michael Chanb6016b72005-05-26 13:03:09 -07003929 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003930 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003931 if (rc)
3932 goto init_cpu_err;
3933
Michael Chanb6016b72005-05-26 13:03:09 -07003934 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003935 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003936 if (rc)
3937 goto init_cpu_err;
3938
Michael Chanb6016b72005-05-26 13:03:09 -07003939 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003940 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003941 if (rc)
3942 goto init_cpu_err;
3943
Michael Chand43584c2006-11-19 14:14:35 -08003944 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003945 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003946
Michael Chanfba9fe92006-06-12 22:21:25 -07003947init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003948 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003949}
3950
Michael Chanb6a23e92013-08-06 15:50:09 -07003951static void
3952bnx2_setup_wol(struct bnx2 *bp)
3953{
3954 int i;
3955 u32 val, wol_msg;
3956
3957 if (bp->wol) {
3958 u32 advertising;
3959 u8 autoneg;
3960
3961 autoneg = bp->autoneg;
3962 advertising = bp->advertising;
3963
3964 if (bp->phy_port == PORT_TP) {
3965 bp->autoneg = AUTONEG_SPEED;
3966 bp->advertising = ADVERTISED_10baseT_Half |
3967 ADVERTISED_10baseT_Full |
3968 ADVERTISED_100baseT_Half |
3969 ADVERTISED_100baseT_Full |
3970 ADVERTISED_Autoneg;
3971 }
3972
3973 spin_lock_bh(&bp->phy_lock);
3974 bnx2_setup_phy(bp, bp->phy_port);
3975 spin_unlock_bh(&bp->phy_lock);
3976
3977 bp->autoneg = autoneg;
3978 bp->advertising = advertising;
3979
3980 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
3981
3982 val = BNX2_RD(bp, BNX2_EMAC_MODE);
3983
3984 /* Enable port mode. */
3985 val &= ~BNX2_EMAC_MODE_PORT;
3986 val |= BNX2_EMAC_MODE_MPKT_RCVD |
3987 BNX2_EMAC_MODE_ACPI_RCVD |
3988 BNX2_EMAC_MODE_MPKT;
3989 if (bp->phy_port == PORT_TP) {
3990 val |= BNX2_EMAC_MODE_PORT_MII;
3991 } else {
3992 val |= BNX2_EMAC_MODE_PORT_GMII;
3993 if (bp->line_speed == SPEED_2500)
3994 val |= BNX2_EMAC_MODE_25G_MODE;
3995 }
3996
3997 BNX2_WR(bp, BNX2_EMAC_MODE, val);
3998
3999 /* receive all multicast */
4000 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
4001 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
4002 0xffffffff);
4003 }
4004 BNX2_WR(bp, BNX2_EMAC_RX_MODE, BNX2_EMAC_RX_MODE_SORT_MODE);
4005
4006 val = 1 | BNX2_RPM_SORT_USER0_BC_EN | BNX2_RPM_SORT_USER0_MC_EN;
4007 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
4008 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val);
4009 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val | BNX2_RPM_SORT_USER0_ENA);
4010
4011 /* Need to enable EMAC and RPM for WOL. */
4012 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4013 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
4014 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
4015 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
4016
4017 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
4018 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
4019 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
4020
4021 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
4022 } else {
4023 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
4024 }
4025
Michael Chana8d9bc22014-03-09 15:45:32 -08004026 if (!(bp->flags & BNX2_FLAG_NO_WOL)) {
4027 u32 val;
4028
4029 wol_msg |= BNX2_DRV_MSG_DATA_WAIT3;
4030 if (bp->fw_last_msg || BNX2_CHIP(bp) != BNX2_CHIP_5709) {
4031 bnx2_fw_sync(bp, wol_msg, 1, 0);
4032 return;
4033 }
4034 /* Tell firmware not to power down the PHY yet, otherwise
4035 * the chip will take a long time to respond to MMIO reads.
4036 */
4037 val = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
4038 bnx2_shmem_wr(bp, BNX2_PORT_FEATURE,
4039 val | BNX2_PORT_FEATURE_ASF_ENABLED);
4040 bnx2_fw_sync(bp, wol_msg, 1, 0);
4041 bnx2_shmem_wr(bp, BNX2_PORT_FEATURE, val);
4042 }
Michael Chanb6a23e92013-08-06 15:50:09 -07004043
4044}
4045
Michael Chanb6016b72005-05-26 13:03:09 -07004046static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07004047bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07004048{
Michael Chanb6016b72005-05-26 13:03:09 -07004049 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07004050 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07004051 u32 val;
4052
Michael Chan6d5e85c2013-08-06 15:50:08 -07004053 pci_enable_wake(bp->pdev, PCI_D0, false);
4054 pci_set_power_state(bp->pdev, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07004055
Michael Chane503e062012-12-06 10:33:08 +00004056 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07004057 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
4058 val &= ~BNX2_EMAC_MODE_MPKT;
Michael Chane503e062012-12-06 10:33:08 +00004059 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004060
Michael Chane503e062012-12-06 10:33:08 +00004061 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004062 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
Michael Chane503e062012-12-06 10:33:08 +00004063 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004064 break;
4065 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07004066 case PCI_D3hot: {
Michael Chanb6a23e92013-08-06 15:50:09 -07004067 bnx2_setup_wol(bp);
Michael Chan6d5e85c2013-08-06 15:50:08 -07004068 pci_wake_from_d3(bp->pdev, bp->wol);
Michael Chan4ce45e02012-12-06 10:33:10 +00004069 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4070 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004071
4072 if (bp->wol)
Michael Chan6d5e85c2013-08-06 15:50:08 -07004073 pci_set_power_state(bp->pdev, PCI_D3hot);
Michael Chana8d9bc22014-03-09 15:45:32 -08004074 break;
4075
Michael Chanb6016b72005-05-26 13:03:09 -07004076 }
Michael Chana8d9bc22014-03-09 15:45:32 -08004077 if (!bp->fw_last_msg && BNX2_CHIP(bp) == BNX2_CHIP_5709) {
4078 u32 val;
4079
4080 /* Tell firmware not to power down the PHY yet,
4081 * otherwise the other port may not respond to
4082 * MMIO reads.
4083 */
4084 val = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
4085 val &= ~BNX2_CONDITION_PM_STATE_MASK;
4086 val |= BNX2_CONDITION_PM_STATE_UNPREP;
4087 bnx2_shmem_wr(bp, BNX2_BC_STATE_CONDITION, val);
4088 }
4089 pci_set_power_state(bp->pdev, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07004090
4091 /* No more memory access after this point until
4092 * device is brought back to D0.
4093 */
Michael Chanb6016b72005-05-26 13:03:09 -07004094 break;
4095 }
4096 default:
4097 return -EINVAL;
4098 }
4099 return 0;
4100}
4101
4102static int
4103bnx2_acquire_nvram_lock(struct bnx2 *bp)
4104{
4105 u32 val;
4106 int j;
4107
4108 /* Request access to the flash interface. */
Michael Chane503e062012-12-06 10:33:08 +00004109 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
Michael Chanb6016b72005-05-26 13:03:09 -07004110 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
Michael Chane503e062012-12-06 10:33:08 +00004111 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
Michael Chanb6016b72005-05-26 13:03:09 -07004112 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4113 break;
4114
4115 udelay(5);
4116 }
4117
4118 if (j >= NVRAM_TIMEOUT_COUNT)
4119 return -EBUSY;
4120
4121 return 0;
4122}
4123
4124static int
4125bnx2_release_nvram_lock(struct bnx2 *bp)
4126{
4127 int j;
4128 u32 val;
4129
4130 /* Relinquish nvram interface. */
Michael Chane503e062012-12-06 10:33:08 +00004131 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
Michael Chanb6016b72005-05-26 13:03:09 -07004132
4133 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
Michael Chane503e062012-12-06 10:33:08 +00004134 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
Michael Chanb6016b72005-05-26 13:03:09 -07004135 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4136 break;
4137
4138 udelay(5);
4139 }
4140
4141 if (j >= NVRAM_TIMEOUT_COUNT)
4142 return -EBUSY;
4143
4144 return 0;
4145}
4146
4147
4148static int
4149bnx2_enable_nvram_write(struct bnx2 *bp)
4150{
4151 u32 val;
4152
Michael Chane503e062012-12-06 10:33:08 +00004153 val = BNX2_RD(bp, BNX2_MISC_CFG);
4154 BNX2_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
Michael Chanb6016b72005-05-26 13:03:09 -07004155
Michael Chane30372c2007-07-16 18:26:23 -07004156 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004157 int j;
4158
Michael Chane503e062012-12-06 10:33:08 +00004159 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4160 BNX2_WR(bp, BNX2_NVM_COMMAND,
4161 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
Michael Chanb6016b72005-05-26 13:03:09 -07004162
4163 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4164 udelay(5);
4165
Michael Chane503e062012-12-06 10:33:08 +00004166 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004167 if (val & BNX2_NVM_COMMAND_DONE)
4168 break;
4169 }
4170
4171 if (j >= NVRAM_TIMEOUT_COUNT)
4172 return -EBUSY;
4173 }
4174 return 0;
4175}
4176
4177static void
4178bnx2_disable_nvram_write(struct bnx2 *bp)
4179{
4180 u32 val;
4181
Michael Chane503e062012-12-06 10:33:08 +00004182 val = BNX2_RD(bp, BNX2_MISC_CFG);
4183 BNX2_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
Michael Chanb6016b72005-05-26 13:03:09 -07004184}
4185
4186
4187static void
4188bnx2_enable_nvram_access(struct bnx2 *bp)
4189{
4190 u32 val;
4191
Michael Chane503e062012-12-06 10:33:08 +00004192 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004193 /* Enable both bits, even on read. */
Michael Chane503e062012-12-06 10:33:08 +00004194 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
4195 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
Michael Chanb6016b72005-05-26 13:03:09 -07004196}
4197
4198static void
4199bnx2_disable_nvram_access(struct bnx2 *bp)
4200{
4201 u32 val;
4202
Michael Chane503e062012-12-06 10:33:08 +00004203 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004204 /* Disable both bits, even after read. */
Michael Chane503e062012-12-06 10:33:08 +00004205 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004206 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4207 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4208}
4209
4210static int
4211bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4212{
4213 u32 cmd;
4214 int j;
4215
Michael Chane30372c2007-07-16 18:26:23 -07004216 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004217 /* Buffered flash, no erase needed */
4218 return 0;
4219
4220 /* Build an erase command */
4221 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4222 BNX2_NVM_COMMAND_DOIT;
4223
4224 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004225 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004226
4227 /* Address of the NVRAM to read from. */
Michael Chane503e062012-12-06 10:33:08 +00004228 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004229
4230 /* Issue an erase command. */
Michael Chane503e062012-12-06 10:33:08 +00004231 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004232
4233 /* Wait for completion. */
4234 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4235 u32 val;
4236
4237 udelay(5);
4238
Michael Chane503e062012-12-06 10:33:08 +00004239 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004240 if (val & BNX2_NVM_COMMAND_DONE)
4241 break;
4242 }
4243
4244 if (j >= NVRAM_TIMEOUT_COUNT)
4245 return -EBUSY;
4246
4247 return 0;
4248}
4249
4250static int
4251bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4252{
4253 u32 cmd;
4254 int j;
4255
4256 /* Build the command word. */
4257 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4258
Michael Chane30372c2007-07-16 18:26:23 -07004259 /* Calculate an offset of a buffered flash, not needed for 5709. */
4260 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004261 offset = ((offset / bp->flash_info->page_size) <<
4262 bp->flash_info->page_bits) +
4263 (offset % bp->flash_info->page_size);
4264 }
4265
4266 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004267 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004268
4269 /* Address of the NVRAM to read from. */
Michael Chane503e062012-12-06 10:33:08 +00004270 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004271
4272 /* Issue a read command. */
Michael Chane503e062012-12-06 10:33:08 +00004273 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004274
4275 /* Wait for completion. */
4276 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4277 u32 val;
4278
4279 udelay(5);
4280
Michael Chane503e062012-12-06 10:33:08 +00004281 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004282 if (val & BNX2_NVM_COMMAND_DONE) {
Michael Chane503e062012-12-06 10:33:08 +00004283 __be32 v = cpu_to_be32(BNX2_RD(bp, BNX2_NVM_READ));
Al Virob491edd2007-12-22 19:44:51 +00004284 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004285 break;
4286 }
4287 }
4288 if (j >= NVRAM_TIMEOUT_COUNT)
4289 return -EBUSY;
4290
4291 return 0;
4292}
4293
4294
4295static int
4296bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4297{
Al Virob491edd2007-12-22 19:44:51 +00004298 u32 cmd;
4299 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004300 int j;
4301
4302 /* Build the command word. */
4303 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4304
Michael Chane30372c2007-07-16 18:26:23 -07004305 /* Calculate an offset of a buffered flash, not needed for 5709. */
4306 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004307 offset = ((offset / bp->flash_info->page_size) <<
4308 bp->flash_info->page_bits) +
4309 (offset % bp->flash_info->page_size);
4310 }
4311
4312 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004313 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004314
4315 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004316
4317 /* Write the data. */
Michael Chane503e062012-12-06 10:33:08 +00004318 BNX2_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004319
4320 /* Address of the NVRAM to write to. */
Michael Chane503e062012-12-06 10:33:08 +00004321 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004322
4323 /* Issue the write command. */
Michael Chane503e062012-12-06 10:33:08 +00004324 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004325
4326 /* Wait for completion. */
4327 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4328 udelay(5);
4329
Michael Chane503e062012-12-06 10:33:08 +00004330 if (BNX2_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
Michael Chanb6016b72005-05-26 13:03:09 -07004331 break;
4332 }
4333 if (j >= NVRAM_TIMEOUT_COUNT)
4334 return -EBUSY;
4335
4336 return 0;
4337}
4338
4339static int
4340bnx2_init_nvram(struct bnx2 *bp)
4341{
4342 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004343 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004344 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004345
Michael Chan4ce45e02012-12-06 10:33:10 +00004346 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane30372c2007-07-16 18:26:23 -07004347 bp->flash_info = &flash_5709;
4348 goto get_flash_size;
4349 }
4350
Michael Chanb6016b72005-05-26 13:03:09 -07004351 /* Determine the selected interface. */
Michael Chane503e062012-12-06 10:33:08 +00004352 val = BNX2_RD(bp, BNX2_NVM_CFG1);
Michael Chanb6016b72005-05-26 13:03:09 -07004353
Denis Chengff8ac602007-09-02 18:30:18 +08004354 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004355
Michael Chanb6016b72005-05-26 13:03:09 -07004356 if (val & 0x40000000) {
4357
4358 /* Flash interface has been reconfigured */
4359 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004360 j++, flash++) {
4361 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4362 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004363 bp->flash_info = flash;
4364 break;
4365 }
4366 }
4367 }
4368 else {
Michael Chan37137702005-11-04 08:49:17 -08004369 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004370 /* Not yet been reconfigured */
4371
Michael Chan37137702005-11-04 08:49:17 -08004372 if (val & (1 << 23))
4373 mask = FLASH_BACKUP_STRAP_MASK;
4374 else
4375 mask = FLASH_STRAP_MASK;
4376
Michael Chanb6016b72005-05-26 13:03:09 -07004377 for (j = 0, flash = &flash_table[0]; j < entry_count;
4378 j++, flash++) {
4379
Michael Chan37137702005-11-04 08:49:17 -08004380 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004381 bp->flash_info = flash;
4382
4383 /* Request access to the flash interface. */
4384 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4385 return rc;
4386
4387 /* Enable access to flash interface */
4388 bnx2_enable_nvram_access(bp);
4389
4390 /* Reconfigure the flash interface */
Michael Chane503e062012-12-06 10:33:08 +00004391 BNX2_WR(bp, BNX2_NVM_CFG1, flash->config1);
4392 BNX2_WR(bp, BNX2_NVM_CFG2, flash->config2);
4393 BNX2_WR(bp, BNX2_NVM_CFG3, flash->config3);
4394 BNX2_WR(bp, BNX2_NVM_WRITE1, flash->write1);
Michael Chanb6016b72005-05-26 13:03:09 -07004395
4396 /* Disable access to flash interface */
4397 bnx2_disable_nvram_access(bp);
4398 bnx2_release_nvram_lock(bp);
4399
4400 break;
4401 }
4402 }
4403 } /* if (val & 0x40000000) */
4404
4405 if (j == entry_count) {
4406 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004407 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004408 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004409 }
4410
Michael Chane30372c2007-07-16 18:26:23 -07004411get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004412 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004413 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4414 if (val)
4415 bp->flash_size = val;
4416 else
4417 bp->flash_size = bp->flash_info->total_size;
4418
Michael Chanb6016b72005-05-26 13:03:09 -07004419 return rc;
4420}
4421
4422static int
4423bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4424 int buf_size)
4425{
4426 int rc = 0;
4427 u32 cmd_flags, offset32, len32, extra;
4428
4429 if (buf_size == 0)
4430 return 0;
4431
4432 /* Request access to the flash interface. */
4433 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4434 return rc;
4435
4436 /* Enable access to flash interface */
4437 bnx2_enable_nvram_access(bp);
4438
4439 len32 = buf_size;
4440 offset32 = offset;
4441 extra = 0;
4442
4443 cmd_flags = 0;
4444
4445 if (offset32 & 3) {
4446 u8 buf[4];
4447 u32 pre_len;
4448
4449 offset32 &= ~3;
4450 pre_len = 4 - (offset & 3);
4451
4452 if (pre_len >= len32) {
4453 pre_len = len32;
4454 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4455 BNX2_NVM_COMMAND_LAST;
4456 }
4457 else {
4458 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4459 }
4460
4461 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4462
4463 if (rc)
4464 return rc;
4465
4466 memcpy(ret_buf, buf + (offset & 3), pre_len);
4467
4468 offset32 += 4;
4469 ret_buf += pre_len;
4470 len32 -= pre_len;
4471 }
4472 if (len32 & 3) {
4473 extra = 4 - (len32 & 3);
4474 len32 = (len32 + 4) & ~3;
4475 }
4476
4477 if (len32 == 4) {
4478 u8 buf[4];
4479
4480 if (cmd_flags)
4481 cmd_flags = BNX2_NVM_COMMAND_LAST;
4482 else
4483 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4484 BNX2_NVM_COMMAND_LAST;
4485
4486 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4487
4488 memcpy(ret_buf, buf, 4 - extra);
4489 }
4490 else if (len32 > 0) {
4491 u8 buf[4];
4492
4493 /* Read the first word. */
4494 if (cmd_flags)
4495 cmd_flags = 0;
4496 else
4497 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4498
4499 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4500
4501 /* Advance to the next dword. */
4502 offset32 += 4;
4503 ret_buf += 4;
4504 len32 -= 4;
4505
4506 while (len32 > 4 && rc == 0) {
4507 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4508
4509 /* Advance to the next dword. */
4510 offset32 += 4;
4511 ret_buf += 4;
4512 len32 -= 4;
4513 }
4514
4515 if (rc)
4516 return rc;
4517
4518 cmd_flags = BNX2_NVM_COMMAND_LAST;
4519 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4520
4521 memcpy(ret_buf, buf, 4 - extra);
4522 }
4523
4524 /* Disable access to flash interface */
4525 bnx2_disable_nvram_access(bp);
4526
4527 bnx2_release_nvram_lock(bp);
4528
4529 return rc;
4530}
4531
4532static int
4533bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4534 int buf_size)
4535{
4536 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004537 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004538 int rc = 0;
4539 int align_start, align_end;
4540
4541 buf = data_buf;
4542 offset32 = offset;
4543 len32 = buf_size;
4544 align_start = align_end = 0;
4545
4546 if ((align_start = (offset32 & 3))) {
4547 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004548 len32 += align_start;
4549 if (len32 < 4)
4550 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004551 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4552 return rc;
4553 }
4554
4555 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004556 align_end = 4 - (len32 & 3);
4557 len32 += align_end;
4558 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4559 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004560 }
4561
4562 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004563 align_buf = kmalloc(len32, GFP_KERNEL);
4564 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004565 return -ENOMEM;
4566 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004567 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004568 }
4569 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004570 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004571 }
Michael Chane6be7632007-01-08 19:56:13 -08004572 memcpy(align_buf + align_start, data_buf, buf_size);
4573 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004574 }
4575
Michael Chane30372c2007-07-16 18:26:23 -07004576 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004577 flash_buffer = kmalloc(264, GFP_KERNEL);
4578 if (flash_buffer == NULL) {
4579 rc = -ENOMEM;
4580 goto nvram_write_end;
4581 }
4582 }
4583
Michael Chanb6016b72005-05-26 13:03:09 -07004584 written = 0;
4585 while ((written < len32) && (rc == 0)) {
4586 u32 page_start, page_end, data_start, data_end;
4587 u32 addr, cmd_flags;
4588 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004589
4590 /* Find the page_start addr */
4591 page_start = offset32 + written;
4592 page_start -= (page_start % bp->flash_info->page_size);
4593 /* Find the page_end addr */
4594 page_end = page_start + bp->flash_info->page_size;
4595 /* Find the data_start addr */
4596 data_start = (written == 0) ? offset32 : page_start;
4597 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004598 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004599 (offset32 + len32) : page_end;
4600
4601 /* Request access to the flash interface. */
4602 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4603 goto nvram_write_end;
4604
4605 /* Enable access to flash interface */
4606 bnx2_enable_nvram_access(bp);
4607
4608 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004609 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004610 int j;
4611
4612 /* Read the whole page into the buffer
4613 * (non-buffer flash only) */
4614 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4615 if (j == (bp->flash_info->page_size - 4)) {
4616 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4617 }
4618 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004619 page_start + j,
4620 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004621 cmd_flags);
4622
4623 if (rc)
4624 goto nvram_write_end;
4625
4626 cmd_flags = 0;
4627 }
4628 }
4629
4630 /* Enable writes to flash interface (unlock write-protect) */
4631 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4632 goto nvram_write_end;
4633
Michael Chanb6016b72005-05-26 13:03:09 -07004634 /* Loop to write back the buffer data from page_start to
4635 * data_start */
4636 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004637 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004638 /* Erase the page */
4639 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4640 goto nvram_write_end;
4641
4642 /* Re-enable the write again for the actual write */
4643 bnx2_enable_nvram_write(bp);
4644
Michael Chanb6016b72005-05-26 13:03:09 -07004645 for (addr = page_start; addr < data_start;
4646 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004647
Michael Chanb6016b72005-05-26 13:03:09 -07004648 rc = bnx2_nvram_write_dword(bp, addr,
4649 &flash_buffer[i], cmd_flags);
4650
4651 if (rc != 0)
4652 goto nvram_write_end;
4653
4654 cmd_flags = 0;
4655 }
4656 }
4657
4658 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004659 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004660 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004661 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004662 (addr == data_end - 4))) {
4663
4664 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4665 }
4666 rc = bnx2_nvram_write_dword(bp, addr, buf,
4667 cmd_flags);
4668
4669 if (rc != 0)
4670 goto nvram_write_end;
4671
4672 cmd_flags = 0;
4673 buf += 4;
4674 }
4675
4676 /* Loop to write back the buffer data from data_end
4677 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004678 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004679 for (addr = data_end; addr < page_end;
4680 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004681
Michael Chanb6016b72005-05-26 13:03:09 -07004682 if (addr == page_end-4) {
4683 cmd_flags = BNX2_NVM_COMMAND_LAST;
4684 }
4685 rc = bnx2_nvram_write_dword(bp, addr,
4686 &flash_buffer[i], cmd_flags);
4687
4688 if (rc != 0)
4689 goto nvram_write_end;
4690
4691 cmd_flags = 0;
4692 }
4693 }
4694
4695 /* Disable writes to flash interface (lock write-protect) */
4696 bnx2_disable_nvram_write(bp);
4697
4698 /* Disable access to flash interface */
4699 bnx2_disable_nvram_access(bp);
4700 bnx2_release_nvram_lock(bp);
4701
4702 /* Increment written */
4703 written += data_end - data_start;
4704 }
4705
4706nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004707 kfree(flash_buffer);
4708 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004709 return rc;
4710}
4711
Michael Chan0d8a6572007-07-07 22:49:43 -07004712static void
Michael Chan7c62e832008-07-14 22:39:03 -07004713bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004714{
Michael Chan7c62e832008-07-14 22:39:03 -07004715 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004716
Michael Chan583c28e2008-01-21 19:51:35 -08004717 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004718 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4719
4720 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4721 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004722
Michael Chan2726d6e2008-01-29 21:35:05 -08004723 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004724 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4725 return;
4726
Michael Chan7c62e832008-07-14 22:39:03 -07004727 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4728 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4729 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4730 }
4731
4732 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4733 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4734 u32 link;
4735
Michael Chan583c28e2008-01-21 19:51:35 -08004736 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004737
Michael Chan7c62e832008-07-14 22:39:03 -07004738 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4739 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004740 bp->phy_port = PORT_FIBRE;
4741 else
4742 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004743
Michael Chan7c62e832008-07-14 22:39:03 -07004744 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4745 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004746 }
Michael Chan7c62e832008-07-14 22:39:03 -07004747
4748 if (netif_running(bp->dev) && sig)
4749 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004750}
4751
Michael Chanb4b36042007-12-20 19:59:30 -08004752static void
4753bnx2_setup_msix_tbl(struct bnx2 *bp)
4754{
Michael Chane503e062012-12-06 10:33:08 +00004755 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
Michael Chanb4b36042007-12-20 19:59:30 -08004756
Michael Chane503e062012-12-06 10:33:08 +00004757 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4758 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
Michael Chanb4b36042007-12-20 19:59:30 -08004759}
4760
Baoquan He6df77862016-11-13 13:01:33 +08004761static void
4762bnx2_wait_dma_complete(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07004763{
4764 u32 val;
Baoquan He6df77862016-11-13 13:01:33 +08004765 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004766
Baoquan He6df77862016-11-13 13:01:33 +08004767 /*
4768 * Wait for the current PCI transaction to complete before
4769 * issuing a reset.
4770 */
Michael Chan4ce45e02012-12-06 10:33:10 +00004771 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
4772 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
Michael Chane503e062012-12-06 10:33:08 +00004773 BNX2_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4774 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4775 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4776 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4777 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4778 val = BNX2_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
Eddie Waia5dac102010-11-24 13:48:54 +00004779 udelay(5);
4780 } else { /* 5709 */
Michael Chane503e062012-12-06 10:33:08 +00004781 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Eddie Waia5dac102010-11-24 13:48:54 +00004782 val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
Michael Chane503e062012-12-06 10:33:08 +00004783 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4784 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Eddie Waia5dac102010-11-24 13:48:54 +00004785
4786 for (i = 0; i < 100; i++) {
4787 msleep(1);
Michael Chane503e062012-12-06 10:33:08 +00004788 val = BNX2_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
Eddie Waia5dac102010-11-24 13:48:54 +00004789 if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
4790 break;
4791 }
4792 }
Michael Chanb6016b72005-05-26 13:03:09 -07004793
Baoquan He6df77862016-11-13 13:01:33 +08004794 return;
4795}
4796
4797
4798static int
4799bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4800{
4801 u32 val;
4802 int i, rc = 0;
4803 u8 old_port;
4804
4805 /* Wait for the current PCI transaction to complete before
4806 * issuing a reset. */
4807 bnx2_wait_dma_complete(bp);
4808
Michael Chanb090ae22006-01-23 16:07:10 -08004809 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004810 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004811
Michael Chanb6016b72005-05-26 13:03:09 -07004812 /* Deposit a driver reset signature so the firmware knows that
4813 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004814 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4815 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004816
Michael Chanb6016b72005-05-26 13:03:09 -07004817 /* Do a dummy read to force the chip to complete all current transaction
4818 * before we issue a reset. */
Michael Chane503e062012-12-06 10:33:08 +00004819 val = BNX2_RD(bp, BNX2_MISC_ID);
Michael Chanb6016b72005-05-26 13:03:09 -07004820
Michael Chan4ce45e02012-12-06 10:33:10 +00004821 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00004822 BNX2_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4823 BNX2_RD(bp, BNX2_MISC_COMMAND);
Michael Chan234754d2006-11-19 14:11:41 -08004824 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004825
Michael Chan234754d2006-11-19 14:11:41 -08004826 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4827 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004828
Michael Chane503e062012-12-06 10:33:08 +00004829 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004830
Michael Chan234754d2006-11-19 14:11:41 -08004831 } else {
4832 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4833 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4834 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4835
4836 /* Chip reset. */
Michael Chane503e062012-12-06 10:33:08 +00004837 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chan234754d2006-11-19 14:11:41 -08004838
Michael Chan594a9df2007-08-28 15:39:42 -07004839 /* Reading back any register after chip reset will hang the
4840 * bus on 5706 A0 and A1. The msleep below provides plenty
4841 * of margin for write posting.
4842 */
Michael Chan4ce45e02012-12-06 10:33:10 +00004843 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4844 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1))
Arjan van de Ven8e545882007-08-28 14:34:43 -07004845 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004846
Michael Chan234754d2006-11-19 14:11:41 -08004847 /* Reset takes approximate 30 usec */
4848 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00004849 val = BNX2_RD(bp, BNX2_PCICFG_MISC_CONFIG);
Michael Chan234754d2006-11-19 14:11:41 -08004850 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4851 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4852 break;
4853 udelay(10);
4854 }
4855
4856 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4857 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004858 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004859 return -EBUSY;
4860 }
Michael Chanb6016b72005-05-26 13:03:09 -07004861 }
4862
4863 /* Make sure byte swapping is properly configured. */
Michael Chane503e062012-12-06 10:33:08 +00004864 val = BNX2_RD(bp, BNX2_PCI_SWAP_DIAG0);
Michael Chanb6016b72005-05-26 13:03:09 -07004865 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004866 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004867 return -ENODEV;
4868 }
4869
Michael Chanb6016b72005-05-26 13:03:09 -07004870 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004871 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004872 if (rc)
4873 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004874
Michael Chan0d8a6572007-07-07 22:49:43 -07004875 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004876 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004877 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004878 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4879 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004880 bnx2_set_default_remote_link(bp);
4881 spin_unlock_bh(&bp->phy_lock);
4882
Michael Chan4ce45e02012-12-06 10:33:10 +00004883 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07004884 /* Adjust the voltage regular to two steps lower. The default
4885 * of this register is 0x0000000e. */
Michael Chane503e062012-12-06 10:33:08 +00004886 BNX2_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
Michael Chanb6016b72005-05-26 13:03:09 -07004887
4888 /* Remove bad rbuf memory from the free pool. */
4889 rc = bnx2_alloc_bad_rbuf(bp);
4890 }
4891
Michael Chanc441b8d2010-04-27 11:28:09 +00004892 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004893 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004894 /* Prevent MSIX table reads and write from timing out */
Michael Chane503e062012-12-06 10:33:08 +00004895 BNX2_WR(bp, BNX2_MISC_ECO_HW_CTL,
Michael Chanc441b8d2010-04-27 11:28:09 +00004896 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4897 }
Michael Chanb4b36042007-12-20 19:59:30 -08004898
Michael Chanb6016b72005-05-26 13:03:09 -07004899 return rc;
4900}
4901
4902static int
4903bnx2_init_chip(struct bnx2 *bp)
4904{
Michael Chand8026d92008-11-12 16:02:20 -08004905 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004906 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004907
4908 /* Make sure the interrupt is not active. */
Michael Chane503e062012-12-06 10:33:08 +00004909 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
Michael Chanb6016b72005-05-26 13:03:09 -07004910
4911 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4912 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4913#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004914 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004915#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004916 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004917 DMA_READ_CHANS << 12 |
4918 DMA_WRITE_CHANS << 16;
4919
4920 val |= (0x2 << 20) | (1 << 11);
4921
David S. Millerf86e82f2008-01-21 17:15:40 -08004922 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004923 val |= (1 << 23);
4924
Michael Chan4ce45e02012-12-06 10:33:10 +00004925 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) &&
4926 (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0) &&
4927 !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004928 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4929
Michael Chane503e062012-12-06 10:33:08 +00004930 BNX2_WR(bp, BNX2_DMA_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004931
Michael Chan4ce45e02012-12-06 10:33:10 +00004932 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chane503e062012-12-06 10:33:08 +00004933 val = BNX2_RD(bp, BNX2_TDMA_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004934 val |= BNX2_TDMA_CONFIG_ONE_DMA;
Michael Chane503e062012-12-06 10:33:08 +00004935 BNX2_WR(bp, BNX2_TDMA_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004936 }
4937
David S. Millerf86e82f2008-01-21 17:15:40 -08004938 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004939 u16 val16;
4940
4941 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4942 &val16);
4943 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4944 val16 & ~PCI_X_CMD_ERO);
4945 }
4946
Michael Chane503e062012-12-06 10:33:08 +00004947 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4948 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4949 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4950 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004951
4952 /* Initialize context mapping and zero out the quick contexts. The
4953 * context block must have already been enabled. */
Michael Chan4ce45e02012-12-06 10:33:10 +00004954 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan641bdcd2007-06-04 21:22:24 -07004955 rc = bnx2_init_5709_context(bp);
4956 if (rc)
4957 return rc;
4958 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004959 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004960
Michael Chanfba9fe92006-06-12 22:21:25 -07004961 if ((rc = bnx2_init_cpus(bp)) != 0)
4962 return rc;
4963
Michael Chanb6016b72005-05-26 13:03:09 -07004964 bnx2_init_nvram(bp);
4965
Benjamin Li5fcaed02008-07-14 22:39:52 -07004966 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004967
Michael Chane503e062012-12-06 10:33:08 +00004968 val = BNX2_RD(bp, BNX2_MQ_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004969 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4970 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4ce45e02012-12-06 10:33:10 +00004971 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan4edd4732009-06-08 18:14:42 -07004972 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
Michael Chan4ce45e02012-12-06 10:33:10 +00004973 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
Michael Chan4edd4732009-06-08 18:14:42 -07004974 val |= BNX2_MQ_CONFIG_HALT_DIS;
4975 }
Michael Chan68c9f752007-04-24 15:35:53 -07004976
Michael Chane503e062012-12-06 10:33:08 +00004977 BNX2_WR(bp, BNX2_MQ_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004978
4979 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
Michael Chane503e062012-12-06 10:33:08 +00004980 BNX2_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4981 BNX2_WR(bp, BNX2_MQ_KNL_WIND_END, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004982
Michael Chan2bc40782012-12-06 10:33:09 +00004983 val = (BNX2_PAGE_BITS - 8) << 24;
Michael Chane503e062012-12-06 10:33:08 +00004984 BNX2_WR(bp, BNX2_RV2P_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004985
4986 /* Configure page size. */
Michael Chane503e062012-12-06 10:33:08 +00004987 val = BNX2_RD(bp, BNX2_TBDR_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004988 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
Michael Chan2bc40782012-12-06 10:33:09 +00004989 val |= (BNX2_PAGE_BITS - 8) << 24 | 0x40;
Michael Chane503e062012-12-06 10:33:08 +00004990 BNX2_WR(bp, BNX2_TBDR_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004991
4992 val = bp->mac_addr[0] +
4993 (bp->mac_addr[1] << 8) +
4994 (bp->mac_addr[2] << 16) +
4995 bp->mac_addr[3] +
4996 (bp->mac_addr[4] << 8) +
4997 (bp->mac_addr[5] << 16);
Michael Chane503e062012-12-06 10:33:08 +00004998 BNX2_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004999
5000 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08005001 mtu = bp->dev->mtu;
5002 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04005003 if (val > (MAX_ETHERNET_PACKET_SIZE + ETH_HLEN + 4))
Michael Chanb6016b72005-05-26 13:03:09 -07005004 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
Michael Chane503e062012-12-06 10:33:08 +00005005 BNX2_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005006
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04005007 if (mtu < ETH_DATA_LEN)
5008 mtu = ETH_DATA_LEN;
Michael Chand8026d92008-11-12 16:02:20 -08005009
5010 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
5011 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
5012 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
5013
Michael Chan155d5562009-08-21 16:20:43 +00005014 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08005015 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
5016 bp->bnx2_napi[i].last_status_idx = 0;
5017
Michael Chanefba0182008-12-03 00:36:15 -08005018 bp->idle_chk_status_idx = 0xffff;
5019
Michael Chanb6016b72005-05-26 13:03:09 -07005020 /* Set up how to generate a link change interrupt. */
Michael Chane503e062012-12-06 10:33:08 +00005021 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
Michael Chanb6016b72005-05-26 13:03:09 -07005022
Michael Chane503e062012-12-06 10:33:08 +00005023 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_L,
5024 (u64) bp->status_blk_mapping & 0xffffffff);
5025 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
Michael Chanb6016b72005-05-26 13:03:09 -07005026
Michael Chane503e062012-12-06 10:33:08 +00005027 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
5028 (u64) bp->stats_blk_mapping & 0xffffffff);
5029 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
5030 (u64) bp->stats_blk_mapping >> 32);
Michael Chanb6016b72005-05-26 13:03:09 -07005031
Michael Chane503e062012-12-06 10:33:08 +00005032 BNX2_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
5033 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07005034
Michael Chane503e062012-12-06 10:33:08 +00005035 BNX2_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
5036 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07005037
Michael Chane503e062012-12-06 10:33:08 +00005038 BNX2_WR(bp, BNX2_HC_COMP_PROD_TRIP,
5039 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07005040
Michael Chane503e062012-12-06 10:33:08 +00005041 BNX2_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07005042
Michael Chane503e062012-12-06 10:33:08 +00005043 BNX2_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07005044
Michael Chane503e062012-12-06 10:33:08 +00005045 BNX2_WR(bp, BNX2_HC_COM_TICKS,
5046 (bp->com_ticks_int << 16) | bp->com_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07005047
Michael Chane503e062012-12-06 10:33:08 +00005048 BNX2_WR(bp, BNX2_HC_CMD_TICKS,
5049 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07005050
Michael Chan61d9e3f2009-08-21 16:20:46 +00005051 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chane503e062012-12-06 10:33:08 +00005052 BNX2_WR(bp, BNX2_HC_STATS_TICKS, 0);
Michael Chan02537b062007-06-04 21:24:07 -07005053 else
Michael Chane503e062012-12-06 10:33:08 +00005054 BNX2_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
5055 BNX2_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
Michael Chanb6016b72005-05-26 13:03:09 -07005056
Michael Chan4ce45e02012-12-06 10:33:10 +00005057 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07005058 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07005059 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07005060 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
5061 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07005062 }
5063
Michael Chanefde73a2010-02-15 19:42:07 +00005064 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chane503e062012-12-06 10:33:08 +00005065 BNX2_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
5066 BNX2_HC_MSIX_BIT_VECTOR_VAL);
Michael Chanc76c0472007-12-20 20:01:19 -08005067
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005068 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
5069 }
5070
5071 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00005072 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005073
Michael Chane503e062012-12-06 10:33:08 +00005074 BNX2_WR(bp, BNX2_HC_CONFIG, val);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005075
Michael Chan22fa1592010-10-11 16:12:00 -07005076 if (bp->rx_ticks < 25)
5077 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
5078 else
5079 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
5080
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005081 for (i = 1; i < bp->irq_nvecs; i++) {
5082 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
5083 BNX2_HC_SB_CONFIG_1;
5084
Michael Chane503e062012-12-06 10:33:08 +00005085 BNX2_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08005086 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005087 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08005088 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
5089
Michael Chane503e062012-12-06 10:33:08 +00005090 BNX2_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005091 (bp->tx_quick_cons_trip_int << 16) |
5092 bp->tx_quick_cons_trip);
5093
Michael Chane503e062012-12-06 10:33:08 +00005094 BNX2_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005095 (bp->tx_ticks_int << 16) | bp->tx_ticks);
5096
Michael Chane503e062012-12-06 10:33:08 +00005097 BNX2_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
5098 (bp->rx_quick_cons_trip_int << 16) |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005099 bp->rx_quick_cons_trip);
5100
Michael Chane503e062012-12-06 10:33:08 +00005101 BNX2_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005102 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08005103 }
5104
Michael Chanb6016b72005-05-26 13:03:09 -07005105 /* Clear internal stats counters. */
Michael Chane503e062012-12-06 10:33:08 +00005106 BNX2_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005107
Michael Chane503e062012-12-06 10:33:08 +00005108 BNX2_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07005109
5110 /* Initialize the receive filter. */
5111 bnx2_set_rx_mode(bp->dev);
5112
Michael Chan4ce45e02012-12-06 10:33:10 +00005113 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00005114 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Michael Chan0aa38df2007-06-04 21:23:06 -07005115 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
Michael Chane503e062012-12-06 10:33:08 +00005116 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
Michael Chan0aa38df2007-06-04 21:23:06 -07005117 }
Michael Chanb090ae22006-01-23 16:07:10 -08005118 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005119 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005120
Michael Chane503e062012-12-06 10:33:08 +00005121 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
5122 BNX2_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
Michael Chanb6016b72005-05-26 13:03:09 -07005123
5124 udelay(20);
5125
Michael Chane503e062012-12-06 10:33:08 +00005126 bp->hc_cmd = BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanbf5295b2006-03-23 01:11:56 -08005127
Michael Chanb090ae22006-01-23 16:07:10 -08005128 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005129}
5130
Michael Chan59b47d82006-11-19 14:10:45 -08005131static void
Michael Chanc76c0472007-12-20 20:01:19 -08005132bnx2_clear_ring_states(struct bnx2 *bp)
5133{
5134 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005135 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005136 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005137 int i;
5138
5139 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5140 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005141 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005142 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005143
Michael Chan35e90102008-06-19 16:37:42 -07005144 txr->tx_cons = 0;
5145 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005146 rxr->rx_prod_bseq = 0;
5147 rxr->rx_prod = 0;
5148 rxr->rx_cons = 0;
5149 rxr->rx_pg_prod = 0;
5150 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005151 }
5152}
5153
5154static void
Michael Chan35e90102008-06-19 16:37:42 -07005155bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005156{
5157 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005158 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005159
Michael Chan4ce45e02012-12-06 10:33:10 +00005160 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan59b47d82006-11-19 14:10:45 -08005161 offset0 = BNX2_L2CTX_TYPE_XI;
5162 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5163 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5164 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5165 } else {
5166 offset0 = BNX2_L2CTX_TYPE;
5167 offset1 = BNX2_L2CTX_CMD_TYPE;
5168 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5169 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5170 }
5171 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005172 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005173
5174 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005175 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005176
Michael Chan35e90102008-06-19 16:37:42 -07005177 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005178 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005179
Michael Chan35e90102008-06-19 16:37:42 -07005180 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005181 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005182}
Michael Chanb6016b72005-05-26 13:03:09 -07005183
5184static void
Michael Chan35e90102008-06-19 16:37:42 -07005185bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005186{
Michael Chan2bc40782012-12-06 10:33:09 +00005187 struct bnx2_tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005188 u32 cid = TX_CID;
5189 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005190 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005191
Michael Chan35e90102008-06-19 16:37:42 -07005192 bnapi = &bp->bnx2_napi[ring_num];
5193 txr = &bnapi->tx_ring;
5194
5195 if (ring_num == 0)
5196 cid = TX_CID;
5197 else
5198 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005199
Michael Chan2f8af122006-08-15 01:39:10 -07005200 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5201
Michael Chan2bc40782012-12-06 10:33:09 +00005202 txbd = &txr->tx_desc_ring[BNX2_MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005203
Michael Chan35e90102008-06-19 16:37:42 -07005204 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5205 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005206
Michael Chan35e90102008-06-19 16:37:42 -07005207 txr->tx_prod = 0;
5208 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005209
Michael Chan35e90102008-06-19 16:37:42 -07005210 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5211 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005212
Michael Chan35e90102008-06-19 16:37:42 -07005213 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005214}
5215
5216static void
Michael Chan2bc40782012-12-06 10:33:09 +00005217bnx2_init_rxbd_rings(struct bnx2_rx_bd *rx_ring[], dma_addr_t dma[],
5218 u32 buf_size, int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005219{
Michael Chanb6016b72005-05-26 13:03:09 -07005220 int i;
Michael Chan2bc40782012-12-06 10:33:09 +00005221 struct bnx2_rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005222
Michael Chan5d5d0012007-12-12 11:17:43 -08005223 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005224 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005225
Michael Chan5d5d0012007-12-12 11:17:43 -08005226 rxbd = &rx_ring[i][0];
Michael Chan2bc40782012-12-06 10:33:09 +00005227 for (j = 0; j < BNX2_MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005228 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005229 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5230 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005231 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005232 j = 0;
5233 else
5234 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005235 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5236 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005237 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005238}
5239
5240static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005241bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005242{
5243 int i;
5244 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005245 u32 cid, rx_cid_addr, val;
5246 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5247 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005248
Michael Chanbb4f98a2008-06-19 16:38:19 -07005249 if (ring_num == 0)
5250 cid = RX_CID;
5251 else
5252 cid = RX_RSS_CID + ring_num - 1;
5253
5254 rx_cid_addr = GET_CID_ADDR(cid);
5255
5256 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005257 bp->rx_buf_use_size, bp->rx_max_ring);
5258
Michael Chanbb4f98a2008-06-19 16:38:19 -07005259 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005260
Michael Chan4ce45e02012-12-06 10:33:10 +00005261 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00005262 val = BNX2_RD(bp, BNX2_MQ_MAP_L2_5);
5263 BNX2_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
Michael Chan83e3fc82008-01-29 21:37:17 -08005264 }
5265
Michael Chan62a83132008-01-29 21:35:40 -08005266 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005267 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005268 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5269 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005270 PAGE_SIZE, bp->rx_max_pg_ring);
5271 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005272 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5273 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005274 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005275
Michael Chanbb4f98a2008-06-19 16:38:19 -07005276 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005277 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005278
Michael Chanbb4f98a2008-06-19 16:38:19 -07005279 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005280 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005281
Michael Chan4ce45e02012-12-06 10:33:10 +00005282 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chane503e062012-12-06 10:33:08 +00005283 BNX2_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
Michael Chan47bf4242007-12-12 11:19:12 -08005284 }
Michael Chanb6016b72005-05-26 13:03:09 -07005285
Michael Chanbb4f98a2008-06-19 16:38:19 -07005286 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005287 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005288
Michael Chanbb4f98a2008-06-19 16:38:19 -07005289 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005290 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005291
Michael Chanbb4f98a2008-06-19 16:38:19 -07005292 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005293 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005294 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005295 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5296 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005297 break;
Michael Chanb929e532009-12-03 09:46:33 +00005298 }
Michael Chan2bc40782012-12-06 10:33:09 +00005299 prod = BNX2_NEXT_RX_BD(prod);
5300 ring_prod = BNX2_RX_PG_RING_IDX(prod);
Michael Chan47bf4242007-12-12 11:19:12 -08005301 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005302 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005303
Michael Chanbb4f98a2008-06-19 16:38:19 -07005304 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005305 for (i = 0; i < bp->rx_ring_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005306 if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005307 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5308 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005309 break;
Michael Chanb929e532009-12-03 09:46:33 +00005310 }
Michael Chan2bc40782012-12-06 10:33:09 +00005311 prod = BNX2_NEXT_RX_BD(prod);
5312 ring_prod = BNX2_RX_RING_IDX(prod);
Michael Chanb6016b72005-05-26 13:03:09 -07005313 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005314 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005315
Michael Chanbb4f98a2008-06-19 16:38:19 -07005316 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5317 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5318 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005319
Michael Chane503e062012-12-06 10:33:08 +00005320 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5321 BNX2_WR16(bp, rxr->rx_bidx_addr, prod);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005322
Michael Chane503e062012-12-06 10:33:08 +00005323 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005324}
5325
Michael Chan35e90102008-06-19 16:37:42 -07005326static void
5327bnx2_init_all_rings(struct bnx2 *bp)
5328{
5329 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005330 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005331
5332 bnx2_clear_ring_states(bp);
5333
Michael Chane503e062012-12-06 10:33:08 +00005334 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, 0);
Michael Chan35e90102008-06-19 16:37:42 -07005335 for (i = 0; i < bp->num_tx_rings; i++)
5336 bnx2_init_tx_ring(bp, i);
5337
5338 if (bp->num_tx_rings > 1)
Michael Chane503e062012-12-06 10:33:08 +00005339 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5340 (TX_TSS_CID << 7));
Michael Chan35e90102008-06-19 16:37:42 -07005341
Michael Chane503e062012-12-06 10:33:08 +00005342 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005343 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5344
Michael Chanbb4f98a2008-06-19 16:38:19 -07005345 for (i = 0; i < bp->num_rx_rings; i++)
5346 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005347
5348 if (bp->num_rx_rings > 1) {
Michael Chan22fa1592010-10-11 16:12:00 -07005349 u32 tbl_32 = 0;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005350
5351 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
Michael Chan22fa1592010-10-11 16:12:00 -07005352 int shift = (i % 8) << 2;
5353
5354 tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
5355 if ((i % 8) == 7) {
Michael Chane503e062012-12-06 10:33:08 +00005356 BNX2_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
5357 BNX2_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
Michael Chan22fa1592010-10-11 16:12:00 -07005358 BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
5359 BNX2_RLUP_RSS_COMMAND_WRITE |
5360 BNX2_RLUP_RSS_COMMAND_HASH_MASK);
5361 tbl_32 = 0;
5362 }
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005363 }
5364
5365 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5366 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5367
Michael Chane503e062012-12-06 10:33:08 +00005368 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005369
5370 }
Michael Chan35e90102008-06-19 16:37:42 -07005371}
5372
Michael Chan5d5d0012007-12-12 11:17:43 -08005373static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005374{
Michael Chan5d5d0012007-12-12 11:17:43 -08005375 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005376
Michael Chan2bc40782012-12-06 10:33:09 +00005377 while (ring_size > BNX2_MAX_RX_DESC_CNT) {
5378 ring_size -= BNX2_MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005379 num_rings++;
5380 }
5381 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005382 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005383 while ((max & num_rings) == 0)
5384 max >>= 1;
5385
5386 if (num_rings != max)
5387 max <<= 1;
5388
Michael Chan5d5d0012007-12-12 11:17:43 -08005389 return max;
5390}
5391
5392static void
5393bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5394{
Michael Chan84eaa182007-12-12 11:19:57 -08005395 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005396
5397 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005398 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005399
Michael Chan84eaa182007-12-12 11:19:57 -08005400 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005401 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Michael Chan84eaa182007-12-12 11:19:57 -08005402
Benjamin Li601d3d12008-05-16 22:19:35 -07005403 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005404 bp->rx_pg_ring_size = 0;
5405 bp->rx_max_pg_ring = 0;
5406 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005407 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005408 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5409
5410 jumbo_size = size * pages;
Michael Chan2bc40782012-12-06 10:33:09 +00005411 if (jumbo_size > BNX2_MAX_TOTAL_RX_PG_DESC_CNT)
5412 jumbo_size = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chan84eaa182007-12-12 11:19:57 -08005413
5414 bp->rx_pg_ring_size = jumbo_size;
5415 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
Michael Chan2bc40782012-12-06 10:33:09 +00005416 BNX2_MAX_RX_PG_RINGS);
5417 bp->rx_max_pg_ring_idx =
5418 (bp->rx_max_pg_ring * BNX2_RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005419 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005420 bp->rx_copy_thresh = 0;
5421 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005422
5423 bp->rx_buf_use_size = rx_size;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005424 /* hw alignment + build_skb() overhead*/
5425 bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
5426 NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005427 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005428 bp->rx_ring_size = size;
Michael Chan2bc40782012-12-06 10:33:09 +00005429 bp->rx_max_ring = bnx2_find_max_ring(size, BNX2_MAX_RX_RINGS);
5430 bp->rx_max_ring_idx = (bp->rx_max_ring * BNX2_RX_DESC_CNT) - 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005431}
5432
5433static void
Michael Chanb6016b72005-05-26 13:03:09 -07005434bnx2_free_tx_skbs(struct bnx2 *bp)
5435{
5436 int i;
5437
Michael Chan35e90102008-06-19 16:37:42 -07005438 for (i = 0; i < bp->num_tx_rings; i++) {
5439 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5440 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5441 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005442
Michael Chan35e90102008-06-19 16:37:42 -07005443 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005444 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005445
Michael Chan2bc40782012-12-06 10:33:09 +00005446 for (j = 0; j < BNX2_TX_DESC_CNT; ) {
5447 struct bnx2_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005448 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005449 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005450
5451 if (skb == NULL) {
Michael Chan2bc40782012-12-06 10:33:09 +00005452 j = BNX2_NEXT_TX_BD(j);
Michael Chan35e90102008-06-19 16:37:42 -07005453 continue;
5454 }
5455
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005456 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005457 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005458 skb_headlen(skb),
5459 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005460
Michael Chan35e90102008-06-19 16:37:42 -07005461 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005462
Alexander Duycke95524a2009-12-02 16:47:57 +00005463 last = tx_buf->nr_frags;
Michael Chan2bc40782012-12-06 10:33:09 +00005464 j = BNX2_NEXT_TX_BD(j);
5465 for (k = 0; k < last; k++, j = BNX2_NEXT_TX_BD(j)) {
5466 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(j)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005467 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005468 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00005469 skb_frag_size(&skb_shinfo(skb)->frags[k]),
Alexander Duycke95524a2009-12-02 16:47:57 +00005470 PCI_DMA_TODEVICE);
5471 }
Michael Chan35e90102008-06-19 16:37:42 -07005472 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005473 }
Eric Dumazete9831902011-11-29 11:53:05 +00005474 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
Michael Chanb6016b72005-05-26 13:03:09 -07005475 }
Michael Chanb6016b72005-05-26 13:03:09 -07005476}
5477
5478static void
5479bnx2_free_rx_skbs(struct bnx2 *bp)
5480{
5481 int i;
5482
Michael Chanbb4f98a2008-06-19 16:38:19 -07005483 for (i = 0; i < bp->num_rx_rings; i++) {
5484 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5485 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5486 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005487
Michael Chanbb4f98a2008-06-19 16:38:19 -07005488 if (rxr->rx_buf_ring == NULL)
5489 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005490
Michael Chanbb4f98a2008-06-19 16:38:19 -07005491 for (j = 0; j < bp->rx_max_ring_idx; j++) {
Michael Chan2bc40782012-12-06 10:33:09 +00005492 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[j];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005493 u8 *data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005494
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005495 if (data == NULL)
Michael Chanbb4f98a2008-06-19 16:38:19 -07005496 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005497
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005498 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005499 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005500 bp->rx_buf_use_size,
5501 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005502
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005503 rx_buf->data = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005504
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005505 kfree(data);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005506 }
5507 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5508 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005509 }
5510}
5511
5512static void
5513bnx2_free_skbs(struct bnx2 *bp)
5514{
5515 bnx2_free_tx_skbs(bp);
5516 bnx2_free_rx_skbs(bp);
5517}
5518
5519static int
5520bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5521{
5522 int rc;
5523
5524 rc = bnx2_reset_chip(bp, reset_code);
5525 bnx2_free_skbs(bp);
5526 if (rc)
5527 return rc;
5528
Michael Chanfba9fe92006-06-12 22:21:25 -07005529 if ((rc = bnx2_init_chip(bp)) != 0)
5530 return rc;
5531
Michael Chan35e90102008-06-19 16:37:42 -07005532 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005533 return 0;
5534}
5535
5536static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005537bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005538{
5539 int rc;
5540
5541 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5542 return rc;
5543
Michael Chan80be4432006-11-19 14:07:28 -08005544 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005545 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005546 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005547 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5548 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005549 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005550 return 0;
5551}
5552
5553static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005554bnx2_shutdown_chip(struct bnx2 *bp)
5555{
5556 u32 reset_code;
5557
5558 if (bp->flags & BNX2_FLAG_NO_WOL)
5559 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5560 else if (bp->wol)
5561 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5562 else
5563 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5564
5565 return bnx2_reset_chip(bp, reset_code);
5566}
5567
5568static int
Michael Chanb6016b72005-05-26 13:03:09 -07005569bnx2_test_registers(struct bnx2 *bp)
5570{
5571 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005572 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005573 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005574 u16 offset;
5575 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005576#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005577 u32 rw_mask;
5578 u32 ro_mask;
5579 } reg_tbl[] = {
5580 { 0x006c, 0, 0x00000000, 0x0000003f },
5581 { 0x0090, 0, 0xffffffff, 0x00000000 },
5582 { 0x0094, 0, 0x00000000, 0x00000000 },
5583
Michael Chan5bae30c2007-05-03 13:18:46 -07005584 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5585 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5586 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5587 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5588 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5589 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5590 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5591 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5592 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005593
Michael Chan5bae30c2007-05-03 13:18:46 -07005594 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5595 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5596 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5597 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5598 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5599 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005600
Michael Chan5bae30c2007-05-03 13:18:46 -07005601 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5602 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5603 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005604
5605 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005606 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005607
5608 { 0x1408, 0, 0x01c00800, 0x00000000 },
5609 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5610 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005611 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005612 { 0x14b0, 0, 0x00000002, 0x00000001 },
5613 { 0x14b8, 0, 0x00000000, 0x00000000 },
5614 { 0x14c0, 0, 0x00000000, 0x00000009 },
5615 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5616 { 0x14cc, 0, 0x00000000, 0x00000001 },
5617 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005618
5619 { 0x1800, 0, 0x00000000, 0x00000001 },
5620 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005621
5622 { 0x2800, 0, 0x00000000, 0x00000001 },
5623 { 0x2804, 0, 0x00000000, 0x00003f01 },
5624 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5625 { 0x2810, 0, 0xffff0000, 0x00000000 },
5626 { 0x2814, 0, 0xffff0000, 0x00000000 },
5627 { 0x2818, 0, 0xffff0000, 0x00000000 },
5628 { 0x281c, 0, 0xffff0000, 0x00000000 },
5629 { 0x2834, 0, 0xffffffff, 0x00000000 },
5630 { 0x2840, 0, 0x00000000, 0xffffffff },
5631 { 0x2844, 0, 0x00000000, 0xffffffff },
5632 { 0x2848, 0, 0xffffffff, 0x00000000 },
5633 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5634
5635 { 0x2c00, 0, 0x00000000, 0x00000011 },
5636 { 0x2c04, 0, 0x00000000, 0x00030007 },
5637
Michael Chanb6016b72005-05-26 13:03:09 -07005638 { 0x3c00, 0, 0x00000000, 0x00000001 },
5639 { 0x3c04, 0, 0x00000000, 0x00070000 },
5640 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5641 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5642 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5643 { 0x3c14, 0, 0x00000000, 0xffffffff },
5644 { 0x3c18, 0, 0x00000000, 0xffffffff },
5645 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5646 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005647
5648 { 0x5004, 0, 0x00000000, 0x0000007f },
5649 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005650
Michael Chanb6016b72005-05-26 13:03:09 -07005651 { 0x5c00, 0, 0x00000000, 0x00000001 },
5652 { 0x5c04, 0, 0x00000000, 0x0003000f },
5653 { 0x5c08, 0, 0x00000003, 0x00000000 },
5654 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5655 { 0x5c10, 0, 0x00000000, 0xffffffff },
5656 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5657 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5658 { 0x5c88, 0, 0x00000000, 0x00077373 },
5659 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5660
5661 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5662 { 0x680c, 0, 0xffffffff, 0x00000000 },
5663 { 0x6810, 0, 0xffffffff, 0x00000000 },
5664 { 0x6814, 0, 0xffffffff, 0x00000000 },
5665 { 0x6818, 0, 0xffffffff, 0x00000000 },
5666 { 0x681c, 0, 0xffffffff, 0x00000000 },
5667 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5668 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5669 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5670 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5671 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5672 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5673 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5674 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5675 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5676 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5677 { 0x684c, 0, 0xffffffff, 0x00000000 },
5678 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5679 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5680 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5681 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5682 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5683 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5684
5685 { 0xffff, 0, 0x00000000, 0x00000000 },
5686 };
5687
5688 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005689 is_5709 = 0;
Michael Chan4ce45e02012-12-06 10:33:10 +00005690 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan5bae30c2007-05-03 13:18:46 -07005691 is_5709 = 1;
5692
Michael Chanb6016b72005-05-26 13:03:09 -07005693 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5694 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005695 u16 flags = reg_tbl[i].flags;
5696
5697 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5698 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005699
5700 offset = (u32) reg_tbl[i].offset;
5701 rw_mask = reg_tbl[i].rw_mask;
5702 ro_mask = reg_tbl[i].ro_mask;
5703
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005704 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005705
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005706 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005707
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005708 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005709 if ((val & rw_mask) != 0) {
5710 goto reg_test_err;
5711 }
5712
5713 if ((val & ro_mask) != (save_val & ro_mask)) {
5714 goto reg_test_err;
5715 }
5716
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005717 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005718
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005719 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005720 if ((val & rw_mask) != rw_mask) {
5721 goto reg_test_err;
5722 }
5723
5724 if ((val & ro_mask) != (save_val & ro_mask)) {
5725 goto reg_test_err;
5726 }
5727
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005728 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005729 continue;
5730
5731reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005732 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005733 ret = -ENODEV;
5734 break;
5735 }
5736 return ret;
5737}
5738
5739static int
5740bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5741{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005742 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005743 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5744 int i;
5745
5746 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5747 u32 offset;
5748
5749 for (offset = 0; offset < size; offset += 4) {
5750
Michael Chan2726d6e2008-01-29 21:35:05 -08005751 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005752
Michael Chan2726d6e2008-01-29 21:35:05 -08005753 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005754 test_pattern[i]) {
5755 return -ENODEV;
5756 }
5757 }
5758 }
5759 return 0;
5760}
5761
5762static int
5763bnx2_test_memory(struct bnx2 *bp)
5764{
5765 int ret = 0;
5766 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005767 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005768 u32 offset;
5769 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005770 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005771 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005772 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005773 { 0xe0000, 0x4000 },
5774 { 0x120000, 0x4000 },
5775 { 0x1a0000, 0x4000 },
5776 { 0x160000, 0x4000 },
5777 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005778 },
5779 mem_tbl_5709[] = {
5780 { 0x60000, 0x4000 },
5781 { 0xa0000, 0x3000 },
5782 { 0xe0000, 0x4000 },
5783 { 0x120000, 0x4000 },
5784 { 0x1a0000, 0x4000 },
5785 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005786 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005787 struct mem_entry *mem_tbl;
5788
Michael Chan4ce45e02012-12-06 10:33:10 +00005789 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan5bae30c2007-05-03 13:18:46 -07005790 mem_tbl = mem_tbl_5709;
5791 else
5792 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005793
5794 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5795 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5796 mem_tbl[i].len)) != 0) {
5797 return ret;
5798 }
5799 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005800
Michael Chanb6016b72005-05-26 13:03:09 -07005801 return ret;
5802}
5803
Michael Chanbc5a0692006-01-23 16:13:22 -08005804#define BNX2_MAC_LOOPBACK 0
5805#define BNX2_PHY_LOOPBACK 1
5806
Michael Chanb6016b72005-05-26 13:03:09 -07005807static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005808bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005809{
5810 unsigned int pkt_size, num_pkts, i;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005811 struct sk_buff *skb;
5812 u8 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07005813 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005814 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005815 dma_addr_t map;
Michael Chan2bc40782012-12-06 10:33:09 +00005816 struct bnx2_tx_bd *txbd;
5817 struct bnx2_sw_bd *rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07005818 struct l2_fhdr *rx_hdr;
5819 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005820 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005821 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005822 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005823
5824 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005825
Michael Chan35e90102008-06-19 16:37:42 -07005826 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005827 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005828 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5829 bp->loopback = MAC_LOOPBACK;
5830 bnx2_set_mac_loopback(bp);
5831 }
5832 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005833 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005834 return 0;
5835
Michael Chan80be4432006-11-19 14:07:28 -08005836 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005837 bnx2_set_phy_loopback(bp);
5838 }
5839 else
5840 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005841
Michael Chan84eaa182007-12-12 11:19:57 -08005842 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005843 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005844 if (!skb)
5845 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005846 packet = skb_put(skb, pkt_size);
Joe Perchesd458cdf2013-10-01 19:04:40 -07005847 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
5848 memset(packet + ETH_ALEN, 0x0, 8);
Michael Chanb6016b72005-05-26 13:03:09 -07005849 for (i = 14; i < pkt_size; i++)
5850 packet[i] = (unsigned char) (i & 0xff);
5851
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005852 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5853 PCI_DMA_TODEVICE);
5854 if (dma_mapping_error(&bp->pdev->dev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005855 dev_kfree_skb(skb);
5856 return -EIO;
5857 }
Michael Chanb6016b72005-05-26 13:03:09 -07005858
Michael Chane503e062012-12-06 10:33:08 +00005859 BNX2_WR(bp, BNX2_HC_COMMAND,
5860 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
Michael Chanbf5295b2006-03-23 01:11:56 -08005861
Michael Chane503e062012-12-06 10:33:08 +00005862 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005863
5864 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005865 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005866
Michael Chanb6016b72005-05-26 13:03:09 -07005867 num_pkts = 0;
5868
Michael Chan2bc40782012-12-06 10:33:09 +00005869 txbd = &txr->tx_desc_ring[BNX2_TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005870
5871 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5872 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5873 txbd->tx_bd_mss_nbytes = pkt_size;
5874 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5875
5876 num_pkts++;
Michael Chan2bc40782012-12-06 10:33:09 +00005877 txr->tx_prod = BNX2_NEXT_TX_BD(txr->tx_prod);
Michael Chan35e90102008-06-19 16:37:42 -07005878 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005879
Michael Chane503e062012-12-06 10:33:08 +00005880 BNX2_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5881 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005882
5883 udelay(100);
5884
Michael Chane503e062012-12-06 10:33:08 +00005885 BNX2_WR(bp, BNX2_HC_COMMAND,
5886 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
Michael Chanbf5295b2006-03-23 01:11:56 -08005887
Michael Chane503e062012-12-06 10:33:08 +00005888 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005889
5890 udelay(5);
5891
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005892 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005893 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005894
Michael Chan35e90102008-06-19 16:37:42 -07005895 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005896 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005897
Michael Chan35efa7c2007-12-20 19:56:37 -08005898 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005899 if (rx_idx != rx_start_idx + num_pkts) {
5900 goto loopback_test_done;
5901 }
5902
Michael Chanbb4f98a2008-06-19 16:38:19 -07005903 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005904 data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005905
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005906 rx_hdr = get_l2_fhdr(data);
5907 data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
Michael Chanb6016b72005-05-26 13:03:09 -07005908
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005909 dma_sync_single_for_cpu(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005910 dma_unmap_addr(rx_buf, mapping),
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005911 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005912
Michael Chanade2bfe2006-01-23 16:09:51 -08005913 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005914 (L2_FHDR_ERRORS_BAD_CRC |
5915 L2_FHDR_ERRORS_PHY_DECODE |
5916 L2_FHDR_ERRORS_ALIGNMENT |
5917 L2_FHDR_ERRORS_TOO_SHORT |
5918 L2_FHDR_ERRORS_GIANT_FRAME)) {
5919
5920 goto loopback_test_done;
5921 }
5922
5923 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5924 goto loopback_test_done;
5925 }
5926
5927 for (i = 14; i < pkt_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005928 if (*(data + i) != (unsigned char) (i & 0xff)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005929 goto loopback_test_done;
5930 }
5931 }
5932
5933 ret = 0;
5934
5935loopback_test_done:
5936 bp->loopback = 0;
5937 return ret;
5938}
5939
Michael Chanbc5a0692006-01-23 16:13:22 -08005940#define BNX2_MAC_LOOPBACK_FAILED 1
5941#define BNX2_PHY_LOOPBACK_FAILED 2
5942#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5943 BNX2_PHY_LOOPBACK_FAILED)
5944
5945static int
5946bnx2_test_loopback(struct bnx2 *bp)
5947{
5948 int rc = 0;
5949
5950 if (!netif_running(bp->dev))
5951 return BNX2_LOOPBACK_FAILED;
5952
5953 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5954 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005955 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005956 spin_unlock_bh(&bp->phy_lock);
5957 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5958 rc |= BNX2_MAC_LOOPBACK_FAILED;
5959 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5960 rc |= BNX2_PHY_LOOPBACK_FAILED;
5961 return rc;
5962}
5963
Michael Chanb6016b72005-05-26 13:03:09 -07005964#define NVRAM_SIZE 0x200
5965#define CRC32_RESIDUAL 0xdebb20e3
5966
5967static int
5968bnx2_test_nvram(struct bnx2 *bp)
5969{
Al Virob491edd2007-12-22 19:44:51 +00005970 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005971 u8 *data = (u8 *) buf;
5972 int rc = 0;
5973 u32 magic, csum;
5974
5975 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5976 goto test_nvram_done;
5977
5978 magic = be32_to_cpu(buf[0]);
5979 if (magic != 0x669955aa) {
5980 rc = -ENODEV;
5981 goto test_nvram_done;
5982 }
5983
5984 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5985 goto test_nvram_done;
5986
5987 csum = ether_crc_le(0x100, data);
5988 if (csum != CRC32_RESIDUAL) {
5989 rc = -ENODEV;
5990 goto test_nvram_done;
5991 }
5992
5993 csum = ether_crc_le(0x100, data + 0x100);
5994 if (csum != CRC32_RESIDUAL) {
5995 rc = -ENODEV;
5996 }
5997
5998test_nvram_done:
5999 return rc;
6000}
6001
6002static int
6003bnx2_test_link(struct bnx2 *bp)
6004{
6005 u32 bmsr;
6006
Michael Chan9f52b562008-10-09 12:21:46 -07006007 if (!netif_running(bp->dev))
6008 return -ENODEV;
6009
Michael Chan583c28e2008-01-21 19:51:35 -08006010 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07006011 if (bp->link_up)
6012 return 0;
6013 return -ENODEV;
6014 }
Michael Chanc770a652005-08-25 15:38:39 -07006015 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07006016 bnx2_enable_bmsr1(bp);
6017 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
6018 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
6019 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07006020 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006021
Michael Chanb6016b72005-05-26 13:03:09 -07006022 if (bmsr & BMSR_LSTATUS) {
6023 return 0;
6024 }
6025 return -ENODEV;
6026}
6027
6028static int
6029bnx2_test_intr(struct bnx2 *bp)
6030{
6031 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07006032 u16 status_idx;
6033
6034 if (!netif_running(bp->dev))
6035 return -ENODEV;
6036
Michael Chane503e062012-12-06 10:33:08 +00006037 status_idx = BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
Michael Chanb6016b72005-05-26 13:03:09 -07006038
6039 /* This register is not touched during run-time. */
Michael Chane503e062012-12-06 10:33:08 +00006040 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
6041 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07006042
6043 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00006044 if ((BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
Michael Chanb6016b72005-05-26 13:03:09 -07006045 status_idx) {
6046
6047 break;
6048 }
6049
6050 msleep_interruptible(10);
6051 }
6052 if (i < 10)
6053 return 0;
6054
6055 return -ENODEV;
6056}
6057
Michael Chan38ea3682008-02-23 19:48:57 -08006058/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08006059static int
6060bnx2_5706_serdes_has_link(struct bnx2 *bp)
6061{
6062 u32 mode_ctl, an_dbg, exp;
6063
Michael Chan38ea3682008-02-23 19:48:57 -08006064 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
6065 return 0;
6066
Michael Chanb2fadea2008-01-21 17:07:06 -08006067 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
6068 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
6069
6070 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
6071 return 0;
6072
6073 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6074 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6075 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6076
Michael Chanf3014c0c2008-01-29 21:33:03 -08006077 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08006078 return 0;
6079
6080 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
6081 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6082 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6083
6084 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
6085 return 0;
6086
6087 return 1;
6088}
6089
Michael Chanb6016b72005-05-26 13:03:09 -07006090static void
Michael Chan48b01e22006-11-19 14:08:00 -08006091bnx2_5706_serdes_timer(struct bnx2 *bp)
6092{
Michael Chanb2fadea2008-01-21 17:07:06 -08006093 int check_link = 1;
6094
Michael Chan48b01e22006-11-19 14:08:00 -08006095 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08006096 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08006097 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08006098 check_link = 0;
6099 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006100 u32 bmcr;
6101
Benjamin Liac392ab2008-09-18 16:40:49 -07006102 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006103
Michael Chanca58c3a2007-05-03 13:22:52 -07006104 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006105
6106 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006107 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006108 bmcr &= ~BMCR_ANENABLE;
6109 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07006110 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08006111 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006112 }
6113 }
6114 }
6115 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08006116 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006117 u32 phy2;
6118
6119 bnx2_write_phy(bp, 0x17, 0x0f01);
6120 bnx2_read_phy(bp, 0x15, &phy2);
6121 if (phy2 & 0x20) {
6122 u32 bmcr;
6123
Michael Chanca58c3a2007-05-03 13:22:52 -07006124 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006125 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006126 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006127
Michael Chan583c28e2008-01-21 19:51:35 -08006128 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006129 }
6130 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006131 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006132
Michael Chana2724e22008-02-23 19:47:44 -08006133 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006134 u32 val;
6135
6136 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6137 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6138 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6139
Michael Chana2724e22008-02-23 19:47:44 -08006140 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6141 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6142 bnx2_5706s_force_link_dn(bp, 1);
6143 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6144 } else
6145 bnx2_set_link(bp);
6146 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6147 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006148 }
Michael Chan48b01e22006-11-19 14:08:00 -08006149 spin_unlock(&bp->phy_lock);
6150}
6151
6152static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006153bnx2_5708_serdes_timer(struct bnx2 *bp)
6154{
Michael Chan583c28e2008-01-21 19:51:35 -08006155 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006156 return;
6157
Michael Chan583c28e2008-01-21 19:51:35 -08006158 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006159 bp->serdes_an_pending = 0;
6160 return;
6161 }
6162
6163 spin_lock(&bp->phy_lock);
6164 if (bp->serdes_an_pending)
6165 bp->serdes_an_pending--;
6166 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6167 u32 bmcr;
6168
Michael Chanca58c3a2007-05-03 13:22:52 -07006169 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006170 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006171 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006172 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006173 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006174 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006175 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006176 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006177 }
6178
6179 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006180 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006181
6182 spin_unlock(&bp->phy_lock);
6183}
6184
6185static void
Kees Cooke99e88a2017-10-16 14:43:17 -07006186bnx2_timer(struct timer_list *t)
Michael Chanb6016b72005-05-26 13:03:09 -07006187{
Kees Cooke99e88a2017-10-16 14:43:17 -07006188 struct bnx2 *bp = from_timer(bp, t, timer);
Michael Chanb6016b72005-05-26 13:03:09 -07006189
Michael Chancd339a02005-08-25 15:35:24 -07006190 if (!netif_running(bp->dev))
6191 return;
6192
Michael Chanb6016b72005-05-26 13:03:09 -07006193 if (atomic_read(&bp->intr_sem) != 0)
6194 goto bnx2_restart_timer;
6195
Michael Chanefba0182008-12-03 00:36:15 -08006196 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6197 BNX2_FLAG_USING_MSI)
6198 bnx2_chk_missed_msi(bp);
6199
Michael Chandf149d72007-07-07 22:51:36 -07006200 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006201
Michael Chan2726d6e2008-01-29 21:35:05 -08006202 bp->stats_blk->stat_FwRxDrop =
6203 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006204
Michael Chan02537b062007-06-04 21:24:07 -07006205 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006206 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chane503e062012-12-06 10:33:08 +00006207 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6208 BNX2_HC_COMMAND_STATS_NOW);
Michael Chan02537b062007-06-04 21:24:07 -07006209
Michael Chan583c28e2008-01-21 19:51:35 -08006210 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00006211 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chanf8dd0642006-11-19 14:08:29 -08006212 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006213 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006214 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006215 }
6216
6217bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006218 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006219}
6220
Michael Chan8e6a72c2007-05-03 13:24:48 -07006221static int
6222bnx2_request_irq(struct bnx2 *bp)
6223{
Michael Chan6d866ff2007-12-20 19:56:09 -08006224 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006225 struct bnx2_irq *irq;
6226 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006227
David S. Millerf86e82f2008-01-21 17:15:40 -08006228 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006229 flags = 0;
6230 else
6231 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006232
6233 for (i = 0; i < bp->irq_nvecs; i++) {
6234 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006235 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006236 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006237 if (rc)
6238 break;
6239 irq->requested = 1;
6240 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006241 return rc;
6242}
6243
6244static void
Michael Chana29ba9d2010-12-31 11:03:14 -08006245__bnx2_free_irq(struct bnx2 *bp)
Michael Chan8e6a72c2007-05-03 13:24:48 -07006246{
Michael Chanb4b36042007-12-20 19:59:30 -08006247 struct bnx2_irq *irq;
6248 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006249
Michael Chanb4b36042007-12-20 19:59:30 -08006250 for (i = 0; i < bp->irq_nvecs; i++) {
6251 irq = &bp->irq_tbl[i];
6252 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006253 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006254 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006255 }
Michael Chana29ba9d2010-12-31 11:03:14 -08006256}
6257
6258static void
6259bnx2_free_irq(struct bnx2 *bp)
6260{
6261
6262 __bnx2_free_irq(bp);
David S. Millerf86e82f2008-01-21 17:15:40 -08006263 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006264 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006265 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006266 pci_disable_msix(bp->pdev);
6267
David S. Millerf86e82f2008-01-21 17:15:40 -08006268 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006269}
6270
6271static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006272bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006273{
Alexander Gordeevf2a2dfe2014-02-18 11:07:53 +01006274 int i, total_vecs;
Michael Chan57851d82007-12-20 20:01:44 -08006275 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006276 struct net_device *dev = bp->dev;
6277 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006278
Michael Chanb4b36042007-12-20 19:59:30 -08006279 bnx2_setup_msix_tbl(bp);
Michael Chane503e062012-12-06 10:33:08 +00006280 BNX2_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6281 BNX2_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6282 BNX2_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006283
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006284 /* Need to flush the previous three writes to ensure MSI-X
6285 * is setup properly */
Michael Chane503e062012-12-06 10:33:08 +00006286 BNX2_RD(bp, BNX2_PCI_MSIX_CONTROL);
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006287
Michael Chan57851d82007-12-20 20:01:44 -08006288 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6289 msix_ent[i].entry = i;
6290 msix_ent[i].vector = 0;
6291 }
6292
Michael Chan379b39a2010-07-19 14:15:03 +00006293 total_vecs = msix_vecs;
6294#ifdef BCM_CNIC
6295 total_vecs++;
6296#endif
Alexander Gordeevf2a2dfe2014-02-18 11:07:53 +01006297 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent,
6298 BNX2_MIN_MSIX_VEC, total_vecs);
6299 if (total_vecs < 0)
Michael Chan57851d82007-12-20 20:01:44 -08006300 return;
6301
Michael Chan379b39a2010-07-19 14:15:03 +00006302 msix_vecs = total_vecs;
6303#ifdef BCM_CNIC
6304 msix_vecs--;
6305#endif
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006306 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006307 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan379b39a2010-07-19 14:15:03 +00006308 for (i = 0; i < total_vecs; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006309 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006310 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6311 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6312 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006313}
6314
Ben Hutchings657d92f2010-09-27 08:25:16 +00006315static int
Michael Chan6d866ff2007-12-20 19:56:09 -08006316bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6317{
Yuval Mintz0a742122012-07-01 03:18:58 +00006318 int cpus = netif_get_num_default_rss_queues();
Michael Chanb0332812012-02-05 15:24:38 +00006319 int msix_vecs;
6320
6321 if (!bp->num_req_rx_rings)
6322 msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
6323 else if (!bp->num_req_tx_rings)
6324 msix_vecs = max(cpus, bp->num_req_rx_rings);
6325 else
6326 msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
6327
6328 msix_vecs = min(msix_vecs, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006329
Michael Chan6d866ff2007-12-20 19:56:09 -08006330 bp->irq_tbl[0].handler = bnx2_interrupt;
6331 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006332 bp->irq_nvecs = 1;
6333 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006334
Michael Chan3d5f3a72010-07-03 20:42:15 +00006335 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006336 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006337
David S. Millerf86e82f2008-01-21 17:15:40 -08006338 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6339 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006340 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006341 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan4ce45e02012-12-06 10:33:10 +00006342 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006343 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006344 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6345 } else
6346 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006347
6348 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006349 }
6350 }
Benjamin Li706bf242008-07-18 17:55:11 -07006351
Michael Chanb0332812012-02-05 15:24:38 +00006352 if (!bp->num_req_tx_rings)
6353 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6354 else
6355 bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
6356
6357 if (!bp->num_req_rx_rings)
6358 bp->num_rx_rings = bp->irq_nvecs;
6359 else
6360 bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
6361
Ben Hutchings657d92f2010-09-27 08:25:16 +00006362 netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
Benjamin Li706bf242008-07-18 17:55:11 -07006363
Ben Hutchings657d92f2010-09-27 08:25:16 +00006364 return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006365}
6366
Michael Chanb6016b72005-05-26 13:03:09 -07006367/* Called with rtnl_lock */
6368static int
6369bnx2_open(struct net_device *dev)
6370{
Michael Chan972ec0d2006-01-23 16:12:43 -08006371 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006372 int rc;
6373
Baoquan He5d0d4b92016-11-13 13:01:32 +08006374 rc = bnx2_request_firmware(bp);
6375 if (rc < 0)
6376 goto out;
6377
Michael Chan1b2f9222007-05-03 13:20:19 -07006378 netif_carrier_off(dev);
6379
Michael Chanb6016b72005-05-26 13:03:09 -07006380 bnx2_disable_int(bp);
6381
Ben Hutchings657d92f2010-09-27 08:25:16 +00006382 rc = bnx2_setup_int_mode(bp, disable_msi);
6383 if (rc)
6384 goto open_err;
Benjamin Li4327ba42010-03-23 13:13:11 +00006385 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006386 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006387 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006388 if (rc)
6389 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006390
Michael Chan8e6a72c2007-05-03 13:24:48 -07006391 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006392 if (rc)
6393 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006394
Michael Chan9a120bc2008-05-16 22:17:45 -07006395 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006396 if (rc)
6397 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006398
Michael Chancd339a02005-08-25 15:35:24 -07006399 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006400
6401 atomic_set(&bp->intr_sem, 0);
6402
Michael Chan354fcd72010-01-17 07:30:44 +00006403 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6404
Michael Chanb6016b72005-05-26 13:03:09 -07006405 bnx2_enable_int(bp);
6406
David S. Millerf86e82f2008-01-21 17:15:40 -08006407 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006408 /* Test MSI to make sure it is working
6409 * If MSI test fails, go back to INTx mode
6410 */
6411 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006412 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006413
6414 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006415 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006416
Michael Chan6d866ff2007-12-20 19:56:09 -08006417 bnx2_setup_int_mode(bp, 1);
6418
Michael Chan9a120bc2008-05-16 22:17:45 -07006419 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006420
Michael Chan8e6a72c2007-05-03 13:24:48 -07006421 if (!rc)
6422 rc = bnx2_request_irq(bp);
6423
Michael Chanb6016b72005-05-26 13:03:09 -07006424 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006425 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006426 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006427 }
6428 bnx2_enable_int(bp);
6429 }
6430 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006431 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006432 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006433 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006434 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006435
Benjamin Li706bf242008-07-18 17:55:11 -07006436 netif_tx_start_all_queues(dev);
françois romieu7880b722011-09-30 00:36:52 +00006437out:
6438 return rc;
Michael Chan2739a8b2008-06-19 16:44:10 -07006439
6440open_err:
6441 bnx2_napi_disable(bp);
6442 bnx2_free_skbs(bp);
6443 bnx2_free_irq(bp);
6444 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006445 bnx2_del_napi(bp);
Baoquan He5d0d4b92016-11-13 13:01:32 +08006446 bnx2_release_firmware(bp);
françois romieu7880b722011-09-30 00:36:52 +00006447 goto out;
Michael Chanb6016b72005-05-26 13:03:09 -07006448}
6449
6450static void
David Howellsc4028952006-11-22 14:57:56 +00006451bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006452{
David Howellsc4028952006-11-22 14:57:56 +00006453 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chancd634012011-07-15 06:53:58 +00006454 int rc;
Michael Chanefdfad32012-07-16 14:25:56 +00006455 u16 pcicmd;
Michael Chanb6016b72005-05-26 13:03:09 -07006456
Michael Chan51bf6bb2009-12-03 09:46:31 +00006457 rtnl_lock();
6458 if (!netif_running(bp->dev)) {
6459 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006460 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006461 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006462
Michael Chan212f9932010-04-27 11:28:10 +00006463 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006464
Michael Chanefdfad32012-07-16 14:25:56 +00006465 pci_read_config_word(bp->pdev, PCI_COMMAND, &pcicmd);
6466 if (!(pcicmd & PCI_COMMAND_MEMORY)) {
6467 /* in case PCI block has reset */
6468 pci_restore_state(bp->pdev);
6469 pci_save_state(bp->pdev);
6470 }
Michael Chancd634012011-07-15 06:53:58 +00006471 rc = bnx2_init_nic(bp, 1);
6472 if (rc) {
6473 netdev_err(bp->dev, "failed to reset NIC, closing\n");
6474 bnx2_napi_enable(bp);
6475 dev_close(bp->dev);
6476 rtnl_unlock();
6477 return;
6478 }
Michael Chanb6016b72005-05-26 13:03:09 -07006479
6480 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006481 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006482 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006483}
6484
Michael Chan555069d2012-06-16 15:45:41 +00006485#define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
6486
6487static void
6488bnx2_dump_ftq(struct bnx2 *bp)
6489{
6490 int i;
6491 u32 reg, bdidx, cid, valid;
6492 struct net_device *dev = bp->dev;
6493 static const struct ftq_reg {
6494 char *name;
6495 u32 off;
6496 } ftq_arr[] = {
6497 BNX2_FTQ_ENTRY(RV2P_P),
6498 BNX2_FTQ_ENTRY(RV2P_T),
6499 BNX2_FTQ_ENTRY(RV2P_M),
6500 BNX2_FTQ_ENTRY(TBDR_),
6501 BNX2_FTQ_ENTRY(TDMA_),
6502 BNX2_FTQ_ENTRY(TXP_),
6503 BNX2_FTQ_ENTRY(TXP_),
6504 BNX2_FTQ_ENTRY(TPAT_),
6505 BNX2_FTQ_ENTRY(RXP_C),
6506 BNX2_FTQ_ENTRY(RXP_),
6507 BNX2_FTQ_ENTRY(COM_COMXQ_),
6508 BNX2_FTQ_ENTRY(COM_COMTQ_),
6509 BNX2_FTQ_ENTRY(COM_COMQ_),
6510 BNX2_FTQ_ENTRY(CP_CPQ_),
6511 };
6512
6513 netdev_err(dev, "<--- start FTQ dump --->\n");
6514 for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
6515 netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
6516 bnx2_reg_rd_ind(bp, ftq_arr[i].off));
6517
6518 netdev_err(dev, "CPU states:\n");
6519 for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
6520 netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
6521 reg, bnx2_reg_rd_ind(bp, reg),
6522 bnx2_reg_rd_ind(bp, reg + 4),
6523 bnx2_reg_rd_ind(bp, reg + 8),
6524 bnx2_reg_rd_ind(bp, reg + 0x1c),
6525 bnx2_reg_rd_ind(bp, reg + 0x1c),
6526 bnx2_reg_rd_ind(bp, reg + 0x20));
6527
6528 netdev_err(dev, "<--- end FTQ dump --->\n");
6529 netdev_err(dev, "<--- start TBDC dump --->\n");
6530 netdev_err(dev, "TBDC free cnt: %ld\n",
Michael Chane503e062012-12-06 10:33:08 +00006531 BNX2_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
Michael Chan555069d2012-06-16 15:45:41 +00006532 netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
6533 for (i = 0; i < 0x20; i++) {
6534 int j = 0;
6535
Michael Chane503e062012-12-06 10:33:08 +00006536 BNX2_WR(bp, BNX2_TBDC_BD_ADDR, i);
6537 BNX2_WR(bp, BNX2_TBDC_CAM_OPCODE,
6538 BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
6539 BNX2_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
6540 while ((BNX2_RD(bp, BNX2_TBDC_COMMAND) &
Michael Chan555069d2012-06-16 15:45:41 +00006541 BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
6542 j++;
6543
Michael Chane503e062012-12-06 10:33:08 +00006544 cid = BNX2_RD(bp, BNX2_TBDC_CID);
6545 bdidx = BNX2_RD(bp, BNX2_TBDC_BIDX);
6546 valid = BNX2_RD(bp, BNX2_TBDC_CAM_OPCODE);
Michael Chan555069d2012-06-16 15:45:41 +00006547 netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
6548 i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
6549 bdidx >> 24, (valid >> 8) & 0x0ff);
6550 }
6551 netdev_err(dev, "<--- end TBDC dump --->\n");
6552}
6553
Michael Chanb6016b72005-05-26 13:03:09 -07006554static void
Michael Chan20175c52009-12-03 09:46:32 +00006555bnx2_dump_state(struct bnx2 *bp)
6556{
6557 struct net_device *dev = bp->dev;
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006558 u32 val1, val2;
Michael Chan20175c52009-12-03 09:46:32 +00006559
Michael Chan5804a8f2010-07-03 20:42:17 +00006560 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6561 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6562 atomic_read(&bp->intr_sem), val1);
6563 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6564 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6565 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
Eddie Waib98eba52010-05-17 17:32:56 -07006566 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006567 BNX2_RD(bp, BNX2_EMAC_TX_STATUS),
6568 BNX2_RD(bp, BNX2_EMAC_RX_STATUS));
Eddie Waib98eba52010-05-17 17:32:56 -07006569 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006570 BNX2_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006571 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006572 BNX2_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006573 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006574 netdev_err(dev, "DEBUG: PBA[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006575 BNX2_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006576}
6577
6578static void
Michael Chanb6016b72005-05-26 13:03:09 -07006579bnx2_tx_timeout(struct net_device *dev)
6580{
Michael Chan972ec0d2006-01-23 16:12:43 -08006581 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006582
Michael Chan555069d2012-06-16 15:45:41 +00006583 bnx2_dump_ftq(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006584 bnx2_dump_state(bp);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006585 bnx2_dump_mcp_state(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006586
Michael Chanb6016b72005-05-26 13:03:09 -07006587 /* This allows the netif to be shutdown gracefully before resetting */
6588 schedule_work(&bp->reset_task);
6589}
6590
Herbert Xu932ff272006-06-09 12:20:56 -07006591/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006592 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6593 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006594 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006595static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006596bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6597{
Michael Chan972ec0d2006-01-23 16:12:43 -08006598 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006599 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00006600 struct bnx2_tx_bd *txbd;
6601 struct bnx2_sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006602 u32 len, vlan_tag_flags, last_frag, mss;
6603 u16 prod, ring_prod;
6604 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006605 struct bnx2_napi *bnapi;
6606 struct bnx2_tx_ring_info *txr;
6607 struct netdev_queue *txq;
6608
6609 /* Determine which tx ring we will be placed on */
6610 i = skb_get_queue_mapping(skb);
6611 bnapi = &bp->bnx2_napi[i];
6612 txr = &bnapi->tx_ring;
6613 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006614
Michael Chan35e90102008-06-19 16:37:42 -07006615 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006616 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006617 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006618 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006619
6620 return NETDEV_TX_BUSY;
6621 }
6622 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006623 prod = txr->tx_prod;
Michael Chan2bc40782012-12-06 10:33:09 +00006624 ring_prod = BNX2_TX_RING_IDX(prod);
Michael Chanb6016b72005-05-26 13:03:09 -07006625
6626 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006627 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006628 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6629 }
6630
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01006631 if (skb_vlan_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006632 vlan_tag_flags |=
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01006633 (TX_BD_FLAGS_VLAN_TAG | (skb_vlan_tag_get(skb) << 16));
Michael Chanb6016b72005-05-26 13:03:09 -07006634 }
Jesse Gross7d0fd212010-10-20 13:56:09 +00006635
Michael Chanfde82052007-05-03 17:23:35 -07006636 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006637 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006638 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006639
Michael Chanb6016b72005-05-26 13:03:09 -07006640 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6641
Michael Chan4666f872007-05-03 13:22:28 -07006642 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006643
Michael Chan4666f872007-05-03 13:22:28 -07006644 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6645 u32 tcp_off = skb_transport_offset(skb) -
6646 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006647
Michael Chan4666f872007-05-03 13:22:28 -07006648 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6649 TX_BD_FLAGS_SW_FLAGS;
6650 if (likely(tcp_off == 0))
6651 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6652 else {
6653 tcp_off >>= 3;
6654 vlan_tag_flags |= ((tcp_off & 0x3) <<
6655 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6656 ((tcp_off & 0x10) <<
6657 TX_BD_FLAGS_TCP6_OFF4_SHL);
6658 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6659 }
6660 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006661 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006662 if (tcp_opt_len || (iph->ihl > 5)) {
6663 vlan_tag_flags |= ((iph->ihl - 5) +
6664 (tcp_opt_len >> 2)) << 8;
6665 }
Michael Chanb6016b72005-05-26 13:03:09 -07006666 }
Michael Chan4666f872007-05-03 13:22:28 -07006667 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006668 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006669
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006670 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6671 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Eric W. Biedermanf458b2e2014-03-11 14:17:41 -07006672 dev_kfree_skb_any(skb);
Benjamin Li3d16af82008-10-09 12:26:41 -07006673 return NETDEV_TX_OK;
6674 }
6675
Michael Chan35e90102008-06-19 16:37:42 -07006676 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006677 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006678 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006679
Michael Chan35e90102008-06-19 16:37:42 -07006680 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006681
6682 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6683 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6684 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6685 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6686
6687 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006688 tx_buf->nr_frags = last_frag;
6689 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006690
6691 for (i = 0; i < last_frag; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006692 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Michael Chanb6016b72005-05-26 13:03:09 -07006693
Michael Chan2bc40782012-12-06 10:33:09 +00006694 prod = BNX2_NEXT_TX_BD(prod);
6695 ring_prod = BNX2_TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006696 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006697
Eric Dumazet9e903e02011-10-18 21:00:24 +00006698 len = skb_frag_size(frag);
Ian Campbellb7b6a682011-08-24 22:28:12 +00006699 mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006700 DMA_TO_DEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006701 if (dma_mapping_error(&bp->pdev->dev, mapping))
Alexander Duycke95524a2009-12-02 16:47:57 +00006702 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006703 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006704 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006705
6706 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6707 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6708 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6709 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6710
6711 }
6712 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6713
Vlad Zolotarov94bf91b2012-02-05 15:24:39 +00006714 /* Sync BD data before updating TX mailbox */
6715 wmb();
6716
Eric Dumazete9831902011-11-29 11:53:05 +00006717 netdev_tx_sent_queue(txq, skb->len);
6718
Michael Chan2bc40782012-12-06 10:33:09 +00006719 prod = BNX2_NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006720 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006721
Michael Chane503e062012-12-06 10:33:08 +00006722 BNX2_WR16(bp, txr->tx_bidx_addr, prod);
6723 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006724
6725 mmiowb();
6726
Michael Chan35e90102008-06-19 16:37:42 -07006727 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006728
Michael Chan35e90102008-06-19 16:37:42 -07006729 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006730 netif_tx_stop_queue(txq);
Michael Chan11848b962010-07-19 14:15:04 +00006731
6732 /* netif_tx_stop_queue() must be done before checking
6733 * tx index in bnx2_tx_avail() below, because in
6734 * bnx2_tx_int(), we update tx index before checking for
6735 * netif_tx_queue_stopped().
6736 */
6737 smp_mb();
Michael Chan35e90102008-06-19 16:37:42 -07006738 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006739 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006740 }
6741
6742 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006743dma_error:
6744 /* save value of frag that failed */
6745 last_frag = i;
6746
6747 /* start back at beginning and unmap skb */
6748 prod = txr->tx_prod;
Michael Chan2bc40782012-12-06 10:33:09 +00006749 ring_prod = BNX2_TX_RING_IDX(prod);
Alexander Duycke95524a2009-12-02 16:47:57 +00006750 tx_buf = &txr->tx_buf_ring[ring_prod];
6751 tx_buf->skb = NULL;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006752 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006753 skb_headlen(skb), PCI_DMA_TODEVICE);
6754
6755 /* unmap remaining mapped pages */
6756 for (i = 0; i < last_frag; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00006757 prod = BNX2_NEXT_TX_BD(prod);
6758 ring_prod = BNX2_TX_RING_IDX(prod);
Alexander Duycke95524a2009-12-02 16:47:57 +00006759 tx_buf = &txr->tx_buf_ring[ring_prod];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006760 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006761 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00006762 PCI_DMA_TODEVICE);
6763 }
6764
Eric W. Biedermanf458b2e2014-03-11 14:17:41 -07006765 dev_kfree_skb_any(skb);
Alexander Duycke95524a2009-12-02 16:47:57 +00006766 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006767}
6768
6769/* Called with rtnl_lock */
6770static int
6771bnx2_close(struct net_device *dev)
6772{
Michael Chan972ec0d2006-01-23 16:12:43 -08006773 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006774
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006775 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006776 bnx2_napi_disable(bp);
Michael Chand2e553b2012-06-27 15:08:24 +00006777 netif_tx_disable(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006778 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006779 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006780 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006781 bnx2_free_skbs(bp);
6782 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006783 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006784 bp->link_up = 0;
6785 netif_carrier_off(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006786 return 0;
6787}
6788
Michael Chan354fcd72010-01-17 07:30:44 +00006789static void
6790bnx2_save_stats(struct bnx2 *bp)
6791{
6792 u32 *hw_stats = (u32 *) bp->stats_blk;
6793 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6794 int i;
6795
6796 /* The 1st 10 counters are 64-bit counters */
6797 for (i = 0; i < 20; i += 2) {
6798 u32 hi;
6799 u64 lo;
6800
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006801 hi = temp_stats[i] + hw_stats[i];
6802 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006803 if (lo > 0xffffffff)
6804 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006805 temp_stats[i] = hi;
6806 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006807 }
6808
6809 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006810 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006811}
6812
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006813#define GET_64BIT_NET_STATS64(ctr) \
6814 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
Michael Chanb6016b72005-05-26 13:03:09 -07006815
Michael Chana4743052010-01-17 07:30:43 +00006816#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006817 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6818 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006819
Michael Chana4743052010-01-17 07:30:43 +00006820#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006821 (unsigned long) (bp->stats_blk->ctr + \
6822 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006823
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006824static void
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006825bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
Michael Chanb6016b72005-05-26 13:03:09 -07006826{
Michael Chan972ec0d2006-01-23 16:12:43 -08006827 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006828
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006829 if (bp->stats_blk == NULL)
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006830 return;
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006831
Michael Chanb6016b72005-05-26 13:03:09 -07006832 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006833 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6834 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6835 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006836
6837 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006838 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6839 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6840 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006841
6842 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006843 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006844
6845 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006846 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006847
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006848 net_stats->multicast =
Michael Chan6fdae992010-07-19 14:15:02 +00006849 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006850
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006851 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006852 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006853
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006854 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006855 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6856 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006857
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006858 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006859 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6860 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006861
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006862 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006863 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006864
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006865 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006866 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006867
6868 net_stats->rx_errors = net_stats->rx_length_errors +
6869 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6870 net_stats->rx_crc_errors;
6871
6872 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006873 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6874 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006875
Michael Chan4ce45e02012-12-06 10:33:10 +00006876 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
6877 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006878 net_stats->tx_carrier_errors = 0;
6879 else {
6880 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006881 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006882 }
6883
6884 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006885 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006886 net_stats->tx_aborted_errors +
6887 net_stats->tx_carrier_errors;
6888
Michael Chancea94db2006-06-12 22:16:13 -07006889 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006890 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6891 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6892 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006893
Michael Chanb6016b72005-05-26 13:03:09 -07006894}
6895
6896/* All ethtool functions called with rtnl_lock */
6897
6898static int
Philippe Reynes08e10d42016-11-13 23:33:46 +01006899bnx2_get_link_ksettings(struct net_device *dev,
6900 struct ethtool_link_ksettings *cmd)
Michael Chanb6016b72005-05-26 13:03:09 -07006901{
Michael Chan972ec0d2006-01-23 16:12:43 -08006902 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006903 int support_serdes = 0, support_copper = 0;
Philippe Reynes08e10d42016-11-13 23:33:46 +01006904 u32 supported, advertising;
Michael Chanb6016b72005-05-26 13:03:09 -07006905
Philippe Reynes08e10d42016-11-13 23:33:46 +01006906 supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006907 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006908 support_serdes = 1;
6909 support_copper = 1;
6910 } else if (bp->phy_port == PORT_FIBRE)
6911 support_serdes = 1;
6912 else
6913 support_copper = 1;
6914
6915 if (support_serdes) {
Philippe Reynes08e10d42016-11-13 23:33:46 +01006916 supported |= SUPPORTED_1000baseT_Full |
Michael Chanb6016b72005-05-26 13:03:09 -07006917 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006918 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Philippe Reynes08e10d42016-11-13 23:33:46 +01006919 supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006920 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006921 if (support_copper) {
Philippe Reynes08e10d42016-11-13 23:33:46 +01006922 supported |= SUPPORTED_10baseT_Half |
Michael Chanb6016b72005-05-26 13:03:09 -07006923 SUPPORTED_10baseT_Full |
6924 SUPPORTED_100baseT_Half |
6925 SUPPORTED_100baseT_Full |
6926 SUPPORTED_1000baseT_Full |
6927 SUPPORTED_TP;
Michael Chanb6016b72005-05-26 13:03:09 -07006928 }
6929
Michael Chan7b6b8342007-07-07 22:50:15 -07006930 spin_lock_bh(&bp->phy_lock);
Philippe Reynes08e10d42016-11-13 23:33:46 +01006931 cmd->base.port = bp->phy_port;
6932 advertising = bp->advertising;
Michael Chanb6016b72005-05-26 13:03:09 -07006933
6934 if (bp->autoneg & AUTONEG_SPEED) {
Philippe Reynes08e10d42016-11-13 23:33:46 +01006935 cmd->base.autoneg = AUTONEG_ENABLE;
David Decotigny70739492011-04-27 18:32:40 +00006936 } else {
Philippe Reynes08e10d42016-11-13 23:33:46 +01006937 cmd->base.autoneg = AUTONEG_DISABLE;
Michael Chanb6016b72005-05-26 13:03:09 -07006938 }
6939
6940 if (netif_carrier_ok(dev)) {
Philippe Reynes08e10d42016-11-13 23:33:46 +01006941 cmd->base.speed = bp->line_speed;
6942 cmd->base.duplex = bp->duplex;
Michael Chan4016bad2013-12-31 23:22:34 -08006943 if (!(bp->phy_flags & BNX2_PHY_FLAG_SERDES)) {
6944 if (bp->phy_flags & BNX2_PHY_FLAG_MDIX)
Philippe Reynes08e10d42016-11-13 23:33:46 +01006945 cmd->base.eth_tp_mdix = ETH_TP_MDI_X;
Michael Chan4016bad2013-12-31 23:22:34 -08006946 else
Philippe Reynes08e10d42016-11-13 23:33:46 +01006947 cmd->base.eth_tp_mdix = ETH_TP_MDI;
Michael Chan4016bad2013-12-31 23:22:34 -08006948 }
Michael Chanb6016b72005-05-26 13:03:09 -07006949 }
6950 else {
Philippe Reynes08e10d42016-11-13 23:33:46 +01006951 cmd->base.speed = SPEED_UNKNOWN;
6952 cmd->base.duplex = DUPLEX_UNKNOWN;
Michael Chanb6016b72005-05-26 13:03:09 -07006953 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006954 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006955
Philippe Reynes08e10d42016-11-13 23:33:46 +01006956 cmd->base.phy_address = bp->phy_addr;
6957
6958 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
6959 supported);
6960 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
6961 advertising);
Michael Chanb6016b72005-05-26 13:03:09 -07006962
6963 return 0;
6964}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006965
Michael Chanb6016b72005-05-26 13:03:09 -07006966static int
Philippe Reynes08e10d42016-11-13 23:33:46 +01006967bnx2_set_link_ksettings(struct net_device *dev,
6968 const struct ethtool_link_ksettings *cmd)
Michael Chanb6016b72005-05-26 13:03:09 -07006969{
Michael Chan972ec0d2006-01-23 16:12:43 -08006970 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006971 u8 autoneg = bp->autoneg;
6972 u8 req_duplex = bp->req_duplex;
6973 u16 req_line_speed = bp->req_line_speed;
6974 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006975 int err = -EINVAL;
6976
6977 spin_lock_bh(&bp->phy_lock);
6978
Philippe Reynes08e10d42016-11-13 23:33:46 +01006979 if (cmd->base.port != PORT_TP && cmd->base.port != PORT_FIBRE)
Michael Chan7b6b8342007-07-07 22:50:15 -07006980 goto err_out_unlock;
6981
Philippe Reynes08e10d42016-11-13 23:33:46 +01006982 if (cmd->base.port != bp->phy_port &&
Michael Chan583c28e2008-01-21 19:51:35 -08006983 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006984 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006985
Michael Chand6b14482008-07-14 22:37:21 -07006986 /* If device is down, we can store the settings only if the user
6987 * is setting the currently active port.
6988 */
Philippe Reynes08e10d42016-11-13 23:33:46 +01006989 if (!netif_running(dev) && cmd->base.port != bp->phy_port)
Michael Chand6b14482008-07-14 22:37:21 -07006990 goto err_out_unlock;
6991
Philippe Reynes08e10d42016-11-13 23:33:46 +01006992 if (cmd->base.autoneg == AUTONEG_ENABLE) {
Michael Chanb6016b72005-05-26 13:03:09 -07006993 autoneg |= AUTONEG_SPEED;
6994
Philippe Reynes08e10d42016-11-13 23:33:46 +01006995 ethtool_convert_link_mode_to_legacy_u32(
6996 &advertising, cmd->link_modes.advertising);
6997
6998 if (cmd->base.port == PORT_TP) {
Michael Chanbeb499a2010-02-15 19:42:10 +00006999 advertising &= ETHTOOL_ALL_COPPER_SPEED;
7000 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07007001 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00007002 } else {
7003 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
7004 if (!advertising)
7005 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07007006 }
7007 advertising |= ADVERTISED_Autoneg;
7008 }
7009 else {
Philippe Reynes08e10d42016-11-13 23:33:46 +01007010 u32 speed = cmd->base.speed;
7011
7012 if (cmd->base.port == PORT_FIBRE) {
David Decotigny25db0332011-04-27 18:32:39 +00007013 if ((speed != SPEED_1000 &&
7014 speed != SPEED_2500) ||
Philippe Reynes08e10d42016-11-13 23:33:46 +01007015 (cmd->base.duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07007016 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08007017
David Decotigny25db0332011-04-27 18:32:39 +00007018 if (speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08007019 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07007020 goto err_out_unlock;
David Decotigny25db0332011-04-27 18:32:39 +00007021 } else if (speed == SPEED_1000 || speed == SPEED_2500)
Michael Chan7b6b8342007-07-07 22:50:15 -07007022 goto err_out_unlock;
7023
Michael Chanb6016b72005-05-26 13:03:09 -07007024 autoneg &= ~AUTONEG_SPEED;
David Decotigny25db0332011-04-27 18:32:39 +00007025 req_line_speed = speed;
Philippe Reynes08e10d42016-11-13 23:33:46 +01007026 req_duplex = cmd->base.duplex;
Michael Chanb6016b72005-05-26 13:03:09 -07007027 advertising = 0;
7028 }
7029
7030 bp->autoneg = autoneg;
7031 bp->advertising = advertising;
7032 bp->req_line_speed = req_line_speed;
7033 bp->req_duplex = req_duplex;
7034
Michael Chand6b14482008-07-14 22:37:21 -07007035 err = 0;
7036 /* If device is down, the new settings will be picked up when it is
7037 * brought up.
7038 */
7039 if (netif_running(dev))
Philippe Reynes08e10d42016-11-13 23:33:46 +01007040 err = bnx2_setup_phy(bp, cmd->base.port);
Michael Chanb6016b72005-05-26 13:03:09 -07007041
Michael Chan7b6b8342007-07-07 22:50:15 -07007042err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07007043 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007044
Michael Chan7b6b8342007-07-07 22:50:15 -07007045 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07007046}
7047
7048static void
7049bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
7050{
Michael Chan972ec0d2006-01-23 16:12:43 -08007051 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007052
Rick Jones68aad782011-11-07 13:29:27 +00007053 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
7054 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
7055 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
7056 strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
Michael Chanb6016b72005-05-26 13:03:09 -07007057}
7058
Michael Chan244ac4f2006-03-20 17:48:46 -08007059#define BNX2_REGDUMP_LEN (32 * 1024)
7060
7061static int
7062bnx2_get_regs_len(struct net_device *dev)
7063{
7064 return BNX2_REGDUMP_LEN;
7065}
7066
7067static void
7068bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
7069{
7070 u32 *p = _p, i, offset;
7071 u8 *orig_p = _p;
7072 struct bnx2 *bp = netdev_priv(dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -08007073 static const u32 reg_boundaries[] = {
7074 0x0000, 0x0098, 0x0400, 0x045c,
7075 0x0800, 0x0880, 0x0c00, 0x0c10,
7076 0x0c30, 0x0d08, 0x1000, 0x101c,
7077 0x1040, 0x1048, 0x1080, 0x10a4,
7078 0x1400, 0x1490, 0x1498, 0x14f0,
7079 0x1500, 0x155c, 0x1580, 0x15dc,
7080 0x1600, 0x1658, 0x1680, 0x16d8,
7081 0x1800, 0x1820, 0x1840, 0x1854,
7082 0x1880, 0x1894, 0x1900, 0x1984,
7083 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
7084 0x1c80, 0x1c94, 0x1d00, 0x1d84,
7085 0x2000, 0x2030, 0x23c0, 0x2400,
7086 0x2800, 0x2820, 0x2830, 0x2850,
7087 0x2b40, 0x2c10, 0x2fc0, 0x3058,
7088 0x3c00, 0x3c94, 0x4000, 0x4010,
7089 0x4080, 0x4090, 0x43c0, 0x4458,
7090 0x4c00, 0x4c18, 0x4c40, 0x4c54,
7091 0x4fc0, 0x5010, 0x53c0, 0x5444,
7092 0x5c00, 0x5c18, 0x5c80, 0x5c90,
7093 0x5fc0, 0x6000, 0x6400, 0x6428,
7094 0x6800, 0x6848, 0x684c, 0x6860,
7095 0x6888, 0x6910, 0x8000
7096 };
Michael Chan244ac4f2006-03-20 17:48:46 -08007097
7098 regs->version = 0;
7099
7100 memset(p, 0, BNX2_REGDUMP_LEN);
7101
7102 if (!netif_running(bp->dev))
7103 return;
7104
7105 i = 0;
7106 offset = reg_boundaries[0];
7107 p += offset;
7108 while (offset < BNX2_REGDUMP_LEN) {
Michael Chane503e062012-12-06 10:33:08 +00007109 *p++ = BNX2_RD(bp, offset);
Michael Chan244ac4f2006-03-20 17:48:46 -08007110 offset += 4;
7111 if (offset == reg_boundaries[i + 1]) {
7112 offset = reg_boundaries[i + 2];
7113 p = (u32 *) (orig_p + offset);
7114 i += 2;
7115 }
7116 }
7117}
7118
Michael Chanb6016b72005-05-26 13:03:09 -07007119static void
7120bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7121{
Michael Chan972ec0d2006-01-23 16:12:43 -08007122 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007123
David S. Millerf86e82f2008-01-21 17:15:40 -08007124 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07007125 wol->supported = 0;
7126 wol->wolopts = 0;
7127 }
7128 else {
7129 wol->supported = WAKE_MAGIC;
7130 if (bp->wol)
7131 wol->wolopts = WAKE_MAGIC;
7132 else
7133 wol->wolopts = 0;
7134 }
7135 memset(&wol->sopass, 0, sizeof(wol->sopass));
7136}
7137
7138static int
7139bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7140{
Michael Chan972ec0d2006-01-23 16:12:43 -08007141 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007142
7143 if (wol->wolopts & ~WAKE_MAGIC)
7144 return -EINVAL;
7145
7146 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007147 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07007148 return -EINVAL;
7149
7150 bp->wol = 1;
7151 }
7152 else {
7153 bp->wol = 0;
7154 }
Michael Chan6d5e85c2013-08-06 15:50:08 -07007155
7156 device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
7157
Michael Chanb6016b72005-05-26 13:03:09 -07007158 return 0;
7159}
7160
7161static int
7162bnx2_nway_reset(struct net_device *dev)
7163{
Michael Chan972ec0d2006-01-23 16:12:43 -08007164 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007165 u32 bmcr;
7166
Michael Chan9f52b562008-10-09 12:21:46 -07007167 if (!netif_running(dev))
7168 return -EAGAIN;
7169
Michael Chanb6016b72005-05-26 13:03:09 -07007170 if (!(bp->autoneg & AUTONEG_SPEED)) {
7171 return -EINVAL;
7172 }
7173
Michael Chanc770a652005-08-25 15:38:39 -07007174 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007175
Michael Chan583c28e2008-01-21 19:51:35 -08007176 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07007177 int rc;
7178
7179 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
7180 spin_unlock_bh(&bp->phy_lock);
7181 return rc;
7182 }
7183
Michael Chanb6016b72005-05-26 13:03:09 -07007184 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08007185 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07007186 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07007187 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007188
7189 msleep(20);
7190
Michael Chanc770a652005-08-25 15:38:39 -07007191 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08007192
Michael Chan40105c02008-11-12 16:02:45 -08007193 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08007194 bp->serdes_an_pending = 1;
7195 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07007196 }
7197
Michael Chanca58c3a2007-05-03 13:22:52 -07007198 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07007199 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07007200 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07007201
Michael Chanc770a652005-08-25 15:38:39 -07007202 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007203
7204 return 0;
7205}
7206
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007207static u32
7208bnx2_get_link(struct net_device *dev)
7209{
7210 struct bnx2 *bp = netdev_priv(dev);
7211
7212 return bp->link_up;
7213}
7214
Michael Chanb6016b72005-05-26 13:03:09 -07007215static int
7216bnx2_get_eeprom_len(struct net_device *dev)
7217{
Michael Chan972ec0d2006-01-23 16:12:43 -08007218 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007219
Michael Chan1122db72006-01-23 16:11:42 -08007220 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07007221 return 0;
7222
Michael Chan1122db72006-01-23 16:11:42 -08007223 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007224}
7225
7226static int
7227bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7228 u8 *eebuf)
7229{
Michael Chan972ec0d2006-01-23 16:12:43 -08007230 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007231 int rc;
7232
John W. Linville1064e942005-11-10 12:58:24 -08007233 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007234
7235 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7236
7237 return rc;
7238}
7239
7240static int
7241bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7242 u8 *eebuf)
7243{
Michael Chan972ec0d2006-01-23 16:12:43 -08007244 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007245 int rc;
7246
John W. Linville1064e942005-11-10 12:58:24 -08007247 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007248
7249 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7250
7251 return rc;
7252}
7253
7254static int
7255bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7256{
Michael Chan972ec0d2006-01-23 16:12:43 -08007257 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007258
7259 memset(coal, 0, sizeof(struct ethtool_coalesce));
7260
7261 coal->rx_coalesce_usecs = bp->rx_ticks;
7262 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7263 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7264 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7265
7266 coal->tx_coalesce_usecs = bp->tx_ticks;
7267 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7268 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7269 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7270
7271 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7272
7273 return 0;
7274}
7275
7276static int
7277bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7278{
Michael Chan972ec0d2006-01-23 16:12:43 -08007279 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007280
7281 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7282 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7283
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007284 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007285 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7286
7287 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7288 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7289
7290 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7291 if (bp->rx_quick_cons_trip_int > 0xff)
7292 bp->rx_quick_cons_trip_int = 0xff;
7293
7294 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7295 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7296
7297 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7298 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7299
7300 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7301 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7302
7303 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7304 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7305 0xff;
7306
7307 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007308 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007309 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7310 bp->stats_ticks = USEC_PER_SEC;
7311 }
Michael Chan7ea69202007-07-16 18:27:10 -07007312 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7313 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7314 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007315
7316 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007317 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007318 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007319 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007320 }
7321
7322 return 0;
7323}
7324
7325static void
7326bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7327{
Michael Chan972ec0d2006-01-23 16:12:43 -08007328 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007329
Michael Chan2bc40782012-12-06 10:33:09 +00007330 ering->rx_max_pending = BNX2_MAX_TOTAL_RX_DESC_CNT;
7331 ering->rx_jumbo_max_pending = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007332
7333 ering->rx_pending = bp->rx_ring_size;
Michael Chan47bf4242007-12-12 11:19:12 -08007334 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007335
Michael Chan2bc40782012-12-06 10:33:09 +00007336 ering->tx_max_pending = BNX2_MAX_TX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007337 ering->tx_pending = bp->tx_ring_size;
7338}
7339
7340static int
Michael Chanb0332812012-02-05 15:24:38 +00007341bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
Michael Chanb6016b72005-05-26 13:03:09 -07007342{
Michael Chan13daffa2006-03-20 17:49:20 -08007343 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007344 /* Reset will erase chipset stats; save them */
7345 bnx2_save_stats(bp);
7346
Michael Chan212f9932010-04-27 11:28:10 +00007347 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007348 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
Michael Chanb0332812012-02-05 15:24:38 +00007349 if (reset_irq) {
7350 bnx2_free_irq(bp);
7351 bnx2_del_napi(bp);
7352 } else {
7353 __bnx2_free_irq(bp);
7354 }
Michael Chan13daffa2006-03-20 17:49:20 -08007355 bnx2_free_skbs(bp);
7356 bnx2_free_mem(bp);
7357 }
7358
Michael Chan5d5d0012007-12-12 11:17:43 -08007359 bnx2_set_rx_ring_size(bp, rx);
7360 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007361
7362 if (netif_running(bp->dev)) {
Michael Chanb0332812012-02-05 15:24:38 +00007363 int rc = 0;
Michael Chan13daffa2006-03-20 17:49:20 -08007364
Michael Chanb0332812012-02-05 15:24:38 +00007365 if (reset_irq) {
7366 rc = bnx2_setup_int_mode(bp, disable_msi);
7367 bnx2_init_napi(bp);
7368 }
7369
7370 if (!rc)
7371 rc = bnx2_alloc_mem(bp);
7372
Michael Chan6fefb652009-08-21 16:20:45 +00007373 if (!rc)
Michael Chana29ba9d2010-12-31 11:03:14 -08007374 rc = bnx2_request_irq(bp);
7375
7376 if (!rc)
Michael Chan6fefb652009-08-21 16:20:45 +00007377 rc = bnx2_init_nic(bp, 0);
7378
7379 if (rc) {
7380 bnx2_napi_enable(bp);
7381 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007382 return rc;
Michael Chan6fefb652009-08-21 16:20:45 +00007383 }
Michael Chane9f26c42010-02-15 19:42:08 +00007384#ifdef BCM_CNIC
7385 mutex_lock(&bp->cnic_lock);
7386 /* Let cnic know about the new status block. */
7387 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7388 bnx2_setup_cnic_irq_info(bp);
7389 mutex_unlock(&bp->cnic_lock);
7390#endif
Michael Chan212f9932010-04-27 11:28:10 +00007391 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007392 }
Michael Chanb6016b72005-05-26 13:03:09 -07007393 return 0;
7394}
7395
Michael Chan5d5d0012007-12-12 11:17:43 -08007396static int
7397bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7398{
7399 struct bnx2 *bp = netdev_priv(dev);
7400 int rc;
7401
Michael Chan2bc40782012-12-06 10:33:09 +00007402 if ((ering->rx_pending > BNX2_MAX_TOTAL_RX_DESC_CNT) ||
7403 (ering->tx_pending > BNX2_MAX_TX_DESC_CNT) ||
Michael Chan5d5d0012007-12-12 11:17:43 -08007404 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7405
7406 return -EINVAL;
7407 }
Michael Chanb0332812012-02-05 15:24:38 +00007408 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
7409 false);
Michael Chan5d5d0012007-12-12 11:17:43 -08007410 return rc;
7411}
7412
Michael Chanb6016b72005-05-26 13:03:09 -07007413static void
7414bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7415{
Michael Chan972ec0d2006-01-23 16:12:43 -08007416 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007417
7418 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7419 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7420 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7421}
7422
7423static int
7424bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7425{
Michael Chan972ec0d2006-01-23 16:12:43 -08007426 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007427
7428 bp->req_flow_ctrl = 0;
7429 if (epause->rx_pause)
7430 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7431 if (epause->tx_pause)
7432 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7433
7434 if (epause->autoneg) {
7435 bp->autoneg |= AUTONEG_FLOW_CTRL;
7436 }
7437 else {
7438 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7439 }
7440
Michael Chan9f52b562008-10-09 12:21:46 -07007441 if (netif_running(dev)) {
7442 spin_lock_bh(&bp->phy_lock);
7443 bnx2_setup_phy(bp, bp->phy_port);
7444 spin_unlock_bh(&bp->phy_lock);
7445 }
Michael Chanb6016b72005-05-26 13:03:09 -07007446
7447 return 0;
7448}
7449
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007450static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007451 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007452} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007453 { "rx_bytes" },
7454 { "rx_error_bytes" },
7455 { "tx_bytes" },
7456 { "tx_error_bytes" },
7457 { "rx_ucast_packets" },
7458 { "rx_mcast_packets" },
7459 { "rx_bcast_packets" },
7460 { "tx_ucast_packets" },
7461 { "tx_mcast_packets" },
7462 { "tx_bcast_packets" },
7463 { "tx_mac_errors" },
7464 { "tx_carrier_errors" },
7465 { "rx_crc_errors" },
7466 { "rx_align_errors" },
7467 { "tx_single_collisions" },
7468 { "tx_multi_collisions" },
7469 { "tx_deferred" },
7470 { "tx_excess_collisions" },
7471 { "tx_late_collisions" },
7472 { "tx_total_collisions" },
7473 { "rx_fragments" },
7474 { "rx_jabbers" },
7475 { "rx_undersize_packets" },
7476 { "rx_oversize_packets" },
7477 { "rx_64_byte_packets" },
7478 { "rx_65_to_127_byte_packets" },
7479 { "rx_128_to_255_byte_packets" },
7480 { "rx_256_to_511_byte_packets" },
7481 { "rx_512_to_1023_byte_packets" },
7482 { "rx_1024_to_1522_byte_packets" },
7483 { "rx_1523_to_9022_byte_packets" },
7484 { "tx_64_byte_packets" },
7485 { "tx_65_to_127_byte_packets" },
7486 { "tx_128_to_255_byte_packets" },
7487 { "tx_256_to_511_byte_packets" },
7488 { "tx_512_to_1023_byte_packets" },
7489 { "tx_1024_to_1522_byte_packets" },
7490 { "tx_1523_to_9022_byte_packets" },
7491 { "rx_xon_frames" },
7492 { "rx_xoff_frames" },
7493 { "tx_xon_frames" },
7494 { "tx_xoff_frames" },
7495 { "rx_mac_ctrl_frames" },
7496 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007497 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007498 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007499 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007500};
7501
Jim Cromie0db83cd2012-04-10 14:56:03 +00007502#define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
Michael Chan790dab22009-08-21 16:20:47 +00007503
Michael Chanb6016b72005-05-26 13:03:09 -07007504#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7505
Arjan van de Venf71e1302006-03-03 21:33:57 -05007506static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007507 STATS_OFFSET32(stat_IfHCInOctets_hi),
7508 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7509 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7510 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7511 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7512 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7513 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7514 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7515 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7516 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7517 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007518 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7519 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7520 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7521 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7522 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7523 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7524 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7525 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7526 STATS_OFFSET32(stat_EtherStatsCollisions),
7527 STATS_OFFSET32(stat_EtherStatsFragments),
7528 STATS_OFFSET32(stat_EtherStatsJabbers),
7529 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7530 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7531 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7532 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7533 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7534 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7535 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7536 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7537 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7538 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7539 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7540 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7541 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7542 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7543 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7544 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7545 STATS_OFFSET32(stat_XonPauseFramesReceived),
7546 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7547 STATS_OFFSET32(stat_OutXonSent),
7548 STATS_OFFSET32(stat_OutXoffSent),
7549 STATS_OFFSET32(stat_MacControlFramesReceived),
7550 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007551 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007552 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007553 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007554};
7555
7556/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7557 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007558 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007559static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007560 8,0,8,8,8,8,8,8,8,8,
7561 4,0,4,4,4,4,4,4,4,4,
7562 4,4,4,4,4,4,4,4,4,4,
7563 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007564 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007565};
7566
Michael Chan5b0c76a2005-11-04 08:45:49 -08007567static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7568 8,0,8,8,8,8,8,8,8,8,
7569 4,4,4,4,4,4,4,4,4,4,
7570 4,4,4,4,4,4,4,4,4,4,
7571 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007572 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007573};
7574
Michael Chanb6016b72005-05-26 13:03:09 -07007575#define BNX2_NUM_TESTS 6
7576
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007577static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007578 char string[ETH_GSTRING_LEN];
7579} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7580 { "register_test (offline)" },
7581 { "memory_test (offline)" },
7582 { "loopback_test (offline)" },
7583 { "nvram_test (online)" },
7584 { "interrupt_test (online)" },
7585 { "link_test (online)" },
7586};
7587
7588static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007589bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007590{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007591 switch (sset) {
7592 case ETH_SS_TEST:
7593 return BNX2_NUM_TESTS;
7594 case ETH_SS_STATS:
7595 return BNX2_NUM_STATS;
7596 default:
7597 return -EOPNOTSUPP;
7598 }
Michael Chanb6016b72005-05-26 13:03:09 -07007599}
7600
7601static void
7602bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7603{
Michael Chan972ec0d2006-01-23 16:12:43 -08007604 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007605
7606 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7607 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007608 int i;
7609
Michael Chan212f9932010-04-27 11:28:10 +00007610 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007611 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7612 bnx2_free_skbs(bp);
7613
7614 if (bnx2_test_registers(bp) != 0) {
7615 buf[0] = 1;
7616 etest->flags |= ETH_TEST_FL_FAILED;
7617 }
7618 if (bnx2_test_memory(bp) != 0) {
7619 buf[1] = 1;
7620 etest->flags |= ETH_TEST_FL_FAILED;
7621 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007622 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007623 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007624
Michael Chan9f52b562008-10-09 12:21:46 -07007625 if (!netif_running(bp->dev))
7626 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007627 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007628 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007629 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007630 }
7631
7632 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007633 for (i = 0; i < 7; i++) {
7634 if (bp->link_up)
7635 break;
7636 msleep_interruptible(1000);
7637 }
Michael Chanb6016b72005-05-26 13:03:09 -07007638 }
7639
7640 if (bnx2_test_nvram(bp) != 0) {
7641 buf[3] = 1;
7642 etest->flags |= ETH_TEST_FL_FAILED;
7643 }
7644 if (bnx2_test_intr(bp) != 0) {
7645 buf[4] = 1;
7646 etest->flags |= ETH_TEST_FL_FAILED;
7647 }
7648
7649 if (bnx2_test_link(bp) != 0) {
7650 buf[5] = 1;
7651 etest->flags |= ETH_TEST_FL_FAILED;
7652
7653 }
7654}
7655
7656static void
7657bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7658{
7659 switch (stringset) {
7660 case ETH_SS_STATS:
7661 memcpy(buf, bnx2_stats_str_arr,
7662 sizeof(bnx2_stats_str_arr));
7663 break;
7664 case ETH_SS_TEST:
7665 memcpy(buf, bnx2_tests_str_arr,
7666 sizeof(bnx2_tests_str_arr));
7667 break;
7668 }
7669}
7670
Michael Chanb6016b72005-05-26 13:03:09 -07007671static void
7672bnx2_get_ethtool_stats(struct net_device *dev,
7673 struct ethtool_stats *stats, u64 *buf)
7674{
Michael Chan972ec0d2006-01-23 16:12:43 -08007675 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007676 int i;
7677 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007678 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007679 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007680
7681 if (hw_stats == NULL) {
7682 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7683 return;
7684 }
7685
Michael Chan4ce45e02012-12-06 10:33:10 +00007686 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
7687 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) ||
7688 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A2) ||
7689 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007690 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007691 else
7692 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007693
7694 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007695 unsigned long offset;
7696
Michael Chanb6016b72005-05-26 13:03:09 -07007697 if (stats_len_arr[i] == 0) {
7698 /* skip this counter */
7699 buf[i] = 0;
7700 continue;
7701 }
Michael Chan354fcd72010-01-17 07:30:44 +00007702
7703 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007704 if (stats_len_arr[i] == 4) {
7705 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007706 buf[i] = (u64) *(hw_stats + offset) +
7707 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007708 continue;
7709 }
7710 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007711 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7712 *(hw_stats + offset + 1) +
7713 (((u64) *(temp_stats + offset)) << 32) +
7714 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007715 }
7716}
7717
7718static int
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007719bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
Michael Chanb6016b72005-05-26 13:03:09 -07007720{
Michael Chan972ec0d2006-01-23 16:12:43 -08007721 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007722
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007723 switch (state) {
7724 case ETHTOOL_ID_ACTIVE:
Michael Chane503e062012-12-06 10:33:08 +00007725 bp->leds_save = BNX2_RD(bp, BNX2_MISC_CFG);
7726 BNX2_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
Allan, Bruce Wfce55922011-04-13 13:09:10 +00007727 return 1; /* cycle on/off once per second */
Michael Chanb6016b72005-05-26 13:03:09 -07007728
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007729 case ETHTOOL_ID_ON:
Michael Chane503e062012-12-06 10:33:08 +00007730 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7731 BNX2_EMAC_LED_1000MB_OVERRIDE |
7732 BNX2_EMAC_LED_100MB_OVERRIDE |
7733 BNX2_EMAC_LED_10MB_OVERRIDE |
7734 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7735 BNX2_EMAC_LED_TRAFFIC);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007736 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007737
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007738 case ETHTOOL_ID_OFF:
Michael Chane503e062012-12-06 10:33:08 +00007739 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007740 break;
7741
7742 case ETHTOOL_ID_INACTIVE:
Michael Chane503e062012-12-06 10:33:08 +00007743 BNX2_WR(bp, BNX2_EMAC_LED, 0);
7744 BNX2_WR(bp, BNX2_MISC_CFG, bp->leds_save);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007745 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007746 }
Michael Chan9f52b562008-10-09 12:21:46 -07007747
Michael Chanb6016b72005-05-26 13:03:09 -07007748 return 0;
7749}
7750
Michael Chanfdc85412010-07-03 20:42:16 +00007751static int
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007752bnx2_set_features(struct net_device *dev, netdev_features_t features)
Michael Chanfdc85412010-07-03 20:42:16 +00007753{
Jesse Gross7d0fd212010-10-20 13:56:09 +00007754 struct bnx2 *bp = netdev_priv(dev);
Jesse Gross7d0fd212010-10-20 13:56:09 +00007755
Michael Chan7c810472011-01-24 12:59:02 +00007756 /* TSO with VLAN tag won't work with current firmware */
Patrick McHardyf6469682013-04-19 02:04:27 +00007757 if (features & NETIF_F_HW_VLAN_CTAG_TX)
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007758 dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
7759 else
7760 dev->vlan_features &= ~NETIF_F_ALL_TSO;
Michael Chan7c810472011-01-24 12:59:02 +00007761
Patrick McHardyf6469682013-04-19 02:04:27 +00007762 if ((!!(features & NETIF_F_HW_VLAN_CTAG_RX) !=
Jesse Gross7d0fd212010-10-20 13:56:09 +00007763 !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
7764 netif_running(dev)) {
7765 bnx2_netif_stop(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007766 dev->features = features;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007767 bnx2_set_rx_mode(dev);
7768 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
7769 bnx2_netif_start(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007770 return 1;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007771 }
7772
7773 return 0;
Michael Chanfdc85412010-07-03 20:42:16 +00007774}
7775
Michael Chanb0332812012-02-05 15:24:38 +00007776static void bnx2_get_channels(struct net_device *dev,
7777 struct ethtool_channels *channels)
7778{
7779 struct bnx2 *bp = netdev_priv(dev);
7780 u32 max_rx_rings = 1;
7781 u32 max_tx_rings = 1;
7782
7783 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7784 max_rx_rings = RX_MAX_RINGS;
7785 max_tx_rings = TX_MAX_RINGS;
7786 }
7787
7788 channels->max_rx = max_rx_rings;
7789 channels->max_tx = max_tx_rings;
7790 channels->max_other = 0;
7791 channels->max_combined = 0;
7792 channels->rx_count = bp->num_rx_rings;
7793 channels->tx_count = bp->num_tx_rings;
7794 channels->other_count = 0;
7795 channels->combined_count = 0;
7796}
7797
7798static int bnx2_set_channels(struct net_device *dev,
7799 struct ethtool_channels *channels)
7800{
7801 struct bnx2 *bp = netdev_priv(dev);
7802 u32 max_rx_rings = 1;
7803 u32 max_tx_rings = 1;
7804 int rc = 0;
7805
7806 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7807 max_rx_rings = RX_MAX_RINGS;
7808 max_tx_rings = TX_MAX_RINGS;
7809 }
7810 if (channels->rx_count > max_rx_rings ||
7811 channels->tx_count > max_tx_rings)
7812 return -EINVAL;
7813
7814 bp->num_req_rx_rings = channels->rx_count;
7815 bp->num_req_tx_rings = channels->tx_count;
7816
7817 if (netif_running(dev))
7818 rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
7819 bp->tx_ring_size, true);
7820
7821 return rc;
7822}
7823
Jeff Garzik7282d492006-09-13 14:30:00 -04007824static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007825 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007826 .get_regs_len = bnx2_get_regs_len,
7827 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007828 .get_wol = bnx2_get_wol,
7829 .set_wol = bnx2_set_wol,
7830 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007831 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007832 .get_eeprom_len = bnx2_get_eeprom_len,
7833 .get_eeprom = bnx2_get_eeprom,
7834 .set_eeprom = bnx2_set_eeprom,
7835 .get_coalesce = bnx2_get_coalesce,
7836 .set_coalesce = bnx2_set_coalesce,
7837 .get_ringparam = bnx2_get_ringparam,
7838 .set_ringparam = bnx2_set_ringparam,
7839 .get_pauseparam = bnx2_get_pauseparam,
7840 .set_pauseparam = bnx2_set_pauseparam,
Michael Chanb6016b72005-05-26 13:03:09 -07007841 .self_test = bnx2_self_test,
7842 .get_strings = bnx2_get_strings,
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007843 .set_phys_id = bnx2_set_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007844 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007845 .get_sset_count = bnx2_get_sset_count,
Michael Chanb0332812012-02-05 15:24:38 +00007846 .get_channels = bnx2_get_channels,
7847 .set_channels = bnx2_set_channels,
Philippe Reynes08e10d42016-11-13 23:33:46 +01007848 .get_link_ksettings = bnx2_get_link_ksettings,
7849 .set_link_ksettings = bnx2_set_link_ksettings,
Michael Chanb6016b72005-05-26 13:03:09 -07007850};
7851
7852/* Called with rtnl_lock */
7853static int
7854bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7855{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007856 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007857 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007858 int err;
7859
7860 switch(cmd) {
7861 case SIOCGMIIPHY:
7862 data->phy_id = bp->phy_addr;
7863
7864 /* fallthru */
7865 case SIOCGMIIREG: {
7866 u32 mii_regval;
7867
Michael Chan583c28e2008-01-21 19:51:35 -08007868 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007869 return -EOPNOTSUPP;
7870
Michael Chandad3e452007-05-03 13:18:03 -07007871 if (!netif_running(dev))
7872 return -EAGAIN;
7873
Michael Chanc770a652005-08-25 15:38:39 -07007874 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007875 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007876 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007877
7878 data->val_out = mii_regval;
7879
7880 return err;
7881 }
7882
7883 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007884 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007885 return -EOPNOTSUPP;
7886
Michael Chandad3e452007-05-03 13:18:03 -07007887 if (!netif_running(dev))
7888 return -EAGAIN;
7889
Michael Chanc770a652005-08-25 15:38:39 -07007890 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007891 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007892 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007893
7894 return err;
7895
7896 default:
7897 /* do nothing */
7898 break;
7899 }
7900 return -EOPNOTSUPP;
7901}
7902
7903/* Called with rtnl_lock */
7904static int
7905bnx2_change_mac_addr(struct net_device *dev, void *p)
7906{
7907 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007908 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007909
Michael Chan73eef4c2005-08-25 15:39:15 -07007910 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00007911 return -EADDRNOTAVAIL;
Michael Chan73eef4c2005-08-25 15:39:15 -07007912
Michael Chanb6016b72005-05-26 13:03:09 -07007913 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7914 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007915 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007916
7917 return 0;
7918}
7919
7920/* Called with rtnl_lock */
7921static int
7922bnx2_change_mtu(struct net_device *dev, int new_mtu)
7923{
Michael Chan972ec0d2006-01-23 16:12:43 -08007924 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007925
Michael Chanb6016b72005-05-26 13:03:09 -07007926 dev->mtu = new_mtu;
Michael Chanb0332812012-02-05 15:24:38 +00007927 return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
7928 false);
Michael Chanb6016b72005-05-26 13:03:09 -07007929}
7930
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007931#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007932static void
7933poll_bnx2(struct net_device *dev)
7934{
Michael Chan972ec0d2006-01-23 16:12:43 -08007935 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007936 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007937
Neil Hormanb2af2c12008-11-12 16:23:44 -08007938 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007939 struct bnx2_irq *irq = &bp->irq_tbl[i];
7940
7941 disable_irq(irq->vector);
7942 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7943 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007944 }
Michael Chanb6016b72005-05-26 13:03:09 -07007945}
7946#endif
7947
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007948static void
Michael Chan253c8b72007-01-08 19:56:01 -08007949bnx2_get_5709_media(struct bnx2 *bp)
7950{
Michael Chane503e062012-12-06 10:33:08 +00007951 u32 val = BNX2_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
Michael Chan253c8b72007-01-08 19:56:01 -08007952 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7953 u32 strap;
7954
7955 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7956 return;
7957 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007958 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007959 return;
7960 }
7961
7962 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7963 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7964 else
7965 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7966
Michael Chanaefd90e2012-06-16 15:45:43 +00007967 if (bp->func == 0) {
Michael Chan253c8b72007-01-08 19:56:01 -08007968 switch (strap) {
7969 case 0x4:
7970 case 0x5:
7971 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007972 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007973 return;
7974 }
7975 } else {
7976 switch (strap) {
7977 case 0x1:
7978 case 0x2:
7979 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007980 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007981 return;
7982 }
7983 }
7984}
7985
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007986static void
Michael Chan883e5152007-05-03 13:25:11 -07007987bnx2_get_pci_speed(struct bnx2 *bp)
7988{
7989 u32 reg;
7990
Michael Chane503e062012-12-06 10:33:08 +00007991 reg = BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS);
Michael Chan883e5152007-05-03 13:25:11 -07007992 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7993 u32 clkreg;
7994
David S. Millerf86e82f2008-01-21 17:15:40 -08007995 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007996
Michael Chane503e062012-12-06 10:33:08 +00007997 clkreg = BNX2_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
Michael Chan883e5152007-05-03 13:25:11 -07007998
7999 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
8000 switch (clkreg) {
8001 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
8002 bp->bus_speed_mhz = 133;
8003 break;
8004
8005 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
8006 bp->bus_speed_mhz = 100;
8007 break;
8008
8009 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
8010 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
8011 bp->bus_speed_mhz = 66;
8012 break;
8013
8014 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
8015 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
8016 bp->bus_speed_mhz = 50;
8017 break;
8018
8019 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
8020 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
8021 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
8022 bp->bus_speed_mhz = 33;
8023 break;
8024 }
8025 }
8026 else {
8027 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
8028 bp->bus_speed_mhz = 66;
8029 else
8030 bp->bus_speed_mhz = 33;
8031 }
8032
8033 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08008034 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07008035
8036}
8037
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008038static void
Michael Chan76d99062009-12-03 09:46:34 +00008039bnx2_read_vpd_fw_ver(struct bnx2 *bp)
8040{
Matt Carlsondf25bc32010-02-26 14:04:44 +00008041 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00008042 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00008043 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00008044
Michael Chan012093f2009-12-03 15:58:00 -08008045#define BNX2_VPD_NVRAM_OFFSET 0x300
8046#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00008047#define BNX2_MAX_VER_SLEN 30
8048
8049 data = kmalloc(256, GFP_KERNEL);
8050 if (!data)
8051 return;
8052
Michael Chan012093f2009-12-03 15:58:00 -08008053 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
8054 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00008055 if (rc)
8056 goto vpd_done;
8057
Michael Chan012093f2009-12-03 15:58:00 -08008058 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
8059 data[i] = data[i + BNX2_VPD_LEN + 3];
8060 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
8061 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
8062 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00008063 }
8064
Matt Carlsondf25bc32010-02-26 14:04:44 +00008065 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
8066 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00008067 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00008068
8069 rosize = pci_vpd_lrdt_size(&data[i]);
8070 i += PCI_VPD_LRDT_TAG_SIZE;
8071 block_end = i + rosize;
8072
8073 if (block_end > BNX2_VPD_LEN)
8074 goto vpd_done;
8075
8076 j = pci_vpd_find_info_keyword(data, i, rosize,
8077 PCI_VPD_RO_KEYWORD_MFR_ID);
8078 if (j < 0)
8079 goto vpd_done;
8080
8081 len = pci_vpd_info_field_size(&data[j]);
8082
8083 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8084 if (j + len > block_end || len != 4 ||
8085 memcmp(&data[j], "1028", 4))
8086 goto vpd_done;
8087
8088 j = pci_vpd_find_info_keyword(data, i, rosize,
8089 PCI_VPD_RO_KEYWORD_VENDOR0);
8090 if (j < 0)
8091 goto vpd_done;
8092
8093 len = pci_vpd_info_field_size(&data[j]);
8094
8095 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8096 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
8097 goto vpd_done;
8098
8099 memcpy(bp->fw_version, &data[j], len);
8100 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00008101
8102vpd_done:
8103 kfree(data);
8104}
8105
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008106static int
Michael Chanb6016b72005-05-26 13:03:09 -07008107bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
8108{
8109 struct bnx2 *bp;
Michael Chan58fc2ea2007-07-07 22:52:02 -07008110 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07008111 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07008112 u64 dma_mask, persist_dma_mask;
John Feeneycd709aa2010-08-22 17:45:53 +00008113 int err;
Michael Chanb6016b72005-05-26 13:03:09 -07008114
Michael Chanb6016b72005-05-26 13:03:09 -07008115 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008116 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008117
8118 bp->flags = 0;
8119 bp->phy_flags = 0;
8120
Michael Chan354fcd72010-01-17 07:30:44 +00008121 bp->temp_stats_blk =
8122 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
8123
8124 if (bp->temp_stats_blk == NULL) {
8125 rc = -ENOMEM;
8126 goto err_out;
8127 }
8128
Michael Chanb6016b72005-05-26 13:03:09 -07008129 /* enable device (incl. PCI PM wakeup), and bus-mastering */
8130 rc = pci_enable_device(pdev);
8131 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008132 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008133 goto err_out;
8134 }
8135
8136 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008137 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008138 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008139 rc = -ENODEV;
8140 goto err_out_disable;
8141 }
8142
8143 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
8144 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008145 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008146 goto err_out_disable;
8147 }
8148
8149 pci_set_master(pdev);
8150
Yijing Wang85768272013-06-18 16:12:37 +08008151 bp->pm_cap = pdev->pm_cap;
Michael Chanb6016b72005-05-26 13:03:09 -07008152 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008153 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008154 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008155 rc = -EIO;
8156 goto err_out_release;
8157 }
8158
Michael Chanb6016b72005-05-26 13:03:09 -07008159 bp->dev = dev;
8160 bp->pdev = pdev;
8161
8162 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07008163 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00008164#ifdef BCM_CNIC
8165 mutex_init(&bp->cnic_lock);
8166#endif
David Howellsc4028952006-11-22 14:57:56 +00008167 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07008168
Francois Romieuc0357e92012-03-09 14:51:47 +01008169 bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
8170 TX_MAX_TSS_RINGS + 1));
Michael Chanb6016b72005-05-26 13:03:09 -07008171 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008172 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008173 rc = -ENOMEM;
8174 goto err_out_release;
8175 }
8176
8177 /* Configure byte swap and enable write to the reg_window registers.
8178 * Rely on CPU to do target byte swapping on big endian systems
8179 * The chip's target access swapping will not swap all accesses
8180 */
Michael Chane503e062012-12-06 10:33:08 +00008181 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG,
8182 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
8183 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
Michael Chanb6016b72005-05-26 13:03:09 -07008184
Michael Chane503e062012-12-06 10:33:08 +00008185 bp->chip_id = BNX2_RD(bp, BNX2_MISC_ID);
Michael Chanb6016b72005-05-26 13:03:09 -07008186
Michael Chan4ce45e02012-12-06 10:33:10 +00008187 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Jon Masone82760e2011-06-27 07:44:43 +00008188 if (!pci_is_pcie(pdev)) {
8189 dev_err(&pdev->dev, "Not PCIE, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07008190 rc = -EIO;
8191 goto err_out_unmap;
8192 }
David S. Millerf86e82f2008-01-21 17:15:40 -08008193 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan4ce45e02012-12-06 10:33:10 +00008194 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08008195 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chanc239f272010-10-11 16:12:28 -07008196
8197 /* AER (Advanced Error Reporting) hooks */
8198 err = pci_enable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008199 if (!err)
8200 bp->flags |= BNX2_FLAG_AER_ENABLED;
Michael Chanc239f272010-10-11 16:12:28 -07008201
Michael Chan883e5152007-05-03 13:25:11 -07008202 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08008203 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
8204 if (bp->pcix_cap == 0) {
8205 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008206 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08008207 rc = -EIO;
8208 goto err_out_unmap;
8209 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00008210 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08008211 }
8212
Michael Chan4ce45e02012-12-06 10:33:10 +00008213 if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8214 BNX2_CHIP_REV(bp) != BNX2_CHIP_REV_Ax) {
Yijing Wang555a8422013-08-08 21:02:22 +08008215 if (pdev->msix_cap)
David S. Millerf86e82f2008-01-21 17:15:40 -08008216 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08008217 }
8218
Michael Chan4ce45e02012-12-06 10:33:10 +00008219 if (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0 &&
8220 BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A1) {
Yijing Wang555a8422013-08-08 21:02:22 +08008221 if (pdev->msi_cap)
David S. Millerf86e82f2008-01-21 17:15:40 -08008222 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07008223 }
8224
Michael Chan40453c82007-05-03 13:19:18 -07008225 /* 5708 cannot support DMA addresses > 40-bit. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008226 if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07008227 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07008228 else
Yang Hongyang6a355282009-04-06 19:01:13 -07008229 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07008230
8231 /* Configure DMA attributes. */
8232 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8233 dev->features |= NETIF_F_HIGHDMA;
8234 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8235 if (rc) {
8236 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008237 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008238 goto err_out_unmap;
8239 }
Yang Hongyang284901a2009-04-06 19:01:15 -07008240 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008241 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008242 goto err_out_unmap;
8243 }
8244
David S. Millerf86e82f2008-01-21 17:15:40 -08008245 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07008246 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008247
8248 /* 5706A0 may falsely detect SERR and PERR. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008249 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chane503e062012-12-06 10:33:08 +00008250 reg = BNX2_RD(bp, PCI_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07008251 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Michael Chane503e062012-12-06 10:33:08 +00008252 BNX2_WR(bp, PCI_COMMAND, reg);
Michael Chan4ce45e02012-12-06 10:33:10 +00008253 } else if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08008254 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008255
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008256 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008257 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008258 goto err_out_unmap;
8259 }
8260
8261 bnx2_init_nvram(bp);
8262
Michael Chan2726d6e2008-01-29 21:35:05 -08008263 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008264
Michael Chanaefd90e2012-06-16 15:45:43 +00008265 if (bnx2_reg_rd_ind(bp, BNX2_MCP_TOE_ID) & BNX2_MCP_TOE_ID_FUNCTION_ID)
8266 bp->func = 1;
8267
Michael Chane3648b32005-11-04 08:51:21 -08008268 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008269 BNX2_SHM_HDR_SIGNATURE_SIG) {
Michael Chanaefd90e2012-06-16 15:45:43 +00008270 u32 off = bp->func << 2;
Michael Chan24cb2302007-01-25 15:49:56 -08008271
Michael Chan2726d6e2008-01-29 21:35:05 -08008272 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008273 } else
Michael Chane3648b32005-11-04 08:51:21 -08008274 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8275
Michael Chanb6016b72005-05-26 13:03:09 -07008276 /* Get the permanent MAC address. First we need to make sure the
8277 * firmware is actually running.
8278 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008279 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008280
8281 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8282 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008283 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008284 rc = -ENODEV;
8285 goto err_out_unmap;
8286 }
8287
Michael Chan76d99062009-12-03 09:46:34 +00008288 bnx2_read_vpd_fw_ver(bp);
8289
8290 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008291 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008292 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008293 u8 num, k, skip0;
8294
Michael Chan76d99062009-12-03 09:46:34 +00008295 if (i == 0) {
8296 bp->fw_version[j++] = 'b';
8297 bp->fw_version[j++] = 'c';
8298 bp->fw_version[j++] = ' ';
8299 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008300 num = (u8) (reg >> (24 - (i * 8)));
8301 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8302 if (num >= k || !skip0 || k == 1) {
8303 bp->fw_version[j++] = (num / k) + '0';
8304 skip0 = 0;
8305 }
8306 }
8307 if (i != 2)
8308 bp->fw_version[j++] = '.';
8309 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008310 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008311 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8312 bp->wol = 1;
8313
8314 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008315 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008316
8317 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008318 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008319 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8320 break;
8321 msleep(10);
8322 }
8323 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008324 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008325 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8326 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8327 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008328 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008329
Michael Chan76d99062009-12-03 09:46:34 +00008330 if (j < 32)
8331 bp->fw_version[j++] = ' ';
8332 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008333 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan3aeb7d22011-07-20 14:55:25 +00008334 reg = be32_to_cpu(reg);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008335 memcpy(&bp->fw_version[j], &reg, 4);
8336 j += 4;
8337 }
8338 }
Michael Chanb6016b72005-05-26 13:03:09 -07008339
Michael Chan2726d6e2008-01-29 21:35:05 -08008340 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008341 bp->mac_addr[0] = (u8) (reg >> 8);
8342 bp->mac_addr[1] = (u8) reg;
8343
Michael Chan2726d6e2008-01-29 21:35:05 -08008344 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008345 bp->mac_addr[2] = (u8) (reg >> 24);
8346 bp->mac_addr[3] = (u8) (reg >> 16);
8347 bp->mac_addr[4] = (u8) (reg >> 8);
8348 bp->mac_addr[5] = (u8) reg;
8349
Michael Chan2bc40782012-12-06 10:33:09 +00008350 bp->tx_ring_size = BNX2_MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008351 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008352
Michael Chancf7474a2009-08-21 16:20:48 +00008353 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008354 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008355 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008356 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008357
Michael Chancf7474a2009-08-21 16:20:48 +00008358 bp->rx_quick_cons_trip_int = 2;
8359 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008360 bp->rx_ticks_int = 18;
8361 bp->rx_ticks = 18;
8362
Michael Chan7ea69202007-07-16 18:27:10 -07008363 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008364
Benjamin Liac392ab2008-09-18 16:40:49 -07008365 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008366
Michael Chan5b0c76a2005-11-04 08:45:49 -08008367 bp->phy_addr = 1;
8368
wangweidong8fae3072015-10-08 18:03:47 +08008369 /* allocate stats_blk */
8370 rc = bnx2_alloc_stats_blk(dev);
8371 if (rc)
8372 goto err_out_unmap;
8373
Michael Chanb6016b72005-05-26 13:03:09 -07008374 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008375 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan253c8b72007-01-08 19:56:01 -08008376 bnx2_get_5709_media(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00008377 else if (BNX2_CHIP_BOND(bp) & BNX2_CHIP_BOND_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008378 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008379
Michael Chan0d8a6572007-07-07 22:49:43 -07008380 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008381 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008382 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008383 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008384 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008385 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008386 bp->wol = 0;
8387 }
Michael Chan4ce45e02012-12-06 10:33:10 +00008388 if (BNX2_CHIP(bp) == BNX2_CHIP_5706) {
Michael Chan38ea3682008-02-23 19:48:57 -08008389 /* Don't do parallel detect on this board because of
8390 * some board problems. The link will not go down
8391 * if we do parallel detect.
8392 */
8393 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8394 pdev->subsystem_device == 0x310c)
8395 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8396 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008397 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008398 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008399 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008400 }
Michael Chan4ce45e02012-12-06 10:33:10 +00008401 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5706 ||
8402 BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008403 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chan4ce45e02012-12-06 10:33:10 +00008404 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8405 (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax ||
8406 BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008407 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008408
Michael Chan7c62e832008-07-14 22:39:03 -07008409 bnx2_init_fw_cap(bp);
8410
Michael Chan4ce45e02012-12-06 10:33:10 +00008411 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
8412 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
8413 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1) ||
Michael Chane503e062012-12-06 10:33:08 +00008414 !(BNX2_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008415 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008416 bp->wol = 0;
8417 }
Michael Chandda1e392006-01-23 16:08:14 -08008418
Michael Chan6d5e85c2013-08-06 15:50:08 -07008419 if (bp->flags & BNX2_FLAG_NO_WOL)
8420 device_set_wakeup_capable(&bp->pdev->dev, false);
8421 else
8422 device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
8423
Michael Chan4ce45e02012-12-06 10:33:10 +00008424 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07008425 bp->tx_quick_cons_trip_int =
8426 bp->tx_quick_cons_trip;
8427 bp->tx_ticks_int = bp->tx_ticks;
8428 bp->rx_quick_cons_trip_int =
8429 bp->rx_quick_cons_trip;
8430 bp->rx_ticks_int = bp->rx_ticks;
8431 bp->comp_prod_trip_int = bp->comp_prod_trip;
8432 bp->com_ticks_int = bp->com_ticks;
8433 bp->cmd_ticks_int = bp->cmd_ticks;
8434 }
8435
Michael Chanf9317a42006-09-29 17:06:23 -07008436 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8437 *
8438 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8439 * with byte enables disabled on the unused 32-bit word. This is legal
8440 * but causes problems on the AMD 8132 which will eventually stop
8441 * responding after a while.
8442 *
8443 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008444 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008445 */
Michael Chan4ce45e02012-12-06 10:33:10 +00008446 if (BNX2_CHIP(bp) == BNX2_CHIP_5706 && disable_msi == 0) {
Michael Chanf9317a42006-09-29 17:06:23 -07008447 struct pci_dev *amd_8132 = NULL;
8448
8449 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8450 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8451 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008452
Auke Kok44c10132007-06-08 15:46:36 -07008453 if (amd_8132->revision >= 0x10 &&
8454 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008455 disable_msi = 1;
8456 pci_dev_put(amd_8132);
8457 break;
8458 }
8459 }
8460 }
8461
Michael Chandeaf3912007-07-07 22:48:00 -07008462 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008463 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8464
Kees Cooke99e88a2017-10-16 14:43:17 -07008465 timer_setup(&bp->timer, bnx2_timer, 0);
Benjamin Liac392ab2008-09-18 16:40:49 -07008466 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008467
Michael Chan7625eb22011-06-08 19:29:36 +00008468#ifdef BCM_CNIC
Michael Chan41c21782011-07-13 17:24:22 +00008469 if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
8470 bp->cnic_eth_dev.max_iscsi_conn =
8471 (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
8472 BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +00008473 bp->cnic_probe = bnx2_cnic_probe;
Michael Chan7625eb22011-06-08 19:29:36 +00008474#endif
Michael Chanc239f272010-10-11 16:12:28 -07008475 pci_save_state(pdev);
8476
Michael Chanb6016b72005-05-26 13:03:09 -07008477 return 0;
8478
8479err_out_unmap:
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008480 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008481 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008482 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8483 }
Michael Chanc239f272010-10-11 16:12:28 -07008484
Francois Romieuc0357e92012-03-09 14:51:47 +01008485 pci_iounmap(pdev, bp->regview);
8486 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008487
8488err_out_release:
8489 pci_release_regions(pdev);
8490
8491err_out_disable:
8492 pci_disable_device(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008493
8494err_out:
wangweidong3703ebe2015-10-13 10:05:19 +08008495 kfree(bp->temp_stats_blk);
8496
Michael Chanb6016b72005-05-26 13:03:09 -07008497 return rc;
8498}
8499
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008500static char *
Michael Chan883e5152007-05-03 13:25:11 -07008501bnx2_bus_string(struct bnx2 *bp, char *str)
8502{
8503 char *s = str;
8504
David S. Millerf86e82f2008-01-21 17:15:40 -08008505 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008506 s += sprintf(s, "PCI Express");
8507 } else {
8508 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008509 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008510 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008511 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008512 s += sprintf(s, " 32-bit");
8513 else
8514 s += sprintf(s, " 64-bit");
8515 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8516 }
8517 return str;
8518}
8519
Michael Chanf048fa92010-06-01 15:05:36 +00008520static void
8521bnx2_del_napi(struct bnx2 *bp)
8522{
8523 int i;
8524
8525 for (i = 0; i < bp->irq_nvecs; i++)
8526 netif_napi_del(&bp->bnx2_napi[i].napi);
8527}
8528
8529static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008530bnx2_init_napi(struct bnx2 *bp)
8531{
Michael Chanb4b36042007-12-20 19:59:30 -08008532 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008533
Benjamin Li4327ba42010-03-23 13:13:11 +00008534 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008535 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8536 int (*poll)(struct napi_struct *, int);
8537
8538 if (i == 0)
8539 poll = bnx2_poll;
8540 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008541 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008542
8543 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008544 bnapi->bp = bp;
8545 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008546}
8547
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008548static const struct net_device_ops bnx2_netdev_ops = {
8549 .ndo_open = bnx2_open,
8550 .ndo_start_xmit = bnx2_start_xmit,
8551 .ndo_stop = bnx2_close,
Eric Dumazet5d07bf22010-07-08 04:08:43 +00008552 .ndo_get_stats64 = bnx2_get_stats64,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008553 .ndo_set_rx_mode = bnx2_set_rx_mode,
8554 .ndo_do_ioctl = bnx2_ioctl,
8555 .ndo_validate_addr = eth_validate_addr,
8556 .ndo_set_mac_address = bnx2_change_mac_addr,
8557 .ndo_change_mtu = bnx2_change_mtu,
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008558 .ndo_set_features = bnx2_set_features,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008559 .ndo_tx_timeout = bnx2_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008560#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008561 .ndo_poll_controller = poll_bnx2,
8562#endif
8563};
8564
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008565static int
Michael Chanb6016b72005-05-26 13:03:09 -07008566bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8567{
8568 static int version_printed = 0;
Francois Romieuc0357e92012-03-09 14:51:47 +01008569 struct net_device *dev;
Michael Chanb6016b72005-05-26 13:03:09 -07008570 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008571 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008572 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008573
8574 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008575 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008576
8577 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008578 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008579 if (!dev)
8580 return -ENOMEM;
8581
8582 rc = bnx2_init_board(pdev, dev);
Francois Romieuc0357e92012-03-09 14:51:47 +01008583 if (rc < 0)
8584 goto err_free;
Michael Chanb6016b72005-05-26 13:03:09 -07008585
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008586 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008587 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008588 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008589
Michael Chan972ec0d2006-01-23 16:12:43 -08008590 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008591
Michael Chan1b2f9222007-05-03 13:20:19 -07008592 pci_set_drvdata(pdev, dev);
8593
Baoquan He6df77862016-11-13 13:01:33 +08008594 /*
8595 * In-flight DMA from 1st kernel could continue going in kdump kernel.
8596 * New io-page table has been created before bnx2 does reset at open stage.
8597 * We have to wait for the in-flight DMA to complete to avoid it look up
8598 * into the newly created io-page table.
8599 */
8600 if (is_kdump_kernel())
8601 bnx2_wait_dma_complete(bp);
Baoquan He3e1be7a2016-09-09 22:43:12 +08008602
Joe Perchesd458cdf2013-10-01 19:04:40 -07008603 memcpy(dev->dev_addr, bp->mac_addr, ETH_ALEN);
Michael Chan1b2f9222007-05-03 13:20:19 -07008604
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008605 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
8606 NETIF_F_TSO | NETIF_F_TSO_ECN |
8607 NETIF_F_RXHASH | NETIF_F_RXCSUM;
8608
Michael Chan4ce45e02012-12-06 10:33:10 +00008609 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008610 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8611
8612 dev->vlan_features = dev->hw_features;
Patrick McHardyf6469682013-04-19 02:04:27 +00008613 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008614 dev->features |= dev->hw_features;
Jiri Pirko01789342011-08-16 06:29:00 +00008615 dev->priv_flags |= IFF_UNICAST_FLT;
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04008616 dev->min_mtu = MIN_ETHERNET_PACKET_SIZE;
8617 dev->max_mtu = MAX_ETHERNET_JUMBO_PACKET_SIZE;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008618
Ivan Vecera26caa342015-02-26 14:48:07 +01008619 if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
8620 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
8621
Michael Chanb6016b72005-05-26 13:03:09 -07008622 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008623 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008624 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008625 }
8626
Francois Romieuc0357e92012-03-09 14:51:47 +01008627 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
8628 "node addr %pM\n", board_info[ent->driver_data].name,
Michael Chan4ce45e02012-12-06 10:33:10 +00008629 ((BNX2_CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8630 ((BNX2_CHIP_ID(bp) & 0x0ff0) >> 4),
Francois Romieuc0357e92012-03-09 14:51:47 +01008631 bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
8632 pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008633
Michael Chanb6016b72005-05-26 13:03:09 -07008634 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008635
8636error:
Michael Chanfda4d852012-12-11 18:24:20 -08008637 pci_iounmap(pdev, bp->regview);
Michael Chan57579f72009-04-04 16:51:14 -07008638 pci_release_regions(pdev);
8639 pci_disable_device(pdev);
Francois Romieuc0357e92012-03-09 14:51:47 +01008640err_free:
wangweidong8fae3072015-10-08 18:03:47 +08008641 bnx2_free_stats_blk(dev);
Michael Chan57579f72009-04-04 16:51:14 -07008642 free_netdev(dev);
8643 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008644}
8645
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008646static void
Michael Chanb6016b72005-05-26 13:03:09 -07008647bnx2_remove_one(struct pci_dev *pdev)
8648{
8649 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008650 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008651
8652 unregister_netdev(dev);
8653
Neil Horman8333a462011-04-26 10:30:11 +00008654 del_timer_sync(&bp->timer);
Michael Chancd634012011-07-15 06:53:58 +00008655 cancel_work_sync(&bp->reset_task);
Neil Horman8333a462011-04-26 10:30:11 +00008656
Francois Romieuc0357e92012-03-09 14:51:47 +01008657 pci_iounmap(bp->pdev, bp->regview);
Michael Chanb6016b72005-05-26 13:03:09 -07008658
wangweidong8fae3072015-10-08 18:03:47 +08008659 bnx2_free_stats_blk(dev);
Michael Chan354fcd72010-01-17 07:30:44 +00008660 kfree(bp->temp_stats_blk);
8661
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008662 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008663 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008664 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8665 }
John Feeneycd709aa2010-08-22 17:45:53 +00008666
françois romieu7880b722011-09-30 00:36:52 +00008667 bnx2_release_firmware(bp);
8668
Michael Chanc239f272010-10-11 16:12:28 -07008669 free_netdev(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008670
Michael Chanb6016b72005-05-26 13:03:09 -07008671 pci_release_regions(pdev);
8672 pci_disable_device(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008673}
8674
Daniel J Blueman77d149c2014-04-11 16:14:26 +08008675#ifdef CONFIG_PM_SLEEP
Michael Chanb6016b72005-05-26 13:03:09 -07008676static int
Michael Chan28fb4eb2013-08-06 15:50:10 -07008677bnx2_suspend(struct device *device)
Michael Chanb6016b72005-05-26 13:03:09 -07008678{
Michael Chan28fb4eb2013-08-06 15:50:10 -07008679 struct pci_dev *pdev = to_pci_dev(device);
Michael Chanb6016b72005-05-26 13:03:09 -07008680 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008681 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008682
Michael Chan28fb4eb2013-08-06 15:50:10 -07008683 if (netif_running(dev)) {
8684 cancel_work_sync(&bp->reset_task);
8685 bnx2_netif_stop(bp, true);
8686 netif_device_detach(dev);
8687 del_timer_sync(&bp->timer);
8688 bnx2_shutdown_chip(bp);
8689 __bnx2_free_irq(bp);
8690 bnx2_free_skbs(bp);
8691 }
8692 bnx2_setup_wol(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008693 return 0;
8694}
8695
8696static int
Michael Chan28fb4eb2013-08-06 15:50:10 -07008697bnx2_resume(struct device *device)
Michael Chanb6016b72005-05-26 13:03:09 -07008698{
Michael Chan28fb4eb2013-08-06 15:50:10 -07008699 struct pci_dev *pdev = to_pci_dev(device);
Michael Chanb6016b72005-05-26 13:03:09 -07008700 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008701 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008702
8703 if (!netif_running(dev))
8704 return 0;
8705
Pavel Machek829ca9a2005-09-03 15:56:56 -07008706 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008707 netif_device_attach(dev);
Michael Chan28fb4eb2013-08-06 15:50:10 -07008708 bnx2_request_irq(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07008709 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008710 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008711 return 0;
8712}
8713
Michael Chan28fb4eb2013-08-06 15:50:10 -07008714static SIMPLE_DEV_PM_OPS(bnx2_pm_ops, bnx2_suspend, bnx2_resume);
8715#define BNX2_PM_OPS (&bnx2_pm_ops)
8716
8717#else
8718
8719#define BNX2_PM_OPS NULL
8720
8721#endif /* CONFIG_PM_SLEEP */
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008722/**
8723 * bnx2_io_error_detected - called when PCI error is detected
8724 * @pdev: Pointer to PCI device
8725 * @state: The current pci connection state
8726 *
8727 * This function is called after a PCI bus error affecting
8728 * this device has been detected.
8729 */
8730static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8731 pci_channel_state_t state)
8732{
8733 struct net_device *dev = pci_get_drvdata(pdev);
8734 struct bnx2 *bp = netdev_priv(dev);
8735
8736 rtnl_lock();
8737 netif_device_detach(dev);
8738
Dean Nelson2ec3de22009-07-31 09:13:18 +00008739 if (state == pci_channel_io_perm_failure) {
8740 rtnl_unlock();
8741 return PCI_ERS_RESULT_DISCONNECT;
8742 }
8743
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008744 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008745 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008746 del_timer_sync(&bp->timer);
8747 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8748 }
8749
8750 pci_disable_device(pdev);
8751 rtnl_unlock();
8752
8753 /* Request a slot slot reset. */
8754 return PCI_ERS_RESULT_NEED_RESET;
8755}
8756
8757/**
8758 * bnx2_io_slot_reset - called after the pci bus has been reset.
8759 * @pdev: Pointer to PCI device
8760 *
8761 * Restart the card from scratch, as if from a cold-boot.
8762 */
8763static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8764{
8765 struct net_device *dev = pci_get_drvdata(pdev);
8766 struct bnx2 *bp = netdev_priv(dev);
Michael Chan02481bc2013-08-06 15:50:07 -07008767 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
8768 int err = 0;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008769
8770 rtnl_lock();
8771 if (pci_enable_device(pdev)) {
8772 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008773 "Cannot re-enable PCI device after reset\n");
John Feeneycd709aa2010-08-22 17:45:53 +00008774 } else {
8775 pci_set_master(pdev);
8776 pci_restore_state(pdev);
8777 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008778
Michael Chan25bfb1d2013-08-06 15:50:11 -07008779 if (netif_running(dev))
Michael Chan02481bc2013-08-06 15:50:07 -07008780 err = bnx2_init_nic(bp, 1);
Michael Chan25bfb1d2013-08-06 15:50:11 -07008781
Michael Chan02481bc2013-08-06 15:50:07 -07008782 if (!err)
8783 result = PCI_ERS_RESULT_RECOVERED;
8784 }
8785
8786 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(dev)) {
8787 bnx2_napi_enable(bp);
8788 dev_close(dev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008789 }
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008790 rtnl_unlock();
John Feeneycd709aa2010-08-22 17:45:53 +00008791
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008792 if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
Michael Chanc239f272010-10-11 16:12:28 -07008793 return result;
8794
John Feeneycd709aa2010-08-22 17:45:53 +00008795 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8796 if (err) {
8797 dev_err(&pdev->dev,
8798 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8799 err); /* non-fatal, continue */
8800 }
8801
8802 return result;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008803}
8804
8805/**
8806 * bnx2_io_resume - called when traffic can start flowing again.
8807 * @pdev: Pointer to PCI device
8808 *
8809 * This callback is called when the error recovery driver tells us that
8810 * its OK to resume normal operation.
8811 */
8812static void bnx2_io_resume(struct pci_dev *pdev)
8813{
8814 struct net_device *dev = pci_get_drvdata(pdev);
8815 struct bnx2 *bp = netdev_priv(dev);
8816
8817 rtnl_lock();
8818 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008819 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008820
8821 netif_device_attach(dev);
8822 rtnl_unlock();
8823}
8824
Michael Chan25bfb1d2013-08-06 15:50:11 -07008825static void bnx2_shutdown(struct pci_dev *pdev)
8826{
8827 struct net_device *dev = pci_get_drvdata(pdev);
8828 struct bnx2 *bp;
8829
8830 if (!dev)
8831 return;
8832
8833 bp = netdev_priv(dev);
8834 if (!bp)
8835 return;
8836
8837 rtnl_lock();
8838 if (netif_running(dev))
8839 dev_close(bp->dev);
8840
8841 if (system_state == SYSTEM_POWER_OFF)
8842 bnx2_set_power_state(bp, PCI_D3hot);
8843
8844 rtnl_unlock();
8845}
8846
Michael Chanfda4d852012-12-11 18:24:20 -08008847static const struct pci_error_handlers bnx2_err_handler = {
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008848 .error_detected = bnx2_io_error_detected,
8849 .slot_reset = bnx2_io_slot_reset,
8850 .resume = bnx2_io_resume,
8851};
8852
Michael Chanb6016b72005-05-26 13:03:09 -07008853static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008854 .name = DRV_MODULE_NAME,
8855 .id_table = bnx2_pci_tbl,
8856 .probe = bnx2_init_one,
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008857 .remove = bnx2_remove_one,
Michael Chan28fb4eb2013-08-06 15:50:10 -07008858 .driver.pm = BNX2_PM_OPS,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008859 .err_handler = &bnx2_err_handler,
Michael Chan25bfb1d2013-08-06 15:50:11 -07008860 .shutdown = bnx2_shutdown,
Michael Chanb6016b72005-05-26 13:03:09 -07008861};
8862
Peter Hüwe5a4123f2013-05-21 12:58:05 +00008863module_pci_driver(bnx2_pci_driver);