Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 1 | #include <dt-bindings/clock/tegra20-car.h> |
Stephen Warren | 3325f1b | 2013-02-12 17:25:15 -0700 | [diff] [blame] | 2 | #include <dt-bindings/gpio/tegra-gpio.h> |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 3 | #include <dt-bindings/interrupt-controller/arm-gic.h> |
Stephen Warren | 3325f1b | 2013-02-12 17:25:15 -0700 | [diff] [blame] | 4 | |
Stephen Warren | 1bd0bd4 | 2012-10-17 16:38:21 -0600 | [diff] [blame] | 5 | #include "skeleton.dtsi" |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 6 | |
| 7 | / { |
| 8 | compatible = "nvidia,tegra20"; |
| 9 | interrupt-parent = <&intc>; |
| 10 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 11 | aliases { |
| 12 | serial0 = &uarta; |
| 13 | serial1 = &uartb; |
| 14 | serial2 = &uartc; |
| 15 | serial3 = &uartd; |
| 16 | serial4 = &uarte; |
| 17 | }; |
| 18 | |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 19 | host1x { |
| 20 | compatible = "nvidia,tegra20-host1x", "simple-bus"; |
| 21 | reg = <0x50000000 0x00024000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 22 | interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */ |
| 23 | <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */ |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 24 | clocks = <&tegra_car TEGRA20_CLK_HOST1X>; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 25 | |
| 26 | #address-cells = <1>; |
| 27 | #size-cells = <1>; |
| 28 | |
| 29 | ranges = <0x54000000 0x54000000 0x04000000>; |
| 30 | |
| 31 | mpe { |
| 32 | compatible = "nvidia,tegra20-mpe"; |
| 33 | reg = <0x54040000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 34 | interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 35 | clocks = <&tegra_car TEGRA20_CLK_MPE>; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 36 | }; |
| 37 | |
| 38 | vi { |
| 39 | compatible = "nvidia,tegra20-vi"; |
| 40 | reg = <0x54080000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 41 | interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 42 | clocks = <&tegra_car TEGRA20_CLK_VI>; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 43 | }; |
| 44 | |
| 45 | epp { |
| 46 | compatible = "nvidia,tegra20-epp"; |
| 47 | reg = <0x540c0000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 48 | interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 49 | clocks = <&tegra_car TEGRA20_CLK_EPP>; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 50 | }; |
| 51 | |
| 52 | isp { |
| 53 | compatible = "nvidia,tegra20-isp"; |
| 54 | reg = <0x54100000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 55 | interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 56 | clocks = <&tegra_car TEGRA20_CLK_ISP>; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 57 | }; |
| 58 | |
| 59 | gr2d { |
| 60 | compatible = "nvidia,tegra20-gr2d"; |
| 61 | reg = <0x54140000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 62 | interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 63 | clocks = <&tegra_car TEGRA20_CLK_GR2D>; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 64 | }; |
| 65 | |
| 66 | gr3d { |
| 67 | compatible = "nvidia,tegra20-gr3d"; |
| 68 | reg = <0x54180000 0x00040000>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 69 | clocks = <&tegra_car TEGRA20_CLK_GR3D>; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 70 | }; |
| 71 | |
| 72 | dc@54200000 { |
| 73 | compatible = "nvidia,tegra20-dc"; |
| 74 | reg = <0x54200000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 75 | interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 76 | clocks = <&tegra_car TEGRA20_CLK_DISP1>, |
| 77 | <&tegra_car TEGRA20_CLK_PLL_P>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 78 | clock-names = "disp1", "parent"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 79 | |
| 80 | rgb { |
| 81 | status = "disabled"; |
| 82 | }; |
| 83 | }; |
| 84 | |
| 85 | dc@54240000 { |
| 86 | compatible = "nvidia,tegra20-dc"; |
| 87 | reg = <0x54240000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 88 | interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 89 | clocks = <&tegra_car TEGRA20_CLK_DISP2>, |
| 90 | <&tegra_car TEGRA20_CLK_PLL_P>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 91 | clock-names = "disp2", "parent"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 92 | |
| 93 | rgb { |
| 94 | status = "disabled"; |
| 95 | }; |
| 96 | }; |
| 97 | |
| 98 | hdmi { |
| 99 | compatible = "nvidia,tegra20-hdmi"; |
| 100 | reg = <0x54280000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 101 | interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 102 | clocks = <&tegra_car TEGRA20_CLK_HDMI>, |
| 103 | <&tegra_car TEGRA20_CLK_PLL_D_OUT0>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 104 | clock-names = "hdmi", "parent"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 105 | status = "disabled"; |
| 106 | }; |
| 107 | |
| 108 | tvo { |
| 109 | compatible = "nvidia,tegra20-tvo"; |
| 110 | reg = <0x542c0000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 111 | interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 112 | clocks = <&tegra_car TEGRA20_CLK_TVO>; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 113 | status = "disabled"; |
| 114 | }; |
| 115 | |
| 116 | dsi { |
| 117 | compatible = "nvidia,tegra20-dsi"; |
| 118 | reg = <0x54300000 0x00040000>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 119 | clocks = <&tegra_car TEGRA20_CLK_DSI>; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 120 | status = "disabled"; |
| 121 | }; |
| 122 | }; |
| 123 | |
Stephen Warren | 73368ba | 2012-09-19 14:17:24 -0600 | [diff] [blame] | 124 | timer@50004600 { |
| 125 | compatible = "arm,cortex-a9-twd-timer"; |
| 126 | reg = <0x50040600 0x20>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 127 | interrupts = <GIC_PPI 13 |
| 128 | (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 129 | clocks = <&tegra_car TEGRA20_CLK_TWD>; |
Stephen Warren | 73368ba | 2012-09-19 14:17:24 -0600 | [diff] [blame] | 130 | }; |
| 131 | |
Stephen Warren | f9eb26a | 2012-05-11 16:17:47 -0600 | [diff] [blame] | 132 | intc: interrupt-controller { |
pdeschrijver@nvidia.com | 0d4f747 | 2011-11-29 18:29:19 -0700 | [diff] [blame] | 133 | compatible = "arm,cortex-a9-gic"; |
Stephen Warren | 5ff4888 | 2012-05-11 16:26:03 -0600 | [diff] [blame] | 134 | reg = <0x50041000 0x1000 |
| 135 | 0x50040100 0x0100>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 136 | interrupt-controller; |
| 137 | #interrupt-cells = <3>; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 138 | }; |
| 139 | |
Stephen Warren | bb2c1de | 2013-01-14 10:09:16 -0700 | [diff] [blame] | 140 | cache-controller { |
| 141 | compatible = "arm,pl310-cache"; |
| 142 | reg = <0x50043000 0x1000>; |
| 143 | arm,data-latency = <5 5 2>; |
| 144 | arm,tag-latency = <4 4 2>; |
| 145 | cache-unified; |
| 146 | cache-level = <2>; |
| 147 | }; |
| 148 | |
Stephen Warren | 2f2b7fb | 2012-09-19 12:02:31 -0600 | [diff] [blame] | 149 | timer@60005000 { |
| 150 | compatible = "nvidia,tegra20-timer"; |
| 151 | reg = <0x60005000 0x60>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 152 | interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, |
| 153 | <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, |
| 154 | <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, |
| 155 | <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 156 | clocks = <&tegra_car TEGRA20_CLK_TIMER>; |
Stephen Warren | 2f2b7fb | 2012-09-19 12:02:31 -0600 | [diff] [blame] | 157 | }; |
| 158 | |
Stephen Warren | 270f8ce | 2013-01-11 13:16:22 +0530 | [diff] [blame] | 159 | tegra_car: clock { |
| 160 | compatible = "nvidia,tegra20-car"; |
| 161 | reg = <0x60006000 0x1000>; |
| 162 | #clock-cells = <1>; |
| 163 | }; |
| 164 | |
Stephen Warren | f9eb26a | 2012-05-11 16:17:47 -0600 | [diff] [blame] | 165 | apbdma: dma { |
Stephen Warren | 8051b75 | 2012-01-11 16:09:54 -0700 | [diff] [blame] | 166 | compatible = "nvidia,tegra20-apbdma"; |
| 167 | reg = <0x6000a000 0x1200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 168 | interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, |
| 169 | <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, |
| 170 | <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, |
| 171 | <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, |
| 172 | <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, |
| 173 | <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, |
| 174 | <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, |
| 175 | <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, |
| 176 | <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, |
| 177 | <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, |
| 178 | <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, |
| 179 | <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, |
| 180 | <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, |
| 181 | <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, |
| 182 | <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, |
| 183 | <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 184 | clocks = <&tegra_car TEGRA20_CLK_APBDMA>; |
Stephen Warren | 8051b75 | 2012-01-11 16:09:54 -0700 | [diff] [blame] | 185 | }; |
| 186 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 187 | ahb { |
| 188 | compatible = "nvidia,tegra20-ahb"; |
| 189 | reg = <0x6000c004 0x10c>; /* AHB Arbitration + Gizmo Controller */ |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 190 | }; |
| 191 | |
Stephen Warren | f9eb26a | 2012-05-11 16:17:47 -0600 | [diff] [blame] | 192 | gpio: gpio { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 193 | compatible = "nvidia,tegra20-gpio"; |
Stephen Warren | 95decf8 | 2012-05-11 16:11:38 -0600 | [diff] [blame] | 194 | reg = <0x6000d000 0x1000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 195 | interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, |
| 196 | <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, |
| 197 | <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, |
| 198 | <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, |
| 199 | <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, |
| 200 | <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, |
| 201 | <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 202 | #gpio-cells = <2>; |
| 203 | gpio-controller; |
Stephen Warren | 6f74dc9 | 2012-01-04 08:39:37 +0000 | [diff] [blame] | 204 | #interrupt-cells = <2>; |
| 205 | interrupt-controller; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 206 | }; |
| 207 | |
Stephen Warren | f9eb26a | 2012-05-11 16:17:47 -0600 | [diff] [blame] | 208 | pinmux: pinmux { |
Stephen Warren | f62f548 | 2011-10-11 16:16:13 -0600 | [diff] [blame] | 209 | compatible = "nvidia,tegra20-pinmux"; |
Stephen Warren | 95decf8 | 2012-05-11 16:11:38 -0600 | [diff] [blame] | 210 | reg = <0x70000014 0x10 /* Tri-state registers */ |
| 211 | 0x70000080 0x20 /* Mux registers */ |
| 212 | 0x700000a0 0x14 /* Pull-up/down registers */ |
| 213 | 0x70000868 0xa8>; /* Pad control registers */ |
Stephen Warren | f62f548 | 2011-10-11 16:16:13 -0600 | [diff] [blame] | 214 | }; |
| 215 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 216 | das { |
| 217 | compatible = "nvidia,tegra20-das"; |
| 218 | reg = <0x70000c00 0x80>; |
| 219 | }; |
Stephen Warren | fc5c306 | 2013-03-06 11:28:32 -0700 | [diff] [blame] | 220 | |
Lucas Stach | 0698ed1 | 2013-01-05 02:18:44 +0100 | [diff] [blame] | 221 | tegra_ac97: ac97 { |
| 222 | compatible = "nvidia,tegra20-ac97"; |
| 223 | reg = <0x70002000 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 224 | interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; |
Lucas Stach | 0698ed1 | 2013-01-05 02:18:44 +0100 | [diff] [blame] | 225 | nvidia,dma-request-selector = <&apbdma 12>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 226 | clocks = <&tegra_car TEGRA20_CLK_AC97>; |
Lucas Stach | 0698ed1 | 2013-01-05 02:18:44 +0100 | [diff] [blame] | 227 | status = "disabled"; |
| 228 | }; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 229 | |
| 230 | tegra_i2s1: i2s@70002800 { |
| 231 | compatible = "nvidia,tegra20-i2s"; |
| 232 | reg = <0x70002800 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 233 | interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 234 | nvidia,dma-request-selector = <&apbdma 2>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 235 | clocks = <&tegra_car TEGRA20_CLK_I2S1>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 236 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 237 | }; |
| 238 | |
| 239 | tegra_i2s2: i2s@70002a00 { |
| 240 | compatible = "nvidia,tegra20-i2s"; |
| 241 | reg = <0x70002a00 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 242 | interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 243 | nvidia,dma-request-selector = <&apbdma 1>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 244 | clocks = <&tegra_car TEGRA20_CLK_I2S2>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 245 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 246 | }; |
| 247 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 248 | /* |
| 249 | * There are two serial driver i.e. 8250 based simple serial |
| 250 | * driver and APB DMA based serial driver for higher baudrate |
| 251 | * and performace. To enable the 8250 based driver, the compatible |
| 252 | * is "nvidia,tegra20-uart" and to enable the APB DMA based serial |
| 253 | * driver, the comptible is "nvidia,tegra20-hsuart". |
| 254 | */ |
| 255 | uarta: serial@70006000 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 256 | compatible = "nvidia,tegra20-uart"; |
| 257 | reg = <0x70006000 0x40>; |
| 258 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 259 | interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 260 | nvidia,dma-request-selector = <&apbdma 8>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 261 | clocks = <&tegra_car TEGRA20_CLK_UARTA>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 262 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 263 | }; |
| 264 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 265 | uartb: serial@70006040 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 266 | compatible = "nvidia,tegra20-uart"; |
| 267 | reg = <0x70006040 0x40>; |
| 268 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 269 | interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 270 | nvidia,dma-request-selector = <&apbdma 9>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 271 | clocks = <&tegra_car TEGRA20_CLK_UARTB>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 272 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 273 | }; |
| 274 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 275 | uartc: serial@70006200 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 276 | compatible = "nvidia,tegra20-uart"; |
| 277 | reg = <0x70006200 0x100>; |
| 278 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 279 | interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 280 | nvidia,dma-request-selector = <&apbdma 10>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 281 | clocks = <&tegra_car TEGRA20_CLK_UARTC>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 282 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 283 | }; |
| 284 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 285 | uartd: serial@70006300 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 286 | compatible = "nvidia,tegra20-uart"; |
| 287 | reg = <0x70006300 0x100>; |
| 288 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 289 | interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 290 | nvidia,dma-request-selector = <&apbdma 19>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 291 | clocks = <&tegra_car TEGRA20_CLK_UARTD>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 292 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 293 | }; |
| 294 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 295 | uarte: serial@70006400 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 296 | compatible = "nvidia,tegra20-uart"; |
| 297 | reg = <0x70006400 0x100>; |
| 298 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 299 | interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 300 | nvidia,dma-request-selector = <&apbdma 20>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 301 | clocks = <&tegra_car TEGRA20_CLK_UARTE>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 302 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 303 | }; |
| 304 | |
Thierry Reding | 2b8b15d | 2012-09-20 17:06:05 +0200 | [diff] [blame] | 305 | pwm: pwm { |
Thierry Reding | 140fd97 | 2011-12-21 08:04:13 +0100 | [diff] [blame] | 306 | compatible = "nvidia,tegra20-pwm"; |
| 307 | reg = <0x7000a000 0x100>; |
| 308 | #pwm-cells = <2>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 309 | clocks = <&tegra_car TEGRA20_CLK_PWM>; |
Andrew Chew | b69cd98 | 2013-03-12 16:40:51 -0700 | [diff] [blame] | 310 | status = "disabled"; |
Thierry Reding | 140fd97 | 2011-12-21 08:04:13 +0100 | [diff] [blame] | 311 | }; |
| 312 | |
Stephen Warren | 380e04a | 2012-09-19 12:13:16 -0600 | [diff] [blame] | 313 | rtc { |
| 314 | compatible = "nvidia,tegra20-rtc"; |
| 315 | reg = <0x7000e000 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 316 | interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 317 | clocks = <&tegra_car TEGRA20_CLK_RTC>; |
Stephen Warren | 380e04a | 2012-09-19 12:13:16 -0600 | [diff] [blame] | 318 | }; |
| 319 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 320 | i2c@7000c000 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 321 | compatible = "nvidia,tegra20-i2c"; |
| 322 | reg = <0x7000c000 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 323 | interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 324 | #address-cells = <1>; |
| 325 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 326 | clocks = <&tegra_car TEGRA20_CLK_I2C1>, |
| 327 | <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 328 | clock-names = "div-clk", "fast-clk"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 329 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 330 | }; |
| 331 | |
Laxman Dewangan | fa98a11 | 2012-11-13 10:33:39 +0530 | [diff] [blame] | 332 | spi@7000c380 { |
| 333 | compatible = "nvidia,tegra20-sflash"; |
| 334 | reg = <0x7000c380 0x80>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 335 | interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | fa98a11 | 2012-11-13 10:33:39 +0530 | [diff] [blame] | 336 | nvidia,dma-request-selector = <&apbdma 11>; |
| 337 | #address-cells = <1>; |
| 338 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 339 | clocks = <&tegra_car TEGRA20_CLK_SPI>; |
Laxman Dewangan | fa98a11 | 2012-11-13 10:33:39 +0530 | [diff] [blame] | 340 | status = "disabled"; |
| 341 | }; |
| 342 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 343 | i2c@7000c400 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 344 | compatible = "nvidia,tegra20-i2c"; |
| 345 | reg = <0x7000c400 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 346 | interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 347 | #address-cells = <1>; |
| 348 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 349 | clocks = <&tegra_car TEGRA20_CLK_I2C2>, |
| 350 | <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 351 | clock-names = "div-clk", "fast-clk"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 352 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 353 | }; |
| 354 | |
| 355 | i2c@7000c500 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 356 | compatible = "nvidia,tegra20-i2c"; |
| 357 | reg = <0x7000c500 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 358 | interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 359 | #address-cells = <1>; |
| 360 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 361 | clocks = <&tegra_car TEGRA20_CLK_I2C3>, |
| 362 | <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 363 | clock-names = "div-clk", "fast-clk"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 364 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 365 | }; |
| 366 | |
| 367 | i2c@7000d000 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 368 | compatible = "nvidia,tegra20-i2c-dvc"; |
| 369 | reg = <0x7000d000 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 370 | interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 371 | #address-cells = <1>; |
| 372 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 373 | clocks = <&tegra_car TEGRA20_CLK_DVC>, |
| 374 | <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 375 | clock-names = "div-clk", "fast-clk"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 376 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 377 | }; |
| 378 | |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 379 | spi@7000d400 { |
| 380 | compatible = "nvidia,tegra20-slink"; |
| 381 | reg = <0x7000d400 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 382 | interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 383 | nvidia,dma-request-selector = <&apbdma 15>; |
| 384 | #address-cells = <1>; |
| 385 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 386 | clocks = <&tegra_car TEGRA20_CLK_SBC1>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 387 | status = "disabled"; |
| 388 | }; |
| 389 | |
| 390 | spi@7000d600 { |
| 391 | compatible = "nvidia,tegra20-slink"; |
| 392 | reg = <0x7000d600 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 393 | interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 394 | nvidia,dma-request-selector = <&apbdma 16>; |
| 395 | #address-cells = <1>; |
| 396 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 397 | clocks = <&tegra_car TEGRA20_CLK_SBC2>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 398 | status = "disabled"; |
| 399 | }; |
| 400 | |
| 401 | spi@7000d800 { |
| 402 | compatible = "nvidia,tegra20-slink"; |
Laxman Dewangan | 57471c8 | 2013-03-22 12:35:06 -0600 | [diff] [blame] | 403 | reg = <0x7000d800 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 404 | interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 405 | nvidia,dma-request-selector = <&apbdma 17>; |
| 406 | #address-cells = <1>; |
| 407 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 408 | clocks = <&tegra_car TEGRA20_CLK_SBC3>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 409 | status = "disabled"; |
| 410 | }; |
| 411 | |
| 412 | spi@7000da00 { |
| 413 | compatible = "nvidia,tegra20-slink"; |
| 414 | reg = <0x7000da00 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 415 | interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 416 | nvidia,dma-request-selector = <&apbdma 18>; |
| 417 | #address-cells = <1>; |
| 418 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 419 | clocks = <&tegra_car TEGRA20_CLK_SBC4>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 420 | status = "disabled"; |
| 421 | }; |
| 422 | |
Laxman Dewangan | 699ed4b | 2013-01-11 19:03:03 +0530 | [diff] [blame] | 423 | kbc { |
| 424 | compatible = "nvidia,tegra20-kbc"; |
| 425 | reg = <0x7000e200 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 426 | interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 427 | clocks = <&tegra_car TEGRA20_CLK_KBC>; |
Laxman Dewangan | 699ed4b | 2013-01-11 19:03:03 +0530 | [diff] [blame] | 428 | status = "disabled"; |
| 429 | }; |
| 430 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 431 | pmc { |
| 432 | compatible = "nvidia,tegra20-pmc"; |
| 433 | reg = <0x7000e400 0x400>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 434 | clocks = <&tegra_car TEGRA20_CLK_PCLK>, <&clk32k_in>; |
Joseph Lo | 7021d12 | 2013-04-03 19:31:27 +0800 | [diff] [blame] | 435 | clock-names = "pclk", "clk32k_in"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 436 | }; |
| 437 | |
Stephen Warren | bbfc33b | 2012-10-02 13:10:47 -0600 | [diff] [blame] | 438 | memory-controller@7000f000 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 439 | compatible = "nvidia,tegra20-mc"; |
| 440 | reg = <0x7000f000 0x024 |
| 441 | 0x7000f03c 0x3c4>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 442 | interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 443 | }; |
| 444 | |
Hiroshi Doyu | 109269e | 2013-01-29 10:30:30 +0200 | [diff] [blame] | 445 | iommu { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 446 | compatible = "nvidia,tegra20-gart"; |
| 447 | reg = <0x7000f024 0x00000018 /* controller registers */ |
| 448 | 0x58000000 0x02000000>; /* GART aperture */ |
| 449 | }; |
| 450 | |
Stephen Warren | bbfc33b | 2012-10-02 13:10:47 -0600 | [diff] [blame] | 451 | memory-controller@7000f400 { |
Olof Johansson | 0c6700a | 2011-10-13 02:14:55 -0700 | [diff] [blame] | 452 | compatible = "nvidia,tegra20-emc"; |
| 453 | reg = <0x7000f400 0x200>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 454 | #address-cells = <1>; |
| 455 | #size-cells = <0>; |
Olof Johansson | 0c6700a | 2011-10-13 02:14:55 -0700 | [diff] [blame] | 456 | }; |
| 457 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 458 | usb@c5000000 { |
| 459 | compatible = "nvidia,tegra20-ehci", "usb-ehci"; |
| 460 | reg = <0xc5000000 0x4000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 461 | interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 462 | phy_type = "utmi"; |
| 463 | nvidia,has-legacy-mode; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 464 | clocks = <&tegra_car TEGRA20_CLK_USBD>; |
Venu Byravarasu | b4e0747 | 2012-12-13 20:59:07 +0000 | [diff] [blame] | 465 | nvidia,needs-double-reset; |
Venu Byravarasu | e374b65 | 2013-01-16 03:30:19 +0000 | [diff] [blame] | 466 | nvidia,phy = <&phy1>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 467 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 468 | }; |
| 469 | |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 470 | phy1: usb-phy@c5000000 { |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 471 | compatible = "nvidia,tegra20-usb-phy"; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 472 | reg = <0xc5000000 0x4000 0xc5000000 0x4000>; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 473 | phy_type = "utmi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 474 | clocks = <&tegra_car TEGRA20_CLK_USBD>, |
| 475 | <&tegra_car TEGRA20_CLK_PLL_U>, |
| 476 | <&tegra_car TEGRA20_CLK_CLK_M>, |
| 477 | <&tegra_car TEGRA20_CLK_USBD>; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 478 | clock-names = "reg", "pll_u", "timer", "utmi-pads"; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 479 | nvidia,has-legacy-mode; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 480 | hssync_start_delay = <9>; |
| 481 | idle_wait_delay = <17>; |
| 482 | elastic_limit = <16>; |
| 483 | term_range_adj = <6>; |
| 484 | xcvr_setup = <9>; |
| 485 | xcvr_lsfslew = <1>; |
| 486 | xcvr_lsrslew = <1>; |
| 487 | status = "disabled"; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 488 | }; |
| 489 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 490 | usb@c5004000 { |
| 491 | compatible = "nvidia,tegra20-ehci", "usb-ehci"; |
| 492 | reg = <0xc5004000 0x4000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 493 | interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 494 | phy_type = "ulpi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 495 | clocks = <&tegra_car TEGRA20_CLK_USB2>; |
Venu Byravarasu | e374b65 | 2013-01-16 03:30:19 +0000 | [diff] [blame] | 496 | nvidia,phy = <&phy2>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 497 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 498 | }; |
| 499 | |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 500 | phy2: usb-phy@c5004000 { |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 501 | compatible = "nvidia,tegra20-usb-phy"; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 502 | reg = <0xc5004000 0x4000>; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 503 | phy_type = "ulpi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 504 | clocks = <&tegra_car TEGRA20_CLK_USB2>, |
| 505 | <&tegra_car TEGRA20_CLK_PLL_U>, |
| 506 | <&tegra_car TEGRA20_CLK_CDEV2>; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 507 | clock-names = "reg", "pll_u", "ulpi-link"; |
| 508 | status = "disabled"; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 509 | }; |
| 510 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 511 | usb@c5008000 { |
| 512 | compatible = "nvidia,tegra20-ehci", "usb-ehci"; |
| 513 | reg = <0xc5008000 0x4000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 514 | interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 515 | phy_type = "utmi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 516 | clocks = <&tegra_car TEGRA20_CLK_USB3>; |
Venu Byravarasu | e374b65 | 2013-01-16 03:30:19 +0000 | [diff] [blame] | 517 | nvidia,phy = <&phy3>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 518 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 519 | }; |
| 520 | |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 521 | phy3: usb-phy@c5008000 { |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 522 | compatible = "nvidia,tegra20-usb-phy"; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 523 | reg = <0xc5008000 0x4000 0xc5000000 0x4000>; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 524 | phy_type = "utmi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 525 | clocks = <&tegra_car TEGRA20_CLK_USB3>, |
| 526 | <&tegra_car TEGRA20_CLK_PLL_U>, |
| 527 | <&tegra_car TEGRA20_CLK_CLK_M>, |
| 528 | <&tegra_car TEGRA20_CLK_USBD>; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 529 | clock-names = "reg", "pll_u", "timer", "utmi-pads"; |
| 530 | hssync_start_delay = <9>; |
| 531 | idle_wait_delay = <17>; |
| 532 | elastic_limit = <16>; |
| 533 | term_range_adj = <6>; |
| 534 | xcvr_setup = <9>; |
| 535 | xcvr_lsfslew = <2>; |
| 536 | xcvr_lsrslew = <2>; |
| 537 | status = "disabled"; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 538 | }; |
| 539 | |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 540 | sdhci@c8000000 { |
| 541 | compatible = "nvidia,tegra20-sdhci"; |
| 542 | reg = <0xc8000000 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 543 | interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 544 | clocks = <&tegra_car TEGRA20_CLK_SDMMC1>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 545 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 546 | }; |
| 547 | |
| 548 | sdhci@c8000200 { |
| 549 | compatible = "nvidia,tegra20-sdhci"; |
| 550 | reg = <0xc8000200 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 551 | interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 552 | clocks = <&tegra_car TEGRA20_CLK_SDMMC2>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 553 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 554 | }; |
| 555 | |
| 556 | sdhci@c8000400 { |
| 557 | compatible = "nvidia,tegra20-sdhci"; |
| 558 | reg = <0xc8000400 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 559 | interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 560 | clocks = <&tegra_car TEGRA20_CLK_SDMMC3>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 561 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 562 | }; |
| 563 | |
| 564 | sdhci@c8000600 { |
| 565 | compatible = "nvidia,tegra20-sdhci"; |
| 566 | reg = <0xc8000600 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 567 | interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 568 | clocks = <&tegra_car TEGRA20_CLK_SDMMC4>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 569 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 570 | }; |
Olof Johansson | c27317c | 2011-11-04 09:12:39 +0000 | [diff] [blame] | 571 | |
Hiroshi Doyu | 4dd2bd3 | 2013-01-11 15:26:55 +0200 | [diff] [blame] | 572 | cpus { |
| 573 | #address-cells = <1>; |
| 574 | #size-cells = <0>; |
| 575 | |
| 576 | cpu@0 { |
| 577 | device_type = "cpu"; |
| 578 | compatible = "arm,cortex-a9"; |
| 579 | reg = <0>; |
| 580 | }; |
| 581 | |
| 582 | cpu@1 { |
| 583 | device_type = "cpu"; |
| 584 | compatible = "arm,cortex-a9"; |
| 585 | reg = <1>; |
| 586 | }; |
| 587 | }; |
| 588 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 589 | pmu { |
| 590 | compatible = "arm,cortex-a9-pmu"; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 591 | interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, |
| 592 | <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; |
hdoyu@nvidia.com | 6a943e0 | 2012-05-09 21:45:33 +0000 | [diff] [blame] | 593 | }; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 594 | }; |