Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2012 Stefan Roese |
| 3 | * Stefan Roese <sr@denx.de> |
| 4 | * |
Maxime Ripard | 033ba3d | 2014-09-02 19:25:26 +0200 | [diff] [blame] | 5 | * This file is dual-licensed: you can use it either under the terms |
| 6 | * of the GPL or the X11 license, at your option. Note that this dual |
| 7 | * licensing only applies to this file, and not this project as a |
| 8 | * whole. |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 9 | * |
Maxime Ripard | 033ba3d | 2014-09-02 19:25:26 +0200 | [diff] [blame] | 10 | * a) This library is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of the |
| 13 | * License, or (at your option) any later version. |
| 14 | * |
| 15 | * This library is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
Maxime Ripard | 033ba3d | 2014-09-02 19:25:26 +0200 | [diff] [blame] | 20 | * Or, alternatively, |
| 21 | * |
| 22 | * b) Permission is hereby granted, free of charge, to any person |
| 23 | * obtaining a copy of this software and associated documentation |
| 24 | * files (the "Software"), to deal in the Software without |
| 25 | * restriction, including without limitation the rights to use, |
| 26 | * copy, modify, merge, publish, distribute, sublicense, and/or |
| 27 | * sell copies of the Software, and to permit persons to whom the |
| 28 | * Software is furnished to do so, subject to the following |
| 29 | * conditions: |
| 30 | * |
| 31 | * The above copyright notice and this permission notice shall be |
| 32 | * included in all copies or substantial portions of the Software. |
| 33 | * |
| 34 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 35 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES |
| 36 | * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 37 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT |
| 38 | * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, |
| 39 | * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 40 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 41 | * OTHER DEALINGS IN THE SOFTWARE. |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 42 | */ |
| 43 | |
Maxime Ripard | 7145570 | 2014-12-16 22:59:54 +0100 | [diff] [blame] | 44 | #include "skeleton.dtsi" |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 45 | |
Chen-Yu Tsai | 541ce2c | 2015-01-12 12:34:08 +0800 | [diff] [blame] | 46 | #include <dt-bindings/thermal/thermal.h> |
| 47 | |
Maxime Ripard | b516fa5 | 2015-10-12 22:28:46 +0200 | [diff] [blame] | 48 | #include <dt-bindings/clock/sun4i-a10-pll2.h> |
Maxime Ripard | 1f9f6a7 | 2014-12-16 22:59:56 +0100 | [diff] [blame] | 49 | #include <dt-bindings/dma/sun4i-a10.h> |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 50 | #include <dt-bindings/pinctrl/sun4i-a10.h> |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 51 | |
| 52 | / { |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 53 | interrupt-parent = <&intc>; |
| 54 | |
Emilio López | e751cce | 2013-11-16 15:17:29 -0300 | [diff] [blame] | 55 | aliases { |
| 56 | ethernet0 = &emac; |
| 57 | }; |
| 58 | |
Hans de Goede | 5790d4e | 2014-11-14 16:34:34 +0100 | [diff] [blame] | 59 | chosen { |
| 60 | #address-cells = <1>; |
| 61 | #size-cells = <1>; |
| 62 | ranges; |
| 63 | |
Hans de Goede | a9f8cda | 2014-11-18 12:07:13 +0100 | [diff] [blame] | 64 | framebuffer@0 { |
Maxime Ripard | d8cacaa | 2015-05-03 11:53:07 +0200 | [diff] [blame] | 65 | compatible = "allwinner,simple-framebuffer", |
| 66 | "simple-framebuffer"; |
Hans de Goede | a9f8cda | 2014-11-18 12:07:13 +0100 | [diff] [blame] | 67 | allwinner,pipeline = "de_be0-lcd0-hdmi"; |
Hans de Goede | 678e75d | 2014-11-16 17:09:32 +0100 | [diff] [blame] | 68 | clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>, |
Chen-Yu Tsai | 82f8582 | 2015-12-05 21:16:44 +0800 | [diff] [blame] | 69 | <&ahb_gates 44>, <&dram_gates 26>; |
Hans de Goede | 5790d4e | 2014-11-14 16:34:34 +0100 | [diff] [blame] | 70 | status = "disabled"; |
| 71 | }; |
Hans de Goede | 8cedd66 | 2015-01-19 14:01:17 +0100 | [diff] [blame] | 72 | |
| 73 | framebuffer@1 { |
Maxime Ripard | d8cacaa | 2015-05-03 11:53:07 +0200 | [diff] [blame] | 74 | compatible = "allwinner,simple-framebuffer", |
| 75 | "simple-framebuffer"; |
Hans de Goede | 8cedd66 | 2015-01-19 14:01:17 +0100 | [diff] [blame] | 76 | allwinner,pipeline = "de_fe0-de_be0-lcd0-hdmi"; |
| 77 | clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>, |
Chen-Yu Tsai | 82f8582 | 2015-12-05 21:16:44 +0800 | [diff] [blame] | 78 | <&ahb_gates 44>, <&ahb_gates 46>, |
| 79 | <&dram_gates 25>, <&dram_gates 26>; |
Hans de Goede | 8cedd66 | 2015-01-19 14:01:17 +0100 | [diff] [blame] | 80 | status = "disabled"; |
| 81 | }; |
Hans de Goede | fd18c7e | 2015-01-19 14:05:12 +0100 | [diff] [blame] | 82 | |
| 83 | framebuffer@2 { |
| 84 | compatible = "allwinner,simple-framebuffer", |
| 85 | "simple-framebuffer"; |
| 86 | allwinner,pipeline = "de_fe0-de_be0-lcd0"; |
| 87 | clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 44>, |
Chen-Yu Tsai | 82f8582 | 2015-12-05 21:16:44 +0800 | [diff] [blame] | 88 | <&ahb_gates 46>, <&dram_gates 25>, |
| 89 | <&dram_gates 26>; |
Hans de Goede | fd18c7e | 2015-01-19 14:05:12 +0100 | [diff] [blame] | 90 | status = "disabled"; |
| 91 | }; |
| 92 | |
| 93 | framebuffer@3 { |
| 94 | compatible = "allwinner,simple-framebuffer", |
| 95 | "simple-framebuffer"; |
| 96 | allwinner,pipeline = "de_fe0-de_be0-lcd0-tve0"; |
| 97 | clocks = <&pll5 1>, <&ahb_gates 34>, <&ahb_gates 36>, |
Chen-Yu Tsai | 82f8582 | 2015-12-05 21:16:44 +0800 | [diff] [blame] | 98 | <&ahb_gates 44>, <&ahb_gates 46>, |
Priit Laes | bec38aa | 2016-03-24 21:52:16 +0200 | [diff] [blame] | 99 | <&dram_gates 5>, <&dram_gates 25>, <&dram_gates 26>; |
Hans de Goede | fd18c7e | 2015-01-19 14:05:12 +0100 | [diff] [blame] | 100 | status = "disabled"; |
| 101 | }; |
Hans de Goede | 5790d4e | 2014-11-14 16:34:34 +0100 | [diff] [blame] | 102 | }; |
| 103 | |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 104 | cpus { |
Arnd Bergmann | 8b2efa89 | 2013-06-10 16:48:36 +0200 | [diff] [blame] | 105 | #address-cells = <1>; |
| 106 | #size-cells = <0>; |
Chen-Yu Tsai | 7294be5 | 2015-01-06 10:35:23 +0800 | [diff] [blame] | 107 | cpu0: cpu@0 { |
Lorenzo Pieralisi | 14c44aa | 2013-04-18 18:41:57 +0100 | [diff] [blame] | 108 | device_type = "cpu"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 109 | compatible = "arm,cortex-a8"; |
Lorenzo Pieralisi | 14c44aa | 2013-04-18 18:41:57 +0100 | [diff] [blame] | 110 | reg = <0x0>; |
Chen-Yu Tsai | 7294be5 | 2015-01-06 10:35:23 +0800 | [diff] [blame] | 111 | clocks = <&cpu>; |
| 112 | clock-latency = <244144>; /* 8 32k periods */ |
| 113 | operating-points = < |
Maxime Ripard | 8358aad | 2015-05-03 11:54:35 +0200 | [diff] [blame] | 114 | /* kHz uV */ |
Chen-Yu Tsai | 7294be5 | 2015-01-06 10:35:23 +0800 | [diff] [blame] | 115 | 1008000 1400000 |
Maxime Ripard | 8358aad | 2015-05-03 11:54:35 +0200 | [diff] [blame] | 116 | 912000 1350000 |
| 117 | 864000 1300000 |
| 118 | 624000 1250000 |
Chen-Yu Tsai | 7294be5 | 2015-01-06 10:35:23 +0800 | [diff] [blame] | 119 | >; |
| 120 | #cooling-cells = <2>; |
| 121 | cooling-min-level = <0>; |
Chen-Yu Tsai | 370a9b5 | 2015-03-25 00:53:27 +0800 | [diff] [blame] | 122 | cooling-max-level = <3>; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 123 | }; |
| 124 | }; |
| 125 | |
Chen-Yu Tsai | 541ce2c | 2015-01-12 12:34:08 +0800 | [diff] [blame] | 126 | thermal-zones { |
| 127 | cpu_thermal { |
| 128 | /* milliseconds */ |
| 129 | polling-delay-passive = <250>; |
| 130 | polling-delay = <1000>; |
| 131 | thermal-sensors = <&rtp>; |
| 132 | |
| 133 | cooling-maps { |
| 134 | map0 { |
| 135 | trip = <&cpu_alert0>; |
| 136 | cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
| 137 | }; |
| 138 | }; |
| 139 | |
| 140 | trips { |
| 141 | cpu_alert0: cpu_alert0 { |
| 142 | /* milliCelsius */ |
| 143 | temperature = <850000>; |
| 144 | hysteresis = <2000>; |
| 145 | type = "passive"; |
| 146 | }; |
| 147 | |
| 148 | cpu_crit: cpu_crit { |
| 149 | /* milliCelsius */ |
| 150 | temperature = <100000>; |
| 151 | hysteresis = <2000>; |
| 152 | type = "critical"; |
| 153 | }; |
| 154 | }; |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 155 | }; |
| 156 | }; |
| 157 | |
| 158 | memory { |
| 159 | reg = <0x40000000 0x80000000>; |
| 160 | }; |
Maxime Ripard | 874b4e4 | 2013-01-26 15:36:54 +0100 | [diff] [blame] | 161 | |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 162 | clocks { |
| 163 | #address-cells = <1>; |
| 164 | #size-cells = <1>; |
| 165 | ranges; |
| 166 | |
| 167 | /* |
| 168 | * This is a dummy clock, to be used as placeholder on |
| 169 | * other mux clocks when a specific parent clock is not |
| 170 | * yet implemented. It should be dropped when the driver |
| 171 | * is complete. |
| 172 | */ |
| 173 | dummy: dummy { |
| 174 | #clock-cells = <0>; |
| 175 | compatible = "fixed-clock"; |
| 176 | clock-frequency = <0>; |
| 177 | }; |
| 178 | |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 179 | osc24M: clk@01c20050 { |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 180 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 181 | compatible = "allwinner,sun4i-a10-osc-clk"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 182 | reg = <0x01c20050 0x4>; |
Emilio López | 92fd6e0 | 2013-04-09 10:48:04 -0300 | [diff] [blame] | 183 | clock-frequency = <24000000>; |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 184 | clock-output-names = "osc24M"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 185 | }; |
| 186 | |
Priit Laes | be5f83f | 2016-05-03 20:14:18 +0300 | [diff] [blame] | 187 | osc3M: osc3M_clk { |
| 188 | compatible = "fixed-factor-clock"; |
| 189 | #clock-cells = <0>; |
| 190 | clock-div = <8>; |
| 191 | clock-mult = <1>; |
| 192 | clocks = <&osc24M>; |
| 193 | clock-output-names = "osc3M"; |
| 194 | }; |
| 195 | |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 196 | osc32k: clk@0 { |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 197 | #clock-cells = <0>; |
| 198 | compatible = "fixed-clock"; |
| 199 | clock-frequency = <32768>; |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 200 | clock-output-names = "osc32k"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 201 | }; |
| 202 | |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 203 | pll1: clk@01c20000 { |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 204 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 205 | compatible = "allwinner,sun4i-a10-pll1-clk"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 206 | reg = <0x01c20000 0x4>; |
| 207 | clocks = <&osc24M>; |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 208 | clock-output-names = "pll1"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 209 | }; |
| 210 | |
Maxime Ripard | 6ee93e1 | 2015-10-12 22:21:49 +0200 | [diff] [blame] | 211 | pll2: clk@01c20008 { |
| 212 | #clock-cells = <1>; |
| 213 | compatible = "allwinner,sun4i-a10-pll2-clk"; |
| 214 | reg = <0x01c20008 0x8>; |
| 215 | clocks = <&osc24M>; |
| 216 | clock-output-names = "pll2-1x", "pll2-2x", |
| 217 | "pll2-4x", "pll2-8x"; |
| 218 | }; |
| 219 | |
Priit Laes | be5f83f | 2016-05-03 20:14:18 +0300 | [diff] [blame] | 220 | pll3: clk@01c20010 { |
| 221 | #clock-cells = <0>; |
| 222 | compatible = "allwinner,sun4i-a10-pll3-clk"; |
| 223 | reg = <0x01c20010 0x4>; |
| 224 | clocks = <&osc3M>; |
| 225 | clock-output-names = "pll3"; |
| 226 | }; |
| 227 | |
| 228 | pll3x2: pll3x2_clk { |
| 229 | compatible = "fixed-factor-clock"; |
| 230 | #clock-cells = <0>; |
| 231 | clock-div = <1>; |
| 232 | clock-mult = <2>; |
| 233 | clocks = <&pll3>; |
| 234 | clock-output-names = "pll3-2x"; |
| 235 | }; |
| 236 | |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 237 | pll4: clk@01c20018 { |
Emilio López | ec5589f | 2013-12-23 00:32:35 -0300 | [diff] [blame] | 238 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 239 | compatible = "allwinner,sun4i-a10-pll1-clk"; |
Emilio López | ec5589f | 2013-12-23 00:32:35 -0300 | [diff] [blame] | 240 | reg = <0x01c20018 0x4>; |
| 241 | clocks = <&osc24M>; |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 242 | clock-output-names = "pll4"; |
Emilio López | ec5589f | 2013-12-23 00:32:35 -0300 | [diff] [blame] | 243 | }; |
| 244 | |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 245 | pll5: clk@01c20020 { |
Emilio López | c3e5e66 | 2013-12-23 00:32:38 -0300 | [diff] [blame] | 246 | #clock-cells = <1>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 247 | compatible = "allwinner,sun4i-a10-pll5-clk"; |
Emilio López | c3e5e66 | 2013-12-23 00:32:38 -0300 | [diff] [blame] | 248 | reg = <0x01c20020 0x4>; |
| 249 | clocks = <&osc24M>; |
| 250 | clock-output-names = "pll5_ddr", "pll5_other"; |
| 251 | }; |
| 252 | |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 253 | pll6: clk@01c20028 { |
Emilio López | c3e5e66 | 2013-12-23 00:32:38 -0300 | [diff] [blame] | 254 | #clock-cells = <1>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 255 | compatible = "allwinner,sun4i-a10-pll6-clk"; |
Emilio López | c3e5e66 | 2013-12-23 00:32:38 -0300 | [diff] [blame] | 256 | reg = <0x01c20028 0x4>; |
| 257 | clocks = <&osc24M>; |
| 258 | clock-output-names = "pll6_sata", "pll6_other", "pll6"; |
| 259 | }; |
| 260 | |
Priit Laes | be5f83f | 2016-05-03 20:14:18 +0300 | [diff] [blame] | 261 | pll7: clk@01c20030 { |
| 262 | #clock-cells = <0>; |
| 263 | compatible = "allwinner,sun4i-a10-pll3-clk"; |
| 264 | reg = <0x01c20030 0x4>; |
| 265 | clocks = <&osc3M>; |
| 266 | clock-output-names = "pll7"; |
| 267 | }; |
| 268 | |
| 269 | pll7x2: pll7x2_clk { |
| 270 | compatible = "fixed-factor-clock"; |
| 271 | #clock-cells = <0>; |
| 272 | clock-div = <1>; |
| 273 | clock-mult = <2>; |
| 274 | clocks = <&pll7>; |
| 275 | clock-output-names = "pll7-2x"; |
| 276 | }; |
| 277 | |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 278 | /* dummy is 200M */ |
| 279 | cpu: cpu@01c20054 { |
| 280 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 281 | compatible = "allwinner,sun4i-a10-cpu-clk"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 282 | reg = <0x01c20054 0x4>; |
| 283 | clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>; |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 284 | clock-output-names = "cpu"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 285 | }; |
| 286 | |
| 287 | axi: axi@01c20054 { |
| 288 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 289 | compatible = "allwinner,sun4i-a10-axi-clk"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 290 | reg = <0x01c20054 0x4>; |
| 291 | clocks = <&cpu>; |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 292 | clock-output-names = "axi"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 293 | }; |
| 294 | |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 295 | axi_gates: clk@01c2005c { |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 296 | #clock-cells = <1>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 297 | compatible = "allwinner,sun4i-a10-axi-gates-clk"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 298 | reg = <0x01c2005c 0x4>; |
| 299 | clocks = <&axi>; |
Maxime Ripard | a385400 | 2015-07-31 19:46:16 +0200 | [diff] [blame] | 300 | clock-indices = <0>; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 301 | clock-output-names = "axi_dram"; |
| 302 | }; |
| 303 | |
| 304 | ahb: ahb@01c20054 { |
| 305 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 306 | compatible = "allwinner,sun4i-a10-ahb-clk"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 307 | reg = <0x01c20054 0x4>; |
| 308 | clocks = <&axi>; |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 309 | clock-output-names = "ahb"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 310 | }; |
| 311 | |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 312 | ahb_gates: clk@01c20060 { |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 313 | #clock-cells = <1>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 314 | compatible = "allwinner,sun4i-a10-ahb-gates-clk"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 315 | reg = <0x01c20060 0x8>; |
| 316 | clocks = <&ahb>; |
Maxime Ripard | a385400 | 2015-07-31 19:46:16 +0200 | [diff] [blame] | 317 | clock-indices = <0>, <1>, |
| 318 | <2>, <3>, |
| 319 | <4>, <5>, <6>, |
| 320 | <7>, <8>, <9>, |
| 321 | <10>, <11>, <12>, |
| 322 | <13>, <14>, <16>, |
| 323 | <17>, <18>, <20>, |
| 324 | <21>, <22>, <23>, |
| 325 | <24>, <25>, <26>, |
| 326 | <32>, <33>, <34>, |
| 327 | <35>, <36>, <37>, |
| 328 | <40>, <41>, <43>, |
| 329 | <44>, <45>, |
| 330 | <46>, <47>, |
| 331 | <50>, <52>; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 332 | clock-output-names = "ahb_usb0", "ahb_ehci0", |
Maxime Ripard | a385400 | 2015-07-31 19:46:16 +0200 | [diff] [blame] | 333 | "ahb_ohci0", "ahb_ehci1", |
| 334 | "ahb_ohci1", "ahb_ss", "ahb_dma", |
| 335 | "ahb_bist", "ahb_mmc0", "ahb_mmc1", |
| 336 | "ahb_mmc2", "ahb_mmc3", "ahb_ms", |
| 337 | "ahb_nand", "ahb_sdram", "ahb_ace", |
| 338 | "ahb_emac", "ahb_ts", "ahb_spi0", |
| 339 | "ahb_spi1", "ahb_spi2", "ahb_spi3", |
| 340 | "ahb_pata", "ahb_sata", "ahb_gps", |
| 341 | "ahb_ve", "ahb_tvd", "ahb_tve0", |
| 342 | "ahb_tve1", "ahb_lcd0", "ahb_lcd1", |
| 343 | "ahb_csi0", "ahb_csi1", "ahb_hdmi", |
| 344 | "ahb_de_be0", "ahb_de_be1", |
| 345 | "ahb_de_fe0", "ahb_de_fe1", |
| 346 | "ahb_mp", "ahb_mali400"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 347 | }; |
| 348 | |
| 349 | apb0: apb0@01c20054 { |
| 350 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 351 | compatible = "allwinner,sun4i-a10-apb0-clk"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 352 | reg = <0x01c20054 0x4>; |
| 353 | clocks = <&ahb>; |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 354 | clock-output-names = "apb0"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 355 | }; |
| 356 | |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 357 | apb0_gates: clk@01c20068 { |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 358 | #clock-cells = <1>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 359 | compatible = "allwinner,sun4i-a10-apb0-gates-clk"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 360 | reg = <0x01c20068 0x4>; |
| 361 | clocks = <&apb0>; |
Maxime Ripard | a385400 | 2015-07-31 19:46:16 +0200 | [diff] [blame] | 362 | clock-indices = <0>, <1>, |
| 363 | <2>, <3>, |
| 364 | <5>, <6>, |
| 365 | <7>, <10>; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 366 | clock-output-names = "apb0_codec", "apb0_spdif", |
Maxime Ripard | a385400 | 2015-07-31 19:46:16 +0200 | [diff] [blame] | 367 | "apb0_ac97", "apb0_iis", |
| 368 | "apb0_pio", "apb0_ir0", |
| 369 | "apb0_ir1", "apb0_keypad"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 370 | }; |
| 371 | |
Emilio López | acbcc0f | 2014-11-06 11:40:30 +0800 | [diff] [blame] | 372 | apb1: clk@01c20058 { |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 373 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 374 | compatible = "allwinner,sun4i-a10-apb1-clk"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 375 | reg = <0x01c20058 0x4>; |
Emilio López | acbcc0f | 2014-11-06 11:40:30 +0800 | [diff] [blame] | 376 | clocks = <&osc24M>, <&pll6 1>, <&osc32k>; |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 377 | clock-output-names = "apb1"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 378 | }; |
| 379 | |
Chen-Yu Tsai | dfb12c0 | 2014-02-03 09:51:41 +0800 | [diff] [blame] | 380 | apb1_gates: clk@01c2006c { |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 381 | #clock-cells = <1>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 382 | compatible = "allwinner,sun4i-a10-apb1-gates-clk"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 383 | reg = <0x01c2006c 0x4>; |
| 384 | clocks = <&apb1>; |
Maxime Ripard | a385400 | 2015-07-31 19:46:16 +0200 | [diff] [blame] | 385 | clock-indices = <0>, <1>, |
| 386 | <2>, <4>, |
| 387 | <5>, <6>, |
| 388 | <7>, <16>, |
| 389 | <17>, <18>, |
| 390 | <19>, <20>, |
| 391 | <21>, <22>, |
| 392 | <23>; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 393 | clock-output-names = "apb1_i2c0", "apb1_i2c1", |
Maxime Ripard | a385400 | 2015-07-31 19:46:16 +0200 | [diff] [blame] | 394 | "apb1_i2c2", "apb1_can", |
| 395 | "apb1_scr", "apb1_ps20", |
| 396 | "apb1_ps21", "apb1_uart0", |
| 397 | "apb1_uart1", "apb1_uart2", |
| 398 | "apb1_uart3", "apb1_uart4", |
| 399 | "apb1_uart5", "apb1_uart6", |
| 400 | "apb1_uart7"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 401 | }; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 402 | |
| 403 | nand_clk: clk@01c20080 { |
| 404 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 405 | compatible = "allwinner,sun4i-a10-mod0-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 406 | reg = <0x01c20080 0x4>; |
| 407 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
| 408 | clock-output-names = "nand"; |
| 409 | }; |
| 410 | |
| 411 | ms_clk: clk@01c20084 { |
| 412 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 413 | compatible = "allwinner,sun4i-a10-mod0-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 414 | reg = <0x01c20084 0x4>; |
| 415 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
| 416 | clock-output-names = "ms"; |
| 417 | }; |
| 418 | |
| 419 | mmc0_clk: clk@01c20088 { |
Maxime Ripard | d8c3a39 | 2014-07-11 19:39:06 +0200 | [diff] [blame] | 420 | #clock-cells = <1>; |
| 421 | compatible = "allwinner,sun4i-a10-mmc-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 422 | reg = <0x01c20088 0x4>; |
| 423 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
Maxime Ripard | d8c3a39 | 2014-07-11 19:39:06 +0200 | [diff] [blame] | 424 | clock-output-names = "mmc0", |
| 425 | "mmc0_output", |
| 426 | "mmc0_sample"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 427 | }; |
| 428 | |
| 429 | mmc1_clk: clk@01c2008c { |
Maxime Ripard | d8c3a39 | 2014-07-11 19:39:06 +0200 | [diff] [blame] | 430 | #clock-cells = <1>; |
| 431 | compatible = "allwinner,sun4i-a10-mmc-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 432 | reg = <0x01c2008c 0x4>; |
| 433 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
Maxime Ripard | d8c3a39 | 2014-07-11 19:39:06 +0200 | [diff] [blame] | 434 | clock-output-names = "mmc1", |
| 435 | "mmc1_output", |
| 436 | "mmc1_sample"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 437 | }; |
| 438 | |
| 439 | mmc2_clk: clk@01c20090 { |
Maxime Ripard | d8c3a39 | 2014-07-11 19:39:06 +0200 | [diff] [blame] | 440 | #clock-cells = <1>; |
| 441 | compatible = "allwinner,sun4i-a10-mmc-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 442 | reg = <0x01c20090 0x4>; |
| 443 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
Maxime Ripard | d8c3a39 | 2014-07-11 19:39:06 +0200 | [diff] [blame] | 444 | clock-output-names = "mmc2", |
| 445 | "mmc2_output", |
| 446 | "mmc2_sample"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 447 | }; |
| 448 | |
| 449 | mmc3_clk: clk@01c20094 { |
Maxime Ripard | d8c3a39 | 2014-07-11 19:39:06 +0200 | [diff] [blame] | 450 | #clock-cells = <1>; |
| 451 | compatible = "allwinner,sun4i-a10-mmc-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 452 | reg = <0x01c20094 0x4>; |
| 453 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
Maxime Ripard | d8c3a39 | 2014-07-11 19:39:06 +0200 | [diff] [blame] | 454 | clock-output-names = "mmc3", |
| 455 | "mmc3_output", |
| 456 | "mmc3_sample"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 457 | }; |
| 458 | |
| 459 | ts_clk: clk@01c20098 { |
| 460 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 461 | compatible = "allwinner,sun4i-a10-mod0-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 462 | reg = <0x01c20098 0x4>; |
| 463 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
| 464 | clock-output-names = "ts"; |
| 465 | }; |
| 466 | |
| 467 | ss_clk: clk@01c2009c { |
| 468 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 469 | compatible = "allwinner,sun4i-a10-mod0-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 470 | reg = <0x01c2009c 0x4>; |
| 471 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
| 472 | clock-output-names = "ss"; |
| 473 | }; |
| 474 | |
| 475 | spi0_clk: clk@01c200a0 { |
| 476 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 477 | compatible = "allwinner,sun4i-a10-mod0-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 478 | reg = <0x01c200a0 0x4>; |
| 479 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
| 480 | clock-output-names = "spi0"; |
| 481 | }; |
| 482 | |
| 483 | spi1_clk: clk@01c200a4 { |
| 484 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 485 | compatible = "allwinner,sun4i-a10-mod0-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 486 | reg = <0x01c200a4 0x4>; |
| 487 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
| 488 | clock-output-names = "spi1"; |
| 489 | }; |
| 490 | |
| 491 | spi2_clk: clk@01c200a8 { |
| 492 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 493 | compatible = "allwinner,sun4i-a10-mod0-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 494 | reg = <0x01c200a8 0x4>; |
| 495 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
| 496 | clock-output-names = "spi2"; |
| 497 | }; |
| 498 | |
| 499 | pata_clk: clk@01c200ac { |
| 500 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 501 | compatible = "allwinner,sun4i-a10-mod0-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 502 | reg = <0x01c200ac 0x4>; |
| 503 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
| 504 | clock-output-names = "pata"; |
| 505 | }; |
| 506 | |
| 507 | ir0_clk: clk@01c200b0 { |
| 508 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 509 | compatible = "allwinner,sun4i-a10-mod0-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 510 | reg = <0x01c200b0 0x4>; |
| 511 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
| 512 | clock-output-names = "ir0"; |
| 513 | }; |
| 514 | |
| 515 | ir1_clk: clk@01c200b4 { |
| 516 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 517 | compatible = "allwinner,sun4i-a10-mod0-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 518 | reg = <0x01c200b4 0x4>; |
| 519 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
| 520 | clock-output-names = "ir1"; |
| 521 | }; |
| 522 | |
Marcus Cooper | 1010cd5 | 2016-03-21 21:01:01 +0100 | [diff] [blame] | 523 | spdif_clk: clk@01c200c0 { |
| 524 | #clock-cells = <0>; |
| 525 | compatible = "allwinner,sun4i-a10-mod1-clk"; |
| 526 | reg = <0x01c200c0 0x4>; |
| 527 | clocks = <&pll2 SUN4I_A10_PLL2_8X>, |
| 528 | <&pll2 SUN4I_A10_PLL2_4X>, |
| 529 | <&pll2 SUN4I_A10_PLL2_2X>, |
| 530 | <&pll2 SUN4I_A10_PLL2_1X>; |
| 531 | clock-output-names = "spdif"; |
| 532 | }; |
| 533 | |
Roman Byshko | 0076c8b | 2014-02-07 16:21:51 +0100 | [diff] [blame] | 534 | usb_clk: clk@01c200cc { |
| 535 | #clock-cells = <1>; |
Maxime Ripard | 8358aad | 2015-05-03 11:54:35 +0200 | [diff] [blame] | 536 | #reset-cells = <1>; |
Roman Byshko | 0076c8b | 2014-02-07 16:21:51 +0100 | [diff] [blame] | 537 | compatible = "allwinner,sun4i-a10-usb-clk"; |
| 538 | reg = <0x01c200cc 0x4>; |
| 539 | clocks = <&pll6 1>; |
Maxime Ripard | d8cacaa | 2015-05-03 11:53:07 +0200 | [diff] [blame] | 540 | clock-output-names = "usb_ohci0", "usb_ohci1", |
| 541 | "usb_phy"; |
Roman Byshko | 0076c8b | 2014-02-07 16:21:51 +0100 | [diff] [blame] | 542 | }; |
| 543 | |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 544 | spi3_clk: clk@01c200d4 { |
| 545 | #clock-cells = <0>; |
Maxime Ripard | bf6534a | 2014-02-06 09:55:58 +0100 | [diff] [blame] | 546 | compatible = "allwinner,sun4i-a10-mod0-clk"; |
Emilio López | 4b756ff | 2013-12-23 00:32:41 -0300 | [diff] [blame] | 547 | reg = <0x01c200d4 0x4>; |
| 548 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; |
| 549 | clock-output-names = "spi3"; |
| 550 | }; |
Maxime Ripard | b516fa5 | 2015-10-12 22:28:46 +0200 | [diff] [blame] | 551 | |
Chen-Yu Tsai | 82f8582 | 2015-12-05 21:16:44 +0800 | [diff] [blame] | 552 | dram_gates: clk@01c20100 { |
| 553 | #clock-cells = <1>; |
| 554 | compatible = "allwinner,sun4i-a10-dram-gates-clk"; |
| 555 | reg = <0x01c20100 0x4>; |
| 556 | clocks = <&pll5 0>; |
| 557 | clock-indices = <0>, |
| 558 | <1>, <2>, |
| 559 | <3>, |
| 560 | <4>, |
| 561 | <5>, <6>, |
| 562 | <15>, |
| 563 | <24>, <25>, |
| 564 | <26>, <27>, |
| 565 | <28>, <29>; |
| 566 | clock-output-names = "dram_ve", |
| 567 | "dram_csi0", "dram_csi1", |
| 568 | "dram_ts", |
| 569 | "dram_tvd", |
| 570 | "dram_tve0", "dram_tve1", |
| 571 | "dram_output", |
| 572 | "dram_de_fe1", "dram_de_fe0", |
| 573 | "dram_de_be0", "dram_de_be1", |
| 574 | "dram_de_mp", "dram_ace"; |
| 575 | }; |
| 576 | |
Chen-Yu Tsai | 1ccc493 | 2015-12-05 21:16:45 +0800 | [diff] [blame] | 577 | ve_clk: clk@01c2013c { |
| 578 | #clock-cells = <0>; |
| 579 | #reset-cells = <0>; |
| 580 | compatible = "allwinner,sun4i-a10-ve-clk"; |
| 581 | reg = <0x01c2013c 0x4>; |
| 582 | clocks = <&pll4>; |
| 583 | clock-output-names = "ve"; |
| 584 | }; |
| 585 | |
Maxime Ripard | b516fa5 | 2015-10-12 22:28:46 +0200 | [diff] [blame] | 586 | codec_clk: clk@01c20140 { |
| 587 | #clock-cells = <0>; |
| 588 | compatible = "allwinner,sun4i-a10-codec-clk"; |
| 589 | reg = <0x01c20140 0x4>; |
| 590 | clocks = <&pll2 SUN4I_A10_PLL2_1X>; |
| 591 | clock-output-names = "codec"; |
| 592 | }; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 593 | }; |
| 594 | |
Maxime Ripard | b74aec1 | 2013-08-03 16:07:36 +0200 | [diff] [blame] | 595 | soc@01c00000 { |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 596 | compatible = "simple-bus"; |
| 597 | #address-cells = <1>; |
| 598 | #size-cells = <1>; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 599 | ranges; |
| 600 | |
Maxime Ripard | 1fbc151 | 2015-03-26 15:53:44 +0100 | [diff] [blame] | 601 | sram-controller@01c00000 { |
| 602 | compatible = "allwinner,sun4i-a10-sram-controller"; |
| 603 | reg = <0x01c00000 0x30>; |
| 604 | #address-cells = <1>; |
| 605 | #size-cells = <1>; |
| 606 | ranges; |
| 607 | |
| 608 | sram_a: sram@00000000 { |
| 609 | compatible = "mmio-sram"; |
| 610 | reg = <0x00000000 0xc000>; |
| 611 | #address-cells = <1>; |
| 612 | #size-cells = <1>; |
| 613 | ranges = <0 0x00000000 0xc000>; |
| 614 | |
| 615 | emac_sram: sram-section@8000 { |
| 616 | compatible = "allwinner,sun4i-a10-sram-a3-a4"; |
| 617 | reg = <0x8000 0x4000>; |
| 618 | status = "disabled"; |
| 619 | }; |
| 620 | }; |
| 621 | |
| 622 | sram_d: sram@00010000 { |
| 623 | compatible = "mmio-sram"; |
| 624 | reg = <0x00010000 0x1000>; |
| 625 | #address-cells = <1>; |
| 626 | #size-cells = <1>; |
| 627 | ranges = <0 0x00010000 0x1000>; |
| 628 | |
| 629 | otg_sram: sram-section@0000 { |
| 630 | compatible = "allwinner,sun4i-a10-sram-d"; |
| 631 | reg = <0x0000 0x1000>; |
| 632 | status = "disabled"; |
| 633 | }; |
| 634 | }; |
| 635 | }; |
| 636 | |
Emilio López | 1324f53 | 2014-08-04 17:09:57 -0300 | [diff] [blame] | 637 | dma: dma-controller@01c02000 { |
| 638 | compatible = "allwinner,sun4i-a10-dma"; |
| 639 | reg = <0x01c02000 0x1000>; |
| 640 | interrupts = <27>; |
| 641 | clocks = <&ahb_gates 6>; |
| 642 | #dma-cells = <2>; |
| 643 | }; |
| 644 | |
Maxime Ripard | 65918e2 | 2014-02-22 22:35:55 +0100 | [diff] [blame] | 645 | spi0: spi@01c05000 { |
| 646 | compatible = "allwinner,sun4i-a10-spi"; |
| 647 | reg = <0x01c05000 0x1000>; |
| 648 | interrupts = <10>; |
| 649 | clocks = <&ahb_gates 20>, <&spi0_clk>; |
| 650 | clock-names = "ahb", "mod"; |
Maxime Ripard | 1f9f6a7 | 2014-12-16 22:59:56 +0100 | [diff] [blame] | 651 | dmas = <&dma SUN4I_DMA_DEDICATED 27>, |
| 652 | <&dma SUN4I_DMA_DEDICATED 26>; |
Emilio López | 4192ff8 | 2014-08-04 17:10:00 -0300 | [diff] [blame] | 653 | dma-names = "rx", "tx"; |
Maxime Ripard | 65918e2 | 2014-02-22 22:35:55 +0100 | [diff] [blame] | 654 | status = "disabled"; |
| 655 | #address-cells = <1>; |
| 656 | #size-cells = <0>; |
| 657 | }; |
| 658 | |
| 659 | spi1: spi@01c06000 { |
| 660 | compatible = "allwinner,sun4i-a10-spi"; |
| 661 | reg = <0x01c06000 0x1000>; |
| 662 | interrupts = <11>; |
| 663 | clocks = <&ahb_gates 21>, <&spi1_clk>; |
| 664 | clock-names = "ahb", "mod"; |
Maxime Ripard | 1f9f6a7 | 2014-12-16 22:59:56 +0100 | [diff] [blame] | 665 | dmas = <&dma SUN4I_DMA_DEDICATED 9>, |
| 666 | <&dma SUN4I_DMA_DEDICATED 8>; |
Emilio López | 4192ff8 | 2014-08-04 17:10:00 -0300 | [diff] [blame] | 667 | dma-names = "rx", "tx"; |
Maxime Ripard | 65918e2 | 2014-02-22 22:35:55 +0100 | [diff] [blame] | 668 | status = "disabled"; |
| 669 | #address-cells = <1>; |
| 670 | #size-cells = <0>; |
| 671 | }; |
| 672 | |
Maxime Ripard | e38afcb | 2013-05-30 03:49:23 +0000 | [diff] [blame] | 673 | emac: ethernet@01c0b000 { |
Maxime Ripard | 1c70e09 | 2014-02-02 14:49:13 +0100 | [diff] [blame] | 674 | compatible = "allwinner,sun4i-a10-emac"; |
Maxime Ripard | e38afcb | 2013-05-30 03:49:23 +0000 | [diff] [blame] | 675 | reg = <0x01c0b000 0x1000>; |
| 676 | interrupts = <55>; |
| 677 | clocks = <&ahb_gates 17>; |
Maxime Ripard | 1fbc151 | 2015-03-26 15:53:44 +0100 | [diff] [blame] | 678 | allwinner,sram = <&emac_sram 1>; |
Maxime Ripard | e38afcb | 2013-05-30 03:49:23 +0000 | [diff] [blame] | 679 | status = "disabled"; |
| 680 | }; |
| 681 | |
Aleksei Mamlin | 92395f5 | 2015-01-19 22:35:22 +0300 | [diff] [blame] | 682 | mdio: mdio@01c0b080 { |
Maxime Ripard | 1c70e09 | 2014-02-02 14:49:13 +0100 | [diff] [blame] | 683 | compatible = "allwinner,sun4i-a10-mdio"; |
Maxime Ripard | e38afcb | 2013-05-30 03:49:23 +0000 | [diff] [blame] | 684 | reg = <0x01c0b080 0x14>; |
| 685 | status = "disabled"; |
| 686 | #address-cells = <1>; |
| 687 | #size-cells = <0>; |
| 688 | }; |
| 689 | |
David Lanzendörfer | b258b36 | 2014-05-02 17:57:18 +0200 | [diff] [blame] | 690 | mmc0: mmc@01c0f000 { |
| 691 | compatible = "allwinner,sun4i-a10-mmc"; |
| 692 | reg = <0x01c0f000 0x1000>; |
Maxime Ripard | d8c3a39 | 2014-07-11 19:39:06 +0200 | [diff] [blame] | 693 | clocks = <&ahb_gates 8>, |
| 694 | <&mmc0_clk 0>, |
| 695 | <&mmc0_clk 1>, |
| 696 | <&mmc0_clk 2>; |
| 697 | clock-names = "ahb", |
| 698 | "mmc", |
| 699 | "output", |
| 700 | "sample"; |
David Lanzendörfer | b258b36 | 2014-05-02 17:57:18 +0200 | [diff] [blame] | 701 | interrupts = <32>; |
| 702 | status = "disabled"; |
Hans de Goede | 4c1bb9c | 2015-03-10 16:27:09 +0100 | [diff] [blame] | 703 | #address-cells = <1>; |
| 704 | #size-cells = <0>; |
David Lanzendörfer | b258b36 | 2014-05-02 17:57:18 +0200 | [diff] [blame] | 705 | }; |
| 706 | |
| 707 | mmc1: mmc@01c10000 { |
| 708 | compatible = "allwinner,sun4i-a10-mmc"; |
| 709 | reg = <0x01c10000 0x1000>; |
Maxime Ripard | d8c3a39 | 2014-07-11 19:39:06 +0200 | [diff] [blame] | 710 | clocks = <&ahb_gates 9>, |
| 711 | <&mmc1_clk 0>, |
| 712 | <&mmc1_clk 1>, |
| 713 | <&mmc1_clk 2>; |
| 714 | clock-names = "ahb", |
| 715 | "mmc", |
| 716 | "output", |
| 717 | "sample"; |
David Lanzendörfer | b258b36 | 2014-05-02 17:57:18 +0200 | [diff] [blame] | 718 | interrupts = <33>; |
| 719 | status = "disabled"; |
Hans de Goede | 4c1bb9c | 2015-03-10 16:27:09 +0100 | [diff] [blame] | 720 | #address-cells = <1>; |
| 721 | #size-cells = <0>; |
David Lanzendörfer | b258b36 | 2014-05-02 17:57:18 +0200 | [diff] [blame] | 722 | }; |
| 723 | |
| 724 | mmc2: mmc@01c11000 { |
| 725 | compatible = "allwinner,sun4i-a10-mmc"; |
| 726 | reg = <0x01c11000 0x1000>; |
Maxime Ripard | d8c3a39 | 2014-07-11 19:39:06 +0200 | [diff] [blame] | 727 | clocks = <&ahb_gates 10>, |
| 728 | <&mmc2_clk 0>, |
| 729 | <&mmc2_clk 1>, |
| 730 | <&mmc2_clk 2>; |
| 731 | clock-names = "ahb", |
| 732 | "mmc", |
| 733 | "output", |
| 734 | "sample"; |
David Lanzendörfer | b258b36 | 2014-05-02 17:57:18 +0200 | [diff] [blame] | 735 | interrupts = <34>; |
| 736 | status = "disabled"; |
Hans de Goede | 4c1bb9c | 2015-03-10 16:27:09 +0100 | [diff] [blame] | 737 | #address-cells = <1>; |
| 738 | #size-cells = <0>; |
David Lanzendörfer | b258b36 | 2014-05-02 17:57:18 +0200 | [diff] [blame] | 739 | }; |
| 740 | |
| 741 | mmc3: mmc@01c12000 { |
| 742 | compatible = "allwinner,sun4i-a10-mmc"; |
| 743 | reg = <0x01c12000 0x1000>; |
Maxime Ripard | d8c3a39 | 2014-07-11 19:39:06 +0200 | [diff] [blame] | 744 | clocks = <&ahb_gates 11>, |
| 745 | <&mmc3_clk 0>, |
| 746 | <&mmc3_clk 1>, |
| 747 | <&mmc3_clk 2>; |
| 748 | clock-names = "ahb", |
| 749 | "mmc", |
| 750 | "output", |
| 751 | "sample"; |
David Lanzendörfer | b258b36 | 2014-05-02 17:57:18 +0200 | [diff] [blame] | 752 | interrupts = <35>; |
| 753 | status = "disabled"; |
Hans de Goede | 4c1bb9c | 2015-03-10 16:27:09 +0100 | [diff] [blame] | 754 | #address-cells = <1>; |
| 755 | #size-cells = <0>; |
David Lanzendörfer | b258b36 | 2014-05-02 17:57:18 +0200 | [diff] [blame] | 756 | }; |
| 757 | |
Hans de Goede | ce65037 | 2015-02-03 19:17:35 +0100 | [diff] [blame] | 758 | usb_otg: usb@01c13000 { |
| 759 | compatible = "allwinner,sun4i-a10-musb"; |
| 760 | reg = <0x01c13000 0x0400>; |
| 761 | clocks = <&ahb_gates 0>; |
| 762 | interrupts = <38>; |
| 763 | interrupt-names = "mc"; |
| 764 | phys = <&usbphy 0>; |
| 765 | phy-names = "usb"; |
| 766 | extcon = <&usbphy 0>; |
| 767 | allwinner,sram = <&otg_sram 1>; |
| 768 | status = "disabled"; |
| 769 | }; |
| 770 | |
Roman Byshko | 6ab1ce2 | 2014-03-01 20:26:23 +0100 | [diff] [blame] | 771 | usbphy: phy@01c13400 { |
| 772 | #phy-cells = <1>; |
| 773 | compatible = "allwinner,sun4i-a10-usb-phy"; |
| 774 | reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>; |
| 775 | reg-names = "phy_ctrl", "pmu1", "pmu2"; |
| 776 | clocks = <&usb_clk 8>; |
| 777 | clock-names = "usb_phy"; |
Chen-Yu Tsai | 4dba418 | 2014-12-18 19:10:35 +0800 | [diff] [blame] | 778 | resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>; |
| 779 | reset-names = "usb0_reset", "usb1_reset", "usb2_reset"; |
Roman Byshko | 6ab1ce2 | 2014-03-01 20:26:23 +0100 | [diff] [blame] | 780 | status = "disabled"; |
| 781 | }; |
| 782 | |
| 783 | ehci0: usb@01c14000 { |
| 784 | compatible = "allwinner,sun4i-a10-ehci", "generic-ehci"; |
| 785 | reg = <0x01c14000 0x100>; |
| 786 | interrupts = <39>; |
| 787 | clocks = <&ahb_gates 1>; |
| 788 | phys = <&usbphy 1>; |
| 789 | phy-names = "usb"; |
| 790 | status = "disabled"; |
| 791 | }; |
| 792 | |
| 793 | ohci0: usb@01c14400 { |
| 794 | compatible = "allwinner,sun4i-a10-ohci", "generic-ohci"; |
| 795 | reg = <0x01c14400 0x100>; |
| 796 | interrupts = <64>; |
| 797 | clocks = <&usb_clk 6>, <&ahb_gates 2>; |
| 798 | phys = <&usbphy 1>; |
| 799 | phy-names = "usb"; |
| 800 | status = "disabled"; |
| 801 | }; |
| 802 | |
LABBE Corentin | 56ba8c5 | 2015-07-17 16:39:38 +0200 | [diff] [blame] | 803 | crypto: crypto-engine@01c15000 { |
| 804 | compatible = "allwinner,sun4i-a10-crypto"; |
| 805 | reg = <0x01c15000 0x1000>; |
| 806 | interrupts = <86>; |
| 807 | clocks = <&ahb_gates 5>, <&ss_clk>; |
| 808 | clock-names = "ahb", "mod"; |
| 809 | }; |
| 810 | |
Maxime Ripard | 65918e2 | 2014-02-22 22:35:55 +0100 | [diff] [blame] | 811 | spi2: spi@01c17000 { |
| 812 | compatible = "allwinner,sun4i-a10-spi"; |
| 813 | reg = <0x01c17000 0x1000>; |
| 814 | interrupts = <12>; |
| 815 | clocks = <&ahb_gates 22>, <&spi2_clk>; |
| 816 | clock-names = "ahb", "mod"; |
Maxime Ripard | 1f9f6a7 | 2014-12-16 22:59:56 +0100 | [diff] [blame] | 817 | dmas = <&dma SUN4I_DMA_DEDICATED 29>, |
| 818 | <&dma SUN4I_DMA_DEDICATED 28>; |
Emilio López | 4192ff8 | 2014-08-04 17:10:00 -0300 | [diff] [blame] | 819 | dma-names = "rx", "tx"; |
Maxime Ripard | 65918e2 | 2014-02-22 22:35:55 +0100 | [diff] [blame] | 820 | status = "disabled"; |
| 821 | #address-cells = <1>; |
| 822 | #size-cells = <0>; |
| 823 | }; |
| 824 | |
Oliver Schinagl | 248bd1e | 2014-03-01 20:26:21 +0100 | [diff] [blame] | 825 | ahci: sata@01c18000 { |
| 826 | compatible = "allwinner,sun4i-a10-ahci"; |
| 827 | reg = <0x01c18000 0x1000>; |
| 828 | interrupts = <56>; |
| 829 | clocks = <&pll6 0>, <&ahb_gates 25>; |
| 830 | status = "disabled"; |
| 831 | }; |
| 832 | |
Roman Byshko | 6ab1ce2 | 2014-03-01 20:26:23 +0100 | [diff] [blame] | 833 | ehci1: usb@01c1c000 { |
| 834 | compatible = "allwinner,sun4i-a10-ehci", "generic-ehci"; |
| 835 | reg = <0x01c1c000 0x100>; |
| 836 | interrupts = <40>; |
| 837 | clocks = <&ahb_gates 3>; |
| 838 | phys = <&usbphy 2>; |
| 839 | phy-names = "usb"; |
| 840 | status = "disabled"; |
| 841 | }; |
| 842 | |
| 843 | ohci1: usb@01c1c400 { |
| 844 | compatible = "allwinner,sun4i-a10-ohci", "generic-ohci"; |
| 845 | reg = <0x01c1c400 0x100>; |
| 846 | interrupts = <65>; |
| 847 | clocks = <&usb_clk 7>, <&ahb_gates 4>; |
| 848 | phys = <&usbphy 2>; |
| 849 | phy-names = "usb"; |
| 850 | status = "disabled"; |
| 851 | }; |
| 852 | |
Maxime Ripard | 65918e2 | 2014-02-22 22:35:55 +0100 | [diff] [blame] | 853 | spi3: spi@01c1f000 { |
| 854 | compatible = "allwinner,sun4i-a10-spi"; |
| 855 | reg = <0x01c1f000 0x1000>; |
| 856 | interrupts = <50>; |
| 857 | clocks = <&ahb_gates 23>, <&spi3_clk>; |
| 858 | clock-names = "ahb", "mod"; |
Maxime Ripard | 1f9f6a7 | 2014-12-16 22:59:56 +0100 | [diff] [blame] | 859 | dmas = <&dma SUN4I_DMA_DEDICATED 31>, |
| 860 | <&dma SUN4I_DMA_DEDICATED 30>; |
Emilio López | 4192ff8 | 2014-08-04 17:10:00 -0300 | [diff] [blame] | 861 | dma-names = "rx", "tx"; |
Maxime Ripard | 65918e2 | 2014-02-22 22:35:55 +0100 | [diff] [blame] | 862 | status = "disabled"; |
| 863 | #address-cells = <1>; |
| 864 | #size-cells = <0>; |
| 865 | }; |
| 866 | |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 867 | intc: interrupt-controller@01c20400 { |
Maxime Ripard | 09504a7 | 2014-02-07 21:50:26 +0100 | [diff] [blame] | 868 | compatible = "allwinner,sun4i-a10-ic"; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 869 | reg = <0x01c20400 0x400>; |
| 870 | interrupt-controller; |
| 871 | #interrupt-cells = <1>; |
| 872 | }; |
| 873 | |
Maxime Ripard | e10911e | 2013-01-27 19:26:05 +0100 | [diff] [blame] | 874 | pio: pinctrl@01c20800 { |
Maxime Ripard | 874b4e4 | 2013-01-26 15:36:54 +0100 | [diff] [blame] | 875 | compatible = "allwinner,sun4i-a10-pinctrl"; |
| 876 | reg = <0x01c20800 0x400>; |
Maxime Ripard | 39138bc | 2013-04-06 15:00:48 +0200 | [diff] [blame] | 877 | interrupts = <28>; |
Emilio López | 36386d6 | 2013-03-27 18:20:41 -0300 | [diff] [blame] | 878 | clocks = <&apb0_gates 5>; |
Maxime Ripard | e10911e | 2013-01-27 19:26:05 +0100 | [diff] [blame] | 879 | gpio-controller; |
Maxime Ripard | 39138bc | 2013-04-06 15:00:48 +0200 | [diff] [blame] | 880 | interrupt-controller; |
Maxime Ripard | b03e081 | 2015-06-17 11:44:24 +0200 | [diff] [blame] | 881 | #interrupt-cells = <3>; |
Maxime Ripard | e10911e | 2013-01-27 19:26:05 +0100 | [diff] [blame] | 882 | #gpio-cells = <3>; |
Maxime Ripard | 581981b | 2013-01-26 15:36:55 +0100 | [diff] [blame] | 883 | |
Alexandre Belloni | 1d5726e | 2014-04-28 18:17:10 +0200 | [diff] [blame] | 884 | pwm0_pins_a: pwm0@0 { |
| 885 | allwinner,pins = "PB2"; |
| 886 | allwinner,function = "pwm"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 887 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 888 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Alexandre Belloni | 1d5726e | 2014-04-28 18:17:10 +0200 | [diff] [blame] | 889 | }; |
| 890 | |
| 891 | pwm1_pins_a: pwm1@0 { |
| 892 | allwinner,pins = "PI3"; |
| 893 | allwinner,function = "pwm"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 894 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 895 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Alexandre Belloni | 1d5726e | 2014-04-28 18:17:10 +0200 | [diff] [blame] | 896 | }; |
| 897 | |
Maxime Ripard | 581981b | 2013-01-26 15:36:55 +0100 | [diff] [blame] | 898 | uart0_pins_a: uart0@0 { |
| 899 | allwinner,pins = "PB22", "PB23"; |
| 900 | allwinner,function = "uart0"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 901 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 902 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Maxime Ripard | 581981b | 2013-01-26 15:36:55 +0100 | [diff] [blame] | 903 | }; |
| 904 | |
| 905 | uart0_pins_b: uart0@1 { |
| 906 | allwinner,pins = "PF2", "PF4"; |
| 907 | allwinner,function = "uart0"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 908 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 909 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Maxime Ripard | 581981b | 2013-01-26 15:36:55 +0100 | [diff] [blame] | 910 | }; |
| 911 | |
| 912 | uart1_pins_a: uart1@0 { |
| 913 | allwinner,pins = "PA10", "PA11"; |
| 914 | allwinner,function = "uart1"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 915 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 916 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Maxime Ripard | 581981b | 2013-01-26 15:36:55 +0100 | [diff] [blame] | 917 | }; |
Maxime Ripard | 27cce4f | 2013-03-10 13:44:38 +0100 | [diff] [blame] | 918 | |
| 919 | i2c0_pins_a: i2c0@0 { |
| 920 | allwinner,pins = "PB0", "PB1"; |
| 921 | allwinner,function = "i2c0"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 922 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 923 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Maxime Ripard | 27cce4f | 2013-03-10 13:44:38 +0100 | [diff] [blame] | 924 | }; |
| 925 | |
| 926 | i2c1_pins_a: i2c1@0 { |
| 927 | allwinner,pins = "PB18", "PB19"; |
| 928 | allwinner,function = "i2c1"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 929 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 930 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Maxime Ripard | 27cce4f | 2013-03-10 13:44:38 +0100 | [diff] [blame] | 931 | }; |
| 932 | |
| 933 | i2c2_pins_a: i2c2@0 { |
| 934 | allwinner,pins = "PB20", "PB21"; |
| 935 | allwinner,function = "i2c2"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 936 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 937 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Maxime Ripard | 27cce4f | 2013-03-10 13:44:38 +0100 | [diff] [blame] | 938 | }; |
Linus Torvalds | 496322b | 2013-07-09 18:24:39 -0700 | [diff] [blame] | 939 | |
Maxime Ripard | b21da66 | 2013-05-30 03:49:22 +0000 | [diff] [blame] | 940 | emac_pins_a: emac0@0 { |
| 941 | allwinner,pins = "PA0", "PA1", "PA2", |
| 942 | "PA3", "PA4", "PA5", "PA6", |
| 943 | "PA7", "PA8", "PA9", "PA10", |
| 944 | "PA11", "PA12", "PA13", "PA14", |
| 945 | "PA15", "PA16"; |
| 946 | allwinner,function = "emac"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 947 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 948 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Maxime Ripard | b21da66 | 2013-05-30 03:49:22 +0000 | [diff] [blame] | 949 | }; |
Hans de Goede | b5f86a3 | 2014-05-02 17:57:19 +0200 | [diff] [blame] | 950 | |
| 951 | mmc0_pins_a: mmc0@0 { |
Maxime Ripard | d8cacaa | 2015-05-03 11:53:07 +0200 | [diff] [blame] | 952 | allwinner,pins = "PF0", "PF1", "PF2", |
| 953 | "PF3", "PF4", "PF5"; |
Hans de Goede | b5f86a3 | 2014-05-02 17:57:19 +0200 | [diff] [blame] | 954 | allwinner,function = "mmc0"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 955 | allwinner,drive = <SUN4I_PINCTRL_30_MA>; |
| 956 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Hans de Goede | b5f86a3 | 2014-05-02 17:57:19 +0200 | [diff] [blame] | 957 | }; |
| 958 | |
| 959 | mmc0_cd_pin_reference_design: mmc0_cd_pin@0 { |
| 960 | allwinner,pins = "PH1"; |
| 961 | allwinner,function = "gpio_in"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 962 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 963 | allwinner,pull = <SUN4I_PINCTRL_PULL_UP>; |
Hans de Goede | b5f86a3 | 2014-05-02 17:57:19 +0200 | [diff] [blame] | 964 | }; |
Hans de Goede | a4e1099 | 2014-06-30 23:57:58 +0200 | [diff] [blame] | 965 | |
Marcus Cooper | 469a22e | 2015-05-02 13:36:20 +0200 | [diff] [blame] | 966 | ir0_rx_pins_a: ir0@0 { |
| 967 | allwinner,pins = "PB4"; |
Hans de Goede | a4e1099 | 2014-06-30 23:57:58 +0200 | [diff] [blame] | 968 | allwinner,function = "ir0"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 969 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 970 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Hans de Goede | a4e1099 | 2014-06-30 23:57:58 +0200 | [diff] [blame] | 971 | }; |
| 972 | |
Marcus Cooper | 469a22e | 2015-05-02 13:36:20 +0200 | [diff] [blame] | 973 | ir0_tx_pins_a: ir0@1 { |
| 974 | allwinner,pins = "PB3"; |
| 975 | allwinner,function = "ir0"; |
| 976 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 977 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
| 978 | }; |
| 979 | |
| 980 | ir1_rx_pins_a: ir1@0 { |
| 981 | allwinner,pins = "PB23"; |
| 982 | allwinner,function = "ir1"; |
| 983 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 984 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
| 985 | }; |
| 986 | |
| 987 | ir1_tx_pins_a: ir1@1 { |
| 988 | allwinner,pins = "PB22"; |
Hans de Goede | a4e1099 | 2014-06-30 23:57:58 +0200 | [diff] [blame] | 989 | allwinner,function = "ir1"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 990 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 991 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Hans de Goede | a4e1099 | 2014-06-30 23:57:58 +0200 | [diff] [blame] | 992 | }; |
Alexandru Gagniuc | ec66d0b | 2014-12-08 04:14:01 -0600 | [diff] [blame] | 993 | |
| 994 | spi0_pins_a: spi0@0 { |
Maxime Ripard | f3022c6 | 2015-05-03 09:25:41 +0200 | [diff] [blame] | 995 | allwinner,pins = "PI11", "PI12", "PI13"; |
| 996 | allwinner,function = "spi0"; |
| 997 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 998 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
| 999 | }; |
| 1000 | |
| 1001 | spi0_cs0_pins_a: spi0_cs0@0 { |
| 1002 | allwinner,pins = "PI10"; |
Alexandru Gagniuc | ec66d0b | 2014-12-08 04:14:01 -0600 | [diff] [blame] | 1003 | allwinner,function = "spi0"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 1004 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 1005 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Alexandru Gagniuc | ec66d0b | 2014-12-08 04:14:01 -0600 | [diff] [blame] | 1006 | }; |
| 1007 | |
| 1008 | spi1_pins_a: spi1@0 { |
Maxime Ripard | f3022c6 | 2015-05-03 09:25:41 +0200 | [diff] [blame] | 1009 | allwinner,pins = "PI17", "PI18", "PI19"; |
| 1010 | allwinner,function = "spi1"; |
| 1011 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 1012 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
| 1013 | }; |
| 1014 | |
| 1015 | spi1_cs0_pins_a: spi1_cs0@0 { |
| 1016 | allwinner,pins = "PI16"; |
Alexandru Gagniuc | ec66d0b | 2014-12-08 04:14:01 -0600 | [diff] [blame] | 1017 | allwinner,function = "spi1"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 1018 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 1019 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Alexandru Gagniuc | ec66d0b | 2014-12-08 04:14:01 -0600 | [diff] [blame] | 1020 | }; |
| 1021 | |
| 1022 | spi2_pins_a: spi2@0 { |
Maxime Ripard | f3022c6 | 2015-05-03 09:25:41 +0200 | [diff] [blame] | 1023 | allwinner,pins = "PC20", "PC21", "PC22"; |
Alexandru Gagniuc | ec66d0b | 2014-12-08 04:14:01 -0600 | [diff] [blame] | 1024 | allwinner,function = "spi2"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 1025 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 1026 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Alexandru Gagniuc | ec66d0b | 2014-12-08 04:14:01 -0600 | [diff] [blame] | 1027 | }; |
| 1028 | |
| 1029 | spi2_pins_b: spi2@1 { |
Maxime Ripard | f3022c6 | 2015-05-03 09:25:41 +0200 | [diff] [blame] | 1030 | allwinner,pins = "PB15", "PB16", "PB17"; |
| 1031 | allwinner,function = "spi2"; |
| 1032 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 1033 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
| 1034 | }; |
| 1035 | |
| 1036 | spi2_cs0_pins_a: spi2_cs0@0 { |
| 1037 | allwinner,pins = "PC19"; |
| 1038 | allwinner,function = "spi2"; |
| 1039 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 1040 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
| 1041 | }; |
| 1042 | |
| 1043 | spi2_cs0_pins_b: spi2_cs0@1 { |
| 1044 | allwinner,pins = "PB14"; |
Alexandru Gagniuc | ec66d0b | 2014-12-08 04:14:01 -0600 | [diff] [blame] | 1045 | allwinner,function = "spi2"; |
Maxime Ripard | 092a0c3 | 2014-12-16 22:59:57 +0100 | [diff] [blame] | 1046 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 1047 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Alexandru Gagniuc | ec66d0b | 2014-12-08 04:14:01 -0600 | [diff] [blame] | 1048 | }; |
Vishnu Patekar | 1e8d156 | 2015-01-25 19:10:09 +0530 | [diff] [blame] | 1049 | |
| 1050 | ps20_pins_a: ps20@0 { |
| 1051 | allwinner,pins = "PI20", "PI21"; |
| 1052 | allwinner,function = "ps2"; |
| 1053 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 1054 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
| 1055 | }; |
| 1056 | |
| 1057 | ps21_pins_a: ps21@0 { |
| 1058 | allwinner,pins = "PH12", "PH13"; |
| 1059 | allwinner,function = "ps2"; |
| 1060 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 1061 | allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; |
Maxime Ripard | 69144e3 | 2013-03-13 20:07:37 +0100 | [diff] [blame] | 1062 | }; |
Marcus Cooper | 79f969f | 2016-03-21 21:00:59 +0100 | [diff] [blame] | 1063 | |
| 1064 | spdif_tx_pins_a: spdif@0 { |
| 1065 | allwinner,pins = "PB13"; |
| 1066 | allwinner,function = "spdif"; |
| 1067 | allwinner,drive = <SUN4I_PINCTRL_10_MA>; |
| 1068 | allwinner,pull = <SUN4I_PINCTRL_PULL_UP>; |
| 1069 | }; |
Maxime Ripard | f1741fd | 2013-03-10 13:34:36 +0100 | [diff] [blame] | 1070 | }; |
| 1071 | |
| 1072 | timer@01c20c00 { |
| 1073 | compatible = "allwinner,sun4i-a10-timer"; |
| 1074 | reg = <0x01c20c00 0x90>; |
| 1075 | interrupts = <22>; |
| 1076 | clocks = <&osc24M>; |
| 1077 | }; |
Maxime Ripard | 874b4e4 | 2013-01-26 15:36:54 +0100 | [diff] [blame] | 1078 | |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1079 | wdt: watchdog@01c20c90 { |
| 1080 | compatible = "allwinner,sun4i-a10-wdt"; |
| 1081 | reg = <0x01c20c90 0x10>; |
| 1082 | }; |
| 1083 | |
| 1084 | rtc: rtc@01c20d00 { |
| 1085 | compatible = "allwinner,sun4i-a10-rtc"; |
| 1086 | reg = <0x01c20d00 0x20>; |
| 1087 | interrupts = <24>; |
| 1088 | }; |
| 1089 | |
Alexandre Belloni | 4b57a39 | 2014-04-28 18:17:11 +0200 | [diff] [blame] | 1090 | pwm: pwm@01c20e00 { |
| 1091 | compatible = "allwinner,sun4i-a10-pwm"; |
| 1092 | reg = <0x01c20e00 0xc>; |
| 1093 | clocks = <&osc24M>; |
| 1094 | #pwm-cells = <3>; |
| 1095 | status = "disabled"; |
| 1096 | }; |
| 1097 | |
Marcus Cooper | 166db83 | 2016-03-21 21:01:03 +0100 | [diff] [blame] | 1098 | spdif: spdif@01c21000 { |
| 1099 | #sound-dai-cells = <0>; |
| 1100 | compatible = "allwinner,sun4i-a10-spdif"; |
| 1101 | reg = <0x01c21000 0x400>; |
| 1102 | interrupts = <13>; |
| 1103 | clocks = <&apb0_gates 1>, <&spdif_clk>; |
| 1104 | clock-names = "apb", "spdif"; |
| 1105 | dmas = <&dma SUN4I_DMA_NORMAL 2>, |
| 1106 | <&dma SUN4I_DMA_NORMAL 2>; |
| 1107 | dma-names = "rx", "tx"; |
| 1108 | status = "disabled"; |
| 1109 | }; |
| 1110 | |
Hans de Goede | a4e1099 | 2014-06-30 23:57:58 +0200 | [diff] [blame] | 1111 | ir0: ir@01c21800 { |
| 1112 | compatible = "allwinner,sun4i-a10-ir"; |
| 1113 | clocks = <&apb0_gates 6>, <&ir0_clk>; |
| 1114 | clock-names = "apb", "ir"; |
| 1115 | interrupts = <5>; |
| 1116 | reg = <0x01c21800 0x40>; |
| 1117 | status = "disabled"; |
| 1118 | }; |
| 1119 | |
| 1120 | ir1: ir@01c21c00 { |
| 1121 | compatible = "allwinner,sun4i-a10-ir"; |
| 1122 | clocks = <&apb0_gates 7>, <&ir1_clk>; |
| 1123 | clock-names = "apb", "ir"; |
| 1124 | interrupts = <6>; |
| 1125 | reg = <0x01c21c00 0x40>; |
| 1126 | status = "disabled"; |
| 1127 | }; |
| 1128 | |
Hans de Goede | b0512e1 | 2014-12-23 11:13:20 +0100 | [diff] [blame] | 1129 | lradc: lradc@01c22800 { |
| 1130 | compatible = "allwinner,sun4i-a10-lradc-keys"; |
| 1131 | reg = <0x01c22800 0x100>; |
| 1132 | interrupts = <31>; |
| 1133 | status = "disabled"; |
| 1134 | }; |
| 1135 | |
Marcus Cooper | bcf8845 | 2014-07-22 13:06:48 +0200 | [diff] [blame] | 1136 | codec: codec@01c22c00 { |
| 1137 | #sound-dai-cells = <0>; |
| 1138 | compatible = "allwinner,sun4i-a10-codec"; |
| 1139 | reg = <0x01c22c00 0x40>; |
| 1140 | interrupts = <30>; |
| 1141 | clocks = <&apb0_gates 0>, <&codec_clk>; |
| 1142 | clock-names = "apb", "codec"; |
| 1143 | dmas = <&dma SUN4I_DMA_NORMAL 19>, |
| 1144 | <&dma SUN4I_DMA_NORMAL 19>; |
| 1145 | dma-names = "rx", "tx"; |
| 1146 | status = "disabled"; |
| 1147 | }; |
| 1148 | |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1149 | sid: eeprom@01c23800 { |
| 1150 | compatible = "allwinner,sun4i-a10-sid"; |
| 1151 | reg = <0x01c23800 0x10>; |
| 1152 | }; |
| 1153 | |
| 1154 | rtp: rtp@01c25000 { |
| 1155 | compatible = "allwinner,sun4i-a10-ts"; |
| 1156 | reg = <0x01c25000 0x100>; |
| 1157 | interrupts = <29>; |
Chen-Yu Tsai | 41e7afb | 2015-01-06 10:35:15 +0800 | [diff] [blame] | 1158 | #thermal-sensor-cells = <0>; |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1159 | }; |
| 1160 | |
| 1161 | uart0: serial@01c28000 { |
| 1162 | compatible = "snps,dw-apb-uart"; |
| 1163 | reg = <0x01c28000 0x400>; |
| 1164 | interrupts = <1>; |
| 1165 | reg-shift = <2>; |
| 1166 | reg-io-width = <4>; |
| 1167 | clocks = <&apb1_gates 16>; |
| 1168 | status = "disabled"; |
| 1169 | }; |
| 1170 | |
| 1171 | uart1: serial@01c28400 { |
| 1172 | compatible = "snps,dw-apb-uart"; |
| 1173 | reg = <0x01c28400 0x400>; |
| 1174 | interrupts = <2>; |
| 1175 | reg-shift = <2>; |
| 1176 | reg-io-width = <4>; |
| 1177 | clocks = <&apb1_gates 17>; |
| 1178 | status = "disabled"; |
| 1179 | }; |
| 1180 | |
| 1181 | uart2: serial@01c28800 { |
| 1182 | compatible = "snps,dw-apb-uart"; |
| 1183 | reg = <0x01c28800 0x400>; |
| 1184 | interrupts = <3>; |
| 1185 | reg-shift = <2>; |
| 1186 | reg-io-width = <4>; |
| 1187 | clocks = <&apb1_gates 18>; |
| 1188 | status = "disabled"; |
| 1189 | }; |
| 1190 | |
| 1191 | uart3: serial@01c28c00 { |
| 1192 | compatible = "snps,dw-apb-uart"; |
| 1193 | reg = <0x01c28c00 0x400>; |
| 1194 | interrupts = <4>; |
| 1195 | reg-shift = <2>; |
| 1196 | reg-io-width = <4>; |
| 1197 | clocks = <&apb1_gates 19>; |
| 1198 | status = "disabled"; |
| 1199 | }; |
| 1200 | |
| 1201 | uart4: serial@01c29000 { |
| 1202 | compatible = "snps,dw-apb-uart"; |
| 1203 | reg = <0x01c29000 0x400>; |
| 1204 | interrupts = <17>; |
| 1205 | reg-shift = <2>; |
| 1206 | reg-io-width = <4>; |
| 1207 | clocks = <&apb1_gates 20>; |
| 1208 | status = "disabled"; |
| 1209 | }; |
| 1210 | |
| 1211 | uart5: serial@01c29400 { |
| 1212 | compatible = "snps,dw-apb-uart"; |
| 1213 | reg = <0x01c29400 0x400>; |
| 1214 | interrupts = <18>; |
| 1215 | reg-shift = <2>; |
| 1216 | reg-io-width = <4>; |
| 1217 | clocks = <&apb1_gates 21>; |
| 1218 | status = "disabled"; |
| 1219 | }; |
| 1220 | |
| 1221 | uart6: serial@01c29800 { |
| 1222 | compatible = "snps,dw-apb-uart"; |
| 1223 | reg = <0x01c29800 0x400>; |
| 1224 | interrupts = <19>; |
| 1225 | reg-shift = <2>; |
| 1226 | reg-io-width = <4>; |
| 1227 | clocks = <&apb1_gates 22>; |
| 1228 | status = "disabled"; |
| 1229 | }; |
| 1230 | |
| 1231 | uart7: serial@01c29c00 { |
| 1232 | compatible = "snps,dw-apb-uart"; |
| 1233 | reg = <0x01c29c00 0x400>; |
| 1234 | interrupts = <20>; |
| 1235 | reg-shift = <2>; |
| 1236 | reg-io-width = <4>; |
| 1237 | clocks = <&apb1_gates 23>; |
| 1238 | status = "disabled"; |
| 1239 | }; |
| 1240 | |
| 1241 | i2c0: i2c@01c2ac00 { |
Maxime Ripard | d275545 | 2014-03-31 14:54:58 +0200 | [diff] [blame] | 1242 | compatible = "allwinner,sun4i-a10-i2c"; |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1243 | reg = <0x01c2ac00 0x400>; |
| 1244 | interrupts = <7>; |
| 1245 | clocks = <&apb1_gates 0>; |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1246 | status = "disabled"; |
Hans de Goede | 60bbe31 | 2014-04-13 13:41:03 +0200 | [diff] [blame] | 1247 | #address-cells = <1>; |
| 1248 | #size-cells = <0>; |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1249 | }; |
| 1250 | |
| 1251 | i2c1: i2c@01c2b000 { |
Maxime Ripard | d275545 | 2014-03-31 14:54:58 +0200 | [diff] [blame] | 1252 | compatible = "allwinner,sun4i-a10-i2c"; |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1253 | reg = <0x01c2b000 0x400>; |
| 1254 | interrupts = <8>; |
| 1255 | clocks = <&apb1_gates 1>; |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1256 | status = "disabled"; |
Hans de Goede | 60bbe31 | 2014-04-13 13:41:03 +0200 | [diff] [blame] | 1257 | #address-cells = <1>; |
| 1258 | #size-cells = <0>; |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1259 | }; |
| 1260 | |
| 1261 | i2c2: i2c@01c2b400 { |
Maxime Ripard | d275545 | 2014-03-31 14:54:58 +0200 | [diff] [blame] | 1262 | compatible = "allwinner,sun4i-a10-i2c"; |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1263 | reg = <0x01c2b400 0x400>; |
| 1264 | interrupts = <9>; |
| 1265 | clocks = <&apb1_gates 2>; |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1266 | status = "disabled"; |
Hans de Goede | 60bbe31 | 2014-04-13 13:41:03 +0200 | [diff] [blame] | 1267 | #address-cells = <1>; |
| 1268 | #size-cells = <0>; |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1269 | }; |
Vishnu Patekar | 196654a | 2015-01-25 19:10:08 +0530 | [diff] [blame] | 1270 | |
| 1271 | ps20: ps2@01c2a000 { |
| 1272 | compatible = "allwinner,sun4i-a10-ps2"; |
| 1273 | reg = <0x01c2a000 0x400>; |
| 1274 | interrupts = <62>; |
| 1275 | clocks = <&apb1_gates 6>; |
| 1276 | status = "disabled"; |
| 1277 | }; |
| 1278 | |
| 1279 | ps21: ps2@01c2a400 { |
| 1280 | compatible = "allwinner,sun4i-a10-ps2"; |
| 1281 | reg = <0x01c2a400 0x400>; |
| 1282 | interrupts = <63>; |
| 1283 | clocks = <&apb1_gates 7>; |
| 1284 | status = "disabled"; |
| 1285 | }; |
Stefan Roese | 7423d2d | 2012-11-26 15:46:12 +0100 | [diff] [blame] | 1286 | }; |
| 1287 | }; |