blob: b131ff1f0f94280a7cbe2b80a9d7c9a25646791f [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
30#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Thierry Reding10a85122012-11-21 15:31:35 +010032#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080033#include <linux/i2c.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
36#include <drm/drm_edid.h>
Dave Airlie40d9b042014-10-20 16:29:33 +100037#include <drm/drm_displayid.h>
Dave Airlief453ba02008-11-07 14:05:41 -080038
Adam Jackson13931572010-08-03 14:38:19 -040039#define version_greater(edid, maj, min) \
40 (((edid)->version > (maj)) || \
41 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080042
Adam Jacksond1ff6402010-03-29 21:43:26 +000043#define EDID_EST_TIMINGS 16
44#define EDID_STD_TIMINGS 8
45#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080046
47/*
48 * EDID blocks out in the wild have a variety of bugs, try to collect
49 * them here (note that userspace may work around broken monitors first,
50 * but fixes should make their way here so that the kernel "just works"
51 * on as many displays as possible).
52 */
53
54/* First detailed mode wrong, use largest 60Hz mode */
55#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
56/* Reported 135MHz pixel clock is too high, needs adjustment */
57#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
58/* Prefer the largest mode at 75 Hz */
59#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
60/* Detail timing is in cm not mm */
61#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
62/* Detailed timing descriptors have bogus size values, so just take the
63 * maximum size and use that.
64 */
65#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
66/* Monitor forgot to set the first detailed is preferred bit. */
67#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
68/* use +hsync +vsync for detailed mode */
69#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040070/* Force reduced-blanking timings for detailed modes */
71#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010072/* Force 8bpc */
73#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020074/* Force 12bpc */
75#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Alex Deucher3c537882010-02-05 04:21:19 -050076
Adam Jackson13931572010-08-03 14:38:19 -040077struct detailed_mode_closure {
78 struct drm_connector *connector;
79 struct edid *edid;
80 bool preferred;
81 u32 quirks;
82 int modes;
83};
Dave Airlief453ba02008-11-07 14:05:41 -080084
Zhao Yakui5c612592009-06-22 13:17:10 +080085#define LEVEL_DMT 0
86#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000087#define LEVEL_GTF2 2
88#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +080089
Dave Airlief453ba02008-11-07 14:05:41 -080090static struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -050091 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -080092 int product_id;
93 u32 quirks;
94} edid_quirk_list[] = {
95 /* Acer AL1706 */
96 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
97 /* Acer F51 */
98 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
99 /* Unknown Acer */
100 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
101
102 /* Belinea 10 15 55 */
103 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
104 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
105
106 /* Envision Peripherals, Inc. EN-7100e */
107 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000108 /* Envision EN2028 */
109 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800110
111 /* Funai Electronics PM36B */
112 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
113 EDID_QUIRK_DETAILED_IN_CM },
114
115 /* LG Philips LCD LP154W01-A5 */
116 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
117 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
118
119 /* Philips 107p5 CRT */
120 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
121
122 /* Proview AY765C */
123 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
124
125 /* Samsung SyncMaster 205BW. Note: irony */
126 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
127 /* Samsung SyncMaster 22[5-6]BW */
128 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
129 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400130
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200131 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
132 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
133
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400134 /* ViewSonic VA2026w */
135 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400136
137 /* Medion MD 30217 PG */
138 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100139
140 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
141 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Dave Airlief453ba02008-11-07 14:05:41 -0800142};
143
Thierry Redinga6b21832012-11-23 15:01:42 +0100144/*
145 * Autogenerated from the DMT spec.
146 * This table is copied from xfree86/modes/xf86EdidModes.c.
147 */
148static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300149 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100150 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
151 736, 832, 0, 350, 382, 385, 445, 0,
152 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300153 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100154 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
155 736, 832, 0, 400, 401, 404, 445, 0,
156 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300157 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100158 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
159 828, 936, 0, 400, 401, 404, 446, 0,
160 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300161 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100162 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300163 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100164 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300165 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100166 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
167 704, 832, 0, 480, 489, 492, 520, 0,
168 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300169 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100170 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
171 720, 840, 0, 480, 481, 484, 500, 0,
172 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300173 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100174 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
175 752, 832, 0, 480, 481, 484, 509, 0,
176 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300177 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100178 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
179 896, 1024, 0, 600, 601, 603, 625, 0,
180 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300181 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100182 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
183 968, 1056, 0, 600, 601, 605, 628, 0,
184 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300185 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100186 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
187 976, 1040, 0, 600, 637, 643, 666, 0,
188 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300189 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100190 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
191 896, 1056, 0, 600, 601, 604, 625, 0,
192 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300193 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100194 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
195 896, 1048, 0, 600, 601, 604, 631, 0,
196 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300197 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100198 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
199 880, 960, 0, 600, 603, 607, 636, 0,
200 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300201 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100202 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
203 976, 1088, 0, 480, 486, 494, 517, 0,
204 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300205 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100206 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
207 1208, 1264, 0, 768, 768, 772, 817, 0,
208 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300209 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300210 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100211 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
212 1184, 1344, 0, 768, 771, 777, 806, 0,
213 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300214 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100215 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
216 1184, 1328, 0, 768, 771, 777, 806, 0,
217 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300218 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100219 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
220 1136, 1312, 0, 768, 769, 772, 800, 0,
221 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300222 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100223 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
224 1168, 1376, 0, 768, 769, 772, 808, 0,
225 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300226 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100227 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
228 1104, 1184, 0, 768, 771, 775, 813, 0,
229 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300230 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100231 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
232 1344, 1600, 0, 864, 865, 868, 900, 0,
233 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300234 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100235 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
236 1360, 1440, 0, 768, 771, 778, 790, 0,
237 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300238 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100239 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
240 1472, 1664, 0, 768, 771, 778, 798, 0,
241 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300242 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100243 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
244 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300245 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300246 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100247 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
248 1496, 1712, 0, 768, 771, 778, 809, 0,
249 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300250 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100251 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
252 1360, 1440, 0, 768, 771, 778, 813, 0,
253 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300254 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100255 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
256 1360, 1440, 0, 800, 803, 809, 823, 0,
257 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300258 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100259 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
260 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300261 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300262 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100263 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
264 1488, 1696, 0, 800, 803, 809, 838, 0,
265 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300266 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100267 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
268 1496, 1712, 0, 800, 803, 809, 843, 0,
269 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300270 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100271 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
272 1360, 1440, 0, 800, 803, 809, 847, 0,
273 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300274 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100275 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
276 1488, 1800, 0, 960, 961, 964, 1000, 0,
277 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300278 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100279 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
280 1504, 1728, 0, 960, 961, 964, 1011, 0,
281 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300282 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100283 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
284 1360, 1440, 0, 960, 963, 967, 1017, 0,
285 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300286 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100287 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
288 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
289 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300290 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100291 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
292 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
293 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300294 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100295 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
296 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
297 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300298 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100299 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
300 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
301 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300302 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100303 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
304 1536, 1792, 0, 768, 771, 777, 795, 0,
305 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300306 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100307 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
308 1440, 1520, 0, 768, 771, 776, 813, 0,
309 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300310 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100311 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
312 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
313 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300314 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100315 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
316 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
317 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300318 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100319 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
320 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
321 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300322 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100323 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
324 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
325 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300326 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100327 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
328 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
329 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300330 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100331 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
332 1520, 1600, 0, 900, 903, 909, 926, 0,
333 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300334 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100335 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
336 1672, 1904, 0, 900, 903, 909, 934, 0,
337 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300338 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100339 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
340 1688, 1936, 0, 900, 903, 909, 942, 0,
341 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300342 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100343 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
344 1696, 1952, 0, 900, 903, 909, 948, 0,
345 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300346 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100347 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
348 1520, 1600, 0, 900, 903, 909, 953, 0,
349 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300350 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100351 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
352 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
353 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300354 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100355 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
356 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
357 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300358 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100359 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
360 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
361 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300362 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100363 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
364 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
365 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300366 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100367 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
368 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
369 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300370 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100371 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
372 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
373 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300374 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100375 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
376 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
377 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300378 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100379 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
380 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
381 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300382 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100383 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
384 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
385 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300386 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100387 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
388 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
389 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300390 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100391 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
392 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
393 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300394 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100395 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
396 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
397 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300398 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100399 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
400 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
401 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300402 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100403 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
404 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
405 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300406 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100407 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
408 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
409 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300410 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100411 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300412 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100413 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300414 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100415 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
416 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
417 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300418 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100419 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
420 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
421 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300422 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100423 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
424 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
425 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300426 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100427 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
428 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
429 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300430 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100431 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
432 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
433 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300434 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100435 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
436 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
437 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300438 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100439 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
440 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
441 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300442 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100443 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
444 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
445 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300446 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100447 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
448 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
449 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300450 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100451 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
452 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
453 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300454 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100455 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
456 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
457 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300458 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100459 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
460 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
461 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300462 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100463 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
464 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
465 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300466 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100467 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
468 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
469 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
470};
471
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300472/*
473 * These more or less come from the DMT spec. The 720x400 modes are
474 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
475 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
476 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
477 * mode.
478 *
479 * The DMT modes have been fact-checked; the rest are mild guesses.
480 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100481static const struct drm_display_mode edid_est_modes[] = {
482 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
483 968, 1056, 0, 600, 601, 605, 628, 0,
484 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
485 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
486 896, 1024, 0, 600, 601, 603, 625, 0,
487 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
488 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
489 720, 840, 0, 480, 481, 484, 500, 0,
490 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
491 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
492 704, 832, 0, 480, 489, 491, 520, 0,
493 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
494 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
495 768, 864, 0, 480, 483, 486, 525, 0,
496 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
497 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25200, 640, 656,
498 752, 800, 0, 480, 490, 492, 525, 0,
499 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
500 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
501 846, 900, 0, 400, 421, 423, 449, 0,
502 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
503 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
504 846, 900, 0, 400, 412, 414, 449, 0,
505 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
506 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
507 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
508 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
509 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78800, 1024, 1040,
510 1136, 1312, 0, 768, 769, 772, 800, 0,
511 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
512 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
513 1184, 1328, 0, 768, 771, 777, 806, 0,
514 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
515 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
516 1184, 1344, 0, 768, 771, 777, 806, 0,
517 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
518 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
519 1208, 1264, 0, 768, 768, 776, 817, 0,
520 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
521 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
522 928, 1152, 0, 624, 625, 628, 667, 0,
523 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
524 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
525 896, 1056, 0, 600, 601, 604, 625, 0,
526 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
527 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
528 976, 1040, 0, 600, 637, 643, 666, 0,
529 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
530 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
531 1344, 1600, 0, 864, 865, 868, 900, 0,
532 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
533};
534
535struct minimode {
536 short w;
537 short h;
538 short r;
539 short rb;
540};
541
542static const struct minimode est3_modes[] = {
543 /* byte 6 */
544 { 640, 350, 85, 0 },
545 { 640, 400, 85, 0 },
546 { 720, 400, 85, 0 },
547 { 640, 480, 85, 0 },
548 { 848, 480, 60, 0 },
549 { 800, 600, 85, 0 },
550 { 1024, 768, 85, 0 },
551 { 1152, 864, 75, 0 },
552 /* byte 7 */
553 { 1280, 768, 60, 1 },
554 { 1280, 768, 60, 0 },
555 { 1280, 768, 75, 0 },
556 { 1280, 768, 85, 0 },
557 { 1280, 960, 60, 0 },
558 { 1280, 960, 85, 0 },
559 { 1280, 1024, 60, 0 },
560 { 1280, 1024, 85, 0 },
561 /* byte 8 */
562 { 1360, 768, 60, 0 },
563 { 1440, 900, 60, 1 },
564 { 1440, 900, 60, 0 },
565 { 1440, 900, 75, 0 },
566 { 1440, 900, 85, 0 },
567 { 1400, 1050, 60, 1 },
568 { 1400, 1050, 60, 0 },
569 { 1400, 1050, 75, 0 },
570 /* byte 9 */
571 { 1400, 1050, 85, 0 },
572 { 1680, 1050, 60, 1 },
573 { 1680, 1050, 60, 0 },
574 { 1680, 1050, 75, 0 },
575 { 1680, 1050, 85, 0 },
576 { 1600, 1200, 60, 0 },
577 { 1600, 1200, 65, 0 },
578 { 1600, 1200, 70, 0 },
579 /* byte 10 */
580 { 1600, 1200, 75, 0 },
581 { 1600, 1200, 85, 0 },
582 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300583 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100584 { 1856, 1392, 60, 0 },
585 { 1856, 1392, 75, 0 },
586 { 1920, 1200, 60, 1 },
587 { 1920, 1200, 60, 0 },
588 /* byte 11 */
589 { 1920, 1200, 75, 0 },
590 { 1920, 1200, 85, 0 },
591 { 1920, 1440, 60, 0 },
592 { 1920, 1440, 75, 0 },
593};
594
595static const struct minimode extra_modes[] = {
596 { 1024, 576, 60, 0 },
597 { 1366, 768, 60, 0 },
598 { 1600, 900, 60, 0 },
599 { 1680, 945, 60, 0 },
600 { 1920, 1080, 60, 0 },
601 { 2048, 1152, 60, 0 },
602 { 2048, 1536, 60, 0 },
603};
604
605/*
606 * Probably taken from CEA-861 spec.
607 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
608 */
609static const struct drm_display_mode edid_cea_modes[] = {
610 /* 1 - 640x480@60Hz */
611 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
612 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300613 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530614 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100615 /* 2 - 720x480@60Hz */
616 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
617 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300618 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530619 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100620 /* 3 - 720x480@60Hz */
621 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
622 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300623 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530624 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100625 /* 4 - 1280x720@60Hz */
626 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
627 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300628 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530629 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100630 /* 5 - 1920x1080i@60Hz */
631 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
632 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
633 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300634 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530635 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700636 /* 6 - 720(1440)x480i@60Hz */
637 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
638 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100639 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300640 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530641 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700642 /* 7 - 720(1440)x480i@60Hz */
643 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
644 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100645 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300646 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530647 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700648 /* 8 - 720(1440)x240@60Hz */
649 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
650 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100651 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300652 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530653 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700654 /* 9 - 720(1440)x240@60Hz */
655 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
656 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100657 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300658 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530659 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100660 /* 10 - 2880x480i@60Hz */
661 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
662 3204, 3432, 0, 480, 488, 494, 525, 0,
663 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300664 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530665 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100666 /* 11 - 2880x480i@60Hz */
667 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
668 3204, 3432, 0, 480, 488, 494, 525, 0,
669 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300670 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530671 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100672 /* 12 - 2880x240@60Hz */
673 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
674 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300675 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530676 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100677 /* 13 - 2880x240@60Hz */
678 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
679 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300680 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530681 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100682 /* 14 - 1440x480@60Hz */
683 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
684 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300685 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530686 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100687 /* 15 - 1440x480@60Hz */
688 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
689 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300690 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530691 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100692 /* 16 - 1920x1080@60Hz */
693 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
694 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300695 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530696 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100697 /* 17 - 720x576@50Hz */
698 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
699 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300700 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530701 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100702 /* 18 - 720x576@50Hz */
703 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
704 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300705 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530706 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100707 /* 19 - 1280x720@50Hz */
708 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
709 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300710 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530711 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100712 /* 20 - 1920x1080i@50Hz */
713 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
714 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
715 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300716 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530717 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700718 /* 21 - 720(1440)x576i@50Hz */
719 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
720 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100721 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300722 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530723 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700724 /* 22 - 720(1440)x576i@50Hz */
725 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
726 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100727 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300728 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530729 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700730 /* 23 - 720(1440)x288@50Hz */
731 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
732 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100733 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300734 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530735 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700736 /* 24 - 720(1440)x288@50Hz */
737 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
738 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100739 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300740 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530741 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100742 /* 25 - 2880x576i@50Hz */
743 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
744 3180, 3456, 0, 576, 580, 586, 625, 0,
745 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300746 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530747 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100748 /* 26 - 2880x576i@50Hz */
749 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
750 3180, 3456, 0, 576, 580, 586, 625, 0,
751 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300752 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530753 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100754 /* 27 - 2880x288@50Hz */
755 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
756 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300757 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530758 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100759 /* 28 - 2880x288@50Hz */
760 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
761 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300762 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530763 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100764 /* 29 - 1440x576@50Hz */
765 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
766 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300767 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530768 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100769 /* 30 - 1440x576@50Hz */
770 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
771 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300772 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530773 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100774 /* 31 - 1920x1080@50Hz */
775 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
776 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300777 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530778 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100779 /* 32 - 1920x1080@24Hz */
780 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
781 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300782 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530783 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100784 /* 33 - 1920x1080@25Hz */
785 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
786 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300787 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530788 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100789 /* 34 - 1920x1080@30Hz */
790 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
791 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300792 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530793 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100794 /* 35 - 2880x480@60Hz */
795 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
796 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300797 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530798 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100799 /* 36 - 2880x480@60Hz */
800 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
801 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300802 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530803 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100804 /* 37 - 2880x576@50Hz */
805 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
806 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300807 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530808 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100809 /* 38 - 2880x576@50Hz */
810 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
811 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300812 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530813 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100814 /* 39 - 1920x1080i@50Hz */
815 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
816 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
817 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300818 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530819 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100820 /* 40 - 1920x1080i@100Hz */
821 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
822 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
823 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300824 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530825 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100826 /* 41 - 1280x720@100Hz */
827 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
828 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300829 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530830 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100831 /* 42 - 720x576@100Hz */
832 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
833 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300834 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530835 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100836 /* 43 - 720x576@100Hz */
837 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
838 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300839 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530840 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700841 /* 44 - 720(1440)x576i@100Hz */
842 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
843 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100844 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700845 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530846 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700847 /* 45 - 720(1440)x576i@100Hz */
848 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
849 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100850 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700851 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530852 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100853 /* 46 - 1920x1080i@120Hz */
854 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
855 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
856 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300857 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530858 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100859 /* 47 - 1280x720@120Hz */
860 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
861 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300862 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530863 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100864 /* 48 - 720x480@120Hz */
865 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
866 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300867 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530868 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100869 /* 49 - 720x480@120Hz */
870 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
871 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300872 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530873 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700874 /* 50 - 720(1440)x480i@120Hz */
875 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
876 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100877 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300878 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530879 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700880 /* 51 - 720(1440)x480i@120Hz */
881 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
882 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100883 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300884 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530885 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100886 /* 52 - 720x576@200Hz */
887 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
888 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300889 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530890 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100891 /* 53 - 720x576@200Hz */
892 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
893 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300894 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530895 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700896 /* 54 - 720(1440)x576i@200Hz */
897 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
898 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100899 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300900 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530901 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700902 /* 55 - 720(1440)x576i@200Hz */
903 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
904 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100905 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300906 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530907 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100908 /* 56 - 720x480@240Hz */
909 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
910 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300911 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530912 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100913 /* 57 - 720x480@240Hz */
914 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
915 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300916 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530917 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700918 /* 58 - 720(1440)x480i@240 */
919 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
920 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100921 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300922 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530923 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700924 /* 59 - 720(1440)x480i@240 */
925 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
926 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100927 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300928 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530929 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100930 /* 60 - 1280x720@24Hz */
931 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
932 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300933 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530934 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100935 /* 61 - 1280x720@25Hz */
936 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
937 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300938 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530939 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100940 /* 62 - 1280x720@30Hz */
941 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
942 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300943 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530944 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100945 /* 63 - 1920x1080@120Hz */
946 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
947 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300948 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530949 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100950 /* 64 - 1920x1080@100Hz */
951 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
952 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300953 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530954 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100955};
956
Lespiau, Damien7ebe1962013-08-19 16:58:54 +0100957/*
958 * HDMI 1.4 4k modes.
959 */
960static const struct drm_display_mode edid_4k_modes[] = {
961 /* 1 - 3840x2160@30Hz */
962 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
963 3840, 4016, 4104, 4400, 0,
964 2160, 2168, 2178, 2250, 0,
965 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
966 .vrefresh = 30, },
967 /* 2 - 3840x2160@25Hz */
968 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
969 3840, 4896, 4984, 5280, 0,
970 2160, 2168, 2178, 2250, 0,
971 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
972 .vrefresh = 25, },
973 /* 3 - 3840x2160@24Hz */
974 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
975 3840, 5116, 5204, 5500, 0,
976 2160, 2168, 2178, 2250, 0,
977 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
978 .vrefresh = 24, },
979 /* 4 - 4096x2160@24Hz (SMPTE) */
980 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
981 4096, 5116, 5204, 5500, 0,
982 2160, 2168, 2178, 2250, 0,
983 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
984 .vrefresh = 24, },
985};
986
Adam Jackson61e57a82010-03-29 21:43:18 +0000987/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -0800988
Adam Jackson083ae052009-09-23 17:30:45 -0400989static const u8 edid_header[] = {
990 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
991};
Dave Airlief453ba02008-11-07 14:05:41 -0800992
Thierry Redingdb6cf8332014-04-29 11:44:34 +0200993/**
994 * drm_edid_header_is_valid - sanity check the header of the base EDID block
995 * @raw_edid: pointer to raw base EDID block
996 *
997 * Sanity check the header of the base EDID block.
998 *
999 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001000 */
1001int drm_edid_header_is_valid(const u8 *raw_edid)
1002{
1003 int i, score = 0;
1004
1005 for (i = 0; i < sizeof(edid_header); i++)
1006 if (raw_edid[i] == edid_header[i])
1007 score++;
1008
1009 return score;
1010}
1011EXPORT_SYMBOL(drm_edid_header_is_valid);
1012
Adam Jackson47819ba2012-05-30 16:42:39 -04001013static int edid_fixup __read_mostly = 6;
1014module_param_named(edid_fixup, edid_fixup, int, 0400);
1015MODULE_PARM_DESC(edid_fixup,
1016 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001017
Dave Airlie40d9b042014-10-20 16:29:33 +10001018static void drm_get_displayid(struct drm_connector *connector,
1019 struct edid *edid);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001020
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001021static int drm_edid_block_checksum(const u8 *raw_edid)
1022{
1023 int i;
1024 u8 csum = 0;
1025 for (i = 0; i < EDID_LENGTH; i++)
1026 csum += raw_edid[i];
1027
1028 return csum;
1029}
1030
Stefan Brünsd6885d62014-11-30 19:57:41 +01001031static bool drm_edid_is_zero(const u8 *in_edid, int length)
1032{
1033 if (memchr_inv(in_edid, 0, length))
1034 return false;
1035
1036 return true;
1037}
1038
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001039/**
1040 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1041 * @raw_edid: pointer to raw EDID block
1042 * @block: type of block to validate (0 for base, extension otherwise)
1043 * @print_bad_edid: if true, dump bad EDID blocks to the console
1044 *
1045 * Validate a base or extension EDID block and optionally dump bad blocks to
1046 * the console.
1047 *
1048 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001049 */
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001050bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid)
Dave Airlief453ba02008-11-07 14:05:41 -08001051{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001052 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001053 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001054
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001055 if (WARN_ON(!raw_edid))
1056 return false;
1057
Adam Jackson47819ba2012-05-30 16:42:39 -04001058 if (edid_fixup > 8 || edid_fixup < 0)
1059 edid_fixup = 6;
1060
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001061 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001062 int score = drm_edid_header_is_valid(raw_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001063 if (score == 8) ;
Adam Jackson47819ba2012-05-30 16:42:39 -04001064 else if (score >= edid_fixup) {
Adam Jackson61e57a82010-03-29 21:43:18 +00001065 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1066 memcpy(raw_edid, edid_header, sizeof(edid_header));
1067 } else {
1068 goto bad;
1069 }
1070 }
Dave Airlief453ba02008-11-07 14:05:41 -08001071
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001072 csum = drm_edid_block_checksum(raw_edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001073 if (csum) {
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001074 if (print_bad_edid) {
1075 DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
1076 }
Adam Jackson4a638b42010-05-25 16:33:09 -04001077
1078 /* allow CEA to slide through, switches mangle this */
1079 if (raw_edid[0] != 0x02)
1080 goto bad;
Dave Airlief453ba02008-11-07 14:05:41 -08001081 }
1082
Adam Jackson61e57a82010-03-29 21:43:18 +00001083 /* per-block-type checks */
1084 switch (raw_edid[0]) {
1085 case 0: /* base */
1086 if (edid->version != 1) {
1087 DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
1088 goto bad;
1089 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001090
Adam Jackson61e57a82010-03-29 21:43:18 +00001091 if (edid->revision > 4)
1092 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1093 break;
1094
1095 default:
1096 break;
1097 }
Adam Jackson47ee4ccf2009-11-23 14:23:05 -05001098
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001099 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001100
1101bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001102 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001103 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
1104 printk(KERN_ERR "EDID block is all zeroes\n");
1105 } else {
1106 printk(KERN_ERR "Raw EDID:\n");
1107 print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
Tormod Volden0aff47f2011-07-05 20:12:53 +00001108 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001109 }
Dave Airlief453ba02008-11-07 14:05:41 -08001110 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001111 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001112}
Carsten Emdeda0df922012-03-18 22:37:33 +01001113EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001114
1115/**
1116 * drm_edid_is_valid - sanity check EDID data
1117 * @edid: EDID data
1118 *
1119 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001120 *
1121 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001122 */
1123bool drm_edid_is_valid(struct edid *edid)
1124{
1125 int i;
1126 u8 *raw = (u8 *)edid;
1127
1128 if (!edid)
1129 return false;
1130
1131 for (i = 0; i <= edid->extensions; i++)
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001132 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true))
Adam Jackson61e57a82010-03-29 21:43:18 +00001133 return false;
1134
1135 return true;
1136}
Alex Deucher3c537882010-02-05 04:21:19 -05001137EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001138
Adam Jackson61e57a82010-03-29 21:43:18 +00001139#define DDC_SEGMENT_ADDR 0x30
1140/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001141 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001142 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001143 * @buf: EDID data buffer to be filled
1144 * @block: 128 byte EDID block to start fetching from
1145 * @len: EDID data buffer length to fetch
1146 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001147 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001148 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001149 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001150 */
1151static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001152drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001153{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001154 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001155 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001156 unsigned char segment = block >> 1;
1157 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001158 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001159
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001160 /*
1161 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001162 * adapter reports EAGAIN. However, we find that bit-banging transfers
1163 * are susceptible to errors under a heavily loaded machine and
1164 * generate spurious NAKs and timeouts. Retrying the transfer
1165 * of the individual block a few times seems to overcome this.
1166 */
1167 do {
1168 struct i2c_msg msgs[] = {
1169 {
Shirish Scd004b32012-08-30 07:04:06 +00001170 .addr = DDC_SEGMENT_ADDR,
1171 .flags = 0,
1172 .len = 1,
1173 .buf = &segment,
1174 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001175 .addr = DDC_ADDR,
1176 .flags = 0,
1177 .len = 1,
1178 .buf = &start,
1179 }, {
1180 .addr = DDC_ADDR,
1181 .flags = I2C_M_RD,
1182 .len = len,
1183 .buf = buf,
1184 }
1185 };
Shirish Scd004b32012-08-30 07:04:06 +00001186
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001187 /*
1188 * Avoid sending the segment addr to not upset non-compliant
1189 * DDC monitors.
1190 */
Shirish Scd004b32012-08-30 07:04:06 +00001191 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1192
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001193 if (ret == -ENXIO) {
1194 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1195 adapter->name);
1196 break;
1197 }
Shirish Scd004b32012-08-30 07:04:06 +00001198 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001199
Shirish Scd004b32012-08-30 07:04:06 +00001200 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001201}
1202
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001203/**
1204 * drm_do_get_edid - get EDID data using a custom EDID block read function
1205 * @connector: connector we're probing
1206 * @get_edid_block: EDID block read function
1207 * @data: private data passed to the block read function
1208 *
1209 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1210 * exposes a different interface to read EDID blocks this function can be used
1211 * to get EDID data using a custom block read function.
1212 *
1213 * As in the general case the DDC bus is accessible by the kernel at the I2C
1214 * level, drivers must make all reasonable efforts to expose it as an I2C
1215 * adapter and use drm_get_edid() instead of abusing this function.
1216 *
1217 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1218 */
1219struct edid *drm_do_get_edid(struct drm_connector *connector,
1220 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1221 size_t len),
1222 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001223{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001224 int i, j = 0, valid_extensions = 0;
Adam Jackson61e57a82010-03-29 21:43:18 +00001225 u8 *block, *new;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001226 bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
Adam Jackson61e57a82010-03-29 21:43:18 +00001227
1228 if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1229 return NULL;
1230
1231 /* base block fetch */
1232 for (i = 0; i < 4; i++) {
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001233 if (get_edid_block(data, block, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001234 goto out;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001235 if (drm_edid_block_valid(block, 0, print_bad_edid))
Adam Jackson61e57a82010-03-29 21:43:18 +00001236 break;
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001237 if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
1238 connector->null_edid_counter++;
1239 goto carp;
1240 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001241 }
1242 if (i == 4)
1243 goto carp;
1244
1245 /* if there's no extensions, we're done */
1246 if (block[0x7e] == 0)
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001247 return (struct edid *)block;
Adam Jackson61e57a82010-03-29 21:43:18 +00001248
1249 new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
1250 if (!new)
1251 goto out;
1252 block = new;
1253
1254 for (j = 1; j <= block[0x7e]; j++) {
1255 for (i = 0; i < 4; i++) {
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001256 if (get_edid_block(data,
Sam Tygier0ea75e22010-09-23 10:11:01 +01001257 block + (valid_extensions + 1) * EDID_LENGTH,
1258 j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001259 goto out;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001260 if (drm_edid_block_valid(block + (valid_extensions + 1) * EDID_LENGTH, j, print_bad_edid)) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001261 valid_extensions++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001262 break;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001263 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001264 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001265
1266 if (i == 4 && print_bad_edid) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001267 dev_warn(connector->dev->dev,
1268 "%s: Ignoring invalid EDID block %d.\n",
Jani Nikula25933822014-06-03 14:56:20 +03001269 connector->name, j);
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001270
1271 connector->bad_edid_counter++;
1272 }
Sam Tygier0ea75e22010-09-23 10:11:01 +01001273 }
1274
1275 if (valid_extensions != block[0x7e]) {
1276 block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
1277 block[0x7e] = valid_extensions;
1278 new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1279 if (!new)
1280 goto out;
1281 block = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001282 }
1283
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001284 return (struct edid *)block;
Adam Jackson61e57a82010-03-29 21:43:18 +00001285
1286carp:
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001287 if (print_bad_edid) {
1288 dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03001289 connector->name, j);
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001290 }
1291 connector->bad_edid_counter++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001292
1293out:
1294 kfree(block);
1295 return NULL;
1296}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001297EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001298
1299/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001300 * drm_probe_ddc() - probe DDC presence
1301 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001302 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001303 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001304 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001305bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001306drm_probe_ddc(struct i2c_adapter *adapter)
1307{
1308 unsigned char out;
1309
1310 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1311}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001312EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001313
1314/**
1315 * drm_get_edid - get EDID data, if available
1316 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001317 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00001318 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001319 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00001320 * attach it to the connector.
1321 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001322 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00001323 */
1324struct edid *drm_get_edid(struct drm_connector *connector,
1325 struct i2c_adapter *adapter)
1326{
Dave Airlie40d9b042014-10-20 16:29:33 +10001327 struct edid *edid;
1328
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001329 if (!drm_probe_ddc(adapter))
1330 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00001331
Dave Airlie40d9b042014-10-20 16:29:33 +10001332 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1333 if (edid)
1334 drm_get_displayid(connector, edid);
1335 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001336}
1337EXPORT_SYMBOL(drm_get_edid);
1338
Jani Nikula51f8da52013-09-27 15:08:27 +03001339/**
1340 * drm_edid_duplicate - duplicate an EDID and the extensions
1341 * @edid: EDID to duplicate
1342 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001343 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03001344 */
1345struct edid *drm_edid_duplicate(const struct edid *edid)
1346{
1347 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1348}
1349EXPORT_SYMBOL(drm_edid_duplicate);
1350
Adam Jackson61e57a82010-03-29 21:43:18 +00001351/*** EDID parsing ***/
1352
Dave Airlief453ba02008-11-07 14:05:41 -08001353/**
1354 * edid_vendor - match a string against EDID's obfuscated vendor field
1355 * @edid: EDID to match
1356 * @vendor: vendor string
1357 *
1358 * Returns true if @vendor is in @edid, false otherwise
1359 */
1360static bool edid_vendor(struct edid *edid, char *vendor)
1361{
1362 char edid_vendor[3];
1363
1364 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1365 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1366 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001367 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001368
1369 return !strncmp(edid_vendor, vendor, 3);
1370}
1371
1372/**
1373 * edid_get_quirks - return quirk flags for a given EDID
1374 * @edid: EDID to process
1375 *
1376 * This tells subsequent routines what fixes they need to apply.
1377 */
1378static u32 edid_get_quirks(struct edid *edid)
1379{
1380 struct edid_quirk *quirk;
1381 int i;
1382
1383 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1384 quirk = &edid_quirk_list[i];
1385
1386 if (edid_vendor(edid, quirk->vendor) &&
1387 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1388 return quirk->quirks;
1389 }
1390
1391 return 0;
1392}
1393
1394#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04001395#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08001396
Dave Airlief453ba02008-11-07 14:05:41 -08001397/**
1398 * edid_fixup_preferred - set preferred modes based on quirk list
1399 * @connector: has mode list to fix up
1400 * @quirks: quirks list
1401 *
1402 * Walk the mode list for @connector, clearing the preferred status
1403 * on existing modes and setting it anew for the right mode ala @quirks.
1404 */
1405static void edid_fixup_preferred(struct drm_connector *connector,
1406 u32 quirks)
1407{
1408 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001409 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04001410 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08001411
1412 if (list_empty(&connector->probed_modes))
1413 return;
1414
1415 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1416 target_refresh = 60;
1417 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1418 target_refresh = 75;
1419
1420 preferred_mode = list_first_entry(&connector->probed_modes,
1421 struct drm_display_mode, head);
1422
1423 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1424 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1425
1426 if (cur_mode == preferred_mode)
1427 continue;
1428
1429 /* Largest mode is preferred */
1430 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1431 preferred_mode = cur_mode;
1432
Alex Deucher339d2022013-08-15 11:42:14 -04001433 cur_vrefresh = cur_mode->vrefresh ?
1434 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1435 preferred_vrefresh = preferred_mode->vrefresh ?
1436 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08001437 /* At a given size, try to get closest to target refresh */
1438 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04001439 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1440 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08001441 preferred_mode = cur_mode;
1442 }
1443 }
1444
1445 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1446}
1447
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001448static bool
1449mode_is_rb(const struct drm_display_mode *mode)
1450{
1451 return (mode->htotal - mode->hdisplay == 160) &&
1452 (mode->hsync_end - mode->hdisplay == 80) &&
1453 (mode->hsync_end - mode->hsync_start == 32) &&
1454 (mode->vsync_start - mode->vdisplay == 3);
1455}
1456
Adam Jackson33c75312012-04-13 16:33:29 -04001457/*
1458 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1459 * @dev: Device to duplicate against
1460 * @hsize: Mode width
1461 * @vsize: Mode height
1462 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001463 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001464 *
1465 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001466 *
1467 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04001468 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001469struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001470 int hsize, int vsize, int fresh,
1471 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001472{
Adam Jackson07a5e632009-12-03 17:44:38 -05001473 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001474
Thierry Redinga6b21832012-11-23 15:01:42 +01001475 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001476 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001477 if (hsize != ptr->hdisplay)
1478 continue;
1479 if (vsize != ptr->vdisplay)
1480 continue;
1481 if (fresh != drm_mode_vrefresh(ptr))
1482 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001483 if (rb != mode_is_rb(ptr))
1484 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001485
1486 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001487 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001488
1489 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001490}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001491EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001492
Adam Jacksond1ff6402010-03-29 21:43:26 +00001493typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1494
1495static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001496cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1497{
1498 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001499 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001500 u8 *det_base = ext + d;
1501
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001502 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001503 for (i = 0; i < n; i++)
1504 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1505}
1506
1507static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001508vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1509{
1510 unsigned int i, n = min((int)ext[0x02], 6);
1511 u8 *det_base = ext + 5;
1512
1513 if (ext[0x01] != 1)
1514 return; /* unknown version */
1515
1516 for (i = 0; i < n; i++)
1517 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1518}
1519
1520static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001521drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1522{
1523 int i;
1524 struct edid *edid = (struct edid *)raw_edid;
1525
1526 if (edid == NULL)
1527 return;
1528
1529 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1530 cb(&(edid->detailed_timings[i]), closure);
1531
Adam Jackson4d76a222010-08-03 14:38:17 -04001532 for (i = 1; i <= raw_edid[0x7e]; i++) {
1533 u8 *ext = raw_edid + (i * EDID_LENGTH);
1534 switch (*ext) {
1535 case CEA_EXT:
1536 cea_for_each_detailed_block(ext, cb, closure);
1537 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001538 case VTB_EXT:
1539 vtb_for_each_detailed_block(ext, cb, closure);
1540 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001541 default:
1542 break;
1543 }
1544 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001545}
1546
1547static void
1548is_rb(struct detailed_timing *t, void *data)
1549{
1550 u8 *r = (u8 *)t;
1551 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1552 if (r[15] & 0x10)
1553 *(bool *)data = true;
1554}
1555
1556/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1557static bool
1558drm_monitor_supports_rb(struct edid *edid)
1559{
1560 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001561 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001562 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1563 return ret;
1564 }
1565
1566 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1567}
1568
Adam Jackson7a374352010-03-29 21:43:30 +00001569static void
1570find_gtf2(struct detailed_timing *t, void *data)
1571{
1572 u8 *r = (u8 *)t;
1573 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1574 *(u8 **)data = r;
1575}
1576
1577/* Secondary GTF curve kicks in above some break frequency */
1578static int
1579drm_gtf2_hbreak(struct edid *edid)
1580{
1581 u8 *r = NULL;
1582 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1583 return r ? (r[12] * 2) : 0;
1584}
1585
1586static int
1587drm_gtf2_2c(struct edid *edid)
1588{
1589 u8 *r = NULL;
1590 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1591 return r ? r[13] : 0;
1592}
1593
1594static int
1595drm_gtf2_m(struct edid *edid)
1596{
1597 u8 *r = NULL;
1598 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1599 return r ? (r[15] << 8) + r[14] : 0;
1600}
1601
1602static int
1603drm_gtf2_k(struct edid *edid)
1604{
1605 u8 *r = NULL;
1606 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1607 return r ? r[16] : 0;
1608}
1609
1610static int
1611drm_gtf2_2j(struct edid *edid)
1612{
1613 u8 *r = NULL;
1614 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1615 return r ? r[17] : 0;
1616}
1617
1618/**
1619 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1620 * @edid: EDID block to scan
1621 */
1622static int standard_timing_level(struct edid *edid)
1623{
1624 if (edid->revision >= 2) {
1625 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1626 return LEVEL_CVT;
1627 if (drm_gtf2_hbreak(edid))
1628 return LEVEL_GTF2;
1629 return LEVEL_GTF;
1630 }
1631 return LEVEL_DMT;
1632}
1633
Adam Jackson23425ca2009-09-23 17:30:58 -04001634/*
1635 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
1636 * monitors fill with ascii space (0x20) instead.
1637 */
1638static int
1639bad_std_timing(u8 a, u8 b)
1640{
1641 return (a == 0x00 && b == 0x00) ||
1642 (a == 0x01 && b == 0x01) ||
1643 (a == 0x20 && b == 0x20);
1644}
1645
Dave Airlief453ba02008-11-07 14:05:41 -08001646/**
1647 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01001648 * @connector: connector of for the EDID block
1649 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08001650 * @t: standard timing params
1651 *
1652 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08001653 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08001654 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001655static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00001656drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02001657 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08001658{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001659 struct drm_device *dev = connector->dev;
1660 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08001661 int hsize, vsize;
1662 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001663 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1664 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08001665 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1666 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00001667 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001668
Adam Jackson23425ca2009-09-23 17:30:58 -04001669 if (bad_std_timing(t->hsize, t->vfreq_aspect))
1670 return NULL;
1671
Zhao Yakui5c612592009-06-22 13:17:10 +08001672 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
1673 hsize = t->hsize * 8 + 248;
1674 /* vrefresh_rate = vfreq + 60 */
1675 vrefresh_rate = vfreq + 60;
1676 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04001677 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02001678 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04001679 vsize = hsize;
1680 else
1681 vsize = (hsize * 10) / 16;
1682 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08001683 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001684 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08001685 vsize = (hsize * 4) / 5;
1686 else
1687 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00001688
1689 /* HDTV hack, part 1 */
1690 if (vrefresh_rate == 60 &&
1691 ((hsize == 1360 && vsize == 765) ||
1692 (hsize == 1368 && vsize == 769))) {
1693 hsize = 1366;
1694 vsize = 768;
1695 }
1696
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001697 /*
1698 * If this connector already has a mode for this size and refresh
1699 * rate (because it came from detailed or CVT info), use that
1700 * instead. This way we don't have to guess at interlace or
1701 * reduced blanking.
1702 */
Adam Jackson522032d2010-04-09 16:52:49 +00001703 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001704 if (m->hdisplay == hsize && m->vdisplay == vsize &&
1705 drm_mode_vrefresh(m) == vrefresh_rate)
1706 return NULL;
1707
Adam Jacksona0910c82010-03-29 21:43:28 +00001708 /* HDTV hack, part 2 */
1709 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
1710 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10001711 false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001712 mode->hdisplay = 1366;
Adam Jacksona4967de62010-07-28 07:40:32 +10001713 mode->hsync_start = mode->hsync_start - 1;
1714 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08001715 return mode;
1716 }
Adam Jacksona0910c82010-03-29 21:43:28 +00001717
Zhao Yakui559ee212009-09-03 09:33:47 +08001718 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001719 if (drm_monitor_supports_rb(edid)) {
1720 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
1721 true);
1722 if (mode)
1723 return mode;
1724 }
1725 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001726 if (mode)
1727 return mode;
1728
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001729 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08001730 switch (timing_level) {
1731 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08001732 break;
1733 case LEVEL_GTF:
1734 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1735 break;
Adam Jackson7a374352010-03-29 21:43:30 +00001736 case LEVEL_GTF2:
1737 /*
1738 * This is potentially wrong if there's ever a monitor with
1739 * more than one ranges section, each claiming a different
1740 * secondary GTF curve. Please don't do that.
1741 */
1742 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01001743 if (!mode)
1744 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00001745 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01001746 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00001747 mode = drm_gtf_mode_complex(dev, hsize, vsize,
1748 vrefresh_rate, 0, 0,
1749 drm_gtf2_m(edid),
1750 drm_gtf2_2c(edid),
1751 drm_gtf2_k(edid),
1752 drm_gtf2_2j(edid));
1753 }
1754 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08001755 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10001756 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
1757 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08001758 break;
1759 }
Dave Airlief453ba02008-11-07 14:05:41 -08001760 return mode;
1761}
1762
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001763/*
1764 * EDID is delightfully ambiguous about how interlaced modes are to be
1765 * encoded. Our internal representation is of frame height, but some
1766 * HDTV detailed timings are encoded as field height.
1767 *
1768 * The format list here is from CEA, in frame size. Technically we
1769 * should be checking refresh rate too. Whatever.
1770 */
1771static void
1772drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
1773 struct detailed_pixel_timing *pt)
1774{
1775 int i;
1776 static const struct {
1777 int w, h;
1778 } cea_interlaced[] = {
1779 { 1920, 1080 },
1780 { 720, 480 },
1781 { 1440, 480 },
1782 { 2880, 480 },
1783 { 720, 576 },
1784 { 1440, 576 },
1785 { 2880, 576 },
1786 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001787
1788 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
1789 return;
1790
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04001791 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001792 if ((mode->hdisplay == cea_interlaced[i].w) &&
1793 (mode->vdisplay == cea_interlaced[i].h / 2)) {
1794 mode->vdisplay *= 2;
1795 mode->vsync_start *= 2;
1796 mode->vsync_end *= 2;
1797 mode->vtotal *= 2;
1798 mode->vtotal |= 1;
1799 }
1800 }
1801
1802 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1803}
1804
Dave Airlief453ba02008-11-07 14:05:41 -08001805/**
1806 * drm_mode_detailed - create a new mode from an EDID detailed timing section
1807 * @dev: DRM device (needed to create new mode)
1808 * @edid: EDID block
1809 * @timing: EDID detailed timing info
1810 * @quirks: quirks to apply
1811 *
1812 * An EDID detailed timing block contains enough info for us to create and
1813 * return a new struct drm_display_mode.
1814 */
1815static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
1816 struct edid *edid,
1817 struct detailed_timing *timing,
1818 u32 quirks)
1819{
1820 struct drm_display_mode *mode;
1821 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001822 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
1823 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
1824 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
1825 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001826 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
1827 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01001828 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001829 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08001830
Adam Jacksonfc438962009-06-04 10:20:34 +10001831 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02001832 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10001833 return NULL;
1834
Michel Dänzer0454bea2009-06-15 16:56:07 +02001835 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001836 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001837 return NULL;
1838 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02001839 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001840 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001841 }
1842
Zhao Yakuifcb45612009-10-14 09:11:25 +08001843 /* it is incorrect if hsync/vsync width is zero */
1844 if (!hsync_pulse_width || !vsync_pulse_width) {
1845 DRM_DEBUG_KMS("Incorrect Detailed timing. "
1846 "Wrong Hsync/Vsync pulse width\n");
1847 return NULL;
1848 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001849
1850 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
1851 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
1852 if (!mode)
1853 return NULL;
1854
1855 goto set_size;
1856 }
1857
Dave Airlief453ba02008-11-07 14:05:41 -08001858 mode = drm_mode_create(dev);
1859 if (!mode)
1860 return NULL;
1861
Dave Airlief453ba02008-11-07 14:05:41 -08001862 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02001863 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08001864
Michel Dänzer0454bea2009-06-15 16:56:07 +02001865 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08001866
Michel Dänzer0454bea2009-06-15 16:56:07 +02001867 mode->hdisplay = hactive;
1868 mode->hsync_start = mode->hdisplay + hsync_offset;
1869 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
1870 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08001871
Michel Dänzer0454bea2009-06-15 16:56:07 +02001872 mode->vdisplay = vactive;
1873 mode->vsync_start = mode->vdisplay + vsync_offset;
1874 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
1875 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08001876
Jesse Barnes7064fef2009-11-05 10:12:54 -08001877 /* Some EDIDs have bogus h/vtotal values */
1878 if (mode->hsync_end > mode->htotal)
1879 mode->htotal = mode->hsync_end + 1;
1880 if (mode->vsync_end > mode->vtotal)
1881 mode->vtotal = mode->vsync_end + 1;
1882
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001883 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08001884
1885 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02001886 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08001887 }
1888
Michel Dänzer0454bea2009-06-15 16:56:07 +02001889 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
1890 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
1891 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
1892 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08001893
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001894set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02001895 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
1896 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08001897
1898 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
1899 mode->width_mm *= 10;
1900 mode->height_mm *= 10;
1901 }
1902
1903 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
1904 mode->width_mm = edid->width_cm * 10;
1905 mode->height_mm = edid->height_cm * 10;
1906 }
1907
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001908 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01001909 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001910 drm_mode_set_name(mode);
1911
Dave Airlief453ba02008-11-07 14:05:41 -08001912 return mode;
1913}
1914
Adam Jackson07a5e632009-12-03 17:44:38 -05001915static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001916mode_in_hsync_range(const struct drm_display_mode *mode,
1917 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001918{
1919 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05001920
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001921 hmin = t[7];
1922 if (edid->revision >= 4)
1923 hmin += ((t[4] & 0x04) ? 255 : 0);
1924 hmax = t[8];
1925 if (edid->revision >= 4)
1926 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05001927 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05001928
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001929 return (hsync <= hmax && hsync >= hmin);
1930}
1931
1932static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001933mode_in_vsync_range(const struct drm_display_mode *mode,
1934 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001935{
1936 int vsync, vmin, vmax;
1937
1938 vmin = t[5];
1939 if (edid->revision >= 4)
1940 vmin += ((t[4] & 0x01) ? 255 : 0);
1941 vmax = t[6];
1942 if (edid->revision >= 4)
1943 vmax += ((t[4] & 0x02) ? 255 : 0);
1944 vsync = drm_mode_vrefresh(mode);
1945
1946 return (vsync <= vmax && vsync >= vmin);
1947}
1948
1949static u32
1950range_pixel_clock(struct edid *edid, u8 *t)
1951{
1952 /* unspecified */
1953 if (t[9] == 0 || t[9] == 255)
1954 return 0;
1955
1956 /* 1.4 with CVT support gives us real precision, yay */
1957 if (edid->revision >= 4 && t[10] == 0x04)
1958 return (t[9] * 10000) - ((t[12] >> 2) * 250);
1959
1960 /* 1.3 is pathetic, so fuzz up a bit */
1961 return t[9] * 10000 + 5001;
1962}
1963
Adam Jackson07a5e632009-12-03 17:44:38 -05001964static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001965mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001966 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05001967{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001968 u32 max_clock;
1969 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05001970
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001971 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05001972 return false;
1973
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001974 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05001975 return false;
1976
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001977 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05001978 if (mode->clock > max_clock)
1979 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001980
1981 /* 1.4 max horizontal check */
1982 if (edid->revision >= 4 && t[10] == 0x04)
1983 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
1984 return false;
1985
1986 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
1987 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05001988
1989 return true;
1990}
1991
Takashi Iwai7b668eb2012-07-03 11:22:11 +02001992static bool valid_inferred_mode(const struct drm_connector *connector,
1993 const struct drm_display_mode *mode)
1994{
1995 struct drm_display_mode *m;
1996 bool ok = false;
1997
1998 list_for_each_entry(m, &connector->probed_modes, head) {
1999 if (mode->hdisplay == m->hdisplay &&
2000 mode->vdisplay == m->vdisplay &&
2001 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2002 return false; /* duplicated */
2003 if (mode->hdisplay <= m->hdisplay &&
2004 mode->vdisplay <= m->vdisplay)
2005 ok = true;
2006 }
2007 return ok;
2008}
2009
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002010static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002011drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002012 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002013{
2014 int i, modes = 0;
2015 struct drm_display_mode *newmode;
2016 struct drm_device *dev = connector->dev;
2017
Thierry Redinga6b21832012-11-23 15:01:42 +01002018 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002019 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2020 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002021 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2022 if (newmode) {
2023 drm_mode_probed_add(connector, newmode);
2024 modes++;
2025 }
2026 }
2027 }
2028
2029 return modes;
2030}
2031
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002032/* fix up 1366x768 mode from 1368x768;
2033 * GFT/CVT can't express 1366 width which isn't dividable by 8
2034 */
2035static void fixup_mode_1366x768(struct drm_display_mode *mode)
2036{
2037 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2038 mode->hdisplay = 1366;
2039 mode->hsync_start--;
2040 mode->hsync_end--;
2041 drm_mode_set_name(mode);
2042 }
2043}
2044
Adam Jacksonb309bd32012-04-13 16:33:40 -04002045static int
2046drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2047 struct detailed_timing *timing)
2048{
2049 int i, modes = 0;
2050 struct drm_display_mode *newmode;
2051 struct drm_device *dev = connector->dev;
2052
Thierry Redinga6b21832012-11-23 15:01:42 +01002053 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002054 const struct minimode *m = &extra_modes[i];
2055 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002056 if (!newmode)
2057 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002058
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002059 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002060 if (!mode_in_range(newmode, edid, timing) ||
2061 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002062 drm_mode_destroy(dev, newmode);
2063 continue;
2064 }
2065
2066 drm_mode_probed_add(connector, newmode);
2067 modes++;
2068 }
2069
2070 return modes;
2071}
2072
2073static int
2074drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2075 struct detailed_timing *timing)
2076{
2077 int i, modes = 0;
2078 struct drm_display_mode *newmode;
2079 struct drm_device *dev = connector->dev;
2080 bool rb = drm_monitor_supports_rb(edid);
2081
Thierry Redinga6b21832012-11-23 15:01:42 +01002082 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002083 const struct minimode *m = &extra_modes[i];
2084 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002085 if (!newmode)
2086 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002087
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002088 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002089 if (!mode_in_range(newmode, edid, timing) ||
2090 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002091 drm_mode_destroy(dev, newmode);
2092 continue;
2093 }
2094
2095 drm_mode_probed_add(connector, newmode);
2096 modes++;
2097 }
2098
2099 return modes;
2100}
2101
Adam Jackson13931572010-08-03 14:38:19 -04002102static void
2103do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002104{
Adam Jackson13931572010-08-03 14:38:19 -04002105 struct detailed_mode_closure *closure = c;
2106 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002107 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002108
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002109 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2110 return;
2111
2112 closure->modes += drm_dmt_modes_for_range(closure->connector,
2113 closure->edid,
2114 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002115
2116 if (!version_greater(closure->edid, 1, 1))
2117 return; /* GTF not defined yet */
2118
2119 switch (range->flags) {
2120 case 0x02: /* secondary gtf, XXX could do more */
2121 case 0x00: /* default gtf */
2122 closure->modes += drm_gtf_modes_for_range(closure->connector,
2123 closure->edid,
2124 timing);
2125 break;
2126 case 0x04: /* cvt, only in 1.4+ */
2127 if (!version_greater(closure->edid, 1, 3))
2128 break;
2129
2130 closure->modes += drm_cvt_modes_for_range(closure->connector,
2131 closure->edid,
2132 timing);
2133 break;
2134 case 0x01: /* just the ranges, no formula */
2135 default:
2136 break;
2137 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002138}
2139
Adam Jackson13931572010-08-03 14:38:19 -04002140static int
2141add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2142{
2143 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002144 .connector = connector,
2145 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002146 };
2147
2148 if (version_greater(edid, 1, 0))
2149 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2150 &closure);
2151
2152 return closure.modes;
2153}
2154
Adam Jackson2255be12010-03-29 21:43:22 +00002155static int
2156drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2157{
2158 int i, j, m, modes = 0;
2159 struct drm_display_mode *mode;
2160 u8 *est = ((u8 *)timing) + 5;
2161
2162 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002163 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002164 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002165 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002166 break;
2167 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002168 mode = drm_mode_find_dmt(connector->dev,
2169 est3_modes[m].w,
2170 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002171 est3_modes[m].r,
2172 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002173 if (mode) {
2174 drm_mode_probed_add(connector, mode);
2175 modes++;
2176 }
2177 }
2178 }
2179 }
2180
2181 return modes;
2182}
2183
Adam Jackson13931572010-08-03 14:38:19 -04002184static void
2185do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002186{
Adam Jackson13931572010-08-03 14:38:19 -04002187 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002188 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002189
2190 if (data->type == EDID_DETAIL_EST_TIMINGS)
2191 closure->modes += drm_est3_modes(closure->connector, timing);
2192}
2193
2194/**
2195 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002196 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002197 * @edid: EDID block to scan
2198 *
2199 * Each EDID block contains a bitmap of the supported "established modes" list
2200 * (defined above). Tease them out and add them to the global modes list.
2201 */
2202static int
2203add_established_modes(struct drm_connector *connector, struct edid *edid)
2204{
Adam Jackson9cf00972009-12-03 17:44:36 -05002205 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002206 unsigned long est_bits = edid->established_timings.t1 |
2207 (edid->established_timings.t2 << 8) |
2208 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2209 int i, modes = 0;
2210 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002211 .connector = connector,
2212 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002213 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002214
Adam Jackson13931572010-08-03 14:38:19 -04002215 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2216 if (est_bits & (1<<i)) {
2217 struct drm_display_mode *newmode;
2218 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2219 if (newmode) {
2220 drm_mode_probed_add(connector, newmode);
2221 modes++;
2222 }
2223 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002224 }
2225
Adam Jackson13931572010-08-03 14:38:19 -04002226 if (version_greater(edid, 1, 0))
2227 drm_for_each_detailed_block((u8 *)edid,
2228 do_established_modes, &closure);
2229
2230 return modes + closure.modes;
2231}
2232
2233static void
2234do_standard_modes(struct detailed_timing *timing, void *c)
2235{
2236 struct detailed_mode_closure *closure = c;
2237 struct detailed_non_pixel *data = &timing->data.other_data;
2238 struct drm_connector *connector = closure->connector;
2239 struct edid *edid = closure->edid;
2240
2241 if (data->type == EDID_DETAIL_STD_MODES) {
2242 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002243 for (i = 0; i < 6; i++) {
2244 struct std_timing *std;
2245 struct drm_display_mode *newmode;
2246
2247 std = &data->data.timings[i];
Thierry Reding464fdec2014-04-29 11:44:33 +02002248 newmode = drm_mode_std(connector, edid, std);
Adam Jackson9cf00972009-12-03 17:44:36 -05002249 if (newmode) {
2250 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002251 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002252 }
2253 }
Adam Jackson13931572010-08-03 14:38:19 -04002254 }
2255}
2256
2257/**
2258 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002259 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002260 * @edid: EDID block to scan
2261 *
2262 * Standard modes can be calculated using the appropriate standard (DMT,
2263 * GTF or CVT. Grab them from @edid and add them to the list.
2264 */
2265static int
2266add_standard_modes(struct drm_connector *connector, struct edid *edid)
2267{
2268 int i, modes = 0;
2269 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002270 .connector = connector,
2271 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002272 };
2273
2274 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2275 struct drm_display_mode *newmode;
2276
2277 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002278 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04002279 if (newmode) {
2280 drm_mode_probed_add(connector, newmode);
2281 modes++;
2282 }
2283 }
2284
2285 if (version_greater(edid, 1, 0))
2286 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2287 &closure);
2288
2289 /* XXX should also look for standard codes in VTB blocks */
2290
2291 return modes + closure.modes;
2292}
2293
Dave Airlief453ba02008-11-07 14:05:41 -08002294static int drm_cvt_modes(struct drm_connector *connector,
2295 struct detailed_timing *timing)
2296{
2297 int i, j, modes = 0;
2298 struct drm_display_mode *newmode;
2299 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002300 struct cvt_timing *cvt;
2301 const int rates[] = { 60, 85, 75, 60, 50 };
2302 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002303
2304 for (i = 0; i < 4; i++) {
2305 int uninitialized_var(width), height;
2306 cvt = &(timing->data.other_data.data.cvt[i]);
2307
2308 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002309 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002310
2311 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002312 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002313 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002314 width = height * 4 / 3;
2315 break;
2316 case 0x04:
2317 width = height * 16 / 9;
2318 break;
2319 case 0x08:
2320 width = height * 16 / 10;
2321 break;
2322 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002323 width = height * 15 / 9;
2324 break;
2325 }
2326
2327 for (j = 1; j < 5; j++) {
2328 if (cvt->code[2] & (1 << j)) {
2329 newmode = drm_cvt_mode(dev, width, height,
2330 rates[j], j == 0,
2331 false, false);
2332 if (newmode) {
2333 drm_mode_probed_add(connector, newmode);
2334 modes++;
2335 }
2336 }
2337 }
2338 }
2339
2340 return modes;
2341}
2342
Adam Jackson13931572010-08-03 14:38:19 -04002343static void
2344do_cvt_mode(struct detailed_timing *timing, void *c)
2345{
2346 struct detailed_mode_closure *closure = c;
2347 struct detailed_non_pixel *data = &timing->data.other_data;
2348
2349 if (data->type == EDID_DETAIL_CVT_3BYTE)
2350 closure->modes += drm_cvt_modes(closure->connector, timing);
2351}
Adam Jackson9cf00972009-12-03 17:44:36 -05002352
2353static int
Adam Jackson13931572010-08-03 14:38:19 -04002354add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2355{
2356 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002357 .connector = connector,
2358 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002359 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002360
Adam Jackson13931572010-08-03 14:38:19 -04002361 if (version_greater(edid, 1, 2))
2362 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002363
Adam Jackson13931572010-08-03 14:38:19 -04002364 /* XXX should also look for CVT codes in VTB blocks */
2365
2366 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002367}
2368
Adam Jackson13931572010-08-03 14:38:19 -04002369static void
2370do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002371{
Adam Jackson13931572010-08-03 14:38:19 -04002372 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002373 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002374
2375 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002376 newmode = drm_mode_detailed(closure->connector->dev,
2377 closure->edid, timing,
2378 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002379 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002380 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002381
Adam Jackson13931572010-08-03 14:38:19 -04002382 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002383 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2384
Adam Jackson13931572010-08-03 14:38:19 -04002385 drm_mode_probed_add(closure->connector, newmode);
2386 closure->modes++;
2387 closure->preferred = 0;
Zhao Yakui882f0212009-08-26 18:20:49 +08002388 }
Ma Ling167f3a02009-03-20 14:09:48 +08002389}
2390
Adam Jackson13931572010-08-03 14:38:19 -04002391/*
2392 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002393 * @connector: attached connector
2394 * @edid: EDID block to scan
2395 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002396 */
Adam Jackson13931572010-08-03 14:38:19 -04002397static int
2398add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2399 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002400{
Adam Jackson13931572010-08-03 14:38:19 -04002401 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002402 .connector = connector,
2403 .edid = edid,
2404 .preferred = 1,
2405 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04002406 };
Dave Airlief453ba02008-11-07 14:05:41 -08002407
Adam Jackson13931572010-08-03 14:38:19 -04002408 if (closure.preferred && !version_greater(edid, 1, 3))
2409 closure.preferred =
2410 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002411
Adam Jackson13931572010-08-03 14:38:19 -04002412 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002413
Adam Jackson13931572010-08-03 14:38:19 -04002414 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002415}
Dave Airlief453ba02008-11-07 14:05:41 -08002416
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002417#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002418#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002419#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002420#define SPEAKER_BLOCK 0x04
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002421#define VIDEO_CAPABILITY_BLOCK 0x07
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002422#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002423#define EDID_CEA_YCRCB444 (1 << 5)
2424#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002425#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002426
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002427/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002428 * Search EDID for CEA extension block.
2429 */
Dave Airlie40d9b042014-10-20 16:29:33 +10002430static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002431{
2432 u8 *edid_ext = NULL;
2433 int i;
2434
2435 /* No EDID or EDID extensions */
2436 if (edid == NULL || edid->extensions == 0)
2437 return NULL;
2438
2439 /* Find CEA extension */
2440 for (i = 0; i < edid->extensions; i++) {
2441 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10002442 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002443 break;
2444 }
2445
2446 if (i == edid->extensions)
2447 return NULL;
2448
2449 return edid_ext;
2450}
2451
Dave Airlie40d9b042014-10-20 16:29:33 +10002452static u8 *drm_find_cea_extension(struct edid *edid)
2453{
2454 return drm_find_edid_extension(edid, CEA_EXT);
2455}
2456
2457static u8 *drm_find_displayid_extension(struct edid *edid)
2458{
2459 return drm_find_edid_extension(edid, DISPLAYID_EXT);
2460}
2461
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002462/*
2463 * Calculate the alternate clock for the CEA mode
2464 * (60Hz vs. 59.94Hz etc.)
2465 */
2466static unsigned int
2467cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2468{
2469 unsigned int clock = cea_mode->clock;
2470
2471 if (cea_mode->vrefresh % 6 != 0)
2472 return clock;
2473
2474 /*
2475 * edid_cea_modes contains the 59.94Hz
2476 * variant for 240 and 480 line modes,
2477 * and the 60Hz variant otherwise.
2478 */
2479 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
2480 clock = clock * 1001 / 1000;
2481 else
2482 clock = DIV_ROUND_UP(clock * 1000, 1001);
2483
2484 return clock;
2485}
2486
Thierry Reding18316c82012-12-20 15:41:44 +01002487/**
2488 * drm_match_cea_mode - look for a CEA mode matching given mode
2489 * @to_match: display mode
2490 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002491 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01002492 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002493 */
Thierry Reding18316c82012-12-20 15:41:44 +01002494u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00002495{
Stephane Marchesina4799032012-11-09 16:21:05 +00002496 u8 mode;
2497
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002498 if (!to_match->clock)
2499 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00002500
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002501 for (mode = 0; mode < ARRAY_SIZE(edid_cea_modes); mode++) {
2502 const struct drm_display_mode *cea_mode = &edid_cea_modes[mode];
2503 unsigned int clock1, clock2;
2504
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002505 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002506 clock1 = cea_mode->clock;
2507 clock2 = cea_mode_alternate_clock(cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002508
2509 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2510 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002511 drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
Stephane Marchesina4799032012-11-09 16:21:05 +00002512 return mode + 1;
2513 }
2514 return 0;
2515}
2516EXPORT_SYMBOL(drm_match_cea_mode);
2517
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302518/**
2519 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
2520 * the input VIC from the CEA mode list
2521 * @video_code: ID given to each of the CEA modes
2522 *
2523 * Returns picture aspect ratio
2524 */
2525enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2526{
2527 /* return picture aspect ratio for video_code - 1 to access the
2528 * right array element
2529 */
2530 return edid_cea_modes[video_code-1].picture_aspect_ratio;
2531}
2532EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2533
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002534/*
2535 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2536 * specific block).
2537 *
2538 * It's almost like cea_mode_alternate_clock(), we just need to add an
2539 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2540 * one.
2541 */
2542static unsigned int
2543hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2544{
2545 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2546 return hdmi_mode->clock;
2547
2548 return cea_mode_alternate_clock(hdmi_mode);
2549}
2550
2551/*
2552 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
2553 * @to_match: display mode
2554 *
2555 * An HDMI mode is one defined in the HDMI vendor specific block.
2556 *
2557 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
2558 */
2559static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
2560{
2561 u8 mode;
2562
2563 if (!to_match->clock)
2564 return 0;
2565
2566 for (mode = 0; mode < ARRAY_SIZE(edid_4k_modes); mode++) {
2567 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[mode];
2568 unsigned int clock1, clock2;
2569
2570 /* Make sure to also match alternate clocks */
2571 clock1 = hdmi_mode->clock;
2572 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2573
2574 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2575 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002576 drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002577 return mode + 1;
2578 }
2579 return 0;
2580}
2581
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002582static int
2583add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2584{
2585 struct drm_device *dev = connector->dev;
2586 struct drm_display_mode *mode, *tmp;
2587 LIST_HEAD(list);
2588 int modes = 0;
2589
2590 /* Don't add CEA modes if the CEA extension block is missing */
2591 if (!drm_find_cea_extension(edid))
2592 return 0;
2593
2594 /*
2595 * Go through all probed modes and create a new mode
2596 * with the alternate clock for certain CEA modes.
2597 */
2598 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002599 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002600 struct drm_display_mode *newmode;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002601 u8 mode_idx = drm_match_cea_mode(mode) - 1;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002602 unsigned int clock1, clock2;
2603
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002604 if (mode_idx < ARRAY_SIZE(edid_cea_modes)) {
2605 cea_mode = &edid_cea_modes[mode_idx];
2606 clock2 = cea_mode_alternate_clock(cea_mode);
2607 } else {
2608 mode_idx = drm_match_hdmi_mode(mode) - 1;
2609 if (mode_idx < ARRAY_SIZE(edid_4k_modes)) {
2610 cea_mode = &edid_4k_modes[mode_idx];
2611 clock2 = hdmi_mode_alternate_clock(cea_mode);
2612 }
2613 }
2614
2615 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002616 continue;
2617
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002618 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002619
2620 if (clock1 == clock2)
2621 continue;
2622
2623 if (mode->clock != clock1 && mode->clock != clock2)
2624 continue;
2625
2626 newmode = drm_mode_duplicate(dev, cea_mode);
2627 if (!newmode)
2628 continue;
2629
Damien Lespiau27130212013-09-25 16:45:28 +01002630 /* Carry over the stereo flags */
2631 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
2632
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002633 /*
2634 * The current mode could be either variant. Make
2635 * sure to pick the "other" clock for the new mode.
2636 */
2637 if (mode->clock != clock1)
2638 newmode->clock = clock1;
2639 else
2640 newmode->clock = clock2;
2641
2642 list_add_tail(&newmode->head, &list);
2643 }
2644
2645 list_for_each_entry_safe(mode, tmp, &list, head) {
2646 list_del(&mode->head);
2647 drm_mode_probed_add(connector, mode);
2648 modes++;
2649 }
2650
2651 return modes;
2652}
Stephane Marchesina4799032012-11-09 16:21:05 +00002653
Thomas Woodaff04ac2013-11-29 15:33:27 +00002654static struct drm_display_mode *
2655drm_display_mode_from_vic_index(struct drm_connector *connector,
2656 const u8 *video_db, u8 video_len,
2657 u8 video_index)
2658{
2659 struct drm_device *dev = connector->dev;
2660 struct drm_display_mode *newmode;
2661 u8 cea_mode;
2662
2663 if (video_db == NULL || video_index >= video_len)
2664 return NULL;
2665
2666 /* CEA modes are numbered 1..127 */
2667 cea_mode = (video_db[video_index] & 127) - 1;
2668 if (cea_mode >= ARRAY_SIZE(edid_cea_modes))
2669 return NULL;
2670
2671 newmode = drm_mode_duplicate(dev, &edid_cea_modes[cea_mode]);
Damien Lespiau409bbf12014-03-03 23:59:07 +00002672 if (!newmode)
2673 return NULL;
2674
Thomas Woodaff04ac2013-11-29 15:33:27 +00002675 newmode->vrefresh = 0;
2676
2677 return newmode;
2678}
2679
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002680static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01002681do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002682{
Thomas Woodaff04ac2013-11-29 15:33:27 +00002683 int i, modes = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002684
Thomas Woodaff04ac2013-11-29 15:33:27 +00002685 for (i = 0; i < len; i++) {
2686 struct drm_display_mode *mode;
2687 mode = drm_display_mode_from_vic_index(connector, db, len, i);
2688 if (mode) {
2689 drm_mode_probed_add(connector, mode);
2690 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002691 }
2692 }
2693
2694 return modes;
2695}
2696
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002697struct stereo_mandatory_mode {
2698 int width, height, vrefresh;
2699 unsigned int flags;
2700};
2701
2702static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002703 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2704 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002705 { 1920, 1080, 50,
2706 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
2707 { 1920, 1080, 60,
2708 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002709 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2710 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
2711 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2712 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002713};
2714
2715static bool
2716stereo_match_mandatory(const struct drm_display_mode *mode,
2717 const struct stereo_mandatory_mode *stereo_mode)
2718{
2719 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
2720
2721 return mode->hdisplay == stereo_mode->width &&
2722 mode->vdisplay == stereo_mode->height &&
2723 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
2724 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
2725}
2726
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002727static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
2728{
2729 struct drm_device *dev = connector->dev;
2730 const struct drm_display_mode *mode;
2731 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002732 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002733
2734 INIT_LIST_HEAD(&stereo_modes);
2735
2736 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002737 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
2738 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002739 struct drm_display_mode *new_mode;
2740
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002741 if (!stereo_match_mandatory(mode,
2742 &stereo_mandatory_modes[i]))
2743 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002744
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002745 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002746 new_mode = drm_mode_duplicate(dev, mode);
2747 if (!new_mode)
2748 continue;
2749
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002750 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002751 list_add_tail(&new_mode->head, &stereo_modes);
2752 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002753 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002754 }
2755
2756 list_splice_tail(&stereo_modes, &connector->probed_modes);
2757
2758 return modes;
2759}
2760
Damien Lespiau1deee8d2013-09-25 16:45:24 +01002761static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
2762{
2763 struct drm_device *dev = connector->dev;
2764 struct drm_display_mode *newmode;
2765
2766 vic--; /* VICs start at 1 */
2767 if (vic >= ARRAY_SIZE(edid_4k_modes)) {
2768 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
2769 return 0;
2770 }
2771
2772 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
2773 if (!newmode)
2774 return 0;
2775
2776 drm_mode_probed_add(connector, newmode);
2777
2778 return 1;
2779}
2780
Thomas Woodfbf46022013-10-16 15:58:50 +01002781static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
2782 const u8 *video_db, u8 video_len, u8 video_index)
2783{
Thomas Woodfbf46022013-10-16 15:58:50 +01002784 struct drm_display_mode *newmode;
2785 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01002786
2787 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00002788 newmode = drm_display_mode_from_vic_index(connector, video_db,
2789 video_len,
2790 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01002791 if (newmode) {
2792 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
2793 drm_mode_probed_add(connector, newmode);
2794 modes++;
2795 }
2796 }
2797 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00002798 newmode = drm_display_mode_from_vic_index(connector, video_db,
2799 video_len,
2800 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01002801 if (newmode) {
2802 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
2803 drm_mode_probed_add(connector, newmode);
2804 modes++;
2805 }
2806 }
2807 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00002808 newmode = drm_display_mode_from_vic_index(connector, video_db,
2809 video_len,
2810 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01002811 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00002812 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01002813 drm_mode_probed_add(connector, newmode);
2814 modes++;
2815 }
2816 }
2817
2818 return modes;
2819}
2820
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002821/*
2822 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
2823 * @connector: connector corresponding to the HDMI sink
2824 * @db: start of the CEA vendor specific block
2825 * @len: length of the CEA block payload, ie. one can access up to db[len]
2826 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002827 * Parses the HDMI VSDB looking for modes to add to @connector. This function
2828 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002829 */
2830static int
Thomas Woodfbf46022013-10-16 15:58:50 +01002831do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
2832 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002833{
Thomas Wood0e5083aa2013-11-29 18:18:58 +00002834 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01002835 u8 vic_len, hdmi_3d_len = 0;
2836 u16 mask;
2837 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002838
2839 if (len < 8)
2840 goto out;
2841
2842 /* no HDMI_Video_Present */
2843 if (!(db[8] & (1 << 5)))
2844 goto out;
2845
2846 /* Latency_Fields_Present */
2847 if (db[8] & (1 << 7))
2848 offset += 2;
2849
2850 /* I_Latency_Fields_Present */
2851 if (db[8] & (1 << 6))
2852 offset += 2;
2853
2854 /* the declared length is not long enough for the 2 first bytes
2855 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002856 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002857 goto out;
2858
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002859 /* 3D_Present */
2860 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01002861 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002862 modes += add_hdmi_mandatory_stereo_modes(connector);
2863
Thomas Woodfbf46022013-10-16 15:58:50 +01002864 /* 3D_Multi_present */
2865 multi_present = (db[8 + offset] & 0x60) >> 5;
2866 }
2867
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002868 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002869 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01002870 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002871
2872 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002873 u8 vic;
2874
2875 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01002876 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002877 }
Thomas Woodfbf46022013-10-16 15:58:50 +01002878 offset += 1 + vic_len;
2879
Thomas Wood0e5083aa2013-11-29 18:18:58 +00002880 if (multi_present == 1)
2881 multi_len = 2;
2882 else if (multi_present == 2)
2883 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01002884 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00002885 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01002886
Thomas Wood0e5083aa2013-11-29 18:18:58 +00002887 if (len < (8 + offset + hdmi_3d_len - 1))
2888 goto out;
2889
2890 if (hdmi_3d_len < multi_len)
2891 goto out;
2892
2893 if (multi_present == 1 || multi_present == 2) {
2894 /* 3D_Structure_ALL */
2895 structure_all = (db[8 + offset] << 8) | db[9 + offset];
2896
2897 /* check if 3D_MASK is present */
2898 if (multi_present == 2)
2899 mask = (db[10 + offset] << 8) | db[11 + offset];
2900 else
2901 mask = 0xffff;
2902
2903 for (i = 0; i < 16; i++) {
2904 if (mask & (1 << i))
2905 modes += add_3d_struct_modes(connector,
2906 structure_all,
2907 video_db,
2908 video_len, i);
2909 }
2910 }
2911
2912 offset += multi_len;
2913
2914 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
2915 int vic_index;
2916 struct drm_display_mode *newmode = NULL;
2917 unsigned int newflag = 0;
2918 bool detail_present;
2919
2920 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
2921
2922 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
2923 break;
2924
2925 /* 2D_VIC_order_X */
2926 vic_index = db[8 + offset + i] >> 4;
2927
2928 /* 3D_Structure_X */
2929 switch (db[8 + offset + i] & 0x0f) {
2930 case 0:
2931 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
2932 break;
2933 case 6:
2934 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
2935 break;
2936 case 8:
2937 /* 3D_Detail_X */
2938 if ((db[9 + offset + i] >> 4) == 1)
2939 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
2940 break;
2941 }
2942
2943 if (newflag != 0) {
2944 newmode = drm_display_mode_from_vic_index(connector,
2945 video_db,
2946 video_len,
2947 vic_index);
2948
2949 if (newmode) {
2950 newmode->flags |= newflag;
2951 drm_mode_probed_add(connector, newmode);
2952 modes++;
2953 }
2954 }
2955
2956 if (detail_present)
2957 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01002958 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002959
2960out:
2961 return modes;
2962}
2963
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002964static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002965cea_db_payload_len(const u8 *db)
2966{
2967 return db[0] & 0x1f;
2968}
2969
2970static int
2971cea_db_tag(const u8 *db)
2972{
2973 return db[0] >> 5;
2974}
2975
2976static int
2977cea_revision(const u8 *cea)
2978{
2979 return cea[1];
2980}
2981
2982static int
2983cea_db_offsets(const u8 *cea, int *start, int *end)
2984{
2985 /* Data block offset in CEA extension block */
2986 *start = 4;
2987 *end = cea[2];
2988 if (*end == 0)
2989 *end = 127;
2990 if (*end < 4 || *end > 127)
2991 return -ERANGE;
2992 return 0;
2993}
2994
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002995static bool cea_db_is_hdmi_vsdb(const u8 *db)
2996{
2997 int hdmi_id;
2998
2999 if (cea_db_tag(db) != VENDOR_BLOCK)
3000 return false;
3001
3002 if (cea_db_payload_len(db) < 5)
3003 return false;
3004
3005 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3006
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01003007 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003008}
3009
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003010#define for_each_cea_db(cea, i, start, end) \
3011 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3012
3013static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003014add_cea_modes(struct drm_connector *connector, struct edid *edid)
3015{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003016 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01003017 const u8 *db, *hdmi = NULL, *video = NULL;
3018 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003019 int modes = 0;
3020
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003021 if (cea && cea_revision(cea) >= 3) {
3022 int i, start, end;
3023
3024 if (cea_db_offsets(cea, &start, &end))
3025 return 0;
3026
3027 for_each_cea_db(cea, i, start, end) {
3028 db = &cea[i];
3029 dbl = cea_db_payload_len(db);
3030
Thomas Woodfbf46022013-10-16 15:58:50 +01003031 if (cea_db_tag(db) == VIDEO_BLOCK) {
3032 video = db + 1;
3033 video_len = dbl;
3034 modes += do_cea_modes(connector, video, dbl);
3035 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003036 else if (cea_db_is_hdmi_vsdb(db)) {
3037 hdmi = db;
3038 hdmi_len = dbl;
3039 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003040 }
3041 }
3042
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003043 /*
3044 * We parse the HDMI VSDB after having added the cea modes as we will
3045 * be patching their flags when the sink supports stereo 3D.
3046 */
3047 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01003048 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3049 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003050
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003051 return modes;
3052}
3053
Wu Fengguang76adaa342011-09-05 14:23:20 +08003054static void
Ville Syrjälä85040722012-08-16 14:55:05 +00003055parse_hdmi_vsdb(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003056{
Ville Syrjälä85040722012-08-16 14:55:05 +00003057 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003058
Ville Syrjälä85040722012-08-16 14:55:05 +00003059 if (len >= 6) {
3060 connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
3061 connector->dvi_dual = db[6] & 1;
3062 }
3063 if (len >= 7)
3064 connector->max_tmds_clock = db[7] * 5;
3065 if (len >= 8) {
3066 connector->latency_present[0] = db[8] >> 7;
3067 connector->latency_present[1] = (db[8] >> 6) & 1;
3068 }
3069 if (len >= 9)
3070 connector->video_latency[0] = db[9];
3071 if (len >= 10)
3072 connector->audio_latency[0] = db[10];
3073 if (len >= 11)
3074 connector->video_latency[1] = db[11];
3075 if (len >= 12)
3076 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003077
Daniel Vetter670c1ef2012-11-22 09:53:55 +01003078 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
Wu Fengguang76adaa342011-09-05 14:23:20 +08003079 "max TMDS clock %d, "
3080 "latency present %d %d, "
3081 "video latency %d %d, "
3082 "audio latency %d %d\n",
3083 connector->dvi_dual,
3084 connector->max_tmds_clock,
3085 (int) connector->latency_present[0],
3086 (int) connector->latency_present[1],
3087 connector->video_latency[0],
3088 connector->video_latency[1],
3089 connector->audio_latency[0],
3090 connector->audio_latency[1]);
3091}
3092
3093static void
3094monitor_name(struct detailed_timing *t, void *data)
3095{
3096 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3097 *(u8 **)data = t->data.other_data.data.str.str;
3098}
3099
3100/**
3101 * drm_edid_to_eld - build ELD from EDID
3102 * @connector: connector corresponding to the HDMI/DP sink
3103 * @edid: EDID to parse
3104 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003105 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
3106 * Conn_Type, HDCP and Port_ID ELD fields are left for the graphics driver to
3107 * fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003108 */
3109void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3110{
3111 uint8_t *eld = connector->eld;
3112 u8 *cea;
3113 u8 *name;
3114 u8 *db;
3115 int sad_count = 0;
3116 int mnl;
3117 int dbl;
3118
3119 memset(eld, 0, sizeof(connector->eld));
3120
3121 cea = drm_find_cea_extension(edid);
3122 if (!cea) {
3123 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3124 return;
3125 }
3126
3127 name = NULL;
3128 drm_for_each_detailed_block((u8 *)edid, monitor_name, &name);
3129 for (mnl = 0; name && mnl < 13; mnl++) {
3130 if (name[mnl] == 0x0a)
3131 break;
3132 eld[20 + mnl] = name[mnl];
3133 }
3134 eld[4] = (cea[1] << 5) | mnl;
3135 DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
3136
3137 eld[0] = 2 << 3; /* ELD version: 2 */
3138
3139 eld[16] = edid->mfg_id[0];
3140 eld[17] = edid->mfg_id[1];
3141 eld[18] = edid->prod_code[0];
3142 eld[19] = edid->prod_code[1];
3143
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003144 if (cea_revision(cea) >= 3) {
3145 int i, start, end;
3146
3147 if (cea_db_offsets(cea, &start, &end)) {
3148 start = 0;
3149 end = 0;
3150 }
3151
3152 for_each_cea_db(cea, i, start, end) {
3153 db = &cea[i];
3154 dbl = cea_db_payload_len(db);
3155
3156 switch (cea_db_tag(db)) {
Christian Schmidta0ab7342011-12-19 20:03:38 +01003157 case AUDIO_BLOCK:
3158 /* Audio Data Block, contains SADs */
3159 sad_count = dbl / 3;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003160 if (dbl >= 1)
3161 memcpy(eld + 20 + mnl, &db[1], dbl);
Christian Schmidta0ab7342011-12-19 20:03:38 +01003162 break;
3163 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003164 /* Speaker Allocation Data Block */
3165 if (dbl >= 1)
3166 eld[7] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01003167 break;
3168 case VENDOR_BLOCK:
3169 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003170 if (cea_db_is_hdmi_vsdb(db))
Christian Schmidta0ab7342011-12-19 20:03:38 +01003171 parse_hdmi_vsdb(connector, db);
3172 break;
3173 default:
3174 break;
3175 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003176 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003177 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003178 eld[5] |= sad_count << 4;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003179
Jani Nikula938fd8a2014-10-28 16:20:48 +02003180 eld[DRM_ELD_BASELINE_ELD_LEN] =
3181 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
3182
3183 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
3184 drm_eld_size(eld), sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003185}
3186EXPORT_SYMBOL(drm_edid_to_eld);
3187
3188/**
Rafał Miłeckife214162013-04-19 19:01:25 +02003189 * drm_edid_to_sad - extracts SADs from EDID
3190 * @edid: EDID to parse
3191 * @sads: pointer that will be set to the extracted SADs
3192 *
3193 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02003194 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003195 * Note: The returned pointer needs to be freed using kfree().
3196 *
3197 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02003198 */
3199int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3200{
3201 int count = 0;
3202 int i, start, end, dbl;
3203 u8 *cea;
3204
3205 cea = drm_find_cea_extension(edid);
3206 if (!cea) {
3207 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3208 return -ENOENT;
3209 }
3210
3211 if (cea_revision(cea) < 3) {
3212 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3213 return -ENOTSUPP;
3214 }
3215
3216 if (cea_db_offsets(cea, &start, &end)) {
3217 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3218 return -EPROTO;
3219 }
3220
3221 for_each_cea_db(cea, i, start, end) {
3222 u8 *db = &cea[i];
3223
3224 if (cea_db_tag(db) == AUDIO_BLOCK) {
3225 int j;
3226 dbl = cea_db_payload_len(db);
3227
3228 count = dbl / 3; /* SAD is 3B */
3229 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3230 if (!*sads)
3231 return -ENOMEM;
3232 for (j = 0; j < count; j++) {
3233 u8 *sad = &db[1 + j * 3];
3234
3235 (*sads)[j].format = (sad[0] & 0x78) >> 3;
3236 (*sads)[j].channels = sad[0] & 0x7;
3237 (*sads)[j].freq = sad[1] & 0x7F;
3238 (*sads)[j].byte2 = sad[2];
3239 }
3240 break;
3241 }
3242 }
3243
3244 return count;
3245}
3246EXPORT_SYMBOL(drm_edid_to_sad);
3247
3248/**
Alex Deucherd105f472013-07-25 15:55:32 -04003249 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
3250 * @edid: EDID to parse
3251 * @sadb: pointer to the speaker block
3252 *
3253 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04003254 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003255 * Note: The returned pointer needs to be freed using kfree().
3256 *
3257 * Return: The number of found Speaker Allocation Blocks or negative number on
3258 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04003259 */
3260int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
3261{
3262 int count = 0;
3263 int i, start, end, dbl;
3264 const u8 *cea;
3265
3266 cea = drm_find_cea_extension(edid);
3267 if (!cea) {
3268 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3269 return -ENOENT;
3270 }
3271
3272 if (cea_revision(cea) < 3) {
3273 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3274 return -ENOTSUPP;
3275 }
3276
3277 if (cea_db_offsets(cea, &start, &end)) {
3278 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3279 return -EPROTO;
3280 }
3281
3282 for_each_cea_db(cea, i, start, end) {
3283 const u8 *db = &cea[i];
3284
3285 if (cea_db_tag(db) == SPEAKER_BLOCK) {
3286 dbl = cea_db_payload_len(db);
3287
3288 /* Speaker Allocation Data Block */
3289 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02003290 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04003291 if (!*sadb)
3292 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04003293 count = dbl;
3294 break;
3295 }
3296 }
3297 }
3298
3299 return count;
3300}
3301EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
3302
3303/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003304 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08003305 * @connector: connector associated with the HDMI/DP sink
3306 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003307 *
3308 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
3309 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003310 */
3311int drm_av_sync_delay(struct drm_connector *connector,
3312 struct drm_display_mode *mode)
3313{
3314 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
3315 int a, v;
3316
3317 if (!connector->latency_present[0])
3318 return 0;
3319 if (!connector->latency_present[1])
3320 i = 0;
3321
3322 a = connector->audio_latency[i];
3323 v = connector->video_latency[i];
3324
3325 /*
3326 * HDMI/DP sink doesn't support audio or video?
3327 */
3328 if (a == 255 || v == 255)
3329 return 0;
3330
3331 /*
3332 * Convert raw EDID values to millisecond.
3333 * Treat unknown latency as 0ms.
3334 */
3335 if (a)
3336 a = min(2 * (a - 1), 500);
3337 if (v)
3338 v = min(2 * (v - 1), 500);
3339
3340 return max(v - a, 0);
3341}
3342EXPORT_SYMBOL(drm_av_sync_delay);
3343
3344/**
3345 * drm_select_eld - select one ELD from multiple HDMI/DP sinks
3346 * @encoder: the encoder just changed display mode
3347 * @mode: the adjusted display mode
3348 *
3349 * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
3350 * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003351 *
3352 * Return: The connector associated with the first HDMI/DP sink that has ELD
3353 * attached to it.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003354 */
3355struct drm_connector *drm_select_eld(struct drm_encoder *encoder,
3356 struct drm_display_mode *mode)
3357{
3358 struct drm_connector *connector;
3359 struct drm_device *dev = encoder->dev;
3360
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003361 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
Sean Paul008f4042014-07-17 11:25:18 -04003362 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003363
Wu Fengguang76adaa342011-09-05 14:23:20 +08003364 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
3365 if (connector->encoder == encoder && connector->eld[0])
3366 return connector;
3367
3368 return NULL;
3369}
3370EXPORT_SYMBOL(drm_select_eld);
3371
Ma Lingf23c20c2009-03-26 19:26:23 +08003372/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003373 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08003374 * @edid: monitor EDID information
3375 *
3376 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003377 *
3378 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08003379 */
3380bool drm_detect_hdmi_monitor(struct edid *edid)
3381{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003382 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003383 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08003384 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08003385
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003386 edid_ext = drm_find_cea_extension(edid);
3387 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003388 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003389
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003390 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003391 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003392
3393 /*
3394 * Because HDMI identifier is in Vendor Specific Block,
3395 * search it from all data blocks of CEA extension.
3396 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003397 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003398 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
3399 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08003400 }
3401
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003402 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003403}
3404EXPORT_SYMBOL(drm_detect_hdmi_monitor);
3405
Dave Airlief453ba02008-11-07 14:05:41 -08003406/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003407 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01003408 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003409 *
3410 * Monitor should have CEA extension block.
3411 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
3412 * audio' only. If there is any audio extension block and supported
3413 * audio format, assume at least 'basic audio' support, even if 'basic
3414 * audio' is not defined in EDID.
3415 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003416 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003417 */
3418bool drm_detect_monitor_audio(struct edid *edid)
3419{
3420 u8 *edid_ext;
3421 int i, j;
3422 bool has_audio = false;
3423 int start_offset, end_offset;
3424
3425 edid_ext = drm_find_cea_extension(edid);
3426 if (!edid_ext)
3427 goto end;
3428
3429 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
3430
3431 if (has_audio) {
3432 DRM_DEBUG_KMS("Monitor has basic audio support\n");
3433 goto end;
3434 }
3435
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003436 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3437 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003438
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003439 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3440 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003441 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003442 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003443 DRM_DEBUG_KMS("CEA audio format %d\n",
3444 (edid_ext[i + j] >> 3) & 0xf);
3445 goto end;
3446 }
3447 }
3448end:
3449 return has_audio;
3450}
3451EXPORT_SYMBOL(drm_detect_monitor_audio);
3452
3453/**
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003454 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
Daniel Vetterfc668112014-01-21 12:02:26 +01003455 * @edid: EDID block to scan
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003456 *
3457 * Check whether the monitor reports the RGB quantization range selection
3458 * as supported. The AVI infoframe can then be used to inform the monitor
3459 * which quantization range (full or limited) is used.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003460 *
3461 * Return: True if the RGB quantization range is selectable, false otherwise.
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003462 */
3463bool drm_rgb_quant_range_selectable(struct edid *edid)
3464{
3465 u8 *edid_ext;
3466 int i, start, end;
3467
3468 edid_ext = drm_find_cea_extension(edid);
3469 if (!edid_ext)
3470 return false;
3471
3472 if (cea_db_offsets(edid_ext, &start, &end))
3473 return false;
3474
3475 for_each_cea_db(edid_ext, i, start, end) {
3476 if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
3477 cea_db_payload_len(&edid_ext[i]) == 2) {
3478 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
3479 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
3480 }
3481 }
3482
3483 return false;
3484}
3485EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
3486
3487/**
Mario Kleinerd0c94692014-03-27 19:59:39 +01003488 * drm_assign_hdmi_deep_color_info - detect whether monitor supports
3489 * hdmi deep color modes and update drm_display_info if so.
Mario Kleinerd0c94692014-03-27 19:59:39 +01003490 * @edid: monitor EDID information
3491 * @info: Updated with maximum supported deep color bpc and color format
3492 * if deep color supported.
Daniel Vetter295ee852014-07-30 14:23:44 +02003493 * @connector: DRM connector, used only for debug output
Mario Kleinerd0c94692014-03-27 19:59:39 +01003494 *
3495 * Parse the CEA extension according to CEA-861-B.
3496 * Return true if HDMI deep color supported, false if not or unknown.
3497 */
3498static bool drm_assign_hdmi_deep_color_info(struct edid *edid,
3499 struct drm_display_info *info,
3500 struct drm_connector *connector)
3501{
3502 u8 *edid_ext, *hdmi;
3503 int i;
3504 int start_offset, end_offset;
3505 unsigned int dc_bpc = 0;
3506
3507 edid_ext = drm_find_cea_extension(edid);
3508 if (!edid_ext)
3509 return false;
3510
3511 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3512 return false;
3513
3514 /*
3515 * Because HDMI identifier is in Vendor Specific Block,
3516 * search it from all data blocks of CEA extension.
3517 */
3518 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3519 if (cea_db_is_hdmi_vsdb(&edid_ext[i])) {
3520 /* HDMI supports at least 8 bpc */
3521 info->bpc = 8;
3522
3523 hdmi = &edid_ext[i];
3524 if (cea_db_payload_len(hdmi) < 6)
3525 return false;
3526
3527 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
3528 dc_bpc = 10;
Mario Kleiner5d02626d2014-06-05 09:52:10 -04003529 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003530 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003531 connector->name);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003532 }
3533
3534 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
3535 dc_bpc = 12;
Mario Kleiner5d02626d2014-06-05 09:52:10 -04003536 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003537 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003538 connector->name);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003539 }
3540
3541 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
3542 dc_bpc = 16;
Mario Kleiner5d02626d2014-06-05 09:52:10 -04003543 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003544 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003545 connector->name);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003546 }
3547
3548 if (dc_bpc > 0) {
3549 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003550 connector->name, dc_bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003551 info->bpc = dc_bpc;
3552
3553 /*
3554 * Deep color support mandates RGB444 support for all video
3555 * modes and forbids YCRCB422 support for all video modes per
3556 * HDMI 1.3 spec.
3557 */
3558 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3559
3560 /* YCRCB444 is optional according to spec. */
3561 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
3562 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3563 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003564 connector->name);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003565 }
3566
3567 /*
3568 * Spec says that if any deep color mode is supported at all,
3569 * then deep color 36 bit must be supported.
3570 */
3571 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
3572 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
Jani Nikula25933822014-06-03 14:56:20 +03003573 connector->name);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003574 }
3575
3576 return true;
3577 }
3578 else {
3579 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003580 connector->name);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003581 }
3582 }
3583 }
3584
3585 return false;
3586}
3587
3588/**
Jesse Barnes3b112282011-04-15 12:49:23 -07003589 * drm_add_display_info - pull display info out if present
3590 * @edid: EDID data
3591 * @info: display info (attached to connector)
Mario Kleinerd0c94692014-03-27 19:59:39 +01003592 * @connector: connector whose edid is used to build display info
Jesse Barnes3b112282011-04-15 12:49:23 -07003593 *
3594 * Grab any available display info and stuff it into the drm_display_info
3595 * structure that's part of the connector. Useful for tracking bpp and
3596 * color spaces.
3597 */
3598static void drm_add_display_info(struct edid *edid,
Mario Kleinerd0c94692014-03-27 19:59:39 +01003599 struct drm_display_info *info,
3600 struct drm_connector *connector)
Jesse Barnes3b112282011-04-15 12:49:23 -07003601{
Jesse Barnesebec9a7b2011-08-03 09:22:54 -07003602 u8 *edid_ext;
3603
Jesse Barnes3b112282011-04-15 12:49:23 -07003604 info->width_mm = edid->width_cm * 10;
3605 info->height_mm = edid->height_cm * 10;
3606
3607 /* driver figures it out in this case */
3608 info->bpc = 0;
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003609 info->color_formats = 0;
Jesse Barnes3b112282011-04-15 12:49:23 -07003610
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003611 if (edid->revision < 3)
Jesse Barnes3b112282011-04-15 12:49:23 -07003612 return;
3613
3614 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
3615 return;
3616
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003617 /* Get data from CEA blocks if present */
3618 edid_ext = drm_find_cea_extension(edid);
3619 if (edid_ext) {
3620 info->cea_rev = edid_ext[1];
3621
3622 /* The existence of a CEA block should imply RGB support */
3623 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3624 if (edid_ext[3] & EDID_CEA_YCRCB444)
3625 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3626 if (edid_ext[3] & EDID_CEA_YCRCB422)
3627 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
3628 }
3629
Mario Kleinerd0c94692014-03-27 19:59:39 +01003630 /* HDMI deep color modes supported? Assign to info, if so */
3631 drm_assign_hdmi_deep_color_info(edid, info, connector);
3632
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003633 /* Only defined for 1.4 with digital displays */
3634 if (edid->revision < 4)
3635 return;
3636
Jesse Barnes3b112282011-04-15 12:49:23 -07003637 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
3638 case DRM_EDID_DIGITAL_DEPTH_6:
3639 info->bpc = 6;
3640 break;
3641 case DRM_EDID_DIGITAL_DEPTH_8:
3642 info->bpc = 8;
3643 break;
3644 case DRM_EDID_DIGITAL_DEPTH_10:
3645 info->bpc = 10;
3646 break;
3647 case DRM_EDID_DIGITAL_DEPTH_12:
3648 info->bpc = 12;
3649 break;
3650 case DRM_EDID_DIGITAL_DEPTH_14:
3651 info->bpc = 14;
3652 break;
3653 case DRM_EDID_DIGITAL_DEPTH_16:
3654 info->bpc = 16;
3655 break;
3656 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
3657 default:
3658 info->bpc = 0;
3659 break;
3660 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003661
Mario Kleinerd0c94692014-03-27 19:59:39 +01003662 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003663 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003664
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003665 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02003666 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
3667 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3668 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
3669 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Jesse Barnes3b112282011-04-15 12:49:23 -07003670}
3671
3672/**
Dave Airlief453ba02008-11-07 14:05:41 -08003673 * drm_add_edid_modes - add modes from EDID data, if available
3674 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003675 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08003676 *
3677 * Add the specified modes to the connector's mode list.
3678 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003679 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08003680 */
3681int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
3682{
3683 int num_modes = 0;
3684 u32 quirks;
3685
3686 if (edid == NULL) {
3687 return 0;
3688 }
Alex Deucher3c537882010-02-05 04:21:19 -05003689 if (!drm_edid_is_valid(edid)) {
Jordan Crousedcdb1672010-05-27 13:40:25 -06003690 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003691 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08003692 return 0;
3693 }
3694
3695 quirks = edid_get_quirks(edid);
3696
Adam Jacksonc867df72010-03-29 21:43:21 +00003697 /*
3698 * EDID spec says modes should be preferred in this order:
3699 * - preferred detailed mode
3700 * - other detailed modes from base block
3701 * - detailed modes from extension blocks
3702 * - CVT 3-byte code modes
3703 * - standard timing codes
3704 * - established timing codes
3705 * - modes inferred from GTF or CVT range information
3706 *
Adam Jackson13931572010-08-03 14:38:19 -04003707 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00003708 *
3709 * XXX order for additional mode types in extension blocks?
3710 */
Adam Jackson13931572010-08-03 14:38:19 -04003711 num_modes += add_detailed_modes(connector, edid, quirks);
3712 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00003713 num_modes += add_standard_modes(connector, edid);
3714 num_modes += add_established_modes(connector, edid);
Paulo Zanoni196e0772013-02-15 13:36:27 -02003715 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
3716 num_modes += add_inferred_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003717 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003718 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08003719
3720 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
3721 edid_fixup_preferred(connector, quirks);
3722
Mario Kleinerd0c94692014-03-27 19:59:39 +01003723 drm_add_display_info(edid, &connector->display_info, connector);
Dave Airlief453ba02008-11-07 14:05:41 -08003724
Rafał Miłecki49d45a312013-12-07 13:22:42 +01003725 if (quirks & EDID_QUIRK_FORCE_8BPC)
3726 connector->display_info.bpc = 8;
3727
Mario Kleinerbc5b9642014-05-23 21:40:55 +02003728 if (quirks & EDID_QUIRK_FORCE_12BPC)
3729 connector->display_info.bpc = 12;
3730
Dave Airlief453ba02008-11-07 14:05:41 -08003731 return num_modes;
3732}
3733EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003734
3735/**
3736 * drm_add_modes_noedid - add modes for the connectors without EDID
3737 * @connector: connector we're probing
3738 * @hdisplay: the horizontal display limit
3739 * @vdisplay: the vertical display limit
3740 *
3741 * Add the specified modes to the connector's mode list. Only when the
3742 * hdisplay/vdisplay is not beyond the given limit, it will be added.
3743 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003744 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003745 */
3746int drm_add_modes_noedid(struct drm_connector *connector,
3747 int hdisplay, int vdisplay)
3748{
3749 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00003750 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003751 struct drm_device *dev = connector->dev;
3752
3753 count = sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
3754 if (hdisplay < 0)
3755 hdisplay = 0;
3756 if (vdisplay < 0)
3757 vdisplay = 0;
3758
3759 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00003760 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003761 if (hdisplay && vdisplay) {
3762 /*
3763 * Only when two are valid, they will be used to check
3764 * whether the mode should be added to the mode list of
3765 * the connector.
3766 */
3767 if (ptr->hdisplay > hdisplay ||
3768 ptr->vdisplay > vdisplay)
3769 continue;
3770 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05003771 if (drm_mode_vrefresh(ptr) > 61)
3772 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003773 mode = drm_mode_duplicate(dev, ptr);
3774 if (mode) {
3775 drm_mode_probed_add(connector, mode);
3776 num_modes++;
3777 }
3778 }
3779 return num_modes;
3780}
3781EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01003782
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003783/**
3784 * drm_set_preferred_mode - Sets the preferred mode of a connector
3785 * @connector: connector whose mode list should be processed
3786 * @hpref: horizontal resolution of preferred mode
3787 * @vpref: vertical resolution of preferred mode
3788 *
3789 * Marks a mode as preferred if it matches the resolution specified by @hpref
3790 * and @vpref.
3791 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02003792void drm_set_preferred_mode(struct drm_connector *connector,
3793 int hpref, int vpref)
3794{
3795 struct drm_display_mode *mode;
3796
3797 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003798 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01003799 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02003800 mode->type |= DRM_MODE_TYPE_PREFERRED;
3801 }
3802}
3803EXPORT_SYMBOL(drm_set_preferred_mode);
3804
Thierry Reding10a85122012-11-21 15:31:35 +01003805/**
3806 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
3807 * data from a DRM display mode
3808 * @frame: HDMI AVI infoframe
3809 * @mode: DRM display mode
3810 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003811 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01003812 */
3813int
3814drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
3815 const struct drm_display_mode *mode)
3816{
3817 int err;
3818
3819 if (!frame || !mode)
3820 return -EINVAL;
3821
3822 err = hdmi_avi_infoframe_init(frame);
3823 if (err < 0)
3824 return err;
3825
Damien Lespiaubf02db92013-08-06 20:32:22 +01003826 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
3827 frame->pixel_repeat = 1;
3828
Thierry Reding10a85122012-11-21 15:31:35 +01003829 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01003830
3831 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303832
Vandana Kannan69ab6d32014-06-05 14:45:29 +05303833 /*
3834 * Populate picture aspect ratio from either
3835 * user input (if specified) or from the CEA mode list.
3836 */
3837 if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 ||
3838 mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9)
3839 frame->picture_aspect = mode->picture_aspect_ratio;
3840 else if (frame->video_code > 0)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303841 frame->picture_aspect = drm_get_cea_aspect_ratio(
3842 frame->video_code);
3843
Thierry Reding10a85122012-11-21 15:31:35 +01003844 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d01802014-02-27 09:19:30 -06003845 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01003846
3847 return 0;
3848}
3849EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003850
Damien Lespiau4eed4a02013-09-25 16:45:26 +01003851static enum hdmi_3d_structure
3852s3d_structure_from_display_mode(const struct drm_display_mode *mode)
3853{
3854 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
3855
3856 switch (layout) {
3857 case DRM_MODE_FLAG_3D_FRAME_PACKING:
3858 return HDMI_3D_STRUCTURE_FRAME_PACKING;
3859 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
3860 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
3861 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
3862 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
3863 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
3864 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
3865 case DRM_MODE_FLAG_3D_L_DEPTH:
3866 return HDMI_3D_STRUCTURE_L_DEPTH;
3867 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
3868 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
3869 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
3870 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
3871 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
3872 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
3873 default:
3874 return HDMI_3D_STRUCTURE_INVALID;
3875 }
3876}
3877
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003878/**
3879 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
3880 * data from a DRM display mode
3881 * @frame: HDMI vendor infoframe
3882 * @mode: DRM display mode
3883 *
3884 * Note that there's is a need to send HDMI vendor infoframes only when using a
3885 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
3886 * function will return -EINVAL, error that can be safely ignored.
3887 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003888 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003889 */
3890int
3891drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
3892 const struct drm_display_mode *mode)
3893{
3894 int err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01003895 u32 s3d_flags;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003896 u8 vic;
3897
3898 if (!frame || !mode)
3899 return -EINVAL;
3900
3901 vic = drm_match_hdmi_mode(mode);
Damien Lespiau4eed4a02013-09-25 16:45:26 +01003902 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
3903
3904 if (!vic && !s3d_flags)
3905 return -EINVAL;
3906
3907 if (vic && s3d_flags)
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003908 return -EINVAL;
3909
3910 err = hdmi_vendor_infoframe_init(frame);
3911 if (err < 0)
3912 return err;
3913
Damien Lespiau4eed4a02013-09-25 16:45:26 +01003914 if (vic)
3915 frame->vic = vic;
3916 else
3917 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003918
3919 return 0;
3920}
3921EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10003922
3923static int drm_parse_display_id(struct drm_connector *connector,
3924 u8 *displayid, int length,
3925 bool is_edid_extension)
3926{
3927 /* if this is an EDID extension the first byte will be 0x70 */
3928 int idx = 0;
3929 struct displayid_hdr *base;
3930 struct displayid_block *block;
3931 u8 csum = 0;
3932 int i;
3933
3934 if (is_edid_extension)
3935 idx = 1;
3936
3937 base = (struct displayid_hdr *)&displayid[idx];
3938
3939 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
3940 base->rev, base->bytes, base->prod_id, base->ext_count);
3941
3942 if (base->bytes + 5 > length - idx)
3943 return -EINVAL;
3944
3945 for (i = idx; i <= base->bytes + 5; i++) {
3946 csum += displayid[i];
3947 }
3948 if (csum) {
3949 DRM_ERROR("DisplayID checksum invalid, remainder is %d\n", csum);
3950 return -EINVAL;
3951 }
3952
3953 block = (struct displayid_block *)&displayid[idx + 4];
3954 DRM_DEBUG_KMS("block id %d, rev %d, len %d\n",
3955 block->tag, block->rev, block->num_bytes);
3956
3957 switch (block->tag) {
3958 case DATA_BLOCK_TILED_DISPLAY: {
3959 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
3960
3961 u16 w, h;
3962 u8 tile_v_loc, tile_h_loc;
3963 u8 num_v_tile, num_h_tile;
3964 struct drm_tile_group *tg;
3965
3966 w = tile->tile_size[0] | tile->tile_size[1] << 8;
3967 h = tile->tile_size[2] | tile->tile_size[3] << 8;
3968
3969 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
3970 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
3971 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
3972 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
3973
3974 connector->has_tile = true;
3975 if (tile->tile_cap & 0x80)
3976 connector->tile_is_single_monitor = true;
3977
3978 connector->num_h_tile = num_h_tile + 1;
3979 connector->num_v_tile = num_v_tile + 1;
3980 connector->tile_h_loc = tile_h_loc;
3981 connector->tile_v_loc = tile_v_loc;
3982 connector->tile_h_size = w + 1;
3983 connector->tile_v_size = h + 1;
3984
3985 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
3986 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
3987 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
3988 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
3989 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
3990
3991 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
3992 if (!tg) {
3993 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
3994 }
3995 if (!tg)
3996 return -ENOMEM;
3997
3998 if (connector->tile_group != tg) {
3999 /* if we haven't got a pointer,
4000 take the reference, drop ref to old tile group */
4001 if (connector->tile_group) {
4002 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4003 }
4004 connector->tile_group = tg;
4005 } else
4006 /* if same tile group, then release the ref we just took. */
4007 drm_mode_put_tile_group(connector->dev, tg);
4008 }
4009 break;
4010 default:
4011 printk("unknown displayid tag %d\n", block->tag);
4012 break;
4013 }
4014 return 0;
4015}
4016
4017static void drm_get_displayid(struct drm_connector *connector,
4018 struct edid *edid)
4019{
4020 void *displayid = NULL;
4021 int ret;
4022 connector->has_tile = false;
4023 displayid = drm_find_displayid_extension(edid);
4024 if (!displayid) {
4025 /* drop reference to any tile group we had */
4026 goto out_drop_ref;
4027 }
4028
4029 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
4030 if (ret < 0)
4031 goto out_drop_ref;
4032 if (!connector->has_tile)
4033 goto out_drop_ref;
4034 return;
4035out_drop_ref:
4036 if (connector->tile_group) {
4037 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4038 connector->tile_group = NULL;
4039 }
4040 return;
4041}