blob: 6a3034a0a07217565c86af88e65b8768af11a518 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MCE_H
2#define _ASM_X86_MCE_H
Thomas Gleixnere2f43022007-10-17 18:04:40 +02003
David Howellsaf170c52012-12-14 22:37:13 +00004#include <uapi/asm/mce.h>
Thomas Gleixnere2f43022007-10-17 18:04:40 +02005
Borislav Petkovf51bde62012-12-21 17:03:58 +01006/*
7 * Machine Check support for x86
8 */
9
10/* MCG_CAP register defines */
11#define MCG_BANKCNT_MASK 0xff /* Number of Banks */
12#define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
13#define MCG_EXT_P (1ULL<<9) /* Extended registers available */
14#define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
15#define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
16#define MCG_EXT_CNT_SHIFT 16
17#define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
18#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
Chen, Gong4b3db702013-10-21 14:29:25 -070019#define MCG_ELOG_P (1ULL<<26) /* Extended error log supported */
Borislav Petkovf51bde62012-12-21 17:03:58 +010020
21/* MCG_STATUS register defines */
22#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
23#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
24#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
25
26/* MCi_STATUS register defines */
27#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
28#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
29#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
30#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
31#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
32#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
33#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
34#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
35#define MCI_STATUS_AR (1ULL<<55) /* Action required */
Tony Luck0ca06c02013-07-24 13:54:20 -070036
Chen Yuconge3480272014-11-18 10:09:19 +080037/* AMD-specific bits */
38#define MCI_STATUS_DEFERRED (1ULL<<44) /* declare an uncorrected error */
39#define MCI_STATUS_POISON (1ULL<<43) /* access poisonous data */
40
Tony Luck0ca06c02013-07-24 13:54:20 -070041/*
42 * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
43 * bits 15:0. But bit 12 is the 'F' bit, defined for corrected
44 * errors to indicate that errors are being filtered by hardware.
45 * We should mask out bit 12 when looking for specific signatures
46 * of uncorrected errors - so the F bit is deliberately skipped
47 * in this #define.
48 */
49#define MCACOD 0xefff /* MCA Error Code */
Borislav Petkovf51bde62012-12-21 17:03:58 +010050
51/* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
52#define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
Tony Luck0ca06c02013-07-24 13:54:20 -070053#define MCACOD_SCRUBMSK 0xeff0 /* Skip bit 12 ('F' bit) */
Borislav Petkovf51bde62012-12-21 17:03:58 +010054#define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
55#define MCACOD_DATA 0x0134 /* Data Load */
56#define MCACOD_INSTR 0x0150 /* Instruction Fetch */
57
58/* MCi_MISC register defines */
59#define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
60#define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
61#define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
62#define MCI_MISC_ADDR_LINEAR 1 /* linear address */
63#define MCI_MISC_ADDR_PHYS 2 /* physical address */
64#define MCI_MISC_ADDR_MEM 3 /* memory address */
65#define MCI_MISC_ADDR_GENERIC 7 /* generic */
66
67/* CTL2 register defines */
68#define MCI_CTL2_CMCI_EN (1ULL << 30)
69#define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
70
71#define MCJ_CTX_MASK 3
72#define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
73#define MCJ_CTX_RANDOM 0 /* inject context: random */
74#define MCJ_CTX_PROCESS 0x1 /* inject context: process */
75#define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
76#define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
77#define MCJ_EXCEPTION 0x8 /* raise as exception */
Mathias Krausea9093682013-06-04 20:54:14 +020078#define MCJ_IRQ_BROADCAST 0x10 /* do IRQ broadcasting */
Borislav Petkovf51bde62012-12-21 17:03:58 +010079
80#define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
81
82/* Software defined banks */
83#define MCE_EXTENDED_BANK 128
84#define MCE_THERMAL_BANK (MCE_EXTENDED_BANK + 0)
Borislav Petkovf51bde62012-12-21 17:03:58 +010085
86#define MCE_LOG_LEN 32
87#define MCE_LOG_SIGNATURE "MACHINECHECK"
88
89/*
90 * This structure contains all data related to the MCE log. Also
91 * carries a signature to make it easier to find from external
92 * debugging tools. Each entry is only valid when its finished flag
93 * is set.
94 */
95struct mce_log {
96 char signature[12]; /* "MACHINECHECK" */
97 unsigned len; /* = MCE_LOG_LEN */
98 unsigned next;
99 unsigned flags;
100 unsigned recordlen; /* length of struct mce */
101 struct mce entry[MCE_LOG_LEN];
102};
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200103
104struct mca_config {
105 bool dont_log_ce;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200106 bool cmci_disabled;
107 bool ignore_ce;
Borislav Petkov14625942012-10-17 12:05:33 +0200108 bool disabled;
109 bool ser;
110 bool bios_cmci_threshold;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200111 u8 banks;
Borislav Petkov84c25592012-10-15 19:59:18 +0200112 s8 bootlog;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200113 int tolerant;
Borislav Petkov84c25592012-10-15 19:59:18 +0200114 int monarch_timeout;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200115 int panic_timeout;
Borislav Petkov84c25592012-10-15 19:59:18 +0200116 u32 rip_msr;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200117};
118
Aravind Gopalakrishnanbf80bbd2015-03-23 10:42:52 -0500119struct mce_vendor_flags {
Aravind Gopalakrishnan7559e132015-05-06 06:58:55 -0500120 /*
121 * overflow recovery cpuid bit indicates that overflow
122 * conditions are not fatal
123 */
124 __u64 overflow_recov : 1,
125
126 /*
127 * SUCCOR stands for S/W UnCorrectable error COntainment
128 * and Recovery. It indicates support for data poisoning
129 * in HW and deferred error interrupts.
130 */
131 succor : 1,
132 __reserved_0 : 62;
Aravind Gopalakrishnanbf80bbd2015-03-23 10:42:52 -0500133};
134extern struct mce_vendor_flags mce_flags;
135
Borislav Petkov7af19e42012-10-15 20:25:17 +0200136extern struct mca_config mca_cfg;
Borislav Petkov3653ada2011-12-04 15:12:09 +0100137extern void mce_register_decode_chain(struct notifier_block *nb);
138extern void mce_unregister_decode_chain(struct notifier_block *nb);
Alan Coxdf39a2e2010-01-04 16:17:21 +0000139
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900140#include <linux/percpu.h>
Arun Sharma600634972011-07-26 16:09:06 -0700141#include <linux/atomic.h>
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900142
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900143extern int mce_p5_enabled;
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200144
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900145#ifdef CONFIG_X86_MCE
Yong Wanga2202aa2009-11-10 09:38:24 +0800146int mcheck_init(void);
Borislav Petkov5e099542009-10-16 12:31:32 +0200147void mcheck_cpu_init(struct cpuinfo_x86 *c);
Aravind Gopalakrishnan43eaa2a2015-03-23 10:42:53 -0500148void mcheck_vendor_init_severity(void);
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900149#else
Yong Wanga2202aa2009-11-10 09:38:24 +0800150static inline int mcheck_init(void) { return 0; }
Borislav Petkov5e099542009-10-16 12:31:32 +0200151static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
Aravind Gopalakrishnan43eaa2a2015-03-23 10:42:53 -0500152static inline void mcheck_vendor_init_severity(void) {}
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900153#endif
154
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900155#ifdef CONFIG_X86_ANCIENT_MCE
156void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
157void winchip_mcheck_init(struct cpuinfo_x86 *c);
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900158static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900159#else
160static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
161static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900162static inline void enable_p5_mce(void) {}
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900163#endif
164
Andi Kleenb5f2fa42009-02-12 13:43:22 +0100165void mce_setup(struct mce *m);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200166void mce_log(struct mce *m);
Greg Kroah-Hartmand6126ef2012-01-26 15:49:14 -0800167DECLARE_PER_CPU(struct device *, mce_device);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200168
Andi Kleen41fdff32009-02-12 13:49:30 +0100169/*
Andi Kleen3ccdccf2009-07-09 00:31:45 +0200170 * Maximum banks number.
171 * This is the limit of the current register layout on
172 * Intel CPUs.
Andi Kleen41fdff32009-02-12 13:49:30 +0100173 */
Andi Kleen3ccdccf2009-07-09 00:31:45 +0200174#define MAX_NR_BANKS 32
Andi Kleen41fdff32009-02-12 13:49:30 +0100175
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200176#ifdef CONFIG_X86_MCE_INTEL
177void mce_intel_feature_init(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100178void cmci_clear(void);
179void cmci_reenable(void);
Srivatsa S. Bhat7a0c8192013-03-20 15:31:29 +0530180void cmci_rediscover(void);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100181void cmci_recheck(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200182#else
183static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
Andi Kleen88ccbed2009-02-12 13:49:36 +0100184static inline void cmci_clear(void) {}
185static inline void cmci_reenable(void) {}
Srivatsa S. Bhat7a0c8192013-03-20 15:31:29 +0530186static inline void cmci_rediscover(void) {}
Andi Kleen88ccbed2009-02-12 13:49:36 +0100187static inline void cmci_recheck(void) {}
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200188#endif
189
190#ifdef CONFIG_X86_MCE_AMD
191void mce_amd_feature_init(struct cpuinfo_x86 *c);
192#else
193static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
194#endif
195
H. Peter Anvin38736072009-05-28 10:05:33 -0700196int mce_available(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100197
Andi Kleen01ca79f2009-05-27 21:56:52 +0200198DECLARE_PER_CPU(unsigned, mce_exception_count);
Andi Kleenca84f692009-05-27 21:56:57 +0200199DECLARE_PER_CPU(unsigned, mce_poll_count);
Andi Kleen01ca79f2009-05-27 21:56:52 +0200200
Andi Kleenee031c32009-02-12 13:49:34 +0100201typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
202DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
203
Andi Kleenb79109c2009-02-12 13:43:23 +0100204enum mcp_flags {
Borislav Petkov3f2f0682015-01-13 15:08:51 +0100205 MCP_TIMESTAMP = BIT(0), /* log time stamp */
206 MCP_UC = BIT(1), /* log uncorrected errors */
207 MCP_DONTLOG = BIT(2), /* only clear, don't log */
Andi Kleenb79109c2009-02-12 13:43:23 +0100208};
Borislav Petkov3f2f0682015-01-13 15:08:51 +0100209bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
Andi Kleenb79109c2009-02-12 13:43:23 +0100210
Andi Kleen9ff36ee2009-05-27 21:56:58 +0200211int mce_notify_irq(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200212
Andi Kleenea149b32009-04-29 19:31:00 +0200213DECLARE_PER_CPU(struct mce, injectm);
Luck, Tony66f5ddf2011-11-03 11:46:47 -0700214
215extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
216 const char __user *ubuf,
217 size_t usize, loff_t *off));
Andi Kleenea149b32009-04-29 19:31:00 +0200218
Naveen N. Raoc3d1fb52013-07-01 21:08:47 +0530219/* Disable CMCI/polling for MCA bank claimed by firmware */
220extern void mce_disable_bank(int bank);
221
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900222/*
223 * Exception handler
224 */
225
226/* Call the installed machine check handler for this CPU setup. */
227extern void (*machine_check_vector)(struct pt_regs *, long error_code);
228void do_machine_check(struct pt_regs *, long);
229
230/*
231 * Threshold handler
232 */
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200233
Andi Kleenb2762682009-02-12 13:49:31 +0100234extern void (*mce_threshold_vector)(void);
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900235extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
Andi Kleenb2762682009-02-12 13:49:31 +0100236
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500237/* Deferred error interrupt handler */
238extern void (*deferred_error_int_vector)(void);
239
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900240/*
241 * Thermal handler
242 */
243
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900244void intel_init_thermal(struct cpuinfo_x86 *c);
245
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900246void mce_log_therm_throt_event(__u64 status);
Yong Wanga2202aa2009-11-10 09:38:24 +0800247
R, Durgadoss9e76a972011-01-03 17:22:04 +0530248/* Interrupt Handler for core thermal thresholds */
249extern int (*platform_thermal_notify)(__u64 msr_val);
250
Srinivas Pandruvada25cdce12013-05-17 23:42:01 +0000251/* Interrupt Handler for package thermal thresholds */
252extern int (*platform_thermal_package_notify)(__u64 msr_val);
253
254/* Callback support of rate control, return true, if
255 * callback has rate control */
256extern bool (*platform_thermal_package_rate_control)(void);
257
Yong Wanga2202aa2009-11-10 09:38:24 +0800258#ifdef CONFIG_X86_THERMAL_VECTOR
259extern void mcheck_intel_therm_init(void);
260#else
261static inline void mcheck_intel_therm_init(void) { }
262#endif
263
Huang Yingd334a492010-05-18 14:35:20 +0800264/*
265 * Used by APEI to report memory error via /dev/mcelog
266 */
267
268struct cper_sec_mem_err;
269extern void apei_mce_report_mem_error(int corrected,
270 struct cper_sec_mem_err *mem_err);
271
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700272#endif /* _ASM_X86_MCE_H */