blob: 578c53f08309090069454261e09bb0f1617e4a98 [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Benoit Coussond9fda072011-08-09 17:15:17 +020013/ {
14 compatible = "ti,omap4430", "ti,omap4";
Marc Zyngier7136d452015-03-11 15:43:49 +000015 interrupt-parent = <&wakeupgen>;
Javier Martinez Canillasda6269e2016-08-31 12:35:19 +020016 #address-cells = <1>;
17 #size-cells = <1>;
Javier Martinez Canillas6c565d12016-12-19 11:44:35 -030018 chosen { };
Benoit Coussond9fda072011-08-09 17:15:17 +020019
20 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050021 i2c0 = &i2c1;
22 i2c1 = &i2c2;
23 i2c2 = &i2c3;
24 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053025 serial0 = &uart1;
26 serial1 = &uart2;
27 serial2 = &uart3;
28 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020029 };
30
Benoit Cousson476b6792011-08-16 11:49:08 +020031 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010032 #address-cells = <1>;
33 #size-cells = <0>;
34
Benoit Cousson476b6792011-08-16 11:49:08 +020035 cpu@0 {
36 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010037 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053038 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010039 reg = <0x0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060040
41 clocks = <&dpll_mpu_ck>;
42 clock-names = "cpu";
43
44 clock-latency = <300000>; /* From omap-cpufreq driver */
Benoit Cousson476b6792011-08-16 11:49:08 +020045 };
46 cpu@1 {
47 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010048 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053049 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010050 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020051 };
52 };
53
Benoit Cousson56351212012-09-03 17:56:32 +020054 gic: interrupt-controller@48241000 {
55 compatible = "arm,cortex-a9-gic";
56 interrupt-controller;
57 #interrupt-cells = <3>;
58 reg = <0x48241000 0x1000>,
59 <0x48240100 0x0100>;
Marc Zyngier7136d452015-03-11 15:43:49 +000060 interrupt-parent = <&gic>;
Benoit Cousson56351212012-09-03 17:56:32 +020061 };
62
Santosh Shilimkar926fd452012-07-04 17:57:34 +053063 L2: l2-cache-controller@48242000 {
64 compatible = "arm,pl310-cache";
65 reg = <0x48242000 0x1000>;
66 cache-unified;
67 cache-level = <2>;
68 };
69
Lee Jones75d71d42013-07-22 11:52:36 +010070 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053071 compatible = "arm,cortex-a9-twd-timer";
Gilles Chanteperdrix23c47372014-04-07 22:05:39 +020072 clocks = <&mpu_periphclk>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053073 reg = <0x48240600 0x20>;
Jon Hunter6b472572016-03-17 14:19:06 +000074 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_EDGE_RISING)>;
Marc Zyngier7136d452015-03-11 15:43:49 +000075 interrupt-parent = <&gic>;
76 };
77
78 wakeupgen: interrupt-controller@48281000 {
79 compatible = "ti,omap4-wugen-mpu";
80 interrupt-controller;
81 #interrupt-cells = <3>;
82 reg = <0x48281000 0x1000>;
83 interrupt-parent = <&gic>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053084 };
85
Benoit Coussond9fda072011-08-09 17:15:17 +020086 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +010087 * The soc node represents the soc top level view. It is used for IPs
Benoit Coussond9fda072011-08-09 17:15:17 +020088 * that are not memory mapped in the MPU view or for the MPU itself.
89 */
90 soc {
91 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020092 mpu {
93 compatible = "ti,omap4-mpu";
94 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -050095 sram = <&ocmcram>;
Benoit Cousson476b6792011-08-16 11:49:08 +020096 };
97
98 dsp {
99 compatible = "ti,omap3-c64";
100 ti,hwmods = "dsp";
101 };
102
103 iva {
104 compatible = "ti,ivahd";
105 ti,hwmods = "iva";
106 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200107 };
108
109 /*
110 * XXX: Use a flat representation of the OMAP4 interconnect.
111 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100112 * Since it will not bring real advantage to represent that in DT for
Benoit Coussond9fda072011-08-09 17:15:17 +0200113 * the moment, just use a fake OCP bus entry to represent the whole bus
114 * hierarchy.
115 */
116 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200117 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200118 #address-cells = <1>;
119 #size-cells = <1>;
120 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200121 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530122 reg = <0x44000000 0x1000>,
123 <0x44800000 0x2000>,
124 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200125 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
126 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200127
Tero Kristo7415b0b2015-02-12 11:32:14 +0200128 l4_cfg: l4@4a000000 {
129 compatible = "ti,omap4-l4-cfg", "simple-bus";
Tony Lindgren679e3312012-09-10 10:34:51 -0700130 #address-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200131 #size-cells = <1>;
132 ranges = <0 0x4a000000 0x1000000>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700133
Tero Kristo7415b0b2015-02-12 11:32:14 +0200134 cm1: cm1@4000 {
135 compatible = "ti,omap4-cm1";
136 reg = <0x4000 0x2000>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530137
Tero Kristo7415b0b2015-02-12 11:32:14 +0200138 cm1_clocks: clocks {
139 #address-cells = <1>;
140 #size-cells = <0>;
141 };
142
143 cm1_clockdomains: clockdomains {
144 };
145 };
146
147 cm2: cm2@8000 {
148 compatible = "ti,omap4-cm2";
149 reg = <0x8000 0x3000>;
150
151 cm2_clocks: clocks {
152 #address-cells = <1>;
153 #size-cells = <0>;
154 };
155
156 cm2_clockdomains: clockdomains {
157 };
158 };
159
160 omap4_scm_core: scm@2000 {
161 compatible = "ti,omap4-scm-core", "simple-bus";
162 reg = <0x2000 0x1000>;
163 #address-cells = <1>;
164 #size-cells = <1>;
165 ranges = <0 0x2000 0x1000>;
166
167 scm_conf: scm_conf@0 {
168 compatible = "syscon";
169 reg = <0x0 0x800>;
170 #address-cells = <1>;
171 #size-cells = <1>;
172 };
173 };
174
175 omap4_padconf_core: scm@100000 {
176 compatible = "ti,omap4-scm-padconf-core",
177 "simple-bus";
178 #address-cells = <1>;
179 #size-cells = <1>;
180 ranges = <0 0x100000 0x1000>;
181
182 omap4_pmx_core: pinmux@40 {
183 compatible = "ti,omap4-padconf",
184 "pinctrl-single";
185 reg = <0x40 0x0196>;
186 #address-cells = <1>;
187 #size-cells = <0>;
Tony Lindgrenbe76fd32016-11-07 08:27:49 -0700188 #pinctrl-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200189 #interrupt-cells = <1>;
190 interrupt-controller;
191 pinctrl-single,register-width = <16>;
192 pinctrl-single,function-mask = <0x7fff>;
193 };
194
195 omap4_padconf_global: omap4_padconf_global@5a0 {
Kishon Vijay Abraham I89a898d2015-07-27 17:46:39 +0530196 compatible = "syscon",
197 "simple-bus";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200198 reg = <0x5a0 0x170>;
199 #address-cells = <1>;
200 #size-cells = <1>;
Kishon Vijay Abraham I9a5e3f22015-09-04 17:38:24 +0530201 ranges = <0 0x5a0 0x170>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200202
Javier Martinez Canillas308cfda2016-04-01 16:20:18 -0400203 pbias_regulator: pbias_regulator@60 {
Kishon Vijay Abraham I737f1462015-09-04 17:30:25 +0530204 compatible = "ti,pbias-omap4", "ti,pbias-omap";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200205 reg = <0x60 0x4>;
206 syscon = <&omap4_padconf_global>;
207 pbias_mmc_reg: pbias_mmc_omap4 {
208 regulator-name = "pbias_mmc_omap4";
209 regulator-min-microvolt = <1800000>;
210 regulator-max-microvolt = <3000000>;
211 };
212 };
213 };
214 };
215
216 l4_wkup: l4@300000 {
217 compatible = "ti,omap4-l4-wkup", "simple-bus";
218 #address-cells = <1>;
219 #size-cells = <1>;
220 ranges = <0 0x300000 0x40000>;
221
222 counter32k: counter@4000 {
223 compatible = "ti,omap-counter32k";
224 reg = <0x4000 0x20>;
225 ti,hwmods = "counter_32k";
226 };
227
228 prm: prm@6000 {
229 compatible = "ti,omap4-prm";
230 reg = <0x6000 0x3000>;
231 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
232
233 prm_clocks: clocks {
234 #address-cells = <1>;
235 #size-cells = <0>;
236 };
237
238 prm_clockdomains: clockdomains {
239 };
240 };
241
242 scrm: scrm@a000 {
243 compatible = "ti,omap4-scrm";
244 reg = <0xa000 0x2000>;
245
246 scrm_clocks: clocks {
247 #address-cells = <1>;
248 #size-cells = <0>;
249 };
250
251 scrm_clockdomains: clockdomains {
252 };
253 };
254
255 omap4_pmx_wkup: pinmux@1e040 {
256 compatible = "ti,omap4-padconf",
257 "pinctrl-single";
258 reg = <0x1e040 0x0038>;
259 #address-cells = <1>;
260 #size-cells = <0>;
Tony Lindgrenbe76fd32016-11-07 08:27:49 -0700261 #pinctrl-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200262 #interrupt-cells = <1>;
263 interrupt-controller;
264 pinctrl-single,register-width = <16>;
265 pinctrl-single,function-mask = <0x7fff>;
266 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530267 };
268 };
269
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500270 ocmcram: ocmcram@40304000 {
271 compatible = "mmio-sram";
272 reg = <0x40304000 0xa000>; /* 40k */
273 };
274
Jon Hunter2c2dc542012-04-26 13:47:59 -0500275 sdma: dma-controller@4a056000 {
276 compatible = "ti,omap4430-sdma";
277 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200278 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
279 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
280 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
281 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500282 #dma-cells = <1>;
Peter Ujfalusi24ac1772015-02-20 15:42:04 +0200283 dma-channels = <32>;
284 dma-requests = <127>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500285 };
286
Benoit Coussone3e5a922011-08-16 11:51:54 +0200287 gpio1: gpio@4a310000 {
288 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200289 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200290 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200291 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500292 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200293 gpio-controller;
294 #gpio-cells = <2>;
295 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600296 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200297 };
298
299 gpio2: gpio@48055000 {
300 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200301 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200302 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200303 ti,hwmods = "gpio2";
304 gpio-controller;
305 #gpio-cells = <2>;
306 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600307 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200308 };
309
310 gpio3: gpio@48057000 {
311 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200312 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200313 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200314 ti,hwmods = "gpio3";
315 gpio-controller;
316 #gpio-cells = <2>;
317 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600318 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200319 };
320
321 gpio4: gpio@48059000 {
322 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200323 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200324 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200325 ti,hwmods = "gpio4";
326 gpio-controller;
327 #gpio-cells = <2>;
328 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600329 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200330 };
331
332 gpio5: gpio@4805b000 {
333 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200334 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200335 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200336 ti,hwmods = "gpio5";
337 gpio-controller;
338 #gpio-cells = <2>;
339 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600340 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200341 };
342
343 gpio6: gpio@4805d000 {
344 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200345 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200346 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200347 ti,hwmods = "gpio6";
348 gpio-controller;
349 #gpio-cells = <2>;
350 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600351 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200352 };
353
Franklin S Cooper Jr258511e2015-10-28 16:02:16 -0500354 elm: elm@48078000 {
355 compatible = "ti,am3352-elm";
356 reg = <0x48078000 0x2000>;
357 interrupts = <4>;
358 ti,hwmods = "elm";
359 status = "disabled";
360 };
361
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600362 gpmc: gpmc@50000000 {
363 compatible = "ti,omap4430-gpmc";
364 reg = <0x50000000 0x1000>;
365 #address-cells = <2>;
366 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200367 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Franklin S Cooper Jr201c7e32015-10-15 12:37:27 -0500368 dmas = <&sdma 4>;
369 dma-names = "rxtx";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600370 gpmc,num-cs = <8>;
371 gpmc,num-waitpins = <4>;
372 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530373 ti,no-idle-on-init;
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100374 clocks = <&l3_div_ck>;
375 clock-names = "fck";
Roger Quadros8c75b762016-04-07 13:25:29 +0300376 interrupt-controller;
377 #interrupt-cells = <2>;
378 gpio-controller;
379 #gpio-cells = <2>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600380 };
381
Benoit Cousson19bfb762012-02-16 11:55:27 +0100382 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530383 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200384 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200385 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530386 ti,hwmods = "uart1";
387 clock-frequency = <48000000>;
388 };
389
Benoit Cousson19bfb762012-02-16 11:55:27 +0100390 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530391 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200392 reg = <0x4806c000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000393 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530394 ti,hwmods = "uart2";
395 clock-frequency = <48000000>;
396 };
397
Benoit Cousson19bfb762012-02-16 11:55:27 +0100398 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530399 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200400 reg = <0x48020000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000401 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530402 ti,hwmods = "uart3";
403 clock-frequency = <48000000>;
404 };
405
Benoit Cousson19bfb762012-02-16 11:55:27 +0100406 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530407 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200408 reg = <0x4806e000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000409 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530410 ti,hwmods = "uart4";
411 clock-frequency = <48000000>;
412 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530413
Suman Anna04c7d922013-10-10 16:15:33 -0500414 hwspinlock: spinlock@4a0f6000 {
415 compatible = "ti,omap4-hwspinlock";
416 reg = <0x4a0f6000 0x1000>;
417 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600418 #hwlock-cells = <1>;
Suman Anna04c7d922013-10-10 16:15:33 -0500419 };
420
Benoit Cousson58e778f2011-08-17 19:00:03 +0530421 i2c1: i2c@48070000 {
422 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200423 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200424 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530425 #address-cells = <1>;
426 #size-cells = <0>;
427 ti,hwmods = "i2c1";
428 };
429
430 i2c2: i2c@48072000 {
431 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200432 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200433 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530434 #address-cells = <1>;
435 #size-cells = <0>;
436 ti,hwmods = "i2c2";
437 };
438
439 i2c3: i2c@48060000 {
440 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200441 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200442 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530443 #address-cells = <1>;
444 #size-cells = <0>;
445 ti,hwmods = "i2c3";
446 };
447
448 i2c4: i2c@48350000 {
449 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200450 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200451 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530452 #address-cells = <1>;
453 #size-cells = <0>;
454 ti,hwmods = "i2c4";
455 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100456
457 mcspi1: spi@48098000 {
458 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200459 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200460 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100461 #address-cells = <1>;
462 #size-cells = <0>;
463 ti,hwmods = "mcspi1";
464 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500465 dmas = <&sdma 35>,
466 <&sdma 36>,
467 <&sdma 37>,
468 <&sdma 38>,
469 <&sdma 39>,
470 <&sdma 40>,
471 <&sdma 41>,
472 <&sdma 42>;
473 dma-names = "tx0", "rx0", "tx1", "rx1",
474 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100475 };
476
477 mcspi2: spi@4809a000 {
478 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200479 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200480 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100481 #address-cells = <1>;
482 #size-cells = <0>;
483 ti,hwmods = "mcspi2";
484 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500485 dmas = <&sdma 43>,
486 <&sdma 44>,
487 <&sdma 45>,
488 <&sdma 46>;
489 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100490 };
491
492 mcspi3: spi@480b8000 {
493 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200494 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200495 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100496 #address-cells = <1>;
497 #size-cells = <0>;
498 ti,hwmods = "mcspi3";
499 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500500 dmas = <&sdma 15>, <&sdma 16>;
501 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100502 };
503
504 mcspi4: spi@480ba000 {
505 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200506 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200507 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100508 #address-cells = <1>;
509 #size-cells = <0>;
510 ti,hwmods = "mcspi4";
511 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500512 dmas = <&sdma 70>, <&sdma 71>;
513 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100514 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530515
516 mmc1: mmc@4809c000 {
517 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200518 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200519 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530520 ti,hwmods = "mmc1";
521 ti,dual-volt;
522 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500523 dmas = <&sdma 61>, <&sdma 62>;
524 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530525 pbias-supply = <&pbias_mmc_reg>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530526 };
527
528 mmc2: mmc@480b4000 {
529 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200530 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200531 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530532 ti,hwmods = "mmc2";
533 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500534 dmas = <&sdma 47>, <&sdma 48>;
535 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530536 };
537
538 mmc3: mmc@480ad000 {
539 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200540 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200541 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530542 ti,hwmods = "mmc3";
543 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500544 dmas = <&sdma 77>, <&sdma 78>;
545 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530546 };
547
548 mmc4: mmc@480d1000 {
549 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200550 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200551 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530552 ti,hwmods = "mmc4";
553 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500554 dmas = <&sdma 57>, <&sdma 58>;
555 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530556 };
557
558 mmc5: mmc@480d5000 {
559 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200560 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200561 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530562 ti,hwmods = "mmc5";
563 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500564 dmas = <&sdma 59>, <&sdma 60>;
565 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530566 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800567
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600568 mmu_dsp: mmu@4a066000 {
569 compatible = "ti,omap4-iommu";
570 reg = <0x4a066000 0x100>;
571 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
572 ti,hwmods = "mmu_dsp";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500573 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600574 };
575
576 mmu_ipu: mmu@55082000 {
577 compatible = "ti,omap4-iommu";
578 reg = <0x55082000 0x100>;
579 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
580 ti,hwmods = "mmu_ipu";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500581 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600582 ti,iommu-bus-err-back;
583 };
584
Xiao Jiang94c30732012-06-01 12:44:14 +0800585 wdt2: wdt@4a314000 {
586 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200587 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200588 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800589 ti,hwmods = "wd_timer2";
590 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300591
592 mcpdm: mcpdm@40132000 {
593 compatible = "ti,omap4-mcpdm";
594 reg = <0x40132000 0x7f>, /* MPU private access */
595 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300596 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200597 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300598 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100599 dmas = <&sdma 65>,
600 <&sdma 66>;
601 dma-names = "up_link", "dn_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200602 status = "disabled";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300603 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300604
605 dmic: dmic@4012e000 {
606 compatible = "ti,omap4-dmic";
607 reg = <0x4012e000 0x7f>, /* MPU private access */
608 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300609 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200610 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300611 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100612 dmas = <&sdma 67>;
613 dma-names = "up_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200614 status = "disabled";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300615 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530616
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300617 mcbsp1: mcbsp@40122000 {
618 compatible = "ti,omap4-mcbsp";
619 reg = <0x40122000 0xff>, /* MPU private access */
620 <0x49022000 0xff>; /* L3 Interconnect */
621 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200622 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300623 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300624 ti,buffer-size = <128>;
625 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100626 dmas = <&sdma 33>,
627 <&sdma 34>;
628 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200629 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300630 };
631
632 mcbsp2: mcbsp@40124000 {
633 compatible = "ti,omap4-mcbsp";
634 reg = <0x40124000 0xff>, /* MPU private access */
635 <0x49024000 0xff>; /* L3 Interconnect */
636 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200637 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300638 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300639 ti,buffer-size = <128>;
640 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100641 dmas = <&sdma 17>,
642 <&sdma 18>;
643 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200644 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300645 };
646
647 mcbsp3: mcbsp@40126000 {
648 compatible = "ti,omap4-mcbsp";
649 reg = <0x40126000 0xff>, /* MPU private access */
650 <0x49026000 0xff>; /* L3 Interconnect */
651 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200652 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300653 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300654 ti,buffer-size = <128>;
655 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100656 dmas = <&sdma 19>,
657 <&sdma 20>;
658 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200659 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300660 };
661
662 mcbsp4: mcbsp@48096000 {
663 compatible = "ti,omap4-mcbsp";
664 reg = <0x48096000 0xff>; /* L4 Interconnect */
665 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200666 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300667 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300668 ti,buffer-size = <128>;
669 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100670 dmas = <&sdma 31>,
671 <&sdma 32>;
672 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200673 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300674 };
675
Sourav Poddar61bc3542012-08-14 16:45:37 +0530676 keypad: keypad@4a31c000 {
677 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200678 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200679 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200680 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530681 ti,hwmods = "kbd";
682 };
Aneesh V11c27062012-01-20 20:35:26 +0530683
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530684 dmm@4e000000 {
685 compatible = "ti,omap4-dmm";
686 reg = <0x4e000000 0x800>;
687 interrupts = <0 113 0x4>;
688 ti,hwmods = "dmm";
689 };
690
Aneesh V11c27062012-01-20 20:35:26 +0530691 emif1: emif@4c000000 {
692 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200693 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200694 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530695 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530696 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530697 phy-type = <1>;
698 hw-caps-read-idle-ctrl;
699 hw-caps-ll-interface;
700 hw-caps-temp-alert;
701 };
702
703 emif2: emif@4d000000 {
704 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200705 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200706 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530707 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530708 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530709 phy-type = <1>;
710 hw-caps-read-idle-ctrl;
711 hw-caps-ll-interface;
712 hw-caps-temp-alert;
713 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700714
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530715 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530716 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530717 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530718 #address-cells = <1>;
719 #size-cells = <1>;
720 ranges;
721 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530722 usb2_phy: usb2phy@4a0ad080 {
723 compatible = "ti,omap-usb2";
724 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300725 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300726 clocks = <&usb_phy_cm_clk32k>;
727 clock-names = "wkupclk";
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530728 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530729 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530730 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500731
Suman Anna8ebc30d2014-07-11 16:44:35 -0500732 mailbox: mailbox@4a0f4000 {
733 compatible = "ti,omap4-mailbox";
734 reg = <0x4a0f4000 0x200>;
735 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
736 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600737 #mbox-cells = <1>;
Suman Anna8ebc30d2014-07-11 16:44:35 -0500738 ti,mbox-num-users = <3>;
739 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500740 mbox_ipu: mbox_ipu {
741 ti,mbox-tx = <0 0 0>;
742 ti,mbox-rx = <1 0 0>;
743 };
744 mbox_dsp: mbox_dsp {
745 ti,mbox-tx = <3 0 0>;
746 ti,mbox-rx = <2 0 0>;
747 };
Suman Anna8ebc30d2014-07-11 16:44:35 -0500748 };
749
Jon Hunterfab8ad02012-10-19 09:59:00 -0500750 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500751 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500752 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200753 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500754 ti,hwmods = "timer1";
755 ti,timer-alwon;
756 };
757
758 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500759 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500760 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200761 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500762 ti,hwmods = "timer2";
763 };
764
765 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500766 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500767 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200768 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500769 ti,hwmods = "timer3";
770 };
771
772 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500773 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500774 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200775 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500776 ti,hwmods = "timer4";
777 };
778
Jon Hunterd03a93b2012-11-01 08:57:08 -0500779 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500780 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500781 reg = <0x40138000 0x80>,
782 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200783 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500784 ti,hwmods = "timer5";
785 ti,timer-dsp;
786 };
787
Jon Hunterd03a93b2012-11-01 08:57:08 -0500788 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500789 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500790 reg = <0x4013a000 0x80>,
791 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200792 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500793 ti,hwmods = "timer6";
794 ti,timer-dsp;
795 };
796
Jon Hunterd03a93b2012-11-01 08:57:08 -0500797 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500798 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500799 reg = <0x4013c000 0x80>,
800 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200801 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500802 ti,hwmods = "timer7";
803 ti,timer-dsp;
804 };
805
Jon Hunterd03a93b2012-11-01 08:57:08 -0500806 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500807 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500808 reg = <0x4013e000 0x80>,
809 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200810 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500811 ti,hwmods = "timer8";
812 ti,timer-pwm;
813 ti,timer-dsp;
814 };
815
816 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500817 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500818 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200819 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500820 ti,hwmods = "timer9";
821 ti,timer-pwm;
822 };
823
824 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500825 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500826 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200827 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500828 ti,hwmods = "timer10";
829 ti,timer-pwm;
830 };
831
832 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500833 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500834 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200835 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500836 ti,hwmods = "timer11";
837 ti,timer-pwm;
838 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200839
840 usbhstll: usbhstll@4a062000 {
841 compatible = "ti,usbhs-tll";
842 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200843 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200844 ti,hwmods = "usb_tll_hs";
845 };
846
847 usbhshost: usbhshost@4a064000 {
848 compatible = "ti,usbhs-host";
849 reg = <0x4a064000 0x800>;
850 ti,hwmods = "usb_host_hs";
851 #address-cells = <1>;
852 #size-cells = <1>;
853 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200854 clocks = <&init_60m_fclk>,
855 <&xclk60mhsp1_ck>,
856 <&xclk60mhsp2_ck>;
857 clock-names = "refclk_60m_int",
858 "refclk_60m_ext_p1",
859 "refclk_60m_ext_p2";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200860
861 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200862 compatible = "ti,ohci-omap3";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200863 reg = <0x4a064800 0x400>;
864 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200865 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200866 };
867
868 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200869 compatible = "ti,ehci-omap";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200870 reg = <0x4a064c00 0x400>;
871 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200872 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200873 };
874 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530875
Roger Quadros470019a2013-10-03 18:12:36 +0300876 omap_control_usb2phy: control-phy@4a002300 {
877 compatible = "ti,control-phy-usb2";
878 reg = <0x4a002300 0x4>;
879 reg-names = "power";
880 };
881
882 omap_control_usbotg: control-phy@4a00233c {
883 compatible = "ti,control-phy-otghs";
884 reg = <0x4a00233c 0x4>;
885 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530886 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530887
888 usb_otg_hs: usb_otg_hs@4a0ab000 {
889 compatible = "ti,omap4-musb";
890 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200891 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530892 interrupt-names = "mc", "dma";
893 ti,hwmods = "usb_otg_hs";
894 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530895 phys = <&usb2_phy>;
896 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530897 multipoint = <1>;
898 num-eps = <16>;
899 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +0300900 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530901 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -0500902
903 aes: aes@4b501000 {
904 compatible = "ti,omap4-aes";
905 ti,hwmods = "aes";
906 reg = <0x4b501000 0xa0>;
907 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
908 dmas = <&sdma 111>, <&sdma 110>;
909 dma-names = "tx", "rx";
910 };
Joel Fernandes806e9432013-09-24 15:23:33 -0500911
912 des: des@480a5000 {
913 compatible = "ti,omap4-des";
914 ti,hwmods = "des";
915 reg = <0x480a5000 0xa0>;
916 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
917 dmas = <&sdma 117>, <&sdma 116>;
918 dma-names = "tx", "rx";
919 };
Andrii.Tseglytskyie12c7732014-03-03 20:20:22 +0530920
921 abb_mpu: regulator-abb-mpu {
922 compatible = "ti,abb-v2";
923 regulator-name = "abb_mpu";
924 #address-cells = <0>;
925 #size-cells = <0>;
926 ti,tranxdone-status-mask = <0x80>;
927 clocks = <&sys_clkin_ck>;
928 ti,settling-time = <50>;
929 ti,clock-cycles = <16>;
930
931 status = "disabled";
932 };
933
934 abb_iva: regulator-abb-iva {
935 compatible = "ti,abb-v2";
936 regulator-name = "abb_iva";
937 #address-cells = <0>;
938 #size-cells = <0>;
939 ti,tranxdone-status-mask = <0x80000000>;
940 clocks = <&sys_clkin_ck>;
941 ti,settling-time = <50>;
942 ti,clock-cycles = <16>;
943
944 status = "disabled";
945 };
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300946
947 dss: dss@58000000 {
948 compatible = "ti,omap4-dss";
949 reg = <0x58000000 0x80>;
950 status = "disabled";
951 ti,hwmods = "dss_core";
952 clocks = <&dss_dss_clk>;
953 clock-names = "fck";
954 #address-cells = <1>;
955 #size-cells = <1>;
956 ranges;
957
958 dispc@58001000 {
959 compatible = "ti,omap4-dispc";
960 reg = <0x58001000 0x1000>;
961 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
962 ti,hwmods = "dss_dispc";
963 clocks = <&dss_dss_clk>;
964 clock-names = "fck";
965 };
966
967 rfbi: encoder@58002000 {
968 compatible = "ti,omap4-rfbi";
969 reg = <0x58002000 0x1000>;
970 status = "disabled";
971 ti,hwmods = "dss_rfbi";
Tomi Valkeinen2cc84f42014-10-09 17:03:18 +0300972 clocks = <&dss_dss_clk>, <&l3_div_ck>;
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300973 clock-names = "fck", "ick";
974 };
975
976 venc: encoder@58003000 {
977 compatible = "ti,omap4-venc";
978 reg = <0x58003000 0x1000>;
979 status = "disabled";
980 ti,hwmods = "dss_venc";
981 clocks = <&dss_tv_clk>;
982 clock-names = "fck";
983 };
984
985 dsi1: encoder@58004000 {
986 compatible = "ti,omap4-dsi";
987 reg = <0x58004000 0x200>,
988 <0x58004200 0x40>,
989 <0x58004300 0x20>;
990 reg-names = "proto", "phy", "pll";
991 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
992 status = "disabled";
993 ti,hwmods = "dss_dsi1";
994 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
995 clock-names = "fck", "sys_clk";
996 };
997
998 dsi2: encoder@58005000 {
999 compatible = "ti,omap4-dsi";
1000 reg = <0x58005000 0x200>,
1001 <0x58005200 0x40>,
1002 <0x58005300 0x20>;
1003 reg-names = "proto", "phy", "pll";
1004 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1005 status = "disabled";
1006 ti,hwmods = "dss_dsi2";
1007 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1008 clock-names = "fck", "sys_clk";
1009 };
1010
1011 hdmi: encoder@58006000 {
1012 compatible = "ti,omap4-hdmi";
1013 reg = <0x58006000 0x200>,
1014 <0x58006200 0x100>,
1015 <0x58006300 0x100>,
1016 <0x58006400 0x1000>;
1017 reg-names = "wp", "pll", "phy", "core";
1018 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1019 status = "disabled";
1020 ti,hwmods = "dss_hdmi";
1021 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1022 clock-names = "fck", "sys_clk";
Jyri Sarha53855b32014-05-12 12:12:24 +03001023 dmas = <&sdma 76>;
1024 dma-names = "audio_tx";
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +03001025 };
1026 };
Benoit Coussond9fda072011-08-09 17:15:17 +02001027 };
1028};
Tero Kristo2488ff62013-07-18 12:42:02 +03001029
1030/include/ "omap44xx-clocks.dtsi"