blob: 6420ae581a802fe3c614591dce7ded443e0610a6 [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0+
Govindraj.Rb6126332010-09-27 20:20:49 +05302/*
3 * Driver for OMAP-UART controller.
4 * Based on drivers/serial/8250.c
5 *
6 * Copyright (C) 2010 Texas Instruments.
7 *
8 * Authors:
9 * Govindraj R <govindraj.raja@ti.com>
10 * Thara Gopinath <thara@ti.com>
11 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053013 * over load 8250 driver with omap platform specific configuration for
14 * features like DMA, it makes easier to implement features like DMA and
15 * hardware flow control and software flow control configuration with
16 * this driver as required for the omap-platform.
17 */
18
Thomas Weber364a6ec2011-02-01 08:30:41 +010019#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
20#define SUPPORT_SYSRQ
21#endif
22
Govindraj.Rb6126332010-09-27 20:20:49 +053023#include <linux/module.h>
24#include <linux/init.h>
25#include <linux/console.h>
26#include <linux/serial_reg.h>
27#include <linux/delay.h>
28#include <linux/slab.h>
29#include <linux/tty.h>
30#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030031#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053032#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053033#include <linux/clk.h>
34#include <linux/serial_core.h>
35#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053036#include <linux/pm_runtime.h>
Tony Lindgrenee83bd3b2015-06-09 23:35:00 -070037#include <linux/pm_wakeirq.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053038#include <linux/of.h>
Tony Lindgren2a0b9652013-10-22 06:49:48 -070039#include <linux/of_irq.h>
NeilBrown9574f362012-07-30 10:30:26 +100040#include <linux/gpio.h>
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010041#include <linux/of_gpio.h>
Tony Lindgrend9ba5732012-12-14 09:09:11 -080042#include <linux/platform_data/serial-omap.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053043
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010044#include <dt-bindings/gpio/gpio.h>
45
Nishanth Menon7af0ea52014-10-22 07:46:50 -050046#define OMAP_MAX_HSUART_PORTS 10
Russell Kingf91b55a2012-10-06 10:50:58 +010047
Govindraj.R7c77c8d2012-04-03 19:12:34 +053048#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
49
50#define OMAP_UART_REV_42 0x0402
51#define OMAP_UART_REV_46 0x0406
52#define OMAP_UART_REV_52 0x0502
53#define OMAP_UART_REV_63 0x0603
54
Govindraj.Rf64ffda2013-07-05 18:25:59 +030055#define OMAP_UART_TX_WAKEUP_EN BIT(7)
56
57/* Feature flags */
58#define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
59
Russell Kingf91b55a2012-10-06 10:50:58 +010060#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
61#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
62
Pavel Machekfbf7ebe2014-12-11 22:44:26 +010063#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz */
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053064
Paul Walmsley0ba5f662012-01-25 19:50:36 -070065/* SCR register bitmasks */
66#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Alexey Pelykh1776fd02013-02-04 12:19:46 -050067#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
Russell Kingf91b55a2012-10-06 10:50:58 +010068#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070069
70/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070071#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030072#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070073
Govindraj.R7c77c8d2012-04-03 19:12:34 +053074/* MVR register bitmasks */
75#define OMAP_UART_MVR_SCHEME_SHIFT 30
76
77#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
78#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
79#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
80
81#define OMAP_UART_MVR_MAJ_MASK 0x700
82#define OMAP_UART_MVR_MAJ_SHIFT 8
83#define OMAP_UART_MVR_MIN_MASK 0x3f
84
Russell Kingf91b55a2012-10-06 10:50:58 +010085#define OMAP_UART_DMA_CH_FREE -1
86
87#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
88#define OMAP_MODE13X_SPEED 230400
89
90/* WER = 0x7F
91 * Enable module level wakeup in WER reg
92 */
Pavel Machekfbf7ebe2014-12-11 22:44:26 +010093#define OMAP_UART_WER_MOD_WKUP 0x7F
Russell Kingf91b55a2012-10-06 10:50:58 +010094
95/* Enable XON/XOFF flow control on output */
Russell King3af08bd2012-10-05 13:32:08 +010096#define OMAP_UART_SW_TX 0x08
Russell Kingf91b55a2012-10-06 10:50:58 +010097
98/* Enable XON/XOFF flow control on input */
Russell King3af08bd2012-10-05 13:32:08 +010099#define OMAP_UART_SW_RX 0x02
Russell Kingf91b55a2012-10-06 10:50:58 +0100100
101#define OMAP_UART_SW_CLR 0xF0
102
103#define OMAP_UART_TCR_TRIG 0x0F
104
105struct uart_omap_dma {
106 u8 uart_dma_tx;
107 u8 uart_dma_rx;
108 int rx_dma_channel;
109 int tx_dma_channel;
110 dma_addr_t rx_buf_dma_phys;
111 dma_addr_t tx_buf_dma_phys;
112 unsigned int uart_base;
113 /*
Pavel Machekfbf7ebe2014-12-11 22:44:26 +0100114 * Buffer for rx dma. It is not required for tx because the buffer
Russell Kingf91b55a2012-10-06 10:50:58 +0100115 * comes from port structure.
116 */
117 unsigned char *rx_buf;
118 unsigned int prev_rx_dma_pos;
119 int tx_buf_size;
120 int tx_dma_used;
121 int rx_dma_used;
122 spinlock_t tx_lock;
123 spinlock_t rx_lock;
124 /* timer to poll activity on rx dma */
125 struct timer_list rx_timer;
126 unsigned int rx_buf_size;
127 unsigned int rx_poll_rate;
128 unsigned int rx_timeout;
129};
130
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300131struct uart_omap_port {
132 struct uart_port port;
133 struct uart_omap_dma uart_dma;
134 struct device *dev;
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700135 int wakeirq;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300136
137 unsigned char ier;
138 unsigned char lcr;
139 unsigned char mcr;
140 unsigned char fcr;
141 unsigned char efr;
142 unsigned char dll;
143 unsigned char dlh;
144 unsigned char mdr1;
145 unsigned char scr;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300146 unsigned char wer;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300147
148 int use_dma;
149 /*
150 * Some bits in registers are cleared on a read, so they must
Pavel Machekfbf7ebe2014-12-11 22:44:26 +0100151 * be saved whenever the register is read, but the bits will not
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300152 * be immediately processed.
153 */
154 unsigned int lsr_break_flag;
155 unsigned char msr_saved_flags;
156 char name[20];
157 unsigned long port_activity;
Shubhrajyoti D39aee512012-10-03 17:24:36 +0530158 int context_loss_cnt;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300159 u32 errata;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300160 u32 features;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300161
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100162 int rts_gpio;
163
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300164 struct pm_qos_request pm_qos_request;
165 u32 latency;
166 u32 calc_latency;
167 struct work_struct qos_work;
Sourav Poddarddd85e22013-05-15 21:05:38 +0530168 bool is_suspending;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300169};
170
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400171#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300172
Govindraj.Rb6126332010-09-27 20:20:49 +0530173static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
174
175/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530176static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530177
178static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
179{
180 offset <<= up->port.regshift;
181 return readw(up->port.membase + offset);
182}
183
184static inline void serial_out(struct uart_omap_port *up, int offset, int value)
185{
186 offset <<= up->port.regshift;
187 writew(value, up->port.membase + offset);
188}
189
190static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
191{
192 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
193 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
194 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
195 serial_out(up, UART_FCR, 0);
196}
197
Ezequiel Garciaadfb9232015-10-03 16:45:35 -0300198#ifdef CONFIG_PM
Felipe Balbie5b57c02012-08-23 13:32:42 +0300199static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
200{
Jingoo Han574de552013-07-30 17:06:57 +0900201 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300202
Felipe Balbice2f08d2012-09-07 21:10:33 +0300203 if (!pdata || !pdata->get_context_loss_count)
Tony Lindgrena630fbf2013-06-10 07:39:09 -0700204 return -EINVAL;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300205
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300206 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300207}
208
Tony Lindgrenee83bd3b2015-06-09 23:35:00 -0700209/* REVISIT: Remove this when omap3 boots in device tree only mode */
Felipe Balbie5b57c02012-08-23 13:32:42 +0300210static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
211{
Jingoo Han574de552013-07-30 17:06:57 +0900212 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300213
Felipe Balbice2f08d2012-09-07 21:10:33 +0300214 if (!pdata || !pdata->enable_wakeup)
215 return;
216
217 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300218}
Ezequiel Garciaadfb9232015-10-03 16:45:35 -0300219#endif /* CONFIG_PM */
Felipe Balbie5b57c02012-08-23 13:32:42 +0300220
Govindraj.Rb6126332010-09-27 20:20:49 +0530221/*
Frans Klaver13d6ceb2014-09-24 09:55:22 +0200222 * Calculate the absolute difference between the desired and actual baud
223 * rate for the given mode.
224 */
225static inline int calculate_baud_abs_diff(struct uart_port *port,
226 unsigned int baud, unsigned int mode)
227{
228 unsigned int n = port->uartclk / (mode * baud);
229 int abs_diff;
230
231 if (n == 0)
232 n = 1;
233
234 abs_diff = baud - (port->uartclk / (mode * n));
235 if (abs_diff < 0)
236 abs_diff = -abs_diff;
237
238 return abs_diff;
239}
240
241/*
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500242 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
243 * @port: uart port info
244 * @baud: baudrate for which mode needs to be determined
245 *
246 * Returns true if baud rate is MODE16X and false if MODE13X
247 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
248 * and Error Rates" determines modes not for all common baud rates.
249 * E.g. for 1000000 baud rate mode must be 16x, but according to that
250 * table it's determined as 13x.
251 */
252static bool
253serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
254{
Frans Klaver13d6ceb2014-09-24 09:55:22 +0200255 int abs_diff_13 = calculate_baud_abs_diff(port, baud, 13);
256 int abs_diff_16 = calculate_baud_abs_diff(port, baud, 16);
Frans Klaverdc318752014-09-25 11:19:51 +0200257
Frans Klaver13d6ceb2014-09-24 09:55:22 +0200258 return (abs_diff_13 >= abs_diff_16);
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500259}
260
261/*
Govindraj.Rb6126332010-09-27 20:20:49 +0530262 * serial_omap_get_divisor - calculate divisor value
263 * @port: uart port info
264 * @baud: baudrate for which divisor needs to be calculated.
Govindraj.Rb6126332010-09-27 20:20:49 +0530265 */
266static unsigned int
267serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
268{
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400269 unsigned int mode;
Govindraj.Rb6126332010-09-27 20:20:49 +0530270
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500271 if (!serial_omap_baud_is_mode16(port, baud))
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400272 mode = 13;
Govindraj.Rb6126332010-09-27 20:20:49 +0530273 else
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400274 mode = 16;
275 return port->uartclk/(mode * baud);
Govindraj.Rb6126332010-09-27 20:20:49 +0530276}
277
Govindraj.Rb6126332010-09-27 20:20:49 +0530278static void serial_omap_enable_ms(struct uart_port *port)
279{
Felipe Balbic990f352012-08-23 13:32:41 +0300280 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530281
Rajendra Nayakba774332011-12-14 17:25:43 +0530282 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530283
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300284 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530285 up->ier |= UART_IER_MSI;
286 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300287 pm_runtime_mark_last_busy(up->dev);
288 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530289}
290
291static void serial_omap_stop_tx(struct uart_port *port)
292{
Felipe Balbic990f352012-08-23 13:32:41 +0300293 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100294 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530295
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300296 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100297
Philippe Proulx018e7442013-10-23 18:49:58 -0400298 /* Handle RS-485 */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100299 if (port->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400300 if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
301 /* THR interrupt is fired when both TX FIFO and TX
302 * shift register are empty. This means there's nothing
303 * left to transmit now, so make sure the THR interrupt
304 * is fired when TX FIFO is below the trigger level,
305 * disable THR interrupts and toggle the RS-485 GPIO
306 * data direction pin if needed.
307 */
308 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
309 serial_out(up, UART_OMAP_SCR, up->scr);
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100310 res = (port->rs485.flags & SER_RS485_RTS_AFTER_SEND) ?
311 1 : 0;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100312 if (gpio_get_value(up->rts_gpio) != res) {
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100313 if (port->rs485.delay_rts_after_send > 0)
314 mdelay(
315 port->rs485.delay_rts_after_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100316 gpio_set_value(up->rts_gpio, res);
317 }
Philippe Proulx018e7442013-10-23 18:49:58 -0400318 } else {
319 /* We're asked to stop, but there's still stuff in the
320 * UART FIFO, so make sure the THR interrupt is fired
321 * when both TX FIFO and TX shift register are empty.
322 * The next THR interrupt (if no transmission is started
323 * in the meantime) will indicate the end of a
324 * transmission. Therefore we _don't_ disable THR
325 * interrupts in this situation.
326 */
327 up->scr |= OMAP_UART_SCR_TX_EMPTY;
328 serial_out(up, UART_OMAP_SCR, up->scr);
329 return;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100330 }
331 }
332
Govindraj.Rb6126332010-09-27 20:20:49 +0530333 if (up->ier & UART_IER_THRI) {
334 up->ier &= ~UART_IER_THRI;
335 serial_out(up, UART_IER, up->ier);
336 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530337
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100338 if ((port->rs485.flags & SER_RS485_ENABLED) &&
339 !(port->rs485.flags & SER_RS485_RX_DURING_TX)) {
Dimitris Lampridis3a138842014-03-13 15:11:47 +0200340 /*
341 * Empty the RX FIFO, we are not interested in anything
342 * received during the half-duplex transmission.
343 */
344 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_RCVR);
345 /* Re-enable RX interrupts */
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200346 up->ier |= UART_IER_RLSI | UART_IER_RDI;
347 up->port.read_status_mask |= UART_LSR_DR;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100348 serial_out(up, UART_IER, up->ier);
349 }
350
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300351 pm_runtime_mark_last_busy(up->dev);
352 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530353}
354
355static void serial_omap_stop_rx(struct uart_port *port)
356{
Felipe Balbic990f352012-08-23 13:32:41 +0300357 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530358
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300359 pm_runtime_get_sync(up->dev);
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200360 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
Govindraj.Rb6126332010-09-27 20:20:49 +0530361 up->port.read_status_mask &= ~UART_LSR_DR;
362 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300363 pm_runtime_mark_last_busy(up->dev);
364 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530365}
366
Felipe Balbibf63a082012-09-06 15:45:25 +0300367static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530368{
369 struct circ_buf *xmit = &up->port.state->xmit;
370 int count;
371
372 if (up->port.x_char) {
373 serial_out(up, UART_TX, up->port.x_char);
374 up->port.icount.tx++;
375 up->port.x_char = 0;
376 return;
377 }
378 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
379 serial_omap_stop_tx(&up->port);
380 return;
381 }
Greg Kroah-Hartman355fe562013-08-27 16:02:18 -0700382 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530383 do {
384 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
385 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
386 up->port.icount.tx++;
387 if (uart_circ_empty(xmit))
388 break;
389 } while (--count > 0);
390
Felipe Balbi6bf78962014-04-23 09:58:27 -0500391 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Govindraj.Rb6126332010-09-27 20:20:49 +0530392 uart_write_wakeup(&up->port);
393
394 if (uart_circ_empty(xmit))
395 serial_omap_stop_tx(&up->port);
396}
397
398static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
399{
400 if (!(up->ier & UART_IER_THRI)) {
401 up->ier |= UART_IER_THRI;
402 serial_out(up, UART_IER, up->ier);
403 }
404}
405
406static void serial_omap_start_tx(struct uart_port *port)
407{
Felipe Balbic990f352012-08-23 13:32:41 +0300408 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100409 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530410
Felipe Balbi49457432012-09-06 15:45:21 +0300411 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100412
Philippe Proulx018e7442013-10-23 18:49:58 -0400413 /* Handle RS-485 */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100414 if (port->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400415 /* Fire THR interrupts when FIFO is below trigger level */
416 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
417 serial_out(up, UART_OMAP_SCR, up->scr);
418
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100419 /* if rts not already enabled */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100420 res = (port->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100421 if (gpio_get_value(up->rts_gpio) != res) {
422 gpio_set_value(up->rts_gpio, res);
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100423 if (port->rs485.delay_rts_before_send > 0)
424 mdelay(port->rs485.delay_rts_before_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100425 }
426 }
427
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100428 if ((port->rs485.flags & SER_RS485_ENABLED) &&
429 !(port->rs485.flags & SER_RS485_RX_DURING_TX))
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100430 serial_omap_stop_rx(port);
431
Felipe Balbi49457432012-09-06 15:45:21 +0300432 serial_omap_enable_ier_thri(up);
Felipe Balbi49457432012-09-06 15:45:21 +0300433 pm_runtime_mark_last_busy(up->dev);
434 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530435}
436
Russell King3af08bd2012-10-05 13:32:08 +0100437static void serial_omap_throttle(struct uart_port *port)
438{
439 struct uart_omap_port *up = to_uart_omap_port(port);
440 unsigned long flags;
441
442 pm_runtime_get_sync(up->dev);
443 spin_lock_irqsave(&up->port.lock, flags);
444 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
445 serial_out(up, UART_IER, up->ier);
446 spin_unlock_irqrestore(&up->port.lock, flags);
447 pm_runtime_mark_last_busy(up->dev);
448 pm_runtime_put_autosuspend(up->dev);
449}
450
451static void serial_omap_unthrottle(struct uart_port *port)
452{
453 struct uart_omap_port *up = to_uart_omap_port(port);
454 unsigned long flags;
455
456 pm_runtime_get_sync(up->dev);
457 spin_lock_irqsave(&up->port.lock, flags);
458 up->ier |= UART_IER_RLSI | UART_IER_RDI;
459 serial_out(up, UART_IER, up->ier);
460 spin_unlock_irqrestore(&up->port.lock, flags);
461 pm_runtime_mark_last_busy(up->dev);
462 pm_runtime_put_autosuspend(up->dev);
463}
464
Govindraj.Rb6126332010-09-27 20:20:49 +0530465static unsigned int check_modem_status(struct uart_omap_port *up)
466{
467 unsigned int status;
468
469 status = serial_in(up, UART_MSR);
470 status |= up->msr_saved_flags;
471 up->msr_saved_flags = 0;
472 if ((status & UART_MSR_ANY_DELTA) == 0)
473 return status;
474
475 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
476 up->port.state != NULL) {
477 if (status & UART_MSR_TERI)
478 up->port.icount.rng++;
479 if (status & UART_MSR_DDSR)
480 up->port.icount.dsr++;
481 if (status & UART_MSR_DDCD)
482 uart_handle_dcd_change
483 (&up->port, status & UART_MSR_DCD);
484 if (status & UART_MSR_DCTS)
485 uart_handle_cts_change
486 (&up->port, status & UART_MSR_CTS);
487 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
488 }
489
490 return status;
491}
492
Felipe Balbi72256cb2012-09-06 15:45:24 +0300493static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
494{
495 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530496 unsigned char ch = 0;
497
498 if (likely(lsr & UART_LSR_DR))
499 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300500
501 up->port.icount.rx++;
502 flag = TTY_NORMAL;
503
504 if (lsr & UART_LSR_BI) {
505 flag = TTY_BREAK;
506 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
507 up->port.icount.brk++;
508 /*
509 * We do the SysRQ and SAK checking
510 * here because otherwise the break
511 * may get masked by ignore_status_mask
512 * or read_status_mask.
513 */
514 if (uart_handle_break(&up->port))
515 return;
516
517 }
518
519 if (lsr & UART_LSR_PE) {
520 flag = TTY_PARITY;
521 up->port.icount.parity++;
522 }
523
524 if (lsr & UART_LSR_FE) {
525 flag = TTY_FRAME;
526 up->port.icount.frame++;
527 }
528
529 if (lsr & UART_LSR_OE)
530 up->port.icount.overrun++;
531
532#ifdef CONFIG_SERIAL_OMAP_CONSOLE
533 if (up->port.line == up->port.cons->index) {
534 /* Recover the break flag from console xmit */
535 lsr |= up->lsr_break_flag;
536 }
537#endif
538 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
539}
540
541static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
542{
543 unsigned char ch = 0;
544 unsigned int flag;
545
546 if (!(lsr & UART_LSR_DR))
547 return;
548
549 ch = serial_in(up, UART_RX);
550 flag = TTY_NORMAL;
551 up->port.icount.rx++;
552
553 if (uart_handle_sysrq_char(&up->port, ch))
554 return;
555
556 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
557}
558
Govindraj.Rb6126332010-09-27 20:20:49 +0530559/**
560 * serial_omap_irq() - This handles the interrupt from one port
561 * @irq: uart port irq number
562 * @dev_id: uart port info
563 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300564static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530565{
566 struct uart_omap_port *up = dev_id;
567 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300568 unsigned int type;
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700569 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300570 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530571
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300572 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300573 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300574
Felipe Balbi72256cb2012-09-06 15:45:24 +0300575 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300576 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300577 if (iir & UART_IIR_NO_INT)
578 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530579
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700580 ret = IRQ_HANDLED;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300581 lsr = serial_in(up, UART_LSR);
582
583 /* extract IRQ type from IIR register */
584 type = iir & 0x3e;
585
586 switch (type) {
587 case UART_IIR_MSI:
588 check_modem_status(up);
589 break;
590 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300591 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300592 break;
593 case UART_IIR_RX_TIMEOUT:
594 /* FALLTHROUGH */
595 case UART_IIR_RDI:
596 serial_omap_rdi(up, lsr);
597 break;
598 case UART_IIR_RLSI:
599 serial_omap_rlsi(up, lsr);
600 break;
601 case UART_IIR_CTS_RTS_DSR:
602 /* simply try again */
603 break;
604 case UART_IIR_XOFF:
605 /* FALLTHROUGH */
606 default:
607 break;
608 }
Martin Townsende60f9fd2017-10-20 22:17:52 +0100609 } while (max_count--);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300610
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300611 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300612
Jiri Slaby2e124b42013-01-03 15:53:06 +0100613 tty_flip_buffer_push(&up->port.state->port);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300614
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300615 pm_runtime_mark_last_busy(up->dev);
616 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530617 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300618
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700619 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530620}
621
622static unsigned int serial_omap_tx_empty(struct uart_port *port)
623{
Felipe Balbic990f352012-08-23 13:32:41 +0300624 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530625 unsigned long flags = 0;
626 unsigned int ret = 0;
627
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300628 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530629 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530630 spin_lock_irqsave(&up->port.lock, flags);
631 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
632 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300633 pm_runtime_mark_last_busy(up->dev);
634 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530635 return ret;
636}
637
638static unsigned int serial_omap_get_mctrl(struct uart_port *port)
639{
Felipe Balbic990f352012-08-23 13:32:41 +0300640 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530641 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530642 unsigned int ret = 0;
643
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300644 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530645 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300646 pm_runtime_mark_last_busy(up->dev);
647 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530648
Rajendra Nayakba774332011-12-14 17:25:43 +0530649 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530650
651 if (status & UART_MSR_DCD)
652 ret |= TIOCM_CAR;
653 if (status & UART_MSR_RI)
654 ret |= TIOCM_RNG;
655 if (status & UART_MSR_DSR)
656 ret |= TIOCM_DSR;
657 if (status & UART_MSR_CTS)
658 ret |= TIOCM_CTS;
659 return ret;
660}
661
662static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
663{
Felipe Balbic990f352012-08-23 13:32:41 +0300664 struct uart_omap_port *up = to_uart_omap_port(port);
Peter Hurley348f9bb2015-01-25 14:44:53 -0500665 unsigned char mcr = 0, old_mcr, lcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530666
Rajendra Nayakba774332011-12-14 17:25:43 +0530667 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530668 if (mctrl & TIOCM_RTS)
669 mcr |= UART_MCR_RTS;
670 if (mctrl & TIOCM_DTR)
671 mcr |= UART_MCR_DTR;
672 if (mctrl & TIOCM_OUT1)
673 mcr |= UART_MCR_OUT1;
674 if (mctrl & TIOCM_OUT2)
675 mcr |= UART_MCR_OUT2;
676 if (mctrl & TIOCM_LOOP)
677 mcr |= UART_MCR_LOOP;
678
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300679 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100680 old_mcr = serial_in(up, UART_MCR);
681 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
682 UART_MCR_DTR | UART_MCR_RTS);
683 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530684 serial_out(up, UART_MCR, up->mcr);
Peter Hurley348f9bb2015-01-25 14:44:53 -0500685
686 /* Turn off autoRTS if RTS is lowered; restore autoRTS if RTS raised */
687 lcr = serial_in(up, UART_LCR);
688 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
689 if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
690 up->efr |= UART_EFR_RTS;
691 else
Lukas Wunner2a71de22017-10-21 10:50:18 +0200692 up->efr &= ~UART_EFR_RTS;
Peter Hurley348f9bb2015-01-25 14:44:53 -0500693 serial_out(up, UART_EFR, up->efr);
694 serial_out(up, UART_LCR, lcr);
695
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300696 pm_runtime_mark_last_busy(up->dev);
697 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530698}
699
700static void serial_omap_break_ctl(struct uart_port *port, int break_state)
701{
Felipe Balbic990f352012-08-23 13:32:41 +0300702 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530703 unsigned long flags = 0;
704
Rajendra Nayakba774332011-12-14 17:25:43 +0530705 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300706 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530707 spin_lock_irqsave(&up->port.lock, flags);
708 if (break_state == -1)
709 up->lcr |= UART_LCR_SBC;
710 else
711 up->lcr &= ~UART_LCR_SBC;
712 serial_out(up, UART_LCR, up->lcr);
713 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300714 pm_runtime_mark_last_busy(up->dev);
715 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530716}
717
718static int serial_omap_startup(struct uart_port *port)
719{
Felipe Balbic990f352012-08-23 13:32:41 +0300720 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530721 unsigned long flags = 0;
722 int retval;
723
724 /*
725 * Allocate the IRQ
726 */
727 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
728 up->name, up);
729 if (retval)
730 return retval;
731
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700732 /* Optional wake-up IRQ */
733 if (up->wakeirq) {
Tony Lindgrenee83bd3b2015-06-09 23:35:00 -0700734 retval = dev_pm_set_dedicated_wake_irq(up->dev, up->wakeirq);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700735 if (retval) {
736 free_irq(up->port.irq, up);
737 return retval;
738 }
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700739 }
740
Rajendra Nayakba774332011-12-14 17:25:43 +0530741 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530742
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300743 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530744 /*
745 * Clear the FIFO buffers and disable them.
746 * (they will be reenabled in set_termios())
747 */
748 serial_omap_clear_fifos(up);
Govindraj.Rb6126332010-09-27 20:20:49 +0530749
750 /*
751 * Clear the interrupt registers.
752 */
753 (void) serial_in(up, UART_LSR);
754 if (serial_in(up, UART_LSR) & UART_LSR_DR)
755 (void) serial_in(up, UART_RX);
756 (void) serial_in(up, UART_IIR);
757 (void) serial_in(up, UART_MSR);
758
759 /*
760 * Now, initialize the UART
761 */
762 serial_out(up, UART_LCR, UART_LCR_WLEN8);
763 spin_lock_irqsave(&up->port.lock, flags);
764 /*
765 * Most PC uarts need OUT2 raised to enable interrupts.
766 */
767 up->port.mctrl |= TIOCM_OUT2;
768 serial_omap_set_mctrl(&up->port, up->port.mctrl);
769 spin_unlock_irqrestore(&up->port.lock, flags);
770
771 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530772 /*
773 * Finally, enable interrupts. Note: Modem status interrupts
774 * are set via set_termios(), which will be occurring imminently
775 * anyway, so we don't enable them here.
776 */
777 up->ier = UART_IER_RLSI | UART_IER_RDI;
778 serial_out(up, UART_IER, up->ier);
779
Jarkko Nikula78841462011-01-24 17:51:22 +0200780 /* Enable module level wake up */
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300781 up->wer = OMAP_UART_WER_MOD_WKUP;
782 if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
783 up->wer |= OMAP_UART_TX_WAKEUP_EN;
784
785 serial_out(up, UART_OMAP_WER, up->wer);
Jarkko Nikula78841462011-01-24 17:51:22 +0200786
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300787 pm_runtime_mark_last_busy(up->dev);
788 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530789 up->port_activity = jiffies;
790 return 0;
791}
792
793static void serial_omap_shutdown(struct uart_port *port)
794{
Felipe Balbic990f352012-08-23 13:32:41 +0300795 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530796 unsigned long flags = 0;
797
Rajendra Nayakba774332011-12-14 17:25:43 +0530798 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530799
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300800 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530801 /*
802 * Disable interrupts from this port
803 */
804 up->ier = 0;
805 serial_out(up, UART_IER, 0);
806
807 spin_lock_irqsave(&up->port.lock, flags);
808 up->port.mctrl &= ~TIOCM_OUT2;
809 serial_omap_set_mctrl(&up->port, up->port.mctrl);
810 spin_unlock_irqrestore(&up->port.lock, flags);
811
812 /*
813 * Disable break condition and FIFOs
814 */
815 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
816 serial_omap_clear_fifos(up);
817
818 /*
819 * Read data port to reset things, and then free the irq
820 */
821 if (serial_in(up, UART_LSR) & UART_LSR_DR)
822 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530823
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300824 pm_runtime_mark_last_busy(up->dev);
825 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530826 free_irq(up->port.irq, up);
Tony Lindgrenee83bd3b2015-06-09 23:35:00 -0700827 dev_pm_clear_wake_irq(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530828}
829
Govindraj.R2fd14962011-11-09 17:41:21 +0530830static void serial_omap_uart_qos_work(struct work_struct *work)
831{
832 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
833 qos_work);
834
835 pm_qos_update_request(&up->pm_qos_request, up->latency);
836}
837
Govindraj.Rb6126332010-09-27 20:20:49 +0530838static void
839serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
840 struct ktermios *old)
841{
Felipe Balbic990f352012-08-23 13:32:41 +0300842 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530843 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530844 unsigned long flags = 0;
845 unsigned int baud, quot;
846
847 switch (termios->c_cflag & CSIZE) {
848 case CS5:
849 cval = UART_LCR_WLEN5;
850 break;
851 case CS6:
852 cval = UART_LCR_WLEN6;
853 break;
854 case CS7:
855 cval = UART_LCR_WLEN7;
856 break;
857 default:
858 case CS8:
859 cval = UART_LCR_WLEN8;
860 break;
861 }
862
863 if (termios->c_cflag & CSTOPB)
864 cval |= UART_LCR_STOP;
865 if (termios->c_cflag & PARENB)
866 cval |= UART_LCR_PARITY;
867 if (!(termios->c_cflag & PARODD))
868 cval |= UART_LCR_EPAR;
Enric Balletbo i Serrafdbc7352012-12-06 09:45:04 +0100869 if (termios->c_cflag & CMSPAR)
870 cval |= UART_LCR_SPAR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530871
872 /*
873 * Ask the core to calculate the divisor for us.
874 */
875
876 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
877 quot = serial_omap_get_divisor(port, baud);
878
Govindraj.R2fd14962011-11-09 17:41:21 +0530879 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700880 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530881 up->latency = up->calc_latency;
882 schedule_work(&up->qos_work);
883
Govindraj.Rc538d202011-11-07 18:57:03 +0530884 up->dll = quot & 0xff;
885 up->dlh = quot >> 8;
886 up->mdr1 = UART_OMAP_MDR1_DISABLE;
887
Govindraj.Rb6126332010-09-27 20:20:49 +0530888 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
889 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530890
891 /*
892 * Ok, we're now changing the port state. Do it with
893 * interrupts disabled.
894 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300895 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530896 spin_lock_irqsave(&up->port.lock, flags);
897
898 /*
899 * Update the per-port timeout.
900 */
901 uart_update_timeout(port, termios->c_cflag, baud);
902
903 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
904 if (termios->c_iflag & INPCK)
905 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
906 if (termios->c_iflag & (BRKINT | PARMRK))
907 up->port.read_status_mask |= UART_LSR_BI;
908
909 /*
910 * Characters to ignore
911 */
912 up->port.ignore_status_mask = 0;
913 if (termios->c_iflag & IGNPAR)
914 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
915 if (termios->c_iflag & IGNBRK) {
916 up->port.ignore_status_mask |= UART_LSR_BI;
917 /*
918 * If we're ignoring parity and break indicators,
919 * ignore overruns too (for real raw support).
920 */
921 if (termios->c_iflag & IGNPAR)
922 up->port.ignore_status_mask |= UART_LSR_OE;
923 }
924
925 /*
926 * ignore all characters if CREAD is not set
927 */
928 if ((termios->c_cflag & CREAD) == 0)
929 up->port.ignore_status_mask |= UART_LSR_DR;
930
931 /*
932 * Modem status interrupts
933 */
934 up->ier &= ~UART_IER_MSI;
935 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
936 up->ier |= UART_IER_MSI;
937 serial_out(up, UART_IER, up->ier);
938 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530939 up->lcr = cval;
Alexey Pelykh1776fd02013-02-04 12:19:46 -0500940 up->scr = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530941
942 /* FIFOs and DMA Settings */
943
944 /* FCR can be changed only when the
945 * baud clock is not running
946 * DLL_REG and DLH_REG set to 0.
947 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800948 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530949 serial_out(up, UART_DLL, 0);
950 serial_out(up, UART_DLM, 0);
951 serial_out(up, UART_LCR, 0);
952
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800953 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530954
Russell King08bd4902012-10-05 13:54:53 +0100955 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100956 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530957 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
958
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800959 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100960 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530961 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
962 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700963
Alexey Pelykh1f663962013-04-03 14:31:46 -0400964 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
965 /*
966 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
967 * sets Enables the granularity of 1 for TRIGGER RX
968 * level. Along with setting RX FIFO trigger level
969 * to 1 (as noted below, 16 characters) and TLR[3:0]
970 * to zero this will result RX FIFO threshold level
971 * to 1 character, instead of 16 as noted in comment
972 * below.
973 */
974
Felipe Balbi6721ab72012-09-06 15:45:40 +0300975 /* Set receive FIFO threshold to 16 characters and
Philippe Proulx018e7442013-10-23 18:49:58 -0400976 * transmit FIFO threshold to 32 spaces
Felipe Balbi6721ab72012-09-06 15:45:40 +0300977 */
Felipe Balbi49457432012-09-06 15:45:21 +0300978 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300979 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
980 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
981 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800982
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700983 serial_out(up, UART_FCR, up->fcr);
984 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
985
Govindraj.Rc538d202011-11-07 18:57:03 +0530986 serial_out(up, UART_OMAP_SCR, up->scr);
987
Russell King08bd4902012-10-05 13:54:53 +0100988 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800989 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530990 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +0100991 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
992 serial_out(up, UART_EFR, up->efr);
993 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530994
995 /* Protocol, Baud Rate, and Interrupt Settings */
996
Govindraj.R94734742011-11-07 19:00:33 +0530997 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
998 serial_omap_mdr1_errataset(up, up->mdr1);
999 else
1000 serial_out(up, UART_OMAP_MDR1, up->mdr1);
1001
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001002 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301003 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1004
1005 serial_out(up, UART_LCR, 0);
1006 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001007 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301008
Govindraj.Rc538d202011-11-07 18:57:03 +05301009 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
1010 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +05301011
1012 serial_out(up, UART_LCR, 0);
1013 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001014 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301015
1016 serial_out(up, UART_EFR, up->efr);
1017 serial_out(up, UART_LCR, cval);
1018
Alexey Pelykh5fe21232013-01-16 05:08:06 -05001019 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rc538d202011-11-07 18:57:03 +05301020 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +05301021 else
Govindraj.Rc538d202011-11-07 18:57:03 +05301022 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
1023
Govindraj.R94734742011-11-07 19:00:33 +05301024 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1025 serial_omap_mdr1_errataset(up, up->mdr1);
1026 else
1027 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +05301028
Russell Kingc533e512012-10-06 09:34:36 +01001029 /* Configure flow control */
Russell Kingc7d059c2012-10-06 09:12:44 +01001030 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301031
Russell Kingc533e512012-10-06 09:34:36 +01001032 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
1033 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
1034 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
Govindraj.Rb6126332010-09-27 20:20:49 +05301035
Russell Kingc533e512012-10-06 09:34:36 +01001036 /* Enable access to TCR/TLR */
Russell Kingc7d059c2012-10-06 09:12:44 +01001037 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1038 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1039 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Govindraj.Rb6126332010-09-27 20:20:49 +05301040
Russell Kingc7d059c2012-10-06 09:12:44 +01001041 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Govindraj.Rb6126332010-09-27 20:20:49 +05301042
Peter Hurley391f93f2015-01-25 14:44:51 -05001043 up->port.status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF);
1044
Russell King08bd4902012-10-05 13:54:53 +01001045 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Peter Hurley348f9bb2015-01-25 14:44:53 -05001046 /* Enable AUTOCTS (autoRTS is enabled when RTS is raised) */
Peter Hurley391f93f2015-01-25 14:44:51 -05001047 up->port.status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
Peter Hurley348f9bb2015-01-25 14:44:53 -05001048 up->efr |= UART_EFR_CTS;
Russell King0d5b1662012-10-05 23:48:28 +01001049 } else {
1050 /* Disable AUTORTS and AUTOCTS */
1051 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +05301052 }
1053
Russell King01d70bb2012-10-15 16:50:59 +01001054 if (up->port.flags & UPF_SOFT_FLOW) {
Russell King01d70bb2012-10-15 16:50:59 +01001055 /* clear SW control mode bits */
1056 up->efr &= OMAP_UART_SW_CLR;
1057
1058 /*
1059 * IXON Flag:
Russell King01d70bb2012-10-15 16:50:59 +01001060 * Enable XON/XOFF flow control on input.
1061 * Receiver compares XON1, XOFF1.
1062 */
Russell King3af08bd2012-10-05 13:32:08 +01001063 if (termios->c_iflag & IXON)
Russell King01d70bb2012-10-15 16:50:59 +01001064 up->efr |= OMAP_UART_SW_RX;
1065
Russell King01d70bb2012-10-15 16:50:59 +01001066 /*
Russell King3af08bd2012-10-05 13:32:08 +01001067 * IXOFF Flag:
1068 * Enable XON/XOFF flow control on output.
1069 * Transmit XON1, XOFF1
1070 */
Peter Hurley391f93f2015-01-25 14:44:51 -05001071 if (termios->c_iflag & IXOFF) {
1072 up->port.status |= UPSTAT_AUTOXOFF;
Russell King3af08bd2012-10-05 13:32:08 +01001073 up->efr |= OMAP_UART_SW_TX;
Peter Hurley391f93f2015-01-25 14:44:51 -05001074 }
Russell King3af08bd2012-10-05 13:32:08 +01001075
1076 /*
Russell King01d70bb2012-10-15 16:50:59 +01001077 * IXANY Flag:
1078 * Enable any character to restart output.
1079 * Operation resumes after receiving any
1080 * character after recognition of the XOFF character
1081 */
1082 if (termios->c_iflag & IXANY)
1083 up->mcr |= UART_MCR_XONANY;
1084 else
1085 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +01001086 }
Russell Kingc7d059c2012-10-06 09:12:44 +01001087 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +01001088 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1089 serial_out(up, UART_EFR, up->efr);
1090 serial_out(up, UART_LCR, up->lcr);
1091
Govindraj.Rb6126332010-09-27 20:20:49 +05301092 serial_omap_set_mctrl(&up->port, up->port.mctrl);
Govindraj.Rb6126332010-09-27 20:20:49 +05301093
1094 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001095 pm_runtime_mark_last_busy(up->dev);
1096 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +05301097 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301098}
1099
1100static void
1101serial_omap_pm(struct uart_port *port, unsigned int state,
1102 unsigned int oldstate)
1103{
Felipe Balbic990f352012-08-23 13:32:41 +03001104 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301105 unsigned char efr;
1106
Rajendra Nayakba774332011-12-14 17:25:43 +05301107 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301108
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001109 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001110 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301111 efr = serial_in(up, UART_EFR);
1112 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1113 serial_out(up, UART_LCR, 0);
1114
1115 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001116 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301117 serial_out(up, UART_EFR, efr);
1118 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301119
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001120 pm_runtime_mark_last_busy(up->dev);
1121 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301122}
1123
1124static void serial_omap_release_port(struct uart_port *port)
1125{
1126 dev_dbg(port->dev, "serial_omap_release_port+\n");
1127}
1128
1129static int serial_omap_request_port(struct uart_port *port)
1130{
1131 dev_dbg(port->dev, "serial_omap_request_port+\n");
1132 return 0;
1133}
1134
1135static void serial_omap_config_port(struct uart_port *port, int flags)
1136{
Felipe Balbic990f352012-08-23 13:32:41 +03001137 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301138
1139 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301140 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301141 up->port.type = PORT_OMAP;
Russell King3af08bd2012-10-05 13:32:08 +01001142 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
Govindraj.Rb6126332010-09-27 20:20:49 +05301143}
1144
1145static int
1146serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1147{
1148 /* we don't want the core code to modify any port params */
1149 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1150 return -EINVAL;
1151}
1152
1153static const char *
1154serial_omap_type(struct uart_port *port)
1155{
Felipe Balbic990f352012-08-23 13:32:41 +03001156 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301157
Rajendra Nayakba774332011-12-14 17:25:43 +05301158 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301159 return up->name;
1160}
1161
Govindraj.Rb6126332010-09-27 20:20:49 +05301162#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1163
Arnd Bergmannb4a512b2016-01-13 21:59:23 +01001164static void __maybe_unused wait_for_xmitr(struct uart_omap_port *up)
Govindraj.Rb6126332010-09-27 20:20:49 +05301165{
1166 unsigned int status, tmout = 10000;
1167
1168 /* Wait up to 10ms for the character(s) to be sent. */
1169 do {
1170 status = serial_in(up, UART_LSR);
1171
1172 if (status & UART_LSR_BI)
1173 up->lsr_break_flag = UART_LSR_BI;
1174
1175 if (--tmout == 0)
1176 break;
1177 udelay(1);
1178 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1179
1180 /* Wait up to 1s for flow control if necessary */
1181 if (up->port.flags & UPF_CONS_FLOW) {
1182 tmout = 1000000;
1183 for (tmout = 1000000; tmout; tmout--) {
1184 unsigned int msr = serial_in(up, UART_MSR);
1185
1186 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1187 if (msr & UART_MSR_CTS)
1188 break;
1189
1190 udelay(1);
1191 }
1192 }
1193}
1194
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001195#ifdef CONFIG_CONSOLE_POLL
1196
1197static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1198{
Felipe Balbic990f352012-08-23 13:32:41 +03001199 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301200
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001201 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001202 wait_for_xmitr(up);
1203 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001204 pm_runtime_mark_last_busy(up->dev);
1205 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001206}
1207
1208static int serial_omap_poll_get_char(struct uart_port *port)
1209{
Felipe Balbic990f352012-08-23 13:32:41 +03001210 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301211 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001212
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001213 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301214 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001215 if (!(status & UART_LSR_DR)) {
1216 status = NO_POLL_CHAR;
1217 goto out;
1218 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001219
Govindraj.Rfcdca752011-02-28 18:12:23 +05301220 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001221
1222out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001223 pm_runtime_mark_last_busy(up->dev);
1224 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001225
Govindraj.Rfcdca752011-02-28 18:12:23 +05301226 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001227}
1228
1229#endif /* CONFIG_CONSOLE_POLL */
1230
1231#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1232
Lokesh Vutla28ec9572017-01-19 15:29:38 +05301233#ifdef CONFIG_SERIAL_EARLYCON
Jeffy Chenb38dd0e2017-07-18 14:02:55 +08001234static unsigned int omap_serial_early_in(struct uart_port *port, int offset)
Lokesh Vutla28ec9572017-01-19 15:29:38 +05301235{
1236 offset <<= port->regshift;
1237 return readw(port->membase + offset);
1238}
1239
Jeffy Chenb38dd0e2017-07-18 14:02:55 +08001240static void omap_serial_early_out(struct uart_port *port, int offset,
1241 int value)
Lokesh Vutla28ec9572017-01-19 15:29:38 +05301242{
1243 offset <<= port->regshift;
1244 writew(value, port->membase + offset);
1245}
1246
Jeffy Chenb38dd0e2017-07-18 14:02:55 +08001247static void omap_serial_early_putc(struct uart_port *port, int c)
Lokesh Vutla28ec9572017-01-19 15:29:38 +05301248{
1249 unsigned int status;
1250
1251 for (;;) {
1252 status = omap_serial_early_in(port, UART_LSR);
1253 if ((status & BOTH_EMPTY) == BOTH_EMPTY)
1254 break;
1255 cpu_relax();
1256 }
1257 omap_serial_early_out(port, UART_TX, c);
1258}
1259
Jeffy Chenb38dd0e2017-07-18 14:02:55 +08001260static void early_omap_serial_write(struct console *console, const char *s,
1261 unsigned int count)
Lokesh Vutla28ec9572017-01-19 15:29:38 +05301262{
1263 struct earlycon_device *device = console->data;
1264 struct uart_port *port = &device->port;
1265
1266 uart_console_write(port, s, count, omap_serial_early_putc);
1267}
1268
1269static int __init early_omap_serial_setup(struct earlycon_device *device,
1270 const char *options)
1271{
1272 struct uart_port *port = &device->port;
1273
1274 if (!(device->port.membase || device->port.iobase))
1275 return -ENODEV;
1276
1277 port->regshift = 2;
1278 device->con->write = early_omap_serial_write;
1279 return 0;
1280}
1281
1282OF_EARLYCON_DECLARE(omapserial, "ti,omap2-uart", early_omap_serial_setup);
1283OF_EARLYCON_DECLARE(omapserial, "ti,omap3-uart", early_omap_serial_setup);
1284OF_EARLYCON_DECLARE(omapserial, "ti,omap4-uart", early_omap_serial_setup);
1285#endif /* CONFIG_SERIAL_EARLYCON */
1286
Shubhrajyoti D40477d02012-10-03 17:24:38 +05301287static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001288
1289static struct uart_driver serial_omap_reg;
1290
Govindraj.Rb6126332010-09-27 20:20:49 +05301291static void serial_omap_console_putchar(struct uart_port *port, int ch)
1292{
Felipe Balbic990f352012-08-23 13:32:41 +03001293 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301294
1295 wait_for_xmitr(up);
1296 serial_out(up, UART_TX, ch);
1297}
1298
1299static void
1300serial_omap_console_write(struct console *co, const char *s,
1301 unsigned int count)
1302{
1303 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1304 unsigned long flags;
1305 unsigned int ier;
1306 int locked = 1;
1307
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001308 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301309
Govindraj.Rb6126332010-09-27 20:20:49 +05301310 local_irq_save(flags);
1311 if (up->port.sysrq)
1312 locked = 0;
1313 else if (oops_in_progress)
1314 locked = spin_trylock(&up->port.lock);
1315 else
1316 spin_lock(&up->port.lock);
1317
1318 /*
1319 * First save the IER then disable the interrupts
1320 */
1321 ier = serial_in(up, UART_IER);
1322 serial_out(up, UART_IER, 0);
1323
1324 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1325
1326 /*
1327 * Finally, wait for transmitter to become empty
1328 * and restore the IER
1329 */
1330 wait_for_xmitr(up);
1331 serial_out(up, UART_IER, ier);
1332 /*
1333 * The receive handling will happen properly because the
1334 * receive ready bit will still be set; it is not cleared
1335 * on read. However, modem control will not, we must
1336 * call it if we have saved something in the saved flags
1337 * while processing with interrupts off.
1338 */
1339 if (up->msr_saved_flags)
1340 check_modem_status(up);
1341
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001342 pm_runtime_mark_last_busy(up->dev);
1343 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301344 if (locked)
1345 spin_unlock(&up->port.lock);
1346 local_irq_restore(flags);
1347}
1348
1349static int __init
1350serial_omap_console_setup(struct console *co, char *options)
1351{
1352 struct uart_omap_port *up;
1353 int baud = 115200;
1354 int bits = 8;
1355 int parity = 'n';
1356 int flow = 'n';
1357
1358 if (serial_omap_console_ports[co->index] == NULL)
1359 return -ENODEV;
1360 up = serial_omap_console_ports[co->index];
1361
1362 if (options)
1363 uart_parse_options(options, &baud, &parity, &bits, &flow);
1364
1365 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1366}
1367
1368static struct console serial_omap_console = {
1369 .name = OMAP_SERIAL_NAME,
1370 .write = serial_omap_console_write,
1371 .device = uart_console_device,
1372 .setup = serial_omap_console_setup,
1373 .flags = CON_PRINTBUFFER,
1374 .index = -1,
1375 .data = &serial_omap_reg,
1376};
1377
1378static void serial_omap_add_console_port(struct uart_omap_port *up)
1379{
Rajendra Nayakba774332011-12-14 17:25:43 +05301380 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301381}
1382
1383#define OMAP_CONSOLE (&serial_omap_console)
1384
1385#else
1386
1387#define OMAP_CONSOLE NULL
1388
1389static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1390{}
1391
1392#endif
1393
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001394/* Enable or disable the rs485 support */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001395static int
Peter Hurley308bbc92016-01-12 15:14:46 -08001396serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485)
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001397{
1398 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001399 unsigned int mode;
1400 int val;
1401
1402 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001403
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001404 /* Disable interrupts from this port */
1405 mode = up->ier;
1406 up->ier = 0;
1407 serial_out(up, UART_IER, 0);
1408
Peter Hurley308bbc92016-01-12 15:14:46 -08001409 /* Clamp the delays to [0, 100ms] */
1410 rs485->delay_rts_before_send = min(rs485->delay_rts_before_send, 100U);
1411 rs485->delay_rts_after_send = min(rs485->delay_rts_after_send, 100U);
1412
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001413 /* store new config */
Peter Hurley308bbc92016-01-12 15:14:46 -08001414 port->rs485 = *rs485;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001415
1416 /*
1417 * Just as a precaution, only allow rs485
1418 * to be enabled if the gpio pin is valid
1419 */
1420 if (gpio_is_valid(up->rts_gpio)) {
1421 /* enable / disable rts */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001422 val = (port->rs485.flags & SER_RS485_ENABLED) ?
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001423 SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001424 val = (port->rs485.flags & val) ? 1 : 0;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001425 gpio_set_value(up->rts_gpio, val);
1426 } else
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001427 port->rs485.flags &= ~SER_RS485_ENABLED;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001428
1429 /* Enable interrupts */
1430 up->ier = mode;
1431 serial_out(up, UART_IER, up->ier);
1432
Philippe Proulx018e7442013-10-23 18:49:58 -04001433 /* If RS-485 is disabled, make sure the THR interrupt is fired when
1434 * TX FIFO is below the trigger level.
1435 */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001436 if (!(port->rs485.flags & SER_RS485_ENABLED) &&
Philippe Proulx018e7442013-10-23 18:49:58 -04001437 (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
1438 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
1439 serial_out(up, UART_OMAP_SCR, up->scr);
1440 }
1441
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001442 pm_runtime_mark_last_busy(up->dev);
1443 pm_runtime_put_autosuspend(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001444
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001445 return 0;
1446}
1447
Bhumika Goyal2331e062017-01-25 23:18:52 +05301448static const struct uart_ops serial_omap_pops = {
Govindraj.Rb6126332010-09-27 20:20:49 +05301449 .tx_empty = serial_omap_tx_empty,
1450 .set_mctrl = serial_omap_set_mctrl,
1451 .get_mctrl = serial_omap_get_mctrl,
1452 .stop_tx = serial_omap_stop_tx,
1453 .start_tx = serial_omap_start_tx,
Russell King3af08bd2012-10-05 13:32:08 +01001454 .throttle = serial_omap_throttle,
1455 .unthrottle = serial_omap_unthrottle,
Govindraj.Rb6126332010-09-27 20:20:49 +05301456 .stop_rx = serial_omap_stop_rx,
1457 .enable_ms = serial_omap_enable_ms,
1458 .break_ctl = serial_omap_break_ctl,
1459 .startup = serial_omap_startup,
1460 .shutdown = serial_omap_shutdown,
1461 .set_termios = serial_omap_set_termios,
1462 .pm = serial_omap_pm,
1463 .type = serial_omap_type,
1464 .release_port = serial_omap_release_port,
1465 .request_port = serial_omap_request_port,
1466 .config_port = serial_omap_config_port,
1467 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001468#ifdef CONFIG_CONSOLE_POLL
1469 .poll_put_char = serial_omap_poll_put_char,
1470 .poll_get_char = serial_omap_poll_get_char,
1471#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301472};
1473
1474static struct uart_driver serial_omap_reg = {
1475 .owner = THIS_MODULE,
1476 .driver_name = "OMAP-SERIAL",
1477 .dev_name = OMAP_SERIAL_NAME,
1478 .nr = OMAP_MAX_HSUART_PORTS,
1479 .cons = OMAP_CONSOLE,
1480};
1481
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301482#ifdef CONFIG_PM_SLEEP
Sourav Poddarddd85e22013-05-15 21:05:38 +05301483static int serial_omap_prepare(struct device *dev)
1484{
1485 struct uart_omap_port *up = dev_get_drvdata(dev);
1486
1487 up->is_suspending = true;
1488
1489 return 0;
1490}
1491
1492static void serial_omap_complete(struct device *dev)
1493{
1494 struct uart_omap_port *up = dev_get_drvdata(dev);
1495
1496 up->is_suspending = false;
1497}
1498
Govindraj.Rfcdca752011-02-28 18:12:23 +05301499static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301500{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301501 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301502
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301503 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001504 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301505
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001506 if (device_may_wakeup(dev))
1507 serial_omap_enable_wakeup(up, true);
1508 else
1509 serial_omap_enable_wakeup(up, false);
1510
Govindraj.Rb6126332010-09-27 20:20:49 +05301511 return 0;
1512}
1513
Govindraj.Rfcdca752011-02-28 18:12:23 +05301514static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301515{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301516 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301517
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001518 if (device_may_wakeup(dev))
1519 serial_omap_enable_wakeup(up, false);
1520
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301521 uart_resume_port(&serial_omap_reg, &up->port);
1522
Govindraj.Rb6126332010-09-27 20:20:49 +05301523 return 0;
1524}
Sourav Poddarddd85e22013-05-15 21:05:38 +05301525#else
1526#define serial_omap_prepare NULL
Arnd Bergmann2cb5a2f2013-06-01 11:18:13 +02001527#define serial_omap_complete NULL
Sourav Poddarddd85e22013-05-15 21:05:38 +05301528#endif /* CONFIG_PM_SLEEP */
Govindraj.Rb6126332010-09-27 20:20:49 +05301529
Bill Pemberton9671f092012-11-19 13:21:50 -05001530static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301531{
1532 u32 mvr, scheme;
1533 u16 revision, major, minor;
1534
Ruchika Kharwar76bac192013-07-08 10:28:57 +03001535 mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301536
1537 /* Check revision register scheme */
1538 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1539
1540 switch (scheme) {
1541 case 0: /* Legacy Scheme: OMAP2/3 */
1542 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1543 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1544 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1545 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1546 break;
1547 case 1:
1548 /* New Scheme: OMAP4+ */
1549 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1550 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1551 OMAP_UART_MVR_MAJ_SHIFT;
1552 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1553 break;
1554 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001555 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301556 "Unknown %s revision, defaulting to highest\n",
1557 up->name);
1558 /* highest possible revision */
1559 major = 0xff;
1560 minor = 0xff;
1561 }
1562
1563 /* normalize revision for the driver */
1564 revision = UART_BUILD_REVISION(major, minor);
1565
1566 switch (revision) {
1567 case OMAP_UART_REV_46:
1568 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1569 UART_ERRATA_i291_DMA_FORCEIDLE);
1570 break;
1571 case OMAP_UART_REV_52:
1572 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1573 UART_ERRATA_i291_DMA_FORCEIDLE);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001574 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301575 break;
1576 case OMAP_UART_REV_63:
1577 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001578 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301579 break;
1580 default:
1581 break;
1582 }
1583}
1584
Bill Pemberton9671f092012-11-19 13:21:50 -05001585static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301586{
1587 struct omap_uart_port_info *omap_up_info;
1588
1589 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1590 if (!omap_up_info)
1591 return NULL; /* out of memory */
1592
1593 of_property_read_u32(dev->of_node, "clock-frequency",
1594 &omap_up_info->uartclk);
Sebastian Reichel1b775de2017-03-28 17:59:30 +02001595
1596 omap_up_info->flags = UPF_BOOT_AUTOCONF;
1597
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301598 return omap_up_info;
1599}
1600
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001601static int serial_omap_probe_rs485(struct uart_omap_port *up,
1602 struct device_node *np)
1603{
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001604 struct serial_rs485 *rs485conf = &up->port.rs485;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001605 int ret;
1606
1607 rs485conf->flags = 0;
1608 up->rts_gpio = -EINVAL;
1609
1610 if (!np)
1611 return 0;
1612
Lukas Wunner743f93f2017-11-24 23:26:40 +01001613 uart_get_rs485_mode(up->dev, rs485conf);
1614
Lukas Wunnerf1e5b612017-11-24 23:26:40 +01001615 if (of_property_read_bool(np, "rs485-rts-active-high")) {
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001616 rs485conf->flags |= SER_RS485_RTS_ON_SEND;
Lukas Wunnerf1e5b612017-11-24 23:26:40 +01001617 rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
1618 } else {
1619 rs485conf->flags &= ~SER_RS485_RTS_ON_SEND;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001620 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
Lukas Wunnerf1e5b612017-11-24 23:26:40 +01001621 }
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001622
1623 /* check for tx enable gpio */
Rafael Gago6eaf0b92017-12-21 12:55:30 +01001624 up->rts_gpio = of_get_named_gpio(np, "rts-gpio", 0);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001625 if (gpio_is_valid(up->rts_gpio)) {
Felipe Balbi404dc572014-04-23 09:58:30 -05001626 ret = devm_gpio_request(up->dev, up->rts_gpio, "omap-serial");
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001627 if (ret < 0)
1628 return ret;
Rafael Gago6eaf0b92017-12-21 12:55:30 +01001629 ret = rs485conf->flags & SER_RS485_RTS_AFTER_SEND ? 1 : 0;
1630 ret = gpio_direction_output(up->rts_gpio, ret);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001631 if (ret < 0)
1632 return ret;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001633 } else if (up->rts_gpio == -EPROBE_DEFER) {
1634 return -EPROBE_DEFER;
1635 } else {
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001636 up->rts_gpio = -EINVAL;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001637 }
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001638
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001639 return 0;
1640}
1641
Bill Pemberton9671f092012-11-19 13:21:50 -05001642static int serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301643{
Jingoo Han574de552013-07-30 17:06:57 +09001644 struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
Felipe Balbicc516382014-04-23 09:58:31 -05001645 struct uart_omap_port *up;
1646 struct resource *mem;
Felipe Balbid044d232014-04-23 09:58:33 -05001647 void __iomem *base;
Felipe Balbicc516382014-04-23 09:58:31 -05001648 int uartirq = 0;
1649 int wakeirq = 0;
1650 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301651
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001652 /* The optional wakeirq may be specified in the board dts file */
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001653 if (pdev->dev.of_node) {
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001654 uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1655 if (!uartirq)
1656 return -EPROBE_DEFER;
1657 wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301658 omap_up_info = of_get_uart_port_info(&pdev->dev);
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001659 pdev->dev.platform_data = omap_up_info;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001660 } else {
Felipe Balbi54af6922014-04-23 09:58:32 -05001661 uartirq = platform_get_irq(pdev, 0);
1662 if (uartirq < 0)
1663 return -EPROBE_DEFER;
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001664 }
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301665
Felipe Balbid044d232014-04-23 09:58:33 -05001666 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1667 if (!up)
1668 return -ENOMEM;
Govindraj.Rb6126332010-09-27 20:20:49 +05301669
Felipe Balbid044d232014-04-23 09:58:33 -05001670 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1671 base = devm_ioremap_resource(&pdev->dev, mem);
1672 if (IS_ERR(base))
1673 return PTR_ERR(base);
Govindraj.Rb6126332010-09-27 20:20:49 +05301674
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001675 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301676 up->port.dev = &pdev->dev;
1677 up->port.type = PORT_OMAP;
1678 up->port.iotype = UPIO_MEM;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001679 up->port.irq = uartirq;
Govindraj.Rb6126332010-09-27 20:20:49 +05301680 up->port.regshift = 2;
1681 up->port.fifosize = 64;
1682 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301683
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301684 if (pdev->dev.of_node)
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001685 ret = of_alias_get_id(pdev->dev.of_node, "serial");
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301686 else
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001687 ret = pdev->id;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301688
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001689 if (ret < 0) {
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301690 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001691 ret);
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301692 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301693 }
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001694 up->port.line = ret;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301695
Nishanth Menon7af0ea52014-10-22 07:46:50 -05001696 if (up->port.line >= OMAP_MAX_HSUART_PORTS) {
1697 dev_err(&pdev->dev, "uart ID %d > MAX %d.\n", up->port.line,
1698 OMAP_MAX_HSUART_PORTS);
1699 ret = -ENXIO;
1700 goto err_port_line;
1701 }
1702
Doug Kehn1cf94d32015-03-24 08:19:27 -05001703 up->wakeirq = wakeirq;
1704 if (!up->wakeirq)
1705 dev_info(up->port.dev, "no wakeirq for uart%d\n",
1706 up->port.line);
1707
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001708 ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
1709 if (ret < 0)
1710 goto err_rs485;
1711
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301712 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301713 up->port.mapbase = mem->start;
Felipe Balbid044d232014-04-23 09:58:33 -05001714 up->port.membase = base;
Govindraj.Rb6126332010-09-27 20:20:49 +05301715 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301716 up->port.uartclk = omap_up_info->uartclk;
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001717 up->port.rs485_config = serial_omap_config_rs485;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301718 if (!up->port.uartclk) {
1719 up->port.uartclk = DEFAULT_CLK_SPEED;
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001720 dev_warn(&pdev->dev,
Philippe Proulx80d86112013-10-31 09:39:58 -04001721 "No clock speed specified: using default: %d\n",
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001722 DEFAULT_CLK_SPEED);
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301723 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301724
Govindraj.R2fd14962011-11-09 17:41:21 +05301725 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1726 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1727 pm_qos_add_request(&up->pm_qos_request,
1728 PM_QOS_CPU_DMA_LATENCY, up->latency);
Govindraj.R2fd14962011-11-09 17:41:21 +05301729 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1730
Felipe Balbi93220dc2012-09-06 15:45:27 +03001731 platform_set_drvdata(pdev, up);
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001732 if (omap_up_info->autosuspend_timeout == 0)
1733 omap_up_info->autosuspend_timeout = -1;
Felipe Balbi5b6acc72014-04-23 09:58:29 -05001734
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001735 device_init_wakeup(up->dev, true);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301736 pm_runtime_use_autosuspend(&pdev->dev);
1737 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301738 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301739
1740 pm_runtime_irq_safe(&pdev->dev);
Grygorii Strashko3026d142013-07-22 15:31:15 +05301741 pm_runtime_enable(&pdev->dev);
1742
Govindraj.Rfcdca752011-02-28 18:12:23 +05301743 pm_runtime_get_sync(&pdev->dev);
1744
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301745 omap_serial_fill_features_erratas(up);
1746
Rajendra Nayakba774332011-12-14 17:25:43 +05301747 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301748 serial_omap_add_console_port(up);
1749
1750 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1751 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301752 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301753
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001754 pm_runtime_mark_last_busy(up->dev);
1755 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301756 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301757
1758err_add_port:
Johan Hovold77e6fe72017-04-10 11:21:39 +02001759 pm_runtime_dont_use_autosuspend(&pdev->dev);
1760 pm_runtime_put_sync(&pdev->dev);
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301761 pm_runtime_disable(&pdev->dev);
Semen Protsenko66cf1d82015-04-30 18:35:27 +03001762 pm_qos_remove_request(&up->pm_qos_request);
1763 device_init_wakeup(up->dev, false);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001764err_rs485:
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301765err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301766 return ret;
1767}
1768
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001769static int serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301770{
1771 struct uart_omap_port *up = platform_get_drvdata(dev);
1772
Johan Hovold099bd732017-04-10 11:21:38 +02001773 pm_runtime_get_sync(up->dev);
1774
1775 uart_remove_one_port(&serial_omap_reg, &up->port);
1776
1777 pm_runtime_dont_use_autosuspend(up->dev);
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001778 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001779 pm_runtime_disable(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001780 pm_qos_remove_request(&up->pm_qos_request);
Sanjay Singh Rawat93a2e472014-03-21 13:55:10 +05301781 device_init_wakeup(&dev->dev, false);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301782
Govindraj.Rb6126332010-09-27 20:20:49 +05301783 return 0;
1784}
1785
Govindraj.R94734742011-11-07 19:00:33 +05301786/*
1787 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1788 * The access to uart register after MDR1 Access
1789 * causes UART to corrupt data.
1790 *
1791 * Need a delay =
1792 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1793 * give 10 times as much
1794 */
1795static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1796{
1797 u8 timeout = 255;
1798
1799 serial_out(up, UART_OMAP_MDR1, mdr1);
1800 udelay(2);
1801 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1802 UART_FCR_CLEAR_RCVR);
1803 /*
1804 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1805 * TX_FIFO_E bit is 1.
1806 */
1807 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1808 (UART_LSR_THRE | UART_LSR_DR))) {
1809 timeout--;
1810 if (!timeout) {
1811 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001812 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301813 serial_in(up, UART_LSR));
1814 break;
1815 }
1816 udelay(1);
1817 }
1818}
1819
Rafael J. Wysockid39fe4e2014-12-13 00:41:36 +01001820#ifdef CONFIG_PM
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301821static void serial_omap_restore_context(struct uart_omap_port *up)
1822{
Govindraj.R94734742011-11-07 19:00:33 +05301823 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1824 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1825 else
1826 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1827
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301828 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1829 serial_out(up, UART_EFR, UART_EFR_ECB);
1830 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1831 serial_out(up, UART_IER, 0x0);
1832 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301833 serial_out(up, UART_DLL, up->dll);
1834 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301835 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1836 serial_out(up, UART_IER, up->ier);
1837 serial_out(up, UART_FCR, up->fcr);
1838 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1839 serial_out(up, UART_MCR, up->mcr);
1840 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301841 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301842 serial_out(up, UART_EFR, up->efr);
1843 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301844 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1845 serial_omap_mdr1_errataset(up, up->mdr1);
1846 else
1847 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001848 serial_out(up, UART_OMAP_WER, up->wer);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301849}
1850
Govindraj.Rfcdca752011-02-28 18:12:23 +05301851static int serial_omap_runtime_suspend(struct device *dev)
1852{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301853 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301854
Wei Yongjun7f253012013-06-05 10:04:49 +08001855 if (!up)
1856 return -EINVAL;
1857
Sourav Poddarddd85e22013-05-15 21:05:38 +05301858 /*
1859 * When using 'no_console_suspend', the console UART must not be
1860 * suspended. Since driver suspend is managed by runtime suspend,
1861 * preventing runtime suspend (by returning error) will keep device
1862 * active during suspend.
1863 */
1864 if (up->is_suspending && !console_suspend_enabled &&
1865 uart_console(&up->port))
1866 return -EBUSY;
1867
Felipe Balbie5b57c02012-08-23 13:32:42 +03001868 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301869
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001870 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301871
Govindraj.R2fd14962011-11-09 17:41:21 +05301872 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1873 schedule_work(&up->qos_work);
1874
Govindraj.Rfcdca752011-02-28 18:12:23 +05301875 return 0;
1876}
1877
1878static int serial_omap_runtime_resume(struct device *dev)
1879{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301880 struct uart_omap_port *up = dev_get_drvdata(dev);
1881
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301882 int loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301883
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001884 serial_omap_enable_wakeup(up, false);
1885
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301886 if (loss_cnt < 0) {
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001887 dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301888 loss_cnt);
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301889 serial_omap_restore_context(up);
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301890 } else if (up->context_loss_cnt != loss_cnt) {
1891 serial_omap_restore_context(up);
1892 }
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301893 up->latency = up->calc_latency;
1894 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301895
Govindraj.Rfcdca752011-02-28 18:12:23 +05301896 return 0;
1897}
1898#endif
1899
1900static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1901 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1902 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1903 serial_omap_runtime_resume, NULL)
Sourav Poddarddd85e22013-05-15 21:05:38 +05301904 .prepare = serial_omap_prepare,
1905 .complete = serial_omap_complete,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301906};
1907
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301908#if defined(CONFIG_OF)
1909static const struct of_device_id omap_serial_of_match[] = {
1910 { .compatible = "ti,omap2-uart" },
1911 { .compatible = "ti,omap3-uart" },
1912 { .compatible = "ti,omap4-uart" },
1913 {},
1914};
1915MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1916#endif
1917
Govindraj.Rb6126332010-09-27 20:20:49 +05301918static struct platform_driver serial_omap_driver = {
1919 .probe = serial_omap_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001920 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301921 .driver = {
Jean Delvare1349ba02016-01-21 09:46:12 +01001922 .name = OMAP_SERIAL_DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301923 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301924 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301925 },
1926};
1927
1928static int __init serial_omap_init(void)
1929{
1930 int ret;
1931
1932 ret = uart_register_driver(&serial_omap_reg);
1933 if (ret != 0)
1934 return ret;
1935 ret = platform_driver_register(&serial_omap_driver);
1936 if (ret != 0)
1937 uart_unregister_driver(&serial_omap_reg);
1938 return ret;
1939}
1940
1941static void __exit serial_omap_exit(void)
1942{
1943 platform_driver_unregister(&serial_omap_driver);
1944 uart_unregister_driver(&serial_omap_reg);
1945}
1946
1947module_init(serial_omap_init);
1948module_exit(serial_omap_exit);
1949
1950MODULE_DESCRIPTION("OMAP High Speed UART driver");
1951MODULE_LICENSE("GPL");
1952MODULE_AUTHOR("Texas Instruments Inc");