blob: 04a7eb95af7665cd99a2dcc25ae2e870fe926ac1 [file] [log] [blame]
Saeed Bishara651c74c2008-06-22 22:45:06 +02001/*
2 * arch/arm/mach-kirkwood/common.c
3 *
4 * Core functions for Marvell Kirkwood SoCs
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/platform_device.h>
14#include <linux/serial_8250.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020015#include <linux/ata_platform.h>
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -040016#include <linux/mtd/nand.h>
Andrew Lunnee962722011-05-15 13:32:48 +020017#include <linux/dma-mapping.h>
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +020018#include <net/dsa.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020019#include <asm/page.h>
20#include <asm/timex.h>
Eric Cooper9c153642011-02-02 17:16:11 -050021#include <asm/kexec.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020022#include <asm/mach/map.h>
23#include <asm/mach/time.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/kirkwood.h>
Nicolas Pitrefdd8b072009-04-22 20:08:17 +010025#include <mach/bridge-regs.h>
apatard@mandriva.com49106c72010-05-31 13:49:12 +020026#include <plat/audio.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020027#include <plat/cache-feroceon-l2.h>
Nicolas Pitre8235ee02009-02-14 03:15:55 -050028#include <plat/mvsdio.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020029#include <plat/orion_nand.h>
Andrew Lunn72053352012-02-08 15:52:47 +010030#include <plat/ehci-orion.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020031#include <plat/common.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020032#include <plat/time.h>
Andrew Lunn45173d52011-12-07 21:48:06 +010033#include <plat/addr-map.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020034#include "common.h"
35
36/*****************************************************************************
37 * I/O Address Mapping
38 ****************************************************************************/
39static struct map_desc kirkwood_io_desc[] __initdata = {
40 {
41 .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE,
42 .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
43 .length = KIRKWOOD_PCIE_IO_SIZE,
44 .type = MT_DEVICE,
45 }, {
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030046 .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE,
47 .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
48 .length = KIRKWOOD_PCIE1_IO_SIZE,
49 .type = MT_DEVICE,
50 }, {
Saeed Bishara651c74c2008-06-22 22:45:06 +020051 .virtual = KIRKWOOD_REGS_VIRT_BASE,
52 .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
53 .length = KIRKWOOD_REGS_SIZE,
54 .type = MT_DEVICE,
55 },
56};
57
58void __init kirkwood_map_io(void)
59{
60 iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
61}
62
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +020063/*
64 * Default clock control bits. Any bit _not_ set in this variable
65 * will be cleared from the hardware after platform devices have been
66 * registered. Some reserved bits must be set to 1.
67 */
68unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED;
Andrew Lunn7e3819d2011-05-15 13:32:44 +020069
Saeed Bishara651c74c2008-06-22 22:45:06 +020070
71/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +020072 * EHCI0
73 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +020074void __init kirkwood_ehci_init(void)
75{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +020076 kirkwood_clk_ctrl |= CGC_USB0;
Andrew Lunn72053352012-02-08 15:52:47 +010077 orion_ehci_init(USB_PHYS_BASE, IRQ_KIRKWOOD_USB, EHCI_PHY_NA);
Saeed Bishara651c74c2008-06-22 22:45:06 +020078}
79
80
81/*****************************************************************************
82 * GE00
83 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +020084void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
85{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +020086 kirkwood_clk_ctrl |= CGC_GE0;
Saeed Bishara651c74c2008-06-22 22:45:06 +020087
Andrew Lunndb33f4d2011-12-07 21:48:08 +010088 orion_ge00_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +020089 GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
90 IRQ_KIRKWOOD_GE00_ERR, kirkwood_tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +020091}
92
93
94/*****************************************************************************
Ronen Shitritd15fb9e2008-10-19 23:10:14 +020095 * GE01
96 ****************************************************************************/
Ronen Shitritd15fb9e2008-10-19 23:10:14 +020097void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
98{
Ronen Shitritd15fb9e2008-10-19 23:10:14 +020099
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200100 kirkwood_clk_ctrl |= CGC_GE1;
101
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100102 orion_ge01_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200103 GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
104 IRQ_KIRKWOOD_GE01_ERR, kirkwood_tclk);
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200105}
106
107
108/*****************************************************************************
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200109 * Ethernet switch
110 ****************************************************************************/
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200111void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
112{
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200113 orion_ge00_switch_init(d, irq);
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200114}
115
116
117/*****************************************************************************
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -0400118 * NAND flash
119 ****************************************************************************/
120static struct resource kirkwood_nand_resource = {
121 .flags = IORESOURCE_MEM,
122 .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
123 .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
124 KIRKWOOD_NAND_MEM_SIZE - 1,
125};
126
127static struct orion_nand_data kirkwood_nand_data = {
128 .cle = 0,
129 .ale = 1,
130 .width = 8,
131};
132
133static struct platform_device kirkwood_nand_flash = {
134 .name = "orion_nand",
135 .id = -1,
136 .dev = {
137 .platform_data = &kirkwood_nand_data,
138 },
139 .resource = &kirkwood_nand_resource,
140 .num_resources = 1,
141};
142
143void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
144 int chip_delay)
145{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200146 kirkwood_clk_ctrl |= CGC_RUNIT;
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -0400147 kirkwood_nand_data.parts = parts;
148 kirkwood_nand_data.nr_parts = nr_parts;
149 kirkwood_nand_data.chip_delay = chip_delay;
150 platform_device_register(&kirkwood_nand_flash);
151}
152
Ben Dooks010937e2010-04-20 10:26:19 +0100153void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
154 int (*dev_ready)(struct mtd_info *))
155{
156 kirkwood_clk_ctrl |= CGC_RUNIT;
157 kirkwood_nand_data.parts = parts;
158 kirkwood_nand_data.nr_parts = nr_parts;
159 kirkwood_nand_data.dev_ready = dev_ready;
160 platform_device_register(&kirkwood_nand_flash);
161}
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -0400162
163/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200164 * SoC RTC
165 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000166void __init kirkwood_rtc_init(void)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200167{
Andrew Lunn47480582011-05-15 13:32:43 +0200168 orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200169}
170
171
172/*****************************************************************************
173 * SATA
174 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200175void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
176{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200177 kirkwood_clk_ctrl |= CGC_SATA0;
178 if (sata_data->n_ports > 1)
179 kirkwood_clk_ctrl |= CGC_SATA1;
Andrew Lunn9e613f82011-05-15 13:32:50 +0200180
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100181 orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_KIRKWOOD_SATA);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200182}
183
184
185/*****************************************************************************
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500186 * SD/SDIO/MMC
187 ****************************************************************************/
188static struct resource mvsdio_resources[] = {
189 [0] = {
190 .start = SDIO_PHYS_BASE,
191 .end = SDIO_PHYS_BASE + SZ_1K - 1,
192 .flags = IORESOURCE_MEM,
193 },
194 [1] = {
195 .start = IRQ_KIRKWOOD_SDIO,
196 .end = IRQ_KIRKWOOD_SDIO,
197 .flags = IORESOURCE_IRQ,
198 },
199};
200
Andrew Lunn5c602552011-05-15 13:32:40 +0200201static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500202
203static struct platform_device kirkwood_sdio = {
204 .name = "mvsdio",
205 .id = -1,
206 .dev = {
207 .dma_mask = &mvsdio_dmamask,
Andrew Lunn5c602552011-05-15 13:32:40 +0200208 .coherent_dma_mask = DMA_BIT_MASK(32),
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500209 },
210 .num_resources = ARRAY_SIZE(mvsdio_resources),
211 .resource = mvsdio_resources,
212};
213
214void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
215{
216 u32 dev, rev;
217
218 kirkwood_pcie_id(&dev, &rev);
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300219 if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500220 mvsdio_data->clock = 100000000;
221 else
222 mvsdio_data->clock = 200000000;
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200223 kirkwood_clk_ctrl |= CGC_SDIO;
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500224 kirkwood_sdio.dev.platform_data = mvsdio_data;
225 platform_device_register(&kirkwood_sdio);
226}
227
228
229/*****************************************************************************
Lennert Buytenhek18365d12008-08-09 15:38:18 +0200230 * SPI
231 ****************************************************************************/
Lennert Buytenhek18365d12008-08-09 15:38:18 +0200232void __init kirkwood_spi_init()
233{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200234 kirkwood_clk_ctrl |= CGC_RUNIT;
Andrew Lunn980f9f62011-05-15 13:32:46 +0200235 orion_spi_init(SPI_PHYS_BASE, kirkwood_tclk);
Lennert Buytenhek18365d12008-08-09 15:38:18 +0200236}
237
238
239/*****************************************************************************
Martin Michlmayr6574e002009-03-23 19:13:21 +0100240 * I2C
241 ****************************************************************************/
Martin Michlmayr6574e002009-03-23 19:13:21 +0100242void __init kirkwood_i2c_init(void)
243{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200244 orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
Martin Michlmayr6574e002009-03-23 19:13:21 +0100245}
246
247
248/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200249 * UART0
250 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200251
252void __init kirkwood_uart0_init(void)
253{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200254 orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
255 IRQ_KIRKWOOD_UART_0, kirkwood_tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200256}
257
258
259/*****************************************************************************
260 * UART1
261 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200262void __init kirkwood_uart1_init(void)
263{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200264 orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
265 IRQ_KIRKWOOD_UART_1, kirkwood_tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200266}
267
Saeed Bishara651c74c2008-06-22 22:45:06 +0200268/*****************************************************************************
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400269 * Cryptographic Engines and Security Accelerator (CESA)
270 ****************************************************************************/
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400271void __init kirkwood_crypto_init(void)
272{
273 kirkwood_clk_ctrl |= CGC_CRYPTO;
Andrew Lunn44350062011-05-15 13:32:51 +0200274 orion_crypto_init(CRYPTO_PHYS_BASE, KIRKWOOD_SRAM_PHYS_BASE,
275 KIRKWOOD_SRAM_SIZE, IRQ_KIRKWOOD_CRYPTO);
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400276}
277
278
279/*****************************************************************************
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100280 * XOR0
281 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000282void __init kirkwood_xor0_init(void)
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100283{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200284 kirkwood_clk_ctrl |= CGC_XOR0;
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100285
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100286 orion_xor0_init(XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200287 IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01);
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100288}
289
290
291/*****************************************************************************
292 * XOR1
293 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000294void __init kirkwood_xor1_init(void)
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100295{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200296 kirkwood_clk_ctrl |= CGC_XOR1;
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100297
Andrew Lunnee962722011-05-15 13:32:48 +0200298 orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE,
299 IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11);
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100300}
301
302
303/*****************************************************************************
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200304 * Watchdog
305 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000306void __init kirkwood_wdt_init(void)
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200307{
Andrew Lunn5e00d372011-05-15 13:32:47 +0200308 orion_wdt_init(kirkwood_tclk);
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200309}
310
311
312/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200313 * Time handling
314 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200315void __init kirkwood_init_early(void)
316{
317 orion_time_set_base(TIMER_VIRT_BASE);
318}
319
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200320int kirkwood_tclk;
321
Nicolas Pitre9b8ebfe2011-03-03 15:08:53 -0500322static int __init kirkwood_find_tclk(void)
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200323{
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300324 u32 dev, rev;
325
326 kirkwood_pcie_id(&dev, &rev);
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300327
Simon Guinot2fa0f932010-10-21 11:42:28 +0200328 if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
329 if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
330 return 200000000;
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300331
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200332 return 166666667;
333}
334
Li Jie6de95c12009-11-05 07:29:54 -0800335static void __init kirkwood_timer_init(void)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200336{
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200337 kirkwood_tclk = kirkwood_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200338
339 orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
340 IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200341}
342
343struct sys_timer kirkwood_timer = {
344 .init = kirkwood_timer_init,
345};
346
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200347/*****************************************************************************
348 * Audio
349 ****************************************************************************/
350static struct resource kirkwood_i2s_resources[] = {
351 [0] = {
352 .start = AUDIO_PHYS_BASE,
353 .end = AUDIO_PHYS_BASE + SZ_16K - 1,
354 .flags = IORESOURCE_MEM,
355 },
356 [1] = {
357 .start = IRQ_KIRKWOOD_I2S,
358 .end = IRQ_KIRKWOOD_I2S,
359 .flags = IORESOURCE_IRQ,
360 },
361};
362
363static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200364 .burst = 128,
365};
366
367static struct platform_device kirkwood_i2s_device = {
368 .name = "kirkwood-i2s",
369 .id = -1,
370 .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
371 .resource = kirkwood_i2s_resources,
372 .dev = {
373 .platform_data = &kirkwood_i2s_data,
374 },
375};
376
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000377static struct platform_device kirkwood_pcm_device = {
Arnaud Patard (Rtp)c88e7b92010-08-30 16:00:05 +0200378 .name = "kirkwood-pcm-audio",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000379 .id = -1,
380};
381
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200382void __init kirkwood_audio_init(void)
383{
384 kirkwood_clk_ctrl |= CGC_AUDIO;
385 platform_device_register(&kirkwood_i2s_device);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000386 platform_device_register(&kirkwood_pcm_device);
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200387}
Saeed Bishara651c74c2008-06-22 22:45:06 +0200388
389/*****************************************************************************
390 * General
391 ****************************************************************************/
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300392/*
393 * Identify device ID and revision.
394 */
Jason Cooper2b45e052012-02-29 17:39:08 +0000395char * __init kirkwood_id(void)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200396{
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300397 u32 dev, rev;
Saeed Bishara651c74c2008-06-22 22:45:06 +0200398
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300399 kirkwood_pcie_id(&dev, &rev);
400
401 if (dev == MV88F6281_DEV_ID) {
402 if (rev == MV88F6281_REV_Z0)
403 return "MV88F6281-Z0";
404 else if (rev == MV88F6281_REV_A0)
405 return "MV88F6281-A0";
Siddarth Goreaec1bad2009-06-09 14:41:02 +0530406 else if (rev == MV88F6281_REV_A1)
407 return "MV88F6281-A1";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300408 else
409 return "MV88F6281-Rev-Unsupported";
410 } else if (dev == MV88F6192_DEV_ID) {
411 if (rev == MV88F6192_REV_Z0)
412 return "MV88F6192-Z0";
413 else if (rev == MV88F6192_REV_A0)
414 return "MV88F6192-A0";
Saeed Bishara1c2003a2010-06-01 18:09:26 +0300415 else if (rev == MV88F6192_REV_A1)
416 return "MV88F6192-A1";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300417 else
418 return "MV88F6192-Rev-Unsupported";
419 } else if (dev == MV88F6180_DEV_ID) {
420 if (rev == MV88F6180_REV_A0)
421 return "MV88F6180-Rev-A0";
Saeed Bishara1c2003a2010-06-01 18:09:26 +0300422 else if (rev == MV88F6180_REV_A1)
423 return "MV88F6180-Rev-A1";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300424 else
425 return "MV88F6180-Rev-Unsupported";
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300426 } else if (dev == MV88F6282_DEV_ID) {
427 if (rev == MV88F6282_REV_A0)
428 return "MV88F6282-Rev-A0";
Martin Michlmayra87d89e2011-11-03 12:57:43 +0000429 else if (rev == MV88F6282_REV_A1)
430 return "MV88F6282-Rev-A1";
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300431 else
432 return "MV88F6282-Rev-Unsupported";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300433 } else {
434 return "Device-Unknown";
435 }
Saeed Bishara651c74c2008-06-22 22:45:06 +0200436}
437
Jason Cooper2b45e052012-02-29 17:39:08 +0000438void __init kirkwood_l2_init(void)
Saeed Bishara13387602008-06-23 01:05:08 -1100439{
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300440#ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
441 writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
442 feroceon_l2_init(1);
443#else
444 writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
445 feroceon_l2_init(0);
446#endif
Saeed Bishara13387602008-06-23 01:05:08 -1100447}
448
Saeed Bishara651c74c2008-06-22 22:45:06 +0200449void __init kirkwood_init(void)
450{
451 printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200452 kirkwood_id(), kirkwood_tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200453
Lennert Buytenhek2bf30102009-11-12 20:31:14 +0100454 /*
455 * Disable propagation of mbus errors to the CPU local bus,
456 * as this causes mbus errors (which can occur for example
457 * for PCI aborts) to throw CPU aborts, which we're not set
458 * up to deal with.
459 */
460 writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
461
Saeed Bishara651c74c2008-06-22 22:45:06 +0200462 kirkwood_setup_cpu_mbus();
463
464#ifdef CONFIG_CACHE_FEROCEON_L2
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300465 kirkwood_l2_init();
Saeed Bishara651c74c2008-06-22 22:45:06 +0200466#endif
Nicolas Pitre5b99d532009-02-26 22:55:59 -0500467
468 /* internal devices that every board has */
469 kirkwood_rtc_init();
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200470 kirkwood_wdt_init();
Nicolas Pitre5b99d532009-02-26 22:55:59 -0500471 kirkwood_xor0_init();
472 kirkwood_xor1_init();
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400473 kirkwood_crypto_init();
Eric Cooper9c153642011-02-02 17:16:11 -0500474
475#ifdef CONFIG_KEXEC
476 kexec_reinit = kirkwood_enable_pcie;
477#endif
Saeed Bishara651c74c2008-06-22 22:45:06 +0200478}
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200479
480static int __init kirkwood_clock_gate(void)
481{
482 unsigned int curr = readl(CLOCK_GATING_CTRL);
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300483 u32 dev, rev;
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200484
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300485 kirkwood_pcie_id(&dev, &rev);
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200486 printk(KERN_DEBUG "Gating clock of unused units\n");
487 printk(KERN_DEBUG "before: 0x%08x\n", curr);
488
489 /* Make sure those units are accessible */
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300490 writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL);
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200491
492 /* For SATA: first shutdown the phy */
493 if (!(kirkwood_clk_ctrl & CGC_SATA0)) {
494 /* Disable PLL and IVREF */
495 writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
496 /* Disable PHY */
497 writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
498 }
499 if (!(kirkwood_clk_ctrl & CGC_SATA1)) {
500 /* Disable PLL and IVREF */
501 writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
502 /* Disable PHY */
503 writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
504 }
505
506 /* For PCIe: first shutdown the phy */
507 if (!(kirkwood_clk_ctrl & CGC_PEX0)) {
508 writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
509 while (1)
510 if (readl(PCIE_STATUS) & 0x1)
511 break;
512 writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
513 }
514
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300515 /* For PCIe 1: first shutdown the phy */
516 if (dev == MV88F6282_DEV_ID) {
517 if (!(kirkwood_clk_ctrl & CGC_PEX1)) {
518 writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
519 while (1)
520 if (readl(PCIE1_STATUS) & 0x1)
521 break;
522 writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
523 }
524 } else /* keep this bit set for devices that don't have PCIe1 */
525 kirkwood_clk_ctrl |= CGC_PEX1;
526
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200527 /* Now gate clock the required units */
528 writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL);
529 printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL));
530
531 return 0;
532}
533late_initcall(kirkwood_clock_gate);
Russell Kingcb15dff2011-11-05 10:03:47 +0000534
535void kirkwood_restart(char mode, const char *cmd)
536{
537 /*
538 * Enable soft reset to assert RSTOUTn.
539 */
540 writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
541
542 /*
543 * Assert soft reset.
544 */
545 writel(SOFT_RESET, SYSTEM_SOFT_RESET);
546
547 while (1)
548 ;
549}