blob: 3ed190ce062bd5add5a426e07b1cf6c5d1e5b89a [file] [log] [blame]
Daniel Lezcanofa50ae92012-01-25 00:56:06 +01001/*
2 * AT91 Power Management
3 *
4 * Copyright (C) 2005 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11#ifndef __ARCH_ARM_MACH_AT91_PM
12#define __ARCH_ARM_MACH_AT91_PM
13
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020014#include <asm/proc-fns.h>
15
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +080016#include <mach/at91_ramc.h>
Jean-Christophe PLAGNIOL-VILLARD1a269ad2011-11-16 02:58:31 +080017#include <mach/at91rm9200_sdramc.h>
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010018
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020019extern void at91_pm_set_standby(void (*at91_standby)(void));
20
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010021/*
22 * The AT91RM9200 goes into self-refresh mode with this command, and will
23 * terminate self-refresh automatically on the next SDRAM access.
24 *
25 * Self-refresh mode is exited as soon as a memory access is made, but we don't
26 * know for sure when that happens. However, we need to restore the low-power
27 * mode if it was enabled before going idle. Restoring low-power mode while
28 * still in self-refresh is "not recommended", but seems to work.
29 */
30
Daniel Lezcano00482a42012-01-25 00:56:08 +010031static inline void at91rm9200_standby(void)
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010032{
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +080033 u32 lpr = at91_ramc_read(0, AT91RM9200_SDRAMC_LPR);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010034
Daniel Lezcano00482a42012-01-25 00:56:08 +010035 asm volatile(
36 "b 1f\n\t"
37 ".align 5\n\t"
38 "1: mcr p15, 0, %0, c7, c10, 4\n\t"
39 " str %0, [%1, %2]\n\t"
40 " str %3, [%1, %4]\n\t"
41 " mcr p15, 0, %0, c7, c0, 4\n\t"
42 " str %5, [%1, %2]"
43 :
Jean-Christophe PLAGNIOL-VILLARD1a269ad2011-11-16 02:58:31 +080044 : "r" (0), "r" (AT91_BASE_SYS), "r" (AT91RM9200_SDRAMC_LPR),
45 "r" (1), "r" (AT91RM9200_SDRAMC_SRR),
Daniel Lezcano00482a42012-01-25 00:56:08 +010046 "r" (lpr));
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010047}
48
Nicolas Ferre7dca3342010-06-21 14:59:27 +010049/* We manage both DDRAM/SDRAM controllers, we need more than one value to
50 * remember.
51 */
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020052static inline void at91_ddr_standby(void)
Nicolas Ferre7dca3342010-06-21 14:59:27 +010053{
Daniel Lezcano00482a42012-01-25 00:56:08 +010054 /* Those two values allow us to delay self-refresh activation
Nicolas Ferre7dca3342010-06-21 14:59:27 +010055 * to the maximum. */
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020056 u32 lpr0, lpr1 = 0;
57 u32 saved_lpr0, saved_lpr1 = 0;
Nicolas Ferre7dca3342010-06-21 14:59:27 +010058
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020059 if (at91_ramc_base[1]) {
60 saved_lpr1 = at91_ramc_read(1, AT91_DDRSDRC_LPR);
61 lpr1 = saved_lpr1 & ~AT91_DDRSDRC_LPCB;
62 lpr1 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
63 }
Nicolas Ferre7dca3342010-06-21 14:59:27 +010064
65 saved_lpr0 = at91_ramc_read(0, AT91_DDRSDRC_LPR);
66 lpr0 = saved_lpr0 & ~AT91_DDRSDRC_LPCB;
67 lpr0 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
68
69 /* self-refresh mode now */
70 at91_ramc_write(0, AT91_DDRSDRC_LPR, lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020071 if (at91_ramc_base[1])
72 at91_ramc_write(1, AT91_DDRSDRC_LPR, lpr1);
Nicolas Ferre7dca3342010-06-21 14:59:27 +010073
Daniel Lezcano00482a42012-01-25 00:56:08 +010074 cpu_do_idle();
75
76 at91_ramc_write(0, AT91_DDRSDRC_LPR, saved_lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020077 if (at91_ramc_base[1])
78 at91_ramc_write(1, AT91_DDRSDRC_LPR, saved_lpr1);
Nicolas Ferre7dca3342010-06-21 14:59:27 +010079}
80
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000081/* We manage both DDRAM/SDRAM controllers, we need more than one value to
82 * remember.
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010083 */
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020084static inline void at91sam9_sdram_standby(void)
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000085{
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020086 u32 lpr0, lpr1 = 0;
87 u32 saved_lpr0, saved_lpr1 = 0;
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000088
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020089 if (at91_ramc_base[1]) {
90 saved_lpr1 = at91_ramc_read(1, AT91_SDRAMC_LPR);
91 lpr1 = saved_lpr1 & ~AT91_SDRAMC_LPCB;
92 lpr1 |= AT91_SDRAMC_LPCB_SELF_REFRESH;
93 }
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000094
95 saved_lpr0 = at91_ramc_read(0, AT91_SDRAMC_LPR);
96 lpr0 = saved_lpr0 & ~AT91_SDRAMC_LPCB;
97 lpr0 |= AT91_SDRAMC_LPCB_SELF_REFRESH;
98
99 /* self-refresh mode now */
100 at91_ramc_write(0, AT91_SDRAMC_LPR, lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +0200101 if (at91_ramc_base[1])
102 at91_ramc_write(1, AT91_SDRAMC_LPR, lpr1);
Arnd Bergmannf5fa4092013-01-25 22:44:17 +0000103
104 cpu_do_idle();
105
106 at91_ramc_write(0, AT91_SDRAMC_LPR, saved_lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +0200107 if (at91_ramc_base[1])
108 at91_ramc_write(1, AT91_SDRAMC_LPR, saved_lpr1);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +0100109}
110
Daniel Lezcanofa50ae92012-01-25 00:56:06 +0100111#endif