blob: 5998dc94dd5c44cd1f02d7bc63665bc8ac068fee [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
Lucy Liu60127862009-07-22 14:07:33 +000037#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <net/checksum.h>
41#include <net/ip6_checksum.h>
42#include <linux/ethtool.h>
43#include <linux/if_vlan.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000044#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070045
46#include "ixgbe.h"
47#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000048#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000049#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070050
51char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070052static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000053 "Intel(R) 10 Gigabit PCI Express Network Driver";
Auke Kok9a799d72007-09-15 14:07:45 -070054
Don Skidmore310e5ca2011-01-26 06:04:37 +000055#define DRV_VERSION "3.2.9-k2"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000057static const char ixgbe_copyright[] =
58 "Copyright (c) 1999-2011 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070059
60static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070061 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000062 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080063 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070064};
65
66/* ixgbe_pci_tbl - PCI Device ID Table
67 *
68 * Wildcard entries (PCI_ANY_ID) should come last
69 * Last entry must be all 0s
70 *
71 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
72 * Class, Class Mask, private data (not used) }
73 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000074static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Don Skidmore1e336d02009-01-26 20:57:51 -080075 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
76 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070077 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070078 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070079 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070080 board_82598 },
Jesse Brandeburg0befdb32008-10-31 00:46:40 -070081 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
82 board_82598 },
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +000083 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
84 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070085 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
Auke Kok3957d632007-10-31 15:22:10 -070086 board_82598 },
Jesse Brandeburg8d792cd2008-08-08 16:24:19 -070087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
88 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080089 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
90 board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
92 board_82598 },
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -070093 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
94 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080095 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
96 board_82598 },
Don Skidmore2f21bdd2009-02-01 01:18:23 -080097 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
98 board_82598 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +000099 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
100 board_82599 },
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
102 board_82599 },
Don Skidmore74757d42009-12-08 07:22:23 +0000103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
104 board_82599 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
106 board_82599 },
Don Skidmore38ad1c82009-10-08 15:35:58 +0000107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
108 board_82599 },
Don Skidmoredbfec662009-10-02 08:58:25 +0000109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
110 board_82599 },
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
112 board_82599 },
Don Skidmoredbffcb22010-12-03 03:32:34 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE),
114 board_82599 },
115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE),
116 board_82599 },
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700117 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
118 board_82599 },
Don Skidmore312eb932009-10-02 08:58:04 +0000119 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
120 board_82599 },
Don Skidmoreb93a2222010-11-16 19:27:17 -0800121 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T),
Don Skidmored9946532010-12-09 06:55:19 +0000122 board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700123
124 /* required last entry */
125 {0, }
126};
127MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
128
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400129#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800130static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000131 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800132static struct notifier_block dca_notifier = {
133 .notifier_call = ixgbe_notify_dca,
134 .next = NULL,
135 .priority = 0
136};
137#endif
138
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000139#ifdef CONFIG_PCI_IOV
140static unsigned int max_vfs;
141module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000142MODULE_PARM_DESC(max_vfs,
143 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000144#endif /* CONFIG_PCI_IOV */
145
Auke Kok9a799d72007-09-15 14:07:45 -0700146MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
147MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
148MODULE_LICENSE("GPL");
149MODULE_VERSION(DRV_VERSION);
150
151#define DEFAULT_DEBUG_LEVEL_SHIFT 3
152
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000153static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
154{
155 struct ixgbe_hw *hw = &adapter->hw;
156 u32 gcr;
157 u32 gpie;
158 u32 vmdctl;
159
160#ifdef CONFIG_PCI_IOV
161 /* disable iov and allow time for transactions to clear */
162 pci_disable_sriov(adapter->pdev);
163#endif
164
165 /* turn off device IOV mode */
166 gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
167 gcr &= ~(IXGBE_GCR_EXT_SRIOV);
168 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
169 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
170 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
171 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
172
173 /* set default pool back to 0 */
174 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
175 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
176 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
177
178 /* take a breather then clean up driver data */
179 msleep(100);
Joe Perchese8e9f692010-09-07 21:34:53 +0000180
181 kfree(adapter->vfinfo);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000182 adapter->vfinfo = NULL;
183
184 adapter->num_vfs = 0;
185 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
186}
187
Taku Izumidcd79ae2010-04-27 14:39:53 +0000188struct ixgbe_reg_info {
189 u32 ofs;
190 char *name;
191};
192
193static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
194
195 /* General Registers */
196 {IXGBE_CTRL, "CTRL"},
197 {IXGBE_STATUS, "STATUS"},
198 {IXGBE_CTRL_EXT, "CTRL_EXT"},
199
200 /* Interrupt Registers */
201 {IXGBE_EICR, "EICR"},
202
203 /* RX Registers */
204 {IXGBE_SRRCTL(0), "SRRCTL"},
205 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
206 {IXGBE_RDLEN(0), "RDLEN"},
207 {IXGBE_RDH(0), "RDH"},
208 {IXGBE_RDT(0), "RDT"},
209 {IXGBE_RXDCTL(0), "RXDCTL"},
210 {IXGBE_RDBAL(0), "RDBAL"},
211 {IXGBE_RDBAH(0), "RDBAH"},
212
213 /* TX Registers */
214 {IXGBE_TDBAL(0), "TDBAL"},
215 {IXGBE_TDBAH(0), "TDBAH"},
216 {IXGBE_TDLEN(0), "TDLEN"},
217 {IXGBE_TDH(0), "TDH"},
218 {IXGBE_TDT(0), "TDT"},
219 {IXGBE_TXDCTL(0), "TXDCTL"},
220
221 /* List Terminator */
222 {}
223};
224
225
226/*
227 * ixgbe_regdump - register printout routine
228 */
229static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
230{
231 int i = 0, j = 0;
232 char rname[16];
233 u32 regs[64];
234
235 switch (reginfo->ofs) {
236 case IXGBE_SRRCTL(0):
237 for (i = 0; i < 64; i++)
238 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
239 break;
240 case IXGBE_DCA_RXCTRL(0):
241 for (i = 0; i < 64; i++)
242 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
243 break;
244 case IXGBE_RDLEN(0):
245 for (i = 0; i < 64; i++)
246 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
247 break;
248 case IXGBE_RDH(0):
249 for (i = 0; i < 64; i++)
250 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
251 break;
252 case IXGBE_RDT(0):
253 for (i = 0; i < 64; i++)
254 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
255 break;
256 case IXGBE_RXDCTL(0):
257 for (i = 0; i < 64; i++)
258 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
259 break;
260 case IXGBE_RDBAL(0):
261 for (i = 0; i < 64; i++)
262 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
263 break;
264 case IXGBE_RDBAH(0):
265 for (i = 0; i < 64; i++)
266 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
267 break;
268 case IXGBE_TDBAL(0):
269 for (i = 0; i < 64; i++)
270 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
271 break;
272 case IXGBE_TDBAH(0):
273 for (i = 0; i < 64; i++)
274 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
275 break;
276 case IXGBE_TDLEN(0):
277 for (i = 0; i < 64; i++)
278 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
279 break;
280 case IXGBE_TDH(0):
281 for (i = 0; i < 64; i++)
282 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
283 break;
284 case IXGBE_TDT(0):
285 for (i = 0; i < 64; i++)
286 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
287 break;
288 case IXGBE_TXDCTL(0):
289 for (i = 0; i < 64; i++)
290 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
291 break;
292 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000293 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000294 IXGBE_READ_REG(hw, reginfo->ofs));
295 return;
296 }
297
298 for (i = 0; i < 8; i++) {
299 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000300 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000301 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000302 pr_cont(" %08x", regs[i*8+j]);
303 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000304 }
305
306}
307
308/*
309 * ixgbe_dump - Print registers, tx-rings and rx-rings
310 */
311static void ixgbe_dump(struct ixgbe_adapter *adapter)
312{
313 struct net_device *netdev = adapter->netdev;
314 struct ixgbe_hw *hw = &adapter->hw;
315 struct ixgbe_reg_info *reginfo;
316 int n = 0;
317 struct ixgbe_ring *tx_ring;
318 struct ixgbe_tx_buffer *tx_buffer_info;
319 union ixgbe_adv_tx_desc *tx_desc;
320 struct my_u0 { u64 a; u64 b; } *u0;
321 struct ixgbe_ring *rx_ring;
322 union ixgbe_adv_rx_desc *rx_desc;
323 struct ixgbe_rx_buffer *rx_buffer_info;
324 u32 staterr;
325 int i = 0;
326
327 if (!netif_msg_hw(adapter))
328 return;
329
330 /* Print netdevice Info */
331 if (netdev) {
332 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000333 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000334 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000335 pr_info("%-15s %016lX %016lX %016lX\n",
336 netdev->name,
337 netdev->state,
338 netdev->trans_start,
339 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000340 }
341
342 /* Print Registers */
343 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000344 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000345 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
346 reginfo->name; reginfo++) {
347 ixgbe_regdump(hw, reginfo);
348 }
349
350 /* Print TX Ring Summary */
351 if (!netdev || !netif_running(netdev))
352 goto exit;
353
354 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000355 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000356 for (n = 0; n < adapter->num_tx_queues; n++) {
357 tx_ring = adapter->tx_ring[n];
358 tx_buffer_info =
359 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Joe Perchesc7689572010-09-07 21:35:17 +0000360 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000361 n, tx_ring->next_to_use, tx_ring->next_to_clean,
362 (u64)tx_buffer_info->dma,
363 tx_buffer_info->length,
364 tx_buffer_info->next_to_watch,
365 (u64)tx_buffer_info->time_stamp);
366 }
367
368 /* Print TX Rings */
369 if (!netif_msg_tx_done(adapter))
370 goto rx_ring_summary;
371
372 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
373
374 /* Transmit Descriptor Formats
375 *
376 * Advanced Transmit Descriptor
377 * +--------------------------------------------------------------+
378 * 0 | Buffer Address [63:0] |
379 * +--------------------------------------------------------------+
380 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
381 * +--------------------------------------------------------------+
382 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
383 */
384
385 for (n = 0; n < adapter->num_tx_queues; n++) {
386 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000387 pr_info("------------------------------------\n");
388 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
389 pr_info("------------------------------------\n");
390 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000391 "[PlPOIdStDDt Ln] [bi->dma ] "
392 "leng ntw timestamp bi->skb\n");
393
394 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000395 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000396 tx_buffer_info = &tx_ring->tx_buffer_info[i];
397 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000398 pr_info("T [0x%03X] %016llX %016llX %016llX"
Taku Izumidcd79ae2010-04-27 14:39:53 +0000399 " %04X %3X %016llX %p", i,
400 le64_to_cpu(u0->a),
401 le64_to_cpu(u0->b),
402 (u64)tx_buffer_info->dma,
403 tx_buffer_info->length,
404 tx_buffer_info->next_to_watch,
405 (u64)tx_buffer_info->time_stamp,
406 tx_buffer_info->skb);
407 if (i == tx_ring->next_to_use &&
408 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000409 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000410 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000411 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000412 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000413 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000414 else
Joe Perchesc7689572010-09-07 21:35:17 +0000415 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000416
417 if (netif_msg_pktdata(adapter) &&
418 tx_buffer_info->dma != 0)
419 print_hex_dump(KERN_INFO, "",
420 DUMP_PREFIX_ADDRESS, 16, 1,
421 phys_to_virt(tx_buffer_info->dma),
422 tx_buffer_info->length, true);
423 }
424 }
425
426 /* Print RX Rings Summary */
427rx_ring_summary:
428 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000429 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000430 for (n = 0; n < adapter->num_rx_queues; n++) {
431 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000432 pr_info("%5d %5X %5X\n",
433 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000434 }
435
436 /* Print RX Rings */
437 if (!netif_msg_rx_status(adapter))
438 goto exit;
439
440 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
441
442 /* Advanced Receive Descriptor (Read) Format
443 * 63 1 0
444 * +-----------------------------------------------------+
445 * 0 | Packet Buffer Address [63:1] |A0/NSE|
446 * +----------------------------------------------+------+
447 * 8 | Header Buffer Address [63:1] | DD |
448 * +-----------------------------------------------------+
449 *
450 *
451 * Advanced Receive Descriptor (Write-Back) Format
452 *
453 * 63 48 47 32 31 30 21 20 16 15 4 3 0
454 * +------------------------------------------------------+
455 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
456 * | Checksum Ident | | | | Type | Type |
457 * +------------------------------------------------------+
458 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
459 * +------------------------------------------------------+
460 * 63 48 47 32 31 20 19 0
461 */
462 for (n = 0; n < adapter->num_rx_queues; n++) {
463 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000464 pr_info("------------------------------------\n");
465 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
466 pr_info("------------------------------------\n");
467 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000468 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
469 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000470 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000471 "[vl er S cks ln] ---------------- [bi->skb] "
472 "<-- Adv Rx Write-Back format\n");
473
474 for (i = 0; i < rx_ring->count; i++) {
475 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000476 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000477 u0 = (struct my_u0 *)rx_desc;
478 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
479 if (staterr & IXGBE_RXD_STAT_DD) {
480 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000481 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000482 "%016llX ---------------- %p", i,
483 le64_to_cpu(u0->a),
484 le64_to_cpu(u0->b),
485 rx_buffer_info->skb);
486 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000487 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000488 "%016llX %016llX %p", i,
489 le64_to_cpu(u0->a),
490 le64_to_cpu(u0->b),
491 (u64)rx_buffer_info->dma,
492 rx_buffer_info->skb);
493
494 if (netif_msg_pktdata(adapter)) {
495 print_hex_dump(KERN_INFO, "",
496 DUMP_PREFIX_ADDRESS, 16, 1,
497 phys_to_virt(rx_buffer_info->dma),
498 rx_ring->rx_buf_len, true);
499
500 if (rx_ring->rx_buf_len
501 < IXGBE_RXBUFFER_2048)
502 print_hex_dump(KERN_INFO, "",
503 DUMP_PREFIX_ADDRESS, 16, 1,
504 phys_to_virt(
505 rx_buffer_info->page_dma +
506 rx_buffer_info->page_offset
507 ),
508 PAGE_SIZE/2, true);
509 }
510 }
511
512 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000513 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000514 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000515 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000516 else
Joe Perchesc7689572010-09-07 21:35:17 +0000517 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000518
519 }
520 }
521
522exit:
523 return;
524}
525
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800526static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
527{
528 u32 ctrl_ext;
529
530 /* Let firmware take over control of h/w */
531 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
532 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000533 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800534}
535
536static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
537{
538 u32 ctrl_ext;
539
540 /* Let firmware know the driver has taken over */
541 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
542 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000543 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800544}
Auke Kok9a799d72007-09-15 14:07:45 -0700545
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000546/*
547 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
548 * @adapter: pointer to adapter struct
549 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
550 * @queue: queue to map the corresponding interrupt to
551 * @msix_vector: the vector to map to the corresponding queue
552 *
553 */
554static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000555 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700556{
557 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000558 struct ixgbe_hw *hw = &adapter->hw;
559 switch (hw->mac.type) {
560 case ixgbe_mac_82598EB:
561 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
562 if (direction == -1)
563 direction = 0;
564 index = (((direction * 64) + queue) >> 2) & 0x1F;
565 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
566 ivar &= ~(0xFF << (8 * (queue & 0x3)));
567 ivar |= (msix_vector << (8 * (queue & 0x3)));
568 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
569 break;
570 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800571 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000572 if (direction == -1) {
573 /* other causes */
574 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
575 index = ((queue & 1) * 8);
576 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
577 ivar &= ~(0xFF << index);
578 ivar |= (msix_vector << index);
579 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
580 break;
581 } else {
582 /* tx or rx causes */
583 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
584 index = ((16 * (queue & 1)) + (8 * direction));
585 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
586 ivar &= ~(0xFF << index);
587 ivar |= (msix_vector << index);
588 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
589 break;
590 }
591 default:
592 break;
593 }
Auke Kok9a799d72007-09-15 14:07:45 -0700594}
595
Alexander Duyckfe49f042009-06-04 16:00:09 +0000596static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000597 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000598{
599 u32 mask;
600
Alexander Duyckbd508172010-11-16 19:27:03 -0800601 switch (adapter->hw.mac.type) {
602 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000603 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
604 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800605 break;
606 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800607 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000608 mask = (qmask & 0xFFFFFFFF);
609 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
610 mask = (qmask >> 32);
611 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800612 break;
613 default:
614 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000615 }
616}
617
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800618void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
619 struct ixgbe_tx_buffer *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700620{
Alexander Duycke5a43542009-12-02 16:46:56 +0000621 if (tx_buffer_info->dma) {
622 if (tx_buffer_info->mapped_as_page)
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800623 dma_unmap_page(tx_ring->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000624 tx_buffer_info->dma,
625 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000626 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000627 else
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800628 dma_unmap_single(tx_ring->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000629 tx_buffer_info->dma,
630 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000631 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000632 tx_buffer_info->dma = 0;
633 }
Auke Kok9a799d72007-09-15 14:07:45 -0700634 if (tx_buffer_info->skb) {
635 dev_kfree_skb_any(tx_buffer_info->skb);
636 tx_buffer_info->skb = NULL;
637 }
Alexander Duyck44df32c2009-03-31 21:34:23 +0000638 tx_buffer_info->time_stamp = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700639 /* tx_buffer_info must be completely set up in the transmit path */
640}
641
Yi Zou26f23d82009-11-06 12:56:00 +0000642/**
John Fastabendc84d3242010-11-16 19:27:12 -0800643 * ixgbe_dcb_txq_to_tc - convert a reg index to a traffic class
644 * @adapter: driver private struct
645 * @index: reg idx of queue to query (0-127)
Yi Zou26f23d82009-11-06 12:56:00 +0000646 *
John Fastabendc84d3242010-11-16 19:27:12 -0800647 * Helper function to determine the traffic index for a paticular
648 * register index.
Yi Zou26f23d82009-11-06 12:56:00 +0000649 *
John Fastabendc84d3242010-11-16 19:27:12 -0800650 * Returns : a tc index for use in range 0-7, or 0-3
Yi Zou26f23d82009-11-06 12:56:00 +0000651 */
Don Skidmore3b2ee942011-01-28 02:28:26 +0000652static u8 ixgbe_dcb_txq_to_tc(struct ixgbe_adapter *adapter, u8 reg_idx)
Yi Zou26f23d82009-11-06 12:56:00 +0000653{
John Fastabendc84d3242010-11-16 19:27:12 -0800654 int tc = -1;
655 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
Yi Zou26f23d82009-11-06 12:56:00 +0000656
John Fastabendc84d3242010-11-16 19:27:12 -0800657 /* if DCB is not enabled the queues have no TC */
658 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
659 return tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000660
John Fastabendc84d3242010-11-16 19:27:12 -0800661 /* check valid range */
662 if (reg_idx >= adapter->hw.mac.max_tx_queues)
663 return tc;
664
665 switch (adapter->hw.mac.type) {
666 case ixgbe_mac_82598EB:
667 tc = reg_idx >> 2;
668 break;
669 default:
670 if (dcb_i != 4 && dcb_i != 8)
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000671 break;
John Fastabendc84d3242010-11-16 19:27:12 -0800672
673 /* if VMDq is enabled the lowest order bits determine TC */
674 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
675 IXGBE_FLAG_VMDQ_ENABLED)) {
676 tc = reg_idx & (dcb_i - 1);
Alexander Duyckbd508172010-11-16 19:27:03 -0800677 break;
Yi Zou26f23d82009-11-06 12:56:00 +0000678 }
John Fastabendc84d3242010-11-16 19:27:12 -0800679
680 /*
681 * Convert the reg_idx into the correct TC. This bitmask
682 * targets the last full 32 ring traffic class and assigns
683 * it a value of 1. From there the rest of the rings are
684 * based on shifting the mask further up to include the
685 * reg_idx / 16 and then reg_idx / 8. It assumes dcB_i
686 * will only ever be 8 or 4 and that reg_idx will never
687 * be greater then 128. The code without the power of 2
688 * optimizations would be:
689 * (((reg_idx % 32) + 32) * dcb_i) >> (9 - reg_idx / 32)
690 */
691 tc = ((reg_idx & 0X1F) + 0x20) * dcb_i;
692 tc >>= 9 - (reg_idx >> 5);
Yi Zou26f23d82009-11-06 12:56:00 +0000693 }
John Fastabendc84d3242010-11-16 19:27:12 -0800694
695 return tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000696}
697
John Fastabendc84d3242010-11-16 19:27:12 -0800698static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700699{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700700 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800701 struct ixgbe_hw_stats *hwstats = &adapter->stats;
702 u32 data = 0;
703 u32 xoff[8] = {0};
704 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700705
John Fastabendc84d3242010-11-16 19:27:12 -0800706 if ((hw->fc.current_mode == ixgbe_fc_full) ||
707 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
708 switch (hw->mac.type) {
709 case ixgbe_mac_82598EB:
710 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
711 break;
712 default:
713 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
714 }
715 hwstats->lxoffrxc += data;
716
717 /* refill credits (no tx hang) if we received xoff */
718 if (!data)
719 return;
720
721 for (i = 0; i < adapter->num_tx_queues; i++)
722 clear_bit(__IXGBE_HANG_CHECK_ARMED,
723 &adapter->tx_ring[i]->state);
724 return;
725 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
726 return;
727
728 /* update stats for each tc, only valid with PFC enabled */
729 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
730 switch (hw->mac.type) {
731 case ixgbe_mac_82598EB:
732 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
733 break;
734 default:
735 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
736 }
737 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700738 }
739
John Fastabendc84d3242010-11-16 19:27:12 -0800740 /* disarm tx queues that have received xoff frames */
741 for (i = 0; i < adapter->num_tx_queues; i++) {
742 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
743 u32 tc = ixgbe_dcb_txq_to_tc(adapter, tx_ring->reg_idx);
744
745 if (xoff[tc])
746 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
747 }
748}
749
750static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
751{
752 return ring->tx_stats.completed;
753}
754
755static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
756{
757 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
758 struct ixgbe_hw *hw = &adapter->hw;
759
760 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
761 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
762
763 if (head != tail)
764 return (head < tail) ?
765 tail - head : (tail + ring->count - head);
766
767 return 0;
768}
769
770static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
771{
772 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
773 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
774 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
775 bool ret = false;
776
777 clear_check_for_tx_hang(tx_ring);
778
779 /*
780 * Check for a hung queue, but be thorough. This verifies
781 * that a transmit has been completed since the previous
782 * check AND there is at least one packet pending. The
783 * ARMED bit is set to indicate a potential hang. The
784 * bit is cleared if a pause frame is received to remove
785 * false hang detection due to PFC or 802.3x frames. By
786 * requiring this to fail twice we avoid races with
787 * pfc clearing the ARMED bit and conditions where we
788 * run the check_tx_hang logic with a transmit completion
789 * pending but without time to complete it yet.
790 */
791 if ((tx_done_old == tx_done) && tx_pending) {
792 /* make sure it is true for two checks in a row */
793 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
794 &tx_ring->state);
795 } else {
796 /* update completed stats and continue */
797 tx_ring->tx_stats.tx_done_old = tx_done;
798 /* reset the countdown */
799 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
800 }
801
802 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700803}
804
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700805#define IXGBE_MAX_TXD_PWR 14
806#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800807
808/* Tx Descriptors needed, worst case */
809#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
810 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
811#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700812 MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800813
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700814static void ixgbe_tx_timeout(struct net_device *netdev);
815
Auke Kok9a799d72007-09-15 14:07:45 -0700816/**
817 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000818 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700819 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700820 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000821static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000822 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700823{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000824 struct ixgbe_adapter *adapter = q_vector->adapter;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800825 union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
826 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700827 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyckb9537992010-11-16 19:26:58 -0800828 u16 i, eop, count = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700829
830 i = tx_ring->next_to_clean;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800831 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000832 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800833
834 while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +0000835 (count < tx_ring->work_limit)) {
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800836 bool cleaned = false;
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000837 rmb(); /* read buffer_info after eop_desc */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800838 for ( ; !cleaned; count++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000839 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -0700840 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700841
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800842 tx_desc->wb.status = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800843 cleaned = (i == eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800844
Auke Kok9a799d72007-09-15 14:07:45 -0700845 i++;
846 if (i == tx_ring->count)
847 i = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800848
849 if (cleaned && tx_buffer_info->skb) {
850 total_bytes += tx_buffer_info->bytecount;
851 total_packets += tx_buffer_info->gso_segs;
852 }
853
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800854 ixgbe_unmap_and_free_tx_resource(tx_ring,
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800855 tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -0700856 }
857
John Fastabendc84d3242010-11-16 19:27:12 -0800858 tx_ring->tx_stats.completed++;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800859 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000860 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800861 }
862
Auke Kok9a799d72007-09-15 14:07:45 -0700863 tx_ring->next_to_clean = i;
Alexander Duyckb9537992010-11-16 19:26:58 -0800864 tx_ring->total_bytes += total_bytes;
865 tx_ring->total_packets += total_packets;
866 u64_stats_update_begin(&tx_ring->syncp);
867 tx_ring->stats.packets += total_packets;
868 tx_ring->stats.bytes += total_bytes;
869 u64_stats_update_end(&tx_ring->syncp);
870
John Fastabendc84d3242010-11-16 19:27:12 -0800871 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800872 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800873 struct ixgbe_hw *hw = &adapter->hw;
874 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
875 e_err(drv, "Detected Tx Unit Hang\n"
876 " Tx Queue <%d>\n"
877 " TDH, TDT <%x>, <%x>\n"
878 " next_to_use <%x>\n"
879 " next_to_clean <%x>\n"
880 "tx_buffer_info[next_to_clean]\n"
881 " time_stamp <%lx>\n"
882 " jiffies <%lx>\n",
883 tx_ring->queue_index,
884 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
885 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
886 tx_ring->next_to_use, eop,
887 tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
888
889 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
890
891 e_info(probe,
892 "tx hang %d detected on queue %d, resetting adapter\n",
893 adapter->tx_timeout_count + 1, tx_ring->queue_index);
894
895 /* schedule immediate reset if we believe we hung */
Alexander Duyckb9537992010-11-16 19:26:58 -0800896 ixgbe_tx_timeout(adapter->netdev);
897
898 /* the adapter is about to reset, no point in enabling stuff */
899 return true;
900 }
Auke Kok9a799d72007-09-15 14:07:45 -0700901
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800902#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800903 if (unlikely(count && netif_carrier_ok(tx_ring->netdev) &&
Joe Perchese8e9f692010-09-07 21:34:53 +0000904 (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800905 /* Make sure that anybody stopping the queue after this
906 * sees the new next_to_clean.
907 */
908 smp_mb();
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800909 if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800910 !test_bit(__IXGBE_DOWN, &adapter->state)) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800911 netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800912 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800913 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800914 }
Auke Kok9a799d72007-09-15 14:07:45 -0700915
Eric Dumazet807540b2010-09-23 05:40:09 +0000916 return count < tx_ring->work_limit;
Auke Kok9a799d72007-09-15 14:07:45 -0700917}
918
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400919#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800920static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800921 struct ixgbe_ring *rx_ring,
922 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800923{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800924 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800925 u32 rxctrl;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800926 u8 reg_idx = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800927
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800928 rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
929 switch (hw->mac.type) {
930 case ixgbe_mac_82598EB:
931 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
932 rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
933 break;
934 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800935 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800936 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
937 rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
938 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
939 break;
940 default:
941 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800942 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800943 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
944 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
945 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
946 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
947 IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
948 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800949}
950
951static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800952 struct ixgbe_ring *tx_ring,
953 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800954{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000955 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800956 u32 txctrl;
957 u8 reg_idx = tx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800958
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800959 switch (hw->mac.type) {
960 case ixgbe_mac_82598EB:
961 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
962 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
963 txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
964 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
965 txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
966 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
967 break;
968 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800969 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800970 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
971 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
972 txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
973 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
974 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
975 txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
976 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
977 break;
978 default:
979 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800980 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800981}
982
983static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
984{
985 struct ixgbe_adapter *adapter = q_vector->adapter;
986 int cpu = get_cpu();
987 long r_idx;
988 int i;
989
990 if (q_vector->cpu == cpu)
991 goto out_no_update;
992
993 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
994 for (i = 0; i < q_vector->txr_count; i++) {
995 ixgbe_update_tx_dca(adapter, adapter->tx_ring[r_idx], cpu);
996 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
997 r_idx + 1);
998 }
999
1000 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1001 for (i = 0; i < q_vector->rxr_count; i++) {
1002 ixgbe_update_rx_dca(adapter, adapter->rx_ring[r_idx], cpu);
1003 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1004 r_idx + 1);
1005 }
1006
1007 q_vector->cpu = cpu;
1008out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001009 put_cpu();
1010}
1011
1012static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1013{
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001014 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001015 int i;
1016
1017 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1018 return;
1019
Alexander Duycke35ec122009-05-21 13:07:12 +00001020 /* always use CB2 mode, difference is masked in the CB driver */
1021 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1022
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001023 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
1024 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1025 else
1026 num_q_vectors = 1;
1027
1028 for (i = 0; i < num_q_vectors; i++) {
1029 adapter->q_vector[i]->cpu = -1;
1030 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001031 }
1032}
1033
1034static int __ixgbe_notify_dca(struct device *dev, void *data)
1035{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001036 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001037 unsigned long event = *(unsigned long *)data;
1038
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001039 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1040 return 0;
1041
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001042 switch (event) {
1043 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001044 /* if we're already enabled, don't do it again */
1045 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1046 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001047 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001048 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001049 ixgbe_setup_dca(adapter);
1050 break;
1051 }
1052 /* Fall Through since DCA is disabled. */
1053 case DCA_PROVIDER_REMOVE:
1054 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1055 dca_remove_requester(dev);
1056 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1057 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1058 }
1059 break;
1060 }
1061
Denis V. Lunev652f0932008-03-27 14:39:17 +03001062 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001063}
1064
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001065#endif /* CONFIG_IXGBE_DCA */
Auke Kok9a799d72007-09-15 14:07:45 -07001066/**
1067 * ixgbe_receive_skb - Send a completed packet up the stack
1068 * @adapter: board private structure
1069 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001070 * @status: hardware indication of status of receive
1071 * @rx_ring: rx descriptor ring (for a specific queue) to setup
1072 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -07001073 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001074static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001075 struct sk_buff *skb, u8 status,
1076 struct ixgbe_ring *ring,
1077 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -07001078{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001079 struct ixgbe_adapter *adapter = q_vector->adapter;
1080 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001081 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
1082 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -07001083
Jesse Grossf62bbb52010-10-20 13:56:10 +00001084 if (is_vlan && (tag & VLAN_VID_MASK))
1085 __vlan_hwaccel_put_tag(skb, tag);
1086
1087 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1088 napi_gro_receive(napi, skb);
1089 else
1090 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001091}
1092
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001093/**
1094 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1095 * @adapter: address of board private structure
1096 * @status_err: hardware indication of status of receive
1097 * @skb: skb currently being received and modified
1098 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001099static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001100 union ixgbe_adv_rx_desc *rx_desc,
1101 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001102{
Don Skidmore8bae1b22009-07-23 18:00:39 +00001103 u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);
1104
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001105 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001106
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001107 /* Rx csum disabled */
1108 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07001109 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001110
1111 /* if IP and error */
1112 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
1113 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001114 adapter->hw_csum_rx_error++;
1115 return;
1116 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001117
1118 if (!(status_err & IXGBE_RXD_STAT_L4CS))
1119 return;
1120
1121 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001122 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1123
1124 /*
1125 * 82599 errata, UDP frames with a 0 checksum can be marked as
1126 * checksum errors.
1127 */
1128 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1129 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1130 return;
1131
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001132 adapter->hw_csum_rx_error++;
1133 return;
1134 }
1135
Auke Kok9a799d72007-09-15 14:07:45 -07001136 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001137 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001138}
1139
Alexander Duyck84ea2592010-11-16 19:26:49 -08001140static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001141{
1142 /*
1143 * Force memory writes to complete before letting h/w
1144 * know there are new descriptors to fetch. (Only
1145 * applicable for weak-ordered memory model archs,
1146 * such as IA-64).
1147 */
1148 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001149 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001150}
1151
Auke Kok9a799d72007-09-15 14:07:45 -07001152/**
1153 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001154 * @rx_ring: ring to place buffers on
1155 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001156 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001157void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001158{
Auke Kok9a799d72007-09-15 14:07:45 -07001159 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001160 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001161 struct sk_buff *skb;
1162 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001163
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001164 /* do nothing if no valid netdev defined */
1165 if (!rx_ring->netdev)
1166 return;
1167
Auke Kok9a799d72007-09-15 14:07:45 -07001168 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001169 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001170 bi = &rx_ring->rx_buffer_info[i];
1171 skb = bi->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001172
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001173 if (!skb) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001174 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001175 rx_ring->rx_buf_len);
Auke Kok9a799d72007-09-15 14:07:45 -07001176 if (!skb) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001177 rx_ring->rx_stats.alloc_rx_buff_failed++;
Auke Kok9a799d72007-09-15 14:07:45 -07001178 goto no_buffers;
1179 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001180 /* initialize queue mapping */
1181 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001182 bi->skb = skb;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001183 }
Auke Kok9a799d72007-09-15 14:07:45 -07001184
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001185 if (!bi->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001186 bi->dma = dma_map_single(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001187 skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001188 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001189 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001190 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001191 rx_ring->rx_stats.alloc_rx_buff_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001192 bi->dma = 0;
1193 goto no_buffers;
1194 }
Auke Kok9a799d72007-09-15 14:07:45 -07001195 }
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001196
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001197 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001198 if (!bi->page) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001199 bi->page = netdev_alloc_page(rx_ring->netdev);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001200 if (!bi->page) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001201 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001202 goto no_buffers;
1203 }
1204 }
1205
1206 if (!bi->page_dma) {
1207 /* use a half page if we're re-using */
1208 bi->page_offset ^= PAGE_SIZE / 2;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001209 bi->page_dma = dma_map_page(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001210 bi->page,
1211 bi->page_offset,
1212 PAGE_SIZE / 2,
1213 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001214 if (dma_mapping_error(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001215 bi->page_dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001216 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001217 bi->page_dma = 0;
1218 goto no_buffers;
1219 }
1220 }
1221
1222 /* Refresh the desc even if buffer_addrs didn't change
1223 * because each write-back erases this info. */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001224 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1225 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001226 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001227 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001228 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001229 }
1230
1231 i++;
1232 if (i == rx_ring->count)
1233 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001234 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001235
Auke Kok9a799d72007-09-15 14:07:45 -07001236no_buffers:
1237 if (rx_ring->next_to_use != i) {
1238 rx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08001239 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001240 }
1241}
1242
Alexander Duyckc267fc12010-11-16 19:27:00 -08001243static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001244{
Alexander Duyckc267fc12010-11-16 19:27:00 -08001245 /* HW will not DMA in data larger than the given buffer, even if it
1246 * parses the (NFS, of course) header to be larger. In that case, it
1247 * fills the header buffer and spills the rest into the page.
1248 */
1249 u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
1250 u16 hlen = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1251 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1252 if (hlen > IXGBE_RX_HDR_SIZE)
1253 hlen = IXGBE_RX_HDR_SIZE;
1254 return hlen;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001255}
1256
Alexander Duyckf8212f92009-04-27 22:42:37 +00001257/**
1258 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1259 * @skb: pointer to the last skb in the rsc queue
1260 *
1261 * This function changes a queue full of hw rsc buffers into a completed
1262 * packet. It uses the ->prev pointers to find the first packet and then
1263 * turns it into the frag list owner.
1264 **/
Alexander Duyckaa801752010-11-16 19:27:02 -08001265static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001266{
1267 unsigned int frag_list_size = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001268 unsigned int skb_cnt = 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001269
1270 while (skb->prev) {
1271 struct sk_buff *prev = skb->prev;
1272 frag_list_size += skb->len;
1273 skb->prev = NULL;
1274 skb = prev;
Alexander Duyckaa801752010-11-16 19:27:02 -08001275 skb_cnt++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001276 }
1277
1278 skb_shinfo(skb)->frag_list = skb->next;
1279 skb->next = NULL;
1280 skb->len += frag_list_size;
1281 skb->data_len += frag_list_size;
1282 skb->truesize += frag_list_size;
Alexander Duyckaa801752010-11-16 19:27:02 -08001283 IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;
1284
Alexander Duyckf8212f92009-04-27 22:42:37 +00001285 return skb;
1286}
1287
Alexander Duyckaa801752010-11-16 19:27:02 -08001288static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
1289{
1290 return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1291 IXGBE_RXDADV_RSCCNT_MASK);
1292}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001293
Alexander Duyckc267fc12010-11-16 19:27:00 -08001294static void ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001295 struct ixgbe_ring *rx_ring,
1296 int *work_done, int work_to_do)
Auke Kok9a799d72007-09-15 14:07:45 -07001297{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001298 struct ixgbe_adapter *adapter = q_vector->adapter;
Auke Kok9a799d72007-09-15 14:07:45 -07001299 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1300 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1301 struct sk_buff *skb;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001302 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001303 const int current_node = numa_node_id();
Yi Zou3d8fd382009-06-08 14:38:44 +00001304#ifdef IXGBE_FCOE
1305 int ddp_bytes = 0;
1306#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001307 u32 staterr;
1308 u16 i;
1309 u16 cleaned_count = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001310 bool pkt_is_rsc = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001311
1312 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001313 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001314 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kok9a799d72007-09-15 14:07:45 -07001315
1316 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001317 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001318
Milton Miller3c945e52010-02-19 17:44:42 +00001319 rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kok9a799d72007-09-15 14:07:45 -07001320
Alexander Duyckc267fc12010-11-16 19:27:00 -08001321 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1322
Auke Kok9a799d72007-09-15 14:07:45 -07001323 skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001324 rx_buffer_info->skb = NULL;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001325 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001326
Alexander Duyckc267fc12010-11-16 19:27:00 -08001327 if (ring_is_rsc_enabled(rx_ring))
Alexander Duyckaa801752010-11-16 19:27:02 -08001328 pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001329
1330 /* if this is a skb from previous receive DMA will be 0 */
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001331 if (rx_buffer_info->dma) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001332 u16 hlen;
Alexander Duyckaa801752010-11-16 19:27:02 -08001333 if (pkt_is_rsc &&
Alexander Duyckc267fc12010-11-16 19:27:00 -08001334 !(staterr & IXGBE_RXD_STAT_EOP) &&
1335 !skb->prev) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001336 /*
1337 * When HWRSC is enabled, delay unmapping
1338 * of the first packet. It carries the
1339 * header information, HW may still
1340 * access the header after the writeback.
1341 * Only unmap it when EOP is reached
1342 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001343 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001344 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001345 } else {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001346 dma_unmap_single(rx_ring->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001347 rx_buffer_info->dma,
1348 rx_ring->rx_buf_len,
1349 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001350 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001351 rx_buffer_info->dma = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001352
1353 if (ring_is_ps_enabled(rx_ring)) {
1354 hlen = ixgbe_get_hlen(rx_desc);
1355 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1356 } else {
1357 hlen = le16_to_cpu(rx_desc->wb.upper.length);
1358 }
1359
1360 skb_put(skb, hlen);
1361 } else {
1362 /* assume packet split since header is unmapped */
1363 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kok9a799d72007-09-15 14:07:45 -07001364 }
1365
1366 if (upper_len) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001367 dma_unmap_page(rx_ring->dev,
1368 rx_buffer_info->page_dma,
1369 PAGE_SIZE / 2,
1370 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001371 rx_buffer_info->page_dma = 0;
1372 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001373 rx_buffer_info->page,
1374 rx_buffer_info->page_offset,
1375 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001376
Alexander Duyckc267fc12010-11-16 19:27:00 -08001377 if ((page_count(rx_buffer_info->page) == 1) &&
1378 (page_to_nid(rx_buffer_info->page) == current_node))
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001379 get_page(rx_buffer_info->page);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001380 else
1381 rx_buffer_info->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001382
1383 skb->len += upper_len;
1384 skb->data_len += upper_len;
1385 skb->truesize += upper_len;
1386 }
1387
1388 i++;
1389 if (i == rx_ring->count)
1390 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001391
Alexander Duyck31f05a22010-08-19 13:40:31 +00001392 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001393 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001394 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001395
Alexander Duyckaa801752010-11-16 19:27:02 -08001396 if (pkt_is_rsc) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001397 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1398 IXGBE_RXDADV_NEXTP_SHIFT;
1399 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001400 } else {
1401 next_buffer = &rx_ring->rx_buffer_info[i];
1402 }
1403
Alexander Duyckc267fc12010-11-16 19:27:00 -08001404 if (!(staterr & IXGBE_RXD_STAT_EOP)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001405 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001406 rx_buffer_info->skb = next_buffer->skb;
1407 rx_buffer_info->dma = next_buffer->dma;
1408 next_buffer->skb = skb;
1409 next_buffer->dma = 0;
1410 } else {
1411 skb->next = next_buffer->skb;
1412 skb->next->prev = skb;
1413 }
Alexander Duyck5b7da512010-11-16 19:26:50 -08001414 rx_ring->rx_stats.non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001415 goto next_desc;
1416 }
1417
Alexander Duyckaa801752010-11-16 19:27:02 -08001418 if (skb->prev) {
1419 skb = ixgbe_transform_rsc_queue(skb);
1420 /* if we got here without RSC the packet is invalid */
1421 if (!pkt_is_rsc) {
1422 __pskb_trim(skb, 0);
1423 rx_buffer_info->skb = skb;
1424 goto next_desc;
1425 }
1426 }
Alexander Duyckc267fc12010-11-16 19:27:00 -08001427
1428 if (ring_is_rsc_enabled(rx_ring)) {
1429 if (IXGBE_RSC_CB(skb)->delay_unmap) {
1430 dma_unmap_single(rx_ring->dev,
1431 IXGBE_RSC_CB(skb)->dma,
1432 rx_ring->rx_buf_len,
1433 DMA_FROM_DEVICE);
1434 IXGBE_RSC_CB(skb)->dma = 0;
1435 IXGBE_RSC_CB(skb)->delay_unmap = false;
1436 }
Alexander Duyckaa801752010-11-16 19:27:02 -08001437 }
1438 if (pkt_is_rsc) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001439 if (ring_is_ps_enabled(rx_ring))
1440 rx_ring->rx_stats.rsc_count +=
Alexander Duyckaa801752010-11-16 19:27:02 -08001441 skb_shinfo(skb)->nr_frags;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001442 else
Alexander Duyckaa801752010-11-16 19:27:02 -08001443 rx_ring->rx_stats.rsc_count +=
1444 IXGBE_RSC_CB(skb)->skb_cnt;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001445 rx_ring->rx_stats.rsc_flush++;
1446 }
1447
1448 /* ERR_MASK will only have valid bits if EOP set */
Auke Kok9a799d72007-09-15 14:07:45 -07001449 if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001450 /* trim packet back to size 0 and recycle it */
1451 __pskb_trim(skb, 0);
1452 rx_buffer_info->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001453 goto next_desc;
1454 }
1455
Don Skidmore8bae1b22009-07-23 18:00:39 +00001456 ixgbe_rx_checksum(adapter, rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001457
1458 /* probably a little skewed due to removing CRC */
1459 total_rx_bytes += skb->len;
1460 total_rx_packets++;
1461
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001462 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001463#ifdef IXGBE_FCOE
1464 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Yi Zou3d8fd382009-06-08 14:38:44 +00001465 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
1466 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1467 if (!ddp_bytes)
Yi Zou332d4a72009-05-13 13:11:53 +00001468 goto next_desc;
Yi Zou3d8fd382009-06-08 14:38:44 +00001469 }
Yi Zou332d4a72009-05-13 13:11:53 +00001470#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001471 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001472
1473next_desc:
1474 rx_desc->wb.upper.status_error = 0;
1475
Alexander Duyckc267fc12010-11-16 19:27:00 -08001476 (*work_done)++;
1477 if (*work_done >= work_to_do)
1478 break;
1479
Auke Kok9a799d72007-09-15 14:07:45 -07001480 /* return some buffers to hardware, one at a time is too slow */
1481 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001482 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001483 cleaned_count = 0;
1484 }
1485
1486 /* use prefetched values */
1487 rx_desc = next_rxd;
Auke Kok9a799d72007-09-15 14:07:45 -07001488 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001489 }
1490
Auke Kok9a799d72007-09-15 14:07:45 -07001491 rx_ring->next_to_clean = i;
1492 cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
1493
1494 if (cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001495 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001496
Yi Zou3d8fd382009-06-08 14:38:44 +00001497#ifdef IXGBE_FCOE
1498 /* include DDPed FCoE data */
1499 if (ddp_bytes > 0) {
1500 unsigned int mss;
1501
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001502 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001503 sizeof(struct fc_frame_header) -
1504 sizeof(struct fcoe_crc_eof);
1505 if (mss > 512)
1506 mss &= ~511;
1507 total_rx_bytes += ddp_bytes;
1508 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1509 }
1510#endif /* IXGBE_FCOE */
1511
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001512 rx_ring->total_packets += total_rx_packets;
1513 rx_ring->total_bytes += total_rx_bytes;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001514 u64_stats_update_begin(&rx_ring->syncp);
1515 rx_ring->stats.packets += total_rx_packets;
1516 rx_ring->stats.bytes += total_rx_bytes;
1517 u64_stats_update_end(&rx_ring->syncp);
Auke Kok9a799d72007-09-15 14:07:45 -07001518}
1519
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001520static int ixgbe_clean_rxonly(struct napi_struct *, int);
Auke Kok9a799d72007-09-15 14:07:45 -07001521/**
1522 * ixgbe_configure_msix - Configure MSI-X hardware
1523 * @adapter: board private structure
1524 *
1525 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1526 * interrupts.
1527 **/
1528static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1529{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001530 struct ixgbe_q_vector *q_vector;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001531 int i, q_vectors, v_idx, r_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001532 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001533
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001534 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1535
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001536 /*
1537 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001538 * corresponding register.
1539 */
1540 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00001541 q_vector = adapter->q_vector[v_idx];
Akinobu Mita984b3f52010-03-05 13:41:37 -08001542 /* XXX for_each_set_bit(...) */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001543 r_idx = find_first_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001544 adapter->num_rx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001545
1546 for (i = 0; i < q_vector->rxr_count; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001547 u8 reg_idx = adapter->rx_ring[r_idx]->reg_idx;
1548 ixgbe_set_ivar(adapter, 0, reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001549 r_idx = find_next_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001550 adapter->num_rx_queues,
1551 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001552 }
1553 r_idx = find_first_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001554 adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001555
1556 for (i = 0; i < q_vector->txr_count; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001557 u8 reg_idx = adapter->tx_ring[r_idx]->reg_idx;
1558 ixgbe_set_ivar(adapter, 1, reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001559 r_idx = find_next_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001560 adapter->num_tx_queues,
1561 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001562 }
1563
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001564 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001565 /* tx only */
1566 q_vector->eitr = adapter->tx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001567 else if (q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001568 /* rx or mixed */
1569 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001570
Alexander Duyckfe49f042009-06-04 16:00:09 +00001571 ixgbe_write_eitr(q_vector);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00001572 /* If Flow Director is enabled, set interrupt affinity */
1573 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
1574 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
1575 /*
1576 * Allocate the affinity_hint cpumask, assign the mask
1577 * for this vector, and set our affinity_hint for
1578 * this irq.
1579 */
1580 if (!alloc_cpumask_var(&q_vector->affinity_mask,
1581 GFP_KERNEL))
1582 return;
1583 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
1584 irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
1585 q_vector->affinity_mask);
1586 }
Auke Kok9a799d72007-09-15 14:07:45 -07001587 }
1588
Alexander Duyckbd508172010-11-16 19:27:03 -08001589 switch (adapter->hw.mac.type) {
1590 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001591 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001592 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001593 break;
1594 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001595 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001596 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001597 break;
1598
1599 default:
1600 break;
1601 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001602 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001603
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001604 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001605 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001606 if (adapter->num_vfs)
1607 mask &= ~(IXGBE_EIMS_OTHER |
1608 IXGBE_EIMS_MAILBOX |
1609 IXGBE_EIMS_LSC);
1610 else
1611 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001612 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001613}
1614
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001615enum latency_range {
1616 lowest_latency = 0,
1617 low_latency = 1,
1618 bulk_latency = 2,
1619 latency_invalid = 255
1620};
1621
1622/**
1623 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1624 * @adapter: pointer to adapter
1625 * @eitr: eitr setting (ints per sec) to give last timeslice
1626 * @itr_setting: current throttle rate in ints/second
1627 * @packets: the number of packets during this measurement interval
1628 * @bytes: the number of bytes during this measurement interval
1629 *
1630 * Stores a new ITR value based on packets and byte
1631 * counts during the last interrupt. The advantage of per interrupt
1632 * computation is faster updates and more accurate ITR for the current
1633 * traffic pattern. Constants in this function were computed
1634 * based on theoretical maximum wire speed and thresholds were set based
1635 * on testing data as well as attempting to minimize response time
1636 * while increasing bulk throughput.
1637 * this functionality is controlled by the InterruptThrottleRate module
1638 * parameter (see ixgbe_param.c)
1639 **/
1640static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001641 u32 eitr, u8 itr_setting,
1642 int packets, int bytes)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001643{
1644 unsigned int retval = itr_setting;
1645 u32 timepassed_us;
1646 u64 bytes_perint;
1647
1648 if (packets == 0)
1649 goto update_itr_done;
1650
1651
1652 /* simple throttlerate management
1653 * 0-20MB/s lowest (100000 ints/s)
1654 * 20-100MB/s low (20000 ints/s)
1655 * 100-1249MB/s bulk (8000 ints/s)
1656 */
1657 /* what was last interrupt timeslice? */
1658 timepassed_us = 1000000/eitr;
1659 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1660
1661 switch (itr_setting) {
1662 case lowest_latency:
1663 if (bytes_perint > adapter->eitr_low)
1664 retval = low_latency;
1665 break;
1666 case low_latency:
1667 if (bytes_perint > adapter->eitr_high)
1668 retval = bulk_latency;
1669 else if (bytes_perint <= adapter->eitr_low)
1670 retval = lowest_latency;
1671 break;
1672 case bulk_latency:
1673 if (bytes_perint <= adapter->eitr_high)
1674 retval = low_latency;
1675 break;
1676 }
1677
1678update_itr_done:
1679 return retval;
1680}
1681
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001682/**
1683 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001684 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001685 *
1686 * This function is made to be called by ethtool and by the driver
1687 * when it needs to update EITR registers at runtime. Hardware
1688 * specific quirks/differences are taken care of here.
1689 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001690void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001691{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001692 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001693 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001694 int v_idx = q_vector->v_idx;
1695 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1696
Alexander Duyckbd508172010-11-16 19:27:03 -08001697 switch (adapter->hw.mac.type) {
1698 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001699 /* must write high and low 16 bits to reset counter */
1700 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001701 break;
1702 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001703 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001704 /*
Don Skidmoreb93a2222010-11-16 19:27:17 -08001705 * 82599 and X540 can support a value of zero, so allow it for
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001706 * max interrupt rate, but there is an errata where it can
1707 * not be zero with RSC
1708 */
1709 if (itr_reg == 8 &&
1710 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1711 itr_reg = 0;
1712
1713 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001714 * set the WDIS bit to not clear the timer bits and cause an
1715 * immediate assertion of the interrupt
1716 */
1717 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001718 break;
1719 default:
1720 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001721 }
1722 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1723}
1724
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001725static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
1726{
1727 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck125601b2010-11-16 19:27:08 -08001728 int i, r_idx;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001729 u32 new_itr;
1730 u8 current_itr, ret_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001731
1732 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1733 for (i = 0; i < q_vector->txr_count; i++) {
Alexander Duyck125601b2010-11-16 19:27:08 -08001734 struct ixgbe_ring *tx_ring = adapter->tx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001735 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001736 q_vector->tx_itr,
1737 tx_ring->total_packets,
1738 tx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001739 /* if the result for this queue would decrease interrupt
1740 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001741 q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001742 q_vector->tx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001743 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001744 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001745 }
1746
1747 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1748 for (i = 0; i < q_vector->rxr_count; i++) {
Alexander Duyck125601b2010-11-16 19:27:08 -08001749 struct ixgbe_ring *rx_ring = adapter->rx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001750 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001751 q_vector->rx_itr,
1752 rx_ring->total_packets,
1753 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001754 /* if the result for this queue would decrease interrupt
1755 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001756 q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001757 q_vector->rx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001758 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001759 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001760 }
1761
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001762 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001763
1764 switch (current_itr) {
1765 /* counts and packets in update_itr are dependent on these numbers */
1766 case lowest_latency:
1767 new_itr = 100000;
1768 break;
1769 case low_latency:
1770 new_itr = 20000; /* aka hwitr = ~200 */
1771 break;
1772 case bulk_latency:
1773 default:
1774 new_itr = 8000;
1775 break;
1776 }
1777
1778 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001779 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08001780 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001781
1782 /* save the algorithm value here, not the smoothed one */
1783 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001784
1785 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001786 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001787}
1788
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001789/**
1790 * ixgbe_check_overtemp_task - worker thread to check over tempurature
1791 * @work: pointer to work_struct containing our data
1792 **/
1793static void ixgbe_check_overtemp_task(struct work_struct *work)
1794{
1795 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00001796 struct ixgbe_adapter,
1797 check_overtemp_task);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001798 struct ixgbe_hw *hw = &adapter->hw;
1799 u32 eicr = adapter->interrupt_event;
1800
Joe Perches7ca647b2010-09-07 21:35:40 +00001801 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
1802 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001803
Joe Perches7ca647b2010-09-07 21:35:40 +00001804 switch (hw->device_id) {
1805 case IXGBE_DEV_ID_82599_T3_LOM: {
1806 u32 autoneg;
1807 bool link_up = false;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001808
Joe Perches7ca647b2010-09-07 21:35:40 +00001809 if (hw->mac.ops.check_link)
1810 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1811
1812 if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
1813 (eicr & IXGBE_EICR_LSC))
1814 /* Check if this is due to overtemp */
1815 if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
1816 break;
1817 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001818 }
Joe Perches7ca647b2010-09-07 21:35:40 +00001819 default:
1820 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1821 return;
1822 break;
1823 }
1824 e_crit(drv,
1825 "Network adapter has been stopped because it has over heated. "
1826 "Restart the computer. If the problem persists, "
1827 "power off the system and replace the adapter\n");
1828 /* write to clear the interrupt */
1829 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001830}
1831
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001832static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1833{
1834 struct ixgbe_hw *hw = &adapter->hw;
1835
1836 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1837 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001838 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001839 /* write to clear the interrupt */
1840 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1841 }
1842}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001843
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001844static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1845{
1846 struct ixgbe_hw *hw = &adapter->hw;
1847
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001848 if (eicr & IXGBE_EICR_GPI_SDP2) {
1849 /* Clear the interrupt */
1850 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1851 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1852 schedule_work(&adapter->sfp_config_module_task);
1853 }
1854
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001855 if (eicr & IXGBE_EICR_GPI_SDP1) {
1856 /* Clear the interrupt */
1857 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001858 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1859 schedule_work(&adapter->multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001860 }
1861}
1862
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001863static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1864{
1865 struct ixgbe_hw *hw = &adapter->hw;
1866
1867 adapter->lsc_int++;
1868 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1869 adapter->link_check_timeout = jiffies;
1870 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1871 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001872 IXGBE_WRITE_FLUSH(hw);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001873 schedule_work(&adapter->watchdog_task);
1874 }
1875}
1876
Auke Kok9a799d72007-09-15 14:07:45 -07001877static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
1878{
1879 struct net_device *netdev = data;
1880 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1881 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore54037502009-02-21 15:42:56 -08001882 u32 eicr;
1883
1884 /*
1885 * Workaround for Silicon errata. Use clear-by-write instead
1886 * of clear-by-read. Reading with EICS will return the
1887 * interrupt causes without clearing, which later be done
1888 * with the write to EICR.
1889 */
1890 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1891 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001892
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001893 if (eicr & IXGBE_EICR_LSC)
1894 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001895
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001896 if (eicr & IXGBE_EICR_MAILBOX)
1897 ixgbe_msg_task(adapter);
1898
Alexander Duyckbd508172010-11-16 19:27:03 -08001899 switch (hw->mac.type) {
1900 case ixgbe_mac_82599EB:
Don Skidmored9946532010-12-09 06:55:19 +00001901 ixgbe_check_sfp_event(adapter, eicr);
1902 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1903 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
1904 adapter->interrupt_event = eicr;
1905 schedule_work(&adapter->check_overtemp_task);
1906 }
1907 /* now fallthrough to handle Flow Director */
Don Skidmoreb93a2222010-11-16 19:27:17 -08001908 case ixgbe_mac_X540:
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001909 /* Handle Flow Director Full threshold interrupt */
1910 if (eicr & IXGBE_EICR_FLOW_DIR) {
1911 int i;
1912 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
1913 /* Disable transmits before FDIR Re-initialization */
1914 netif_tx_stop_all_queues(netdev);
1915 for (i = 0; i < adapter->num_tx_queues; i++) {
1916 struct ixgbe_ring *tx_ring =
Joe Perchese8e9f692010-09-07 21:34:53 +00001917 adapter->tx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001918 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
1919 &tx_ring->state))
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001920 schedule_work(&adapter->fdir_reinit_task);
1921 }
1922 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001923 break;
1924 default:
1925 break;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001926 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001927
1928 ixgbe_check_fan_failure(adapter, eicr);
1929
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001930 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1931 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
Auke Kok9a799d72007-09-15 14:07:45 -07001932
1933 return IRQ_HANDLED;
1934}
1935
Alexander Duyckfe49f042009-06-04 16:00:09 +00001936static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1937 u64 qmask)
1938{
1939 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001940 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001941
Alexander Duyckbd508172010-11-16 19:27:03 -08001942 switch (hw->mac.type) {
1943 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001944 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001945 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
1946 break;
1947 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001948 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001949 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001950 if (mask)
1951 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001952 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001953 if (mask)
1954 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
1955 break;
1956 default:
1957 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001958 }
1959 /* skip the flush */
1960}
1961
1962static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001963 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001964{
1965 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001966 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001967
Alexander Duyckbd508172010-11-16 19:27:03 -08001968 switch (hw->mac.type) {
1969 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001970 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001971 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
1972 break;
1973 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001974 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001975 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001976 if (mask)
1977 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001978 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001979 if (mask)
1980 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
1981 break;
1982 default:
1983 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001984 }
1985 /* skip the flush */
1986}
1987
Auke Kok9a799d72007-09-15 14:07:45 -07001988static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
1989{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001990 struct ixgbe_q_vector *q_vector = data;
1991 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001992 struct ixgbe_ring *tx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001993 int i, r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001994
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001995 if (!q_vector->txr_count)
1996 return IRQ_HANDLED;
1997
1998 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1999 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002000 tx_ring = adapter->tx_ring[r_idx];
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002001 tx_ring->total_bytes = 0;
2002 tx_ring->total_packets = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002003 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002004 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002005 }
2006
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002007 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002008 napi_schedule(&q_vector->napi);
2009
Auke Kok9a799d72007-09-15 14:07:45 -07002010 return IRQ_HANDLED;
2011}
2012
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002013/**
2014 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
2015 * @irq: unused
2016 * @data: pointer to our q_vector struct for this interrupt vector
2017 **/
Auke Kok9a799d72007-09-15 14:07:45 -07002018static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
2019{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002020 struct ixgbe_q_vector *q_vector = data;
2021 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002022 struct ixgbe_ring *rx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002023 int r_idx;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002024 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07002025
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002026#ifdef CONFIG_IXGBE_DCA
2027 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2028 ixgbe_update_dca(q_vector);
2029#endif
2030
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002031 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002032 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002033 rx_ring = adapter->rx_ring[r_idx];
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002034 rx_ring->total_bytes = 0;
2035 rx_ring->total_packets = 0;
2036 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002037 r_idx + 1);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002038 }
2039
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002040 if (!q_vector->rxr_count)
2041 return IRQ_HANDLED;
2042
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002043 /* EIAM disabled interrupts (on this vector) for us */
Ben Hutchings288379f2009-01-19 16:43:59 -08002044 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002045
Auke Kok9a799d72007-09-15 14:07:45 -07002046 return IRQ_HANDLED;
2047}
2048
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002049static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
2050{
Alexander Duyck91281fd2009-06-04 16:00:27 +00002051 struct ixgbe_q_vector *q_vector = data;
2052 struct ixgbe_adapter *adapter = q_vector->adapter;
2053 struct ixgbe_ring *ring;
2054 int r_idx;
2055 int i;
2056
2057 if (!q_vector->txr_count && !q_vector->rxr_count)
2058 return IRQ_HANDLED;
2059
2060 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2061 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002062 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002063 ring->total_bytes = 0;
2064 ring->total_packets = 0;
2065 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002066 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002067 }
2068
2069 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2070 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002071 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002072 ring->total_bytes = 0;
2073 ring->total_packets = 0;
2074 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002075 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002076 }
2077
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002078 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002079 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002080
2081 return IRQ_HANDLED;
2082}
2083
2084/**
2085 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
2086 * @napi: napi struct with our devices info in it
2087 * @budget: amount of work driver is allowed to do this pass, in packets
2088 *
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002089 * This function is optimized for cleaning one queue only on a single
2090 * q_vector!!!
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002091 **/
Auke Kok9a799d72007-09-15 14:07:45 -07002092static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
2093{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002094 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002095 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002096 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002097 struct ixgbe_ring *rx_ring = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07002098 int work_done = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002099 long r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07002100
Jeff Garzik5dd2d332008-10-16 05:09:31 -04002101#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08002102 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002103 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08002104#endif
Auke Kok9a799d72007-09-15 14:07:45 -07002105
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002106 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2107 rx_ring = adapter->rx_ring[r_idx];
2108
Herbert Xu78b6f4c2009-01-18 21:49:45 -08002109 ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07002110
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002111 /* If all Rx work done, exit the polling mode */
2112 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002113 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002114 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002115 ixgbe_set_itr_msix(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002116 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00002117 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002118 ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -07002119 }
2120
2121 return work_done;
2122}
2123
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002124/**
Alexander Duyck91281fd2009-06-04 16:00:27 +00002125 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002126 * @napi: napi struct with our devices info in it
2127 * @budget: amount of work driver is allowed to do this pass, in packets
2128 *
2129 * This function will clean more than one rx queue associated with a
2130 * q_vector.
2131 **/
Alexander Duyck91281fd2009-06-04 16:00:27 +00002132static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002133{
2134 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002135 container_of(napi, struct ixgbe_q_vector, napi);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002136 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002137 struct ixgbe_ring *ring = NULL;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002138 int work_done = 0, i;
2139 long r_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002140 bool tx_clean_complete = true;
2141
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002142#ifdef CONFIG_IXGBE_DCA
2143 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2144 ixgbe_update_dca(q_vector);
2145#endif
2146
Alexander Duyck91281fd2009-06-04 16:00:27 +00002147 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2148 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002149 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002150 tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
2151 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002152 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002153 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002154
2155 /* attempt to distribute budget to each queue fairly, but don't allow
2156 * the budget to go below 1 because we'll exit polling */
2157 budget /= (q_vector->rxr_count ?: 1);
2158 budget = max(budget, 1);
2159 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2160 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002161 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002162 ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002163 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002164 r_idx + 1);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002165 }
2166
2167 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002168 ring = adapter->rx_ring[r_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002169 /* If all Rx work done, exit the polling mode */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07002170 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002171 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002172 if (adapter->rx_itr_setting & 1)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002173 ixgbe_set_itr_msix(q_vector);
2174 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00002175 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002176 ((u64)1 << q_vector->v_idx));
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002177 return 0;
2178 }
2179
2180 return work_done;
2181}
Alexander Duyck91281fd2009-06-04 16:00:27 +00002182
2183/**
2184 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
2185 * @napi: napi struct with our devices info in it
2186 * @budget: amount of work driver is allowed to do this pass, in packets
2187 *
2188 * This function is optimized for cleaning one queue only on a single
2189 * q_vector!!!
2190 **/
2191static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
2192{
2193 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002194 container_of(napi, struct ixgbe_q_vector, napi);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002195 struct ixgbe_adapter *adapter = q_vector->adapter;
2196 struct ixgbe_ring *tx_ring = NULL;
2197 int work_done = 0;
2198 long r_idx;
2199
Alexander Duyck91281fd2009-06-04 16:00:27 +00002200#ifdef CONFIG_IXGBE_DCA
2201 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002202 ixgbe_update_dca(q_vector);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002203#endif
2204
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002205 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2206 tx_ring = adapter->tx_ring[r_idx];
2207
Alexander Duyck91281fd2009-06-04 16:00:27 +00002208 if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
2209 work_done = budget;
2210
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002211 /* If all Tx work done, exit the polling mode */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002212 if (work_done < budget) {
2213 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002214 if (adapter->tx_itr_setting & 1)
Alexander Duyck91281fd2009-06-04 16:00:27 +00002215 ixgbe_set_itr_msix(q_vector);
2216 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perchese8e9f692010-09-07 21:34:53 +00002217 ixgbe_irq_enable_queues(adapter,
2218 ((u64)1 << q_vector->v_idx));
Alexander Duyck91281fd2009-06-04 16:00:27 +00002219 }
2220
2221 return work_done;
2222}
2223
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002224static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002225 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07002226{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002227 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002228 struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002229
2230 set_bit(r_idx, q_vector->rxr_idx);
2231 q_vector->rxr_count++;
Alexander Duyck22745432010-11-16 19:27:10 -08002232 rx_ring->q_vector = q_vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002233}
Auke Kok9a799d72007-09-15 14:07:45 -07002234
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002235static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002236 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002237{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002238 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002239 struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002240
2241 set_bit(t_idx, q_vector->txr_idx);
2242 q_vector->txr_count++;
Alexander Duyck22745432010-11-16 19:27:10 -08002243 tx_ring->q_vector = q_vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002244}
Auke Kok9a799d72007-09-15 14:07:45 -07002245
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002246/**
2247 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2248 * @adapter: board private structure to initialize
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002249 *
2250 * This function maps descriptor rings to the queue-specific vectors
2251 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2252 * one vector per ring/queue, but on a constrained vector budget, we
2253 * group the rings as "efficiently" as possible. You would add new
2254 * mapping configurations in here.
2255 **/
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002256static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002257{
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002258 int q_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002259 int v_start = 0;
2260 int rxr_idx = 0, txr_idx = 0;
2261 int rxr_remaining = adapter->num_rx_queues;
2262 int txr_remaining = adapter->num_tx_queues;
2263 int i, j;
2264 int rqpv, tqpv;
2265 int err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002266
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002267 /* No mapping required if MSI-X is disabled. */
2268 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07002269 goto out;
2270
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002271 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2272
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002273 /*
2274 * The ideal configuration...
2275 * We have enough vectors to map one per queue.
2276 */
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002277 if (q_vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002278 for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
2279 map_vector_to_rxq(adapter, v_start, rxr_idx);
2280
2281 for (; txr_idx < txr_remaining; v_start++, txr_idx++)
2282 map_vector_to_txq(adapter, v_start, txr_idx);
2283
2284 goto out;
2285 }
2286
2287 /*
2288 * If we don't have enough vectors for a 1-to-1
2289 * mapping, we'll have to group them so there are
2290 * multiple queues per vector.
2291 */
2292 /* Re-adjusting *qpv takes care of the remainder. */
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002293 for (i = v_start; i < q_vectors; i++) {
2294 rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - i);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002295 for (j = 0; j < rqpv; j++) {
2296 map_vector_to_rxq(adapter, i, rxr_idx);
2297 rxr_idx++;
2298 rxr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002299 }
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002300 tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - i);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002301 for (j = 0; j < tqpv; j++) {
2302 map_vector_to_txq(adapter, i, txr_idx);
2303 txr_idx++;
2304 txr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002305 }
Auke Kok9a799d72007-09-15 14:07:45 -07002306 }
Auke Kok9a799d72007-09-15 14:07:45 -07002307out:
Auke Kok9a799d72007-09-15 14:07:45 -07002308 return err;
2309}
2310
2311/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002312 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2313 * @adapter: board private structure
2314 *
2315 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2316 * interrupts from the kernel.
2317 **/
2318static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2319{
2320 struct net_device *netdev = adapter->netdev;
2321 irqreturn_t (*handler)(int, void *);
2322 int i, vector, q_vectors, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002323 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002324
2325 /* Decrement for Other and TCP Timer vectors */
2326 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2327
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002328 err = ixgbe_map_rings_to_vectors(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002329 if (err)
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002330 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002331
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002332#define SET_HANDLER(_v) (((_v)->rxr_count && (_v)->txr_count) \
2333 ? &ixgbe_msix_clean_many : \
2334 (_v)->rxr_count ? &ixgbe_msix_clean_rx : \
2335 (_v)->txr_count ? &ixgbe_msix_clean_tx : \
2336 NULL)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002337 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002338 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2339 handler = SET_HANDLER(q_vector);
Robert Olssoncb13fc22008-11-25 16:43:52 -08002340
Joe Perchese8e9f692010-09-07 21:34:53 +00002341 if (handler == &ixgbe_msix_clean_rx) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002342 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2343 "%s-%s-%d", netdev->name, "rx", ri++);
Joe Perchese8e9f692010-09-07 21:34:53 +00002344 } else if (handler == &ixgbe_msix_clean_tx) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002345 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2346 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002347 } else if (handler == &ixgbe_msix_clean_many) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002348 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2349 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002350 ti++;
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002351 } else {
2352 /* skip this unused q_vector */
2353 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002354 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002355 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002356 handler, 0, q_vector->name,
2357 q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002358 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002359 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002360 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002361 goto free_queue_irqs;
2362 }
2363 }
2364
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002365 sprintf(adapter->lsc_int_name, "%s:lsc", netdev->name);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002366 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002367 ixgbe_msix_lsc, 0, adapter->lsc_int_name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002368 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002369 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002370 goto free_queue_irqs;
2371 }
2372
2373 return 0;
2374
2375free_queue_irqs:
2376 for (i = vector - 1; i >= 0; i--)
2377 free_irq(adapter->msix_entries[--vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002378 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002379 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2380 pci_disable_msix(adapter->pdev);
2381 kfree(adapter->msix_entries);
2382 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002383 return err;
2384}
2385
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002386static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
2387{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002388 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002389 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
2390 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
Alexander Duyck125601b2010-11-16 19:27:08 -08002391 u32 new_itr = q_vector->eitr;
2392 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002393
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002394 q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002395 q_vector->tx_itr,
2396 tx_ring->total_packets,
2397 tx_ring->total_bytes);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002398 q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002399 q_vector->rx_itr,
2400 rx_ring->total_packets,
2401 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002402
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002403 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002404
2405 switch (current_itr) {
2406 /* counts and packets in update_itr are dependent on these numbers */
2407 case lowest_latency:
2408 new_itr = 100000;
2409 break;
2410 case low_latency:
2411 new_itr = 20000; /* aka hwitr = ~200 */
2412 break;
2413 case bulk_latency:
2414 new_itr = 8000;
2415 break;
2416 default:
2417 break;
2418 }
2419
2420 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002421 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08002422 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002423
Alexander Duyck125601b2010-11-16 19:27:08 -08002424 /* save the algorithm value here */
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002425 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002426
2427 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002428 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002429}
2430
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002431/**
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002432 * ixgbe_irq_enable - Enable default interrupt generation settings
2433 * @adapter: board private structure
2434 **/
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002435static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2436 bool flush)
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002437{
2438 u32 mask;
Nelson, Shannon835462f2009-04-27 22:42:54 +00002439
2440 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002441 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2442 mask |= IXGBE_EIMS_GPI_SDP0;
David S. Miller6ab33d52008-11-20 16:44:00 -08002443 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2444 mask |= IXGBE_EIMS_GPI_SDP1;
Alexander Duyckbd508172010-11-16 19:27:03 -08002445 switch (adapter->hw.mac.type) {
2446 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002447 case ixgbe_mac_X540:
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002448 mask |= IXGBE_EIMS_ECC;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002449 mask |= IXGBE_EIMS_GPI_SDP1;
2450 mask |= IXGBE_EIMS_GPI_SDP2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002451 if (adapter->num_vfs)
2452 mask |= IXGBE_EIMS_MAILBOX;
Alexander Duyckbd508172010-11-16 19:27:03 -08002453 break;
2454 default:
2455 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002456 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00002457 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
2458 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
2459 mask |= IXGBE_EIMS_FLOW_DIR;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002460
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002461 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002462 if (queues)
2463 ixgbe_irq_enable_queues(adapter, ~0);
2464 if (flush)
2465 IXGBE_WRITE_FLUSH(&adapter->hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002466
2467 if (adapter->num_vfs > 32) {
2468 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2469 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2470 }
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002471}
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002472
2473/**
2474 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002475 * @irq: interrupt number
2476 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002477 **/
2478static irqreturn_t ixgbe_intr(int irq, void *data)
2479{
2480 struct net_device *netdev = data;
2481 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2482 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002483 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002484 u32 eicr;
2485
Don Skidmore54037502009-02-21 15:42:56 -08002486 /*
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002487 * Workaround for silicon errata on 82598. Mask the interrupts
Don Skidmore54037502009-02-21 15:42:56 -08002488 * before the read of EICR.
2489 */
2490 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2491
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002492 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2493 * therefore no explict interrupt disable is necessary */
2494 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002495 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002496 /*
2497 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002498 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002499 * have disabled interrupts due to EIAM
2500 * finish the workaround of silicon errata on 82598. Unmask
2501 * the interrupt that we masked before the EICR read.
2502 */
2503 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2504 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002505 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002506 }
Auke Kok9a799d72007-09-15 14:07:45 -07002507
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002508 if (eicr & IXGBE_EICR_LSC)
2509 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002510
Alexander Duyckbd508172010-11-16 19:27:03 -08002511 switch (hw->mac.type) {
2512 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002513 ixgbe_check_sfp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002514 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2515 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
2516 adapter->interrupt_event = eicr;
2517 schedule_work(&adapter->check_overtemp_task);
2518 }
2519 break;
2520 default:
2521 break;
2522 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002523
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002524 ixgbe_check_fan_failure(adapter, eicr);
2525
Alexander Duyck7a921c92009-05-06 10:43:28 +00002526 if (napi_schedule_prep(&(q_vector->napi))) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002527 adapter->tx_ring[0]->total_packets = 0;
2528 adapter->tx_ring[0]->total_bytes = 0;
2529 adapter->rx_ring[0]->total_packets = 0;
2530 adapter->rx_ring[0]->total_bytes = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002531 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002532 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002533 }
2534
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002535 /*
2536 * re-enable link(maybe) and non-queue interrupts, no flush.
2537 * ixgbe_poll will re-enable the queue interrupts
2538 */
2539
2540 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2541 ixgbe_irq_enable(adapter, false, false);
2542
Auke Kok9a799d72007-09-15 14:07:45 -07002543 return IRQ_HANDLED;
2544}
2545
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002546static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2547{
2548 int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2549
2550 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002551 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002552 bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
2553 bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
2554 q_vector->rxr_count = 0;
2555 q_vector->txr_count = 0;
2556 }
2557}
2558
Auke Kok9a799d72007-09-15 14:07:45 -07002559/**
2560 * ixgbe_request_irq - initialize interrupts
2561 * @adapter: board private structure
2562 *
2563 * Attempts to configure interrupts using the best available
2564 * capabilities of the hardware and kernel.
2565 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002566static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002567{
2568 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002569 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002570
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002571 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2572 err = ixgbe_request_msix_irqs(adapter);
2573 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002574 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Joe Perchese8e9f692010-09-07 21:34:53 +00002575 netdev->name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002576 } else {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002577 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Joe Perchese8e9f692010-09-07 21:34:53 +00002578 netdev->name, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002579 }
2580
Auke Kok9a799d72007-09-15 14:07:45 -07002581 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002582 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002583
Auke Kok9a799d72007-09-15 14:07:45 -07002584 return err;
2585}
2586
2587static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2588{
2589 struct net_device *netdev = adapter->netdev;
2590
2591 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002592 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002593
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002594 q_vectors = adapter->num_msix_vectors;
2595
2596 i = q_vectors - 1;
Auke Kok9a799d72007-09-15 14:07:45 -07002597 free_irq(adapter->msix_entries[i].vector, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002598
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002599 i--;
2600 for (; i >= 0; i--) {
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002601 /* free only the irqs that were actually requested */
2602 if (!adapter->q_vector[i]->rxr_count &&
2603 !adapter->q_vector[i]->txr_count)
2604 continue;
2605
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002606 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002607 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002608 }
2609
2610 ixgbe_reset_q_vectors(adapter);
2611 } else {
2612 free_irq(adapter->pdev->irq, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002613 }
2614}
2615
2616/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002617 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2618 * @adapter: board private structure
2619 **/
2620static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2621{
Alexander Duyckbd508172010-11-16 19:27:03 -08002622 switch (adapter->hw.mac.type) {
2623 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002624 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002625 break;
2626 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002627 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002628 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2629 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002630 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002631 if (adapter->num_vfs > 32)
2632 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002633 break;
2634 default:
2635 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002636 }
2637 IXGBE_WRITE_FLUSH(&adapter->hw);
2638 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2639 int i;
2640 for (i = 0; i < adapter->num_msix_vectors; i++)
2641 synchronize_irq(adapter->msix_entries[i].vector);
2642 } else {
2643 synchronize_irq(adapter->pdev->irq);
2644 }
2645}
2646
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002647/**
Auke Kok9a799d72007-09-15 14:07:45 -07002648 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2649 *
2650 **/
2651static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2652{
Auke Kok9a799d72007-09-15 14:07:45 -07002653 struct ixgbe_hw *hw = &adapter->hw;
2654
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002655 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Joe Perchese8e9f692010-09-07 21:34:53 +00002656 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002657
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002658 ixgbe_set_ivar(adapter, 0, 0, 0);
2659 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002660
2661 map_vector_to_rxq(adapter, 0, 0);
2662 map_vector_to_txq(adapter, 0, 0);
2663
Emil Tantilov396e7992010-07-01 20:05:12 +00002664 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002665}
2666
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002667/**
2668 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2669 * @adapter: board private structure
2670 * @ring: structure containing ring specific data
2671 *
2672 * Configure the Tx descriptor ring after a reset.
2673 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002674void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2675 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002676{
2677 struct ixgbe_hw *hw = &adapter->hw;
2678 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002679 int wait_loop = 10;
2680 u32 txdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002681 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002682
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002683 /* disable queue to avoid issues while updating state */
2684 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2685 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
2686 txdctl & ~IXGBE_TXDCTL_ENABLE);
2687 IXGBE_WRITE_FLUSH(hw);
2688
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002689 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002690 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002691 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2692 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2693 ring->count * sizeof(union ixgbe_adv_tx_desc));
2694 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2695 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002696 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002697
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002698 /* configure fetching thresholds */
2699 if (adapter->rx_itr_setting == 0) {
2700 /* cannot set wthresh when itr==0 */
2701 txdctl &= ~0x007F0000;
2702 } else {
2703 /* enable WTHRESH=8 descriptors, to encourage burst writeback */
2704 txdctl |= (8 << 16);
2705 }
2706 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
2707 /* PThresh workaround for Tx hang with DFP enabled. */
2708 txdctl |= 32;
2709 }
2710
2711 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002712 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2713 adapter->atr_sample_rate) {
2714 ring->atr_sample_rate = adapter->atr_sample_rate;
2715 ring->atr_count = 0;
2716 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2717 } else {
2718 ring->atr_sample_rate = 0;
2719 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002720
John Fastabendc84d3242010-11-16 19:27:12 -08002721 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2722
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002723 /* enable queue */
2724 txdctl |= IXGBE_TXDCTL_ENABLE;
2725 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2726
2727 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2728 if (hw->mac.type == ixgbe_mac_82598EB &&
2729 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2730 return;
2731
2732 /* poll to verify queue is enabled */
2733 do {
2734 msleep(1);
2735 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2736 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2737 if (!wait_loop)
2738 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002739}
2740
Alexander Duyck120ff942010-08-19 13:34:50 +00002741static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2742{
2743 struct ixgbe_hw *hw = &adapter->hw;
2744 u32 rttdcs;
2745 u32 mask;
2746
2747 if (hw->mac.type == ixgbe_mac_82598EB)
2748 return;
2749
2750 /* disable the arbiter while setting MTQC */
2751 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2752 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2753 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2754
2755 /* set transmit pool layout */
2756 mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
2757 switch (adapter->flags & mask) {
2758
2759 case (IXGBE_FLAG_SRIOV_ENABLED):
2760 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2761 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2762 break;
2763
2764 case (IXGBE_FLAG_DCB_ENABLED):
2765 /* We enable 8 traffic classes, DCB only */
2766 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2767 (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
2768 break;
2769
2770 default:
2771 IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
2772 break;
2773 }
2774
2775 /* re-enable the arbiter */
2776 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2777 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2778}
2779
Auke Kok9a799d72007-09-15 14:07:45 -07002780/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002781 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002782 * @adapter: board private structure
2783 *
2784 * Configure the Tx unit of the MAC after a reset.
2785 **/
2786static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2787{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002788 struct ixgbe_hw *hw = &adapter->hw;
2789 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002790 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002791
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002792 ixgbe_setup_mtqc(adapter);
2793
2794 if (hw->mac.type != ixgbe_mac_82598EB) {
2795 /* DMATXCTL.EN must be before Tx queues are enabled */
2796 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2797 dmatxctl |= IXGBE_DMATXCTL_TE;
2798 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2799 }
2800
Auke Kok9a799d72007-09-15 14:07:45 -07002801 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002802 for (i = 0; i < adapter->num_tx_queues; i++)
2803 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002804}
2805
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002806#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002807
Yi Zoua6616b42009-08-06 13:05:23 +00002808static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002809 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002810{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002811 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002812 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002813
Alexander Duyckbd508172010-11-16 19:27:03 -08002814 switch (adapter->hw.mac.type) {
2815 case ixgbe_mac_82598EB: {
2816 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2817 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002818 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002819 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002820 break;
2821 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002822 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08002823 default:
2824 break;
2825 }
2826
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002827 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002828
2829 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2830 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002831 if (adapter->num_vfs)
2832 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002833
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002834 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2835 IXGBE_SRRCTL_BSIZEHDR_MASK;
2836
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002837 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002838#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2839 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2840#else
2841 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2842#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002843 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002844 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002845 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2846 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002847 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002848 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002849
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002850 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002851}
2852
Alexander Duyck05abb122010-08-19 13:35:41 +00002853static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002854{
Alexander Duyck05abb122010-08-19 13:35:41 +00002855 struct ixgbe_hw *hw = &adapter->hw;
2856 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002857 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2858 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002859 u32 mrqc = 0, reta = 0;
2860 u32 rxcsum;
2861 int i, j;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002862 int mask;
2863
Alexander Duyck05abb122010-08-19 13:35:41 +00002864 /* Fill out hash function seeds */
2865 for (i = 0; i < 10; i++)
2866 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002867
Alexander Duyck05abb122010-08-19 13:35:41 +00002868 /* Fill out redirection table */
2869 for (i = 0, j = 0; i < 128; i++, j++) {
2870 if (j == adapter->ring_feature[RING_F_RSS].indices)
2871 j = 0;
2872 /* reta = 4-byte sliding window of
2873 * 0x00..(indices-1)(indices-1)00..etc. */
2874 reta = (reta << 8) | (j * 0x11);
2875 if ((i & 3) == 3)
2876 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2877 }
2878
2879 /* Disable indicating checksum in descriptor, enables RSS hash */
2880 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2881 rxcsum |= IXGBE_RXCSUM_PCSD;
2882 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2883
2884 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
2885 mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
2886 else
2887 mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002888#ifdef CONFIG_IXGBE_DCB
Alexander Duyck05abb122010-08-19 13:35:41 +00002889 | IXGBE_FLAG_DCB_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002890#endif
Alexander Duyck05abb122010-08-19 13:35:41 +00002891 | IXGBE_FLAG_SRIOV_ENABLED
2892 );
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002893
2894 switch (mask) {
2895 case (IXGBE_FLAG_RSS_ENABLED):
2896 mrqc = IXGBE_MRQC_RSSEN;
2897 break;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002898 case (IXGBE_FLAG_SRIOV_ENABLED):
2899 mrqc = IXGBE_MRQC_VMDQEN;
2900 break;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002901#ifdef CONFIG_IXGBE_DCB
2902 case (IXGBE_FLAG_DCB_ENABLED):
2903 mrqc = IXGBE_MRQC_RT8TCEN;
2904 break;
2905#endif /* CONFIG_IXGBE_DCB */
2906 default:
2907 break;
2908 }
2909
Alexander Duyck05abb122010-08-19 13:35:41 +00002910 /* Perform hash on these packet types */
2911 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2912 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2913 | IXGBE_MRQC_RSS_FIELD_IPV6
2914 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2915
2916 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002917}
2918
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002919/**
Don Skidmoreb93a2222010-11-16 19:27:17 -08002920 * ixgbe_clear_rscctl - disable RSC for the indicated ring
2921 * @adapter: address of board private structure
2922 * @ring: structure containing ring specific data
2923 **/
2924void ixgbe_clear_rscctl(struct ixgbe_adapter *adapter,
2925 struct ixgbe_ring *ring)
2926{
2927 struct ixgbe_hw *hw = &adapter->hw;
2928 u32 rscctrl;
2929 u8 reg_idx = ring->reg_idx;
2930
2931 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2932 rscctrl &= ~IXGBE_RSCCTL_RSCEN;
2933 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2934}
2935
2936/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002937 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2938 * @adapter: address of board private structure
2939 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002940 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -08002941void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002942 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002943{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002944 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002945 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea552009-11-23 10:45:11 -08002946 int rx_buf_len;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002947 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002948
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002949 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002950 return;
2951
2952 rx_buf_len = ring->rx_buf_len;
2953 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002954 rscctrl |= IXGBE_RSCCTL_RSCEN;
2955 /*
2956 * we must limit the number of descriptors so that the
2957 * total size of max desc * buf_len is not greater
2958 * than 65535
2959 */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002960 if (ring_is_ps_enabled(ring)) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002961#if (MAX_SKB_FRAGS > 16)
2962 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2963#elif (MAX_SKB_FRAGS > 8)
2964 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2965#elif (MAX_SKB_FRAGS > 4)
2966 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2967#else
2968 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2969#endif
2970 } else {
2971 if (rx_buf_len < IXGBE_RXBUFFER_4096)
2972 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2973 else if (rx_buf_len < IXGBE_RXBUFFER_8192)
2974 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2975 else
2976 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2977 }
Alexander Duyck73670962010-08-19 13:38:34 +00002978 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002979}
2980
Alexander Duyck9e10e042010-08-19 13:40:06 +00002981/**
2982 * ixgbe_set_uta - Set unicast filter table address
2983 * @adapter: board private structure
2984 *
2985 * The unicast table address is a register array of 32-bit registers.
2986 * The table is meant to be used in a way similar to how the MTA is used
2987 * however due to certain limitations in the hardware it is necessary to
2988 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2989 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2990 **/
2991static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2992{
2993 struct ixgbe_hw *hw = &adapter->hw;
2994 int i;
2995
2996 /* The UTA table only exists on 82599 hardware and newer */
2997 if (hw->mac.type < ixgbe_mac_82599EB)
2998 return;
2999
3000 /* we only need to do this if VMDq is enabled */
3001 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3002 return;
3003
3004 for (i = 0; i < 128; i++)
3005 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
3006}
3007
3008#define IXGBE_MAX_RX_DESC_POLL 10
3009static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3010 struct ixgbe_ring *ring)
3011{
3012 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003013 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3014 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003015 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003016
3017 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3018 if (hw->mac.type == ixgbe_mac_82598EB &&
3019 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3020 return;
3021
3022 do {
3023 msleep(1);
3024 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3025 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3026
3027 if (!wait_loop) {
3028 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3029 "the polling period\n", reg_idx);
3030 }
3031}
3032
Yi Zou2d39d572011-01-06 14:29:56 +00003033void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3034 struct ixgbe_ring *ring)
3035{
3036 struct ixgbe_hw *hw = &adapter->hw;
3037 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3038 u32 rxdctl;
3039 u8 reg_idx = ring->reg_idx;
3040
3041 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3042 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3043
3044 /* write value back with RXDCTL.ENABLE bit cleared */
3045 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3046
3047 if (hw->mac.type == ixgbe_mac_82598EB &&
3048 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3049 return;
3050
3051 /* the hardware may take up to 100us to really disable the rx queue */
3052 do {
3053 udelay(10);
3054 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3055 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3056
3057 if (!wait_loop) {
3058 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3059 "the polling period\n", reg_idx);
3060 }
3061}
3062
Alexander Duyck84418e32010-08-19 13:40:54 +00003063void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3064 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003065{
3066 struct ixgbe_hw *hw = &adapter->hw;
3067 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003068 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003069 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003070
Alexander Duyck9e10e042010-08-19 13:40:06 +00003071 /* disable queue to avoid issues while updating state */
3072 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003073 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003074
Alexander Duyckacd37172010-08-19 13:36:05 +00003075 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3076 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3077 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3078 ring->count * sizeof(union ixgbe_adv_rx_desc));
3079 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3080 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003081 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003082
3083 ixgbe_configure_srrctl(adapter, ring);
3084 ixgbe_configure_rscctl(adapter, ring);
3085
Greg Rosee9f98072011-01-26 01:06:07 +00003086 /* If operating in IOV mode set RLPML for X540 */
3087 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
3088 hw->mac.type == ixgbe_mac_X540) {
3089 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
3090 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
3091 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
3092 }
3093
Alexander Duyck9e10e042010-08-19 13:40:06 +00003094 if (hw->mac.type == ixgbe_mac_82598EB) {
3095 /*
3096 * enable cache line friendly hardware writes:
3097 * PTHRESH=32 descriptors (half the internal cache),
3098 * this also removes ugly rx_no_buffer_count increment
3099 * HTHRESH=4 descriptors (to minimize latency on fetch)
3100 * WTHRESH=8 burst writeback up to two cache lines
3101 */
3102 rxdctl &= ~0x3FFFFF;
3103 rxdctl |= 0x080420;
3104 }
3105
3106 /* enable receive descriptor ring */
3107 rxdctl |= IXGBE_RXDCTL_ENABLE;
3108 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3109
3110 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyckfc77dc32010-11-16 19:26:51 -08003111 ixgbe_alloc_rx_buffers(ring, IXGBE_DESC_UNUSED(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003112}
3113
Alexander Duyck48654522010-08-19 13:36:27 +00003114static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3115{
3116 struct ixgbe_hw *hw = &adapter->hw;
3117 int p;
3118
3119 /* PSRTYPE must be initialized in non 82598 adapters */
3120 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003121 IXGBE_PSRTYPE_UDPHDR |
3122 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003123 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003124 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003125
3126 if (hw->mac.type == ixgbe_mac_82598EB)
3127 return;
3128
3129 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
3130 psrtype |= (adapter->num_rx_queues_per_pool << 29);
3131
3132 for (p = 0; p < adapter->num_rx_pools; p++)
3133 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
3134 psrtype);
3135}
3136
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003137static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3138{
3139 struct ixgbe_hw *hw = &adapter->hw;
3140 u32 gcr_ext;
3141 u32 vt_reg_bits;
3142 u32 reg_offset, vf_shift;
3143 u32 vmdctl;
3144
3145 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3146 return;
3147
3148 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3149 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
3150 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
3151 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
3152
3153 vf_shift = adapter->num_vfs % 32;
3154 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
3155
3156 /* Enable only the PF's pool for Tx/Rx */
3157 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
3158 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
3159 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
3160 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
3161 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3162
3163 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3164 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
3165
3166 /*
3167 * Set up VF register offsets for selected VT Mode,
3168 * i.e. 32 or 64 VFs for SR-IOV
3169 */
3170 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
3171 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
3172 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
3173 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3174
3175 /* enable Tx loopback for VF/PF communication */
3176 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosea985b6c32010-11-18 03:02:52 +00003177 /* Enable MAC Anti-Spoofing */
3178 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
3179 adapter->num_vfs);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003180}
3181
Alexander Duyck477de6e2010-08-19 13:38:11 +00003182static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003183{
Auke Kok9a799d72007-09-15 14:07:45 -07003184 struct ixgbe_hw *hw = &adapter->hw;
3185 struct net_device *netdev = adapter->netdev;
3186 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003187 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003188 struct ixgbe_ring *rx_ring;
3189 int i;
3190 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003191
Auke Kok9a799d72007-09-15 14:07:45 -07003192 /* Decide whether to use packet split mode or not */
Don Skidmorea1243392011-01-18 22:53:47 +00003193 /* On by default */
3194 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
3195
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003196 /* Do not use packet split if we're in SR-IOV Mode */
Don Skidmorea1243392011-01-18 22:53:47 +00003197 if (adapter->num_vfs)
3198 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
3199
3200 /* Disable packet split due to 82599 erratum #45 */
3201 if (hw->mac.type == ixgbe_mac_82599EB)
3202 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07003203
3204 /* Set the RX buffer length according to the mode */
3205 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003206 rx_buf_len = IXGBE_RX_HDR_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07003207 } else {
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00003208 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
Alexander Duyckf8212f92009-04-27 22:42:37 +00003209 (netdev->mtu <= ETH_DATA_LEN))
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003210 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07003211 else
Alexander Duyck477de6e2010-08-19 13:38:11 +00003212 rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
3213 }
3214
3215#ifdef IXGBE_FCOE
3216 /* adjust max frame to be able to do baby jumbo for FCoE */
3217 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3218 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3219 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3220
3221#endif /* IXGBE_FCOE */
3222 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3223 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3224 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3225 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3226
3227 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003228 }
3229
Auke Kok9a799d72007-09-15 14:07:45 -07003230 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003231 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3232 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003233 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3234
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003235 /*
3236 * Setup the HW Rx Head and Tail Descriptor Pointers and
3237 * the Base and Length of the Rx Descriptor Ring
3238 */
Auke Kok9a799d72007-09-15 14:07:45 -07003239 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003240 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00003241 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003242
Yi Zou6e455b892009-08-06 13:05:44 +00003243 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003244 set_ring_ps_enabled(rx_ring);
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00003245 else
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003246 clear_ring_ps_enabled(rx_ring);
3247
3248 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3249 set_ring_rsc_enabled(rx_ring);
3250 else
3251 clear_ring_rsc_enabled(rx_ring);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003252
Yi Zou63f39bd2009-05-17 12:34:35 +00003253#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00003254 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00003255 struct ixgbe_ring_feature *f;
3256 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00003257 if ((i >= f->mask) && (i < f->mask + f->indices)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003258 clear_ring_ps_enabled(rx_ring);
Yi Zou6e455b892009-08-06 13:05:44 +00003259 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3260 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00003261 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003262 } else if (!ring_is_rsc_enabled(rx_ring) &&
3263 !ring_is_ps_enabled(rx_ring)) {
3264 rx_ring->rx_buf_len =
3265 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00003266 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003267 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003268#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003269 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003270}
3271
Alexander Duyck73670962010-08-19 13:38:34 +00003272static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3273{
3274 struct ixgbe_hw *hw = &adapter->hw;
3275 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3276
3277 switch (hw->mac.type) {
3278 case ixgbe_mac_82598EB:
3279 /*
3280 * For VMDq support of different descriptor types or
3281 * buffer sizes through the use of multiple SRRCTL
3282 * registers, RDRXCTL.MVMEN must be set to 1
3283 *
3284 * also, the manual doesn't mention it clearly but DCA hints
3285 * will only use queue 0's tags unless this bit is set. Side
3286 * effects of setting this bit are only that SRRCTL must be
3287 * fully programmed [0..15]
3288 */
3289 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3290 break;
3291 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003292 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003293 /* Disable RSC for ACK packets */
3294 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3295 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3296 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3297 /* hardware requires some bits to be set by default */
3298 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3299 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3300 break;
3301 default:
3302 /* We should do nothing since we don't know this hardware */
3303 return;
3304 }
3305
3306 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3307}
3308
Alexander Duyck477de6e2010-08-19 13:38:11 +00003309/**
3310 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3311 * @adapter: board private structure
3312 *
3313 * Configure the Rx unit of the MAC after a reset.
3314 **/
3315static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3316{
3317 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003318 int i;
3319 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003320
3321 /* disable receives while setting up the descriptors */
3322 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3323 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3324
3325 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003326 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003327
Alexander Duyck9e10e042010-08-19 13:40:06 +00003328 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003329 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003330
Alexander Duyck9e10e042010-08-19 13:40:06 +00003331 ixgbe_set_uta(adapter);
3332
Alexander Duyck477de6e2010-08-19 13:38:11 +00003333 /* set_rx_buffer_len must be called before ring initialization */
3334 ixgbe_set_rx_buffer_len(adapter);
3335
3336 /*
3337 * Setup the HW Rx Head and Tail Descriptor Pointers and
3338 * the Base and Length of the Rx Descriptor Ring
3339 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003340 for (i = 0; i < adapter->num_rx_queues; i++)
3341 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003342
Alexander Duyck9e10e042010-08-19 13:40:06 +00003343 /* disable drop enable for 82598 parts */
3344 if (hw->mac.type == ixgbe_mac_82598EB)
3345 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3346
3347 /* enable all receives */
3348 rxctrl |= IXGBE_RXCTRL_RXEN;
3349 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003350}
3351
Auke Kok9a799d72007-09-15 14:07:45 -07003352static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3353{
3354 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003355 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003356 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003357
3358 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003359 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003360 set_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003361}
3362
3363static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3364{
3365 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003366 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003367 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003368
Auke Kok9a799d72007-09-15 14:07:45 -07003369 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003370 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003371 clear_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003372}
3373
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003374/**
3375 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3376 * @adapter: driver data
3377 */
3378static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3379{
3380 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003381 u32 vlnctrl;
3382
3383 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3384 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3385 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3386}
3387
3388/**
3389 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3390 * @adapter: driver data
3391 */
3392static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3393{
3394 struct ixgbe_hw *hw = &adapter->hw;
3395 u32 vlnctrl;
3396
3397 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3398 vlnctrl |= IXGBE_VLNCTRL_VFE;
3399 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3400 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3401}
3402
3403/**
3404 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3405 * @adapter: driver data
3406 */
3407static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3408{
3409 struct ixgbe_hw *hw = &adapter->hw;
3410 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003411 int i, j;
3412
3413 switch (hw->mac.type) {
3414 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003415 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3416 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003417 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3418 break;
3419 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003420 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003421 for (i = 0; i < adapter->num_rx_queues; i++) {
3422 j = adapter->rx_ring[i]->reg_idx;
3423 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3424 vlnctrl &= ~IXGBE_RXDCTL_VME;
3425 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3426 }
3427 break;
3428 default:
3429 break;
3430 }
3431}
3432
3433/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003434 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003435 * @adapter: driver data
3436 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003437static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003438{
3439 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003440 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003441 int i, j;
3442
3443 switch (hw->mac.type) {
3444 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003445 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3446 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003447 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3448 break;
3449 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003450 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003451 for (i = 0; i < adapter->num_rx_queues; i++) {
3452 j = adapter->rx_ring[i]->reg_idx;
3453 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3454 vlnctrl |= IXGBE_RXDCTL_VME;
3455 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3456 }
3457 break;
3458 default:
3459 break;
3460 }
3461}
3462
Auke Kok9a799d72007-09-15 14:07:45 -07003463static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3464{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003465 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003466
Jesse Grossf62bbb52010-10-20 13:56:10 +00003467 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3468
3469 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3470 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003471}
3472
3473/**
Alexander Duyck28500622010-06-15 09:25:48 +00003474 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3475 * @netdev: network interface device structure
3476 *
3477 * Writes unicast address list to the RAR table.
3478 * Returns: -ENOMEM on failure/insufficient address space
3479 * 0 on no addresses written
3480 * X on writing X addresses to the RAR table
3481 **/
3482static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3483{
3484 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3485 struct ixgbe_hw *hw = &adapter->hw;
3486 unsigned int vfn = adapter->num_vfs;
3487 unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
3488 int count = 0;
3489
3490 /* return ENOMEM indicating insufficient memory for addresses */
3491 if (netdev_uc_count(netdev) > rar_entries)
3492 return -ENOMEM;
3493
3494 if (!netdev_uc_empty(netdev) && rar_entries) {
3495 struct netdev_hw_addr *ha;
3496 /* return error if we do not support writing to RAR table */
3497 if (!hw->mac.ops.set_rar)
3498 return -ENOMEM;
3499
3500 netdev_for_each_uc_addr(ha, netdev) {
3501 if (!rar_entries)
3502 break;
3503 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3504 vfn, IXGBE_RAH_AV);
3505 count++;
3506 }
3507 }
3508 /* write the addresses in reverse order to avoid write combining */
3509 for (; rar_entries > 0 ; rar_entries--)
3510 hw->mac.ops.clear_rar(hw, rar_entries);
3511
3512 return count;
3513}
3514
3515/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003516 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003517 * @netdev: network interface device structure
3518 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003519 * The set_rx_method entry point is called whenever the unicast/multicast
3520 * address list or the network interface flags are updated. This routine is
3521 * responsible for configuring the hardware for proper unicast, multicast and
3522 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003523 **/
Greg Rose7f870472010-01-09 02:25:29 +00003524void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003525{
3526 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3527 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003528 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3529 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003530
3531 /* Check for Promiscuous and All Multicast modes */
3532
3533 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3534
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003535 /* set all bits that we expect to always be set */
3536 fctrl |= IXGBE_FCTRL_BAM;
3537 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3538 fctrl |= IXGBE_FCTRL_PMCF;
3539
Alexander Duyck28500622010-06-15 09:25:48 +00003540 /* clear the bits we are changing the status of */
3541 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3542
Auke Kok9a799d72007-09-15 14:07:45 -07003543 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003544 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003545 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003546 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003547 /* don't hardware filter vlans in promisc mode */
3548 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003549 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003550 if (netdev->flags & IFF_ALLMULTI) {
3551 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003552 vmolr |= IXGBE_VMOLR_MPE;
3553 } else {
3554 /*
3555 * Write addresses to the MTA, if the attempt fails
3556 * then we should just turn on promiscous mode so
3557 * that we can at least receive multicast traffic
3558 */
3559 hw->mac.ops.update_mc_addr_list(hw, netdev);
3560 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003561 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003562 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003563 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003564 /*
3565 * Write addresses to available RAR registers, if there is not
3566 * sufficient space to store all the addresses then enable
3567 * unicast promiscous mode
3568 */
3569 count = ixgbe_write_uc_addr_list(netdev);
3570 if (count < 0) {
3571 fctrl |= IXGBE_FCTRL_UPE;
3572 vmolr |= IXGBE_VMOLR_ROPE;
3573 }
3574 }
3575
3576 if (adapter->num_vfs) {
3577 ixgbe_restore_vf_multicasts(adapter);
3578 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3579 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3580 IXGBE_VMOLR_ROPE);
3581 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003582 }
3583
3584 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003585
3586 if (netdev->features & NETIF_F_HW_VLAN_RX)
3587 ixgbe_vlan_strip_enable(adapter);
3588 else
3589 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003590}
3591
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003592static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3593{
3594 int q_idx;
3595 struct ixgbe_q_vector *q_vector;
3596 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3597
3598 /* legacy and MSI only use one vector */
3599 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3600 q_vectors = 1;
3601
3602 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003603 struct napi_struct *napi;
Alexander Duyck7a921c92009-05-06 10:43:28 +00003604 q_vector = adapter->q_vector[q_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003605 napi = &q_vector->napi;
Alexander Duyck91281fd2009-06-04 16:00:27 +00003606 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3607 if (!q_vector->rxr_count || !q_vector->txr_count) {
3608 if (q_vector->txr_count == 1)
3609 napi->poll = &ixgbe_clean_txonly;
3610 else if (q_vector->rxr_count == 1)
3611 napi->poll = &ixgbe_clean_rxonly;
3612 }
3613 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003614
3615 napi_enable(napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003616 }
3617}
3618
3619static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3620{
3621 int q_idx;
3622 struct ixgbe_q_vector *q_vector;
3623 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3624
3625 /* legacy and MSI only use one vector */
3626 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3627 q_vectors = 1;
3628
3629 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003630 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003631 napi_disable(&q_vector->napi);
3632 }
3633}
3634
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003635#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003636/*
3637 * ixgbe_configure_dcb - Configure DCB hardware
3638 * @adapter: ixgbe adapter struct
3639 *
3640 * This is called by the driver on open to configure the DCB hardware.
3641 * This is also called by the gennetlink interface when reconfiguring
3642 * the DCB state.
3643 */
3644static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3645{
3646 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003647 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003648
Alexander Duyck67ebd792010-08-19 13:34:04 +00003649 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3650 if (hw->mac.type == ixgbe_mac_82598EB)
3651 netif_set_gso_max_size(adapter->netdev, 65536);
3652 return;
3653 }
3654
3655 if (hw->mac.type == ixgbe_mac_82598EB)
3656 netif_set_gso_max_size(adapter->netdev, 32768);
3657
John Fastabend98063072010-10-28 00:59:57 +00003658#ifdef CONFIG_FCOE
3659 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3660 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3661#endif
3662
John Fastabend80ab1932010-11-16 19:26:45 -08003663 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
John Fastabend98063072010-10-28 00:59:57 +00003664 DCB_TX_CONFIG);
John Fastabend80ab1932010-11-16 19:26:45 -08003665 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
John Fastabend98063072010-10-28 00:59:57 +00003666 DCB_RX_CONFIG);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003667
Alexander Duyck2f90b862008-11-20 20:52:10 -08003668 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003669 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003670
Alexander Duyck2f90b862008-11-20 20:52:10 -08003671 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003672
3673 /* reconfigure the hardware */
3674 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003675}
3676
3677#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003678static void ixgbe_configure(struct ixgbe_adapter *adapter)
3679{
3680 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003681 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003682 int i;
3683
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003684#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003685 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003686#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003687
Jesse Grossf62bbb52010-10-20 13:56:10 +00003688 ixgbe_set_rx_mode(netdev);
3689 ixgbe_restore_vlan(adapter);
3690
Yi Zoueacd73f2009-05-13 13:11:06 +00003691#ifdef IXGBE_FCOE
3692 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3693 ixgbe_configure_fcoe(adapter);
3694
3695#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003696 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3697 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003698 adapter->tx_ring[i]->atr_sample_rate =
Joe Perchese8e9f692010-09-07 21:34:53 +00003699 adapter->atr_sample_rate;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003700 ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
3701 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3702 ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
3703 }
Alexander Duyck933d41f2010-09-07 21:34:29 +00003704 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003705
Auke Kok9a799d72007-09-15 14:07:45 -07003706 ixgbe_configure_tx(adapter);
3707 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003708}
3709
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003710static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3711{
3712 switch (hw->phy.type) {
3713 case ixgbe_phy_sfp_avago:
3714 case ixgbe_phy_sfp_ftl:
3715 case ixgbe_phy_sfp_intel:
3716 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003717 case ixgbe_phy_sfp_passive_tyco:
3718 case ixgbe_phy_sfp_passive_unknown:
3719 case ixgbe_phy_sfp_active_unknown:
3720 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003721 return true;
3722 default:
3723 return false;
3724 }
3725}
3726
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003727/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003728 * ixgbe_sfp_link_config - set up SFP+ link
3729 * @adapter: pointer to private adapter struct
3730 **/
3731static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3732{
3733 struct ixgbe_hw *hw = &adapter->hw;
3734
3735 if (hw->phy.multispeed_fiber) {
3736 /*
3737 * In multispeed fiber setups, the device may not have
3738 * had a physical connection when the driver loaded.
3739 * If that's the case, the initial link configuration
3740 * couldn't get the MAC into 10G or 1G mode, so we'll
3741 * never have a link status change interrupt fire.
3742 * We need to try and force an autonegotiation
3743 * session, then bring up link.
3744 */
Andy Gospodarek4c7e6042011-02-17 01:13:13 -08003745 if (hw->mac.ops.setup_sfp)
3746 hw->mac.ops.setup_sfp(hw);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003747 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
3748 schedule_work(&adapter->multispeed_fiber_task);
3749 } else {
3750 /*
3751 * Direct Attach Cu and non-multispeed fiber modules
3752 * still need to be configured properly prior to
3753 * attempting link.
3754 */
3755 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
3756 schedule_work(&adapter->sfp_config_module_task);
3757 }
3758}
3759
3760/**
3761 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003762 * @hw: pointer to private hardware struct
3763 *
3764 * Returns 0 on success, negative on failure
3765 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003766static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003767{
3768 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003769 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003770 u32 ret = IXGBE_ERR_LINK_SETUP;
3771
3772 if (hw->mac.ops.check_link)
3773 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3774
3775 if (ret)
3776 goto link_cfg_out;
3777
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003778 autoneg = hw->phy.autoneg_advertised;
3779 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003780 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3781 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003782 if (ret)
3783 goto link_cfg_out;
3784
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003785 if (hw->mac.ops.setup_link)
3786 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003787link_cfg_out:
3788 return ret;
3789}
3790
Alexander Duycka34bcff2010-08-19 13:39:20 +00003791static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003792{
Auke Kok9a799d72007-09-15 14:07:45 -07003793 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003794 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003795
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003796 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003797 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3798 IXGBE_GPIE_OCD;
3799 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003800 /*
3801 * use EIAM to auto-mask when MSI-X interrupt is asserted
3802 * this saves a register write for every interrupt
3803 */
3804 switch (hw->mac.type) {
3805 case ixgbe_mac_82598EB:
3806 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3807 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003808 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003809 case ixgbe_mac_X540:
3810 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003811 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3812 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3813 break;
3814 }
3815 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003816 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3817 * specifically only auto mask tx and rx interrupts */
3818 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003819 }
3820
Alexander Duycka34bcff2010-08-19 13:39:20 +00003821 /* XXX: to interrupt immediately for EICS writes, enable this */
3822 /* gpie |= IXGBE_GPIE_EIMEN; */
3823
3824 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3825 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3826 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003827 }
3828
Alexander Duycka34bcff2010-08-19 13:39:20 +00003829 /* Enable fan failure interrupt */
3830 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003831 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003832
Alexander Duycka34bcff2010-08-19 13:39:20 +00003833 if (hw->mac.type == ixgbe_mac_82599EB)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003834 gpie |= IXGBE_SDP1_GPIEN;
3835 gpie |= IXGBE_SDP2_GPIEN;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003836
3837 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3838}
3839
3840static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
3841{
3842 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003843 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003844 u32 ctrl_ext;
3845
3846 ixgbe_get_hw_control(adapter);
3847 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003848
Auke Kok9a799d72007-09-15 14:07:45 -07003849 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3850 ixgbe_configure_msix(adapter);
3851 else
3852 ixgbe_configure_msi_and_legacy(adapter);
3853
Don Skidmorec6ecf392010-12-03 03:31:51 +00003854 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
3855 if (hw->mac.ops.enable_tx_laser &&
3856 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003857 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003858 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003859 hw->mac.ops.enable_tx_laser(hw);
3860
Auke Kok9a799d72007-09-15 14:07:45 -07003861 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003862 ixgbe_napi_enable_all(adapter);
3863
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003864 if (ixgbe_is_sfp(hw)) {
3865 ixgbe_sfp_link_config(adapter);
3866 } else {
3867 err = ixgbe_non_sfp_link_config(hw);
3868 if (err)
3869 e_err(probe, "link_config FAILED %d\n", err);
3870 }
3871
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003872 /* clear any pending interrupts, may auto mask */
3873 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003874 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003875
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003876 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003877 * If this adapter has a fan, check to see if we had a failure
3878 * before we enabled the interrupt.
3879 */
3880 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3881 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3882 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003883 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003884 }
3885
3886 /*
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003887 * For hot-pluggable SFP+ devices, a new SFP+ module may have
Don Skidmore19343de2009-07-02 12:50:31 +00003888 * arrived before interrupts were enabled but after probe. Such
3889 * devices wouldn't have their type identified yet. We need to
3890 * kick off the SFP+ module setup first, then try to bring up link.
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003891 * If we're not hot-pluggable SFP+, we just need to configure link
3892 * and bring it up.
3893 */
Emil Tantilov21cc5b42011-02-12 10:52:07 +00003894 if (hw->phy.type == ixgbe_phy_none)
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003895 schedule_work(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003896
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003897 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003898 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003899
Auke Kok9a799d72007-09-15 14:07:45 -07003900 /* bring the link up in the watchdog, this could race with our first
3901 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003902 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3903 adapter->link_check_timeout = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07003904 mod_timer(&adapter->watchdog_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003905
3906 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3907 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3908 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3909 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3910
Auke Kok9a799d72007-09-15 14:07:45 -07003911 return 0;
3912}
3913
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003914void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3915{
3916 WARN_ON(in_interrupt());
3917 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
3918 msleep(1);
3919 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003920 /*
3921 * If SR-IOV enabled then wait a bit before bringing the adapter
3922 * back up to give the VFs time to respond to the reset. The
3923 * two second wait is based upon the watchdog timer cycle in
3924 * the VF driver.
3925 */
3926 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3927 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003928 ixgbe_up(adapter);
3929 clear_bit(__IXGBE_RESETTING, &adapter->state);
3930}
3931
Auke Kok9a799d72007-09-15 14:07:45 -07003932int ixgbe_up(struct ixgbe_adapter *adapter)
3933{
3934 /* hardware has been reset, we need to reload some things */
3935 ixgbe_configure(adapter);
3936
3937 return ixgbe_up_complete(adapter);
3938}
3939
3940void ixgbe_reset(struct ixgbe_adapter *adapter)
3941{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003942 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003943 int err;
3944
3945 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003946 switch (err) {
3947 case 0:
3948 case IXGBE_ERR_SFP_NOT_PRESENT:
3949 break;
3950 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003951 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003952 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003953 case IXGBE_ERR_EEPROM_VERSION:
3954 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003955 e_dev_warn("This device is a pre-production adapter/LOM. "
3956 "Please be aware there may be issuesassociated with "
3957 "your hardware. If you are experiencing problems "
3958 "please contact your Intel or hardware "
3959 "representative who provided you with this "
3960 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003961 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003962 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003963 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003964 }
Auke Kok9a799d72007-09-15 14:07:45 -07003965
3966 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003967 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3968 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003969}
3970
Auke Kok9a799d72007-09-15 14:07:45 -07003971/**
3972 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07003973 * @rx_ring: ring to free buffers from
3974 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003975static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003976{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003977 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07003978 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003979 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003980
Alexander Duyck84418e32010-08-19 13:40:54 +00003981 /* ring already cleared, nothing to do */
3982 if (!rx_ring->rx_buffer_info)
3983 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003984
Alexander Duyck84418e32010-08-19 13:40:54 +00003985 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003986 for (i = 0; i < rx_ring->count; i++) {
3987 struct ixgbe_rx_buffer *rx_buffer_info;
3988
3989 rx_buffer_info = &rx_ring->rx_buffer_info[i];
3990 if (rx_buffer_info->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003991 dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003992 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003993 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07003994 rx_buffer_info->dma = 0;
3995 }
3996 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00003997 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07003998 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00003999 do {
4000 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00004001 if (IXGBE_RSC_CB(this)->delay_unmap) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004002 dma_unmap_single(dev,
Nick Nunley1b507732010-04-27 13:10:27 +00004003 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00004004 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00004005 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00004006 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00004007 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00004008 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00004009 skb = skb->prev;
4010 dev_kfree_skb(this);
4011 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004012 }
4013 if (!rx_buffer_info->page)
4014 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00004015 if (rx_buffer_info->page_dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004016 dma_unmap_page(dev, rx_buffer_info->page_dma,
Nick Nunley1b507732010-04-27 13:10:27 +00004017 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00004018 rx_buffer_info->page_dma = 0;
4019 }
Auke Kok9a799d72007-09-15 14:07:45 -07004020 put_page(rx_buffer_info->page);
4021 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07004022 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004023 }
4024
4025 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4026 memset(rx_ring->rx_buffer_info, 0, size);
4027
4028 /* Zero out the descriptor ring */
4029 memset(rx_ring->desc, 0, rx_ring->size);
4030
4031 rx_ring->next_to_clean = 0;
4032 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004033}
4034
4035/**
4036 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004037 * @tx_ring: ring to be cleaned
4038 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004039static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004040{
4041 struct ixgbe_tx_buffer *tx_buffer_info;
4042 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004043 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004044
Alexander Duyck84418e32010-08-19 13:40:54 +00004045 /* ring already cleared, nothing to do */
4046 if (!tx_ring->tx_buffer_info)
4047 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004048
Alexander Duyck84418e32010-08-19 13:40:54 +00004049 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004050 for (i = 0; i < tx_ring->count; i++) {
4051 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004052 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004053 }
4054
4055 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4056 memset(tx_ring->tx_buffer_info, 0, size);
4057
4058 /* Zero out the descriptor ring */
4059 memset(tx_ring->desc, 0, tx_ring->size);
4060
4061 tx_ring->next_to_use = 0;
4062 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004063}
4064
4065/**
Auke Kok9a799d72007-09-15 14:07:45 -07004066 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4067 * @adapter: board private structure
4068 **/
4069static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4070{
4071 int i;
4072
4073 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004074 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004075}
4076
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004077/**
4078 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4079 * @adapter: board private structure
4080 **/
4081static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4082{
4083 int i;
4084
4085 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004086 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004087}
4088
Auke Kok9a799d72007-09-15 14:07:45 -07004089void ixgbe_down(struct ixgbe_adapter *adapter)
4090{
4091 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004092 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004093 u32 rxctrl;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004094 u32 txdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004095 int i;
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004096 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Auke Kok9a799d72007-09-15 14:07:45 -07004097
4098 /* signal that we are down to the interrupt handler */
4099 set_bit(__IXGBE_DOWN, &adapter->state);
4100
Greg Rose767081a2010-01-22 22:46:40 +00004101 /* disable receive for all VFs and wait one second */
4102 if (adapter->num_vfs) {
Greg Rose767081a2010-01-22 22:46:40 +00004103 /* ping all the active vfs to let them know we are going down */
4104 ixgbe_ping_all_vfs(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00004105
Greg Rose767081a2010-01-22 22:46:40 +00004106 /* Disable all VFTE/VFRE TX/RX */
4107 ixgbe_disable_tx_rx(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00004108
4109 /* Mark all the VFs as inactive */
4110 for (i = 0 ; i < adapter->num_vfs; i++)
4111 adapter->vfinfo[i].clear_to_send = 0;
Greg Rose767081a2010-01-22 22:46:40 +00004112 }
4113
Auke Kok9a799d72007-09-15 14:07:45 -07004114 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004115 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4116 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004117
Yi Zou2d39d572011-01-06 14:29:56 +00004118 /* disable all enabled rx queues */
4119 for (i = 0; i < adapter->num_rx_queues; i++)
4120 /* this call also flushes the previous write */
4121 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4122
Auke Kok9a799d72007-09-15 14:07:45 -07004123 msleep(10);
4124
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004125 netif_tx_stop_all_queues(netdev);
4126
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004127 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
4128 del_timer_sync(&adapter->sfp_timer);
Auke Kok9a799d72007-09-15 14:07:45 -07004129 del_timer_sync(&adapter->watchdog_timer);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004130 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07004131
John Fastabendc0dfb902010-04-27 02:13:39 +00004132 netif_carrier_off(netdev);
4133 netif_tx_disable(netdev);
4134
4135 ixgbe_irq_disable(adapter);
4136
4137 ixgbe_napi_disable_all(adapter);
4138
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004139 /* Cleanup the affinity_hint CPU mask memory and callback */
4140 for (i = 0; i < num_q_vectors; i++) {
4141 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
4142 /* clear the affinity_mask in the IRQ descriptor */
4143 irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
4144 /* release the CPU mask memory */
4145 free_cpumask_var(q_vector->affinity_mask);
4146 }
4147
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004148 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4149 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4150 cancel_work_sync(&adapter->fdir_reinit_task);
4151
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004152 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
4153 cancel_work_sync(&adapter->check_overtemp_task);
4154
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004155 /* disable transmits in the hardware now that interrupts are off */
4156 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004157 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
4158 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
4159 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00004160 (txdctl & ~IXGBE_TXDCTL_ENABLE));
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004161 }
PJ Waskiewicz88512532009-03-13 22:15:10 +00004162 /* Disable the Tx DMA engine on 82599 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004163 switch (hw->mac.type) {
4164 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004165 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004166 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004167 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4168 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004169 break;
4170 default:
4171 break;
4172 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004173
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004174 /* clear n-tuple filters that are cached */
4175 ethtool_ntuple_flush(netdev);
4176
Paul Larson6f4a0e42008-06-24 17:00:56 -07004177 if (!pci_channel_offline(adapter->pdev))
4178 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004179
4180 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
4181 if (hw->mac.ops.disable_tx_laser &&
4182 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00004183 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00004184 (hw->mac.type == ixgbe_mac_82599EB))))
4185 hw->mac.ops.disable_tx_laser(hw);
4186
Auke Kok9a799d72007-09-15 14:07:45 -07004187 ixgbe_clean_all_tx_rings(adapter);
4188 ixgbe_clean_all_rx_rings(adapter);
4189
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004190#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004191 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004192 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004193#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004194}
4195
Auke Kok9a799d72007-09-15 14:07:45 -07004196/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004197 * ixgbe_poll - NAPI Rx polling callback
4198 * @napi: structure for representing this polling device
4199 * @budget: how many packets driver is allowed to clean
4200 *
4201 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07004202 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004203static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07004204{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004205 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00004206 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004207 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004208 int tx_clean_complete, work_done = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004209
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004210#ifdef CONFIG_IXGBE_DCA
Alexander Duyck33cf09c2010-11-16 19:26:55 -08004211 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
4212 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08004213#endif
4214
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004215 tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
4216 ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07004217
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004218 if (!tx_clean_complete)
David S. Millerd2c7ddd2008-01-15 22:43:24 -08004219 work_done = budget;
4220
David S. Miller53e52c72008-01-07 21:06:12 -08004221 /* If budget not fully consumed, exit the polling mode */
4222 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004223 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004224 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08004225 ixgbe_set_itr(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004226 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Nelson, Shannon835462f2009-04-27 22:42:54 +00004227 ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004228 }
Auke Kok9a799d72007-09-15 14:07:45 -07004229 return work_done;
4230}
4231
4232/**
4233 * ixgbe_tx_timeout - Respond to a Tx Hang
4234 * @netdev: network interface device structure
4235 **/
4236static void ixgbe_tx_timeout(struct net_device *netdev)
4237{
4238 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4239
John Fastabendc84d3242010-11-16 19:27:12 -08004240 adapter->tx_timeout_count++;
4241
Auke Kok9a799d72007-09-15 14:07:45 -07004242 /* Do the reset outside of interrupt context */
4243 schedule_work(&adapter->reset_task);
4244}
4245
4246static void ixgbe_reset_task(struct work_struct *work)
4247{
4248 struct ixgbe_adapter *adapter;
4249 adapter = container_of(work, struct ixgbe_adapter, reset_task);
4250
Alexander Duyck2f90b862008-11-20 20:52:10 -08004251 /* If we're already down or resetting, just bail */
4252 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
4253 test_bit(__IXGBE_RESETTING, &adapter->state))
4254 return;
4255
Taku Izumidcd79ae2010-04-27 14:39:53 +00004256 ixgbe_dump(adapter);
4257 netdev_err(adapter->netdev, "Reset adapter\n");
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004258 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004259}
4260
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004261#ifdef CONFIG_IXGBE_DCB
4262static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004263{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004264 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004265 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004266
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004267 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
4268 return ret;
4269
4270 f->mask = 0x7 << 3;
4271 adapter->num_rx_queues = f->indices;
4272 adapter->num_tx_queues = f->indices;
4273 ret = true;
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004274
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004275 return ret;
4276}
4277#endif
4278
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004279/**
4280 * ixgbe_set_rss_queues: Allocate queues for RSS
4281 * @adapter: board private structure to initialize
4282 *
4283 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
4284 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
4285 *
4286 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004287static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
4288{
4289 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004290 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004291
4292 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004293 f->mask = 0xF;
4294 adapter->num_rx_queues = f->indices;
4295 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004296 ret = true;
4297 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004298 ret = false;
4299 }
4300
4301 return ret;
4302}
4303
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004304/**
4305 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4306 * @adapter: board private structure to initialize
4307 *
4308 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4309 * to the original CPU that initiated the Tx session. This runs in addition
4310 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4311 * Rx load across CPUs using RSS.
4312 *
4313 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004314static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004315{
4316 bool ret = false;
4317 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4318
4319 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4320 f_fdir->mask = 0;
4321
4322 /* Flow Director must have RSS enabled */
4323 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4324 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4325 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
4326 adapter->num_tx_queues = f_fdir->indices;
4327 adapter->num_rx_queues = f_fdir->indices;
4328 ret = true;
4329 } else {
4330 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4331 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4332 }
4333 return ret;
4334}
4335
Yi Zou0331a832009-05-17 12:33:52 +00004336#ifdef IXGBE_FCOE
4337/**
4338 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4339 * @adapter: board private structure to initialize
4340 *
4341 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4342 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4343 * rx queues out of the max number of rx queues, instead, it is used as the
4344 * index of the first rx queue used by FCoE.
4345 *
4346 **/
4347static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4348{
4349 bool ret = false;
4350 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4351
4352 f->indices = min((int)num_online_cpus(), f->indices);
4353 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
Yi Zou8de8b2e2009-09-03 14:55:50 +00004354 adapter->num_rx_queues = 1;
4355 adapter->num_tx_queues = 1;
Yi Zou0331a832009-05-17 12:33:52 +00004356#ifdef CONFIG_IXGBE_DCB
4357 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004358 e_info(probe, "FCoE enabled with DCB\n");
Yi Zou0331a832009-05-17 12:33:52 +00004359 ixgbe_set_dcb_queues(adapter);
4360 }
4361#endif
4362 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004363 e_info(probe, "FCoE enabled with RSS\n");
Yi Zou8faa2a72009-07-09 02:29:50 +00004364 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4365 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4366 ixgbe_set_fdir_queues(adapter);
4367 else
4368 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004369 }
4370 /* adding FCoE rx rings to the end */
4371 f->mask = adapter->num_rx_queues;
4372 adapter->num_rx_queues += f->indices;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004373 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004374
4375 ret = true;
4376 }
4377
4378 return ret;
4379}
4380
4381#endif /* IXGBE_FCOE */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004382/**
4383 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4384 * @adapter: board private structure to initialize
4385 *
4386 * IOV doesn't actually use anything, so just NAK the
4387 * request for now and let the other queue routines
4388 * figure out what to do.
4389 */
4390static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4391{
4392 return false;
4393}
4394
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004395/*
4396 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
4397 * @adapter: board private structure to initialize
4398 *
4399 * This is the top level queue allocation routine. The order here is very
4400 * important, starting with the "most" number of features turned on at once,
4401 * and ending with the smallest set of features. This way large combinations
4402 * can be allocated if they're turned on, and smaller combinations are the
4403 * fallthrough conditions.
4404 *
4405 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004406static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004407{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004408 /* Start with base case */
4409 adapter->num_rx_queues = 1;
4410 adapter->num_tx_queues = 1;
4411 adapter->num_rx_pools = adapter->num_rx_queues;
4412 adapter->num_rx_queues_per_pool = 1;
4413
4414 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004415 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004416
Yi Zou0331a832009-05-17 12:33:52 +00004417#ifdef IXGBE_FCOE
4418 if (ixgbe_set_fcoe_queues(adapter))
4419 goto done;
4420
4421#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004422#ifdef CONFIG_IXGBE_DCB
4423 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004424 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004425
4426#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004427 if (ixgbe_set_fdir_queues(adapter))
4428 goto done;
4429
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004430 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004431 goto done;
4432
4433 /* fallback to base case */
4434 adapter->num_rx_queues = 1;
4435 adapter->num_tx_queues = 1;
4436
4437done:
Ben Hutchings847f53f2010-09-27 08:28:56 +00004438 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004439 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004440 return netif_set_real_num_rx_queues(adapter->netdev,
4441 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004442}
4443
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004444static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004445 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004446{
4447 int err, vector_threshold;
4448
4449 /* We'll want at least 3 (vector_threshold):
4450 * 1) TxQ[0] Cleanup
4451 * 2) RxQ[0] Cleanup
4452 * 3) Other (Link Status Change, etc.)
4453 * 4) TCP Timer (optional)
4454 */
4455 vector_threshold = MIN_MSIX_COUNT;
4456
4457 /* The more we get, the more we will assign to Tx/Rx Cleanup
4458 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4459 * Right now, we simply care about how many we'll get; we'll
4460 * set them up later while requesting irq's.
4461 */
4462 while (vectors >= vector_threshold) {
4463 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004464 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004465 if (!err) /* Success in acquiring all requested vectors. */
4466 break;
4467 else if (err < 0)
4468 vectors = 0; /* Nasty failure, quit now */
4469 else /* err == number of vectors we should try again with */
4470 vectors = err;
4471 }
4472
4473 if (vectors < vector_threshold) {
4474 /* Can't allocate enough MSI-X interrupts? Oh well.
4475 * This just means we'll go with either a single MSI
4476 * vector or fall back to legacy interrupts.
4477 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004478 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4479 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004480 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4481 kfree(adapter->msix_entries);
4482 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004483 } else {
4484 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004485 /*
4486 * Adjust for only the vectors we'll use, which is minimum
4487 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4488 * vectors we were allocated.
4489 */
4490 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004491 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004492 }
4493}
4494
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004495/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004496 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004497 * @adapter: board private structure to initialize
4498 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004499 * Cache the descriptor ring offsets for RSS to the assigned rings.
4500 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004501 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004502static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004503{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004504 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004505
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004506 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4507 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004508
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004509 for (i = 0; i < adapter->num_rx_queues; i++)
4510 adapter->rx_ring[i]->reg_idx = i;
4511 for (i = 0; i < adapter->num_tx_queues; i++)
4512 adapter->tx_ring[i]->reg_idx = i;
4513
4514 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004515}
4516
4517#ifdef CONFIG_IXGBE_DCB
4518/**
4519 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4520 * @adapter: board private structure to initialize
4521 *
4522 * Cache the descriptor ring offsets for DCB to the assigned rings.
4523 *
4524 **/
4525static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4526{
4527 int i;
4528 bool ret = false;
4529 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
4530
Alexander Duyckbd508172010-11-16 19:27:03 -08004531 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
4532 return false;
4533
4534 /* the number of queues is assumed to be symmetric */
4535 switch (adapter->hw.mac.type) {
4536 case ixgbe_mac_82598EB:
4537 for (i = 0; i < dcb_i; i++) {
4538 adapter->rx_ring[i]->reg_idx = i << 3;
4539 adapter->tx_ring[i]->reg_idx = i << 2;
4540 }
4541 ret = true;
4542 break;
4543 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004544 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08004545 if (dcb_i == 8) {
4546 /*
4547 * Tx TC0 starts at: descriptor queue 0
4548 * Tx TC1 starts at: descriptor queue 32
4549 * Tx TC2 starts at: descriptor queue 64
4550 * Tx TC3 starts at: descriptor queue 80
4551 * Tx TC4 starts at: descriptor queue 96
4552 * Tx TC5 starts at: descriptor queue 104
4553 * Tx TC6 starts at: descriptor queue 112
4554 * Tx TC7 starts at: descriptor queue 120
4555 *
4556 * Rx TC0-TC7 are offset by 16 queues each
4557 */
4558 for (i = 0; i < 3; i++) {
4559 adapter->tx_ring[i]->reg_idx = i << 5;
4560 adapter->rx_ring[i]->reg_idx = i << 4;
4561 }
4562 for ( ; i < 5; i++) {
4563 adapter->tx_ring[i]->reg_idx = ((i + 2) << 4);
4564 adapter->rx_ring[i]->reg_idx = i << 4;
4565 }
4566 for ( ; i < dcb_i; i++) {
4567 adapter->tx_ring[i]->reg_idx = ((i + 8) << 3);
4568 adapter->rx_ring[i]->reg_idx = i << 4;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004569 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004570 ret = true;
Alexander Duyckbd508172010-11-16 19:27:03 -08004571 } else if (dcb_i == 4) {
4572 /*
4573 * Tx TC0 starts at: descriptor queue 0
4574 * Tx TC1 starts at: descriptor queue 64
4575 * Tx TC2 starts at: descriptor queue 96
4576 * Tx TC3 starts at: descriptor queue 112
4577 *
4578 * Rx TC0-TC3 are offset by 32 queues each
4579 */
4580 adapter->tx_ring[0]->reg_idx = 0;
4581 adapter->tx_ring[1]->reg_idx = 64;
4582 adapter->tx_ring[2]->reg_idx = 96;
4583 adapter->tx_ring[3]->reg_idx = 112;
4584 for (i = 0 ; i < dcb_i; i++)
4585 adapter->rx_ring[i]->reg_idx = i << 5;
4586 ret = true;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004587 }
Alexander Duyckbd508172010-11-16 19:27:03 -08004588 break;
4589 default:
4590 break;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004591 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004592 return ret;
4593}
4594#endif
4595
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004596/**
4597 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4598 * @adapter: board private structure to initialize
4599 *
4600 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4601 *
4602 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004603static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004604{
4605 int i;
4606 bool ret = false;
4607
4608 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4609 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4610 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
4611 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004612 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004613 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004614 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004615 ret = true;
4616 }
4617
4618 return ret;
4619}
4620
Yi Zou0331a832009-05-17 12:33:52 +00004621#ifdef IXGBE_FCOE
4622/**
4623 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4624 * @adapter: board private structure to initialize
4625 *
4626 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4627 *
4628 */
4629static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4630{
Yi Zou0331a832009-05-17 12:33:52 +00004631 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004632 int i;
4633 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004634
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004635 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4636 return false;
4637
Yi Zou0331a832009-05-17 12:33:52 +00004638#ifdef CONFIG_IXGBE_DCB
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004639 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4640 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004641
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004642 ixgbe_cache_ring_dcb(adapter);
4643 /* find out queues in TC for FCoE */
4644 fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
4645 fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
4646 /*
4647 * In 82599, the number of Tx queues for each traffic
4648 * class for both 8-TC and 4-TC modes are:
4649 * TCs : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
4650 * 8 TCs: 32 32 16 16 8 8 8 8
4651 * 4 TCs: 64 64 32 32
4652 * We have max 8 queues for FCoE, where 8 the is
4653 * FCoE redirection table size. If TC for FCoE is
4654 * less than or equal to TC3, we have enough queues
4655 * to add max of 8 queues for FCoE, so we start FCoE
4656 * Tx queue from the next one, i.e., reg_idx + 1.
4657 * If TC for FCoE is above TC3, implying 8 TC mode,
4658 * and we need 8 for FCoE, we have to take all queues
4659 * in that traffic class for FCoE.
4660 */
4661 if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
4662 fcoe_tx_i--;
Yi Zou0331a832009-05-17 12:33:52 +00004663 }
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004664#endif /* CONFIG_IXGBE_DCB */
4665 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4666 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4667 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4668 ixgbe_cache_ring_fdir(adapter);
4669 else
4670 ixgbe_cache_ring_rss(adapter);
4671
4672 fcoe_rx_i = f->mask;
4673 fcoe_tx_i = f->mask;
4674 }
4675 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4676 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4677 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4678 }
4679 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004680}
4681
4682#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004683/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004684 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4685 * @adapter: board private structure to initialize
4686 *
4687 * SR-IOV doesn't use any descriptor rings but changes the default if
4688 * no other mapping is used.
4689 *
4690 */
4691static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4692{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004693 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4694 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004695 if (adapter->num_vfs)
4696 return true;
4697 else
4698 return false;
4699}
4700
4701/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004702 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4703 * @adapter: board private structure to initialize
4704 *
4705 * Once we know the feature-set enabled for the device, we'll cache
4706 * the register offset the descriptor ring is assigned to.
4707 *
4708 * Note, the order the various feature calls is important. It must start with
4709 * the "most" features enabled at the same time, then trickle down to the
4710 * least amount of features turned on at once.
4711 **/
4712static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4713{
4714 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004715 adapter->rx_ring[0]->reg_idx = 0;
4716 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004717
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004718 if (ixgbe_cache_ring_sriov(adapter))
4719 return;
4720
Yi Zou0331a832009-05-17 12:33:52 +00004721#ifdef IXGBE_FCOE
4722 if (ixgbe_cache_ring_fcoe(adapter))
4723 return;
4724
4725#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004726#ifdef CONFIG_IXGBE_DCB
4727 if (ixgbe_cache_ring_dcb(adapter))
4728 return;
4729
4730#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004731 if (ixgbe_cache_ring_fdir(adapter))
4732 return;
4733
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004734 if (ixgbe_cache_ring_rss(adapter))
4735 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004736}
4737
Auke Kok9a799d72007-09-15 14:07:45 -07004738/**
4739 * ixgbe_alloc_queues - Allocate memory for all rings
4740 * @adapter: board private structure to initialize
4741 *
4742 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004743 * number of queues at compile-time. The polling_netdev array is
4744 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004745 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004746static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004747{
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004748 int rx = 0, tx = 0, nid = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004749
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004750 if (nid < 0 || !node_online(nid))
4751 nid = first_online_node;
4752
4753 for (; tx < adapter->num_tx_queues; tx++) {
4754 struct ixgbe_ring *ring;
4755
4756 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004757 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004758 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004759 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004760 goto err_allocation;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004761 ring->count = adapter->tx_ring_count;
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004762 ring->queue_index = tx;
4763 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004764 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004765 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004766
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004767 adapter->tx_ring[tx] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004768 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004769
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004770 for (; rx < adapter->num_rx_queues; rx++) {
4771 struct ixgbe_ring *ring;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004772
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004773 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004774 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004775 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004776 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004777 goto err_allocation;
4778 ring->count = adapter->rx_ring_count;
4779 ring->queue_index = rx;
4780 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004781 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004782 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004783
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004784 adapter->rx_ring[rx] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004785 }
4786
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004787 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004788
4789 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004790
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004791err_allocation:
4792 while (tx)
4793 kfree(adapter->tx_ring[--tx]);
4794
4795 while (rx)
4796 kfree(adapter->rx_ring[--rx]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004797 return -ENOMEM;
4798}
4799
4800/**
4801 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4802 * @adapter: board private structure to initialize
4803 *
4804 * Attempt to configure the interrupts using the best available
4805 * capabilities of the hardware and the kernel.
4806 **/
Al Virofeea6a52008-11-27 15:34:07 -08004807static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004808{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004809 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004810 int err = 0;
4811 int vector, v_budget;
4812
4813 /*
4814 * It's easy to be greedy for MSI-X vectors, but it really
4815 * doesn't do us much good if we have a lot more vectors
4816 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004817 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004818 */
4819 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004820 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004821
4822 /*
4823 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004824 * hw.mac->max_msix_vectors vectors. With features
4825 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4826 * descriptor queues supported by our device. Thus, we cap it off in
4827 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004828 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004829 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004830
4831 /* A failure in MSI-X entry allocation isn't fatal, but it does
4832 * mean we disable MSI-X capabilities of the adapter. */
4833 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004834 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004835 if (adapter->msix_entries) {
4836 for (vector = 0; vector < v_budget; vector++)
4837 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004838
Alexander Duyck7a921c92009-05-06 10:43:28 +00004839 ixgbe_acquire_msix_vectors(adapter, v_budget);
4840
4841 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4842 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004843 }
David S. Miller26d27842010-05-03 15:18:22 -07004844
Alexander Duyck7a921c92009-05-06 10:43:28 +00004845 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4846 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck45b9f502011-01-06 14:29:59 +00004847 if (adapter->flags & (IXGBE_FLAG_FDIR_HASH_CAPABLE |
4848 IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
4849 e_err(probe,
4850 "Flow Director is not supported while multiple "
4851 "queues are disabled. Disabling Flow Director\n");
4852 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004853 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4854 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4855 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004856 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4857 ixgbe_disable_sriov(adapter);
4858
Ben Hutchings847f53f2010-09-27 08:28:56 +00004859 err = ixgbe_set_num_queues(adapter);
4860 if (err)
4861 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004862
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004863 err = pci_enable_msi(adapter->pdev);
4864 if (!err) {
4865 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4866 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004867 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4868 "Unable to allocate MSI interrupt, "
4869 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004870 /* reset err */
4871 err = 0;
4872 }
4873
4874out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004875 return err;
4876}
4877
Alexander Duyck7a921c92009-05-06 10:43:28 +00004878/**
4879 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4880 * @adapter: board private structure to initialize
4881 *
4882 * We allocate one q_vector per queue interrupt. If allocation fails we
4883 * return -ENOMEM.
4884 **/
4885static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4886{
4887 int q_idx, num_q_vectors;
4888 struct ixgbe_q_vector *q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004889 int (*poll)(struct napi_struct *, int);
4890
4891 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4892 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004893 poll = &ixgbe_clean_rxtx_many;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004894 } else {
4895 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004896 poll = &ixgbe_poll;
4897 }
4898
4899 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004900 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004901 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004902 if (!q_vector)
4903 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004904 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004905 if (!q_vector)
4906 goto err_out;
4907 q_vector->adapter = adapter;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004908 if (q_vector->txr_count && !q_vector->rxr_count)
4909 q_vector->eitr = adapter->tx_eitr_param;
4910 else
4911 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00004912 q_vector->v_idx = q_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004913 netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004914 adapter->q_vector[q_idx] = q_vector;
4915 }
4916
4917 return 0;
4918
4919err_out:
4920 while (q_idx) {
4921 q_idx--;
4922 q_vector = adapter->q_vector[q_idx];
4923 netif_napi_del(&q_vector->napi);
4924 kfree(q_vector);
4925 adapter->q_vector[q_idx] = NULL;
4926 }
4927 return -ENOMEM;
4928}
4929
4930/**
4931 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
4932 * @adapter: board private structure to initialize
4933 *
4934 * This function frees the memory allocated to the q_vectors. In addition if
4935 * NAPI is enabled it will delete any references to the NAPI struct prior
4936 * to freeing the q_vector.
4937 **/
4938static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
4939{
4940 int q_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004941
Alexander Duyck91281fd2009-06-04 16:00:27 +00004942 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004943 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004944 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004945 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004946
4947 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4948 struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00004949 adapter->q_vector[q_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004950 netif_napi_del(&q_vector->napi);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004951 kfree(q_vector);
4952 }
4953}
4954
Don Skidmore7b25cdb2009-08-25 04:47:32 +00004955static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004956{
4957 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4958 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4959 pci_disable_msix(adapter->pdev);
4960 kfree(adapter->msix_entries);
4961 adapter->msix_entries = NULL;
4962 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
4963 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
4964 pci_disable_msi(adapter->pdev);
4965 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004966}
4967
4968/**
4969 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
4970 * @adapter: board private structure to initialize
4971 *
4972 * We determine which interrupt scheme to use based on...
4973 * - Kernel support (MSI, MSI-X)
4974 * - which can be user-defined (via MODULE_PARAM)
4975 * - Hardware queue count (num_*_queues)
4976 * - defined by miscellaneous hardware support/features (RSS, etc.)
4977 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004978int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004979{
4980 int err;
4981
4982 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00004983 err = ixgbe_set_num_queues(adapter);
4984 if (err)
4985 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004986
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004987 err = ixgbe_set_interrupt_capability(adapter);
4988 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004989 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004990 goto err_set_interrupt;
4991 }
4992
Alexander Duyck7a921c92009-05-06 10:43:28 +00004993 err = ixgbe_alloc_q_vectors(adapter);
4994 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004995 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004996 goto err_alloc_q_vectors;
4997 }
4998
4999 err = ixgbe_alloc_queues(adapter);
5000 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005001 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00005002 goto err_alloc_queues;
5003 }
5004
Emil Tantilov849c4542010-06-03 16:53:41 +00005005 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00005006 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
5007 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005008
5009 set_bit(__IXGBE_DOWN, &adapter->state);
5010
5011 return 0;
5012
Alexander Duyck7a921c92009-05-06 10:43:28 +00005013err_alloc_queues:
5014 ixgbe_free_q_vectors(adapter);
5015err_alloc_q_vectors:
5016 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005017err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00005018 return err;
5019}
5020
Eric Dumazet1a515022010-11-16 19:26:42 -08005021static void ring_free_rcu(struct rcu_head *head)
5022{
5023 kfree(container_of(head, struct ixgbe_ring, rcu));
5024}
5025
Alexander Duyck7a921c92009-05-06 10:43:28 +00005026/**
5027 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
5028 * @adapter: board private structure to clear interrupt scheme on
5029 *
5030 * We go through and clear interrupt specific resources and reset the structure
5031 * to pre-load conditions
5032 **/
5033void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
5034{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005035 int i;
5036
5037 for (i = 0; i < adapter->num_tx_queues; i++) {
5038 kfree(adapter->tx_ring[i]);
5039 adapter->tx_ring[i] = NULL;
5040 }
5041 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08005042 struct ixgbe_ring *ring = adapter->rx_ring[i];
5043
5044 /* ixgbe_get_stats64() might access this ring, we must wait
5045 * a grace period before freeing it.
5046 */
5047 call_rcu(&ring->rcu, ring_free_rcu);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005048 adapter->rx_ring[i] = NULL;
5049 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00005050
Don Skidmoreb8eb3a12010-12-01 20:54:53 +00005051 adapter->num_tx_queues = 0;
5052 adapter->num_rx_queues = 0;
5053
Alexander Duyck7a921c92009-05-06 10:43:28 +00005054 ixgbe_free_q_vectors(adapter);
5055 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005056}
5057
5058/**
Donald Skidmorec4900be2008-11-20 21:11:42 -08005059 * ixgbe_sfp_timer - worker thread to find a missing module
5060 * @data: pointer to our adapter struct
5061 **/
5062static void ixgbe_sfp_timer(unsigned long data)
5063{
5064 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5065
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005066 /*
5067 * Do the sfp_timer outside of interrupt context due to the
Donald Skidmorec4900be2008-11-20 21:11:42 -08005068 * delays that sfp+ detection requires
5069 */
5070 schedule_work(&adapter->sfp_task);
5071}
5072
5073/**
5074 * ixgbe_sfp_task - worker thread to find a missing module
5075 * @work: pointer to work_struct containing our data
5076 **/
5077static void ixgbe_sfp_task(struct work_struct *work)
5078{
5079 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005080 struct ixgbe_adapter,
5081 sfp_task);
Donald Skidmorec4900be2008-11-20 21:11:42 -08005082 struct ixgbe_hw *hw = &adapter->hw;
5083
5084 if ((hw->phy.type == ixgbe_phy_nl) &&
5085 (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
5086 s32 ret = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005087 if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
Donald Skidmorec4900be2008-11-20 21:11:42 -08005088 goto reschedule;
5089 ret = hw->phy.ops.reset(hw);
5090 if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005091 e_dev_err("failed to initialize because an unsupported "
5092 "SFP+ module type was detected.\n");
5093 e_dev_err("Reload the driver after installing a "
5094 "supported module.\n");
Donald Skidmorec4900be2008-11-20 21:11:42 -08005095 unregister_netdev(adapter->netdev);
5096 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005097 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
Donald Skidmorec4900be2008-11-20 21:11:42 -08005098 }
5099 /* don't need this routine any more */
5100 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
5101 }
5102 return;
5103reschedule:
5104 if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
5105 mod_timer(&adapter->sfp_timer,
Joe Perchese8e9f692010-09-07 21:34:53 +00005106 round_jiffies(jiffies + (2 * HZ)));
Donald Skidmorec4900be2008-11-20 21:11:42 -08005107}
5108
5109/**
Auke Kok9a799d72007-09-15 14:07:45 -07005110 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
5111 * @adapter: board private structure to initialize
5112 *
5113 * ixgbe_sw_init initializes the Adapter private data structure.
5114 * Fields are initialized based on PCI device information and
5115 * OS network device settings (MTU size).
5116 **/
5117static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
5118{
5119 struct ixgbe_hw *hw = &adapter->hw;
5120 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00005121 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005122 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005123#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005124 int j;
5125 struct tc_configuration *tc;
5126#endif
John Fastabend16b61be2010-11-16 19:26:44 -08005127 int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005128
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005129 /* PCI config space info */
5130
5131 hw->vendor_id = pdev->vendor;
5132 hw->device_id = pdev->device;
5133 hw->revision_id = pdev->revision;
5134 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5135 hw->subsystem_device_id = pdev->subsystem_device;
5136
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005137 /* Set capability flags */
5138 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
5139 adapter->ring_feature[RING_F_RSS].indices = rss;
5140 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005141 adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
Alexander Duyckbd508172010-11-16 19:27:03 -08005142 switch (hw->mac.type) {
5143 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00005144 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5145 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005146 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08005147 break;
5148 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005149 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005150 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00005151 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5152 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07005153 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5154 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00005155 /* n-tuple support exists, always init our spinlock */
5156 spin_lock_init(&adapter->fdir_perfect_lock);
5157 /* Flow Director hash filters enabled */
5158 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
5159 adapter->atr_sample_rate = 20;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005160 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00005161 IXGBE_MAX_FDIR_INDICES;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005162 adapter->fdir_pballoc = 0;
Yi Zoueacd73f2009-05-13 13:11:06 +00005163#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00005164 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5165 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5166 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00005167#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00005168 /* Default traffic class to use for FCoE */
5169 adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
John Fastabend56075a92010-07-26 20:41:31 +00005170 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00005171#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00005172#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005173 break;
5174 default:
5175 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00005176 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005177
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005178#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005179 /* Configure DCB traffic classes */
5180 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5181 tc = &adapter->dcb_cfg.tc_config[j];
5182 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5183 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5184 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5185 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5186 tc->dcb_pfc = pfc_disabled;
5187 }
5188 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5189 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
5190 adapter->dcb_cfg.rx_pba_cfg = pba_equal;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005191 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005192 adapter->dcb_set_bitmap = 0x00;
5193 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
Joe Perchese8e9f692010-09-07 21:34:53 +00005194 adapter->ring_feature[RING_F_DCB].indices);
Alexander Duyck2f90b862008-11-20 20:52:10 -08005195
5196#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005197
5198 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005199 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005200 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005201#ifdef CONFIG_DCB
5202 adapter->last_lfc_mode = hw->fc.current_mode;
5203#endif
John Fastabend16b61be2010-11-16 19:26:44 -08005204 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5205 hw->fc.low_water = FC_LOW_WATER(max_frame);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005206 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5207 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00005208 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07005209
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005210 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005211 adapter->rx_itr_setting = 1;
5212 adapter->rx_eitr_param = 20000;
5213 adapter->tx_itr_setting = 1;
5214 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005215
5216 /* set defaults for eitr in MegaBytes */
5217 adapter->eitr_low = 10;
5218 adapter->eitr_high = 20;
5219
5220 /* set default ring sizes */
5221 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5222 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5223
Auke Kok9a799d72007-09-15 14:07:45 -07005224 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005225 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005226 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005227 return -EIO;
5228 }
5229
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005230 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07005231 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
5232
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005233 /* get assigned NUMA node */
5234 adapter->node = dev_to_node(&pdev->dev);
5235
Auke Kok9a799d72007-09-15 14:07:45 -07005236 set_bit(__IXGBE_DOWN, &adapter->state);
5237
5238 return 0;
5239}
5240
5241/**
5242 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005243 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005244 *
5245 * Return 0 on success, negative on failure
5246 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005247int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005248{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005249 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07005250 int size;
5251
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005252 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005253 tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005254 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005255 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005256 if (!tx_ring->tx_buffer_info)
5257 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005258
5259 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005260 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005261 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005262
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005263 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005264 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005265 if (!tx_ring->desc)
5266 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005267
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005268 tx_ring->next_to_use = 0;
5269 tx_ring->next_to_clean = 0;
5270 tx_ring->work_limit = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07005271 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005272
5273err:
5274 vfree(tx_ring->tx_buffer_info);
5275 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005276 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005277 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005278}
5279
5280/**
Alexander Duyck69888672008-09-11 20:05:39 -07005281 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5282 * @adapter: board private structure
5283 *
5284 * If this function returns with an error, then it's possible one or
5285 * more of the rings is populated (while the rest are not). It is the
5286 * callers duty to clean those orphaned rings.
5287 *
5288 * Return 0 on success, negative on failure
5289 **/
5290static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5291{
5292 int i, err = 0;
5293
5294 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005295 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005296 if (!err)
5297 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005298 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005299 break;
5300 }
5301
5302 return err;
5303}
5304
5305/**
Auke Kok9a799d72007-09-15 14:07:45 -07005306 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005307 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005308 *
5309 * Returns 0 on success, negative on failure
5310 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005311int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005312{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005313 struct device *dev = rx_ring->dev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005314 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005315
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005316 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005317 rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005318 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005319 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005320 if (!rx_ring->rx_buffer_info)
5321 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005322
Auke Kok9a799d72007-09-15 14:07:45 -07005323 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005324 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5325 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005326
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005327 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005328 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07005329
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005330 if (!rx_ring->desc)
5331 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005332
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005333 rx_ring->next_to_clean = 0;
5334 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005335
5336 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005337err:
5338 vfree(rx_ring->rx_buffer_info);
5339 rx_ring->rx_buffer_info = NULL;
5340 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005341 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005342}
5343
5344/**
Alexander Duyck69888672008-09-11 20:05:39 -07005345 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5346 * @adapter: board private structure
5347 *
5348 * If this function returns with an error, then it's possible one or
5349 * more of the rings is populated (while the rest are not). It is the
5350 * callers duty to clean those orphaned rings.
5351 *
5352 * Return 0 on success, negative on failure
5353 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005354static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5355{
5356 int i, err = 0;
5357
5358 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005359 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005360 if (!err)
5361 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005362 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005363 break;
5364 }
5365
5366 return err;
5367}
5368
5369/**
Auke Kok9a799d72007-09-15 14:07:45 -07005370 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005371 * @tx_ring: Tx descriptor ring for a specific queue
5372 *
5373 * Free all transmit software resources
5374 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005375void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005376{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005377 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005378
5379 vfree(tx_ring->tx_buffer_info);
5380 tx_ring->tx_buffer_info = NULL;
5381
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005382 /* if not set, then don't free */
5383 if (!tx_ring->desc)
5384 return;
5385
5386 dma_free_coherent(tx_ring->dev, tx_ring->size,
5387 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005388
5389 tx_ring->desc = NULL;
5390}
5391
5392/**
5393 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5394 * @adapter: board private structure
5395 *
5396 * Free all transmit software resources
5397 **/
5398static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5399{
5400 int i;
5401
5402 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005403 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005404 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005405}
5406
5407/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005408 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005409 * @rx_ring: ring to clean the resources from
5410 *
5411 * Free all receive software resources
5412 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005413void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005414{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005415 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005416
5417 vfree(rx_ring->rx_buffer_info);
5418 rx_ring->rx_buffer_info = NULL;
5419
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005420 /* if not set, then don't free */
5421 if (!rx_ring->desc)
5422 return;
5423
5424 dma_free_coherent(rx_ring->dev, rx_ring->size,
5425 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005426
5427 rx_ring->desc = NULL;
5428}
5429
5430/**
5431 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5432 * @adapter: board private structure
5433 *
5434 * Free all receive software resources
5435 **/
5436static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5437{
5438 int i;
5439
5440 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005441 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005442 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005443}
5444
5445/**
Auke Kok9a799d72007-09-15 14:07:45 -07005446 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5447 * @netdev: network interface device structure
5448 * @new_mtu: new value for maximum frame size
5449 *
5450 * Returns 0 on success, negative on failure
5451 **/
5452static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5453{
5454 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005455 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005456 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5457
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005458 /* MTU < 68 is an error and causes problems on some kernels */
Greg Rosee9f98072011-01-26 01:06:07 +00005459 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
5460 hw->mac.type != ixgbe_mac_X540) {
5461 if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
5462 return -EINVAL;
5463 } else {
5464 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5465 return -EINVAL;
5466 }
Auke Kok9a799d72007-09-15 14:07:45 -07005467
Emil Tantilov396e7992010-07-01 20:05:12 +00005468 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005469 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005470 netdev->mtu = new_mtu;
5471
John Fastabend16b61be2010-11-16 19:26:44 -08005472 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5473 hw->fc.low_water = FC_LOW_WATER(max_frame);
5474
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005475 if (netif_running(netdev))
5476 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005477
5478 return 0;
5479}
5480
5481/**
5482 * ixgbe_open - Called when a network interface is made active
5483 * @netdev: network interface device structure
5484 *
5485 * Returns 0 on success, negative value on failure
5486 *
5487 * The open entry point is called when a network interface is made
5488 * active by the system (IFF_UP). At this point all resources needed
5489 * for transmit and receive operations are allocated, the interrupt
5490 * handler is registered with the OS, the watchdog timer is started,
5491 * and the stack is notified that the interface is ready.
5492 **/
5493static int ixgbe_open(struct net_device *netdev)
5494{
5495 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5496 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005497
Auke Kok4bebfaa2008-02-11 09:26:01 -08005498 /* disallow open during test */
5499 if (test_bit(__IXGBE_TESTING, &adapter->state))
5500 return -EBUSY;
5501
Jesse Brandeburg54386462009-04-17 20:44:27 +00005502 netif_carrier_off(netdev);
5503
Auke Kok9a799d72007-09-15 14:07:45 -07005504 /* allocate transmit descriptors */
5505 err = ixgbe_setup_all_tx_resources(adapter);
5506 if (err)
5507 goto err_setup_tx;
5508
Auke Kok9a799d72007-09-15 14:07:45 -07005509 /* allocate receive descriptors */
5510 err = ixgbe_setup_all_rx_resources(adapter);
5511 if (err)
5512 goto err_setup_rx;
5513
5514 ixgbe_configure(adapter);
5515
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005516 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005517 if (err)
5518 goto err_req_irq;
5519
Auke Kok9a799d72007-09-15 14:07:45 -07005520 err = ixgbe_up_complete(adapter);
5521 if (err)
5522 goto err_up;
5523
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07005524 netif_tx_start_all_queues(netdev);
5525
Auke Kok9a799d72007-09-15 14:07:45 -07005526 return 0;
5527
5528err_up:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005529 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005530 ixgbe_free_irq(adapter);
5531err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005532err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005533 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005534err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005535 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005536 ixgbe_reset(adapter);
5537
5538 return err;
5539}
5540
5541/**
5542 * ixgbe_close - Disables a network interface
5543 * @netdev: network interface device structure
5544 *
5545 * Returns 0, this is not allowed to fail
5546 *
5547 * The close entry point is called when an interface is de-activated
5548 * by the OS. The hardware is still under the drivers control, but
5549 * needs to be disabled. A global MAC reset is issued to stop the
5550 * hardware, and all transmit and receive resources are freed.
5551 **/
5552static int ixgbe_close(struct net_device *netdev)
5553{
5554 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005555
5556 ixgbe_down(adapter);
5557 ixgbe_free_irq(adapter);
5558
5559 ixgbe_free_all_tx_resources(adapter);
5560 ixgbe_free_all_rx_resources(adapter);
5561
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005562 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005563
5564 return 0;
5565}
5566
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005567#ifdef CONFIG_PM
5568static int ixgbe_resume(struct pci_dev *pdev)
5569{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005570 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5571 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005572 u32 err;
5573
5574 pci_set_power_state(pdev, PCI_D0);
5575 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005576 /*
5577 * pci_restore_state clears dev->state_saved so call
5578 * pci_save_state to restore it.
5579 */
5580 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005581
5582 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005583 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005584 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005585 return err;
5586 }
5587 pci_set_master(pdev);
5588
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005589 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005590
5591 err = ixgbe_init_interrupt_scheme(adapter);
5592 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005593 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005594 return err;
5595 }
5596
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005597 ixgbe_reset(adapter);
5598
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005599 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5600
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005601 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005602 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005603 if (err)
5604 return err;
5605 }
5606
5607 netif_device_attach(netdev);
5608
5609 return 0;
5610}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005611#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005612
5613static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005614{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005615 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5616 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005617 struct ixgbe_hw *hw = &adapter->hw;
5618 u32 ctrl, fctrl;
5619 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005620#ifdef CONFIG_PM
5621 int retval = 0;
5622#endif
5623
5624 netif_device_detach(netdev);
5625
5626 if (netif_running(netdev)) {
5627 ixgbe_down(adapter);
5628 ixgbe_free_irq(adapter);
5629 ixgbe_free_all_tx_resources(adapter);
5630 ixgbe_free_all_rx_resources(adapter);
5631 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005632
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005633 ixgbe_clear_interrupt_scheme(adapter);
John Fastabendd033d522011-02-10 14:40:01 +00005634#ifdef CONFIG_DCB
5635 kfree(adapter->ixgbe_ieee_pfc);
5636 kfree(adapter->ixgbe_ieee_ets);
5637#endif
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005638
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005639#ifdef CONFIG_PM
5640 retval = pci_save_state(pdev);
5641 if (retval)
5642 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005643
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005644#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005645 if (wufc) {
5646 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005647
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005648 /* turn on all-multi mode if wake on multicast is enabled */
5649 if (wufc & IXGBE_WUFC_MC) {
5650 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5651 fctrl |= IXGBE_FCTRL_MPE;
5652 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5653 }
5654
5655 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5656 ctrl |= IXGBE_CTRL_GIO_DIS;
5657 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5658
5659 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5660 } else {
5661 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5662 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5663 }
5664
Alexander Duyckbd508172010-11-16 19:27:03 -08005665 switch (hw->mac.type) {
5666 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005667 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005668 break;
5669 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005670 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005671 pci_wake_from_d3(pdev, !!wufc);
5672 break;
5673 default:
5674 break;
5675 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005676
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005677 *enable_wake = !!wufc;
5678
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005679 ixgbe_release_hw_control(adapter);
5680
5681 pci_disable_device(pdev);
5682
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005683 return 0;
5684}
5685
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005686#ifdef CONFIG_PM
5687static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5688{
5689 int retval;
5690 bool wake;
5691
5692 retval = __ixgbe_shutdown(pdev, &wake);
5693 if (retval)
5694 return retval;
5695
5696 if (wake) {
5697 pci_prepare_to_sleep(pdev);
5698 } else {
5699 pci_wake_from_d3(pdev, false);
5700 pci_set_power_state(pdev, PCI_D3hot);
5701 }
5702
5703 return 0;
5704}
5705#endif /* CONFIG_PM */
5706
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005707static void ixgbe_shutdown(struct pci_dev *pdev)
5708{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005709 bool wake;
5710
5711 __ixgbe_shutdown(pdev, &wake);
5712
5713 if (system_state == SYSTEM_POWER_OFF) {
5714 pci_wake_from_d3(pdev, wake);
5715 pci_set_power_state(pdev, PCI_D3hot);
5716 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005717}
5718
5719/**
Auke Kok9a799d72007-09-15 14:07:45 -07005720 * ixgbe_update_stats - Update the board statistics counters.
5721 * @adapter: board private structure
5722 **/
5723void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5724{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005725 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005726 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005727 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005728 u64 total_mpc = 0;
5729 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005730 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5731 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5732 u64 bytes = 0, packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005733
Don Skidmored08935c2010-06-11 13:20:29 +00005734 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5735 test_bit(__IXGBE_RESETTING, &adapter->state))
5736 return;
5737
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005738 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005739 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005740 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005741 for (i = 0; i < 16; i++)
5742 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005743 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005744 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005745 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5746 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005747 }
5748 adapter->rsc_total_count = rsc_count;
5749 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005750 }
5751
Alexander Duyck5b7da512010-11-16 19:26:50 -08005752 for (i = 0; i < adapter->num_rx_queues; i++) {
5753 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5754 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5755 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5756 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5757 bytes += rx_ring->stats.bytes;
5758 packets += rx_ring->stats.packets;
5759 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005760 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005761 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5762 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5763 netdev->stats.rx_bytes = bytes;
5764 netdev->stats.rx_packets = packets;
5765
5766 bytes = 0;
5767 packets = 0;
5768 /* gather some stats to the adapter struct that are per queue */
5769 for (i = 0; i < adapter->num_tx_queues; i++) {
5770 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5771 restart_queue += tx_ring->tx_stats.restart_queue;
5772 tx_busy += tx_ring->tx_stats.tx_busy;
5773 bytes += tx_ring->stats.bytes;
5774 packets += tx_ring->stats.packets;
5775 }
5776 adapter->restart_queue = restart_queue;
5777 adapter->tx_busy = tx_busy;
5778 netdev->stats.tx_bytes = bytes;
5779 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005780
Joe Perches7ca647b2010-09-07 21:35:40 +00005781 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005782 for (i = 0; i < 8; i++) {
5783 /* for packet buffers not used, the register should read 0 */
5784 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5785 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005786 hwstats->mpc[i] += mpc;
5787 total_mpc += hwstats->mpc[i];
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005788 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005789 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5790 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5791 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5792 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5793 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005794 switch (hw->mac.type) {
5795 case ixgbe_mac_82598EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005796 hwstats->pxonrxc[i] +=
5797 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005798 break;
5799 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005800 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005801 hwstats->pxonrxc[i] +=
5802 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005803 break;
5804 default:
5805 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005806 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005807 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5808 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005809 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005810 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005811 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005812 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005813
John Fastabendc84d3242010-11-16 19:27:12 -08005814 ixgbe_update_xoff_received(adapter);
5815
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005816 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005817 switch (hw->mac.type) {
5818 case ixgbe_mac_82598EB:
5819 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005820 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5821 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5822 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5823 break;
5824 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005825 case ixgbe_mac_X540:
Joe Perches7ca647b2010-09-07 21:35:40 +00005826 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005827 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005828 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005829 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005830 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005831 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005832 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005833 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5834 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005835#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005836 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5837 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5838 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5839 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5840 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5841 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Yi Zou6d455222009-05-13 13:12:16 +00005842#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005843 break;
5844 default:
5845 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005846 }
Auke Kok9a799d72007-09-15 14:07:45 -07005847 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005848 hwstats->bprc += bprc;
5849 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005850 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005851 hwstats->mprc -= bprc;
5852 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5853 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5854 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5855 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5856 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5857 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5858 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5859 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005860 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005861 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005862 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005863 hwstats->lxofftxc += lxoff;
5864 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5865 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5866 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005867 /*
5868 * 82598 errata - tx of flow control packets is included in tx counters
5869 */
5870 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005871 hwstats->gptc -= xon_off_tot;
5872 hwstats->mptc -= xon_off_tot;
5873 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5874 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5875 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5876 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5877 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5878 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5879 hwstats->ptc64 -= xon_off_tot;
5880 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5881 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5882 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5883 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5884 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5885 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005886
5887 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005888 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005889
5890 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005891 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005892 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005893 netdev->stats.rx_length_errors = hwstats->rlec;
5894 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005895 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005896}
5897
5898/**
5899 * ixgbe_watchdog - Timer Call-back
5900 * @data: pointer to adapter cast into an unsigned long
5901 **/
5902static void ixgbe_watchdog(unsigned long data)
5903{
5904 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005905 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005906 u64 eics = 0;
5907 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07005908
Alexander Duyckfe49f042009-06-04 16:00:09 +00005909 /*
5910 * Do the watchdog outside of interrupt context due to the lovely
5911 * delays that some of the newer hardware requires
5912 */
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005913
Alexander Duyckfe49f042009-06-04 16:00:09 +00005914 if (test_bit(__IXGBE_DOWN, &adapter->state))
5915 goto watchdog_short_circuit;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005916
Alexander Duyckfe49f042009-06-04 16:00:09 +00005917 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
5918 /*
5919 * for legacy and MSI interrupts don't set any bits
5920 * that are enabled for EIAM, because this operation
5921 * would set *both* EIMS and EICS for any bit in EIAM
5922 */
5923 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5924 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5925 goto watchdog_reschedule;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005926 }
5927
Alexander Duyckfe49f042009-06-04 16:00:09 +00005928 /* get one bit for every active tx/rx interrupt vector */
5929 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5930 struct ixgbe_q_vector *qv = adapter->q_vector[i];
5931 if (qv->rxr_count || qv->txr_count)
5932 eics |= ((u64)1 << i);
5933 }
5934
5935 /* Cause software interrupt to ensure rx rings are cleaned */
5936 ixgbe_irq_rearm_queues(adapter, eics);
5937
5938watchdog_reschedule:
5939 /* Reset the timer */
5940 mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));
5941
5942watchdog_short_circuit:
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005943 schedule_work(&adapter->watchdog_task);
5944}
5945
5946/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005947 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
5948 * @work: pointer to work_struct containing our data
5949 **/
5950static void ixgbe_multispeed_fiber_task(struct work_struct *work)
5951{
5952 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005953 struct ixgbe_adapter,
5954 multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005955 struct ixgbe_hw *hw = &adapter->hw;
5956 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005957 bool negotiation;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005958
5959 adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
Mallikarjuna R Chilakalaa1f25322009-06-30 11:44:36 +00005960 autoneg = hw->phy.autoneg_advertised;
5961 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005962 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +00005963 hw->mac.autotry_restart = false;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005964 if (hw->mac.ops.setup_link)
5965 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005966 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5967 adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
5968}
5969
5970/**
5971 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
5972 * @work: pointer to work_struct containing our data
5973 **/
5974static void ixgbe_sfp_config_module_task(struct work_struct *work)
5975{
5976 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005977 struct ixgbe_adapter,
5978 sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005979 struct ixgbe_hw *hw = &adapter->hw;
5980 u32 err;
5981
5982 adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005983
5984 /* Time for electrical oscillations to settle down */
5985 msleep(100);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005986 err = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005987
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005988 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005989 e_dev_err("failed to initialize because an unsupported SFP+ "
5990 "module type was detected.\n");
5991 e_dev_err("Reload the driver after installing a supported "
5992 "module.\n");
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005993 unregister_netdev(adapter->netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005994 return;
5995 }
Andy Gospodarek4c7e6042011-02-17 01:13:13 -08005996 if (hw->mac.ops.setup_sfp)
5997 hw->mac.ops.setup_sfp(hw);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005998
Tony Breeds8d1c3c02009-04-09 22:29:10 +00005999 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006000 /* This will also work for DA Twinax connections */
6001 schedule_work(&adapter->multispeed_fiber_task);
6002 adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
6003}
6004
6005/**
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006006 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
6007 * @work: pointer to work_struct containing our data
6008 **/
6009static void ixgbe_fdir_reinit_task(struct work_struct *work)
6010{
6011 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00006012 struct ixgbe_adapter,
6013 fdir_reinit_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006014 struct ixgbe_hw *hw = &adapter->hw;
6015 int i;
6016
6017 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
6018 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08006019 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
6020 &(adapter->tx_ring[i]->state));
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006021 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00006022 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00006023 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006024 }
6025 /* Done FDIR Re-initialization, enable transmits */
6026 netif_tx_start_all_queues(adapter->netdev);
6027}
6028
Greg Rosea985b6c32010-11-18 03:02:52 +00006029static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6030{
6031 u32 ssvpc;
6032
6033 /* Do not perform spoof check for 82598 */
6034 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6035 return;
6036
6037 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6038
6039 /*
6040 * ssvpc register is cleared on read, if zero then no
6041 * spoofed packets in the last interval.
6042 */
6043 if (!ssvpc)
6044 return;
6045
6046 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
6047}
6048
John Fastabend10eec952010-02-03 14:23:32 +00006049static DEFINE_MUTEX(ixgbe_watchdog_lock);
6050
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006051/**
Alexander Duyck69888672008-09-11 20:05:39 -07006052 * ixgbe_watchdog_task - worker thread to bring link up
6053 * @work: pointer to work_struct containing our data
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006054 **/
6055static void ixgbe_watchdog_task(struct work_struct *work)
6056{
6057 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00006058 struct ixgbe_adapter,
6059 watchdog_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006060 struct net_device *netdev = adapter->netdev;
6061 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend10eec952010-02-03 14:23:32 +00006062 u32 link_speed;
6063 bool link_up;
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006064 int i;
6065 struct ixgbe_ring *tx_ring;
6066 int some_tx_pending = 0;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006067
John Fastabend10eec952010-02-03 14:23:32 +00006068 mutex_lock(&ixgbe_watchdog_lock);
6069
6070 link_up = adapter->link_up;
6071 link_speed = adapter->link_speed;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006072
6073 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
6074 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006075 if (link_up) {
6076#ifdef CONFIG_DCB
6077 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6078 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00006079 hw->mac.ops.fc_enable(hw, i);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006080 } else {
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00006081 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006082 }
6083#else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00006084 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006085#endif
6086 }
6087
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006088 if (link_up ||
6089 time_after(jiffies, (adapter->link_check_timeout +
Joe Perchese8e9f692010-09-07 21:34:53 +00006090 IXGBE_TRY_LINK_TIMEOUT))) {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006091 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006092 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006093 }
6094 adapter->link_up = link_up;
6095 adapter->link_speed = link_speed;
6096 }
Auke Kok9a799d72007-09-15 14:07:45 -07006097
6098 if (link_up) {
6099 if (!netif_carrier_ok(netdev)) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006100 bool flow_rx, flow_tx;
6101
Alexander Duyckbd508172010-11-16 19:27:03 -08006102 switch (hw->mac.type) {
6103 case ixgbe_mac_82598EB: {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006104 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
6105 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00006106 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
6107 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006108 }
Alexander Duyckbd508172010-11-16 19:27:03 -08006109 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08006110 case ixgbe_mac_82599EB:
6111 case ixgbe_mac_X540: {
Alexander Duyckbd508172010-11-16 19:27:03 -08006112 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6113 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6114 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6115 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6116 }
6117 break;
6118 default:
6119 flow_tx = false;
6120 flow_rx = false;
6121 break;
6122 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006123
Emil Tantilov396e7992010-07-01 20:05:12 +00006124 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
Jeff Kirshera46e5342008-11-27 00:22:21 -08006125 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
Emil Tantilov849c4542010-06-03 16:53:41 +00006126 "10 Gbps" :
6127 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +00006128 "1 Gbps" :
6129 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6130 "100 Mbps" :
6131 "unknown speed"))),
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006132 ((flow_rx && flow_tx) ? "RX/TX" :
Emil Tantilov849c4542010-06-03 16:53:41 +00006133 (flow_rx ? "RX" :
6134 (flow_tx ? "TX" : "None"))));
Auke Kok9a799d72007-09-15 14:07:45 -07006135
6136 netif_carrier_on(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006137 } else {
6138 /* Force detection of hung controller */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08006139 for (i = 0; i < adapter->num_tx_queues; i++) {
6140 tx_ring = adapter->tx_ring[i];
6141 set_check_for_tx_hang(tx_ring);
6142 }
Auke Kok9a799d72007-09-15 14:07:45 -07006143 }
6144 } else {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006145 adapter->link_up = false;
6146 adapter->link_speed = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006147 if (netif_carrier_ok(netdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00006148 e_info(drv, "NIC Link is Down\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006149 netif_carrier_off(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006150 }
6151 }
6152
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006153 if (!netif_carrier_ok(netdev)) {
6154 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00006155 tx_ring = adapter->tx_ring[i];
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006156 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6157 some_tx_pending = 1;
6158 break;
6159 }
6160 }
6161
6162 if (some_tx_pending) {
6163 /* We've lost link, so the controller stops DMA,
6164 * but we've got queued Tx work that's never going
6165 * to get done, so reset controller to flush Tx.
6166 * (Do the reset outside of interrupt context).
6167 */
6168 schedule_work(&adapter->reset_task);
6169 }
6170 }
6171
Greg Rosea985b6c32010-11-18 03:02:52 +00006172 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006173 ixgbe_update_stats(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006174 mutex_unlock(&ixgbe_watchdog_lock);
Auke Kok9a799d72007-09-15 14:07:45 -07006175}
6176
Auke Kok9a799d72007-09-15 14:07:45 -07006177static int ixgbe_tso(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006178 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
Hao Zheng5e09a102010-11-11 13:47:59 +00006179 u32 tx_flags, u8 *hdr_len, __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006180{
6181 struct ixgbe_adv_tx_context_desc *context_desc;
6182 unsigned int i;
6183 int err;
6184 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006185 u32 vlan_macip_lens = 0, type_tucmd_mlhl;
6186 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006187
6188 if (skb_is_gso(skb)) {
6189 if (skb_header_cloned(skb)) {
6190 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
6191 if (err)
6192 return err;
6193 }
6194 l4len = tcp_hdrlen(skb);
6195 *hdr_len += l4len;
6196
Hao Zheng5e09a102010-11-11 13:47:59 +00006197 if (protocol == htons(ETH_P_IP)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006198 struct iphdr *iph = ip_hdr(skb);
6199 iph->tot_len = 0;
6200 iph->check = 0;
6201 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00006202 iph->daddr, 0,
6203 IPPROTO_TCP,
6204 0);
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08006205 } else if (skb_is_gso_v6(skb)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006206 ipv6_hdr(skb)->payload_len = 0;
6207 tcp_hdr(skb)->check =
6208 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00006209 &ipv6_hdr(skb)->daddr,
6210 0, IPPROTO_TCP, 0);
Auke Kok9a799d72007-09-15 14:07:45 -07006211 }
6212
6213 i = tx_ring->next_to_use;
6214
6215 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006216 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006217
6218 /* VLAN MACLEN IPLEN */
6219 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6220 vlan_macip_lens |=
6221 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
6222 vlan_macip_lens |= ((skb_network_offset(skb)) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006223 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006224 *hdr_len += skb_network_offset(skb);
6225 vlan_macip_lens |=
6226 (skb_transport_header(skb) - skb_network_header(skb));
6227 *hdr_len +=
6228 (skb_transport_header(skb) - skb_network_header(skb));
6229 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6230 context_desc->seqnum_seed = 0;
6231
6232 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006233 type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00006234 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07006235
Hao Zheng5e09a102010-11-11 13:47:59 +00006236 if (protocol == htons(ETH_P_IP))
Auke Kok9a799d72007-09-15 14:07:45 -07006237 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
6238 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6239 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
6240
6241 /* MSS L4LEN IDX */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006242 mss_l4len_idx =
Auke Kok9a799d72007-09-15 14:07:45 -07006243 (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
6244 mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006245 /* use index 1 for TSO */
6246 mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006247 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6248
6249 tx_buffer_info->time_stamp = jiffies;
6250 tx_buffer_info->next_to_watch = i;
6251
6252 i++;
6253 if (i == tx_ring->count)
6254 i = 0;
6255 tx_ring->next_to_use = i;
6256
6257 return true;
6258 }
6259 return false;
6260}
6261
Hao Zheng5e09a102010-11-11 13:47:59 +00006262static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
6263 __be16 protocol)
Joe Perches7ca647b2010-09-07 21:35:40 +00006264{
6265 u32 rtn = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00006266
6267 switch (protocol) {
6268 case cpu_to_be16(ETH_P_IP):
6269 rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
6270 switch (ip_hdr(skb)->protocol) {
6271 case IPPROTO_TCP:
6272 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6273 break;
6274 case IPPROTO_SCTP:
6275 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6276 break;
6277 }
6278 break;
6279 case cpu_to_be16(ETH_P_IPV6):
6280 /* XXX what about other V6 headers?? */
6281 switch (ipv6_hdr(skb)->nexthdr) {
6282 case IPPROTO_TCP:
6283 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6284 break;
6285 case IPPROTO_SCTP:
6286 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6287 break;
6288 }
6289 break;
6290 default:
6291 if (unlikely(net_ratelimit()))
6292 e_warn(probe, "partial checksum but proto=%x!\n",
Hao Zheng5e09a102010-11-11 13:47:59 +00006293 protocol);
Joe Perches7ca647b2010-09-07 21:35:40 +00006294 break;
6295 }
6296
6297 return rtn;
6298}
6299
Auke Kok9a799d72007-09-15 14:07:45 -07006300static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006301 struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00006302 struct sk_buff *skb, u32 tx_flags,
6303 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006304{
6305 struct ixgbe_adv_tx_context_desc *context_desc;
6306 unsigned int i;
6307 struct ixgbe_tx_buffer *tx_buffer_info;
6308 u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
6309
6310 if (skb->ip_summed == CHECKSUM_PARTIAL ||
6311 (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
6312 i = tx_ring->next_to_use;
6313 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006314 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006315
6316 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6317 vlan_macip_lens |=
6318 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
6319 vlan_macip_lens |= (skb_network_offset(skb) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006320 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006321 if (skb->ip_summed == CHECKSUM_PARTIAL)
6322 vlan_macip_lens |= (skb_transport_header(skb) -
Joe Perchese8e9f692010-09-07 21:34:53 +00006323 skb_network_header(skb));
Auke Kok9a799d72007-09-15 14:07:45 -07006324
6325 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6326 context_desc->seqnum_seed = 0;
6327
6328 type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00006329 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07006330
Joe Perches7ca647b2010-09-07 21:35:40 +00006331 if (skb->ip_summed == CHECKSUM_PARTIAL)
Hao Zheng5e09a102010-11-11 13:47:59 +00006332 type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
Auke Kok9a799d72007-09-15 14:07:45 -07006333
6334 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006335 /* use index zero for tx checksum offload */
Auke Kok9a799d72007-09-15 14:07:45 -07006336 context_desc->mss_l4len_idx = 0;
6337
6338 tx_buffer_info->time_stamp = jiffies;
6339 tx_buffer_info->next_to_watch = i;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006340
Auke Kok9a799d72007-09-15 14:07:45 -07006341 i++;
6342 if (i == tx_ring->count)
6343 i = 0;
6344 tx_ring->next_to_use = i;
6345
6346 return true;
6347 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006348
Auke Kok9a799d72007-09-15 14:07:45 -07006349 return false;
6350}
6351
6352static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006353 struct ixgbe_ring *tx_ring,
6354 struct sk_buff *skb, u32 tx_flags,
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006355 unsigned int first, const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006356{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006357 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07006358 struct ixgbe_tx_buffer *tx_buffer_info;
Yi Zoueacd73f2009-05-13 13:11:06 +00006359 unsigned int len;
6360 unsigned int total = skb->len;
Auke Kok9a799d72007-09-15 14:07:45 -07006361 unsigned int offset = 0, size, count = 0, i;
6362 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
6363 unsigned int f;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006364 unsigned int bytecount = skb->len;
6365 u16 gso_segs = 1;
Auke Kok9a799d72007-09-15 14:07:45 -07006366
6367 i = tx_ring->next_to_use;
6368
Yi Zoueacd73f2009-05-13 13:11:06 +00006369 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6370 /* excluding fcoe_crc_eof for FCoE */
6371 total -= sizeof(struct fcoe_crc_eof);
6372
6373 len = min(skb_headlen(skb), total);
Auke Kok9a799d72007-09-15 14:07:45 -07006374 while (len) {
6375 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6376 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6377
6378 tx_buffer_info->length = size;
Alexander Duycke5a43542009-12-02 16:46:56 +00006379 tx_buffer_info->mapped_as_page = false;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006380 tx_buffer_info->dma = dma_map_single(dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006381 skb->data + offset,
Nick Nunley1b507732010-04-27 13:10:27 +00006382 size, DMA_TO_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006383 if (dma_mapping_error(dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006384 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006385 tx_buffer_info->time_stamp = jiffies;
6386 tx_buffer_info->next_to_watch = i;
6387
6388 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006389 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006390 offset += size;
6391 count++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006392
6393 if (len) {
6394 i++;
6395 if (i == tx_ring->count)
6396 i = 0;
6397 }
Auke Kok9a799d72007-09-15 14:07:45 -07006398 }
6399
6400 for (f = 0; f < nr_frags; f++) {
6401 struct skb_frag_struct *frag;
6402
6403 frag = &skb_shinfo(skb)->frags[f];
Yi Zoueacd73f2009-05-13 13:11:06 +00006404 len = min((unsigned int)frag->size, total);
Alexander Duycke5a43542009-12-02 16:46:56 +00006405 offset = frag->page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -07006406
6407 while (len) {
Alexander Duyck44df32c2009-03-31 21:34:23 +00006408 i++;
6409 if (i == tx_ring->count)
6410 i = 0;
6411
Auke Kok9a799d72007-09-15 14:07:45 -07006412 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6413 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6414
6415 tx_buffer_info->length = size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006416 tx_buffer_info->dma = dma_map_page(dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006417 frag->page,
6418 offset, size,
Nick Nunley1b507732010-04-27 13:10:27 +00006419 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +00006420 tx_buffer_info->mapped_as_page = true;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006421 if (dma_mapping_error(dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006422 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006423 tx_buffer_info->time_stamp = jiffies;
6424 tx_buffer_info->next_to_watch = i;
6425
6426 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006427 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006428 offset += size;
6429 count++;
Auke Kok9a799d72007-09-15 14:07:45 -07006430 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006431 if (total == 0)
6432 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006433 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006434
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006435 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6436 gso_segs = skb_shinfo(skb)->gso_segs;
6437#ifdef IXGBE_FCOE
6438 /* adjust for FCoE Sequence Offload */
6439 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6440 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6441 skb_shinfo(skb)->gso_size);
6442#endif /* IXGBE_FCOE */
6443 bytecount += (gso_segs - 1) * hdr_len;
6444
6445 /* multiply data chunks by size of headers */
6446 tx_ring->tx_buffer_info[i].bytecount = bytecount;
6447 tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006448 tx_ring->tx_buffer_info[i].skb = skb;
6449 tx_ring->tx_buffer_info[first].next_to_watch = i;
6450
6451 return count;
Alexander Duycke5a43542009-12-02 16:46:56 +00006452
6453dma_error:
Emil Tantilov849c4542010-06-03 16:53:41 +00006454 e_dev_err("TX DMA map failed\n");
Alexander Duycke5a43542009-12-02 16:46:56 +00006455
6456 /* clear timestamp and dma mappings for failed tx_buffer_info map */
6457 tx_buffer_info->dma = 0;
6458 tx_buffer_info->time_stamp = 0;
6459 tx_buffer_info->next_to_watch = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006460 if (count)
6461 count--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006462
6463 /* clear timestamp and dma mappings for remaining portion of packet */
Roel Kluinc1fa3472010-01-19 14:21:45 +00006464 while (count--) {
Joe Perchese8e9f692010-09-07 21:34:53 +00006465 if (i == 0)
Alexander Duycke5a43542009-12-02 16:46:56 +00006466 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006467 i--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006468 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006469 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Alexander Duycke5a43542009-12-02 16:46:56 +00006470 }
6471
Anton Blancharde44d38e2010-02-03 13:12:51 +00006472 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006473}
6474
Alexander Duyck84ea2592010-11-16 19:26:49 -08006475static void ixgbe_tx_queue(struct ixgbe_ring *tx_ring,
Joe Perchese8e9f692010-09-07 21:34:53 +00006476 int tx_flags, int count, u32 paylen, u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006477{
6478 union ixgbe_adv_tx_desc *tx_desc = NULL;
6479 struct ixgbe_tx_buffer *tx_buffer_info;
6480 u32 olinfo_status = 0, cmd_type_len = 0;
6481 unsigned int i;
6482 u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
6483
6484 cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
6485
6486 cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
6487
6488 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6489 cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
6490
6491 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6492 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6493
6494 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006495 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006496
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006497 /* use index 1 context for tso */
6498 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006499 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6500 olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006501 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006502
6503 } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6504 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006505 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006506
Yi Zoueacd73f2009-05-13 13:11:06 +00006507 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6508 olinfo_status |= IXGBE_ADVTXD_CC;
6509 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6510 if (tx_flags & IXGBE_TX_FLAGS_FSO)
6511 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6512 }
6513
Auke Kok9a799d72007-09-15 14:07:45 -07006514 olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
6515
6516 i = tx_ring->next_to_use;
6517 while (count--) {
6518 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006519 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006520 tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
6521 tx_desc->read.cmd_type_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00006522 cpu_to_le32(cmd_type_len | tx_buffer_info->length);
Auke Kok9a799d72007-09-15 14:07:45 -07006523 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Auke Kok9a799d72007-09-15 14:07:45 -07006524 i++;
6525 if (i == tx_ring->count)
6526 i = 0;
6527 }
6528
6529 tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
6530
6531 /*
6532 * Force memory writes to complete before letting h/w
6533 * know there are new descriptors to fetch. (Only
6534 * applicable for weak-ordered memory model archs,
6535 * such as IA-64).
6536 */
6537 wmb();
6538
6539 tx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08006540 writel(i, tx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07006541}
6542
Alexander Duyck69830522011-01-06 14:29:58 +00006543static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
6544 u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006545{
Alexander Duyck69830522011-01-06 14:29:58 +00006546 struct ixgbe_q_vector *q_vector = ring->q_vector;
6547 union ixgbe_atr_hash_dword input = { .dword = 0 };
6548 union ixgbe_atr_hash_dword common = { .dword = 0 };
6549 union {
6550 unsigned char *network;
6551 struct iphdr *ipv4;
6552 struct ipv6hdr *ipv6;
6553 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006554 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006555 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006556
Alexander Duyck69830522011-01-06 14:29:58 +00006557 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6558 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006559 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006560
Alexander Duyck69830522011-01-06 14:29:58 +00006561 /* do nothing if sampling is disabled */
6562 if (!ring->atr_sample_rate)
6563 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006564
Alexander Duyck69830522011-01-06 14:29:58 +00006565 ring->atr_count++;
6566
6567 /* snag network header to get L4 type and address */
6568 hdr.network = skb_network_header(skb);
6569
6570 /* Currently only IPv4/IPv6 with TCP is supported */
6571 if ((protocol != __constant_htons(ETH_P_IPV6) ||
6572 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6573 (protocol != __constant_htons(ETH_P_IP) ||
6574 hdr.ipv4->protocol != IPPROTO_TCP))
6575 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006576
6577 th = tcp_hdr(skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006578
Alexander Duyck69830522011-01-06 14:29:58 +00006579 /* skip this packet since the socket is closing */
6580 if (th->fin)
6581 return;
6582
6583 /* sample on all syn packets or once every atr sample count */
6584 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6585 return;
6586
6587 /* reset sample count */
6588 ring->atr_count = 0;
6589
6590 vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6591
6592 /*
6593 * src and dst are inverted, think how the receiver sees them
6594 *
6595 * The input is broken into two sections, a non-compressed section
6596 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6597 * is XORed together and stored in the compressed dword.
6598 */
6599 input.formatted.vlan_id = vlan_id;
6600
6601 /*
6602 * since src port and flex bytes occupy the same word XOR them together
6603 * and write the value to source port portion of compressed dword
6604 */
6605 if (vlan_id)
6606 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6607 else
6608 common.port.src ^= th->dest ^ protocol;
6609 common.port.dst ^= th->source;
6610
6611 if (protocol == __constant_htons(ETH_P_IP)) {
6612 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6613 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6614 } else {
6615 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6616 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6617 hdr.ipv6->saddr.s6_addr32[1] ^
6618 hdr.ipv6->saddr.s6_addr32[2] ^
6619 hdr.ipv6->saddr.s6_addr32[3] ^
6620 hdr.ipv6->daddr.s6_addr32[0] ^
6621 hdr.ipv6->daddr.s6_addr32[1] ^
6622 hdr.ipv6->daddr.s6_addr32[2] ^
6623 hdr.ipv6->daddr.s6_addr32[3];
6624 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006625
6626 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006627 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6628 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006629}
6630
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006631static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006632{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006633 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006634 /* Herbert's original patch had:
6635 * smp_mb__after_netif_stop_queue();
6636 * but since that doesn't exist yet, just open code it. */
6637 smp_mb();
6638
6639 /* We need to check again in a case another CPU has just
6640 * made room available. */
6641 if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
6642 return -EBUSY;
6643
6644 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006645 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006646 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006647 return 0;
6648}
6649
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006650static int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006651{
6652 if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
6653 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006654 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006655}
6656
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006657static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6658{
6659 struct ixgbe_adapter *adapter = netdev_priv(dev);
Yi Zou5f715822009-12-03 11:32:44 +00006660 int txq = smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006661#ifdef IXGBE_FCOE
Hao Zheng5e09a102010-11-11 13:47:59 +00006662 __be16 protocol;
6663
6664 protocol = vlan_get_protocol(skb);
6665
6666 if ((protocol == htons(ETH_P_FCOE)) ||
6667 (protocol == htons(ETH_P_FIP))) {
John Fastabend56075a92010-07-26 20:41:31 +00006668 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
6669 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6670 txq += adapter->ring_feature[RING_F_FCOE].mask;
6671 return txq;
John Fastabend4bc091d2010-08-08 15:46:15 +00006672#ifdef CONFIG_IXGBE_DCB
John Fastabend56075a92010-07-26 20:41:31 +00006673 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6674 txq = adapter->fcoe.up;
6675 return txq;
John Fastabend4bc091d2010-08-08 15:46:15 +00006676#endif
John Fastabend56075a92010-07-26 20:41:31 +00006677 }
6678 }
6679#endif
6680
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006681 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6682 while (unlikely(txq >= dev->real_num_tx_queues))
6683 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006684 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006685 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006686
John Fastabend2ea186a2010-02-27 03:28:24 -08006687 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6688 if (skb->priority == TC_PRIO_CONTROL)
6689 txq = adapter->ring_feature[RING_F_DCB].indices-1;
6690 else
6691 txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
6692 >> 13;
6693 return txq;
6694 }
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006695
6696 return skb_tx_hash(dev, skb);
6697}
6698
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006699netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006700 struct ixgbe_adapter *adapter,
6701 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006702{
Auke Kok9a799d72007-09-15 14:07:45 -07006703 unsigned int first;
6704 unsigned int tx_flags = 0;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006705 u8 hdr_len = 0;
Yi Zou5f715822009-12-03 11:32:44 +00006706 int tso;
Auke Kok9a799d72007-09-15 14:07:45 -07006707 int count = 0;
6708 unsigned int f;
Hao Zheng5e09a102010-11-11 13:47:59 +00006709 __be16 protocol;
6710
6711 protocol = vlan_get_protocol(skb);
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006712
Jesse Grosseab6d182010-10-20 13:56:03 +00006713 if (vlan_tx_tag_present(skb)) {
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006714 tx_flags |= vlan_tx_tag_get(skb);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006715 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6716 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
Yi Zou5f715822009-12-03 11:32:44 +00006717 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006718 }
6719 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6720 tx_flags |= IXGBE_TX_FLAGS_VLAN;
John Fastabend33c66bd2010-05-18 16:00:11 +00006721 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
6722 skb->priority != TC_PRIO_CONTROL) {
John Fastabend2ea186a2010-02-27 03:28:24 -08006723 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6724 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6725 tx_flags |= IXGBE_TX_FLAGS_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006726 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006727
Yi Zou09ad1cc2009-09-03 14:56:10 +00006728#ifdef IXGBE_FCOE
John Fastabend56075a92010-07-26 20:41:31 +00006729 /* for FCoE with DCB, we force the priority to what
6730 * was specified by the switch */
6731 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
Hao Zheng5e09a102010-11-11 13:47:59 +00006732 (protocol == htons(ETH_P_FCOE) ||
6733 protocol == htons(ETH_P_FIP))) {
John Fastabend4bc091d2010-08-08 15:46:15 +00006734#ifdef CONFIG_IXGBE_DCB
6735 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6736 tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
6737 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6738 tx_flags |= ((adapter->fcoe.up << 13)
6739 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6740 }
6741#endif
Robert Loveca77cd52010-03-24 12:45:00 +00006742 /* flag for FCoE offloads */
Hao Zheng5e09a102010-11-11 13:47:59 +00006743 if (protocol == htons(ETH_P_FCOE))
Robert Loveca77cd52010-03-24 12:45:00 +00006744 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Yi Zou09ad1cc2009-09-03 14:56:10 +00006745 }
Robert Loveca77cd52010-03-24 12:45:00 +00006746#endif
6747
Yi Zoueacd73f2009-05-13 13:11:06 +00006748 /* four things can cause us to need a context descriptor */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006749 if (skb_is_gso(skb) ||
6750 (skb->ip_summed == CHECKSUM_PARTIAL) ||
Yi Zoueacd73f2009-05-13 13:11:06 +00006751 (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
6752 (tx_flags & IXGBE_TX_FLAGS_FCOE))
Auke Kok9a799d72007-09-15 14:07:45 -07006753 count++;
6754
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006755 count += TXD_USE_COUNT(skb_headlen(skb));
6756 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
Auke Kok9a799d72007-09-15 14:07:45 -07006757 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6758
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006759 if (ixgbe_maybe_stop_tx(tx_ring, count)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08006760 tx_ring->tx_stats.tx_busy++;
Auke Kok9a799d72007-09-15 14:07:45 -07006761 return NETDEV_TX_BUSY;
6762 }
Auke Kok9a799d72007-09-15 14:07:45 -07006763
Auke Kok9a799d72007-09-15 14:07:45 -07006764 first = tx_ring->next_to_use;
Yi Zoueacd73f2009-05-13 13:11:06 +00006765 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6766#ifdef IXGBE_FCOE
6767 /* setup tx offload for FCoE */
6768 tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6769 if (tso < 0) {
6770 dev_kfree_skb_any(skb);
6771 return NETDEV_TX_OK;
6772 }
6773 if (tso)
6774 tx_flags |= IXGBE_TX_FLAGS_FSO;
6775#endif /* IXGBE_FCOE */
6776 } else {
Hao Zheng5e09a102010-11-11 13:47:59 +00006777 if (protocol == htons(ETH_P_IP))
Yi Zoueacd73f2009-05-13 13:11:06 +00006778 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Hao Zheng5e09a102010-11-11 13:47:59 +00006779 tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
6780 protocol);
Yi Zoueacd73f2009-05-13 13:11:06 +00006781 if (tso < 0) {
6782 dev_kfree_skb_any(skb);
6783 return NETDEV_TX_OK;
6784 }
6785
6786 if (tso)
6787 tx_flags |= IXGBE_TX_FLAGS_TSO;
Hao Zheng5e09a102010-11-11 13:47:59 +00006788 else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
6789 protocol) &&
Yi Zoueacd73f2009-05-13 13:11:06 +00006790 (skb->ip_summed == CHECKSUM_PARTIAL))
6791 tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006792 }
6793
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006794 count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006795 if (count) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006796 /* add the ATR filter if ATR is on */
Alexander Duyck69830522011-01-06 14:29:58 +00006797 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
6798 ixgbe_atr(tx_ring, skb, tx_flags, protocol);
Alexander Duyck84ea2592010-11-16 19:26:49 -08006799 ixgbe_tx_queue(tx_ring, tx_flags, count, skb->len, hdr_len);
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006800 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006801
Alexander Duyck44df32c2009-03-31 21:34:23 +00006802 } else {
6803 dev_kfree_skb_any(skb);
6804 tx_ring->tx_buffer_info[first].time_stamp = 0;
6805 tx_ring->next_to_use = first;
6806 }
Auke Kok9a799d72007-09-15 14:07:45 -07006807
6808 return NETDEV_TX_OK;
6809}
6810
Alexander Duyck84418e32010-08-19 13:40:54 +00006811static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6812{
6813 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6814 struct ixgbe_ring *tx_ring;
6815
6816 tx_ring = adapter->tx_ring[skb->queue_mapping];
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006817 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00006818}
6819
Auke Kok9a799d72007-09-15 14:07:45 -07006820/**
Auke Kok9a799d72007-09-15 14:07:45 -07006821 * ixgbe_set_mac - Change the Ethernet Address of the NIC
6822 * @netdev: network interface device structure
6823 * @p: pointer to an address structure
6824 *
6825 * Returns 0 on success, negative on failure
6826 **/
6827static int ixgbe_set_mac(struct net_device *netdev, void *p)
6828{
6829 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006830 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07006831 struct sockaddr *addr = p;
6832
6833 if (!is_valid_ether_addr(addr->sa_data))
6834 return -EADDRNOTAVAIL;
6835
6836 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006837 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07006838
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006839 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6840 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006841
6842 return 0;
6843}
6844
Ben Hutchings6b73e102009-04-29 08:08:58 +00006845static int
6846ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6847{
6848 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6849 struct ixgbe_hw *hw = &adapter->hw;
6850 u16 value;
6851 int rc;
6852
6853 if (prtad != hw->phy.mdio.prtad)
6854 return -EINVAL;
6855 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6856 if (!rc)
6857 rc = value;
6858 return rc;
6859}
6860
6861static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6862 u16 addr, u16 value)
6863{
6864 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6865 struct ixgbe_hw *hw = &adapter->hw;
6866
6867 if (prtad != hw->phy.mdio.prtad)
6868 return -EINVAL;
6869 return hw->phy.ops.write_reg(hw, addr, devad, value);
6870}
6871
6872static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6873{
6874 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6875
6876 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6877}
6878
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006879/**
6880 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006881 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006882 * @netdev: network interface device structure
6883 *
6884 * Returns non-zero on failure
6885 **/
6886static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6887{
6888 int err = 0;
6889 struct ixgbe_adapter *adapter = netdev_priv(dev);
6890 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6891
6892 if (is_valid_ether_addr(mac->san_addr)) {
6893 rtnl_lock();
6894 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6895 rtnl_unlock();
6896 }
6897 return err;
6898}
6899
6900/**
6901 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006902 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006903 * @netdev: network interface device structure
6904 *
6905 * Returns non-zero on failure
6906 **/
6907static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6908{
6909 int err = 0;
6910 struct ixgbe_adapter *adapter = netdev_priv(dev);
6911 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6912
6913 if (is_valid_ether_addr(mac->san_addr)) {
6914 rtnl_lock();
6915 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6916 rtnl_unlock();
6917 }
6918 return err;
6919}
6920
Auke Kok9a799d72007-09-15 14:07:45 -07006921#ifdef CONFIG_NET_POLL_CONTROLLER
6922/*
6923 * Polling 'interrupt' - used by things like netconsole to send skbs
6924 * without having to re-enable interrupts. It's not called while
6925 * the interrupt routine is executing.
6926 */
6927static void ixgbe_netpoll(struct net_device *netdev)
6928{
6929 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006930 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006931
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006932 /* if interface is down do nothing */
6933 if (test_bit(__IXGBE_DOWN, &adapter->state))
6934 return;
6935
Auke Kok9a799d72007-09-15 14:07:45 -07006936 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006937 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
6938 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
6939 for (i = 0; i < num_q_vectors; i++) {
6940 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
6941 ixgbe_msix_clean_many(0, q_vector);
6942 }
6943 } else {
6944 ixgbe_intr(adapter->pdev->irq, netdev);
6945 }
Auke Kok9a799d72007-09-15 14:07:45 -07006946 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006947}
6948#endif
6949
Eric Dumazetde1036b2010-10-20 23:00:04 +00006950static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6951 struct rtnl_link_stats64 *stats)
6952{
6953 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6954 int i;
6955
Eric Dumazet1a515022010-11-16 19:26:42 -08006956 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006957 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006958 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006959 u64 bytes, packets;
6960 unsigned int start;
6961
Eric Dumazet1a515022010-11-16 19:26:42 -08006962 if (ring) {
6963 do {
6964 start = u64_stats_fetch_begin_bh(&ring->syncp);
6965 packets = ring->stats.packets;
6966 bytes = ring->stats.bytes;
6967 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6968 stats->rx_packets += packets;
6969 stats->rx_bytes += bytes;
6970 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006971 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00006972
6973 for (i = 0; i < adapter->num_tx_queues; i++) {
6974 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6975 u64 bytes, packets;
6976 unsigned int start;
6977
6978 if (ring) {
6979 do {
6980 start = u64_stats_fetch_begin_bh(&ring->syncp);
6981 packets = ring->stats.packets;
6982 bytes = ring->stats.bytes;
6983 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6984 stats->tx_packets += packets;
6985 stats->tx_bytes += bytes;
6986 }
6987 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006988 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006989 /* following stats updated by ixgbe_watchdog_task() */
6990 stats->multicast = netdev->stats.multicast;
6991 stats->rx_errors = netdev->stats.rx_errors;
6992 stats->rx_length_errors = netdev->stats.rx_length_errors;
6993 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6994 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6995 return stats;
6996}
6997
6998
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006999static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007000 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007001 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007002 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007003 .ndo_select_queue = ixgbe_select_queue,
Chris Leeche90d4002009-03-10 16:00:24 +00007004 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007005 .ndo_set_multicast_list = ixgbe_set_rx_mode,
7006 .ndo_validate_addr = eth_validate_addr,
7007 .ndo_set_mac_address = ixgbe_set_mac,
7008 .ndo_change_mtu = ixgbe_change_mtu,
7009 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007010 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7011 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007012 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007013 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7014 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7015 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
7016 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007017 .ndo_get_stats64 = ixgbe_get_stats64,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007018#ifdef CONFIG_NET_POLL_CONTROLLER
7019 .ndo_poll_controller = ixgbe_netpoll,
7020#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007021#ifdef IXGBE_FCOE
7022 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007023 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007024 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007025 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7026 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007027 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00007028#endif /* IXGBE_FCOE */
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007029};
7030
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007031static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
7032 const struct ixgbe_info *ii)
7033{
7034#ifdef CONFIG_PCI_IOV
7035 struct ixgbe_hw *hw = &adapter->hw;
7036 int err;
7037
Greg Rose3377eba792010-12-07 08:16:45 +00007038 if (hw->mac.type == ixgbe_mac_82598EB || !max_vfs)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007039 return;
7040
7041 /* The 82599 supports up to 64 VFs per physical function
7042 * but this implementation limits allocation to 63 so that
7043 * basic networking resources are still available to the
7044 * physical function
7045 */
7046 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
7047 adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
7048 err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
7049 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007050 e_err(probe, "Failed to enable PCI sriov: %d\n", err);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007051 goto err_novfs;
7052 }
7053 /* If call to enable VFs succeeded then allocate memory
7054 * for per VF control structures.
7055 */
7056 adapter->vfinfo =
7057 kcalloc(adapter->num_vfs,
7058 sizeof(struct vf_data_storage), GFP_KERNEL);
7059 if (adapter->vfinfo) {
7060 /* Now that we're sure SR-IOV is enabled
7061 * and memory allocated set up the mailbox parameters
7062 */
7063 ixgbe_init_mbx_params_pf(hw);
7064 memcpy(&hw->mbx.ops, ii->mbx_ops,
7065 sizeof(hw->mbx.ops));
7066
7067 /* Disable RSC when in SR-IOV mode */
7068 adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
7069 IXGBE_FLAG2_RSC_ENABLED);
7070 return;
7071 }
7072
7073 /* Oh oh */
Emil Tantilov396e7992010-07-01 20:05:12 +00007074 e_err(probe, "Unable to allocate memory for VF Data Storage - "
7075 "SRIOV disabled\n");
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007076 pci_disable_sriov(adapter->pdev);
7077
7078err_novfs:
7079 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
7080 adapter->num_vfs = 0;
7081#endif /* CONFIG_PCI_IOV */
7082}
7083
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007084/**
Auke Kok9a799d72007-09-15 14:07:45 -07007085 * ixgbe_probe - Device Initialization Routine
7086 * @pdev: PCI device information struct
7087 * @ent: entry in ixgbe_pci_tbl
7088 *
7089 * Returns 0 on success, negative on failure
7090 *
7091 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7092 * The OS initialization, configuring of the adapter private structure,
7093 * and a hardware reset occur.
7094 **/
7095static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007096 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007097{
7098 struct net_device *netdev;
7099 struct ixgbe_adapter *adapter = NULL;
7100 struct ixgbe_hw *hw;
7101 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007102 static int cards_found;
7103 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00007104 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007105 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00007106#ifdef IXGBE_FCOE
7107 u16 device_caps;
7108#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007109 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007110
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007111 /* Catch broken hardware that put the wrong VF device ID in
7112 * the PCIe SR-IOV capability.
7113 */
7114 if (pdev->is_virtfn) {
7115 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7116 pci_name(pdev), pdev->vendor, pdev->device);
7117 return -EINVAL;
7118 }
7119
gouji-new9ce77662009-05-06 10:44:45 +00007120 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007121 if (err)
7122 return err;
7123
Nick Nunley1b507732010-04-27 13:10:27 +00007124 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7125 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007126 pci_using_dac = 1;
7127 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007128 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007129 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007130 err = dma_set_coherent_mask(&pdev->dev,
7131 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007132 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007133 dev_err(&pdev->dev,
7134 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007135 goto err_dma;
7136 }
7137 }
7138 pci_using_dac = 0;
7139 }
7140
gouji-new9ce77662009-05-06 10:44:45 +00007141 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007142 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007143 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007144 dev_err(&pdev->dev,
7145 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007146 goto err_pci_reg;
7147 }
7148
Frans Pop19d5afd2009-10-02 10:04:12 -07007149 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007150
Auke Kok9a799d72007-09-15 14:07:45 -07007151 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007152 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007153
John Fastabendc85a2612010-02-25 23:15:21 +00007154 if (ii->mac == ixgbe_mac_82598EB)
7155 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
7156 else
7157 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7158
7159 indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
7160#ifdef IXGBE_FCOE
7161 indices += min_t(unsigned int, num_possible_cpus(),
7162 IXGBE_MAX_FCOE_INDICES);
7163#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007164 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007165 if (!netdev) {
7166 err = -ENOMEM;
7167 goto err_alloc_etherdev;
7168 }
7169
Auke Kok9a799d72007-09-15 14:07:45 -07007170 SET_NETDEV_DEV(netdev, &pdev->dev);
7171
Auke Kok9a799d72007-09-15 14:07:45 -07007172 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007173 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007174
7175 adapter->netdev = netdev;
7176 adapter->pdev = pdev;
7177 hw = &adapter->hw;
7178 hw->back = adapter;
7179 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
7180
Jeff Kirsher05857982008-09-11 19:57:00 -07007181 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007182 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007183 if (!hw->hw_addr) {
7184 err = -EIO;
7185 goto err_ioremap;
7186 }
7187
7188 for (i = 1; i <= 5; i++) {
7189 if (pci_resource_len(pdev, i) == 0)
7190 continue;
7191 }
7192
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007193 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007194 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007195 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007196 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007197
Auke Kok9a799d72007-09-15 14:07:45 -07007198 adapter->bd_number = cards_found;
7199
Auke Kok9a799d72007-09-15 14:07:45 -07007200 /* Setup hw api */
7201 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007202 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007203
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007204 /* EEPROM */
7205 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7206 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7207 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7208 if (!(eec & (1 << 8)))
7209 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7210
7211 /* PHY */
7212 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007213 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007214 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7215 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7216 hw->phy.mdio.mmds = 0;
7217 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7218 hw->phy.mdio.dev = netdev;
7219 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7220 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007221
7222 /* set up this timer and work struct before calling get_invariants
7223 * which might start the timer
7224 */
7225 init_timer(&adapter->sfp_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007226 adapter->sfp_timer.function = ixgbe_sfp_timer;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007227 adapter->sfp_timer.data = (unsigned long) adapter;
7228
7229 INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007230
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007231 /* multispeed fiber has its own tasklet, called from GPI SDP1 context */
7232 INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);
7233
7234 /* a new SFP+ module arrival, called from GPI SDP2 context */
7235 INIT_WORK(&adapter->sfp_config_module_task,
Joe Perchese8e9f692010-09-07 21:34:53 +00007236 ixgbe_sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007237
Don Skidmore8ca783a2009-05-26 20:40:47 -07007238 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007239
7240 /* setup the private structure */
7241 err = ixgbe_sw_init(adapter);
7242 if (err)
7243 goto err_sw_init;
7244
Don Skidmoree86bff02010-02-11 04:14:08 +00007245 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007246 switch (adapter->hw.mac.type) {
7247 case ixgbe_mac_82599EB:
7248 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007249 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007250 break;
7251 default:
7252 break;
7253 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007254
Don Skidmorebf069c92009-05-07 10:39:54 +00007255 /*
7256 * If there is a fan on this device and it has failed log the
7257 * failure.
7258 */
7259 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7260 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7261 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007262 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007263 }
7264
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007265 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007266 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007267 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007268 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007269 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7270 hw->mac.type == ixgbe_mac_82598EB) {
7271 /*
7272 * Start a kernel thread to watch for a module to arrive.
7273 * Only do this for 82598, since 82599 will generate
7274 * interrupts on module arrival.
7275 */
7276 set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7277 mod_timer(&adapter->sfp_timer,
7278 round_jiffies(jiffies + (2 * HZ)));
7279 err = 0;
7280 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007281 e_dev_err("failed to initialize because an unsupported SFP+ "
7282 "module type was detected.\n");
7283 e_dev_err("Reload the driver after installing a supported "
7284 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007285 goto err_sw_init;
7286 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007287 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007288 goto err_sw_init;
7289 }
7290
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007291 ixgbe_probe_vf(adapter, ii);
7292
Emil Tantilov396e7992010-07-01 20:05:12 +00007293 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007294 NETIF_F_IP_CSUM |
7295 NETIF_F_HW_VLAN_TX |
7296 NETIF_F_HW_VLAN_RX |
7297 NETIF_F_HW_VLAN_FILTER;
Auke Kok9a799d72007-09-15 14:07:45 -07007298
Jesse Brandeburge9990a92008-08-26 04:27:24 -07007299 netdev->features |= NETIF_F_IPV6_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007300 netdev->features |= NETIF_F_TSO;
Auke Kok9a799d72007-09-15 14:07:45 -07007301 netdev->features |= NETIF_F_TSO6;
Herbert Xu78b6f4c2009-01-18 21:49:45 -08007302 netdev->features |= NETIF_F_GRO;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007303
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007304 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
7305 netdev->features |= NETIF_F_SCTP_CSUM;
7306
Jeff Kirsherad31c402008-06-05 04:05:30 -07007307 netdev->vlan_features |= NETIF_F_TSO;
7308 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007309 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007310 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007311 netdev->vlan_features |= NETIF_F_SG;
7312
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007313 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7314 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7315 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007316 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
7317 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
7318
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007319#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007320 netdev->dcbnl_ops = &dcbnl_ops;
7321#endif
7322
Yi Zoueacd73f2009-05-13 13:11:06 +00007323#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007324 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007325 if (hw->mac.ops.get_device_caps) {
7326 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007327 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7328 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007329 }
7330 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007331 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7332 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7333 netdev->vlan_features |= NETIF_F_FSO;
7334 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7335 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007336#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007337 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007338 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007339 netdev->vlan_features |= NETIF_F_HIGHDMA;
7340 }
Auke Kok9a799d72007-09-15 14:07:45 -07007341
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007342 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007343 netdev->features |= NETIF_F_LRO;
7344
Auke Kok9a799d72007-09-15 14:07:45 -07007345 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007346 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007347 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007348 err = -EIO;
7349 goto err_eeprom;
7350 }
7351
7352 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7353 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7354
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007355 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007356 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007357 err = -EIO;
7358 goto err_eeprom;
7359 }
7360
Don Skidmorec6ecf392010-12-03 03:31:51 +00007361 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
7362 if (hw->mac.ops.disable_tx_laser &&
7363 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00007364 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00007365 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00007366 hw->mac.ops.disable_tx_laser(hw);
7367
Auke Kok9a799d72007-09-15 14:07:45 -07007368 init_timer(&adapter->watchdog_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007369 adapter->watchdog_timer.function = ixgbe_watchdog;
Auke Kok9a799d72007-09-15 14:07:45 -07007370 adapter->watchdog_timer.data = (unsigned long)adapter;
7371
7372 INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07007373 INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007374
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007375 err = ixgbe_init_interrupt_scheme(adapter);
7376 if (err)
7377 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007378
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007379 switch (pdev->device) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00007380 case IXGBE_DEV_ID_82599_SFP:
7381 /* Only this subdevice supports WOL */
7382 if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
7383 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7384 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7385 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08007386 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7387 /* All except this subdevice support WOL */
Don Skidmore0b077fe2010-12-03 03:32:13 +00007388 if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7389 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7390 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7391 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007392 case IXGBE_DEV_ID_82599_KX4:
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00007393 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
Joe Perchese8e9f692010-09-07 21:34:53 +00007394 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007395 break;
7396 default:
7397 adapter->wol = 0;
7398 break;
7399 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007400 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7401
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007402 /* pick up the PCI bus settings for reporting later */
7403 hw->mac.ops.get_bus_info(hw);
7404
Auke Kok9a799d72007-09-15 14:07:45 -07007405 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007406 e_dev_info("(PCI Express:%s:%s) %pM\n",
Joe Perchese8e9f692010-09-07 21:34:53 +00007407 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
7408 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
7409 "Unknown"),
7410 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7411 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7412 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7413 "Unknown"),
7414 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007415
7416 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7417 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007418 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007419 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007420 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007421 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007422 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007423 else
Don Skidmore289700db2010-12-03 03:32:58 +00007424 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7425 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007426
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007427 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007428 e_dev_warn("PCI-Express bandwidth available for this card is "
7429 "not sufficient for optimal performance.\n");
7430 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7431 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007432 }
7433
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08007434 /* save off EEPROM version number */
7435 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
7436
Auke Kok9a799d72007-09-15 14:07:45 -07007437 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007438 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007439
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007440 if (err == IXGBE_ERR_EEPROM_VERSION) {
7441 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007442 e_dev_warn("This device is a pre-production adapter/LOM. "
7443 "Please be aware there may be issues associated "
7444 "with your hardware. If you are experiencing "
7445 "problems please contact your Intel or hardware "
7446 "representative who provided you with this "
7447 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007448 }
Auke Kok9a799d72007-09-15 14:07:45 -07007449 strcpy(netdev->name, "eth%d");
7450 err = register_netdev(netdev);
7451 if (err)
7452 goto err_register;
7453
Jesse Brandeburg54386462009-04-17 20:44:27 +00007454 /* carrier off reporting is important to ethtool even BEFORE open */
7455 netif_carrier_off(netdev);
7456
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007457 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7458 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7459 INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);
7460
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007461 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Joe Perchese8e9f692010-09-07 21:34:53 +00007462 INIT_WORK(&adapter->check_overtemp_task,
7463 ixgbe_check_overtemp_task);
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007464#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007465 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007466 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007467 ixgbe_setup_dca(adapter);
7468 }
7469#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007470 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007471 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007472 for (i = 0; i < adapter->num_vfs; i++)
7473 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7474 }
7475
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007476 /* add san mac addr to netdev */
7477 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007478
Emil Tantilov849c4542010-06-03 16:53:41 +00007479 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007480 cards_found++;
7481 return 0;
7482
7483err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007484 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007485 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007486err_sw_init:
7487err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007488 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7489 ixgbe_disable_sriov(adapter);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007490 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7491 del_timer_sync(&adapter->sfp_timer);
7492 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007493 cancel_work_sync(&adapter->multispeed_fiber_task);
7494 cancel_work_sync(&adapter->sfp_config_module_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007495 iounmap(hw->hw_addr);
7496err_ioremap:
7497 free_netdev(netdev);
7498err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007499 pci_release_selected_regions(pdev,
7500 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007501err_pci_reg:
7502err_dma:
7503 pci_disable_device(pdev);
7504 return err;
7505}
7506
7507/**
7508 * ixgbe_remove - Device Removal Routine
7509 * @pdev: PCI device information struct
7510 *
7511 * ixgbe_remove is called by the PCI subsystem to alert the driver
7512 * that it should release a PCI device. The could be caused by a
7513 * Hot-Plug event, or because the driver is going to be removed from
7514 * memory.
7515 **/
7516static void __devexit ixgbe_remove(struct pci_dev *pdev)
7517{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007518 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7519 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007520
7521 set_bit(__IXGBE_DOWN, &adapter->state);
Tejun Heo760141a2010-12-12 16:45:14 +01007522
7523 /*
7524 * The timers may be rescheduled, so explicitly disable them
7525 * from being rescheduled.
Donald Skidmorec4900be2008-11-20 21:11:42 -08007526 */
7527 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007528 del_timer_sync(&adapter->watchdog_timer);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007529 del_timer_sync(&adapter->sfp_timer);
Tejun Heo760141a2010-12-12 16:45:14 +01007530
Donald Skidmorec4900be2008-11-20 21:11:42 -08007531 cancel_work_sync(&adapter->watchdog_task);
7532 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007533 cancel_work_sync(&adapter->multispeed_fiber_task);
7534 cancel_work_sync(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007535 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7536 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7537 cancel_work_sync(&adapter->fdir_reinit_task);
Tejun Heo760141a2010-12-12 16:45:14 +01007538 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
7539 cancel_work_sync(&adapter->check_overtemp_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007540
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007541#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007542 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7543 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7544 dca_remove_requester(&pdev->dev);
7545 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7546 }
7547
7548#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007549#ifdef IXGBE_FCOE
7550 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7551 ixgbe_cleanup_fcoe(adapter);
7552
7553#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007554
7555 /* remove the added san mac */
7556 ixgbe_del_sanmac_netdev(netdev);
7557
Donald Skidmorec4900be2008-11-20 21:11:42 -08007558 if (netdev->reg_state == NETREG_REGISTERED)
7559 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007560
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007561 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7562 ixgbe_disable_sriov(adapter);
7563
Alexander Duyck7a921c92009-05-06 10:43:28 +00007564 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007565
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007566 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007567
7568 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007569 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007570 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007571
Emil Tantilov849c4542010-06-03 16:53:41 +00007572 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007573
Auke Kok9a799d72007-09-15 14:07:45 -07007574 free_netdev(netdev);
7575
Frans Pop19d5afd2009-10-02 10:04:12 -07007576 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007577
Auke Kok9a799d72007-09-15 14:07:45 -07007578 pci_disable_device(pdev);
7579}
7580
7581/**
7582 * ixgbe_io_error_detected - called when PCI error is detected
7583 * @pdev: Pointer to PCI device
7584 * @state: The current pci connection state
7585 *
7586 * This function is called after a PCI bus error affecting
7587 * this device has been detected.
7588 */
7589static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007590 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007591{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007592 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7593 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007594
7595 netif_device_detach(netdev);
7596
Breno Leitao3044b8d2009-05-06 10:44:26 +00007597 if (state == pci_channel_io_perm_failure)
7598 return PCI_ERS_RESULT_DISCONNECT;
7599
Auke Kok9a799d72007-09-15 14:07:45 -07007600 if (netif_running(netdev))
7601 ixgbe_down(adapter);
7602 pci_disable_device(pdev);
7603
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007604 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007605 return PCI_ERS_RESULT_NEED_RESET;
7606}
7607
7608/**
7609 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7610 * @pdev: Pointer to PCI device
7611 *
7612 * Restart the card from scratch, as if from a cold-boot.
7613 */
7614static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7615{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007616 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007617 pci_ers_result_t result;
7618 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007619
gouji-new9ce77662009-05-06 10:44:45 +00007620 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007621 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007622 result = PCI_ERS_RESULT_DISCONNECT;
7623 } else {
7624 pci_set_master(pdev);
7625 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007626 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007627
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007628 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007629
7630 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007631 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007632 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007633 }
Auke Kok9a799d72007-09-15 14:07:45 -07007634
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007635 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7636 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007637 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7638 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007639 /* non-fatal, continue */
7640 }
Auke Kok9a799d72007-09-15 14:07:45 -07007641
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007642 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007643}
7644
7645/**
7646 * ixgbe_io_resume - called when traffic can start flowing again.
7647 * @pdev: Pointer to PCI device
7648 *
7649 * This callback is called when the error recovery driver tells us that
7650 * its OK to resume normal operation.
7651 */
7652static void ixgbe_io_resume(struct pci_dev *pdev)
7653{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007654 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7655 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007656
7657 if (netif_running(netdev)) {
7658 if (ixgbe_up(adapter)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007659 e_info(probe, "ixgbe_up failed after reset\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007660 return;
7661 }
7662 }
7663
7664 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007665}
7666
7667static struct pci_error_handlers ixgbe_err_handler = {
7668 .error_detected = ixgbe_io_error_detected,
7669 .slot_reset = ixgbe_io_slot_reset,
7670 .resume = ixgbe_io_resume,
7671};
7672
7673static struct pci_driver ixgbe_driver = {
7674 .name = ixgbe_driver_name,
7675 .id_table = ixgbe_pci_tbl,
7676 .probe = ixgbe_probe,
7677 .remove = __devexit_p(ixgbe_remove),
7678#ifdef CONFIG_PM
7679 .suspend = ixgbe_suspend,
7680 .resume = ixgbe_resume,
7681#endif
7682 .shutdown = ixgbe_shutdown,
7683 .err_handler = &ixgbe_err_handler
7684};
7685
7686/**
7687 * ixgbe_init_module - Driver Registration Routine
7688 *
7689 * ixgbe_init_module is the first routine called when the driver is
7690 * loaded. All it does is register with the PCI subsystem.
7691 **/
7692static int __init ixgbe_init_module(void)
7693{
7694 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007695 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007696 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007697
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007698#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007699 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007700#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007701
Auke Kok9a799d72007-09-15 14:07:45 -07007702 ret = pci_register_driver(&ixgbe_driver);
7703 return ret;
7704}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007705
Auke Kok9a799d72007-09-15 14:07:45 -07007706module_init(ixgbe_init_module);
7707
7708/**
7709 * ixgbe_exit_module - Driver Exit Cleanup Routine
7710 *
7711 * ixgbe_exit_module is called just before the driver is removed
7712 * from memory.
7713 **/
7714static void __exit ixgbe_exit_module(void)
7715{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007716#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007717 dca_unregister_notify(&dca_notifier);
7718#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007719 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007720 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007721}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007722
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007723#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007724static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007725 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007726{
7727 int ret_val;
7728
7729 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007730 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007731
7732 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7733}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007734
Alexander Duyckb4533682009-03-31 21:32:42 +00007735#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007736
Auke Kok9a799d72007-09-15 14:07:45 -07007737module_exit(ixgbe_exit_module);
7738
7739/* ixgbe_main.c */