blob: 8df9b52886796366233c34ffe2d4d9fbab51bfd3 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030034
Ben Widawskydc39fff2013-10-18 12:32:07 -070035/**
Jani Nikula18afd442016-01-18 09:19:48 +020036 * DOC: RC6
37 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070038 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058static void gen9_init_clock_gating(struct drm_device *dev)
59{
60 struct drm_i915_private *dev_priv = dev->dev_private;
61
62 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
63 I915_WRITE(CHICKEN_PAR1_1,
64 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
65
66 I915_WRITE(GEN8_CONFIG0,
67 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030068
69 /* WaEnableChickenDCPR:skl,bxt,kbl */
70 I915_WRITE(GEN8_CHICKEN_DCPR_1,
71 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030072
73 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 /* WaFbcWakeMemOn:skl,bxt,kbl */
75 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
76 DISP_FBC_WM_DIS |
77 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030078}
79
Imre Deaka82abe42015-03-27 14:00:04 +020080static void bxt_init_clock_gating(struct drm_device *dev)
81{
Imre Deak32608ca2015-03-11 11:10:27 +020082 struct drm_i915_private *dev_priv = dev->dev_private;
83
Mika Kuoppalab033bb62016-06-07 17:19:04 +030084 gen9_init_clock_gating(dev);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020085
Nick Hoatha7546152015-06-29 14:07:32 +010086 /* WaDisableSDEUnitClockGating:bxt */
87 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
88 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
89
Imre Deak32608ca2015-03-11 11:10:27 +020090 /*
91 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020092 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020093 */
Imre Deak32608ca2015-03-11 11:10:27 +020094 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020095 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7a2015-12-01 10:23:52 +020096
97 /*
98 * Wa: Backlight PWM may stop in the asserted state, causing backlight
99 * to stay fully on.
100 */
101 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
102 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
103 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200104}
105
Daniel Vetterc921aba2012-04-26 23:28:17 +0200106static void i915_pineview_get_mem_freq(struct drm_device *dev)
107{
Jani Nikula50227e12014-03-31 14:27:21 +0300108 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200109 u32 tmp;
110
111 tmp = I915_READ(CLKCFG);
112
113 switch (tmp & CLKCFG_FSB_MASK) {
114 case CLKCFG_FSB_533:
115 dev_priv->fsb_freq = 533; /* 133*4 */
116 break;
117 case CLKCFG_FSB_800:
118 dev_priv->fsb_freq = 800; /* 200*4 */
119 break;
120 case CLKCFG_FSB_667:
121 dev_priv->fsb_freq = 667; /* 167*4 */
122 break;
123 case CLKCFG_FSB_400:
124 dev_priv->fsb_freq = 400; /* 100*4 */
125 break;
126 }
127
128 switch (tmp & CLKCFG_MEM_MASK) {
129 case CLKCFG_MEM_533:
130 dev_priv->mem_freq = 533;
131 break;
132 case CLKCFG_MEM_667:
133 dev_priv->mem_freq = 667;
134 break;
135 case CLKCFG_MEM_800:
136 dev_priv->mem_freq = 800;
137 break;
138 }
139
140 /* detect pineview DDR3 setting */
141 tmp = I915_READ(CSHRDDR3CTL);
142 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
143}
144
145static void i915_ironlake_get_mem_freq(struct drm_device *dev)
146{
Jani Nikula50227e12014-03-31 14:27:21 +0300147 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200148 u16 ddrpll, csipll;
149
150 ddrpll = I915_READ16(DDRMPLL1);
151 csipll = I915_READ16(CSIPLL0);
152
153 switch (ddrpll & 0xff) {
154 case 0xc:
155 dev_priv->mem_freq = 800;
156 break;
157 case 0x10:
158 dev_priv->mem_freq = 1066;
159 break;
160 case 0x14:
161 dev_priv->mem_freq = 1333;
162 break;
163 case 0x18:
164 dev_priv->mem_freq = 1600;
165 break;
166 default:
167 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
168 ddrpll & 0xff);
169 dev_priv->mem_freq = 0;
170 break;
171 }
172
Daniel Vetter20e4d402012-08-08 23:35:39 +0200173 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200174
175 switch (csipll & 0x3ff) {
176 case 0x00c:
177 dev_priv->fsb_freq = 3200;
178 break;
179 case 0x00e:
180 dev_priv->fsb_freq = 3733;
181 break;
182 case 0x010:
183 dev_priv->fsb_freq = 4266;
184 break;
185 case 0x012:
186 dev_priv->fsb_freq = 4800;
187 break;
188 case 0x014:
189 dev_priv->fsb_freq = 5333;
190 break;
191 case 0x016:
192 dev_priv->fsb_freq = 5866;
193 break;
194 case 0x018:
195 dev_priv->fsb_freq = 6400;
196 break;
197 default:
198 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
199 csipll & 0x3ff);
200 dev_priv->fsb_freq = 0;
201 break;
202 }
203
204 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200205 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200206 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200207 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200208 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200209 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200210 }
211}
212
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300213static const struct cxsr_latency cxsr_latency_table[] = {
214 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
215 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
216 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
217 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
218 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
219
220 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
221 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
222 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
223 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
224 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
225
226 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
227 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
228 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
229 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
230 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
231
232 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
233 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
234 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
235 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
236 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
237
238 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
239 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
240 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
241 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
242 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
243
244 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
245 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
246 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
247 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
248 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
249};
250
Daniel Vetter63c62272012-04-21 23:17:55 +0200251static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300252 int is_ddr3,
253 int fsb,
254 int mem)
255{
256 const struct cxsr_latency *latency;
257 int i;
258
259 if (fsb == 0 || mem == 0)
260 return NULL;
261
262 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
263 latency = &cxsr_latency_table[i];
264 if (is_desktop == latency->is_desktop &&
265 is_ddr3 == latency->is_ddr3 &&
266 fsb == latency->fsb_freq && mem == latency->mem_freq)
267 return latency;
268 }
269
270 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
271
272 return NULL;
273}
274
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200275static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
276{
277 u32 val;
278
279 mutex_lock(&dev_priv->rps.hw_lock);
280
281 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
282 if (enable)
283 val &= ~FORCE_DDR_HIGH_FREQ;
284 else
285 val |= FORCE_DDR_HIGH_FREQ;
286 val &= ~FORCE_DDR_LOW_FREQ;
287 val |= FORCE_DDR_FREQ_REQ_ACK;
288 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
289
290 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
291 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
292 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
293
294 mutex_unlock(&dev_priv->rps.hw_lock);
295}
296
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200297static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
298{
299 u32 val;
300
301 mutex_lock(&dev_priv->rps.hw_lock);
302
303 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
304 if (enable)
305 val |= DSP_MAXFIFO_PM5_ENABLE;
306 else
307 val &= ~DSP_MAXFIFO_PM5_ENABLE;
308 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
309
310 mutex_unlock(&dev_priv->rps.hw_lock);
311}
312
Ville Syrjäläf4998962015-03-10 17:02:21 +0200313#define FW_WM(value, plane) \
314 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
315
Imre Deak5209b1f2014-07-01 12:36:17 +0300316void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300317{
Imre Deak5209b1f2014-07-01 12:36:17 +0300318 struct drm_device *dev = dev_priv->dev;
319 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300320
Wayne Boyer666a4532015-12-09 12:29:35 -0800321 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300322 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300323 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300324 dev_priv->wm.vlv.cxsr = enable;
Imre Deak5209b1f2014-07-01 12:36:17 +0300325 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
326 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300327 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300328 } else if (IS_PINEVIEW(dev)) {
329 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
330 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
331 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300332 POSTING_READ(DSPFW3);
Imre Deak5209b1f2014-07-01 12:36:17 +0300333 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
334 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
335 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
336 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300337 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300338 } else if (IS_I915GM(dev)) {
339 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
340 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
341 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300342 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300343 } else {
344 return;
345 }
346
347 DRM_DEBUG_KMS("memory self-refresh is %s\n",
348 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300349}
350
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200351
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300352/*
353 * Latency for FIFO fetches is dependent on several factors:
354 * - memory configuration (speed, channels)
355 * - chipset
356 * - current MCH state
357 * It can be fairly high in some situations, so here we assume a fairly
358 * pessimal value. It's a tradeoff between extra memory fetches (if we
359 * set this value too high, the FIFO will fetch frequently to stay full)
360 * and power consumption (set it too low to save power and we might see
361 * FIFO underruns and display "flicker").
362 *
363 * A value of 5us seems to be a good balance; safe for very low end
364 * platforms but not overly aggressive on lower latency configs.
365 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100366static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300367
Ville Syrjäläb5004722015-03-05 21:19:47 +0200368#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
369 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
370
371static int vlv_get_fifo_size(struct drm_device *dev,
372 enum pipe pipe, int plane)
373{
374 struct drm_i915_private *dev_priv = dev->dev_private;
375 int sprite0_start, sprite1_start, size;
376
377 switch (pipe) {
378 uint32_t dsparb, dsparb2, dsparb3;
379 case PIPE_A:
380 dsparb = I915_READ(DSPARB);
381 dsparb2 = I915_READ(DSPARB2);
382 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
383 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
384 break;
385 case PIPE_B:
386 dsparb = I915_READ(DSPARB);
387 dsparb2 = I915_READ(DSPARB2);
388 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
389 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
390 break;
391 case PIPE_C:
392 dsparb2 = I915_READ(DSPARB2);
393 dsparb3 = I915_READ(DSPARB3);
394 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
395 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
396 break;
397 default:
398 return 0;
399 }
400
401 switch (plane) {
402 case 0:
403 size = sprite0_start;
404 break;
405 case 1:
406 size = sprite1_start - sprite0_start;
407 break;
408 case 2:
409 size = 512 - 1 - sprite1_start;
410 break;
411 default:
412 return 0;
413 }
414
415 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
416 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
417 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
418 size);
419
420 return size;
421}
422
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300423static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300424{
425 struct drm_i915_private *dev_priv = dev->dev_private;
426 uint32_t dsparb = I915_READ(DSPARB);
427 int size;
428
429 size = dsparb & 0x7f;
430 if (plane)
431 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
432
433 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
434 plane ? "B" : "A", size);
435
436 return size;
437}
438
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200439static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300440{
441 struct drm_i915_private *dev_priv = dev->dev_private;
442 uint32_t dsparb = I915_READ(DSPARB);
443 int size;
444
445 size = dsparb & 0x1ff;
446 if (plane)
447 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
448 size >>= 1; /* Convert to cachelines */
449
450 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
451 plane ? "B" : "A", size);
452
453 return size;
454}
455
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300456static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300457{
458 struct drm_i915_private *dev_priv = dev->dev_private;
459 uint32_t dsparb = I915_READ(DSPARB);
460 int size;
461
462 size = dsparb & 0x7f;
463 size >>= 2; /* Convert to cachelines */
464
465 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
466 plane ? "B" : "A",
467 size);
468
469 return size;
470}
471
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300472/* Pineview has different values for various configs */
473static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300474 .fifo_size = PINEVIEW_DISPLAY_FIFO,
475 .max_wm = PINEVIEW_MAX_WM,
476 .default_wm = PINEVIEW_DFT_WM,
477 .guard_size = PINEVIEW_GUARD_WM,
478 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300479};
480static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300481 .fifo_size = PINEVIEW_DISPLAY_FIFO,
482 .max_wm = PINEVIEW_MAX_WM,
483 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
484 .guard_size = PINEVIEW_GUARD_WM,
485 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300486};
487static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300488 .fifo_size = PINEVIEW_CURSOR_FIFO,
489 .max_wm = PINEVIEW_CURSOR_MAX_WM,
490 .default_wm = PINEVIEW_CURSOR_DFT_WM,
491 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
492 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300493};
494static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300495 .fifo_size = PINEVIEW_CURSOR_FIFO,
496 .max_wm = PINEVIEW_CURSOR_MAX_WM,
497 .default_wm = PINEVIEW_CURSOR_DFT_WM,
498 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
499 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300500};
501static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300502 .fifo_size = G4X_FIFO_SIZE,
503 .max_wm = G4X_MAX_WM,
504 .default_wm = G4X_MAX_WM,
505 .guard_size = 2,
506 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300507};
508static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300509 .fifo_size = I965_CURSOR_FIFO,
510 .max_wm = I965_CURSOR_MAX_WM,
511 .default_wm = I965_CURSOR_DFT_WM,
512 .guard_size = 2,
513 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300516 .fifo_size = I965_CURSOR_FIFO,
517 .max_wm = I965_CURSOR_MAX_WM,
518 .default_wm = I965_CURSOR_DFT_WM,
519 .guard_size = 2,
520 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521};
522static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300523 .fifo_size = I945_FIFO_SIZE,
524 .max_wm = I915_MAX_WM,
525 .default_wm = 1,
526 .guard_size = 2,
527 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300528};
529static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300530 .fifo_size = I915_FIFO_SIZE,
531 .max_wm = I915_MAX_WM,
532 .default_wm = 1,
533 .guard_size = 2,
534 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300535};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300536static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300537 .fifo_size = I855GM_FIFO_SIZE,
538 .max_wm = I915_MAX_WM,
539 .default_wm = 1,
540 .guard_size = 2,
541 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300543static const struct intel_watermark_params i830_bc_wm_info = {
544 .fifo_size = I855GM_FIFO_SIZE,
545 .max_wm = I915_MAX_WM/2,
546 .default_wm = 1,
547 .guard_size = 2,
548 .cacheline_size = I830_FIFO_LINE_SIZE,
549};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200550static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300551 .fifo_size = I830_FIFO_SIZE,
552 .max_wm = I915_MAX_WM,
553 .default_wm = 1,
554 .guard_size = 2,
555 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556};
557
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300558/**
559 * intel_calculate_wm - calculate watermark level
560 * @clock_in_khz: pixel clock
561 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200562 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300563 * @latency_ns: memory latency for the platform
564 *
565 * Calculate the watermark level (the level at which the display plane will
566 * start fetching from memory again). Each chip has a different display
567 * FIFO size and allocation, so the caller needs to figure that out and pass
568 * in the correct intel_watermark_params structure.
569 *
570 * As the pixel clock runs, the FIFO will be drained at a rate that depends
571 * on the pixel size. When it reaches the watermark level, it'll start
572 * fetching FIFO line sized based chunks from memory until the FIFO fills
573 * past the watermark point. If the FIFO drains completely, a FIFO underrun
574 * will occur, and a display engine hang could result.
575 */
576static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
577 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200578 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300579 unsigned long latency_ns)
580{
581 long entries_required, wm_size;
582
583 /*
584 * Note: we need to make sure we don't overflow for various clock &
585 * latency values.
586 * clocks go from a few thousand to several hundred thousand.
587 * latency is usually a few thousand
588 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200589 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300590 1000;
591 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
592
593 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
594
595 wm_size = fifo_size - (entries_required + wm->guard_size);
596
597 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
598
599 /* Don't promote wm_size to unsigned... */
600 if (wm_size > (long)wm->max_wm)
601 wm_size = wm->max_wm;
602 if (wm_size <= 0)
603 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300604
605 /*
606 * Bspec seems to indicate that the value shouldn't be lower than
607 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
608 * Lets go for 8 which is the burst size since certain platforms
609 * already use a hardcoded 8 (which is what the spec says should be
610 * done).
611 */
612 if (wm_size <= 8)
613 wm_size = 8;
614
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300615 return wm_size;
616}
617
618static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
619{
620 struct drm_crtc *crtc, *enabled = NULL;
621
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100622 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000623 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300624 if (enabled)
625 return NULL;
626 enabled = crtc;
627 }
628 }
629
630 return enabled;
631}
632
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300633static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300634{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300635 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300636 struct drm_i915_private *dev_priv = dev->dev_private;
637 struct drm_crtc *crtc;
638 const struct cxsr_latency *latency;
639 u32 reg;
640 unsigned long wm;
641
642 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
643 dev_priv->fsb_freq, dev_priv->mem_freq);
644 if (!latency) {
645 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300646 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300647 return;
648 }
649
650 crtc = single_enabled_crtc(dev);
651 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300652 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200653 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300654 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300655
656 /* Display SR */
657 wm = intel_calculate_wm(clock, &pineview_display_wm,
658 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200659 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300660 reg = I915_READ(DSPFW1);
661 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200662 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300663 I915_WRITE(DSPFW1, reg);
664 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
665
666 /* cursor SR */
667 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
668 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200669 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300670 reg = I915_READ(DSPFW3);
671 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200672 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300673 I915_WRITE(DSPFW3, reg);
674
675 /* Display HPLL off SR */
676 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
677 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200678 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300679 reg = I915_READ(DSPFW3);
680 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200681 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300682 I915_WRITE(DSPFW3, reg);
683
684 /* cursor HPLL off SR */
685 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
686 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200687 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300688 reg = I915_READ(DSPFW3);
689 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200690 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300691 I915_WRITE(DSPFW3, reg);
692 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
693
Imre Deak5209b1f2014-07-01 12:36:17 +0300694 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300695 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300696 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300697 }
698}
699
700static bool g4x_compute_wm0(struct drm_device *dev,
701 int plane,
702 const struct intel_watermark_params *display,
703 int display_latency_ns,
704 const struct intel_watermark_params *cursor,
705 int cursor_latency_ns,
706 int *plane_wm,
707 int *cursor_wm)
708{
709 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300710 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200711 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300712 int line_time_us, line_count;
713 int entries, tlb_miss;
714
715 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000716 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300717 *cursor_wm = cursor->guard_size;
718 *plane_wm = display->guard_size;
719 return false;
720 }
721
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200722 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100723 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800724 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200725 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200726 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300727
728 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200729 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300730 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
731 if (tlb_miss > 0)
732 entries += tlb_miss;
733 entries = DIV_ROUND_UP(entries, display->cacheline_size);
734 *plane_wm = entries + display->guard_size;
735 if (*plane_wm > (int)display->max_wm)
736 *plane_wm = display->max_wm;
737
738 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200739 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300740 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200741 entries = line_count * crtc->cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300742 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
743 if (tlb_miss > 0)
744 entries += tlb_miss;
745 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
746 *cursor_wm = entries + cursor->guard_size;
747 if (*cursor_wm > (int)cursor->max_wm)
748 *cursor_wm = (int)cursor->max_wm;
749
750 return true;
751}
752
753/*
754 * Check the wm result.
755 *
756 * If any calculated watermark values is larger than the maximum value that
757 * can be programmed into the associated watermark register, that watermark
758 * must be disabled.
759 */
760static bool g4x_check_srwm(struct drm_device *dev,
761 int display_wm, int cursor_wm,
762 const struct intel_watermark_params *display,
763 const struct intel_watermark_params *cursor)
764{
765 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
766 display_wm, cursor_wm);
767
768 if (display_wm > display->max_wm) {
769 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
770 display_wm, display->max_wm);
771 return false;
772 }
773
774 if (cursor_wm > cursor->max_wm) {
775 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
776 cursor_wm, cursor->max_wm);
777 return false;
778 }
779
780 if (!(display_wm || cursor_wm)) {
781 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
782 return false;
783 }
784
785 return true;
786}
787
788static bool g4x_compute_srwm(struct drm_device *dev,
789 int plane,
790 int latency_ns,
791 const struct intel_watermark_params *display,
792 const struct intel_watermark_params *cursor,
793 int *display_wm, int *cursor_wm)
794{
795 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300796 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200797 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300798 unsigned long line_time_us;
799 int line_count, line_size;
800 int small, large;
801 int entries;
802
803 if (!latency_ns) {
804 *display_wm = *cursor_wm = 0;
805 return false;
806 }
807
808 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200809 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100810 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800811 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200812 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200813 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300814
Ville Syrjälä922044c2014-02-14 14:18:57 +0200815 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300816 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200817 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300818
819 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200820 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300821 large = line_count * line_size;
822
823 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
824 *display_wm = entries + display->guard_size;
825
826 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläac484962016-01-20 21:05:26 +0200827 entries = line_count * cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
829 *cursor_wm = entries + cursor->guard_size;
830
831 return g4x_check_srwm(dev,
832 *display_wm, *cursor_wm,
833 display, cursor);
834}
835
Ville Syrjälä15665972015-03-10 16:16:28 +0200836#define FW_WM_VLV(value, plane) \
837 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
838
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200839static void vlv_write_wm_values(struct intel_crtc *crtc,
840 const struct vlv_wm_values *wm)
841{
842 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
843 enum pipe pipe = crtc->pipe;
844
845 I915_WRITE(VLV_DDL(pipe),
846 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
847 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
848 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
849 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
850
Ville Syrjäläae801522015-03-05 21:19:49 +0200851 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200852 FW_WM(wm->sr.plane, SR) |
853 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
854 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
855 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200856 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200857 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
858 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
859 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200860 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200861 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200862
863 if (IS_CHERRYVIEW(dev_priv)) {
864 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200865 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
866 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200867 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200868 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
869 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200870 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200871 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
872 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200873 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200874 FW_WM(wm->sr.plane >> 9, SR_HI) |
875 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
876 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
877 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
878 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
879 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
880 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
881 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
882 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
883 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200884 } else {
885 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200886 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
887 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200888 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200889 FW_WM(wm->sr.plane >> 9, SR_HI) |
890 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
891 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
892 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
893 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
894 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
895 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200896 }
897
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300898 /* zero (unused) WM1 watermarks */
899 I915_WRITE(DSPFW4, 0);
900 I915_WRITE(DSPFW5, 0);
901 I915_WRITE(DSPFW6, 0);
902 I915_WRITE(DSPHOWM1, 0);
903
Ville Syrjäläae801522015-03-05 21:19:49 +0200904 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200905}
906
Ville Syrjälä15665972015-03-10 16:16:28 +0200907#undef FW_WM_VLV
908
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300909enum vlv_wm_level {
910 VLV_WM_LEVEL_PM2,
911 VLV_WM_LEVEL_PM5,
912 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300913};
914
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300915/* latency must be in 0.1us units. */
916static unsigned int vlv_wm_method2(unsigned int pixel_rate,
917 unsigned int pipe_htotal,
918 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200919 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300920 unsigned int latency)
921{
922 unsigned int ret;
923
924 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200925 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300926 ret = DIV_ROUND_UP(ret, 64);
927
928 return ret;
929}
930
931static void vlv_setup_wm_latency(struct drm_device *dev)
932{
933 struct drm_i915_private *dev_priv = dev->dev_private;
934
935 /* all latencies in usec */
936 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
937
Ville Syrjälä58590c12015-09-08 21:05:12 +0300938 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
939
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300940 if (IS_CHERRYVIEW(dev_priv)) {
941 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
942 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300943
944 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300945 }
946}
947
948static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
949 struct intel_crtc *crtc,
950 const struct intel_plane_state *state,
951 int level)
952{
953 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200954 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300955
956 if (dev_priv->wm.pri_latency[level] == 0)
957 return USHRT_MAX;
958
959 if (!state->visible)
960 return 0;
961
Ville Syrjäläac484962016-01-20 21:05:26 +0200962 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300963 clock = crtc->config->base.adjusted_mode.crtc_clock;
964 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
965 width = crtc->config->pipe_src_w;
966 if (WARN_ON(htotal == 0))
967 htotal = 1;
968
969 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
970 /*
971 * FIXME the formula gives values that are
972 * too big for the cursor FIFO, and hence we
973 * would never be able to use cursors. For
974 * now just hardcode the watermark.
975 */
976 wm = 63;
977 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200978 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300979 dev_priv->wm.pri_latency[level] * 10);
980 }
981
982 return min_t(int, wm, USHRT_MAX);
983}
984
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300985static void vlv_compute_fifo(struct intel_crtc *crtc)
986{
987 struct drm_device *dev = crtc->base.dev;
988 struct vlv_wm_state *wm_state = &crtc->wm_state;
989 struct intel_plane *plane;
990 unsigned int total_rate = 0;
991 const int fifo_size = 512 - 1;
992 int fifo_extra, fifo_left = fifo_size;
993
994 for_each_intel_plane_on_crtc(dev, crtc, plane) {
995 struct intel_plane_state *state =
996 to_intel_plane_state(plane->base.state);
997
998 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
999 continue;
1000
1001 if (state->visible) {
1002 wm_state->num_active_planes++;
1003 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1004 }
1005 }
1006
1007 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1008 struct intel_plane_state *state =
1009 to_intel_plane_state(plane->base.state);
1010 unsigned int rate;
1011
1012 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1013 plane->wm.fifo_size = 63;
1014 continue;
1015 }
1016
1017 if (!state->visible) {
1018 plane->wm.fifo_size = 0;
1019 continue;
1020 }
1021
1022 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1023 plane->wm.fifo_size = fifo_size * rate / total_rate;
1024 fifo_left -= plane->wm.fifo_size;
1025 }
1026
1027 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1028
1029 /* spread the remainder evenly */
1030 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1031 int plane_extra;
1032
1033 if (fifo_left == 0)
1034 break;
1035
1036 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1037 continue;
1038
1039 /* give it all to the first plane if none are active */
1040 if (plane->wm.fifo_size == 0 &&
1041 wm_state->num_active_planes)
1042 continue;
1043
1044 plane_extra = min(fifo_extra, fifo_left);
1045 plane->wm.fifo_size += plane_extra;
1046 fifo_left -= plane_extra;
1047 }
1048
1049 WARN_ON(fifo_left != 0);
1050}
1051
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001052static void vlv_invert_wms(struct intel_crtc *crtc)
1053{
1054 struct vlv_wm_state *wm_state = &crtc->wm_state;
1055 int level;
1056
1057 for (level = 0; level < wm_state->num_levels; level++) {
1058 struct drm_device *dev = crtc->base.dev;
1059 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1060 struct intel_plane *plane;
1061
1062 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1063 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1064
1065 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1066 switch (plane->base.type) {
1067 int sprite;
1068 case DRM_PLANE_TYPE_CURSOR:
1069 wm_state->wm[level].cursor = plane->wm.fifo_size -
1070 wm_state->wm[level].cursor;
1071 break;
1072 case DRM_PLANE_TYPE_PRIMARY:
1073 wm_state->wm[level].primary = plane->wm.fifo_size -
1074 wm_state->wm[level].primary;
1075 break;
1076 case DRM_PLANE_TYPE_OVERLAY:
1077 sprite = plane->plane;
1078 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1079 wm_state->wm[level].sprite[sprite];
1080 break;
1081 }
1082 }
1083 }
1084}
1085
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001086static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001087{
1088 struct drm_device *dev = crtc->base.dev;
1089 struct vlv_wm_state *wm_state = &crtc->wm_state;
1090 struct intel_plane *plane;
1091 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1092 int level;
1093
1094 memset(wm_state, 0, sizeof(*wm_state));
1095
Ville Syrjälä852eb002015-06-24 22:00:07 +03001096 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001097 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001098
1099 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001100
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001101 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001102
1103 if (wm_state->num_active_planes != 1)
1104 wm_state->cxsr = false;
1105
1106 if (wm_state->cxsr) {
1107 for (level = 0; level < wm_state->num_levels; level++) {
1108 wm_state->sr[level].plane = sr_fifo_size;
1109 wm_state->sr[level].cursor = 63;
1110 }
1111 }
1112
1113 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1114 struct intel_plane_state *state =
1115 to_intel_plane_state(plane->base.state);
1116
1117 if (!state->visible)
1118 continue;
1119
1120 /* normal watermarks */
1121 for (level = 0; level < wm_state->num_levels; level++) {
1122 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1123 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1124
1125 /* hack */
1126 if (WARN_ON(level == 0 && wm > max_wm))
1127 wm = max_wm;
1128
1129 if (wm > plane->wm.fifo_size)
1130 break;
1131
1132 switch (plane->base.type) {
1133 int sprite;
1134 case DRM_PLANE_TYPE_CURSOR:
1135 wm_state->wm[level].cursor = wm;
1136 break;
1137 case DRM_PLANE_TYPE_PRIMARY:
1138 wm_state->wm[level].primary = wm;
1139 break;
1140 case DRM_PLANE_TYPE_OVERLAY:
1141 sprite = plane->plane;
1142 wm_state->wm[level].sprite[sprite] = wm;
1143 break;
1144 }
1145 }
1146
1147 wm_state->num_levels = level;
1148
1149 if (!wm_state->cxsr)
1150 continue;
1151
1152 /* maxfifo watermarks */
1153 switch (plane->base.type) {
1154 int sprite, level;
1155 case DRM_PLANE_TYPE_CURSOR:
1156 for (level = 0; level < wm_state->num_levels; level++)
1157 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001158 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001159 break;
1160 case DRM_PLANE_TYPE_PRIMARY:
1161 for (level = 0; level < wm_state->num_levels; level++)
1162 wm_state->sr[level].plane =
1163 min(wm_state->sr[level].plane,
1164 wm_state->wm[level].primary);
1165 break;
1166 case DRM_PLANE_TYPE_OVERLAY:
1167 sprite = plane->plane;
1168 for (level = 0; level < wm_state->num_levels; level++)
1169 wm_state->sr[level].plane =
1170 min(wm_state->sr[level].plane,
1171 wm_state->wm[level].sprite[sprite]);
1172 break;
1173 }
1174 }
1175
1176 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001177 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001178 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1179 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1180 }
1181
1182 vlv_invert_wms(crtc);
1183}
1184
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001185#define VLV_FIFO(plane, value) \
1186 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1187
1188static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1189{
1190 struct drm_device *dev = crtc->base.dev;
1191 struct drm_i915_private *dev_priv = to_i915(dev);
1192 struct intel_plane *plane;
1193 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1194
1195 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1196 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1197 WARN_ON(plane->wm.fifo_size != 63);
1198 continue;
1199 }
1200
1201 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1202 sprite0_start = plane->wm.fifo_size;
1203 else if (plane->plane == 0)
1204 sprite1_start = sprite0_start + plane->wm.fifo_size;
1205 else
1206 fifo_size = sprite1_start + plane->wm.fifo_size;
1207 }
1208
1209 WARN_ON(fifo_size != 512 - 1);
1210
1211 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1212 pipe_name(crtc->pipe), sprite0_start,
1213 sprite1_start, fifo_size);
1214
1215 switch (crtc->pipe) {
1216 uint32_t dsparb, dsparb2, dsparb3;
1217 case PIPE_A:
1218 dsparb = I915_READ(DSPARB);
1219 dsparb2 = I915_READ(DSPARB2);
1220
1221 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1222 VLV_FIFO(SPRITEB, 0xff));
1223 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1224 VLV_FIFO(SPRITEB, sprite1_start));
1225
1226 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1227 VLV_FIFO(SPRITEB_HI, 0x1));
1228 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1229 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1230
1231 I915_WRITE(DSPARB, dsparb);
1232 I915_WRITE(DSPARB2, dsparb2);
1233 break;
1234 case PIPE_B:
1235 dsparb = I915_READ(DSPARB);
1236 dsparb2 = I915_READ(DSPARB2);
1237
1238 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1239 VLV_FIFO(SPRITED, 0xff));
1240 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1241 VLV_FIFO(SPRITED, sprite1_start));
1242
1243 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1244 VLV_FIFO(SPRITED_HI, 0xff));
1245 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1246 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1247
1248 I915_WRITE(DSPARB, dsparb);
1249 I915_WRITE(DSPARB2, dsparb2);
1250 break;
1251 case PIPE_C:
1252 dsparb3 = I915_READ(DSPARB3);
1253 dsparb2 = I915_READ(DSPARB2);
1254
1255 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1256 VLV_FIFO(SPRITEF, 0xff));
1257 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1258 VLV_FIFO(SPRITEF, sprite1_start));
1259
1260 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1261 VLV_FIFO(SPRITEF_HI, 0xff));
1262 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1263 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1264
1265 I915_WRITE(DSPARB3, dsparb3);
1266 I915_WRITE(DSPARB2, dsparb2);
1267 break;
1268 default:
1269 break;
1270 }
1271}
1272
1273#undef VLV_FIFO
1274
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001275static void vlv_merge_wm(struct drm_device *dev,
1276 struct vlv_wm_values *wm)
1277{
1278 struct intel_crtc *crtc;
1279 int num_active_crtcs = 0;
1280
Ville Syrjälä58590c12015-09-08 21:05:12 +03001281 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001282 wm->cxsr = true;
1283
1284 for_each_intel_crtc(dev, crtc) {
1285 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1286
1287 if (!crtc->active)
1288 continue;
1289
1290 if (!wm_state->cxsr)
1291 wm->cxsr = false;
1292
1293 num_active_crtcs++;
1294 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1295 }
1296
1297 if (num_active_crtcs != 1)
1298 wm->cxsr = false;
1299
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001300 if (num_active_crtcs > 1)
1301 wm->level = VLV_WM_LEVEL_PM2;
1302
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001303 for_each_intel_crtc(dev, crtc) {
1304 struct vlv_wm_state *wm_state = &crtc->wm_state;
1305 enum pipe pipe = crtc->pipe;
1306
1307 if (!crtc->active)
1308 continue;
1309
1310 wm->pipe[pipe] = wm_state->wm[wm->level];
1311 if (wm->cxsr)
1312 wm->sr = wm_state->sr[wm->level];
1313
1314 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1315 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1316 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1317 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1318 }
1319}
1320
1321static void vlv_update_wm(struct drm_crtc *crtc)
1322{
1323 struct drm_device *dev = crtc->dev;
1324 struct drm_i915_private *dev_priv = dev->dev_private;
1325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1326 enum pipe pipe = intel_crtc->pipe;
1327 struct vlv_wm_values wm = {};
1328
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001329 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001330 vlv_merge_wm(dev, &wm);
1331
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001332 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1333 /* FIXME should be part of crtc atomic commit */
1334 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001335 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001336 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001337
1338 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1339 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1340 chv_set_memory_dvfs(dev_priv, false);
1341
1342 if (wm.level < VLV_WM_LEVEL_PM5 &&
1343 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1344 chv_set_memory_pm5(dev_priv, false);
1345
Ville Syrjälä852eb002015-06-24 22:00:07 +03001346 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001347 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001348
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001349 /* FIXME should be part of crtc atomic commit */
1350 vlv_pipe_set_fifo_size(intel_crtc);
1351
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001352 vlv_write_wm_values(intel_crtc, &wm);
1353
1354 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1355 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1356 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1357 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1358 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1359
Ville Syrjälä852eb002015-06-24 22:00:07 +03001360 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001361 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001362
1363 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1364 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1365 chv_set_memory_pm5(dev_priv, true);
1366
1367 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1368 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1369 chv_set_memory_dvfs(dev_priv, true);
1370
1371 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001372}
1373
Ville Syrjäläae801522015-03-05 21:19:49 +02001374#define single_plane_enabled(mask) is_power_of_2(mask)
1375
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001376static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001377{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001378 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001379 static const int sr_latency_ns = 12000;
1380 struct drm_i915_private *dev_priv = dev->dev_private;
1381 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1382 int plane_sr, cursor_sr;
1383 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001384 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001385
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001386 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001387 &g4x_wm_info, pessimal_latency_ns,
1388 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001389 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001390 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001391
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001392 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001393 &g4x_wm_info, pessimal_latency_ns,
1394 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001395 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001396 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001397
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001398 if (single_plane_enabled(enabled) &&
1399 g4x_compute_srwm(dev, ffs(enabled) - 1,
1400 sr_latency_ns,
1401 &g4x_wm_info,
1402 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001403 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001404 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001405 } else {
Imre Deak98584252014-06-13 14:54:20 +03001406 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001407 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001408 plane_sr = cursor_sr = 0;
1409 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001410
Ville Syrjäläa5043452014-06-28 02:04:18 +03001411 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1412 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001413 planea_wm, cursora_wm,
1414 planeb_wm, cursorb_wm,
1415 plane_sr, cursor_sr);
1416
1417 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001418 FW_WM(plane_sr, SR) |
1419 FW_WM(cursorb_wm, CURSORB) |
1420 FW_WM(planeb_wm, PLANEB) |
1421 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001422 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001423 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001424 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001425 /* HPLL off in SR has some issues on G4x... disable it */
1426 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001427 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001428 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001429
1430 if (cxsr_enabled)
1431 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432}
1433
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001434static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001435{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001436 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001437 struct drm_i915_private *dev_priv = dev->dev_private;
1438 struct drm_crtc *crtc;
1439 int srwm = 1;
1440 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001441 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001442
1443 /* Calc sr entries for one plane configs */
1444 crtc = single_enabled_crtc(dev);
1445 if (crtc) {
1446 /* self-refresh has much higher latency */
1447 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001448 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001449 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001450 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001451 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001452 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001453 unsigned long line_time_us;
1454 int entries;
1455
Ville Syrjälä922044c2014-02-14 14:18:57 +02001456 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001457
1458 /* Use ns/us then divide to preserve precision */
1459 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001460 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001461 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1462 srwm = I965_FIFO_SIZE - entries;
1463 if (srwm < 0)
1464 srwm = 1;
1465 srwm &= 0x1ff;
1466 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1467 entries, srwm);
1468
1469 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001470 cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001471 entries = DIV_ROUND_UP(entries,
1472 i965_cursor_wm_info.cacheline_size);
1473 cursor_sr = i965_cursor_wm_info.fifo_size -
1474 (entries + i965_cursor_wm_info.guard_size);
1475
1476 if (cursor_sr > i965_cursor_wm_info.max_wm)
1477 cursor_sr = i965_cursor_wm_info.max_wm;
1478
1479 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1480 "cursor %d\n", srwm, cursor_sr);
1481
Imre Deak98584252014-06-13 14:54:20 +03001482 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001483 } else {
Imre Deak98584252014-06-13 14:54:20 +03001484 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001485 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001486 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001487 }
1488
1489 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1490 srwm);
1491
1492 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001493 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1494 FW_WM(8, CURSORB) |
1495 FW_WM(8, PLANEB) |
1496 FW_WM(8, PLANEA));
1497 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1498 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001499 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001500 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001501
1502 if (cxsr_enabled)
1503 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001504}
1505
Ville Syrjäläf4998962015-03-10 17:02:21 +02001506#undef FW_WM
1507
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001508static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001509{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001510 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 const struct intel_watermark_params *wm_info;
1513 uint32_t fwater_lo;
1514 uint32_t fwater_hi;
1515 int cwm, srwm = 1;
1516 int fifo_size;
1517 int planea_wm, planeb_wm;
1518 struct drm_crtc *crtc, *enabled = NULL;
1519
1520 if (IS_I945GM(dev))
1521 wm_info = &i945_wm_info;
1522 else if (!IS_GEN2(dev))
1523 wm_info = &i915_wm_info;
1524 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001525 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001526
1527 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1528 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001529 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001530 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001531 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001532 if (IS_GEN2(dev))
1533 cpp = 4;
1534
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001535 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001536 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001537 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001538 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001539 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001540 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001541 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001542 if (planea_wm > (long)wm_info->max_wm)
1543 planea_wm = wm_info->max_wm;
1544 }
1545
1546 if (IS_GEN2(dev))
1547 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001548
1549 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1550 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001551 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001552 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001553 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001554 if (IS_GEN2(dev))
1555 cpp = 4;
1556
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001557 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001558 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001559 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001560 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001561 if (enabled == NULL)
1562 enabled = crtc;
1563 else
1564 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001565 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001566 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001567 if (planeb_wm > (long)wm_info->max_wm)
1568 planeb_wm = wm_info->max_wm;
1569 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001570
1571 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1572
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001573 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001574 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001575
Matt Roper59bea882015-02-27 10:12:01 -08001576 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001577
1578 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001579 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001580 enabled = NULL;
1581 }
1582
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001583 /*
1584 * Overlay gets an aggressive default since video jitter is bad.
1585 */
1586 cwm = 2;
1587
1588 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001589 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001590
1591 /* Calc sr entries for one plane configs */
1592 if (HAS_FW_BLC(dev) && enabled) {
1593 /* self-refresh has much higher latency */
1594 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001595 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001596 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001597 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001598 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001599 int cpp = drm_format_plane_cpp(enabled->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001600 unsigned long line_time_us;
1601 int entries;
1602
Ville Syrjälä922044c2014-02-14 14:18:57 +02001603 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001604
1605 /* Use ns/us then divide to preserve precision */
1606 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001607 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001608 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1609 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1610 srwm = wm_info->fifo_size - entries;
1611 if (srwm < 0)
1612 srwm = 1;
1613
1614 if (IS_I945G(dev) || IS_I945GM(dev))
1615 I915_WRITE(FW_BLC_SELF,
1616 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1617 else if (IS_I915GM(dev))
1618 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1619 }
1620
1621 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1622 planea_wm, planeb_wm, cwm, srwm);
1623
1624 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1625 fwater_hi = (cwm & 0x1f);
1626
1627 /* Set request length to 8 cachelines per fetch */
1628 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1629 fwater_hi = fwater_hi | (1 << 8);
1630
1631 I915_WRITE(FW_BLC, fwater_lo);
1632 I915_WRITE(FW_BLC2, fwater_hi);
1633
Imre Deak5209b1f2014-07-01 12:36:17 +03001634 if (enabled)
1635 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001636}
1637
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001638static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001639{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001640 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001641 struct drm_i915_private *dev_priv = dev->dev_private;
1642 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001643 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001644 uint32_t fwater_lo;
1645 int planea_wm;
1646
1647 crtc = single_enabled_crtc(dev);
1648 if (crtc == NULL)
1649 return;
1650
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001651 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001652 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001653 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001654 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001655 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001656 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1657 fwater_lo |= (3<<8) | planea_wm;
1658
1659 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1660
1661 I915_WRITE(FW_BLC, fwater_lo);
1662}
1663
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001664uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001665{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001666 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001667
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001668 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001669
1670 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1671 * adjust the pixel_rate here. */
1672
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001673 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001674 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001675 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001676
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001677 pipe_w = pipe_config->pipe_src_w;
1678 pipe_h = pipe_config->pipe_src_h;
1679
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001680 pfit_w = (pfit_size >> 16) & 0xFFFF;
1681 pfit_h = pfit_size & 0xFFFF;
1682 if (pipe_w < pfit_w)
1683 pipe_w = pfit_w;
1684 if (pipe_h < pfit_h)
1685 pipe_h = pfit_h;
1686
Matt Roper15126882015-12-03 11:37:40 -08001687 if (WARN_ON(!pfit_w || !pfit_h))
1688 return pixel_rate;
1689
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001690 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1691 pfit_w * pfit_h);
1692 }
1693
1694 return pixel_rate;
1695}
1696
Ville Syrjälä37126462013-08-01 16:18:55 +03001697/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001698static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001699{
1700 uint64_t ret;
1701
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001702 if (WARN(latency == 0, "Latency value missing\n"))
1703 return UINT_MAX;
1704
Ville Syrjäläac484962016-01-20 21:05:26 +02001705 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001706 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1707
1708 return ret;
1709}
1710
Ville Syrjälä37126462013-08-01 16:18:55 +03001711/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001712static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001713 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001714 uint32_t latency)
1715{
1716 uint32_t ret;
1717
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001718 if (WARN(latency == 0, "Latency value missing\n"))
1719 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001720 if (WARN_ON(!pipe_htotal))
1721 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001722
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001723 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001724 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001725 ret = DIV_ROUND_UP(ret, 64) + 2;
1726 return ret;
1727}
1728
Ville Syrjälä23297042013-07-05 11:57:17 +03001729static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001730 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001731{
Matt Roper15126882015-12-03 11:37:40 -08001732 /*
1733 * Neither of these should be possible since this function shouldn't be
1734 * called if the CRTC is off or the plane is invisible. But let's be
1735 * extra paranoid to avoid a potential divide-by-zero if we screw up
1736 * elsewhere in the driver.
1737 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001738 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001739 return 0;
1740 if (WARN_ON(!horiz_pixels))
1741 return 0;
1742
Ville Syrjäläac484962016-01-20 21:05:26 +02001743 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001744}
1745
Imre Deak820c1982013-12-17 14:46:36 +02001746struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001747 uint16_t pri;
1748 uint16_t spr;
1749 uint16_t cur;
1750 uint16_t fbc;
1751};
1752
Ville Syrjälä37126462013-08-01 16:18:55 +03001753/*
1754 * For both WM_PIPE and WM_LP.
1755 * mem_value must be in 0.1us units.
1756 */
Matt Roper7221fc32015-09-24 15:53:08 -07001757static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001758 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001759 uint32_t mem_value,
1760 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001761{
Ville Syrjäläac484962016-01-20 21:05:26 +02001762 int cpp = pstate->base.fb ?
1763 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001764 uint32_t method1, method2;
1765
Matt Roper7221fc32015-09-24 15:53:08 -07001766 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001767 return 0;
1768
Ville Syrjäläac484962016-01-20 21:05:26 +02001769 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001770
1771 if (!is_lp)
1772 return method1;
1773
Matt Roper7221fc32015-09-24 15:53:08 -07001774 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1775 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001776 drm_rect_width(&pstate->dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001777 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001778
1779 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001780}
1781
Ville Syrjälä37126462013-08-01 16:18:55 +03001782/*
1783 * For both WM_PIPE and WM_LP.
1784 * mem_value must be in 0.1us units.
1785 */
Matt Roper7221fc32015-09-24 15:53:08 -07001786static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001787 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001788 uint32_t mem_value)
1789{
Ville Syrjäläac484962016-01-20 21:05:26 +02001790 int cpp = pstate->base.fb ?
1791 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001792 uint32_t method1, method2;
1793
Matt Roper7221fc32015-09-24 15:53:08 -07001794 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001795 return 0;
1796
Ville Syrjäläac484962016-01-20 21:05:26 +02001797 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001798 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1799 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001800 drm_rect_width(&pstate->dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001801 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001802 return min(method1, method2);
1803}
1804
Ville Syrjälä37126462013-08-01 16:18:55 +03001805/*
1806 * For both WM_PIPE and WM_LP.
1807 * mem_value must be in 0.1us units.
1808 */
Matt Roper7221fc32015-09-24 15:53:08 -07001809static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001810 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001811 uint32_t mem_value)
1812{
Matt Roperb2435692016-02-02 22:06:51 -08001813 /*
1814 * We treat the cursor plane as always-on for the purposes of watermark
1815 * calculation. Until we have two-stage watermark programming merged,
1816 * this is necessary to avoid flickering.
1817 */
1818 int cpp = 4;
1819 int width = pstate->visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001820
Matt Roperb2435692016-02-02 22:06:51 -08001821 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001822 return 0;
1823
Matt Roper7221fc32015-09-24 15:53:08 -07001824 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1825 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001826 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001827}
1828
Paulo Zanonicca32e92013-05-31 11:45:06 -03001829/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001830static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001831 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001832 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001833{
Ville Syrjäläac484962016-01-20 21:05:26 +02001834 int cpp = pstate->base.fb ?
1835 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001836
Matt Roper7221fc32015-09-24 15:53:08 -07001837 if (!cstate->base.active || !pstate->visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001838 return 0;
1839
Ville Syrjäläac484962016-01-20 21:05:26 +02001840 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001841}
1842
Ville Syrjälä158ae642013-08-07 13:28:19 +03001843static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1844{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001845 if (INTEL_INFO(dev)->gen >= 8)
1846 return 3072;
1847 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001848 return 768;
1849 else
1850 return 512;
1851}
1852
Ville Syrjälä4e975082014-03-07 18:32:11 +02001853static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1854 int level, bool is_sprite)
1855{
1856 if (INTEL_INFO(dev)->gen >= 8)
1857 /* BDW primary/sprite plane watermarks */
1858 return level == 0 ? 255 : 2047;
1859 else if (INTEL_INFO(dev)->gen >= 7)
1860 /* IVB/HSW primary/sprite plane watermarks */
1861 return level == 0 ? 127 : 1023;
1862 else if (!is_sprite)
1863 /* ILK/SNB primary plane watermarks */
1864 return level == 0 ? 127 : 511;
1865 else
1866 /* ILK/SNB sprite plane watermarks */
1867 return level == 0 ? 63 : 255;
1868}
1869
1870static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1871 int level)
1872{
1873 if (INTEL_INFO(dev)->gen >= 7)
1874 return level == 0 ? 63 : 255;
1875 else
1876 return level == 0 ? 31 : 63;
1877}
1878
1879static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1880{
1881 if (INTEL_INFO(dev)->gen >= 8)
1882 return 31;
1883 else
1884 return 15;
1885}
1886
Ville Syrjälä158ae642013-08-07 13:28:19 +03001887/* Calculate the maximum primary/sprite plane watermark */
1888static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1889 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001890 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001891 enum intel_ddb_partitioning ddb_partitioning,
1892 bool is_sprite)
1893{
1894 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001895
1896 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001897 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001898 return 0;
1899
1900 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001901 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001902 fifo_size /= INTEL_INFO(dev)->num_pipes;
1903
1904 /*
1905 * For some reason the non self refresh
1906 * FIFO size is only half of the self
1907 * refresh FIFO size on ILK/SNB.
1908 */
1909 if (INTEL_INFO(dev)->gen <= 6)
1910 fifo_size /= 2;
1911 }
1912
Ville Syrjälä240264f2013-08-07 13:29:12 +03001913 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001914 /* level 0 is always calculated with 1:1 split */
1915 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1916 if (is_sprite)
1917 fifo_size *= 5;
1918 fifo_size /= 6;
1919 } else {
1920 fifo_size /= 2;
1921 }
1922 }
1923
1924 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001925 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001926}
1927
1928/* Calculate the maximum cursor plane watermark */
1929static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001930 int level,
1931 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001932{
1933 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001934 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001935 return 64;
1936
1937 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001938 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001939}
1940
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001941static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001942 int level,
1943 const struct intel_wm_config *config,
1944 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001945 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001946{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001947 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1948 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1949 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001950 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001951}
1952
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001953static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1954 int level,
1955 struct ilk_wm_maximums *max)
1956{
1957 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1958 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1959 max->cur = ilk_cursor_wm_reg_max(dev, level);
1960 max->fbc = ilk_fbc_wm_reg_max(dev);
1961}
1962
Ville Syrjäläd9395652013-10-09 19:18:10 +03001963static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001964 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001965 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001966{
1967 bool ret;
1968
1969 /* already determined to be invalid? */
1970 if (!result->enable)
1971 return false;
1972
1973 result->enable = result->pri_val <= max->pri &&
1974 result->spr_val <= max->spr &&
1975 result->cur_val <= max->cur;
1976
1977 ret = result->enable;
1978
1979 /*
1980 * HACK until we can pre-compute everything,
1981 * and thus fail gracefully if LP0 watermarks
1982 * are exceeded...
1983 */
1984 if (level == 0 && !result->enable) {
1985 if (result->pri_val > max->pri)
1986 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
1987 level, result->pri_val, max->pri);
1988 if (result->spr_val > max->spr)
1989 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
1990 level, result->spr_val, max->spr);
1991 if (result->cur_val > max->cur)
1992 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
1993 level, result->cur_val, max->cur);
1994
1995 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
1996 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
1997 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
1998 result->enable = true;
1999 }
2000
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002001 return ret;
2002}
2003
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002004static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002005 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002006 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002007 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002008 struct intel_plane_state *pristate,
2009 struct intel_plane_state *sprstate,
2010 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002011 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002012{
2013 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2014 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2015 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2016
2017 /* WM1+ latency values stored in 0.5us units */
2018 if (level > 0) {
2019 pri_latency *= 5;
2020 spr_latency *= 5;
2021 cur_latency *= 5;
2022 }
2023
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002024 if (pristate) {
2025 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2026 pri_latency, level);
2027 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2028 }
2029
2030 if (sprstate)
2031 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2032
2033 if (curstate)
2034 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2035
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002036 result->enable = true;
2037}
2038
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002039static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002040hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002041{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002042 const struct intel_atomic_state *intel_state =
2043 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002044 const struct drm_display_mode *adjusted_mode =
2045 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002046 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002047
Matt Roperee91a152015-12-03 11:37:39 -08002048 if (!cstate->base.active)
2049 return 0;
2050 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2051 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002052 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002053 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002054
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002055 /* The WM are computed with base on how long it takes to fill a single
2056 * row at the given clock rate, multiplied by 8.
2057 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002058 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2059 adjusted_mode->crtc_clock);
2060 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002061 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002062
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002063 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2064 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002065}
2066
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002067static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002068{
2069 struct drm_i915_private *dev_priv = dev->dev_private;
2070
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002071 if (IS_GEN9(dev)) {
2072 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002073 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00002074 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002075
2076 /* read the first set of memory latencies[0:3] */
2077 val = 0; /* data0 to be programmed to 0 for first set */
2078 mutex_lock(&dev_priv->rps.hw_lock);
2079 ret = sandybridge_pcode_read(dev_priv,
2080 GEN9_PCODE_READ_MEM_LATENCY,
2081 &val);
2082 mutex_unlock(&dev_priv->rps.hw_lock);
2083
2084 if (ret) {
2085 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2086 return;
2087 }
2088
2089 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2090 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2091 GEN9_MEM_LATENCY_LEVEL_MASK;
2092 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2093 GEN9_MEM_LATENCY_LEVEL_MASK;
2094 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2095 GEN9_MEM_LATENCY_LEVEL_MASK;
2096
2097 /* read the second set of memory latencies[4:7] */
2098 val = 1; /* data0 to be programmed to 1 for second set */
2099 mutex_lock(&dev_priv->rps.hw_lock);
2100 ret = sandybridge_pcode_read(dev_priv,
2101 GEN9_PCODE_READ_MEM_LATENCY,
2102 &val);
2103 mutex_unlock(&dev_priv->rps.hw_lock);
2104 if (ret) {
2105 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2106 return;
2107 }
2108
2109 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2110 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2111 GEN9_MEM_LATENCY_LEVEL_MASK;
2112 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2113 GEN9_MEM_LATENCY_LEVEL_MASK;
2114 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2115 GEN9_MEM_LATENCY_LEVEL_MASK;
2116
Vandana Kannan367294b2014-11-04 17:06:46 +00002117 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002118 * WaWmMemoryReadLatency:skl
2119 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002120 * punit doesn't take into account the read latency so we need
2121 * to add 2us to the various latency levels we retrieve from
2122 * the punit.
2123 * - W0 is a bit special in that it's the only level that
2124 * can't be disabled if we want to have display working, so
2125 * we always add 2us there.
2126 * - For levels >=1, punit returns 0us latency when they are
2127 * disabled, so we respect that and don't add 2us then
Vandana Kannan4f947382014-11-04 17:06:47 +00002128 *
2129 * Additionally, if a level n (n > 1) has a 0us latency, all
2130 * levels m (m >= n) need to be disabled. We make sure to
2131 * sanitize the values out of the punit to satisfy this
2132 * requirement.
Vandana Kannan367294b2014-11-04 17:06:46 +00002133 */
2134 wm[0] += 2;
2135 for (level = 1; level <= max_level; level++)
2136 if (wm[level] != 0)
2137 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002138 else {
2139 for (i = level + 1; i <= max_level; i++)
2140 wm[i] = 0;
Vandana Kannan367294b2014-11-04 17:06:46 +00002141
Vandana Kannan4f947382014-11-04 17:06:47 +00002142 break;
2143 }
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002144 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002145 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2146
2147 wm[0] = (sskpd >> 56) & 0xFF;
2148 if (wm[0] == 0)
2149 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002150 wm[1] = (sskpd >> 4) & 0xFF;
2151 wm[2] = (sskpd >> 12) & 0xFF;
2152 wm[3] = (sskpd >> 20) & 0x1FF;
2153 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002154 } else if (INTEL_INFO(dev)->gen >= 6) {
2155 uint32_t sskpd = I915_READ(MCH_SSKPD);
2156
2157 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2158 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2159 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2160 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002161 } else if (INTEL_INFO(dev)->gen >= 5) {
2162 uint32_t mltr = I915_READ(MLTR_ILK);
2163
2164 /* ILK primary LP0 latency is 700 ns */
2165 wm[0] = 7;
2166 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2167 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002168 }
2169}
2170
Ville Syrjälä53615a52013-08-01 16:18:50 +03002171static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2172{
2173 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002174 if (IS_GEN5(dev))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002175 wm[0] = 13;
2176}
2177
2178static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2179{
2180 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002181 if (IS_GEN5(dev))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002182 wm[0] = 13;
2183
2184 /* WaDoubleCursorLP3Latency:ivb */
2185 if (IS_IVYBRIDGE(dev))
2186 wm[3] *= 2;
2187}
2188
Damien Lespiau546c81f2014-05-13 15:30:26 +01002189int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002190{
2191 /* how many WM levels are we expecting */
Damien Lespiaub6e742f2015-05-09 02:05:55 +01002192 if (INTEL_INFO(dev)->gen >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002193 return 7;
2194 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002195 return 4;
2196 else if (INTEL_INFO(dev)->gen >= 6)
2197 return 3;
2198 else
2199 return 2;
2200}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002201
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002202static void intel_print_wm_latency(struct drm_device *dev,
2203 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002204 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002205{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002206 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002207
2208 for (level = 0; level <= max_level; level++) {
2209 unsigned int latency = wm[level];
2210
2211 if (latency == 0) {
2212 DRM_ERROR("%s WM%d latency not provided\n",
2213 name, level);
2214 continue;
2215 }
2216
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002217 /*
2218 * - latencies are in us on gen9.
2219 * - before then, WM1+ latency values are in 0.5us units
2220 */
2221 if (IS_GEN9(dev))
2222 latency *= 10;
2223 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002224 latency *= 5;
2225
2226 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2227 name, level, wm[level],
2228 latency / 10, latency % 10);
2229 }
2230}
2231
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002232static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2233 uint16_t wm[5], uint16_t min)
2234{
2235 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2236
2237 if (wm[0] >= min)
2238 return false;
2239
2240 wm[0] = max(wm[0], min);
2241 for (level = 1; level <= max_level; level++)
2242 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2243
2244 return true;
2245}
2246
2247static void snb_wm_latency_quirk(struct drm_device *dev)
2248{
2249 struct drm_i915_private *dev_priv = dev->dev_private;
2250 bool changed;
2251
2252 /*
2253 * The BIOS provided WM memory latency values are often
2254 * inadequate for high resolution displays. Adjust them.
2255 */
2256 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2257 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2258 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2259
2260 if (!changed)
2261 return;
2262
2263 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2264 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2265 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2266 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2267}
2268
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002269static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002270{
2271 struct drm_i915_private *dev_priv = dev->dev_private;
2272
2273 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2274
2275 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2276 sizeof(dev_priv->wm.pri_latency));
2277 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2278 sizeof(dev_priv->wm.pri_latency));
2279
2280 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2281 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002282
2283 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2284 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2285 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002286
2287 if (IS_GEN6(dev))
2288 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002289}
2290
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002291static void skl_setup_wm_latency(struct drm_device *dev)
2292{
2293 struct drm_i915_private *dev_priv = dev->dev_private;
2294
2295 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2296 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2297}
2298
Matt Ropered4a6a72016-02-23 17:20:13 -08002299static bool ilk_validate_pipe_wm(struct drm_device *dev,
2300 struct intel_pipe_wm *pipe_wm)
2301{
2302 /* LP0 watermark maximums depend on this pipe alone */
2303 const struct intel_wm_config config = {
2304 .num_pipes_active = 1,
2305 .sprites_enabled = pipe_wm->sprites_enabled,
2306 .sprites_scaled = pipe_wm->sprites_scaled,
2307 };
2308 struct ilk_wm_maximums max;
2309
2310 /* LP0 watermarks always use 1/2 DDB partitioning */
2311 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2312
2313 /* At least LP0 must be valid */
2314 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2315 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2316 return false;
2317 }
2318
2319 return true;
2320}
2321
Matt Roper261a27d2015-10-08 15:28:25 -07002322/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002323static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002324{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002325 struct drm_atomic_state *state = cstate->base.state;
2326 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002327 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002328 struct drm_device *dev = state->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002329 const struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper43d59ed2015-09-24 15:53:07 -07002330 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002331 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002332 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002333 struct intel_plane_state *curstate = NULL;
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002334 int level, max_level = ilk_wm_max_level(dev), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002335 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002336
Matt Ropere8f1f022016-05-12 07:05:55 -07002337 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002338
Matt Roper43d59ed2015-09-24 15:53:07 -07002339 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002340 struct intel_plane_state *ps;
2341
2342 ps = intel_atomic_get_existing_plane_state(state,
2343 intel_plane);
2344 if (!ps)
2345 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002346
2347 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002348 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002349 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002350 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002351 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002352 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002353 }
2354
Matt Ropered4a6a72016-02-23 17:20:13 -08002355 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002356 if (sprstate) {
2357 pipe_wm->sprites_enabled = sprstate->visible;
2358 pipe_wm->sprites_scaled = sprstate->visible &&
2359 (drm_rect_width(&sprstate->dst) != drm_rect_width(&sprstate->src) >> 16 ||
2360 drm_rect_height(&sprstate->dst) != drm_rect_height(&sprstate->src) >> 16);
2361 }
2362
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002363 usable_level = max_level;
2364
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002365 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002366 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002367 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002368
2369 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002370 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002371 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002372
Matt Roper86c8bbb2015-09-24 15:53:16 -07002373 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002374 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2375
2376 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2377 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002378
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002379 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002380 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002381
Matt Ropered4a6a72016-02-23 17:20:13 -08002382 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002383 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002384
2385 ilk_compute_wm_reg_maximums(dev, 1, &max);
2386
2387 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002388 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002389
Matt Roper86c8bbb2015-09-24 15:53:16 -07002390 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002391 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002392
2393 /*
2394 * Disable any watermark level that exceeds the
2395 * register maximums since such watermarks are
2396 * always invalid.
2397 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002398 if (level > usable_level)
2399 continue;
2400
2401 if (ilk_validate_wm_level(level, &max, wm))
2402 pipe_wm->wm[level] = *wm;
2403 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002404 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002405 }
2406
Matt Roper86c8bbb2015-09-24 15:53:16 -07002407 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002408}
2409
2410/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002411 * Build a set of 'intermediate' watermark values that satisfy both the old
2412 * state and the new state. These can be programmed to the hardware
2413 * immediately.
2414 */
2415static int ilk_compute_intermediate_wm(struct drm_device *dev,
2416 struct intel_crtc *intel_crtc,
2417 struct intel_crtc_state *newstate)
2418{
Matt Ropere8f1f022016-05-12 07:05:55 -07002419 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002420 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
2421 int level, max_level = ilk_wm_max_level(dev);
2422
2423 /*
2424 * Start with the final, target watermarks, then combine with the
2425 * currently active watermarks to get values that are safe both before
2426 * and after the vblank.
2427 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002428 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002429 a->pipe_enabled |= b->pipe_enabled;
2430 a->sprites_enabled |= b->sprites_enabled;
2431 a->sprites_scaled |= b->sprites_scaled;
2432
2433 for (level = 0; level <= max_level; level++) {
2434 struct intel_wm_level *a_wm = &a->wm[level];
2435 const struct intel_wm_level *b_wm = &b->wm[level];
2436
2437 a_wm->enable &= b_wm->enable;
2438 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2439 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2440 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2441 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2442 }
2443
2444 /*
2445 * We need to make sure that these merged watermark values are
2446 * actually a valid configuration themselves. If they're not,
2447 * there's no safe way to transition from the old state to
2448 * the new state, so we need to fail the atomic transaction.
2449 */
2450 if (!ilk_validate_pipe_wm(dev, a))
2451 return -EINVAL;
2452
2453 /*
2454 * If our intermediate WM are identical to the final WM, then we can
2455 * omit the post-vblank programming; only update if it's different.
2456 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002457 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002458 newstate->wm.need_postvbl_update = false;
2459
2460 return 0;
2461}
2462
2463/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002464 * Merge the watermarks from all active pipes for a specific level.
2465 */
2466static void ilk_merge_wm_level(struct drm_device *dev,
2467 int level,
2468 struct intel_wm_level *ret_wm)
2469{
2470 const struct intel_crtc *intel_crtc;
2471
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002472 ret_wm->enable = true;
2473
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002474 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002475 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002476 const struct intel_wm_level *wm = &active->wm[level];
2477
2478 if (!active->pipe_enabled)
2479 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002480
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002481 /*
2482 * The watermark values may have been used in the past,
2483 * so we must maintain them in the registers for some
2484 * time even if the level is now disabled.
2485 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002486 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002487 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002488
2489 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2490 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2491 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2492 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2493 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002494}
2495
2496/*
2497 * Merge all low power watermarks for all active pipes.
2498 */
2499static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002500 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002501 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002502 struct intel_pipe_wm *merged)
2503{
Paulo Zanoni7733b492015-07-07 15:26:04 -03002504 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002505 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002506 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002507
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002508 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2509 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2510 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002511 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002512
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002513 /* ILK: FBC WM must be disabled always */
2514 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002515
2516 /* merge each WM1+ level */
2517 for (level = 1; level <= max_level; level++) {
2518 struct intel_wm_level *wm = &merged->wm[level];
2519
2520 ilk_merge_wm_level(dev, level, wm);
2521
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002522 if (level > last_enabled_level)
2523 wm->enable = false;
2524 else if (!ilk_validate_wm_level(level, max, wm))
2525 /* make sure all following levels get disabled */
2526 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002527
2528 /*
2529 * The spec says it is preferred to disable
2530 * FBC WMs instead of disabling a WM level.
2531 */
2532 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002533 if (wm->enable)
2534 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002535 wm->fbc_val = 0;
2536 }
2537 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002538
2539 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2540 /*
2541 * FIXME this is racy. FBC might get enabled later.
2542 * What we should check here is whether FBC can be
2543 * enabled sometime later.
2544 */
Paulo Zanoni7733b492015-07-07 15:26:04 -03002545 if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002546 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002547 for (level = 2; level <= max_level; level++) {
2548 struct intel_wm_level *wm = &merged->wm[level];
2549
2550 wm->enable = false;
2551 }
2552 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002553}
2554
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002555static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2556{
2557 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2558 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2559}
2560
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002561/* The value we need to program into the WM_LPx latency field */
2562static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2563{
2564 struct drm_i915_private *dev_priv = dev->dev_private;
2565
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002566 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002567 return 2 * level;
2568 else
2569 return dev_priv->wm.pri_latency[level];
2570}
2571
Imre Deak820c1982013-12-17 14:46:36 +02002572static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002573 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002574 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002575 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002576{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002577 struct intel_crtc *intel_crtc;
2578 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002579
Ville Syrjälä0362c782013-10-09 19:17:57 +03002580 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002581 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002582
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002583 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002584 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002585 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002586
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002587 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002588
Ville Syrjälä0362c782013-10-09 19:17:57 +03002589 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002590
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002591 /*
2592 * Maintain the watermark values even if the level is
2593 * disabled. Doing otherwise could cause underruns.
2594 */
2595 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002596 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002597 (r->pri_val << WM1_LP_SR_SHIFT) |
2598 r->cur_val;
2599
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002600 if (r->enable)
2601 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2602
Ville Syrjälä416f4722013-11-02 21:07:46 -07002603 if (INTEL_INFO(dev)->gen >= 8)
2604 results->wm_lp[wm_lp - 1] |=
2605 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2606 else
2607 results->wm_lp[wm_lp - 1] |=
2608 r->fbc_val << WM1_LP_FBC_SHIFT;
2609
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002610 /*
2611 * Always set WM1S_LP_EN when spr_val != 0, even if the
2612 * level is disabled. Doing otherwise could cause underruns.
2613 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002614 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2615 WARN_ON(wm_lp != 1);
2616 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2617 } else
2618 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002619 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002620
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002621 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002622 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002623 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002624 const struct intel_wm_level *r =
2625 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002626
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002627 if (WARN_ON(!r->enable))
2628 continue;
2629
Matt Ropered4a6a72016-02-23 17:20:13 -08002630 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002631
2632 results->wm_pipe[pipe] =
2633 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2634 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2635 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002636 }
2637}
2638
Paulo Zanoni861f3382013-05-31 10:19:21 -03002639/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2640 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002641static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002642 struct intel_pipe_wm *r1,
2643 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002644{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002645 int level, max_level = ilk_wm_max_level(dev);
2646 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002647
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002648 for (level = 1; level <= max_level; level++) {
2649 if (r1->wm[level].enable)
2650 level1 = level;
2651 if (r2->wm[level].enable)
2652 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002653 }
2654
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002655 if (level1 == level2) {
2656 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002657 return r2;
2658 else
2659 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002660 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002661 return r1;
2662 } else {
2663 return r2;
2664 }
2665}
2666
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002667/* dirty bits used to track which watermarks need changes */
2668#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2669#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2670#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2671#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2672#define WM_DIRTY_FBC (1 << 24)
2673#define WM_DIRTY_DDB (1 << 25)
2674
Damien Lespiau055e3932014-08-18 13:49:10 +01002675static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002676 const struct ilk_wm_values *old,
2677 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002678{
2679 unsigned int dirty = 0;
2680 enum pipe pipe;
2681 int wm_lp;
2682
Damien Lespiau055e3932014-08-18 13:49:10 +01002683 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002684 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2685 dirty |= WM_DIRTY_LINETIME(pipe);
2686 /* Must disable LP1+ watermarks too */
2687 dirty |= WM_DIRTY_LP_ALL;
2688 }
2689
2690 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2691 dirty |= WM_DIRTY_PIPE(pipe);
2692 /* Must disable LP1+ watermarks too */
2693 dirty |= WM_DIRTY_LP_ALL;
2694 }
2695 }
2696
2697 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2698 dirty |= WM_DIRTY_FBC;
2699 /* Must disable LP1+ watermarks too */
2700 dirty |= WM_DIRTY_LP_ALL;
2701 }
2702
2703 if (old->partitioning != new->partitioning) {
2704 dirty |= WM_DIRTY_DDB;
2705 /* Must disable LP1+ watermarks too */
2706 dirty |= WM_DIRTY_LP_ALL;
2707 }
2708
2709 /* LP1+ watermarks already deemed dirty, no need to continue */
2710 if (dirty & WM_DIRTY_LP_ALL)
2711 return dirty;
2712
2713 /* Find the lowest numbered LP1+ watermark in need of an update... */
2714 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2715 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2716 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2717 break;
2718 }
2719
2720 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2721 for (; wm_lp <= 3; wm_lp++)
2722 dirty |= WM_DIRTY_LP(wm_lp);
2723
2724 return dirty;
2725}
2726
Ville Syrjälä8553c182013-12-05 15:51:39 +02002727static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2728 unsigned int dirty)
2729{
Imre Deak820c1982013-12-17 14:46:36 +02002730 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002731 bool changed = false;
2732
2733 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2734 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2735 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2736 changed = true;
2737 }
2738 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2739 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2740 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2741 changed = true;
2742 }
2743 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2744 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2745 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2746 changed = true;
2747 }
2748
2749 /*
2750 * Don't touch WM1S_LP_EN here.
2751 * Doing so could cause underruns.
2752 */
2753
2754 return changed;
2755}
2756
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002757/*
2758 * The spec says we shouldn't write when we don't need, because every write
2759 * causes WMs to be re-evaluated, expending some power.
2760 */
Imre Deak820c1982013-12-17 14:46:36 +02002761static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2762 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002763{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002764 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002765 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002766 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002767 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002768
Damien Lespiau055e3932014-08-18 13:49:10 +01002769 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002770 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002771 return;
2772
Ville Syrjälä8553c182013-12-05 15:51:39 +02002773 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002774
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002775 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002776 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002777 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002778 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002779 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002780 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2781
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002782 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002783 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002784 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002786 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002787 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2788
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002789 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002790 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002791 val = I915_READ(WM_MISC);
2792 if (results->partitioning == INTEL_DDB_PART_1_2)
2793 val &= ~WM_MISC_DATA_PARTITION_5_6;
2794 else
2795 val |= WM_MISC_DATA_PARTITION_5_6;
2796 I915_WRITE(WM_MISC, val);
2797 } else {
2798 val = I915_READ(DISP_ARB_CTL2);
2799 if (results->partitioning == INTEL_DDB_PART_1_2)
2800 val &= ~DISP_DATA_PARTITION_5_6;
2801 else
2802 val |= DISP_DATA_PARTITION_5_6;
2803 I915_WRITE(DISP_ARB_CTL2, val);
2804 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002805 }
2806
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002807 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002808 val = I915_READ(DISP_ARB_CTL);
2809 if (results->enable_fbc_wm)
2810 val &= ~DISP_FBC_WM_DIS;
2811 else
2812 val |= DISP_FBC_WM_DIS;
2813 I915_WRITE(DISP_ARB_CTL, val);
2814 }
2815
Imre Deak954911e2013-12-17 14:46:34 +02002816 if (dirty & WM_DIRTY_LP(1) &&
2817 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2818 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2819
2820 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002821 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2822 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2823 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2824 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2825 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002826
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002827 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002828 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002829 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002830 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002831 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002832 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002833
2834 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002835}
2836
Matt Ropered4a6a72016-02-23 17:20:13 -08002837bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002838{
2839 struct drm_i915_private *dev_priv = dev->dev_private;
2840
2841 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2842}
2843
Damien Lespiaub9cec072014-11-04 17:06:43 +00002844/*
2845 * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
2846 * different active planes.
2847 */
2848
2849#define SKL_DDB_SIZE 896 /* in blocks */
Damien Lespiau43d735a2015-03-17 11:39:34 +02002850#define BXT_DDB_SIZE 512
Damien Lespiaub9cec072014-11-04 17:06:43 +00002851
Matt Roper024c9042015-09-24 15:53:11 -07002852/*
2853 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2854 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2855 * other universal planes are in indices 1..n. Note that this may leave unused
2856 * indices between the top "sprite" plane and the cursor.
2857 */
2858static int
2859skl_wm_plane_id(const struct intel_plane *plane)
2860{
2861 switch (plane->base.type) {
2862 case DRM_PLANE_TYPE_PRIMARY:
2863 return 0;
2864 case DRM_PLANE_TYPE_CURSOR:
2865 return PLANE_CURSOR;
2866 case DRM_PLANE_TYPE_OVERLAY:
2867 return plane->plane + 1;
2868 default:
2869 MISSING_CASE(plane->base.type);
2870 return plane->plane;
2871 }
2872}
2873
Damien Lespiaub9cec072014-11-04 17:06:43 +00002874static void
2875skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07002876 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07002877 struct skl_ddb_entry *alloc, /* out */
2878 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002879{
Matt Roperc107acf2016-05-12 07:06:01 -07002880 struct drm_atomic_state *state = cstate->base.state;
2881 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
2882 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07002883 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002884 unsigned int pipe_size, ddb_size;
2885 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07002886 int pipe = to_intel_crtc(for_crtc)->pipe;
2887
Matt Ropera6d3460e2016-05-12 07:06:04 -07002888 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00002889 alloc->start = 0;
2890 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07002891 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002892 return;
2893 }
2894
Matt Ropera6d3460e2016-05-12 07:06:04 -07002895 if (intel_state->active_pipe_changes)
2896 *num_active = hweight32(intel_state->active_crtcs);
2897 else
2898 *num_active = hweight32(dev_priv->active_crtcs);
2899
Damien Lespiau43d735a2015-03-17 11:39:34 +02002900 if (IS_BROXTON(dev))
2901 ddb_size = BXT_DDB_SIZE;
2902 else
2903 ddb_size = SKL_DDB_SIZE;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002904
2905 ddb_size -= 4; /* 4 blocks for bypass path allocation */
2906
Matt Roperc107acf2016-05-12 07:06:01 -07002907 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07002908 * If the state doesn't change the active CRTC's, then there's
2909 * no need to recalculate; the existing pipe allocation limits
2910 * should remain unchanged. Note that we're safe from racing
2911 * commits since any racing commit that changes the active CRTC
2912 * list would need to grab _all_ crtc locks, including the one
2913 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07002914 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07002915 if (!intel_state->active_pipe_changes) {
2916 *alloc = dev_priv->wm.skl_hw.ddb.pipe[pipe];
2917 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002918 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07002919
2920 nth_active_pipe = hweight32(intel_state->active_crtcs &
2921 (drm_crtc_mask(for_crtc) - 1));
2922 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
2923 alloc->start = nth_active_pipe * ddb_size / *num_active;
2924 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002925}
2926
Matt Roperc107acf2016-05-12 07:06:01 -07002927static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002928{
Matt Roperc107acf2016-05-12 07:06:01 -07002929 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002930 return 32;
2931
2932 return 8;
2933}
2934
Damien Lespiaua269c582014-11-04 17:06:49 +00002935static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
2936{
2937 entry->start = reg & 0x3ff;
2938 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00002939 if (entry->end)
2940 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00002941}
2942
Damien Lespiau08db6652014-11-04 17:06:52 +00002943void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2944 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00002945{
Damien Lespiaua269c582014-11-04 17:06:49 +00002946 enum pipe pipe;
2947 int plane;
2948 u32 val;
2949
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02002950 memset(ddb, 0, sizeof(*ddb));
2951
Damien Lespiaua269c582014-11-04 17:06:49 +00002952 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02002953 enum intel_display_power_domain power_domain;
2954
2955 power_domain = POWER_DOMAIN_PIPE(pipe);
2956 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02002957 continue;
2958
Damien Lespiaudd740782015-02-28 14:54:08 +00002959 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00002960 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
2961 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
2962 val);
2963 }
2964
2965 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07002966 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
2967 val);
Imre Deak4d800032016-02-17 16:31:29 +02002968
2969 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00002970 }
2971}
2972
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07002973/*
2974 * Determines the downscale amount of a plane for the purposes of watermark calculations.
2975 * The bspec defines downscale amount as:
2976 *
2977 * """
2978 * Horizontal down scale amount = maximum[1, Horizontal source size /
2979 * Horizontal destination size]
2980 * Vertical down scale amount = maximum[1, Vertical source size /
2981 * Vertical destination size]
2982 * Total down scale amount = Horizontal down scale amount *
2983 * Vertical down scale amount
2984 * """
2985 *
2986 * Return value is provided in 16.16 fixed point form to retain fractional part.
2987 * Caller should take care of dividing & rounding off the value.
2988 */
2989static uint32_t
2990skl_plane_downscale_amount(const struct intel_plane_state *pstate)
2991{
2992 uint32_t downscale_h, downscale_w;
2993 uint32_t src_w, src_h, dst_w, dst_h;
2994
2995 if (WARN_ON(!pstate->visible))
2996 return DRM_PLANE_HELPER_NO_SCALING;
2997
2998 /* n.b., src is 16.16 fixed point, dst is whole integer */
2999 src_w = drm_rect_width(&pstate->src);
3000 src_h = drm_rect_height(&pstate->src);
3001 dst_w = drm_rect_width(&pstate->dst);
3002 dst_h = drm_rect_height(&pstate->dst);
3003 if (intel_rotation_90_or_270(pstate->base.rotation))
3004 swap(dst_w, dst_h);
3005
3006 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3007 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3008
3009 /* Provide result in 16.16 fixed point */
3010 return (uint64_t)downscale_w * downscale_h >> 16;
3011}
3012
Damien Lespiaub9cec072014-11-04 17:06:43 +00003013static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003014skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3015 const struct drm_plane_state *pstate,
3016 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003017{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003018 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003019 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003020 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003021 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003022 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3023
3024 if (!intel_pstate->visible)
3025 return 0;
3026 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3027 return 0;
3028 if (y && format != DRM_FORMAT_NV12)
3029 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003030
3031 width = drm_rect_width(&intel_pstate->src) >> 16;
3032 height = drm_rect_height(&intel_pstate->src) >> 16;
3033
3034 if (intel_rotation_90_or_270(pstate->rotation))
3035 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003036
3037 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003038 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003039 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003040 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003041 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003042 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003043 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003044 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003045 } else {
3046 /* for packed formats */
3047 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003048 }
3049
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003050 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3051
3052 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003053}
3054
3055/*
3056 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3057 * a 8192x4096@32bpp framebuffer:
3058 * 3 * 4096 * 8192 * 4 < 2^32
3059 */
3060static unsigned int
Matt Roper9c74d822016-05-12 07:05:58 -07003061skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003062{
Matt Roper9c74d822016-05-12 07:05:58 -07003063 struct drm_crtc_state *cstate = &intel_cstate->base;
3064 struct drm_atomic_state *state = cstate->state;
3065 struct drm_crtc *crtc = cstate->crtc;
3066 struct drm_device *dev = crtc->dev;
3067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Ropera6d3460e2016-05-12 07:06:04 -07003068 const struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003069 const struct intel_plane *intel_plane;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003070 struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003071 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003072 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003073 int i;
3074
3075 if (WARN_ON(!state))
3076 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003077
Matt Ropera1de91e2016-05-12 07:05:57 -07003078 /* Calculate and cache data rate for each plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003079 for_each_plane_in_state(state, plane, pstate, i) {
3080 id = skl_wm_plane_id(to_intel_plane(plane));
3081 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003082
Matt Ropera6d3460e2016-05-12 07:06:04 -07003083 if (intel_plane->pipe != intel_crtc->pipe)
3084 continue;
Matt Roper024c9042015-09-24 15:53:11 -07003085
Matt Ropera6d3460e2016-05-12 07:06:04 -07003086 /* packed/uv */
3087 rate = skl_plane_relative_data_rate(intel_cstate,
3088 pstate, 0);
3089 intel_cstate->wm.skl.plane_data_rate[id] = rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003090
Matt Ropera6d3460e2016-05-12 07:06:04 -07003091 /* y-plane */
3092 rate = skl_plane_relative_data_rate(intel_cstate,
3093 pstate, 1);
3094 intel_cstate->wm.skl.plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003095 }
3096
3097 /* Calculate CRTC's total data rate from cached values */
3098 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3099 int id = skl_wm_plane_id(intel_plane);
3100
3101 /* packed/uv */
Matt Roper9c74d822016-05-12 07:05:58 -07003102 total_data_rate += intel_cstate->wm.skl.plane_data_rate[id];
3103 total_data_rate += intel_cstate->wm.skl.plane_y_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003104 }
3105
Matt Roper9c74d822016-05-12 07:05:58 -07003106 WARN_ON(cstate->plane_mask && total_data_rate == 0);
3107
Damien Lespiaub9cec072014-11-04 17:06:43 +00003108 return total_data_rate;
3109}
3110
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003111static uint16_t
3112skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3113 const int y)
3114{
3115 struct drm_framebuffer *fb = pstate->fb;
3116 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3117 uint32_t src_w, src_h;
3118 uint32_t min_scanlines = 8;
3119 uint8_t plane_bpp;
3120
3121 if (WARN_ON(!fb))
3122 return 0;
3123
3124 /* For packed formats, no y-plane, return 0 */
3125 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3126 return 0;
3127
3128 /* For Non Y-tile return 8-blocks */
3129 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3130 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3131 return 8;
3132
3133 src_w = drm_rect_width(&intel_pstate->src) >> 16;
3134 src_h = drm_rect_height(&intel_pstate->src) >> 16;
3135
3136 if (intel_rotation_90_or_270(pstate->rotation))
3137 swap(src_w, src_h);
3138
3139 /* Halve UV plane width and height for NV12 */
3140 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3141 src_w /= 2;
3142 src_h /= 2;
3143 }
3144
3145 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3146 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3147 else
3148 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3149
3150 if (intel_rotation_90_or_270(pstate->rotation)) {
3151 switch (plane_bpp) {
3152 case 1:
3153 min_scanlines = 32;
3154 break;
3155 case 2:
3156 min_scanlines = 16;
3157 break;
3158 case 4:
3159 min_scanlines = 8;
3160 break;
3161 case 8:
3162 min_scanlines = 4;
3163 break;
3164 default:
3165 WARN(1, "Unsupported pixel depth %u for rotation",
3166 plane_bpp);
3167 min_scanlines = 32;
3168 }
3169 }
3170
3171 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3172}
3173
Matt Roperc107acf2016-05-12 07:06:01 -07003174static int
Matt Roper024c9042015-09-24 15:53:11 -07003175skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003176 struct skl_ddb_allocation *ddb /* out */)
3177{
Matt Roperc107acf2016-05-12 07:06:01 -07003178 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003179 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003180 struct drm_device *dev = crtc->dev;
3181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003182 struct intel_plane *intel_plane;
Matt Roperc107acf2016-05-12 07:06:01 -07003183 struct drm_plane *plane;
3184 struct drm_plane_state *pstate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003185 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003186 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003187 uint16_t alloc_size, start, cursor_blocks;
Matt Roper86a2100a2016-05-12 07:05:59 -07003188 uint16_t *minimum = cstate->wm.skl.minimum_blocks;
3189 uint16_t *y_minimum = cstate->wm.skl.minimum_y_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003190 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003191 int num_active;
3192 int id, i;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003193
Matt Ropera6d3460e2016-05-12 07:06:04 -07003194 if (WARN_ON(!state))
3195 return 0;
3196
Matt Roperc107acf2016-05-12 07:06:01 -07003197 if (!cstate->base.active) {
3198 ddb->pipe[pipe].start = ddb->pipe[pipe].end = 0;
3199 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3200 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3201 return 0;
3202 }
3203
Matt Ropera6d3460e2016-05-12 07:06:04 -07003204 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003205 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003206 if (alloc_size == 0) {
3207 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003208 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003209 }
3210
Matt Roperc107acf2016-05-12 07:06:01 -07003211 cursor_blocks = skl_cursor_allocation(num_active);
Matt Roper4969d332015-09-24 15:53:10 -07003212 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
3213 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003214
3215 alloc_size -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003216
Damien Lespiau80958152015-02-09 13:35:10 +00003217 /* 1. Allocate the mininum required blocks for each active plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003218 for_each_plane_in_state(state, plane, pstate, i) {
3219 intel_plane = to_intel_plane(plane);
3220 id = skl_wm_plane_id(intel_plane);
Damien Lespiau80958152015-02-09 13:35:10 +00003221
Matt Ropera6d3460e2016-05-12 07:06:04 -07003222 if (intel_plane->pipe != pipe)
3223 continue;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003224
Matt Ropera6d3460e2016-05-12 07:06:04 -07003225 if (!to_intel_plane_state(pstate)->visible) {
3226 minimum[id] = 0;
3227 y_minimum[id] = 0;
3228 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003229 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003230 if (plane->type == DRM_PLANE_TYPE_CURSOR) {
3231 minimum[id] = 0;
3232 y_minimum[id] = 0;
3233 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003234 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003235
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003236 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3237 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
Matt Roperc107acf2016-05-12 07:06:01 -07003238 }
3239
3240 for (i = 0; i < PLANE_CURSOR; i++) {
3241 alloc_size -= minimum[i];
3242 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003243 }
3244
Damien Lespiaub9cec072014-11-04 17:06:43 +00003245 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003246 * 2. Distribute the remaining space in proportion to the amount of
3247 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003248 *
3249 * FIXME: we may not allocate every single block here.
3250 */
Matt Roper024c9042015-09-24 15:53:11 -07003251 total_data_rate = skl_get_total_relative_data_rate(cstate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003252 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003253 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003254
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003255 start = alloc->start;
Matt Roper024c9042015-09-24 15:53:11 -07003256 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003257 unsigned int data_rate, y_data_rate;
3258 uint16_t plane_blocks, y_plane_blocks = 0;
Matt Roper024c9042015-09-24 15:53:11 -07003259 int id = skl_wm_plane_id(intel_plane);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003260
Matt Ropera1de91e2016-05-12 07:05:57 -07003261 data_rate = cstate->wm.skl.plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003262
3263 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003264 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003265 * promote the expression to 64 bits to avoid overflowing, the
3266 * result is < available as data_rate / total_data_rate < 1
3267 */
Matt Roper024c9042015-09-24 15:53:11 -07003268 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003269 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3270 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003271
Matt Roperc107acf2016-05-12 07:06:01 -07003272 /* Leave disabled planes at (0,0) */
3273 if (data_rate) {
3274 ddb->plane[pipe][id].start = start;
3275 ddb->plane[pipe][id].end = start + plane_blocks;
3276 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003277
3278 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003279
3280 /*
3281 * allocation for y_plane part of planar format:
3282 */
Matt Ropera1de91e2016-05-12 07:05:57 -07003283 y_data_rate = cstate->wm.skl.plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003284
Matt Ropera1de91e2016-05-12 07:05:57 -07003285 y_plane_blocks = y_minimum[id];
3286 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3287 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003288
Matt Roperc107acf2016-05-12 07:06:01 -07003289 if (y_data_rate) {
3290 ddb->y_plane[pipe][id].start = start;
3291 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3292 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003293
Matt Ropera1de91e2016-05-12 07:05:57 -07003294 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003295 }
3296
Matt Roperc107acf2016-05-12 07:06:01 -07003297 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003298}
3299
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003300static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003301{
3302 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003303 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003304}
3305
3306/*
3307 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003308 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003309 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3310 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3311*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003312static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003313{
3314 uint32_t wm_intermediate_val, ret;
3315
3316 if (latency == 0)
3317 return UINT_MAX;
3318
Ville Syrjäläac484962016-01-20 21:05:26 +02003319 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003320 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3321
3322 return ret;
3323}
3324
3325static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02003326 uint32_t horiz_pixels, uint8_t cpp,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003327 uint64_t tiling, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003328{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003329 uint32_t ret;
3330 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3331 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003332
3333 if (latency == 0)
3334 return UINT_MAX;
3335
Ville Syrjäläac484962016-01-20 21:05:26 +02003336 plane_bytes_per_line = horiz_pixels * cpp;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003337
3338 if (tiling == I915_FORMAT_MOD_Y_TILED ||
3339 tiling == I915_FORMAT_MOD_Yf_TILED) {
3340 plane_bytes_per_line *= 4;
3341 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3342 plane_blocks_per_line /= 4;
3343 } else {
3344 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3345 }
3346
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003347 wm_intermediate_val = latency * pixel_rate;
3348 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003349 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003350
3351 return ret;
3352}
3353
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003354static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3355 struct intel_plane_state *pstate)
3356{
3357 uint64_t adjusted_pixel_rate;
3358 uint64_t downscale_amount;
3359 uint64_t pixel_rate;
3360
3361 /* Shouldn't reach here on disabled planes... */
3362 if (WARN_ON(!pstate->visible))
3363 return 0;
3364
3365 /*
3366 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3367 * with additional adjustments for plane-specific scaling.
3368 */
3369 adjusted_pixel_rate = skl_pipe_pixel_rate(cstate);
3370 downscale_amount = skl_plane_downscale_amount(pstate);
3371
3372 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3373 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3374
3375 return pixel_rate;
3376}
3377
Matt Roper55994c22016-05-12 07:06:08 -07003378static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3379 struct intel_crtc_state *cstate,
3380 struct intel_plane_state *intel_pstate,
3381 uint16_t ddb_allocation,
3382 int level,
3383 uint16_t *out_blocks, /* out */
3384 uint8_t *out_lines, /* out */
3385 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003386{
Matt Roper33815fa2016-05-12 07:06:05 -07003387 struct drm_plane_state *pstate = &intel_pstate->base;
3388 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003389 uint32_t latency = dev_priv->wm.skl_latency[level];
3390 uint32_t method1, method2;
3391 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3392 uint32_t res_blocks, res_lines;
3393 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003394 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003395 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003396 uint32_t plane_pixel_rate;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003397
Matt Roper55994c22016-05-12 07:06:08 -07003398 if (latency == 0 || !cstate->base.active || !intel_pstate->visible) {
3399 *enabled = false;
3400 return 0;
3401 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003402
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003403 width = drm_rect_width(&intel_pstate->src) >> 16;
3404 height = drm_rect_height(&intel_pstate->src) >> 16;
3405
Matt Roper33815fa2016-05-12 07:06:05 -07003406 if (intel_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003407 swap(width, height);
3408
Ville Syrjäläac484962016-01-20 21:05:26 +02003409 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003410 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3411
3412 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3413 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003414 cstate->base.adjusted_mode.crtc_htotal,
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003415 width,
3416 cpp,
3417 fb->modifier[0],
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003418 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003419
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003420 plane_bytes_per_line = width * cpp;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003421 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003422
Matt Roper024c9042015-09-24 15:53:11 -07003423 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3424 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003425 uint32_t min_scanlines = 4;
3426 uint32_t y_tile_minimum;
Matt Roper33815fa2016-05-12 07:06:05 -07003427 if (intel_rotation_90_or_270(pstate->rotation)) {
Ville Syrjäläac484962016-01-20 21:05:26 +02003428 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
Matt Roper024c9042015-09-24 15:53:11 -07003429 drm_format_plane_cpp(fb->pixel_format, 1) :
3430 drm_format_plane_cpp(fb->pixel_format, 0);
3431
Ville Syrjäläac484962016-01-20 21:05:26 +02003432 switch (cpp) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003433 case 1:
3434 min_scanlines = 16;
3435 break;
3436 case 2:
3437 min_scanlines = 8;
3438 break;
3439 case 8:
3440 WARN(1, "Unsupported pixel depth for rotation");
kbuild test robot2f0b5792015-03-26 22:30:21 +08003441 }
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003442 }
3443 y_tile_minimum = plane_blocks_per_line * min_scanlines;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003444 selected_result = max(method2, y_tile_minimum);
3445 } else {
3446 if ((ddb_allocation / plane_blocks_per_line) >= 1)
3447 selected_result = min(method1, method2);
3448 else
3449 selected_result = method1;
3450 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003451
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003452 res_blocks = selected_result + 1;
3453 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003454
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003455 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003456 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3457 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003458 res_lines += 4;
3459 else
3460 res_blocks++;
3461 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003462
Matt Roper55994c22016-05-12 07:06:08 -07003463 if (res_blocks >= ddb_allocation || res_lines > 31) {
3464 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003465
3466 /*
3467 * If there are no valid level 0 watermarks, then we can't
3468 * support this display configuration.
3469 */
3470 if (level) {
3471 return 0;
3472 } else {
3473 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3474 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3475 to_intel_crtc(cstate->base.crtc)->pipe,
3476 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3477 res_blocks, ddb_allocation, res_lines);
3478
3479 return -EINVAL;
3480 }
Matt Roper55994c22016-05-12 07:06:08 -07003481 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003482
3483 *out_blocks = res_blocks;
3484 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003485 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003486
Matt Roper55994c22016-05-12 07:06:08 -07003487 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003488}
3489
Matt Roperf4a96752016-05-12 07:06:06 -07003490static int
3491skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3492 struct skl_ddb_allocation *ddb,
3493 struct intel_crtc_state *cstate,
3494 int level,
3495 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003496{
Matt Roper024c9042015-09-24 15:53:11 -07003497 struct drm_device *dev = dev_priv->dev;
Matt Roperf4a96752016-05-12 07:06:06 -07003498 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003499 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roperf4a96752016-05-12 07:06:06 -07003500 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003501 struct intel_plane *intel_plane;
Matt Roper33815fa2016-05-12 07:06:05 -07003502 struct intel_plane_state *intel_pstate;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003503 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003504 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003505 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003506
Matt Roperf4a96752016-05-12 07:06:06 -07003507 /*
3508 * We'll only calculate watermarks for planes that are actually
3509 * enabled, so make sure all other planes are set as disabled.
3510 */
3511 memset(result, 0, sizeof(*result));
3512
3513 for_each_intel_plane_mask(dev, intel_plane, cstate->base.plane_mask) {
Matt Roper024c9042015-09-24 15:53:11 -07003514 int i = skl_wm_plane_id(intel_plane);
3515
Matt Roperf4a96752016-05-12 07:06:06 -07003516 plane = &intel_plane->base;
3517 intel_pstate = NULL;
3518 if (state)
3519 intel_pstate =
3520 intel_atomic_get_existing_plane_state(state,
3521 intel_plane);
3522
3523 /*
3524 * Note: If we start supporting multiple pending atomic commits
3525 * against the same planes/CRTC's in the future, plane->state
3526 * will no longer be the correct pre-state to use for the
3527 * calculations here and we'll need to change where we get the
3528 * 'unchanged' plane data from.
3529 *
3530 * For now this is fine because we only allow one queued commit
3531 * against a CRTC. Even if the plane isn't modified by this
3532 * transaction and we don't have a plane lock, we still have
3533 * the CRTC's lock, so we know that no other transactions are
3534 * racing with us to update it.
3535 */
3536 if (!intel_pstate)
3537 intel_pstate = to_intel_plane_state(plane->state);
3538
3539 WARN_ON(!intel_pstate->base.fb);
3540
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003541 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3542
Matt Roper55994c22016-05-12 07:06:08 -07003543 ret = skl_compute_plane_wm(dev_priv,
3544 cstate,
3545 intel_pstate,
3546 ddb_blocks,
3547 level,
3548 &result->plane_res_b[i],
3549 &result->plane_res_l[i],
3550 &result->plane_en[i]);
3551 if (ret)
3552 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003553 }
Matt Roperf4a96752016-05-12 07:06:06 -07003554
3555 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003556}
3557
Damien Lespiau407b50f2014-11-04 17:06:57 +00003558static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003559skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003560{
Matt Roper024c9042015-09-24 15:53:11 -07003561 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003562 return 0;
3563
Matt Roper024c9042015-09-24 15:53:11 -07003564 if (WARN_ON(skl_pipe_pixel_rate(cstate) == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003565 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003566
Matt Roper024c9042015-09-24 15:53:11 -07003567 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
3568 skl_pipe_pixel_rate(cstate));
Damien Lespiau407b50f2014-11-04 17:06:57 +00003569}
3570
Matt Roper024c9042015-09-24 15:53:11 -07003571static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003572 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003573{
Matt Roper024c9042015-09-24 15:53:11 -07003574 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiau9414f562014-11-04 17:06:58 +00003575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003576 struct intel_plane *intel_plane;
Damien Lespiau9414f562014-11-04 17:06:58 +00003577
Matt Roper024c9042015-09-24 15:53:11 -07003578 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003579 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003580
3581 /* Until we know more, just disable transition WMs */
Matt Roper024c9042015-09-24 15:53:11 -07003582 for_each_intel_plane_on_crtc(crtc->dev, intel_crtc, intel_plane) {
3583 int i = skl_wm_plane_id(intel_plane);
3584
Damien Lespiau9414f562014-11-04 17:06:58 +00003585 trans_wm->plane_en[i] = false;
Matt Roper024c9042015-09-24 15:53:11 -07003586 }
Damien Lespiau407b50f2014-11-04 17:06:57 +00003587}
3588
Matt Roper55994c22016-05-12 07:06:08 -07003589static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3590 struct skl_ddb_allocation *ddb,
3591 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003592{
Matt Roper024c9042015-09-24 15:53:11 -07003593 struct drm_device *dev = cstate->base.crtc->dev;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003594 const struct drm_i915_private *dev_priv = dev->dev_private;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003595 int level, max_level = ilk_wm_max_level(dev);
Matt Roper55994c22016-05-12 07:06:08 -07003596 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003597
3598 for (level = 0; level <= max_level; level++) {
Matt Roper55994c22016-05-12 07:06:08 -07003599 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3600 level, &pipe_wm->wm[level]);
3601 if (ret)
3602 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003603 }
Matt Roper024c9042015-09-24 15:53:11 -07003604 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003605
Matt Roper024c9042015-09-24 15:53:11 -07003606 skl_compute_transition_wm(cstate, &pipe_wm->trans_wm);
Matt Roper55994c22016-05-12 07:06:08 -07003607
3608 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003609}
3610
3611static void skl_compute_wm_results(struct drm_device *dev,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003612 struct skl_pipe_wm *p_wm,
3613 struct skl_wm_values *r,
3614 struct intel_crtc *intel_crtc)
3615{
3616 int level, max_level = ilk_wm_max_level(dev);
3617 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003618 uint32_t temp;
3619 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003620
3621 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003622 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3623 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003624
3625 temp |= p_wm->wm[level].plane_res_l[i] <<
3626 PLANE_WM_LINES_SHIFT;
3627 temp |= p_wm->wm[level].plane_res_b[i];
3628 if (p_wm->wm[level].plane_en[i])
3629 temp |= PLANE_WM_EN;
3630
3631 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003632 }
3633
3634 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003635
Matt Roper4969d332015-09-24 15:53:10 -07003636 temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3637 temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR];
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003638
Matt Roper4969d332015-09-24 15:53:10 -07003639 if (p_wm->wm[level].plane_en[PLANE_CURSOR])
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003640 temp |= PLANE_WM_EN;
3641
Matt Roper4969d332015-09-24 15:53:10 -07003642 r->plane[pipe][PLANE_CURSOR][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003643
3644 }
3645
Damien Lespiau9414f562014-11-04 17:06:58 +00003646 /* transition WMs */
3647 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3648 temp = 0;
3649 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3650 temp |= p_wm->trans_wm.plane_res_b[i];
3651 if (p_wm->trans_wm.plane_en[i])
3652 temp |= PLANE_WM_EN;
3653
3654 r->plane_trans[pipe][i] = temp;
3655 }
3656
3657 temp = 0;
Matt Roper4969d332015-09-24 15:53:10 -07003658 temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3659 temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR];
3660 if (p_wm->trans_wm.plane_en[PLANE_CURSOR])
Damien Lespiau9414f562014-11-04 17:06:58 +00003661 temp |= PLANE_WM_EN;
3662
Matt Roper4969d332015-09-24 15:53:10 -07003663 r->plane_trans[pipe][PLANE_CURSOR] = temp;
Damien Lespiau9414f562014-11-04 17:06:58 +00003664
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003665 r->wm_linetime[pipe] = p_wm->linetime;
3666}
3667
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003668static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3669 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003670 const struct skl_ddb_entry *entry)
3671{
3672 if (entry->end)
3673 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3674 else
3675 I915_WRITE(reg, 0);
3676}
3677
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003678static void skl_write_wm_values(struct drm_i915_private *dev_priv,
3679 const struct skl_wm_values *new)
3680{
3681 struct drm_device *dev = dev_priv->dev;
3682 struct intel_crtc *crtc;
3683
Jani Nikula19c80542015-12-16 12:48:16 +02003684 for_each_intel_crtc(dev, crtc) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003685 int i, level, max_level = ilk_wm_max_level(dev);
3686 enum pipe pipe = crtc->pipe;
3687
Matt Roper2b4b9f32016-05-12 07:06:07 -07003688 if ((new->dirty_pipes & drm_crtc_mask(&crtc->base)) == 0)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003689 continue;
Matt Roper734fa012016-05-12 15:11:40 -07003690 if (!crtc->active)
3691 continue;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003692
Damien Lespiau5d374d92014-11-04 17:07:00 +00003693 I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
3694
3695 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003696 for (i = 0; i < intel_num_planes(crtc); i++)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003697 I915_WRITE(PLANE_WM(pipe, i, level),
3698 new->plane[pipe][i][level]);
3699 I915_WRITE(CUR_WM(pipe, level),
Matt Roper4969d332015-09-24 15:53:10 -07003700 new->plane[pipe][PLANE_CURSOR][level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003701 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003702 for (i = 0; i < intel_num_planes(crtc); i++)
3703 I915_WRITE(PLANE_WM_TRANS(pipe, i),
3704 new->plane_trans[pipe][i]);
Matt Roper4969d332015-09-24 15:53:10 -07003705 I915_WRITE(CUR_WM_TRANS(pipe),
3706 new->plane_trans[pipe][PLANE_CURSOR]);
Damien Lespiau5d374d92014-11-04 17:07:00 +00003707
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003708 for (i = 0; i < intel_num_planes(crtc); i++) {
Damien Lespiau5d374d92014-11-04 17:07:00 +00003709 skl_ddb_entry_write(dev_priv,
3710 PLANE_BUF_CFG(pipe, i),
3711 &new->ddb.plane[pipe][i]);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003712 skl_ddb_entry_write(dev_priv,
3713 PLANE_NV12_BUF_CFG(pipe, i),
3714 &new->ddb.y_plane[pipe][i]);
3715 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003716
3717 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
Matt Roper4969d332015-09-24 15:53:10 -07003718 &new->ddb.plane[pipe][PLANE_CURSOR]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003719 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003720}
3721
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003722/*
3723 * When setting up a new DDB allocation arrangement, we need to correctly
3724 * sequence the times at which the new allocations for the pipes are taken into
3725 * account or we'll have pipes fetching from space previously allocated to
3726 * another pipe.
3727 *
3728 * Roughly the sequence looks like:
3729 * 1. re-allocate the pipe(s) with the allocation being reduced and not
3730 * overlapping with a previous light-up pipe (another way to put it is:
3731 * pipes with their new allocation strickly included into their old ones).
3732 * 2. re-allocate the other pipes that get their allocation reduced
3733 * 3. allocate the pipes having their allocation increased
3734 *
3735 * Steps 1. and 2. are here to take care of the following case:
3736 * - Initially DDB looks like this:
3737 * | B | C |
3738 * - enable pipe A.
3739 * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
3740 * allocation
3741 * | A | B | C |
3742 *
3743 * We need to sequence the re-allocation: C, B, A (and not B, C, A).
3744 */
3745
Damien Lespiaud21b7952014-11-04 17:07:03 +00003746static void
3747skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003748{
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003749 int plane;
3750
Damien Lespiaud21b7952014-11-04 17:07:03 +00003751 DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
3752
Damien Lespiaudd740782015-02-28 14:54:08 +00003753 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003754 I915_WRITE(PLANE_SURF(pipe, plane),
3755 I915_READ(PLANE_SURF(pipe, plane)));
3756 }
3757 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3758}
3759
3760static bool
3761skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
3762 const struct skl_ddb_allocation *new,
3763 enum pipe pipe)
3764{
3765 uint16_t old_size, new_size;
3766
3767 old_size = skl_ddb_entry_size(&old->pipe[pipe]);
3768 new_size = skl_ddb_entry_size(&new->pipe[pipe]);
3769
3770 return old_size != new_size &&
3771 new->pipe[pipe].start >= old->pipe[pipe].start &&
3772 new->pipe[pipe].end <= old->pipe[pipe].end;
3773}
3774
3775static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
3776 struct skl_wm_values *new_values)
3777{
3778 struct drm_device *dev = dev_priv->dev;
3779 struct skl_ddb_allocation *cur_ddb, *new_ddb;
Ville Syrjäläc929cb42015-04-02 18:28:07 +03003780 bool reallocated[I915_MAX_PIPES] = {};
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003781 struct intel_crtc *crtc;
3782 enum pipe pipe;
3783
3784 new_ddb = &new_values->ddb;
3785 cur_ddb = &dev_priv->wm.skl_hw.ddb;
3786
3787 /*
3788 * First pass: flush the pipes with the new allocation contained into
3789 * the old space.
3790 *
3791 * We'll wait for the vblank on those pipes to ensure we can safely
3792 * re-allocate the freed space without this pipe fetching from it.
3793 */
3794 for_each_intel_crtc(dev, crtc) {
3795 if (!crtc->active)
3796 continue;
3797
3798 pipe = crtc->pipe;
3799
3800 if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
3801 continue;
3802
Damien Lespiaud21b7952014-11-04 17:07:03 +00003803 skl_wm_flush_pipe(dev_priv, pipe, 1);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003804 intel_wait_for_vblank(dev, pipe);
3805
3806 reallocated[pipe] = true;
3807 }
3808
3809
3810 /*
3811 * Second pass: flush the pipes that are having their allocation
3812 * reduced, but overlapping with a previous allocation.
3813 *
3814 * Here as well we need to wait for the vblank to make sure the freed
3815 * space is not used anymore.
3816 */
3817 for_each_intel_crtc(dev, crtc) {
3818 if (!crtc->active)
3819 continue;
3820
3821 pipe = crtc->pipe;
3822
3823 if (reallocated[pipe])
3824 continue;
3825
3826 if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
3827 skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
Damien Lespiaud21b7952014-11-04 17:07:03 +00003828 skl_wm_flush_pipe(dev_priv, pipe, 2);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003829 intel_wait_for_vblank(dev, pipe);
Sonika Jindald9d8e6b2014-12-11 17:58:15 +05303830 reallocated[pipe] = true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003831 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003832 }
3833
3834 /*
3835 * Third pass: flush the pipes that got more space allocated.
3836 *
3837 * We don't need to actively wait for the update here, next vblank
3838 * will just get more DDB space with the correct WM values.
3839 */
3840 for_each_intel_crtc(dev, crtc) {
3841 if (!crtc->active)
3842 continue;
3843
3844 pipe = crtc->pipe;
3845
3846 /*
3847 * At this point, only the pipes more space than before are
3848 * left to re-allocate.
3849 */
3850 if (reallocated[pipe])
3851 continue;
3852
Damien Lespiaud21b7952014-11-04 17:07:03 +00003853 skl_wm_flush_pipe(dev_priv, pipe, 3);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003854 }
3855}
3856
Matt Roper55994c22016-05-12 07:06:08 -07003857static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
3858 struct skl_ddb_allocation *ddb, /* out */
3859 struct skl_pipe_wm *pipe_wm, /* out */
3860 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003861{
Matt Roperf4a96752016-05-12 07:06:06 -07003862 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->crtc);
3863 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003864 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003865
Matt Roper55994c22016-05-12 07:06:08 -07003866 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3867 if (ret)
3868 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003869
Matt Roper4e0963c2015-09-24 15:53:15 -07003870 if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003871 *changed = false;
3872 else
3873 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003874
Matt Roper55994c22016-05-12 07:06:08 -07003875 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003876}
3877
Matt Roper98d39492016-05-12 07:06:03 -07003878static int
3879skl_compute_ddb(struct drm_atomic_state *state)
3880{
3881 struct drm_device *dev = state->dev;
3882 struct drm_i915_private *dev_priv = to_i915(dev);
3883 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3884 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07003885 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper98d39492016-05-12 07:06:03 -07003886 unsigned realloc_pipes = dev_priv->active_crtcs;
3887 int ret;
3888
3889 /*
3890 * If this is our first atomic update following hardware readout,
3891 * we can't trust the DDB that the BIOS programmed for us. Let's
3892 * pretend that all pipes switched active status so that we'll
3893 * ensure a full DDB recompute.
3894 */
3895 if (dev_priv->wm.distrust_bios_wm)
3896 intel_state->active_pipe_changes = ~0;
3897
3898 /*
3899 * If the modeset changes which CRTC's are active, we need to
3900 * recompute the DDB allocation for *all* active pipes, even
3901 * those that weren't otherwise being modified in any way by this
3902 * atomic commit. Due to the shrinking of the per-pipe allocations
3903 * when new active CRTC's are added, it's possible for a pipe that
3904 * we were already using and aren't changing at all here to suddenly
3905 * become invalid if its DDB needs exceeds its new allocation.
3906 *
3907 * Note that if we wind up doing a full DDB recompute, we can't let
3908 * any other display updates race with this transaction, so we need
3909 * to grab the lock on *all* CRTC's.
3910 */
Matt Roper734fa012016-05-12 15:11:40 -07003911 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07003912 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07003913 intel_state->wm_results.dirty_pipes = ~0;
3914 }
Matt Roper98d39492016-05-12 07:06:03 -07003915
3916 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
3917 struct intel_crtc_state *cstate;
3918
3919 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
3920 if (IS_ERR(cstate))
3921 return PTR_ERR(cstate);
3922
Matt Roper734fa012016-05-12 15:11:40 -07003923 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07003924 if (ret)
3925 return ret;
3926 }
3927
3928 return 0;
3929}
3930
3931static int
3932skl_compute_wm(struct drm_atomic_state *state)
3933{
3934 struct drm_crtc *crtc;
3935 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07003936 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3937 struct skl_wm_values *results = &intel_state->wm_results;
3938 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07003939 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07003940 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07003941
3942 /*
3943 * If this transaction isn't actually touching any CRTC's, don't
3944 * bother with watermark calculation. Note that if we pass this
3945 * test, we're guaranteed to hold at least one CRTC state mutex,
3946 * which means we can safely use values like dev_priv->active_crtcs
3947 * since any racing commits that want to update them would need to
3948 * hold _all_ CRTC state mutexes.
3949 */
3950 for_each_crtc_in_state(state, crtc, cstate, i)
3951 changed = true;
3952 if (!changed)
3953 return 0;
3954
Matt Roper734fa012016-05-12 15:11:40 -07003955 /* Clear all dirty flags */
3956 results->dirty_pipes = 0;
3957
Matt Roper98d39492016-05-12 07:06:03 -07003958 ret = skl_compute_ddb(state);
3959 if (ret)
3960 return ret;
3961
Matt Roper734fa012016-05-12 15:11:40 -07003962 /*
3963 * Calculate WM's for all pipes that are part of this transaction.
3964 * Note that the DDB allocation above may have added more CRTC's that
3965 * weren't otherwise being modified (and set bits in dirty_pipes) if
3966 * pipe allocations had to change.
3967 *
3968 * FIXME: Now that we're doing this in the atomic check phase, we
3969 * should allow skl_update_pipe_wm() to return failure in cases where
3970 * no suitable watermark values can be found.
3971 */
3972 for_each_crtc_in_state(state, crtc, cstate, i) {
3973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3974 struct intel_crtc_state *intel_cstate =
3975 to_intel_crtc_state(cstate);
3976
3977 pipe_wm = &intel_cstate->wm.skl.optimal;
3978 ret = skl_update_pipe_wm(cstate, &results->ddb, pipe_wm,
3979 &changed);
3980 if (ret)
3981 return ret;
3982
3983 if (changed)
3984 results->dirty_pipes |= drm_crtc_mask(crtc);
3985
3986 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
3987 /* This pipe's WM's did not change */
3988 continue;
3989
3990 intel_cstate->update_wm_pre = true;
3991 skl_compute_wm_results(crtc->dev, pipe_wm, results, intel_crtc);
3992 }
3993
Matt Roper98d39492016-05-12 07:06:03 -07003994 return 0;
3995}
3996
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003997static void skl_update_wm(struct drm_crtc *crtc)
3998{
3999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4000 struct drm_device *dev = crtc->dev;
4001 struct drm_i915_private *dev_priv = dev->dev_private;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004002 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper4e0963c2015-09-24 15:53:15 -07004003 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004004 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Bob Paauweadda50b2015-07-21 10:42:53 -07004005
Matt Roper734fa012016-05-12 15:11:40 -07004006 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004007 return;
4008
Matt Roper734fa012016-05-12 15:11:40 -07004009 intel_crtc->wm.active.skl = *pipe_wm;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004010
Matt Roper734fa012016-05-12 15:11:40 -07004011 mutex_lock(&dev_priv->wm.wm_mutex);
4012
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004013 skl_write_wm_values(dev_priv, results);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004014 skl_flush_wm_values(dev_priv, results);
Damien Lespiau53b0deb2014-11-04 17:06:48 +00004015
4016 /* store the new configuration */
4017 dev_priv->wm.skl_hw = *results;
Matt Roper734fa012016-05-12 15:11:40 -07004018
4019 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004020}
4021
Ville Syrjäläd8905652016-01-14 14:53:35 +02004022static void ilk_compute_wm_config(struct drm_device *dev,
4023 struct intel_wm_config *config)
4024{
4025 struct intel_crtc *crtc;
4026
4027 /* Compute the currently _active_ config */
4028 for_each_intel_crtc(dev, crtc) {
4029 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4030
4031 if (!wm->pipe_enabled)
4032 continue;
4033
4034 config->sprites_enabled |= wm->sprites_enabled;
4035 config->sprites_scaled |= wm->sprites_scaled;
4036 config->num_pipes_active++;
4037 }
4038}
4039
Matt Ropered4a6a72016-02-23 17:20:13 -08004040static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004041{
Matt Ropered4a6a72016-02-23 17:20:13 -08004042 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004043 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004044 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004045 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004046 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004047 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004048
Ville Syrjäläd8905652016-01-14 14:53:35 +02004049 ilk_compute_wm_config(dev, &config);
4050
4051 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4052 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004053
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004054 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004055 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004056 config.num_pipes_active == 1 && config.sprites_enabled) {
4057 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4058 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004059
Imre Deak820c1982013-12-17 14:46:36 +02004060 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004061 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004062 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004063 }
4064
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004065 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004066 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004067
Imre Deak820c1982013-12-17 14:46:36 +02004068 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004069
Imre Deak820c1982013-12-17 14:46:36 +02004070 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004071}
4072
Matt Ropered4a6a72016-02-23 17:20:13 -08004073static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004074{
Matt Ropered4a6a72016-02-23 17:20:13 -08004075 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4076 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004077
Matt Ropered4a6a72016-02-23 17:20:13 -08004078 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004079 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004080 ilk_program_watermarks(dev_priv);
4081 mutex_unlock(&dev_priv->wm.wm_mutex);
4082}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004083
Matt Ropered4a6a72016-02-23 17:20:13 -08004084static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
4085{
4086 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4087 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4088
4089 mutex_lock(&dev_priv->wm.wm_mutex);
4090 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004091 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004092 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004093 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004094 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004095}
4096
Pradeep Bhat30789992014-11-04 17:06:45 +00004097static void skl_pipe_wm_active_state(uint32_t val,
4098 struct skl_pipe_wm *active,
4099 bool is_transwm,
4100 bool is_cursor,
4101 int i,
4102 int level)
4103{
4104 bool is_enabled = (val & PLANE_WM_EN) != 0;
4105
4106 if (!is_transwm) {
4107 if (!is_cursor) {
4108 active->wm[level].plane_en[i] = is_enabled;
4109 active->wm[level].plane_res_b[i] =
4110 val & PLANE_WM_BLOCKS_MASK;
4111 active->wm[level].plane_res_l[i] =
4112 (val >> PLANE_WM_LINES_SHIFT) &
4113 PLANE_WM_LINES_MASK;
4114 } else {
Matt Roper4969d332015-09-24 15:53:10 -07004115 active->wm[level].plane_en[PLANE_CURSOR] = is_enabled;
4116 active->wm[level].plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004117 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07004118 active->wm[level].plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004119 (val >> PLANE_WM_LINES_SHIFT) &
4120 PLANE_WM_LINES_MASK;
4121 }
4122 } else {
4123 if (!is_cursor) {
4124 active->trans_wm.plane_en[i] = is_enabled;
4125 active->trans_wm.plane_res_b[i] =
4126 val & PLANE_WM_BLOCKS_MASK;
4127 active->trans_wm.plane_res_l[i] =
4128 (val >> PLANE_WM_LINES_SHIFT) &
4129 PLANE_WM_LINES_MASK;
4130 } else {
Matt Roper4969d332015-09-24 15:53:10 -07004131 active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled;
4132 active->trans_wm.plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004133 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07004134 active->trans_wm.plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004135 (val >> PLANE_WM_LINES_SHIFT) &
4136 PLANE_WM_LINES_MASK;
4137 }
4138 }
4139}
4140
4141static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4142{
4143 struct drm_device *dev = crtc->dev;
4144 struct drm_i915_private *dev_priv = dev->dev_private;
4145 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
4146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004147 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004148 struct skl_pipe_wm *active = &cstate->wm.skl.optimal;
Pradeep Bhat30789992014-11-04 17:06:45 +00004149 enum pipe pipe = intel_crtc->pipe;
4150 int level, i, max_level;
4151 uint32_t temp;
4152
4153 max_level = ilk_wm_max_level(dev);
4154
4155 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
4156
4157 for (level = 0; level <= max_level; level++) {
4158 for (i = 0; i < intel_num_planes(intel_crtc); i++)
4159 hw->plane[pipe][i][level] =
4160 I915_READ(PLANE_WM(pipe, i, level));
Matt Roper4969d332015-09-24 15:53:10 -07004161 hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level));
Pradeep Bhat30789992014-11-04 17:06:45 +00004162 }
4163
4164 for (i = 0; i < intel_num_planes(intel_crtc); i++)
4165 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
Matt Roper4969d332015-09-24 15:53:10 -07004166 hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004167
Matt Roper3ef00282015-03-09 10:19:24 -07004168 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004169 return;
4170
Matt Roper2b4b9f32016-05-12 07:06:07 -07004171 hw->dirty_pipes |= drm_crtc_mask(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004172
4173 active->linetime = hw->wm_linetime[pipe];
4174
4175 for (level = 0; level <= max_level; level++) {
4176 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
4177 temp = hw->plane[pipe][i][level];
4178 skl_pipe_wm_active_state(temp, active, false,
4179 false, i, level);
4180 }
Matt Roper4969d332015-09-24 15:53:10 -07004181 temp = hw->plane[pipe][PLANE_CURSOR][level];
Pradeep Bhat30789992014-11-04 17:06:45 +00004182 skl_pipe_wm_active_state(temp, active, false, true, i, level);
4183 }
4184
4185 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
4186 temp = hw->plane_trans[pipe][i];
4187 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
4188 }
4189
Matt Roper4969d332015-09-24 15:53:10 -07004190 temp = hw->plane_trans[pipe][PLANE_CURSOR];
Pradeep Bhat30789992014-11-04 17:06:45 +00004191 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
Matt Roper4e0963c2015-09-24 15:53:15 -07004192
4193 intel_crtc->wm.active.skl = *active;
Pradeep Bhat30789992014-11-04 17:06:45 +00004194}
4195
4196void skl_wm_get_hw_state(struct drm_device *dev)
4197{
Damien Lespiaua269c582014-11-04 17:06:49 +00004198 struct drm_i915_private *dev_priv = dev->dev_private;
4199 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004200 struct drm_crtc *crtc;
4201
Damien Lespiaua269c582014-11-04 17:06:49 +00004202 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00004203 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
4204 skl_pipe_wm_get_hw_state(crtc);
Matt Ropera1de91e2016-05-12 07:05:57 -07004205
Matt Roper279e99d2016-05-12 07:06:02 -07004206 if (dev_priv->active_crtcs) {
4207 /* Fully recompute DDB on first atomic commit */
4208 dev_priv->wm.distrust_bios_wm = true;
4209 } else {
4210 /* Easy/common case; just sanitize DDB now if everything off */
4211 memset(ddb, 0, sizeof(*ddb));
4212 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004213}
4214
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004215static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4216{
4217 struct drm_device *dev = crtc->dev;
4218 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02004219 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004221 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004222 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004223 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004224 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004225 [PIPE_A] = WM0_PIPEA_ILK,
4226 [PIPE_B] = WM0_PIPEB_ILK,
4227 [PIPE_C] = WM0_PIPEC_IVB,
4228 };
4229
4230 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004231 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004232 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004233
Ville Syrjälä15606532016-05-13 17:55:17 +03004234 memset(active, 0, sizeof(*active));
4235
Matt Roper3ef00282015-03-09 10:19:24 -07004236 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004237
4238 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004239 u32 tmp = hw->wm_pipe[pipe];
4240
4241 /*
4242 * For active pipes LP0 watermark is marked as
4243 * enabled, and LP1+ watermaks as disabled since
4244 * we can't really reverse compute them in case
4245 * multiple pipes are active.
4246 */
4247 active->wm[0].enable = true;
4248 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4249 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4250 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4251 active->linetime = hw->wm_linetime[pipe];
4252 } else {
4253 int level, max_level = ilk_wm_max_level(dev);
4254
4255 /*
4256 * For inactive pipes, all watermark levels
4257 * should be marked as enabled but zeroed,
4258 * which is what we'd compute them to.
4259 */
4260 for (level = 0; level <= max_level; level++)
4261 active->wm[level].enable = true;
4262 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004263
4264 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004265}
4266
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004267#define _FW_WM(value, plane) \
4268 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4269#define _FW_WM_VLV(value, plane) \
4270 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4271
4272static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4273 struct vlv_wm_values *wm)
4274{
4275 enum pipe pipe;
4276 uint32_t tmp;
4277
4278 for_each_pipe(dev_priv, pipe) {
4279 tmp = I915_READ(VLV_DDL(pipe));
4280
4281 wm->ddl[pipe].primary =
4282 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4283 wm->ddl[pipe].cursor =
4284 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4285 wm->ddl[pipe].sprite[0] =
4286 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4287 wm->ddl[pipe].sprite[1] =
4288 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4289 }
4290
4291 tmp = I915_READ(DSPFW1);
4292 wm->sr.plane = _FW_WM(tmp, SR);
4293 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4294 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4295 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4296
4297 tmp = I915_READ(DSPFW2);
4298 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4299 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4300 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4301
4302 tmp = I915_READ(DSPFW3);
4303 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4304
4305 if (IS_CHERRYVIEW(dev_priv)) {
4306 tmp = I915_READ(DSPFW7_CHV);
4307 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4308 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4309
4310 tmp = I915_READ(DSPFW8_CHV);
4311 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4312 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4313
4314 tmp = I915_READ(DSPFW9_CHV);
4315 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4316 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4317
4318 tmp = I915_READ(DSPHOWM);
4319 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4320 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4321 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4322 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4323 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4324 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4325 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4326 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4327 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4328 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4329 } else {
4330 tmp = I915_READ(DSPFW7);
4331 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4332 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4333
4334 tmp = I915_READ(DSPHOWM);
4335 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4336 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4337 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4338 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4339 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4340 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4341 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4342 }
4343}
4344
4345#undef _FW_WM
4346#undef _FW_WM_VLV
4347
4348void vlv_wm_get_hw_state(struct drm_device *dev)
4349{
4350 struct drm_i915_private *dev_priv = to_i915(dev);
4351 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4352 struct intel_plane *plane;
4353 enum pipe pipe;
4354 u32 val;
4355
4356 vlv_read_wm_values(dev_priv, wm);
4357
4358 for_each_intel_plane(dev, plane) {
4359 switch (plane->base.type) {
4360 int sprite;
4361 case DRM_PLANE_TYPE_CURSOR:
4362 plane->wm.fifo_size = 63;
4363 break;
4364 case DRM_PLANE_TYPE_PRIMARY:
4365 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4366 break;
4367 case DRM_PLANE_TYPE_OVERLAY:
4368 sprite = plane->plane;
4369 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4370 break;
4371 }
4372 }
4373
4374 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4375 wm->level = VLV_WM_LEVEL_PM2;
4376
4377 if (IS_CHERRYVIEW(dev_priv)) {
4378 mutex_lock(&dev_priv->rps.hw_lock);
4379
4380 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4381 if (val & DSP_MAXFIFO_PM5_ENABLE)
4382 wm->level = VLV_WM_LEVEL_PM5;
4383
Ville Syrjälä58590c12015-09-08 21:05:12 +03004384 /*
4385 * If DDR DVFS is disabled in the BIOS, Punit
4386 * will never ack the request. So if that happens
4387 * assume we don't have to enable/disable DDR DVFS
4388 * dynamically. To test that just set the REQ_ACK
4389 * bit to poke the Punit, but don't change the
4390 * HIGH/LOW bits so that we don't actually change
4391 * the current state.
4392 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004393 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004394 val |= FORCE_DDR_FREQ_REQ_ACK;
4395 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4396
4397 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4398 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4399 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4400 "assuming DDR DVFS is disabled\n");
4401 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4402 } else {
4403 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4404 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4405 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4406 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004407
4408 mutex_unlock(&dev_priv->rps.hw_lock);
4409 }
4410
4411 for_each_pipe(dev_priv, pipe)
4412 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4413 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4414 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4415
4416 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4417 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4418}
4419
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004420void ilk_wm_get_hw_state(struct drm_device *dev)
4421{
4422 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02004423 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004424 struct drm_crtc *crtc;
4425
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004426 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004427 ilk_pipe_wm_get_hw_state(crtc);
4428
4429 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4430 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4431 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4432
4433 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004434 if (INTEL_INFO(dev)->gen >= 7) {
4435 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4436 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4437 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004438
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004439 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004440 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4441 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
4442 else if (IS_IVYBRIDGE(dev))
4443 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4444 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004445
4446 hw->enable_fbc_wm =
4447 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4448}
4449
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004450/**
4451 * intel_update_watermarks - update FIFO watermark values based on current modes
4452 *
4453 * Calculate watermark values for the various WM regs based on current mode
4454 * and plane configuration.
4455 *
4456 * There are several cases to deal with here:
4457 * - normal (i.e. non-self-refresh)
4458 * - self-refresh (SR) mode
4459 * - lines are large relative to FIFO size (buffer can hold up to 2)
4460 * - lines are small relative to FIFO size (buffer can hold more than 2
4461 * lines), so need to account for TLB latency
4462 *
4463 * The normal calculation is:
4464 * watermark = dotclock * bytes per pixel * latency
4465 * where latency is platform & configuration dependent (we assume pessimal
4466 * values here).
4467 *
4468 * The SR calculation is:
4469 * watermark = (trunc(latency/line time)+1) * surface width *
4470 * bytes per pixel
4471 * where
4472 * line time = htotal / dotclock
4473 * surface width = hdisplay for normal plane and 64 for cursor
4474 * and latency is assumed to be high, as above.
4475 *
4476 * The final value programmed to the register should always be rounded up,
4477 * and include an extra 2 entries to account for clock crossings.
4478 *
4479 * We don't use the sprite, so we can ignore that. And on Crestline we have
4480 * to set the non-SR watermarks to 8.
4481 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004482void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004483{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004484 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004485
4486 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004487 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004488}
4489
Jani Nikulae2828912016-01-18 09:19:47 +02004490/*
Daniel Vetter92703882012-08-09 16:46:01 +02004491 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004492 */
4493DEFINE_SPINLOCK(mchdev_lock);
4494
4495/* Global for IPS driver to get at the current i915 device. Protected by
4496 * mchdev_lock. */
4497static struct drm_i915_private *i915_mch_dev;
4498
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004499bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004500{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004501 u16 rgvswctl;
4502
Daniel Vetter92703882012-08-09 16:46:01 +02004503 assert_spin_locked(&mchdev_lock);
4504
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004505 rgvswctl = I915_READ16(MEMSWCTL);
4506 if (rgvswctl & MEMCTL_CMD_STS) {
4507 DRM_DEBUG("gpu busy, RCS change rejected\n");
4508 return false; /* still busy with another command */
4509 }
4510
4511 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4512 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4513 I915_WRITE16(MEMSWCTL, rgvswctl);
4514 POSTING_READ16(MEMSWCTL);
4515
4516 rgvswctl |= MEMCTL_CMD_STS;
4517 I915_WRITE16(MEMSWCTL, rgvswctl);
4518
4519 return true;
4520}
4521
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004522static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004523{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004524 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004525 u8 fmax, fmin, fstart, vstart;
4526
Daniel Vetter92703882012-08-09 16:46:01 +02004527 spin_lock_irq(&mchdev_lock);
4528
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004529 rgvmodectl = I915_READ(MEMMODECTL);
4530
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004531 /* Enable temp reporting */
4532 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4533 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4534
4535 /* 100ms RC evaluation intervals */
4536 I915_WRITE(RCUPEI, 100000);
4537 I915_WRITE(RCDNEI, 100000);
4538
4539 /* Set max/min thresholds to 90ms and 80ms respectively */
4540 I915_WRITE(RCBMAXAVG, 90000);
4541 I915_WRITE(RCBMINAVG, 80000);
4542
4543 I915_WRITE(MEMIHYST, 1);
4544
4545 /* Set up min, max, and cur for interrupt handling */
4546 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4547 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4548 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4549 MEMMODE_FSTART_SHIFT;
4550
Ville Syrjälä616847e2015-09-18 20:03:19 +03004551 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004552 PXVFREQ_PX_SHIFT;
4553
Daniel Vetter20e4d402012-08-08 23:35:39 +02004554 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4555 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004556
Daniel Vetter20e4d402012-08-08 23:35:39 +02004557 dev_priv->ips.max_delay = fstart;
4558 dev_priv->ips.min_delay = fmin;
4559 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004560
4561 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4562 fmax, fmin, fstart);
4563
4564 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4565
4566 /*
4567 * Interrupts will be enabled in ironlake_irq_postinstall
4568 */
4569
4570 I915_WRITE(VIDSTART, vstart);
4571 POSTING_READ(VIDSTART);
4572
4573 rgvmodectl |= MEMMODE_SWMODE_EN;
4574 I915_WRITE(MEMMODECTL, rgvmodectl);
4575
Daniel Vetter92703882012-08-09 16:46:01 +02004576 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004577 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004578 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004579
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004580 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004581
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004582 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4583 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004584 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004585 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004586 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004587
4588 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004589}
4590
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004591static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004592{
Daniel Vetter92703882012-08-09 16:46:01 +02004593 u16 rgvswctl;
4594
4595 spin_lock_irq(&mchdev_lock);
4596
4597 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004598
4599 /* Ack interrupts, disable EFC interrupt */
4600 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4601 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4602 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4603 I915_WRITE(DEIIR, DE_PCU_EVENT);
4604 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4605
4606 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004607 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004608 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004609 rgvswctl |= MEMCTL_CMD_STS;
4610 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004611 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004612
Daniel Vetter92703882012-08-09 16:46:01 +02004613 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004614}
4615
Daniel Vetteracbe9472012-07-26 11:50:05 +02004616/* There's a funny hw issue where the hw returns all 0 when reading from
4617 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4618 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4619 * all limits and the gpu stuck at whatever frequency it is at atm).
4620 */
Akash Goel74ef1172015-03-06 11:07:19 +05304621static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004622{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004623 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004624
Daniel Vetter20b46e52012-07-26 11:16:14 +02004625 /* Only set the down limit when we've reached the lowest level to avoid
4626 * getting more interrupts, otherwise leave this clear. This prevents a
4627 * race in the hw when coming out of rc6: There's a tiny window where
4628 * the hw runs at the minimal clock before selecting the desired
4629 * frequency, if the down threshold expires in that window we will not
4630 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004631 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304632 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4633 if (val <= dev_priv->rps.min_freq_softlimit)
4634 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4635 } else {
4636 limits = dev_priv->rps.max_freq_softlimit << 24;
4637 if (val <= dev_priv->rps.min_freq_softlimit)
4638 limits |= dev_priv->rps.min_freq_softlimit << 16;
4639 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004640
4641 return limits;
4642}
4643
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004644static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4645{
4646 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304647 u32 threshold_up = 0, threshold_down = 0; /* in % */
4648 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004649
4650 new_power = dev_priv->rps.power;
4651 switch (dev_priv->rps.power) {
4652 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004653 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004654 new_power = BETWEEN;
4655 break;
4656
4657 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004658 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004659 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07004660 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004661 new_power = HIGH_POWER;
4662 break;
4663
4664 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004665 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004666 new_power = BETWEEN;
4667 break;
4668 }
4669 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004670 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004671 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004672 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004673 new_power = HIGH_POWER;
4674 if (new_power == dev_priv->rps.power)
4675 return;
4676
4677 /* Note the units here are not exactly 1us, but 1280ns. */
4678 switch (new_power) {
4679 case LOW_POWER:
4680 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304681 ei_up = 16000;
4682 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004683
4684 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304685 ei_down = 32000;
4686 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004687 break;
4688
4689 case BETWEEN:
4690 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304691 ei_up = 13000;
4692 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004693
4694 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304695 ei_down = 32000;
4696 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004697 break;
4698
4699 case HIGH_POWER:
4700 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304701 ei_up = 10000;
4702 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004703
4704 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304705 ei_down = 32000;
4706 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004707 break;
4708 }
4709
Akash Goel8a586432015-03-06 11:07:18 +05304710 I915_WRITE(GEN6_RP_UP_EI,
4711 GT_INTERVAL_FROM_US(dev_priv, ei_up));
4712 I915_WRITE(GEN6_RP_UP_THRESHOLD,
4713 GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100)));
4714
4715 I915_WRITE(GEN6_RP_DOWN_EI,
4716 GT_INTERVAL_FROM_US(dev_priv, ei_down));
4717 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
4718 GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100)));
4719
4720 I915_WRITE(GEN6_RP_CONTROL,
4721 GEN6_RP_MEDIA_TURBO |
4722 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4723 GEN6_RP_MEDIA_IS_GFX |
4724 GEN6_RP_ENABLE |
4725 GEN6_RP_UP_BUSY_AVG |
4726 GEN6_RP_DOWN_IDLE_AVG);
4727
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004728 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004729 dev_priv->rps.up_threshold = threshold_up;
4730 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004731 dev_priv->rps.last_adj = 0;
4732}
4733
Chris Wilson2876ce72014-03-28 08:03:34 +00004734static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4735{
4736 u32 mask = 0;
4737
4738 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004739 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004740 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004741 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004742
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004743 mask &= dev_priv->pm_rps_events;
4744
Imre Deak59d02a12014-12-19 19:33:26 +02004745 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004746}
4747
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004748/* gen6_set_rps is called to update the frequency request, but should also be
4749 * called when the range (min_delay and max_delay) is modified so that we can
4750 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004751static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004752{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304753 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004754 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304755 return;
4756
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004757 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004758 WARN_ON(val > dev_priv->rps.max_freq);
4759 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004760
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004761 /* min/max delay may still have been modified so be sure to
4762 * write the limits value.
4763 */
4764 if (val != dev_priv->rps.cur_freq) {
4765 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004766
Chris Wilsondc979972016-05-10 14:10:04 +01004767 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304768 I915_WRITE(GEN6_RPNSWREQ,
4769 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004770 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004771 I915_WRITE(GEN6_RPNSWREQ,
4772 HSW_FREQUENCY(val));
4773 else
4774 I915_WRITE(GEN6_RPNSWREQ,
4775 GEN6_FREQUENCY(val) |
4776 GEN6_OFFSET(0) |
4777 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004778 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004779
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004780 /* Make sure we continue to get interrupts
4781 * until we hit the minimum or maximum frequencies.
4782 */
Akash Goel74ef1172015-03-06 11:07:19 +05304783 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004784 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004785
Ben Widawskyd5570a72012-09-07 19:43:41 -07004786 POSTING_READ(GEN6_RPNSWREQ);
4787
Ben Widawskyb39fb292014-03-19 18:31:11 -07004788 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004789 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004790}
4791
Chris Wilsondc979972016-05-10 14:10:04 +01004792static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004793{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004794 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004795 WARN_ON(val > dev_priv->rps.max_freq);
4796 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004797
Chris Wilsondc979972016-05-10 14:10:04 +01004798 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004799 "Odd GPU freq value\n"))
4800 val &= ~1;
4801
Deepak Scd25dd52015-07-10 18:31:40 +05304802 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4803
Chris Wilson8fb55192015-04-07 16:20:28 +01004804 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004805 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004806 if (!IS_CHERRYVIEW(dev_priv))
4807 gen6_set_rps_thresholds(dev_priv, val);
4808 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004809
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004810 dev_priv->rps.cur_freq = val;
4811 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4812}
4813
Deepak Sa7f6e232015-05-09 18:04:44 +05304814/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304815 *
4816 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304817 * 1. Forcewake Media well.
4818 * 2. Request idle freq.
4819 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304820*/
4821static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4822{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004823 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304824
Chris Wilsonaed242f2015-03-18 09:48:21 +00004825 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304826 return;
4827
Deepak Sa7f6e232015-05-09 18:04:44 +05304828 /* Wake up the media well, as that takes a lot less
4829 * power than the Render well. */
4830 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01004831 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05304832 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304833}
4834
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004835void gen6_rps_busy(struct drm_i915_private *dev_priv)
4836{
4837 mutex_lock(&dev_priv->rps.hw_lock);
4838 if (dev_priv->rps.enabled) {
4839 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
4840 gen6_rps_reset_ei(dev_priv);
4841 I915_WRITE(GEN6_PMINTRMSK,
4842 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
4843 }
4844 mutex_unlock(&dev_priv->rps.hw_lock);
4845}
4846
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004847void gen6_rps_idle(struct drm_i915_private *dev_priv)
4848{
4849 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004850 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01004851 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05304852 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004853 else
Chris Wilsondc979972016-05-10 14:10:04 +01004854 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004855 dev_priv->rps.last_adj = 0;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004856 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004857 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004858 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004859
Chris Wilson8d3afd72015-05-21 21:01:47 +01004860 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004861 while (!list_empty(&dev_priv->rps.clients))
4862 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004863 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004864}
4865
Chris Wilson1854d5c2015-04-07 16:20:32 +01004866void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01004867 struct intel_rps_client *rps,
4868 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004869{
Chris Wilson8d3afd72015-05-21 21:01:47 +01004870 /* This is intentionally racy! We peek at the state here, then
4871 * validate inside the RPS worker.
4872 */
4873 if (!(dev_priv->mm.busy &&
4874 dev_priv->rps.enabled &&
4875 dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit))
4876 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004877
Chris Wilsone61b9952015-04-27 13:41:24 +01004878 /* Force a RPS boost (and don't count it against the client) if
4879 * the GPU is severely congested.
4880 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004881 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01004882 rps = NULL;
4883
Chris Wilson8d3afd72015-05-21 21:01:47 +01004884 spin_lock(&dev_priv->rps.client_lock);
4885 if (rps == NULL || list_empty(&rps->link)) {
4886 spin_lock_irq(&dev_priv->irq_lock);
4887 if (dev_priv->rps.interrupts_enabled) {
4888 dev_priv->rps.client_boost = true;
4889 queue_work(dev_priv->wq, &dev_priv->rps.work);
4890 }
4891 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004892
Chris Wilson2e1b8732015-04-27 13:41:22 +01004893 if (rps != NULL) {
4894 list_add(&rps->link, &dev_priv->rps.clients);
4895 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01004896 } else
4897 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01004898 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004899 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004900}
4901
Chris Wilsondc979972016-05-10 14:10:04 +01004902void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004903{
Chris Wilsondc979972016-05-10 14:10:04 +01004904 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4905 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004906 else
Chris Wilsondc979972016-05-10 14:10:04 +01004907 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004908}
4909
Chris Wilsondc979972016-05-10 14:10:04 +01004910static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00004911{
Zhe Wang20e49362014-11-04 17:07:05 +00004912 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004913 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004914}
4915
Chris Wilsondc979972016-05-10 14:10:04 +01004916static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05304917{
Akash Goel2030d682016-04-23 00:05:45 +05304918 I915_WRITE(GEN6_RP_CONTROL, 0);
4919}
4920
Chris Wilsondc979972016-05-10 14:10:04 +01004921static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004922{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004923 I915_WRITE(GEN6_RC_CONTROL, 0);
4924 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05304925 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004926}
4927
Chris Wilsondc979972016-05-10 14:10:04 +01004928static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05304929{
Deepak S38807742014-05-23 21:00:15 +05304930 I915_WRITE(GEN6_RC_CONTROL, 0);
4931}
4932
Chris Wilsondc979972016-05-10 14:10:04 +01004933static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004934{
Deepak S98a2e5f2014-08-18 10:35:27 -07004935 /* we're doing forcewake before Disabling RC6,
4936 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02004937 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07004938
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004939 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004940
Mika Kuoppala59bad942015-01-16 11:34:40 +02004941 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004942}
4943
Chris Wilsondc979972016-05-10 14:10:04 +01004944static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07004945{
Chris Wilsondc979972016-05-10 14:10:04 +01004946 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03004947 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
4948 mode = GEN6_RC_CTL_RC6_ENABLE;
4949 else
4950 mode = 0;
4951 }
Chris Wilsondc979972016-05-10 14:10:04 +01004952 if (HAS_RC6p(dev_priv))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004953 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02004954 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
4955 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
4956 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004957
4958 else
4959 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02004960 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07004961}
4962
Chris Wilsondc979972016-05-10 14:10:04 +01004963static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05304964{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004965 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05304966 bool enable_rc6 = true;
4967 unsigned long rc6_ctx_base;
4968
4969 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
4970 DRM_DEBUG_KMS("RC6 Base location not set properly.\n");
4971 enable_rc6 = false;
4972 }
4973
4974 /*
4975 * The exact context size is not known for BXT, so assume a page size
4976 * for this check.
4977 */
4978 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004979 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
4980 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
4981 ggtt->stolen_reserved_size))) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05304982 DRM_DEBUG_KMS("RC6 Base address not as expected.\n");
4983 enable_rc6 = false;
4984 }
4985
4986 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
4987 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
4988 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
4989 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
4990 DRM_DEBUG_KMS("Engine Idle wait time not set properly.\n");
4991 enable_rc6 = false;
4992 }
4993
4994 if (!(I915_READ(GEN6_RC_CONTROL) & (GEN6_RC_CTL_RC6_ENABLE |
4995 GEN6_RC_CTL_HW_ENABLE)) &&
4996 ((I915_READ(GEN6_RC_CONTROL) & GEN6_RC_CTL_HW_ENABLE) ||
4997 !(I915_READ(GEN6_RC_STATE) & RC6_STATE))) {
4998 DRM_DEBUG_KMS("HW/SW RC6 is not enabled by BIOS.\n");
4999 enable_rc6 = false;
5000 }
5001
5002 return enable_rc6;
5003}
5004
Chris Wilsondc979972016-05-10 14:10:04 +01005005int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005006{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005007 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005008 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005009 return 0;
5010
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305011 if (!enable_rc6)
5012 return 0;
5013
Chris Wilsondc979972016-05-10 14:10:04 +01005014 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305015 DRM_INFO("RC6 disabled by BIOS\n");
5016 return 0;
5017 }
5018
Daniel Vetter456470e2012-08-08 23:35:40 +02005019 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005020 if (enable_rc6 >= 0) {
5021 int mask;
5022
Chris Wilsondc979972016-05-10 14:10:04 +01005023 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005024 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5025 INTEL_RC6pp_ENABLE;
5026 else
5027 mask = INTEL_RC6_ENABLE;
5028
5029 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02005030 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
5031 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005032
5033 return enable_rc6 & mask;
5034 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005035
Chris Wilsondc979972016-05-10 14:10:04 +01005036 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005037 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005038
5039 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005040}
5041
Chris Wilsondc979972016-05-10 14:10:04 +01005042static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005043{
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005044 uint32_t rp_state_cap;
5045 u32 ddcc_status = 0;
5046 int ret;
5047
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005048 /* All of these values are in units of 50MHz */
5049 dev_priv->rps.cur_freq = 0;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005050 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005051 if (IS_BROXTON(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07005052 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
5053 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5054 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5055 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5056 } else {
5057 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
5058 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5059 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5060 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5061 }
5062
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005063 /* hw_max = RP0 until we check for overclocking */
5064 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
5065
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005066 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005067 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5068 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005069 ret = sandybridge_pcode_read(dev_priv,
5070 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5071 &ddcc_status);
5072 if (0 == ret)
5073 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005074 clamp_t(u8,
5075 ((ddcc_status >> 8) & 0xff),
5076 dev_priv->rps.min_freq,
5077 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005078 }
5079
Chris Wilsondc979972016-05-10 14:10:04 +01005080 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305081 /* Store the frequency values in 16.66 MHZ units, which is
5082 the natural hardware unit for SKL */
5083 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5084 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5085 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5086 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5087 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5088 }
5089
Chris Wilsonaed242f2015-03-18 09:48:21 +00005090 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5091
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005092 /* Preserve min/max settings in case of re-init */
5093 if (dev_priv->rps.max_freq_softlimit == 0)
5094 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5095
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005096 if (dev_priv->rps.min_freq_softlimit == 0) {
Chris Wilsondc979972016-05-10 14:10:04 +01005097 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005098 dev_priv->rps.min_freq_softlimit =
Ville Syrjälä813b5e62015-03-25 19:27:16 +02005099 max_t(int, dev_priv->rps.efficient_freq,
5100 intel_freq_opcode(dev_priv, 450));
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005101 else
5102 dev_priv->rps.min_freq_softlimit =
5103 dev_priv->rps.min_freq;
5104 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005105}
5106
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005107/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005108static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005109{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005110 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5111
Chris Wilsondc979972016-05-10 14:10:04 +01005112 gen6_init_rps_frequencies(dev_priv);
Damien Lespiauba1c5542015-01-16 18:07:26 +00005113
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305114 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005115 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305116 /*
5117 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5118 * clear out the Control register just to avoid inconsitency
5119 * with debugfs interface, which will show Turbo as enabled
5120 * only and that is not expected by the User after adding the
5121 * WaGsvDisableTurbo. Apart from this there is no problem even
5122 * if the Turbo is left enabled in the Control register, as the
5123 * Up/Down interrupts would remain masked.
5124 */
Chris Wilsondc979972016-05-10 14:10:04 +01005125 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305126 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5127 return;
5128 }
5129
Akash Goel0beb0592015-03-06 11:07:20 +05305130 /* Program defaults and thresholds for RPS*/
5131 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5132 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005133
Akash Goel0beb0592015-03-06 11:07:20 +05305134 /* 1 second timeout*/
5135 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5136 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5137
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005138 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005139
Akash Goel0beb0592015-03-06 11:07:20 +05305140 /* Leaning on the below call to gen6_set_rps to program/setup the
5141 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5142 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
5143 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsondc979972016-05-10 14:10:04 +01005144 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005145
5146 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5147}
5148
Chris Wilsondc979972016-05-10 14:10:04 +01005149static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005150{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005151 struct intel_engine_cs *engine;
Zhe Wang20e49362014-11-04 17:07:05 +00005152 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005153
5154 /* 1a: Software RC state - RC0 */
5155 I915_WRITE(GEN6_RC_STATE, 0);
5156
5157 /* 1b: Get forcewake during program sequence. Although the driver
5158 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005159 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005160
5161 /* 2a: Disable RC states. */
5162 I915_WRITE(GEN6_RC_CONTROL, 0);
5163
5164 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305165
5166 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005167 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305168 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5169 else
5170 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005171 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5172 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005173 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005174 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305175
Dave Gordon1a3d1892016-05-13 15:36:30 +01005176 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305177 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5178
Zhe Wang20e49362014-11-04 17:07:05 +00005179 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005180
Zhe Wang38c23522015-01-20 12:23:04 +00005181 /* 2c: Program Coarse Power Gating Policies. */
5182 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5183 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5184
Zhe Wang20e49362014-11-04 17:07:05 +00005185 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005186 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005187 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005188 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305189 /* WaRsUseTimeoutMode */
Chris Wilsondc979972016-05-10 14:10:04 +01005190 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0) ||
5191 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305192 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305193 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5194 GEN7_RC_CTL_TO_MODE |
5195 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305196 } else {
5197 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305198 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5199 GEN6_RC_CTL_EI_MODE(1) |
5200 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305201 }
Zhe Wang20e49362014-11-04 17:07:05 +00005202
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305203 /*
5204 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305205 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305206 */
Chris Wilsondc979972016-05-10 14:10:04 +01005207 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305208 I915_WRITE(GEN9_PG_ENABLE, 0);
5209 else
5210 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5211 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005212
Mika Kuoppala59bad942015-01-16 11:34:40 +02005213 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005214}
5215
Chris Wilsondc979972016-05-10 14:10:04 +01005216static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005217{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005218 struct intel_engine_cs *engine;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005219 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005220
5221 /* 1a: Software RC state - RC0 */
5222 I915_WRITE(GEN6_RC_STATE, 0);
5223
5224 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5225 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005226 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005227
5228 /* 2a: Disable RC states. */
5229 I915_WRITE(GEN6_RC_CONTROL, 0);
5230
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005231 /* Initialize rps frequencies */
Chris Wilsondc979972016-05-10 14:10:04 +01005232 gen6_init_rps_frequencies(dev_priv);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005233
5234 /* 2b: Program RC6 thresholds.*/
5235 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5236 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5237 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005238 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005239 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005240 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005241 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005242 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5243 else
5244 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005245
5246 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005247 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005248 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005249 intel_print_rc6_info(dev_priv, rc6_mask);
5250 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005251 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5252 GEN7_RC_CTL_TO_MODE |
5253 rc6_mask);
5254 else
5255 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5256 GEN6_RC_CTL_EI_MODE(1) |
5257 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005258
5259 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005260 I915_WRITE(GEN6_RPNSWREQ,
5261 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5262 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5263 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005264 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5265 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005266
Daniel Vetter7526ed72014-09-29 15:07:19 +02005267 /* Docs recommend 900MHz, and 300 MHz respectively */
5268 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5269 dev_priv->rps.max_freq_softlimit << 24 |
5270 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005271
Daniel Vetter7526ed72014-09-29 15:07:19 +02005272 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5273 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5274 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5275 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005276
Daniel Vetter7526ed72014-09-29 15:07:19 +02005277 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005278
5279 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005280 I915_WRITE(GEN6_RP_CONTROL,
5281 GEN6_RP_MEDIA_TURBO |
5282 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5283 GEN6_RP_MEDIA_IS_GFX |
5284 GEN6_RP_ENABLE |
5285 GEN6_RP_UP_BUSY_AVG |
5286 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005287
Daniel Vetter7526ed72014-09-29 15:07:19 +02005288 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005289
Tom O'Rourkec7f31532014-11-19 14:21:54 -08005290 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsondc979972016-05-10 14:10:04 +01005291 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005292
Mika Kuoppala59bad942015-01-16 11:34:40 +02005293 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005294}
5295
Chris Wilsondc979972016-05-10 14:10:04 +01005296static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005297{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005298 struct intel_engine_cs *engine;
Ben Widawskyd060c162014-03-19 18:31:08 -07005299 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005300 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005301 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005302 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005303
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005304 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005305
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005306 /* Here begins a magic sequence of register writes to enable
5307 * auto-downclocking.
5308 *
5309 * Perhaps there might be some value in exposing these to
5310 * userspace...
5311 */
5312 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005313
5314 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005315 gtfifodbg = I915_READ(GTFIFODBG);
5316 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005317 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5318 I915_WRITE(GTFIFODBG, gtfifodbg);
5319 }
5320
Mika Kuoppala59bad942015-01-16 11:34:40 +02005321 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005322
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005323 /* Initialize rps frequencies */
Chris Wilsondc979972016-05-10 14:10:04 +01005324 gen6_init_rps_frequencies(dev_priv);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005325
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005326 /* disable the counters and set deterministic thresholds */
5327 I915_WRITE(GEN6_RC_CONTROL, 0);
5328
5329 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5330 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5331 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5332 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5333 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5334
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005335 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005336 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005337
5338 I915_WRITE(GEN6_RC_SLEEP, 0);
5339 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005340 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005341 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5342 else
5343 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005344 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005345 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5346
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005347 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005348 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005349 if (rc6_mode & INTEL_RC6_ENABLE)
5350 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5351
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005352 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005353 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005354 if (rc6_mode & INTEL_RC6p_ENABLE)
5355 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005356
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005357 if (rc6_mode & INTEL_RC6pp_ENABLE)
5358 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5359 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005360
Chris Wilsondc979972016-05-10 14:10:04 +01005361 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005362
5363 I915_WRITE(GEN6_RC_CONTROL,
5364 rc6_mask |
5365 GEN6_RC_CTL_EI_MODE(1) |
5366 GEN6_RC_CTL_HW_ENABLE);
5367
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005368 /* Power down if completely idle for over 50ms */
5369 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005370 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005371
Ben Widawsky42c05262012-09-26 10:34:00 -07005372 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07005373 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07005374 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07005375
5376 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
5377 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
5378 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07005379 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07005380 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07005381 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005382 }
5383
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005384 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsondc979972016-05-10 14:10:04 +01005385 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005386
Ben Widawsky31643d52012-09-26 10:34:01 -07005387 rc6vids = 0;
5388 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005389 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005390 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005391 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005392 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5393 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5394 rc6vids &= 0xffff00;
5395 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5396 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5397 if (ret)
5398 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5399 }
5400
Mika Kuoppala59bad942015-01-16 11:34:40 +02005401 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005402}
5403
Chris Wilsondc979972016-05-10 14:10:04 +01005404static void __gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005405{
5406 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005407 unsigned int gpu_freq;
5408 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305409 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005410 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005411 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005412
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005413 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005414
Ben Widawskyeda79642013-10-07 17:15:48 -03005415 policy = cpufreq_cpu_get(0);
5416 if (policy) {
5417 max_ia_freq = policy->cpuinfo.max_freq;
5418 cpufreq_cpu_put(policy);
5419 } else {
5420 /*
5421 * Default to measured freq if none found, PCU will ensure we
5422 * don't go over
5423 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005424 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005425 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005426
5427 /* Convert from kHz to MHz */
5428 max_ia_freq /= 1000;
5429
Ben Widawsky153b4b952013-10-22 22:05:09 -07005430 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005431 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5432 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005433
Chris Wilsondc979972016-05-10 14:10:04 +01005434 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305435 /* Convert GT frequency to 50 HZ units */
5436 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5437 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5438 } else {
5439 min_gpu_freq = dev_priv->rps.min_freq;
5440 max_gpu_freq = dev_priv->rps.max_freq;
5441 }
5442
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005443 /*
5444 * For each potential GPU frequency, load a ring frequency we'd like
5445 * to use for memory access. We do this by specifying the IA frequency
5446 * the PCU should use as a reference to determine the ring frequency.
5447 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305448 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5449 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005450 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005451
Chris Wilsondc979972016-05-10 14:10:04 +01005452 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305453 /*
5454 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5455 * No floor required for ring frequency on SKL.
5456 */
5457 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005458 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005459 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5460 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005461 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005462 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005463 ring_freq = max(min_ring_freq, ring_freq);
5464 /* leave ia_freq as the default, chosen by cpufreq */
5465 } else {
5466 /* On older processors, there is no separate ring
5467 * clock domain, so in order to boost the bandwidth
5468 * of the ring, we need to upclock the CPU (ia_freq).
5469 *
5470 * For GPU frequencies less than 750MHz,
5471 * just use the lowest ring freq.
5472 */
5473 if (gpu_freq < min_freq)
5474 ia_freq = 800;
5475 else
5476 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5477 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5478 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005479
Ben Widawsky42c05262012-09-26 10:34:00 -07005480 sandybridge_pcode_write(dev_priv,
5481 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005482 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5483 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5484 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005485 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005486}
5487
Chris Wilsondc979972016-05-10 14:10:04 +01005488void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005489{
Chris Wilsondc979972016-05-10 14:10:04 +01005490 if (!HAS_CORE_RING_FREQ(dev_priv))
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005491 return;
5492
5493 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsondc979972016-05-10 14:10:04 +01005494 __gen6_update_ring_freq(dev_priv);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005495 mutex_unlock(&dev_priv->rps.hw_lock);
5496}
5497
Ville Syrjälä03af2042014-06-28 02:03:53 +03005498static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305499{
5500 u32 val, rp0;
5501
Jani Nikula5b5929c2015-10-07 11:17:46 +03005502 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305503
Chris Wilsondc979972016-05-10 14:10:04 +01005504 switch (INTEL_INFO(dev_priv)->eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005505 case 8:
5506 /* (2 * 4) config */
5507 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5508 break;
5509 case 12:
5510 /* (2 * 6) config */
5511 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5512 break;
5513 case 16:
5514 /* (2 * 8) config */
5515 default:
5516 /* Setting (2 * 8) Min RP0 for any other combination */
5517 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5518 break;
Deepak S095acd52015-01-17 11:05:59 +05305519 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005520
5521 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5522
Deepak S2b6b3a02014-05-27 15:59:30 +05305523 return rp0;
5524}
5525
5526static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5527{
5528 u32 val, rpe;
5529
5530 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5531 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5532
5533 return rpe;
5534}
5535
Deepak S7707df42014-07-12 18:46:14 +05305536static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5537{
5538 u32 val, rp1;
5539
Jani Nikula5b5929c2015-10-07 11:17:46 +03005540 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5541 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5542
Deepak S7707df42014-07-12 18:46:14 +05305543 return rp1;
5544}
5545
Deepak Sf8f2b002014-07-10 13:16:21 +05305546static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5547{
5548 u32 val, rp1;
5549
5550 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5551
5552 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5553
5554 return rp1;
5555}
5556
Ville Syrjälä03af2042014-06-28 02:03:53 +03005557static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005558{
5559 u32 val, rp0;
5560
Jani Nikula64936252013-05-22 15:36:20 +03005561 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005562
5563 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5564 /* Clamp to max */
5565 rp0 = min_t(u32, rp0, 0xea);
5566
5567 return rp0;
5568}
5569
5570static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5571{
5572 u32 val, rpe;
5573
Jani Nikula64936252013-05-22 15:36:20 +03005574 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005575 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005576 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005577 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5578
5579 return rpe;
5580}
5581
Ville Syrjälä03af2042014-06-28 02:03:53 +03005582static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005583{
Imre Deak36146032014-12-04 18:39:35 +02005584 u32 val;
5585
5586 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5587 /*
5588 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5589 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5590 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5591 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5592 * to make sure it matches what Punit accepts.
5593 */
5594 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005595}
5596
Imre Deakae484342014-03-31 15:10:44 +03005597/* Check that the pctx buffer wasn't move under us. */
5598static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5599{
5600 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5601
5602 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5603 dev_priv->vlv_pctx->stolen->start);
5604}
5605
Deepak S38807742014-05-23 21:00:15 +05305606
5607/* Check that the pcbr address is not empty. */
5608static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5609{
5610 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5611
5612 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5613}
5614
Chris Wilsondc979972016-05-10 14:10:04 +01005615static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305616{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005617 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005618 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305619 u32 pcbr;
5620 int pctx_size = 32*1024;
5621
Deepak S38807742014-05-23 21:00:15 +05305622 pcbr = I915_READ(VLV_PCBR);
5623 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005624 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305625 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005626 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305627
5628 pctx_paddr = (paddr & (~4095));
5629 I915_WRITE(VLV_PCBR, pctx_paddr);
5630 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005631
5632 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305633}
5634
Chris Wilsondc979972016-05-10 14:10:04 +01005635static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005636{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005637 struct drm_i915_gem_object *pctx;
5638 unsigned long pctx_paddr;
5639 u32 pcbr;
5640 int pctx_size = 24*1024;
5641
Chris Wilsondc979972016-05-10 14:10:04 +01005642 mutex_lock(&dev_priv->dev->struct_mutex);
Imre Deak17b0c1f2014-02-11 21:39:06 +02005643
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005644 pcbr = I915_READ(VLV_PCBR);
5645 if (pcbr) {
5646 /* BIOS set it up already, grab the pre-alloc'd space */
5647 int pcbr_offset;
5648
5649 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
5650 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
5651 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005652 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005653 pctx_size);
5654 goto out;
5655 }
5656
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005657 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5658
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005659 /*
5660 * From the Gunit register HAS:
5661 * The Gfx driver is expected to program this register and ensure
5662 * proper allocation within Gfx stolen memory. For example, this
5663 * register should be programmed such than the PCBR range does not
5664 * overlap with other ranges, such as the frame buffer, protected
5665 * memory, or any other relevant ranges.
5666 */
Chris Wilsondc979972016-05-10 14:10:04 +01005667 pctx = i915_gem_object_create_stolen(dev_priv->dev, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005668 if (!pctx) {
5669 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005670 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005671 }
5672
5673 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5674 I915_WRITE(VLV_PCBR, pctx_paddr);
5675
5676out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005677 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005678 dev_priv->vlv_pctx = pctx;
Chris Wilsondc979972016-05-10 14:10:04 +01005679 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005680}
5681
Chris Wilsondc979972016-05-10 14:10:04 +01005682static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005683{
Imre Deakae484342014-03-31 15:10:44 +03005684 if (WARN_ON(!dev_priv->vlv_pctx))
5685 return;
5686
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005687 drm_gem_object_unreference_unlocked(&dev_priv->vlv_pctx->base);
Imre Deakae484342014-03-31 15:10:44 +03005688 dev_priv->vlv_pctx = NULL;
5689}
5690
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005691static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5692{
5693 dev_priv->rps.gpll_ref_freq =
5694 vlv_get_cck_clock(dev_priv, "GPLL ref",
5695 CCK_GPLL_CLOCK_CONTROL,
5696 dev_priv->czclk_freq);
5697
5698 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5699 dev_priv->rps.gpll_ref_freq);
5700}
5701
Chris Wilsondc979972016-05-10 14:10:04 +01005702static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005703{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005704 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005705
Chris Wilsondc979972016-05-10 14:10:04 +01005706 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005707
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005708 vlv_init_gpll_ref_freq(dev_priv);
5709
Imre Deak4e805192014-04-14 20:24:41 +03005710 mutex_lock(&dev_priv->rps.hw_lock);
5711
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005712 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5713 switch ((val >> 6) & 3) {
5714 case 0:
5715 case 1:
5716 dev_priv->mem_freq = 800;
5717 break;
5718 case 2:
5719 dev_priv->mem_freq = 1066;
5720 break;
5721 case 3:
5722 dev_priv->mem_freq = 1333;
5723 break;
5724 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005725 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005726
Imre Deak4e805192014-04-14 20:24:41 +03005727 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5728 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5729 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005730 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005731 dev_priv->rps.max_freq);
5732
5733 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5734 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005735 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005736 dev_priv->rps.efficient_freq);
5737
Deepak Sf8f2b002014-07-10 13:16:21 +05305738 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5739 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005740 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305741 dev_priv->rps.rp1_freq);
5742
Imre Deak4e805192014-04-14 20:24:41 +03005743 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5744 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005745 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005746 dev_priv->rps.min_freq);
5747
Chris Wilsonaed242f2015-03-18 09:48:21 +00005748 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5749
Imre Deak4e805192014-04-14 20:24:41 +03005750 /* Preserve min/max settings in case of re-init */
5751 if (dev_priv->rps.max_freq_softlimit == 0)
5752 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5753
5754 if (dev_priv->rps.min_freq_softlimit == 0)
5755 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5756
5757 mutex_unlock(&dev_priv->rps.hw_lock);
5758}
5759
Chris Wilsondc979972016-05-10 14:10:04 +01005760static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305761{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005762 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305763
Chris Wilsondc979972016-05-10 14:10:04 +01005764 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305765
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005766 vlv_init_gpll_ref_freq(dev_priv);
5767
Deepak S2b6b3a02014-05-27 15:59:30 +05305768 mutex_lock(&dev_priv->rps.hw_lock);
5769
Ville Syrjäläa5805162015-05-26 20:42:30 +03005770 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005771 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005772 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005773
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005774 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005775 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005776 dev_priv->mem_freq = 2000;
5777 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005778 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005779 dev_priv->mem_freq = 1600;
5780 break;
5781 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005782 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005783
Deepak S2b6b3a02014-05-27 15:59:30 +05305784 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5785 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5786 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005787 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305788 dev_priv->rps.max_freq);
5789
5790 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5791 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005792 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305793 dev_priv->rps.efficient_freq);
5794
Deepak S7707df42014-07-12 18:46:14 +05305795 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5796 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005797 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305798 dev_priv->rps.rp1_freq);
5799
Deepak S5b7c91b2015-05-09 18:15:46 +05305800 /* PUnit validated range is only [RPe, RP0] */
5801 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305802 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005803 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305804 dev_priv->rps.min_freq);
5805
Ville Syrjälä1c147622014-08-18 14:42:43 +03005806 WARN_ONCE((dev_priv->rps.max_freq |
5807 dev_priv->rps.efficient_freq |
5808 dev_priv->rps.rp1_freq |
5809 dev_priv->rps.min_freq) & 1,
5810 "Odd GPU freq values\n");
5811
Chris Wilsonaed242f2015-03-18 09:48:21 +00005812 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5813
Deepak S2b6b3a02014-05-27 15:59:30 +05305814 /* Preserve min/max settings in case of re-init */
5815 if (dev_priv->rps.max_freq_softlimit == 0)
5816 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5817
5818 if (dev_priv->rps.min_freq_softlimit == 0)
5819 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5820
5821 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305822}
5823
Chris Wilsondc979972016-05-10 14:10:04 +01005824static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005825{
Chris Wilsondc979972016-05-10 14:10:04 +01005826 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005827}
5828
Chris Wilsondc979972016-05-10 14:10:04 +01005829static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305830{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005831 struct intel_engine_cs *engine;
Deepak S2b6b3a02014-05-27 15:59:30 +05305832 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305833
5834 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5835
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005836 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
5837 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05305838 if (gtfifodbg) {
5839 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5840 gtfifodbg);
5841 I915_WRITE(GTFIFODBG, gtfifodbg);
5842 }
5843
5844 cherryview_check_pctx(dev_priv);
5845
5846 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5847 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005848 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305849
Ville Syrjälä160614a2015-01-19 13:50:47 +02005850 /* Disable RC states. */
5851 I915_WRITE(GEN6_RC_CONTROL, 0);
5852
Deepak S38807742014-05-23 21:00:15 +05305853 /* 2a: Program RC6 thresholds.*/
5854 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5855 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5856 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5857
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005858 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005859 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05305860 I915_WRITE(GEN6_RC_SLEEP, 0);
5861
Deepak Sf4f71c72015-03-28 15:23:35 +05305862 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5863 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305864
5865 /* allows RC6 residency counter to work */
5866 I915_WRITE(VLV_COUNTER_CONTROL,
5867 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
5868 VLV_MEDIA_RC6_COUNT_EN |
5869 VLV_RENDER_RC6_COUNT_EN));
5870
5871 /* For now we assume BIOS is allocating and populating the PCBR */
5872 pcbr = I915_READ(VLV_PCBR);
5873
Deepak S38807742014-05-23 21:00:15 +05305874 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005875 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
5876 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02005877 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05305878
5879 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
5880
Deepak S2b6b3a02014-05-27 15:59:30 +05305881 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02005882 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05305883 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5884 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5885 I915_WRITE(GEN6_RP_UP_EI, 66000);
5886 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5887
5888 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5889
5890 /* 5: Enable RPS */
5891 I915_WRITE(GEN6_RP_CONTROL,
5892 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02005893 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05305894 GEN6_RP_ENABLE |
5895 GEN6_RP_UP_BUSY_AVG |
5896 GEN6_RP_DOWN_IDLE_AVG);
5897
Deepak S3ef62342015-04-29 08:36:24 +05305898 /* Setting Fixed Bias */
5899 val = VLV_OVERRIDE_EN |
5900 VLV_SOC_TDP_EN |
5901 CHV_BIAS_CPU_50_SOC_50;
5902 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5903
Deepak S2b6b3a02014-05-27 15:59:30 +05305904 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5905
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005906 /* RPS code assumes GPLL is used */
5907 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5908
Jani Nikula742f4912015-09-03 11:16:09 +03005909 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05305910 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5911
5912 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
5913 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005914 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305915 dev_priv->rps.cur_freq);
5916
5917 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä5fd9f522016-03-04 21:43:03 +02005918 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
5919 dev_priv->rps.idle_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05305920
Chris Wilsondc979972016-05-10 14:10:04 +01005921 valleyview_set_rps(dev_priv, dev_priv->rps.idle_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05305922
Mika Kuoppala59bad942015-01-16 11:34:40 +02005923 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305924}
5925
Chris Wilsondc979972016-05-10 14:10:04 +01005926static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005927{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005928 struct intel_engine_cs *engine;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07005929 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005930
5931 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5932
Imre Deakae484342014-03-31 15:10:44 +03005933 valleyview_check_pctx(dev_priv);
5934
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005935 gtfifodbg = I915_READ(GTFIFODBG);
5936 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07005937 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5938 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005939 I915_WRITE(GTFIFODBG, gtfifodbg);
5940 }
5941
Deepak Sc8d9a592013-11-23 14:55:42 +05305942 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005943 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005944
Ville Syrjälä160614a2015-01-19 13:50:47 +02005945 /* Disable RC states. */
5946 I915_WRITE(GEN6_RC_CONTROL, 0);
5947
Ville Syrjäläcad725f2015-01-19 13:50:48 +02005948 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005949 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5950 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5951 I915_WRITE(GEN6_RP_UP_EI, 66000);
5952 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5953
5954 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5955
5956 I915_WRITE(GEN6_RP_CONTROL,
5957 GEN6_RP_MEDIA_TURBO |
5958 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5959 GEN6_RP_MEDIA_IS_GFX |
5960 GEN6_RP_ENABLE |
5961 GEN6_RP_UP_BUSY_AVG |
5962 GEN6_RP_DOWN_IDLE_CONT);
5963
5964 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
5965 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5966 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5967
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005968 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005969 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005970
Jesse Barnes2f0aa302013-11-15 09:32:11 -08005971 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005972
5973 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07005974 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04005975 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
5976 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07005977 VLV_MEDIA_RC6_COUNT_EN |
5978 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04005979
Chris Wilsondc979972016-05-10 14:10:04 +01005980 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005981 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07005982
Chris Wilsondc979972016-05-10 14:10:04 +01005983 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07005984
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005985 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005986
Deepak S3ef62342015-04-29 08:36:24 +05305987 /* Setting Fixed Bias */
5988 val = VLV_OVERRIDE_EN |
5989 VLV_SOC_TDP_EN |
5990 VLV_BIAS_CPU_125_SOC_875;
5991 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5992
Jani Nikula64936252013-05-22 15:36:20 +03005993 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005994
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005995 /* RPS code assumes GPLL is used */
5996 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5997
Jani Nikula742f4912015-09-03 11:16:09 +03005998 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07005999 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6000
Ben Widawskyb39fb292014-03-19 18:31:11 -07006001 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03006002 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006003 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07006004 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006005
Ville Syrjälä73008b92013-06-25 19:21:01 +03006006 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä5fd9f522016-03-04 21:43:03 +02006007 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
6008 dev_priv->rps.idle_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006009
Chris Wilsondc979972016-05-10 14:10:04 +01006010 valleyview_set_rps(dev_priv, dev_priv->rps.idle_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006011
Mika Kuoppala59bad942015-01-16 11:34:40 +02006012 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006013}
6014
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006015static unsigned long intel_pxfreq(u32 vidfreq)
6016{
6017 unsigned long freq;
6018 int div = (vidfreq & 0x3f0000) >> 16;
6019 int post = (vidfreq & 0x3000) >> 12;
6020 int pre = (vidfreq & 0x7);
6021
6022 if (!pre)
6023 return 0;
6024
6025 freq = ((div * 133333) / ((1<<post) * pre));
6026
6027 return freq;
6028}
6029
Daniel Vettereb48eb02012-04-26 23:28:12 +02006030static const struct cparams {
6031 u16 i;
6032 u16 t;
6033 u16 m;
6034 u16 c;
6035} cparams[] = {
6036 { 1, 1333, 301, 28664 },
6037 { 1, 1066, 294, 24460 },
6038 { 1, 800, 294, 25192 },
6039 { 0, 1333, 276, 27605 },
6040 { 0, 1066, 276, 27605 },
6041 { 0, 800, 231, 23784 },
6042};
6043
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006044static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006045{
6046 u64 total_count, diff, ret;
6047 u32 count1, count2, count3, m = 0, c = 0;
6048 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6049 int i;
6050
Daniel Vetter02d71952012-08-09 16:44:54 +02006051 assert_spin_locked(&mchdev_lock);
6052
Daniel Vetter20e4d402012-08-08 23:35:39 +02006053 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006054
6055 /* Prevent division-by-zero if we are asking too fast.
6056 * Also, we don't get interesting results if we are polling
6057 * faster than once in 10ms, so just return the saved value
6058 * in such cases.
6059 */
6060 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006061 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006062
6063 count1 = I915_READ(DMIEC);
6064 count2 = I915_READ(DDREC);
6065 count3 = I915_READ(CSIEC);
6066
6067 total_count = count1 + count2 + count3;
6068
6069 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006070 if (total_count < dev_priv->ips.last_count1) {
6071 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006072 diff += total_count;
6073 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006074 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006075 }
6076
6077 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006078 if (cparams[i].i == dev_priv->ips.c_m &&
6079 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006080 m = cparams[i].m;
6081 c = cparams[i].c;
6082 break;
6083 }
6084 }
6085
6086 diff = div_u64(diff, diff1);
6087 ret = ((m * diff) + c);
6088 ret = div_u64(ret, 10);
6089
Daniel Vetter20e4d402012-08-08 23:35:39 +02006090 dev_priv->ips.last_count1 = total_count;
6091 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006092
Daniel Vetter20e4d402012-08-08 23:35:39 +02006093 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006094
6095 return ret;
6096}
6097
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006098unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6099{
6100 unsigned long val;
6101
Chris Wilsondc979972016-05-10 14:10:04 +01006102 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006103 return 0;
6104
6105 spin_lock_irq(&mchdev_lock);
6106
6107 val = __i915_chipset_val(dev_priv);
6108
6109 spin_unlock_irq(&mchdev_lock);
6110
6111 return val;
6112}
6113
Daniel Vettereb48eb02012-04-26 23:28:12 +02006114unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6115{
6116 unsigned long m, x, b;
6117 u32 tsfs;
6118
6119 tsfs = I915_READ(TSFS);
6120
6121 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6122 x = I915_READ8(TR1);
6123
6124 b = tsfs & TSFS_INTR_MASK;
6125
6126 return ((m * x) / 127) - b;
6127}
6128
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006129static int _pxvid_to_vd(u8 pxvid)
6130{
6131 if (pxvid == 0)
6132 return 0;
6133
6134 if (pxvid >= 8 && pxvid < 31)
6135 pxvid = 31;
6136
6137 return (pxvid + 2) * 125;
6138}
6139
6140static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006141{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006142 const int vd = _pxvid_to_vd(pxvid);
6143 const int vm = vd - 1125;
6144
Chris Wilsondc979972016-05-10 14:10:04 +01006145 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006146 return vm > 0 ? vm : 0;
6147
6148 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006149}
6150
Daniel Vetter02d71952012-08-09 16:44:54 +02006151static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006152{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006153 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006154 u32 count;
6155
Daniel Vetter02d71952012-08-09 16:44:54 +02006156 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006157
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006158 now = ktime_get_raw_ns();
6159 diffms = now - dev_priv->ips.last_time2;
6160 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006161
6162 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006163 if (!diffms)
6164 return;
6165
6166 count = I915_READ(GFXEC);
6167
Daniel Vetter20e4d402012-08-08 23:35:39 +02006168 if (count < dev_priv->ips.last_count2) {
6169 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006170 diff += count;
6171 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006172 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006173 }
6174
Daniel Vetter20e4d402012-08-08 23:35:39 +02006175 dev_priv->ips.last_count2 = count;
6176 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006177
6178 /* More magic constants... */
6179 diff = diff * 1181;
6180 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006181 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006182}
6183
Daniel Vetter02d71952012-08-09 16:44:54 +02006184void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6185{
Chris Wilsondc979972016-05-10 14:10:04 +01006186 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006187 return;
6188
Daniel Vetter92703882012-08-09 16:46:01 +02006189 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006190
6191 __i915_update_gfx_val(dev_priv);
6192
Daniel Vetter92703882012-08-09 16:46:01 +02006193 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006194}
6195
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006196static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006197{
6198 unsigned long t, corr, state1, corr2, state2;
6199 u32 pxvid, ext_v;
6200
Daniel Vetter02d71952012-08-09 16:44:54 +02006201 assert_spin_locked(&mchdev_lock);
6202
Ville Syrjälä616847e2015-09-18 20:03:19 +03006203 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006204 pxvid = (pxvid >> 24) & 0x7f;
6205 ext_v = pvid_to_extvid(dev_priv, pxvid);
6206
6207 state1 = ext_v;
6208
6209 t = i915_mch_val(dev_priv);
6210
6211 /* Revel in the empirically derived constants */
6212
6213 /* Correction factor in 1/100000 units */
6214 if (t > 80)
6215 corr = ((t * 2349) + 135940);
6216 else if (t >= 50)
6217 corr = ((t * 964) + 29317);
6218 else /* < 50 */
6219 corr = ((t * 301) + 1004);
6220
6221 corr = corr * ((150142 * state1) / 10000 - 78642);
6222 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006223 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006224
6225 state2 = (corr2 * state1) / 10000;
6226 state2 /= 100; /* convert to mW */
6227
Daniel Vetter02d71952012-08-09 16:44:54 +02006228 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006229
Daniel Vetter20e4d402012-08-08 23:35:39 +02006230 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006231}
6232
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006233unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6234{
6235 unsigned long val;
6236
Chris Wilsondc979972016-05-10 14:10:04 +01006237 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006238 return 0;
6239
6240 spin_lock_irq(&mchdev_lock);
6241
6242 val = __i915_gfx_val(dev_priv);
6243
6244 spin_unlock_irq(&mchdev_lock);
6245
6246 return val;
6247}
6248
Daniel Vettereb48eb02012-04-26 23:28:12 +02006249/**
6250 * i915_read_mch_val - return value for IPS use
6251 *
6252 * Calculate and return a value for the IPS driver to use when deciding whether
6253 * we have thermal and power headroom to increase CPU or GPU power budget.
6254 */
6255unsigned long i915_read_mch_val(void)
6256{
6257 struct drm_i915_private *dev_priv;
6258 unsigned long chipset_val, graphics_val, ret = 0;
6259
Daniel Vetter92703882012-08-09 16:46:01 +02006260 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006261 if (!i915_mch_dev)
6262 goto out_unlock;
6263 dev_priv = i915_mch_dev;
6264
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006265 chipset_val = __i915_chipset_val(dev_priv);
6266 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006267
6268 ret = chipset_val + graphics_val;
6269
6270out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006271 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006272
6273 return ret;
6274}
6275EXPORT_SYMBOL_GPL(i915_read_mch_val);
6276
6277/**
6278 * i915_gpu_raise - raise GPU frequency limit
6279 *
6280 * Raise the limit; IPS indicates we have thermal headroom.
6281 */
6282bool i915_gpu_raise(void)
6283{
6284 struct drm_i915_private *dev_priv;
6285 bool ret = true;
6286
Daniel Vetter92703882012-08-09 16:46:01 +02006287 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006288 if (!i915_mch_dev) {
6289 ret = false;
6290 goto out_unlock;
6291 }
6292 dev_priv = i915_mch_dev;
6293
Daniel Vetter20e4d402012-08-08 23:35:39 +02006294 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6295 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006296
6297out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006298 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006299
6300 return ret;
6301}
6302EXPORT_SYMBOL_GPL(i915_gpu_raise);
6303
6304/**
6305 * i915_gpu_lower - lower GPU frequency limit
6306 *
6307 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6308 * frequency maximum.
6309 */
6310bool i915_gpu_lower(void)
6311{
6312 struct drm_i915_private *dev_priv;
6313 bool ret = true;
6314
Daniel Vetter92703882012-08-09 16:46:01 +02006315 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006316 if (!i915_mch_dev) {
6317 ret = false;
6318 goto out_unlock;
6319 }
6320 dev_priv = i915_mch_dev;
6321
Daniel Vetter20e4d402012-08-08 23:35:39 +02006322 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6323 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006324
6325out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006326 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006327
6328 return ret;
6329}
6330EXPORT_SYMBOL_GPL(i915_gpu_lower);
6331
6332/**
6333 * i915_gpu_busy - indicate GPU business to IPS
6334 *
6335 * Tell the IPS driver whether or not the GPU is busy.
6336 */
6337bool i915_gpu_busy(void)
6338{
6339 struct drm_i915_private *dev_priv;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006340 struct intel_engine_cs *engine;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006341 bool ret = false;
6342
Daniel Vetter92703882012-08-09 16:46:01 +02006343 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006344 if (!i915_mch_dev)
6345 goto out_unlock;
6346 dev_priv = i915_mch_dev;
6347
Dave Gordonb4ac5af2016-03-24 11:20:38 +00006348 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006349 ret |= !list_empty(&engine->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006350
6351out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006352 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006353
6354 return ret;
6355}
6356EXPORT_SYMBOL_GPL(i915_gpu_busy);
6357
6358/**
6359 * i915_gpu_turbo_disable - disable graphics turbo
6360 *
6361 * Disable graphics turbo by resetting the max frequency and setting the
6362 * current frequency to the default.
6363 */
6364bool i915_gpu_turbo_disable(void)
6365{
6366 struct drm_i915_private *dev_priv;
6367 bool ret = true;
6368
Daniel Vetter92703882012-08-09 16:46:01 +02006369 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006370 if (!i915_mch_dev) {
6371 ret = false;
6372 goto out_unlock;
6373 }
6374 dev_priv = i915_mch_dev;
6375
Daniel Vetter20e4d402012-08-08 23:35:39 +02006376 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006378 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006379 ret = false;
6380
6381out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006382 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006383
6384 return ret;
6385}
6386EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6387
6388/**
6389 * Tells the intel_ips driver that the i915 driver is now loaded, if
6390 * IPS got loaded first.
6391 *
6392 * This awkward dance is so that neither module has to depend on the
6393 * other in order for IPS to do the appropriate communication of
6394 * GPU turbo limits to i915.
6395 */
6396static void
6397ips_ping_for_i915_load(void)
6398{
6399 void (*link)(void);
6400
6401 link = symbol_get(ips_link_to_i915_driver);
6402 if (link) {
6403 link();
6404 symbol_put(ips_link_to_i915_driver);
6405 }
6406}
6407
6408void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6409{
Daniel Vetter02d71952012-08-09 16:44:54 +02006410 /* We only register the i915 ips part with intel-ips once everything is
6411 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006412 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006413 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006414 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006415
6416 ips_ping_for_i915_load();
6417}
6418
6419void intel_gpu_ips_teardown(void)
6420{
Daniel Vetter92703882012-08-09 16:46:01 +02006421 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006422 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006423 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006424}
Deepak S76c3552f2014-01-30 23:08:16 +05306425
Chris Wilsondc979972016-05-10 14:10:04 +01006426static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006427{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006428 u32 lcfuse;
6429 u8 pxw[16];
6430 int i;
6431
6432 /* Disable to program */
6433 I915_WRITE(ECR, 0);
6434 POSTING_READ(ECR);
6435
6436 /* Program energy weights for various events */
6437 I915_WRITE(SDEW, 0x15040d00);
6438 I915_WRITE(CSIEW0, 0x007f0000);
6439 I915_WRITE(CSIEW1, 0x1e220004);
6440 I915_WRITE(CSIEW2, 0x04000004);
6441
6442 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006443 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006444 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006445 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006446
6447 /* Program P-state weights to account for frequency power adjustment */
6448 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006449 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006450 unsigned long freq = intel_pxfreq(pxvidfreq);
6451 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6452 PXVFREQ_PX_SHIFT;
6453 unsigned long val;
6454
6455 val = vid * vid;
6456 val *= (freq / 1000);
6457 val *= 255;
6458 val /= (127*127*900);
6459 if (val > 0xff)
6460 DRM_ERROR("bad pxval: %ld\n", val);
6461 pxw[i] = val;
6462 }
6463 /* Render standby states get 0 weight */
6464 pxw[14] = 0;
6465 pxw[15] = 0;
6466
6467 for (i = 0; i < 4; i++) {
6468 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6469 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006470 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006471 }
6472
6473 /* Adjust magic regs to magic values (more experimental results) */
6474 I915_WRITE(OGW0, 0);
6475 I915_WRITE(OGW1, 0);
6476 I915_WRITE(EG0, 0x00007f00);
6477 I915_WRITE(EG1, 0x0000000e);
6478 I915_WRITE(EG2, 0x000e0000);
6479 I915_WRITE(EG3, 0x68000300);
6480 I915_WRITE(EG4, 0x42000000);
6481 I915_WRITE(EG5, 0x00140031);
6482 I915_WRITE(EG6, 0);
6483 I915_WRITE(EG7, 0);
6484
6485 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006486 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006487
6488 /* Enable PMON + select events */
6489 I915_WRITE(ECR, 0x80000019);
6490
6491 lcfuse = I915_READ(LCFUSE02);
6492
Daniel Vetter20e4d402012-08-08 23:35:39 +02006493 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006494}
6495
Chris Wilsondc979972016-05-10 14:10:04 +01006496void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006497{
Imre Deakb268c692015-12-15 20:10:31 +02006498 /*
6499 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6500 * requirement.
6501 */
6502 if (!i915.enable_rc6) {
6503 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6504 intel_runtime_pm_get(dev_priv);
6505 }
Imre Deake6069ca2014-04-18 16:01:02 +03006506
Chris Wilsondc979972016-05-10 14:10:04 +01006507 if (IS_CHERRYVIEW(dev_priv))
6508 cherryview_init_gt_powersave(dev_priv);
6509 else if (IS_VALLEYVIEW(dev_priv))
6510 valleyview_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006511}
6512
Chris Wilsondc979972016-05-10 14:10:04 +01006513void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006514{
Chris Wilsondc979972016-05-10 14:10:04 +01006515 if (IS_CHERRYVIEW(dev_priv))
Deepak S38807742014-05-23 21:00:15 +05306516 return;
Chris Wilsondc979972016-05-10 14:10:04 +01006517 else if (IS_VALLEYVIEW(dev_priv))
6518 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006519
6520 if (!i915.enable_rc6)
6521 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006522}
6523
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006524static void gen6_suspend_rps(struct drm_i915_private *dev_priv)
Imre Deakdbea3ce2014-12-15 18:59:28 +02006525{
Imre Deakdbea3ce2014-12-15 18:59:28 +02006526 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
6527
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006528 gen6_disable_rps_interrupts(dev_priv);
Imre Deakdbea3ce2014-12-15 18:59:28 +02006529}
6530
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006531/**
6532 * intel_suspend_gt_powersave - suspend PM work and helper threads
Chris Wilsondc979972016-05-10 14:10:04 +01006533 * @dev_priv: i915 device
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006534 *
6535 * We don't want to disable RC6 or other features here, we just want
6536 * to make sure any work we've queued has finished and won't bother
6537 * us while we're suspended.
6538 */
Chris Wilsondc979972016-05-10 14:10:04 +01006539void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006540{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006541 if (INTEL_GEN(dev_priv) < 6)
Imre Deakd4d70aa2014-11-19 15:30:04 +02006542 return;
6543
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006544 gen6_suspend_rps(dev_priv);
Deepak Sb47adc12014-06-20 20:03:02 +05306545
6546 /* Force GPU to min freq during suspend */
6547 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006548}
6549
Chris Wilsondc979972016-05-10 14:10:04 +01006550void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006551{
Chris Wilsondc979972016-05-10 14:10:04 +01006552 if (IS_IRONLAKE_M(dev_priv)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006553 ironlake_disable_drps(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006554 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6555 intel_suspend_gt_powersave(dev_priv);
Imre Deake4948372014-05-12 18:35:04 +03006556
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006557 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsondc979972016-05-10 14:10:04 +01006558 if (INTEL_INFO(dev_priv)->gen >= 9) {
6559 gen9_disable_rc6(dev_priv);
6560 gen9_disable_rps(dev_priv);
6561 } else if (IS_CHERRYVIEW(dev_priv))
6562 cherryview_disable_rps(dev_priv);
6563 else if (IS_VALLEYVIEW(dev_priv))
6564 valleyview_disable_rps(dev_priv);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006565 else
Chris Wilsondc979972016-05-10 14:10:04 +01006566 gen6_disable_rps(dev_priv);
Imre Deake5347702014-11-19 15:30:02 +02006567
Chris Wilsonc0951f02013-10-10 21:58:50 +01006568 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006569 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02006570 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006571}
6572
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006573static void intel_gen6_powersave_work(struct work_struct *work)
6574{
6575 struct drm_i915_private *dev_priv =
6576 container_of(work, struct drm_i915_private,
6577 rps.delayed_resume_work.work);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006578
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006579 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006580
Chris Wilsondc979972016-05-10 14:10:04 +01006581 gen6_reset_rps_interrupts(dev_priv);
Imre Deak3cc134e2014-11-19 15:30:03 +02006582
Chris Wilsondc979972016-05-10 14:10:04 +01006583 if (IS_CHERRYVIEW(dev_priv)) {
6584 cherryview_enable_rps(dev_priv);
6585 } else if (IS_VALLEYVIEW(dev_priv)) {
6586 valleyview_enable_rps(dev_priv);
6587 } else if (INTEL_INFO(dev_priv)->gen >= 9) {
6588 gen9_enable_rc6(dev_priv);
6589 gen9_enable_rps(dev_priv);
6590 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
6591 __gen6_update_ring_freq(dev_priv);
6592 } else if (IS_BROADWELL(dev_priv)) {
6593 gen8_enable_rps(dev_priv);
6594 __gen6_update_ring_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006595 } else {
Chris Wilsondc979972016-05-10 14:10:04 +01006596 gen6_enable_rps(dev_priv);
6597 __gen6_update_ring_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006598 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006599
6600 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6601 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6602
6603 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6604 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6605
Chris Wilsonc0951f02013-10-10 21:58:50 +01006606 dev_priv->rps.enabled = true;
Imre Deak3cc134e2014-11-19 15:30:03 +02006607
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006608 gen6_enable_rps_interrupts(dev_priv);
Imre Deak3cc134e2014-11-19 15:30:03 +02006609
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006610 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03006611
6612 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006613}
6614
Chris Wilsondc979972016-05-10 14:10:04 +01006615void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006616{
Yu Zhangf61018b2015-02-10 19:05:52 +08006617 /* Powersaving is controlled by the host when inside a VM */
Chris Wilsonc0336662016-05-06 15:40:21 +01006618 if (intel_vgpu_active(dev_priv))
Yu Zhangf61018b2015-02-10 19:05:52 +08006619 return;
6620
Chris Wilsondc979972016-05-10 14:10:04 +01006621 if (IS_IRONLAKE_M(dev_priv)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006622 ironlake_enable_drps(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006623 mutex_lock(&dev_priv->dev->struct_mutex);
6624 intel_init_emon(dev_priv);
6625 mutex_unlock(&dev_priv->dev->struct_mutex);
6626 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006627 /*
6628 * PCU communication is slow and this doesn't need to be
6629 * done at any specific time, so do this out of our fast path
6630 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03006631 *
6632 * We depend on the HW RC6 power context save/restore
6633 * mechanism when entering D3 through runtime PM suspend. So
6634 * disable RPM until RPS/RC6 is properly setup. We can only
6635 * get here via the driver load/system resume/runtime resume
6636 * paths, so the _noresume version is enough (and in case of
6637 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006638 */
Imre Deakc6df39b2014-04-14 20:24:29 +03006639 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
6640 round_jiffies_up_relative(HZ)))
6641 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006642 }
6643}
6644
Chris Wilsondc979972016-05-10 14:10:04 +01006645void intel_reset_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakc6df39b2014-04-14 20:24:29 +03006646{
Chris Wilsondc979972016-05-10 14:10:04 +01006647 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deakdbea3ce2014-12-15 18:59:28 +02006648 return;
6649
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006650 gen6_suspend_rps(dev_priv);
Imre Deakc6df39b2014-04-14 20:24:29 +03006651 dev_priv->rps.enabled = false;
Imre Deakc6df39b2014-04-14 20:24:29 +03006652}
6653
Daniel Vetter3107bd42012-10-31 22:52:31 +01006654static void ibx_init_clock_gating(struct drm_device *dev)
6655{
6656 struct drm_i915_private *dev_priv = dev->dev_private;
6657
6658 /*
6659 * On Ibex Peak and Cougar Point, we need to disable clock
6660 * gating for the panel power sequencer or it will fail to
6661 * start up when no ports are active.
6662 */
6663 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6664}
6665
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006666static void g4x_disable_trickle_feed(struct drm_device *dev)
6667{
6668 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006669 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006670
Damien Lespiau055e3932014-08-18 13:49:10 +01006671 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006672 I915_WRITE(DSPCNTR(pipe),
6673 I915_READ(DSPCNTR(pipe)) |
6674 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006675
6676 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6677 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006678 }
6679}
6680
Ville Syrjälä017636c2013-12-05 15:51:37 +02006681static void ilk_init_lp_watermarks(struct drm_device *dev)
6682{
6683 struct drm_i915_private *dev_priv = dev->dev_private;
6684
6685 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6686 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6687 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6688
6689 /*
6690 * Don't touch WM1S_LP_EN here.
6691 * Doing so could cause underruns.
6692 */
6693}
6694
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006695static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006696{
6697 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006698 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006699
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006700 /*
6701 * Required for FBC
6702 * WaFbcDisableDpfcClockGating:ilk
6703 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006704 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6705 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6706 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006707
6708 I915_WRITE(PCH_3DCGDIS0,
6709 MARIUNIT_CLOCK_GATE_DISABLE |
6710 SVSMUNIT_CLOCK_GATE_DISABLE);
6711 I915_WRITE(PCH_3DCGDIS1,
6712 VFMUNIT_CLOCK_GATE_DISABLE);
6713
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006714 /*
6715 * According to the spec the following bits should be set in
6716 * order to enable memory self-refresh
6717 * The bit 22/21 of 0x42004
6718 * The bit 5 of 0x42020
6719 * The bit 15 of 0x45000
6720 */
6721 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6722 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6723 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006724 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006725 I915_WRITE(DISP_ARB_CTL,
6726 (I915_READ(DISP_ARB_CTL) |
6727 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006728
6729 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006730
6731 /*
6732 * Based on the document from hardware guys the following bits
6733 * should be set unconditionally in order to enable FBC.
6734 * The bit 22 of 0x42000
6735 * The bit 22 of 0x42004
6736 * The bit 7,8,9 of 0x42020.
6737 */
6738 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006739 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006740 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6741 I915_READ(ILK_DISPLAY_CHICKEN1) |
6742 ILK_FBCQ_DIS);
6743 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6744 I915_READ(ILK_DISPLAY_CHICKEN2) |
6745 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006746 }
6747
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006748 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6749
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006750 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6751 I915_READ(ILK_DISPLAY_CHICKEN2) |
6752 ILK_ELPIN_409_SELECT);
6753 I915_WRITE(_3D_CHICKEN2,
6754 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6755 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006756
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006757 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006758 I915_WRITE(CACHE_MODE_0,
6759 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006760
Akash Goel4e046322014-04-04 17:14:38 +05306761 /* WaDisable_RenderCache_OperationalFlush:ilk */
6762 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6763
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006764 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006765
Daniel Vetter3107bd42012-10-31 22:52:31 +01006766 ibx_init_clock_gating(dev);
6767}
6768
6769static void cpt_init_clock_gating(struct drm_device *dev)
6770{
6771 struct drm_i915_private *dev_priv = dev->dev_private;
6772 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006773 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006774
6775 /*
6776 * On Ibex Peak and Cougar Point, we need to disable clock
6777 * gating for the panel power sequencer or it will fail to
6778 * start up when no ports are active.
6779 */
Jesse Barnescd664072013-10-02 10:34:19 -07006780 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6781 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6782 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006783 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6784 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006785 /* The below fixes the weird display corruption, a few pixels shifted
6786 * downward, on (only) LVDS of some HP laptops with IVY.
6787 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006788 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006789 val = I915_READ(TRANS_CHICKEN2(pipe));
6790 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6791 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006792 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006793 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006794 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6795 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6796 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006797 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6798 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006799 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006800 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006801 I915_WRITE(TRANS_CHICKEN1(pipe),
6802 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6803 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006804}
6805
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006806static void gen6_check_mch_setup(struct drm_device *dev)
6807{
6808 struct drm_i915_private *dev_priv = dev->dev_private;
6809 uint32_t tmp;
6810
6811 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006812 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6813 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6814 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006815}
6816
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006817static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006818{
6819 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006820 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006821
Damien Lespiau231e54f2012-10-19 17:55:41 +01006822 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006823
6824 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6825 I915_READ(ILK_DISPLAY_CHICKEN2) |
6826 ILK_ELPIN_409_SELECT);
6827
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006828 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006829 I915_WRITE(_3D_CHICKEN,
6830 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6831
Akash Goel4e046322014-04-04 17:14:38 +05306832 /* WaDisable_RenderCache_OperationalFlush:snb */
6833 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6834
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006835 /*
6836 * BSpec recoomends 8x4 when MSAA is used,
6837 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006838 *
6839 * Note that PS/WM thread counts depend on the WIZ hashing
6840 * disable bit, which we don't touch here, but it's good
6841 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006842 */
6843 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006844 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006845
Ville Syrjälä017636c2013-12-05 15:51:37 +02006846 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006847
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006848 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006849 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006850
6851 I915_WRITE(GEN6_UCGCTL1,
6852 I915_READ(GEN6_UCGCTL1) |
6853 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6854 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6855
6856 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6857 * gating disable must be set. Failure to set it results in
6858 * flickering pixels due to Z write ordering failures after
6859 * some amount of runtime in the Mesa "fire" demo, and Unigine
6860 * Sanctuary and Tropics, and apparently anything else with
6861 * alpha test or pixel discard.
6862 *
6863 * According to the spec, bit 11 (RCCUNIT) must also be set,
6864 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006865 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006866 * WaDisableRCCUnitClockGating:snb
6867 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006868 */
6869 I915_WRITE(GEN6_UCGCTL2,
6870 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6871 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6872
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006873 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006874 I915_WRITE(_3D_CHICKEN3,
6875 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006876
6877 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006878 * Bspec says:
6879 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6880 * 3DSTATE_SF number of SF output attributes is more than 16."
6881 */
6882 I915_WRITE(_3D_CHICKEN3,
6883 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6884
6885 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006886 * According to the spec the following bits should be
6887 * set in order to enable memory self-refresh and fbc:
6888 * The bit21 and bit22 of 0x42000
6889 * The bit21 and bit22 of 0x42004
6890 * The bit5 and bit7 of 0x42020
6891 * The bit14 of 0x70180
6892 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01006893 *
6894 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006895 */
6896 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6897 I915_READ(ILK_DISPLAY_CHICKEN1) |
6898 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6899 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6900 I915_READ(ILK_DISPLAY_CHICKEN2) |
6901 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006902 I915_WRITE(ILK_DSPCLK_GATE_D,
6903 I915_READ(ILK_DSPCLK_GATE_D) |
6904 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6905 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006906
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006907 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006908
Daniel Vetter3107bd42012-10-31 22:52:31 +01006909 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006910
6911 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006912}
6913
6914static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6915{
6916 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
6917
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006918 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006919 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006920 *
6921 * This actually overrides the dispatch
6922 * mode for all thread types.
6923 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006924 reg &= ~GEN7_FF_SCHED_MASK;
6925 reg |= GEN7_FF_TS_SCHED_HW;
6926 reg |= GEN7_FF_VS_SCHED_HW;
6927 reg |= GEN7_FF_DS_SCHED_HW;
6928
6929 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6930}
6931
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006932static void lpt_init_clock_gating(struct drm_device *dev)
6933{
6934 struct drm_i915_private *dev_priv = dev->dev_private;
6935
6936 /*
6937 * TODO: this bit should only be enabled when really needed, then
6938 * disabled when not needed anymore in order to save power.
6939 */
Ville Syrjäläc2699522015-08-27 23:55:59 +03006940 if (HAS_PCH_LPT_LP(dev))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006941 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6942 I915_READ(SOUTH_DSPCLK_GATE_D) |
6943 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006944
6945 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03006946 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
6947 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006948 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006949}
6950
Imre Deak7d708ee2013-04-17 14:04:50 +03006951static void lpt_suspend_hw(struct drm_device *dev)
6952{
6953 struct drm_i915_private *dev_priv = dev->dev_private;
6954
Ville Syrjäläc2699522015-08-27 23:55:59 +03006955 if (HAS_PCH_LPT_LP(dev)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03006956 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
6957
6958 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6959 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6960 }
6961}
6962
Imre Deak450174f2016-05-03 15:54:21 +03006963static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
6964 int general_prio_credits,
6965 int high_prio_credits)
6966{
6967 u32 misccpctl;
6968
6969 /* WaTempDisableDOPClkGating:bdw */
6970 misccpctl = I915_READ(GEN7_MISCCPCTL);
6971 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
6972
6973 I915_WRITE(GEN8_L3SQCREG1,
6974 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
6975 L3_HIGH_PRIO_CREDITS(high_prio_credits));
6976
6977 /*
6978 * Wait at least 100 clocks before re-enabling clock gating.
6979 * See the definition of L3SQCREG1 in BSpec.
6980 */
6981 POSTING_READ(GEN8_L3SQCREG1);
6982 udelay(1);
6983 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
6984}
6985
Mika Kuoppala9498dba2016-06-07 17:19:01 +03006986static void kabylake_init_clock_gating(struct drm_device *dev)
6987{
6988 struct drm_i915_private *dev_priv = dev->dev_private;
6989
Mika Kuoppalab033bb62016-06-07 17:19:04 +03006990 gen9_init_clock_gating(dev);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03006991
6992 /* WaDisableSDEUnitClockGating:kbl */
6993 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
6994 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6995 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03006996
6997 /* WaDisableGamClockGating:kbl */
6998 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
6999 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7000 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007001}
7002
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007003static void skylake_init_clock_gating(struct drm_device *dev)
7004{
Mika Kuoppala44fff992016-06-07 17:19:09 +03007005 struct drm_i915_private *dev_priv = dev->dev_private;
7006
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007007 gen9_init_clock_gating(dev);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007008
7009 /* WAC6entrylatency:skl */
7010 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7011 FBC_LLC_FULLY_OPEN);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007012}
7013
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007014static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007015{
7016 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00007017 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007018
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03007019 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007020
Ben Widawskyab57fff2013-12-12 15:28:04 -08007021 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007022 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007023
Ben Widawskyab57fff2013-12-12 15:28:04 -08007024 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007025 I915_WRITE(CHICKEN_PAR1_1,
7026 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7027
Ben Widawskyab57fff2013-12-12 15:28:04 -08007028 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007029 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007030 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007031 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007032 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007033 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007034
Ben Widawskyab57fff2013-12-12 15:28:04 -08007035 /* WaVSRefCountFullforceMissDisable:bdw */
7036 /* WaDSRefCountFullforceMissDisable:bdw */
7037 I915_WRITE(GEN7_FF_THREAD_MODE,
7038 I915_READ(GEN7_FF_THREAD_MODE) &
7039 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007040
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007041 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7042 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007043
7044 /* WaDisableSDEUnitClockGating:bdw */
7045 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7046 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007047
Imre Deak450174f2016-05-03 15:54:21 +03007048 /* WaProgramL3SqcReg1Default:bdw */
7049 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007050
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007051 /*
7052 * WaGttCachingOffByDefault:bdw
7053 * GTT cache may not work with big pages, so if those
7054 * are ever enabled GTT cache may need to be disabled.
7055 */
7056 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7057
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007058 /* WaKVMNotificationOnConfigChange:bdw */
7059 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7060 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7061
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03007062 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007063}
7064
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007065static void haswell_init_clock_gating(struct drm_device *dev)
7066{
7067 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007068
Ville Syrjälä017636c2013-12-05 15:51:37 +02007069 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007070
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007071 /* L3 caching of data atomics doesn't work -- disable it. */
7072 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7073 I915_WRITE(HSW_ROW_CHICKEN3,
7074 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7075
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007076 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007077 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7078 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7079 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7080
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007081 /* WaVSRefCountFullforceMissDisable:hsw */
7082 I915_WRITE(GEN7_FF_THREAD_MODE,
7083 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007084
Akash Goel4e046322014-04-04 17:14:38 +05307085 /* WaDisable_RenderCache_OperationalFlush:hsw */
7086 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7087
Chia-I Wufe27c602014-01-28 13:29:33 +08007088 /* enable HiZ Raw Stall Optimization */
7089 I915_WRITE(CACHE_MODE_0_GEN7,
7090 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7091
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007092 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007093 I915_WRITE(CACHE_MODE_1,
7094 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007095
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007096 /*
7097 * BSpec recommends 8x4 when MSAA is used,
7098 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007099 *
7100 * Note that PS/WM thread counts depend on the WIZ hashing
7101 * disable bit, which we don't touch here, but it's good
7102 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007103 */
7104 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007105 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007106
Kenneth Graunke94411592014-12-31 16:23:00 -08007107 /* WaSampleCChickenBitEnable:hsw */
7108 I915_WRITE(HALF_SLICE_CHICKEN3,
7109 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7110
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007111 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007112 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7113
Paulo Zanoni90a88642013-05-03 17:23:45 -03007114 /* WaRsPkgCStateDisplayPMReq:hsw */
7115 I915_WRITE(CHICKEN_PAR1_1,
7116 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007117
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007118 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007119}
7120
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007121static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007122{
7123 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07007124 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007125
Ville Syrjälä017636c2013-12-05 15:51:37 +02007126 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007127
Damien Lespiau231e54f2012-10-19 17:55:41 +01007128 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007129
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007130 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007131 I915_WRITE(_3D_CHICKEN3,
7132 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7133
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007134 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007135 I915_WRITE(IVB_CHICKEN3,
7136 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7137 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7138
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007139 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07007140 if (IS_IVB_GT1(dev))
7141 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7142 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007143
Akash Goel4e046322014-04-04 17:14:38 +05307144 /* WaDisable_RenderCache_OperationalFlush:ivb */
7145 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7146
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007147 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007148 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7149 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7150
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007151 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007152 I915_WRITE(GEN7_L3CNTLREG1,
7153 GEN7_WA_FOR_GEN7_L3_CONTROL);
7154 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007155 GEN7_WA_L3_CHICKEN_MODE);
7156 if (IS_IVB_GT1(dev))
7157 I915_WRITE(GEN7_ROW_CHICKEN2,
7158 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007159 else {
7160 /* must write both registers */
7161 I915_WRITE(GEN7_ROW_CHICKEN2,
7162 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007163 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7164 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007165 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007166
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007167 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007168 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7169 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7170
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007171 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007172 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007173 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007174 */
7175 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007176 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007177
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007178 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007179 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7180 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7181 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7182
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007183 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007184
7185 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007186
Chris Wilson22721342014-03-04 09:41:43 +00007187 if (0) { /* causes HiZ corruption on ivb:gt1 */
7188 /* enable HiZ Raw Stall Optimization */
7189 I915_WRITE(CACHE_MODE_0_GEN7,
7190 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7191 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007192
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007193 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007194 I915_WRITE(CACHE_MODE_1,
7195 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007196
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007197 /*
7198 * BSpec recommends 8x4 when MSAA is used,
7199 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007200 *
7201 * Note that PS/WM thread counts depend on the WIZ hashing
7202 * disable bit, which we don't touch here, but it's good
7203 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007204 */
7205 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007206 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007207
Ben Widawsky20848222012-05-04 18:58:59 -07007208 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7209 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7210 snpcr |= GEN6_MBC_SNPCR_MED;
7211 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007212
Ben Widawskyab5c6082013-04-05 13:12:41 -07007213 if (!HAS_PCH_NOP(dev))
7214 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007215
7216 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007217}
7218
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007219static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007220{
7221 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007222
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007223 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007224 I915_WRITE(_3D_CHICKEN3,
7225 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7226
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007227 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007228 I915_WRITE(IVB_CHICKEN3,
7229 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7230 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7231
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007232 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007233 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007234 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007235 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7236 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007237
Akash Goel4e046322014-04-04 17:14:38 +05307238 /* WaDisable_RenderCache_OperationalFlush:vlv */
7239 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7240
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007241 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007242 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7243 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7244
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007245 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007246 I915_WRITE(GEN7_ROW_CHICKEN2,
7247 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7248
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007249 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007250 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7251 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7252 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7253
Ville Syrjälä46680e02014-01-22 21:33:01 +02007254 gen7_setup_fixed_func_scheduler(dev_priv);
7255
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007256 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007257 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007258 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007259 */
7260 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007261 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007262
Akash Goelc98f5062014-03-24 23:00:07 +05307263 /* WaDisableL3Bank2xClockGate:vlv
7264 * Disabling L3 clock gating- MMIO 940c[25] = 1
7265 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7266 I915_WRITE(GEN7_UCGCTL4,
7267 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007268
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007269 /*
7270 * BSpec says this must be set, even though
7271 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7272 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007273 I915_WRITE(CACHE_MODE_1,
7274 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007275
7276 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007277 * BSpec recommends 8x4 when MSAA is used,
7278 * however in practice 16x4 seems fastest.
7279 *
7280 * Note that PS/WM thread counts depend on the WIZ hashing
7281 * disable bit, which we don't touch here, but it's good
7282 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7283 */
7284 I915_WRITE(GEN7_GT_MODE,
7285 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7286
7287 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007288 * WaIncreaseL3CreditsForVLVB0:vlv
7289 * This is the hardware default actually.
7290 */
7291 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7292
7293 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007294 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007295 * Disable clock gating on th GCFG unit to prevent a delay
7296 * in the reporting of vblank events.
7297 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007298 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007299}
7300
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007301static void cherryview_init_clock_gating(struct drm_device *dev)
7302{
7303 struct drm_i915_private *dev_priv = dev->dev_private;
7304
Ville Syrjälä232ce332014-04-09 13:28:35 +03007305 /* WaVSRefCountFullforceMissDisable:chv */
7306 /* WaDSRefCountFullforceMissDisable:chv */
7307 I915_WRITE(GEN7_FF_THREAD_MODE,
7308 I915_READ(GEN7_FF_THREAD_MODE) &
7309 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007310
7311 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7312 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7313 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007314
7315 /* WaDisableCSUnitClockGating:chv */
7316 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7317 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007318
7319 /* WaDisableSDEUnitClockGating:chv */
7320 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7321 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007322
7323 /*
Imre Deak450174f2016-05-03 15:54:21 +03007324 * WaProgramL3SqcReg1Default:chv
7325 * See gfxspecs/Related Documents/Performance Guide/
7326 * LSQC Setting Recommendations.
7327 */
7328 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7329
7330 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007331 * GTT cache may not work with big pages, so if those
7332 * are ever enabled GTT cache may need to be disabled.
7333 */
7334 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007335}
7336
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007337static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007338{
7339 struct drm_i915_private *dev_priv = dev->dev_private;
7340 uint32_t dspclk_gate;
7341
7342 I915_WRITE(RENCLK_GATE_D1, 0);
7343 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7344 GS_UNIT_CLOCK_GATE_DISABLE |
7345 CL_UNIT_CLOCK_GATE_DISABLE);
7346 I915_WRITE(RAMCLK_GATE_D, 0);
7347 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7348 OVRUNIT_CLOCK_GATE_DISABLE |
7349 OVCUNIT_CLOCK_GATE_DISABLE;
7350 if (IS_GM45(dev))
7351 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7352 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007353
7354 /* WaDisableRenderCachePipelinedFlush */
7355 I915_WRITE(CACHE_MODE_0,
7356 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007357
Akash Goel4e046322014-04-04 17:14:38 +05307358 /* WaDisable_RenderCache_OperationalFlush:g4x */
7359 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7360
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007361 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007362}
7363
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007364static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007365{
7366 struct drm_i915_private *dev_priv = dev->dev_private;
7367
7368 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7369 I915_WRITE(RENCLK_GATE_D2, 0);
7370 I915_WRITE(DSPCLK_GATE_D, 0);
7371 I915_WRITE(RAMCLK_GATE_D, 0);
7372 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007373 I915_WRITE(MI_ARB_STATE,
7374 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307375
7376 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7377 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007378}
7379
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007380static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007381{
7382 struct drm_i915_private *dev_priv = dev->dev_private;
7383
7384 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7385 I965_RCC_CLOCK_GATE_DISABLE |
7386 I965_RCPB_CLOCK_GATE_DISABLE |
7387 I965_ISC_CLOCK_GATE_DISABLE |
7388 I965_FBC_CLOCK_GATE_DISABLE);
7389 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007390 I915_WRITE(MI_ARB_STATE,
7391 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307392
7393 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7394 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007395}
7396
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007397static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007398{
7399 struct drm_i915_private *dev_priv = dev->dev_private;
7400 u32 dstate = I915_READ(D_STATE);
7401
7402 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7403 DSTATE_DOT_CLOCK_GATING;
7404 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007405
7406 if (IS_PINEVIEW(dev))
7407 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007408
7409 /* IIR "flip pending" means done if this bit is set */
7410 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007411
7412 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007413 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007414
7415 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7416 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007417
7418 I915_WRITE(MI_ARB_STATE,
7419 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007420}
7421
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007422static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007423{
7424 struct drm_i915_private *dev_priv = dev->dev_private;
7425
7426 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007427
7428 /* interrupts should cause a wake up from C3 */
7429 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7430 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007431
7432 I915_WRITE(MEM_MODE,
7433 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007434}
7435
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007436static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007437{
7438 struct drm_i915_private *dev_priv = dev->dev_private;
7439
7440 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007441
7442 I915_WRITE(MEM_MODE,
7443 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7444 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007445}
7446
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007447void intel_init_clock_gating(struct drm_device *dev)
7448{
7449 struct drm_i915_private *dev_priv = dev->dev_private;
7450
Imre Deakbb400da2016-03-16 13:38:54 +02007451 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007452}
7453
Imre Deak7d708ee2013-04-17 14:04:50 +03007454void intel_suspend_hw(struct drm_device *dev)
7455{
7456 if (HAS_PCH_LPT(dev))
7457 lpt_suspend_hw(dev);
7458}
7459
Imre Deakbb400da2016-03-16 13:38:54 +02007460static void nop_init_clock_gating(struct drm_device *dev)
7461{
7462 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7463}
7464
7465/**
7466 * intel_init_clock_gating_hooks - setup the clock gating hooks
7467 * @dev_priv: device private
7468 *
7469 * Setup the hooks that configure which clocks of a given platform can be
7470 * gated and also apply various GT and display specific workarounds for these
7471 * platforms. Note that some GT specific workarounds are applied separately
7472 * when GPU contexts or batchbuffers start their execution.
7473 */
7474void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7475{
7476 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007477 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007478 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007479 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007480 else if (IS_BROXTON(dev_priv))
7481 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7482 else if (IS_BROADWELL(dev_priv))
7483 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7484 else if (IS_CHERRYVIEW(dev_priv))
7485 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7486 else if (IS_HASWELL(dev_priv))
7487 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7488 else if (IS_IVYBRIDGE(dev_priv))
7489 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7490 else if (IS_VALLEYVIEW(dev_priv))
7491 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7492 else if (IS_GEN6(dev_priv))
7493 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7494 else if (IS_GEN5(dev_priv))
7495 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7496 else if (IS_G4X(dev_priv))
7497 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7498 else if (IS_CRESTLINE(dev_priv))
7499 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7500 else if (IS_BROADWATER(dev_priv))
7501 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7502 else if (IS_GEN3(dev_priv))
7503 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7504 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7505 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7506 else if (IS_GEN2(dev_priv))
7507 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7508 else {
7509 MISSING_CASE(INTEL_DEVID(dev_priv));
7510 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7511 }
7512}
7513
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007514/* Set up chip specific power management-related functions */
7515void intel_init_pm(struct drm_device *dev)
7516{
7517 struct drm_i915_private *dev_priv = dev->dev_private;
7518
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007519 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007520
Daniel Vetterc921aba2012-04-26 23:28:17 +02007521 /* For cxsr */
7522 if (IS_PINEVIEW(dev))
7523 i915_pineview_get_mem_freq(dev);
7524 else if (IS_GEN5(dev))
7525 i915_ironlake_get_mem_freq(dev);
7526
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007527 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007528 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007529 skl_setup_wm_latency(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007530 dev_priv->display.update_wm = skl_update_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007531 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Damien Lespiauc83155a2014-03-28 00:18:35 +05307532 } else if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007533 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007534
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007535 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7536 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7537 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7538 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007539 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007540 dev_priv->display.compute_intermediate_wm =
7541 ilk_compute_intermediate_wm;
7542 dev_priv->display.initial_watermarks =
7543 ilk_initial_watermarks;
7544 dev_priv->display.optimize_watermarks =
7545 ilk_optimize_watermarks;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007546 } else {
7547 DRM_DEBUG_KMS("Failed to read display plane latency. "
7548 "Disable CxSR\n");
7549 }
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007550 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007551 vlv_setup_wm_latency(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007552 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007553 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007554 vlv_setup_wm_latency(dev);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007555 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007556 } else if (IS_PINEVIEW(dev)) {
7557 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7558 dev_priv->is_ddr3,
7559 dev_priv->fsb_freq,
7560 dev_priv->mem_freq)) {
7561 DRM_INFO("failed to find known CxSR latency "
7562 "(found ddr%s fsb freq %d, mem freq %d), "
7563 "disabling CxSR\n",
7564 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7565 dev_priv->fsb_freq, dev_priv->mem_freq);
7566 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007567 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007568 dev_priv->display.update_wm = NULL;
7569 } else
7570 dev_priv->display.update_wm = pineview_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007571 } else if (IS_G4X(dev)) {
7572 dev_priv->display.update_wm = g4x_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007573 } else if (IS_GEN4(dev)) {
7574 dev_priv->display.update_wm = i965_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007575 } else if (IS_GEN3(dev)) {
7576 dev_priv->display.update_wm = i9xx_update_wm;
7577 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007578 } else if (IS_GEN2(dev)) {
7579 if (INTEL_INFO(dev)->num_pipes == 1) {
7580 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007581 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007582 } else {
7583 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007584 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007585 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007586 } else {
7587 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007588 }
7589}
7590
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007591int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007592{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007593 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007594
7595 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7596 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7597 return -EAGAIN;
7598 }
7599
7600 I915_WRITE(GEN6_PCODE_DATA, *val);
Damien Lespiaudddab342014-11-13 17:51:50 +00007601 I915_WRITE(GEN6_PCODE_DATA1, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007602 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7603
7604 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7605 500)) {
7606 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7607 return -ETIMEDOUT;
7608 }
7609
7610 *val = I915_READ(GEN6_PCODE_DATA);
7611 I915_WRITE(GEN6_PCODE_DATA, 0);
7612
7613 return 0;
7614}
7615
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007616int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007617{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007618 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007619
7620 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7621 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7622 return -EAGAIN;
7623 }
7624
7625 I915_WRITE(GEN6_PCODE_DATA, val);
7626 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7627
7628 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7629 500)) {
7630 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7631 return -ETIMEDOUT;
7632 }
7633
7634 I915_WRITE(GEN6_PCODE_DATA, 0);
7635
7636 return 0;
7637}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007638
Ville Syrjälädd06f882014-11-10 22:55:12 +02007639static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7640{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007641 /*
7642 * N = val - 0xb7
7643 * Slow = Fast = GPLL ref * N
7644 */
7645 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007646}
7647
Fengguang Wub55dd642014-07-12 11:21:39 +02007648static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007649{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007650 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007651}
7652
Fengguang Wub55dd642014-07-12 11:21:39 +02007653static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307654{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007655 /*
7656 * N = val / 2
7657 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7658 */
7659 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307660}
7661
Fengguang Wub55dd642014-07-12 11:21:39 +02007662static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307663{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007664 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007665 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307666}
7667
Ville Syrjälä616bc822015-01-23 21:04:25 +02007668int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7669{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007670 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007671 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7672 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007673 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007674 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007675 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007676 return byt_gpu_freq(dev_priv, val);
7677 else
7678 return val * GT_FREQUENCY_MULTIPLIER;
7679}
7680
Ville Syrjälä616bc822015-01-23 21:04:25 +02007681int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7682{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007683 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007684 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7685 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007686 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007687 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007688 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007689 return byt_freq_opcode(dev_priv, val);
7690 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007691 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307692}
7693
Chris Wilson6ad790c2015-04-07 16:20:31 +01007694struct request_boost {
7695 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007696 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007697};
7698
7699static void __intel_rps_boost_work(struct work_struct *work)
7700{
7701 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007702 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007703
Chris Wilsone61b9952015-04-27 13:41:24 +01007704 if (!i915_gem_request_completed(req, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01007705 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007706
Chris Wilson73db04c2016-04-28 09:56:55 +01007707 i915_gem_request_unreference(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007708 kfree(boost);
7709}
7710
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007711void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007712{
7713 struct request_boost *boost;
7714
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007715 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007716 return;
7717
Chris Wilsone61b9952015-04-27 13:41:24 +01007718 if (i915_gem_request_completed(req, true))
7719 return;
7720
Chris Wilson6ad790c2015-04-07 16:20:31 +01007721 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7722 if (boost == NULL)
7723 return;
7724
Daniel Vettereed29a52015-05-21 14:21:25 +02007725 i915_gem_request_reference(req);
7726 boost->req = req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007727
7728 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007729 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007730}
7731
Daniel Vetterf742a552013-12-06 10:17:53 +01007732void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007733{
7734 struct drm_i915_private *dev_priv = dev->dev_private;
7735
Daniel Vetterf742a552013-12-06 10:17:53 +01007736 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007737 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007738
Chris Wilson907b28c2013-07-19 20:36:52 +01007739 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7740 intel_gen6_powersave_work);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007741 INIT_LIST_HEAD(&dev_priv->rps.clients);
Chris Wilson2e1b8732015-04-27 13:41:22 +01007742 INIT_LIST_HEAD(&dev_priv->rps.semaphores.link);
7743 INIT_LIST_HEAD(&dev_priv->rps.mmioflips.link);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007744
Paulo Zanoni33688d92014-03-07 20:08:19 -03007745 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02007746 atomic_set(&dev_priv->pm.wakeref_count, 0);
Imre Deak2b19efe2015-12-15 20:10:37 +02007747 atomic_set(&dev_priv->pm.atomic_seq, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007748}