Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1 | /* |
Mike Marciniszyn | 551ace1 | 2012-07-19 13:03:56 +0000 | [diff] [blame] | 2 | * Copyright (c) 2012 Intel Corporation. All rights reserved. |
| 3 | * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved. |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 4 | * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved. |
| 5 | * |
| 6 | * This software is available to you under a choice of one of two |
| 7 | * licenses. You may choose to be licensed under the terms of the GNU |
| 8 | * General Public License (GPL) Version 2, available from the file |
| 9 | * COPYING in the main directory of this source tree, or the |
| 10 | * OpenIB.org BSD license below: |
| 11 | * |
| 12 | * Redistribution and use in source and binary forms, with or |
| 13 | * without modification, are permitted provided that the following |
| 14 | * conditions are met: |
| 15 | * |
| 16 | * - Redistributions of source code must retain the above |
| 17 | * copyright notice, this list of conditions and the following |
| 18 | * disclaimer. |
| 19 | * |
| 20 | * - Redistributions in binary form must reproduce the above |
| 21 | * copyright notice, this list of conditions and the following |
| 22 | * disclaimer in the documentation and/or other materials |
| 23 | * provided with the distribution. |
| 24 | * |
| 25 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 26 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 27 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 28 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| 29 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| 30 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 31 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 32 | * SOFTWARE. |
| 33 | */ |
| 34 | |
| 35 | #include <linux/pci.h> |
| 36 | #include <linux/netdevice.h> |
| 37 | #include <linux/vmalloc.h> |
| 38 | #include <linux/delay.h> |
| 39 | #include <linux/idr.h> |
Paul Gortmaker | e4dd23d | 2011-05-27 15:35:46 -0400 | [diff] [blame] | 40 | #include <linux/module.h> |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 41 | |
| 42 | #include "qib.h" |
| 43 | #include "qib_common.h" |
Mike Marciniszyn | 36a8f01 | 2012-07-19 13:04:04 +0000 | [diff] [blame^] | 44 | #include "qib_mad.h" |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 45 | |
| 46 | /* |
| 47 | * min buffers we want to have per context, after driver |
| 48 | */ |
| 49 | #define QIB_MIN_USER_CTXT_BUFCNT 7 |
| 50 | |
| 51 | #define QLOGIC_IB_R_SOFTWARE_MASK 0xFF |
| 52 | #define QLOGIC_IB_R_SOFTWARE_SHIFT 24 |
| 53 | #define QLOGIC_IB_R_EMULATOR_MASK (1ULL<<62) |
| 54 | |
| 55 | /* |
| 56 | * Number of ctxts we are configured to use (to allow for more pio |
| 57 | * buffers per ctxt, etc.) Zero means use chip value. |
| 58 | */ |
| 59 | ushort qib_cfgctxts; |
| 60 | module_param_named(cfgctxts, qib_cfgctxts, ushort, S_IRUGO); |
| 61 | MODULE_PARM_DESC(cfgctxts, "Set max number of contexts to use"); |
| 62 | |
| 63 | /* |
| 64 | * If set, do not write to any regs if avoidable, hack to allow |
| 65 | * check for deranged default register values. |
| 66 | */ |
| 67 | ushort qib_mini_init; |
| 68 | module_param_named(mini_init, qib_mini_init, ushort, S_IRUGO); |
| 69 | MODULE_PARM_DESC(mini_init, "If set, do minimal diag init"); |
| 70 | |
| 71 | unsigned qib_n_krcv_queues; |
| 72 | module_param_named(krcvqs, qib_n_krcv_queues, uint, S_IRUGO); |
| 73 | MODULE_PARM_DESC(krcvqs, "number of kernel receive queues per IB port"); |
| 74 | |
Mike Marciniszyn | 36a8f01 | 2012-07-19 13:04:04 +0000 | [diff] [blame^] | 75 | unsigned qib_cc_table_size; |
| 76 | module_param_named(cc_table_size, qib_cc_table_size, uint, S_IRUGO); |
| 77 | MODULE_PARM_DESC(cc_table_size, "Congestion control table entries 0 (CCA disabled - default), min = 128, max = 1984"); |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 78 | /* |
| 79 | * qib_wc_pat parameter: |
| 80 | * 0 is WC via MTRR |
| 81 | * 1 is WC via PAT |
| 82 | * If PAT initialization fails, code reverts back to MTRR |
| 83 | */ |
| 84 | unsigned qib_wc_pat = 1; /* default (1) is to use PAT, not MTRR */ |
| 85 | module_param_named(wc_pat, qib_wc_pat, uint, S_IRUGO); |
| 86 | MODULE_PARM_DESC(wc_pat, "enable write-combining via PAT mechanism"); |
| 87 | |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 88 | struct workqueue_struct *qib_cq_wq; |
| 89 | |
| 90 | static void verify_interrupt(unsigned long); |
| 91 | |
| 92 | static struct idr qib_unit_table; |
| 93 | u32 qib_cpulist_count; |
| 94 | unsigned long *qib_cpulist; |
| 95 | |
| 96 | /* set number of contexts we'll actually use */ |
| 97 | void qib_set_ctxtcnt(struct qib_devdata *dd) |
| 98 | { |
Mike Marciniszyn | 5dbbcb9 | 2011-01-10 17:42:20 -0800 | [diff] [blame] | 99 | if (!qib_cfgctxts) { |
Ralph Campbell | 0502f94 | 2010-07-21 22:46:11 +0000 | [diff] [blame] | 100 | dd->cfgctxts = dd->first_user_ctxt + num_online_cpus(); |
Mike Marciniszyn | 5dbbcb9 | 2011-01-10 17:42:20 -0800 | [diff] [blame] | 101 | if (dd->cfgctxts > dd->ctxtcnt) |
| 102 | dd->cfgctxts = dd->ctxtcnt; |
| 103 | } else if (qib_cfgctxts < dd->num_pports) |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 104 | dd->cfgctxts = dd->ctxtcnt; |
| 105 | else if (qib_cfgctxts <= dd->ctxtcnt) |
| 106 | dd->cfgctxts = qib_cfgctxts; |
| 107 | else |
| 108 | dd->cfgctxts = dd->ctxtcnt; |
Mitko Haralanov | 6ceaade | 2012-05-07 14:03:02 -0400 | [diff] [blame] | 109 | dd->freectxts = (dd->first_user_ctxt > dd->cfgctxts) ? 0 : |
| 110 | dd->cfgctxts - dd->first_user_ctxt; |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 111 | } |
| 112 | |
| 113 | /* |
| 114 | * Common code for creating the receive context array. |
| 115 | */ |
| 116 | int qib_create_ctxts(struct qib_devdata *dd) |
| 117 | { |
| 118 | unsigned i; |
| 119 | int ret; |
| 120 | |
| 121 | /* |
| 122 | * Allocate full ctxtcnt array, rather than just cfgctxts, because |
| 123 | * cleanup iterates across all possible ctxts. |
| 124 | */ |
| 125 | dd->rcd = kzalloc(sizeof(*dd->rcd) * dd->ctxtcnt, GFP_KERNEL); |
| 126 | if (!dd->rcd) { |
| 127 | qib_dev_err(dd, "Unable to allocate ctxtdata array, " |
| 128 | "failing\n"); |
| 129 | ret = -ENOMEM; |
| 130 | goto done; |
| 131 | } |
| 132 | |
| 133 | /* create (one or more) kctxt */ |
| 134 | for (i = 0; i < dd->first_user_ctxt; ++i) { |
| 135 | struct qib_pportdata *ppd; |
| 136 | struct qib_ctxtdata *rcd; |
| 137 | |
| 138 | if (dd->skip_kctxt_mask & (1 << i)) |
| 139 | continue; |
| 140 | |
| 141 | ppd = dd->pport + (i % dd->num_pports); |
| 142 | rcd = qib_create_ctxtdata(ppd, i); |
| 143 | if (!rcd) { |
| 144 | qib_dev_err(dd, "Unable to allocate ctxtdata" |
| 145 | " for Kernel ctxt, failing\n"); |
| 146 | ret = -ENOMEM; |
| 147 | goto done; |
| 148 | } |
| 149 | rcd->pkeys[0] = QIB_DEFAULT_P_KEY; |
| 150 | rcd->seq_cnt = 1; |
| 151 | } |
| 152 | ret = 0; |
| 153 | done: |
| 154 | return ret; |
| 155 | } |
| 156 | |
| 157 | /* |
| 158 | * Common code for user and kernel context setup. |
| 159 | */ |
| 160 | struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *ppd, u32 ctxt) |
| 161 | { |
| 162 | struct qib_devdata *dd = ppd->dd; |
| 163 | struct qib_ctxtdata *rcd; |
| 164 | |
| 165 | rcd = kzalloc(sizeof(*rcd), GFP_KERNEL); |
| 166 | if (rcd) { |
| 167 | INIT_LIST_HEAD(&rcd->qp_wait_list); |
| 168 | rcd->ppd = ppd; |
| 169 | rcd->dd = dd; |
| 170 | rcd->cnt = 1; |
| 171 | rcd->ctxt = ctxt; |
| 172 | dd->rcd[ctxt] = rcd; |
| 173 | |
| 174 | dd->f_init_ctxt(rcd); |
| 175 | |
| 176 | /* |
| 177 | * To avoid wasting a lot of memory, we allocate 32KB chunks |
| 178 | * of physically contiguous memory, advance through it until |
| 179 | * used up and then allocate more. Of course, we need |
| 180 | * memory to store those extra pointers, now. 32KB seems to |
| 181 | * be the most that is "safe" under memory pressure |
| 182 | * (creating large files and then copying them over |
| 183 | * NFS while doing lots of MPI jobs). The OOM killer can |
| 184 | * get invoked, even though we say we can sleep and this can |
| 185 | * cause significant system problems.... |
| 186 | */ |
| 187 | rcd->rcvegrbuf_size = 0x8000; |
| 188 | rcd->rcvegrbufs_perchunk = |
| 189 | rcd->rcvegrbuf_size / dd->rcvegrbufsize; |
| 190 | rcd->rcvegrbuf_chunks = (rcd->rcvegrcnt + |
| 191 | rcd->rcvegrbufs_perchunk - 1) / |
| 192 | rcd->rcvegrbufs_perchunk; |
Mike Marciniszyn | 9e1c0e4 | 2011-09-23 13:16:39 -0400 | [diff] [blame] | 193 | BUG_ON(!is_power_of_2(rcd->rcvegrbufs_perchunk)); |
| 194 | rcd->rcvegrbufs_perchunk_shift = |
| 195 | ilog2(rcd->rcvegrbufs_perchunk); |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 196 | } |
| 197 | return rcd; |
| 198 | } |
| 199 | |
| 200 | /* |
| 201 | * Common code for initializing the physical port structure. |
| 202 | */ |
| 203 | void qib_init_pportdata(struct qib_pportdata *ppd, struct qib_devdata *dd, |
| 204 | u8 hw_pidx, u8 port) |
| 205 | { |
Mike Marciniszyn | 36a8f01 | 2012-07-19 13:04:04 +0000 | [diff] [blame^] | 206 | int size; |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 207 | ppd->dd = dd; |
| 208 | ppd->hw_pidx = hw_pidx; |
| 209 | ppd->port = port; /* IB port number, not index */ |
| 210 | |
| 211 | spin_lock_init(&ppd->sdma_lock); |
| 212 | spin_lock_init(&ppd->lflags_lock); |
| 213 | init_waitqueue_head(&ppd->state_wait); |
| 214 | |
| 215 | init_timer(&ppd->symerr_clear_timer); |
| 216 | ppd->symerr_clear_timer.function = qib_clear_symerror_on_linkup; |
| 217 | ppd->symerr_clear_timer.data = (unsigned long)ppd; |
Mike Marciniszyn | 551ace1 | 2012-07-19 13:03:56 +0000 | [diff] [blame] | 218 | |
| 219 | ppd->qib_wq = NULL; |
Mike Marciniszyn | 36a8f01 | 2012-07-19 13:04:04 +0000 | [diff] [blame^] | 220 | |
| 221 | spin_lock_init(&ppd->cc_shadow_lock); |
| 222 | |
| 223 | if (qib_cc_table_size < IB_CCT_MIN_ENTRIES) |
| 224 | goto bail; |
| 225 | |
| 226 | ppd->cc_supported_table_entries = min(max_t(int, qib_cc_table_size, |
| 227 | IB_CCT_MIN_ENTRIES), IB_CCT_ENTRIES*IB_CC_TABLE_CAP_DEFAULT); |
| 228 | |
| 229 | ppd->cc_max_table_entries = |
| 230 | ppd->cc_supported_table_entries/IB_CCT_ENTRIES; |
| 231 | |
| 232 | size = IB_CC_TABLE_CAP_DEFAULT * sizeof(struct ib_cc_table_entry) |
| 233 | * IB_CCT_ENTRIES; |
| 234 | ppd->ccti_entries = kzalloc(size, GFP_KERNEL); |
| 235 | if (!ppd->ccti_entries) { |
| 236 | qib_dev_err(dd, |
| 237 | "failed to allocate congestion control table for port %d!\n", |
| 238 | port); |
| 239 | goto bail; |
| 240 | } |
| 241 | |
| 242 | size = IB_CC_CCS_ENTRIES * sizeof(struct ib_cc_congestion_entry); |
| 243 | ppd->congestion_entries = kzalloc(size, GFP_KERNEL); |
| 244 | if (!ppd->congestion_entries) { |
| 245 | qib_dev_err(dd, |
| 246 | "failed to allocate congestion setting list for port %d!\n", |
| 247 | port); |
| 248 | goto bail_1; |
| 249 | } |
| 250 | |
| 251 | size = sizeof(struct cc_table_shadow); |
| 252 | ppd->ccti_entries_shadow = kzalloc(size, GFP_KERNEL); |
| 253 | if (!ppd->ccti_entries_shadow) { |
| 254 | qib_dev_err(dd, |
| 255 | "failed to allocate shadow ccti list for port %d!\n", |
| 256 | port); |
| 257 | goto bail_2; |
| 258 | } |
| 259 | |
| 260 | size = sizeof(struct ib_cc_congestion_setting_attr); |
| 261 | ppd->congestion_entries_shadow = kzalloc(size, GFP_KERNEL); |
| 262 | if (!ppd->congestion_entries_shadow) { |
| 263 | qib_dev_err(dd, |
| 264 | "failed to allocate shadow congestion setting list for port %d!\n", |
| 265 | port); |
| 266 | goto bail_3; |
| 267 | } |
| 268 | |
| 269 | return; |
| 270 | |
| 271 | bail_3: |
| 272 | kfree(ppd->ccti_entries_shadow); |
| 273 | ppd->ccti_entries_shadow = NULL; |
| 274 | bail_2: |
| 275 | kfree(ppd->congestion_entries); |
| 276 | ppd->congestion_entries = NULL; |
| 277 | bail_1: |
| 278 | kfree(ppd->ccti_entries); |
| 279 | ppd->ccti_entries = NULL; |
| 280 | bail: |
| 281 | /* User is intentionally disabling the congestion control agent */ |
| 282 | if (!qib_cc_table_size) |
| 283 | return; |
| 284 | |
| 285 | if (qib_cc_table_size < IB_CCT_MIN_ENTRIES) { |
| 286 | qib_cc_table_size = 0; |
| 287 | qib_dev_err(dd, |
| 288 | "Congestion Control table size %d less than minimum %d for port %d\n", |
| 289 | qib_cc_table_size, IB_CCT_MIN_ENTRIES, port); |
| 290 | } |
| 291 | |
| 292 | qib_dev_err(dd, "Congestion Control Agent disabled for port %d\n", |
| 293 | port); |
| 294 | return; |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 295 | } |
| 296 | |
| 297 | static int init_pioavailregs(struct qib_devdata *dd) |
| 298 | { |
| 299 | int ret, pidx; |
| 300 | u64 *status_page; |
| 301 | |
| 302 | dd->pioavailregs_dma = dma_alloc_coherent( |
| 303 | &dd->pcidev->dev, PAGE_SIZE, &dd->pioavailregs_phys, |
| 304 | GFP_KERNEL); |
| 305 | if (!dd->pioavailregs_dma) { |
| 306 | qib_dev_err(dd, "failed to allocate PIOavail reg area " |
| 307 | "in memory\n"); |
| 308 | ret = -ENOMEM; |
| 309 | goto done; |
| 310 | } |
| 311 | |
| 312 | /* |
| 313 | * We really want L2 cache aligned, but for current CPUs of |
| 314 | * interest, they are the same. |
| 315 | */ |
| 316 | status_page = (u64 *) |
| 317 | ((char *) dd->pioavailregs_dma + |
| 318 | ((2 * L1_CACHE_BYTES + |
| 319 | dd->pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES)); |
| 320 | /* device status comes first, for backwards compatibility */ |
| 321 | dd->devstatusp = status_page; |
| 322 | *status_page++ = 0; |
| 323 | for (pidx = 0; pidx < dd->num_pports; ++pidx) { |
| 324 | dd->pport[pidx].statusp = status_page; |
| 325 | *status_page++ = 0; |
| 326 | } |
| 327 | |
| 328 | /* |
| 329 | * Setup buffer to hold freeze and other messages, accessible to |
| 330 | * apps, following statusp. This is per-unit, not per port. |
| 331 | */ |
| 332 | dd->freezemsg = (char *) status_page; |
| 333 | *dd->freezemsg = 0; |
| 334 | /* length of msg buffer is "whatever is left" */ |
| 335 | ret = (char *) status_page - (char *) dd->pioavailregs_dma; |
| 336 | dd->freezelen = PAGE_SIZE - ret; |
| 337 | |
| 338 | ret = 0; |
| 339 | |
| 340 | done: |
| 341 | return ret; |
| 342 | } |
| 343 | |
| 344 | /** |
| 345 | * init_shadow_tids - allocate the shadow TID array |
| 346 | * @dd: the qlogic_ib device |
| 347 | * |
| 348 | * allocate the shadow TID array, so we can qib_munlock previous |
| 349 | * entries. It may make more sense to move the pageshadow to the |
| 350 | * ctxt data structure, so we only allocate memory for ctxts actually |
| 351 | * in use, since we at 8k per ctxt, now. |
| 352 | * We don't want failures here to prevent use of the driver/chip, |
| 353 | * so no return value. |
| 354 | */ |
| 355 | static void init_shadow_tids(struct qib_devdata *dd) |
| 356 | { |
| 357 | struct page **pages; |
| 358 | dma_addr_t *addrs; |
| 359 | |
Joe Perches | 948579c | 2010-11-05 03:07:36 +0000 | [diff] [blame] | 360 | pages = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(struct page *)); |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 361 | if (!pages) { |
| 362 | qib_dev_err(dd, "failed to allocate shadow page * " |
| 363 | "array, no expected sends!\n"); |
| 364 | goto bail; |
| 365 | } |
| 366 | |
Joe Perches | 948579c | 2010-11-05 03:07:36 +0000 | [diff] [blame] | 367 | addrs = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(dma_addr_t)); |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 368 | if (!addrs) { |
| 369 | qib_dev_err(dd, "failed to allocate shadow dma handle " |
| 370 | "array, no expected sends!\n"); |
| 371 | goto bail_free; |
| 372 | } |
| 373 | |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 374 | dd->pageshadow = pages; |
| 375 | dd->physshadow = addrs; |
| 376 | return; |
| 377 | |
| 378 | bail_free: |
| 379 | vfree(pages); |
| 380 | bail: |
| 381 | dd->pageshadow = NULL; |
| 382 | } |
| 383 | |
| 384 | /* |
| 385 | * Do initialization for device that is only needed on |
| 386 | * first detect, not on resets. |
| 387 | */ |
| 388 | static int loadtime_init(struct qib_devdata *dd) |
| 389 | { |
| 390 | int ret = 0; |
| 391 | |
| 392 | if (((dd->revision >> QLOGIC_IB_R_SOFTWARE_SHIFT) & |
| 393 | QLOGIC_IB_R_SOFTWARE_MASK) != QIB_CHIP_SWVERSION) { |
| 394 | qib_dev_err(dd, "Driver only handles version %d, " |
| 395 | "chip swversion is %d (%llx), failng\n", |
| 396 | QIB_CHIP_SWVERSION, |
| 397 | (int)(dd->revision >> |
| 398 | QLOGIC_IB_R_SOFTWARE_SHIFT) & |
| 399 | QLOGIC_IB_R_SOFTWARE_MASK, |
| 400 | (unsigned long long) dd->revision); |
| 401 | ret = -ENOSYS; |
| 402 | goto done; |
| 403 | } |
| 404 | |
| 405 | if (dd->revision & QLOGIC_IB_R_EMULATOR_MASK) |
| 406 | qib_devinfo(dd->pcidev, "%s", dd->boardversion); |
| 407 | |
| 408 | spin_lock_init(&dd->pioavail_lock); |
| 409 | spin_lock_init(&dd->sendctrl_lock); |
| 410 | spin_lock_init(&dd->uctxt_lock); |
| 411 | spin_lock_init(&dd->qib_diag_trans_lock); |
| 412 | spin_lock_init(&dd->eep_st_lock); |
| 413 | mutex_init(&dd->eep_lock); |
| 414 | |
| 415 | if (qib_mini_init) |
| 416 | goto done; |
| 417 | |
| 418 | ret = init_pioavailregs(dd); |
| 419 | init_shadow_tids(dd); |
| 420 | |
| 421 | qib_get_eeprom_info(dd); |
| 422 | |
| 423 | /* setup time (don't start yet) to verify we got interrupt */ |
| 424 | init_timer(&dd->intrchk_timer); |
| 425 | dd->intrchk_timer.function = verify_interrupt; |
| 426 | dd->intrchk_timer.data = (unsigned long) dd; |
| 427 | |
| 428 | done: |
| 429 | return ret; |
| 430 | } |
| 431 | |
| 432 | /** |
| 433 | * init_after_reset - re-initialize after a reset |
| 434 | * @dd: the qlogic_ib device |
| 435 | * |
| 436 | * sanity check at least some of the values after reset, and |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 437 | * ensure no receive or transmit (explicitly, in case reset |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 438 | * failed |
| 439 | */ |
| 440 | static int init_after_reset(struct qib_devdata *dd) |
| 441 | { |
| 442 | int i; |
| 443 | |
| 444 | /* |
| 445 | * Ensure chip does no sends or receives, tail updates, or |
| 446 | * pioavail updates while we re-initialize. This is mostly |
| 447 | * for the driver data structures, not chip registers. |
| 448 | */ |
| 449 | for (i = 0; i < dd->num_pports; ++i) { |
| 450 | /* |
| 451 | * ctxt == -1 means "all contexts". Only really safe for |
| 452 | * _dis_abling things, as here. |
| 453 | */ |
| 454 | dd->f_rcvctrl(dd->pport + i, QIB_RCVCTRL_CTXT_DIS | |
| 455 | QIB_RCVCTRL_INTRAVAIL_DIS | |
| 456 | QIB_RCVCTRL_TAILUPD_DIS, -1); |
| 457 | /* Redundant across ports for some, but no big deal. */ |
| 458 | dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_DIS | |
| 459 | QIB_SENDCTRL_AVAIL_DIS); |
| 460 | } |
| 461 | |
| 462 | return 0; |
| 463 | } |
| 464 | |
| 465 | static void enable_chip(struct qib_devdata *dd) |
| 466 | { |
| 467 | u64 rcvmask; |
| 468 | int i; |
| 469 | |
| 470 | /* |
| 471 | * Enable PIO send, and update of PIOavail regs to memory. |
| 472 | */ |
| 473 | for (i = 0; i < dd->num_pports; ++i) |
| 474 | dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_ENB | |
| 475 | QIB_SENDCTRL_AVAIL_ENB); |
| 476 | /* |
| 477 | * Enable kernel ctxts' receive and receive interrupt. |
| 478 | * Other ctxts done as user opens and inits them. |
| 479 | */ |
| 480 | rcvmask = QIB_RCVCTRL_CTXT_ENB | QIB_RCVCTRL_INTRAVAIL_ENB; |
| 481 | rcvmask |= (dd->flags & QIB_NODMA_RTAIL) ? |
| 482 | QIB_RCVCTRL_TAILUPD_DIS : QIB_RCVCTRL_TAILUPD_ENB; |
| 483 | for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) { |
| 484 | struct qib_ctxtdata *rcd = dd->rcd[i]; |
| 485 | |
| 486 | if (rcd) |
| 487 | dd->f_rcvctrl(rcd->ppd, rcvmask, i); |
| 488 | } |
| 489 | } |
| 490 | |
| 491 | static void verify_interrupt(unsigned long opaque) |
| 492 | { |
| 493 | struct qib_devdata *dd = (struct qib_devdata *) opaque; |
| 494 | |
| 495 | if (!dd) |
| 496 | return; /* being torn down */ |
| 497 | |
| 498 | /* |
| 499 | * If we don't have a lid or any interrupts, let the user know and |
| 500 | * don't bother checking again. |
| 501 | */ |
| 502 | if (dd->int_counter == 0) { |
| 503 | if (!dd->f_intr_fallback(dd)) |
| 504 | dev_err(&dd->pcidev->dev, "No interrupts detected, " |
| 505 | "not usable.\n"); |
| 506 | else /* re-arm the timer to see if fallback works */ |
| 507 | mod_timer(&dd->intrchk_timer, jiffies + HZ/2); |
| 508 | } |
| 509 | } |
| 510 | |
| 511 | static void init_piobuf_state(struct qib_devdata *dd) |
| 512 | { |
| 513 | int i, pidx; |
| 514 | u32 uctxts; |
| 515 | |
| 516 | /* |
| 517 | * Ensure all buffers are free, and fifos empty. Buffers |
| 518 | * are common, so only do once for port 0. |
| 519 | * |
| 520 | * After enable and qib_chg_pioavailkernel so we can safely |
| 521 | * enable pioavail updates and PIOENABLE. After this, packets |
| 522 | * are ready and able to go out. |
| 523 | */ |
| 524 | dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_ALL); |
| 525 | for (pidx = 0; pidx < dd->num_pports; ++pidx) |
| 526 | dd->f_sendctrl(dd->pport + pidx, QIB_SENDCTRL_FLUSH); |
| 527 | |
| 528 | /* |
| 529 | * If not all sendbufs are used, add the one to each of the lower |
| 530 | * numbered contexts. pbufsctxt and lastctxt_piobuf are |
| 531 | * calculated in chip-specific code because it may cause some |
| 532 | * chip-specific adjustments to be made. |
| 533 | */ |
| 534 | uctxts = dd->cfgctxts - dd->first_user_ctxt; |
| 535 | dd->ctxts_extrabuf = dd->pbufsctxt ? |
| 536 | dd->lastctxt_piobuf - (dd->pbufsctxt * uctxts) : 0; |
| 537 | |
| 538 | /* |
| 539 | * Set up the shadow copies of the piobufavail registers, |
| 540 | * which we compare against the chip registers for now, and |
| 541 | * the in memory DMA'ed copies of the registers. |
| 542 | * By now pioavail updates to memory should have occurred, so |
| 543 | * copy them into our working/shadow registers; this is in |
| 544 | * case something went wrong with abort, but mostly to get the |
| 545 | * initial values of the generation bit correct. |
| 546 | */ |
| 547 | for (i = 0; i < dd->pioavregs; i++) { |
| 548 | __le64 tmp; |
| 549 | |
| 550 | tmp = dd->pioavailregs_dma[i]; |
| 551 | /* |
| 552 | * Don't need to worry about pioavailkernel here |
| 553 | * because we will call qib_chg_pioavailkernel() later |
| 554 | * in initialization, to busy out buffers as needed. |
| 555 | */ |
| 556 | dd->pioavailshadow[i] = le64_to_cpu(tmp); |
| 557 | } |
| 558 | while (i < ARRAY_SIZE(dd->pioavailshadow)) |
| 559 | dd->pioavailshadow[i++] = 0; /* for debugging sanity */ |
| 560 | |
| 561 | /* after pioavailshadow is setup */ |
| 562 | qib_chg_pioavailkernel(dd, 0, dd->piobcnt2k + dd->piobcnt4k, |
| 563 | TXCHK_CHG_TYPE_KERN, NULL); |
| 564 | dd->f_initvl15_bufs(dd); |
| 565 | } |
| 566 | |
| 567 | /** |
Mike Marciniszyn | 551ace1 | 2012-07-19 13:03:56 +0000 | [diff] [blame] | 568 | * qib_create_workqueues - create per port workqueues |
| 569 | * @dd: the qlogic_ib device |
| 570 | */ |
| 571 | static int qib_create_workqueues(struct qib_devdata *dd) |
| 572 | { |
| 573 | int pidx; |
| 574 | struct qib_pportdata *ppd; |
| 575 | |
| 576 | for (pidx = 0; pidx < dd->num_pports; ++pidx) { |
| 577 | ppd = dd->pport + pidx; |
| 578 | if (!ppd->qib_wq) { |
| 579 | char wq_name[8]; /* 3 + 2 + 1 + 1 + 1 */ |
| 580 | snprintf(wq_name, sizeof(wq_name), "qib%d_%d", |
| 581 | dd->unit, pidx); |
| 582 | ppd->qib_wq = |
| 583 | create_singlethread_workqueue(wq_name); |
| 584 | if (!ppd->qib_wq) |
| 585 | goto wq_error; |
| 586 | } |
| 587 | } |
| 588 | return 0; |
| 589 | wq_error: |
| 590 | pr_err( |
| 591 | QIB_DRV_NAME ": create_singlethread_workqueue failed for port %d\n", |
| 592 | pidx + 1); |
| 593 | for (pidx = 0; pidx < dd->num_pports; ++pidx) { |
| 594 | ppd = dd->pport + pidx; |
| 595 | if (ppd->qib_wq) { |
| 596 | destroy_workqueue(ppd->qib_wq); |
| 597 | ppd->qib_wq = NULL; |
| 598 | } |
| 599 | } |
| 600 | return -ENOMEM; |
| 601 | } |
| 602 | |
| 603 | /** |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 604 | * qib_init - do the actual initialization sequence on the chip |
| 605 | * @dd: the qlogic_ib device |
| 606 | * @reinit: reinitializing, so don't allocate new memory |
| 607 | * |
| 608 | * Do the actual initialization sequence on the chip. This is done |
| 609 | * both from the init routine called from the PCI infrastructure, and |
| 610 | * when we reset the chip, or detect that it was reset internally, |
| 611 | * or it's administratively re-enabled. |
| 612 | * |
| 613 | * Memory allocation here and in called routines is only done in |
| 614 | * the first case (reinit == 0). We have to be careful, because even |
| 615 | * without memory allocation, we need to re-write all the chip registers |
| 616 | * TIDs, etc. after the reset or enable has completed. |
| 617 | */ |
| 618 | int qib_init(struct qib_devdata *dd, int reinit) |
| 619 | { |
| 620 | int ret = 0, pidx, lastfail = 0; |
| 621 | u32 portok = 0; |
| 622 | unsigned i; |
| 623 | struct qib_ctxtdata *rcd; |
| 624 | struct qib_pportdata *ppd; |
| 625 | unsigned long flags; |
| 626 | |
| 627 | /* Set linkstate to unknown, so we can watch for a transition. */ |
| 628 | for (pidx = 0; pidx < dd->num_pports; ++pidx) { |
| 629 | ppd = dd->pport + pidx; |
| 630 | spin_lock_irqsave(&ppd->lflags_lock, flags); |
| 631 | ppd->lflags &= ~(QIBL_LINKACTIVE | QIBL_LINKARMED | |
| 632 | QIBL_LINKDOWN | QIBL_LINKINIT | |
| 633 | QIBL_LINKV); |
| 634 | spin_unlock_irqrestore(&ppd->lflags_lock, flags); |
| 635 | } |
| 636 | |
| 637 | if (reinit) |
| 638 | ret = init_after_reset(dd); |
| 639 | else |
| 640 | ret = loadtime_init(dd); |
| 641 | if (ret) |
| 642 | goto done; |
| 643 | |
| 644 | /* Bypass most chip-init, to get to device creation */ |
| 645 | if (qib_mini_init) |
| 646 | return 0; |
| 647 | |
| 648 | ret = dd->f_late_initreg(dd); |
| 649 | if (ret) |
| 650 | goto done; |
| 651 | |
| 652 | /* dd->rcd can be NULL if early init failed */ |
| 653 | for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) { |
| 654 | /* |
| 655 | * Set up the (kernel) rcvhdr queue and egr TIDs. If doing |
| 656 | * re-init, the simplest way to handle this is to free |
| 657 | * existing, and re-allocate. |
| 658 | * Need to re-create rest of ctxt 0 ctxtdata as well. |
| 659 | */ |
| 660 | rcd = dd->rcd[i]; |
| 661 | if (!rcd) |
| 662 | continue; |
| 663 | |
| 664 | lastfail = qib_create_rcvhdrq(dd, rcd); |
| 665 | if (!lastfail) |
| 666 | lastfail = qib_setup_eagerbufs(rcd); |
| 667 | if (lastfail) { |
| 668 | qib_dev_err(dd, "failed to allocate kernel ctxt's " |
| 669 | "rcvhdrq and/or egr bufs\n"); |
| 670 | continue; |
| 671 | } |
| 672 | } |
| 673 | |
| 674 | for (pidx = 0; pidx < dd->num_pports; ++pidx) { |
| 675 | int mtu; |
| 676 | if (lastfail) |
| 677 | ret = lastfail; |
| 678 | ppd = dd->pport + pidx; |
| 679 | mtu = ib_mtu_enum_to_int(qib_ibmtu); |
| 680 | if (mtu == -1) { |
| 681 | mtu = QIB_DEFAULT_MTU; |
| 682 | qib_ibmtu = 0; /* don't leave invalid value */ |
| 683 | } |
| 684 | /* set max we can ever have for this driver load */ |
| 685 | ppd->init_ibmaxlen = min(mtu > 2048 ? |
| 686 | dd->piosize4k : dd->piosize2k, |
| 687 | dd->rcvegrbufsize + |
| 688 | (dd->rcvhdrentsize << 2)); |
| 689 | /* |
| 690 | * Have to initialize ibmaxlen, but this will normally |
| 691 | * change immediately in qib_set_mtu(). |
| 692 | */ |
| 693 | ppd->ibmaxlen = ppd->init_ibmaxlen; |
| 694 | qib_set_mtu(ppd, mtu); |
| 695 | |
| 696 | spin_lock_irqsave(&ppd->lflags_lock, flags); |
| 697 | ppd->lflags |= QIBL_IB_LINK_DISABLED; |
| 698 | spin_unlock_irqrestore(&ppd->lflags_lock, flags); |
| 699 | |
| 700 | lastfail = dd->f_bringup_serdes(ppd); |
| 701 | if (lastfail) { |
| 702 | qib_devinfo(dd->pcidev, |
| 703 | "Failed to bringup IB port %u\n", ppd->port); |
| 704 | lastfail = -ENETDOWN; |
| 705 | continue; |
| 706 | } |
| 707 | |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 708 | portok++; |
| 709 | } |
| 710 | |
| 711 | if (!portok) { |
| 712 | /* none of the ports initialized */ |
| 713 | if (!ret && lastfail) |
| 714 | ret = lastfail; |
| 715 | else if (!ret) |
| 716 | ret = -ENETDOWN; |
| 717 | /* but continue on, so we can debug cause */ |
| 718 | } |
| 719 | |
| 720 | enable_chip(dd); |
| 721 | |
| 722 | init_piobuf_state(dd); |
| 723 | |
| 724 | done: |
| 725 | if (!ret) { |
| 726 | /* chip is OK for user apps; mark it as initialized */ |
| 727 | for (pidx = 0; pidx < dd->num_pports; ++pidx) { |
| 728 | ppd = dd->pport + pidx; |
| 729 | /* |
| 730 | * Set status even if port serdes is not initialized |
| 731 | * so that diags will work. |
| 732 | */ |
| 733 | *ppd->statusp |= QIB_STATUS_CHIP_PRESENT | |
| 734 | QIB_STATUS_INITTED; |
| 735 | if (!ppd->link_speed_enabled) |
| 736 | continue; |
| 737 | if (dd->flags & QIB_HAS_SEND_DMA) |
| 738 | ret = qib_setup_sdma(ppd); |
| 739 | init_timer(&ppd->hol_timer); |
| 740 | ppd->hol_timer.function = qib_hol_event; |
| 741 | ppd->hol_timer.data = (unsigned long)ppd; |
| 742 | ppd->hol_state = QIB_HOL_UP; |
| 743 | } |
| 744 | |
| 745 | /* now we can enable all interrupts from the chip */ |
| 746 | dd->f_set_intr_state(dd, 1); |
| 747 | |
| 748 | /* |
| 749 | * Setup to verify we get an interrupt, and fallback |
| 750 | * to an alternate if necessary and possible. |
| 751 | */ |
| 752 | mod_timer(&dd->intrchk_timer, jiffies + HZ/2); |
| 753 | /* start stats retrieval timer */ |
| 754 | mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER); |
| 755 | } |
| 756 | |
| 757 | /* if ret is non-zero, we probably should do some cleanup here... */ |
| 758 | return ret; |
| 759 | } |
| 760 | |
| 761 | /* |
| 762 | * These next two routines are placeholders in case we don't have per-arch |
| 763 | * code for controlling write combining. If explicit control of write |
| 764 | * combining is not available, performance will probably be awful. |
| 765 | */ |
| 766 | |
| 767 | int __attribute__((weak)) qib_enable_wc(struct qib_devdata *dd) |
| 768 | { |
| 769 | return -EOPNOTSUPP; |
| 770 | } |
| 771 | |
| 772 | void __attribute__((weak)) qib_disable_wc(struct qib_devdata *dd) |
| 773 | { |
| 774 | } |
| 775 | |
| 776 | static inline struct qib_devdata *__qib_lookup(int unit) |
| 777 | { |
| 778 | return idr_find(&qib_unit_table, unit); |
| 779 | } |
| 780 | |
| 781 | struct qib_devdata *qib_lookup(int unit) |
| 782 | { |
| 783 | struct qib_devdata *dd; |
| 784 | unsigned long flags; |
| 785 | |
| 786 | spin_lock_irqsave(&qib_devs_lock, flags); |
| 787 | dd = __qib_lookup(unit); |
| 788 | spin_unlock_irqrestore(&qib_devs_lock, flags); |
| 789 | |
| 790 | return dd; |
| 791 | } |
| 792 | |
| 793 | /* |
| 794 | * Stop the timers during unit shutdown, or after an error late |
| 795 | * in initialization. |
| 796 | */ |
| 797 | static void qib_stop_timers(struct qib_devdata *dd) |
| 798 | { |
| 799 | struct qib_pportdata *ppd; |
| 800 | int pidx; |
| 801 | |
| 802 | if (dd->stats_timer.data) { |
| 803 | del_timer_sync(&dd->stats_timer); |
| 804 | dd->stats_timer.data = 0; |
| 805 | } |
| 806 | if (dd->intrchk_timer.data) { |
| 807 | del_timer_sync(&dd->intrchk_timer); |
| 808 | dd->intrchk_timer.data = 0; |
| 809 | } |
| 810 | for (pidx = 0; pidx < dd->num_pports; ++pidx) { |
| 811 | ppd = dd->pport + pidx; |
| 812 | if (ppd->hol_timer.data) |
| 813 | del_timer_sync(&ppd->hol_timer); |
| 814 | if (ppd->led_override_timer.data) { |
| 815 | del_timer_sync(&ppd->led_override_timer); |
| 816 | atomic_set(&ppd->led_override_timer_active, 0); |
| 817 | } |
| 818 | if (ppd->symerr_clear_timer.data) |
| 819 | del_timer_sync(&ppd->symerr_clear_timer); |
| 820 | } |
| 821 | } |
| 822 | |
| 823 | /** |
| 824 | * qib_shutdown_device - shut down a device |
| 825 | * @dd: the qlogic_ib device |
| 826 | * |
| 827 | * This is called to make the device quiet when we are about to |
| 828 | * unload the driver, and also when the device is administratively |
| 829 | * disabled. It does not free any data structures. |
| 830 | * Everything it does has to be setup again by qib_init(dd, 1) |
| 831 | */ |
| 832 | static void qib_shutdown_device(struct qib_devdata *dd) |
| 833 | { |
| 834 | struct qib_pportdata *ppd; |
| 835 | unsigned pidx; |
| 836 | |
| 837 | for (pidx = 0; pidx < dd->num_pports; ++pidx) { |
| 838 | ppd = dd->pport + pidx; |
| 839 | |
| 840 | spin_lock_irq(&ppd->lflags_lock); |
| 841 | ppd->lflags &= ~(QIBL_LINKDOWN | QIBL_LINKINIT | |
| 842 | QIBL_LINKARMED | QIBL_LINKACTIVE | |
| 843 | QIBL_LINKV); |
| 844 | spin_unlock_irq(&ppd->lflags_lock); |
| 845 | *ppd->statusp &= ~(QIB_STATUS_IB_CONF | QIB_STATUS_IB_READY); |
| 846 | } |
| 847 | dd->flags &= ~QIB_INITTED; |
| 848 | |
| 849 | /* mask interrupts, but not errors */ |
| 850 | dd->f_set_intr_state(dd, 0); |
| 851 | |
| 852 | for (pidx = 0; pidx < dd->num_pports; ++pidx) { |
| 853 | ppd = dd->pport + pidx; |
| 854 | dd->f_rcvctrl(ppd, QIB_RCVCTRL_TAILUPD_DIS | |
| 855 | QIB_RCVCTRL_CTXT_DIS | |
| 856 | QIB_RCVCTRL_INTRAVAIL_DIS | |
| 857 | QIB_RCVCTRL_PKEY_ENB, -1); |
| 858 | /* |
| 859 | * Gracefully stop all sends allowing any in progress to |
| 860 | * trickle out first. |
| 861 | */ |
| 862 | dd->f_sendctrl(ppd, QIB_SENDCTRL_CLEAR); |
| 863 | } |
| 864 | |
| 865 | /* |
| 866 | * Enough for anything that's going to trickle out to have actually |
| 867 | * done so. |
| 868 | */ |
| 869 | udelay(20); |
| 870 | |
| 871 | for (pidx = 0; pidx < dd->num_pports; ++pidx) { |
| 872 | ppd = dd->pport + pidx; |
| 873 | dd->f_setextled(ppd, 0); /* make sure LEDs are off */ |
| 874 | |
| 875 | if (dd->flags & QIB_HAS_SEND_DMA) |
| 876 | qib_teardown_sdma(ppd); |
| 877 | |
| 878 | dd->f_sendctrl(ppd, QIB_SENDCTRL_AVAIL_DIS | |
| 879 | QIB_SENDCTRL_SEND_DIS); |
| 880 | /* |
| 881 | * Clear SerdesEnable. |
| 882 | * We can't count on interrupts since we are stopping. |
| 883 | */ |
| 884 | dd->f_quiet_serdes(ppd); |
Mike Marciniszyn | 551ace1 | 2012-07-19 13:03:56 +0000 | [diff] [blame] | 885 | |
| 886 | if (ppd->qib_wq) { |
| 887 | destroy_workqueue(ppd->qib_wq); |
| 888 | ppd->qib_wq = NULL; |
| 889 | } |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 890 | } |
| 891 | |
| 892 | qib_update_eeprom_log(dd); |
| 893 | } |
| 894 | |
| 895 | /** |
| 896 | * qib_free_ctxtdata - free a context's allocated data |
| 897 | * @dd: the qlogic_ib device |
| 898 | * @rcd: the ctxtdata structure |
| 899 | * |
| 900 | * free up any allocated data for a context |
| 901 | * This should not touch anything that would affect a simultaneous |
| 902 | * re-allocation of context data, because it is called after qib_mutex |
| 903 | * is released (and can be called from reinit as well). |
| 904 | * It should never change any chip state, or global driver state. |
| 905 | */ |
| 906 | void qib_free_ctxtdata(struct qib_devdata *dd, struct qib_ctxtdata *rcd) |
| 907 | { |
| 908 | if (!rcd) |
| 909 | return; |
| 910 | |
| 911 | if (rcd->rcvhdrq) { |
| 912 | dma_free_coherent(&dd->pcidev->dev, rcd->rcvhdrq_size, |
| 913 | rcd->rcvhdrq, rcd->rcvhdrq_phys); |
| 914 | rcd->rcvhdrq = NULL; |
| 915 | if (rcd->rcvhdrtail_kvaddr) { |
| 916 | dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE, |
| 917 | rcd->rcvhdrtail_kvaddr, |
| 918 | rcd->rcvhdrqtailaddr_phys); |
| 919 | rcd->rcvhdrtail_kvaddr = NULL; |
| 920 | } |
| 921 | } |
| 922 | if (rcd->rcvegrbuf) { |
| 923 | unsigned e; |
| 924 | |
| 925 | for (e = 0; e < rcd->rcvegrbuf_chunks; e++) { |
| 926 | void *base = rcd->rcvegrbuf[e]; |
| 927 | size_t size = rcd->rcvegrbuf_size; |
| 928 | |
| 929 | dma_free_coherent(&dd->pcidev->dev, size, |
| 930 | base, rcd->rcvegrbuf_phys[e]); |
| 931 | } |
| 932 | kfree(rcd->rcvegrbuf); |
| 933 | rcd->rcvegrbuf = NULL; |
| 934 | kfree(rcd->rcvegrbuf_phys); |
| 935 | rcd->rcvegrbuf_phys = NULL; |
| 936 | rcd->rcvegrbuf_chunks = 0; |
| 937 | } |
| 938 | |
| 939 | kfree(rcd->tid_pg_list); |
| 940 | vfree(rcd->user_event_mask); |
| 941 | vfree(rcd->subctxt_uregbase); |
| 942 | vfree(rcd->subctxt_rcvegrbuf); |
| 943 | vfree(rcd->subctxt_rcvhdr_base); |
| 944 | kfree(rcd); |
| 945 | } |
| 946 | |
| 947 | /* |
| 948 | * Perform a PIO buffer bandwidth write test, to verify proper system |
| 949 | * configuration. Even when all the setup calls work, occasionally |
| 950 | * BIOS or other issues can prevent write combining from working, or |
| 951 | * can cause other bandwidth problems to the chip. |
| 952 | * |
| 953 | * This test simply writes the same buffer over and over again, and |
| 954 | * measures close to the peak bandwidth to the chip (not testing |
| 955 | * data bandwidth to the wire). On chips that use an address-based |
| 956 | * trigger to send packets to the wire, this is easy. On chips that |
| 957 | * use a count to trigger, we want to make sure that the packet doesn't |
| 958 | * go out on the wire, or trigger flow control checks. |
| 959 | */ |
| 960 | static void qib_verify_pioperf(struct qib_devdata *dd) |
| 961 | { |
| 962 | u32 pbnum, cnt, lcnt; |
| 963 | u32 __iomem *piobuf; |
| 964 | u32 *addr; |
| 965 | u64 msecs, emsecs; |
| 966 | |
| 967 | piobuf = dd->f_getsendbuf(dd->pport, 0ULL, &pbnum); |
| 968 | if (!piobuf) { |
| 969 | qib_devinfo(dd->pcidev, |
| 970 | "No PIObufs for checking perf, skipping\n"); |
| 971 | return; |
| 972 | } |
| 973 | |
| 974 | /* |
| 975 | * Enough to give us a reasonable test, less than piobuf size, and |
| 976 | * likely multiple of store buffer length. |
| 977 | */ |
| 978 | cnt = 1024; |
| 979 | |
| 980 | addr = vmalloc(cnt); |
| 981 | if (!addr) { |
| 982 | qib_devinfo(dd->pcidev, |
| 983 | "Couldn't get memory for checking PIO perf," |
| 984 | " skipping\n"); |
| 985 | goto done; |
| 986 | } |
| 987 | |
| 988 | preempt_disable(); /* we want reasonably accurate elapsed time */ |
| 989 | msecs = 1 + jiffies_to_msecs(jiffies); |
| 990 | for (lcnt = 0; lcnt < 10000U; lcnt++) { |
| 991 | /* wait until we cross msec boundary */ |
| 992 | if (jiffies_to_msecs(jiffies) >= msecs) |
| 993 | break; |
| 994 | udelay(1); |
| 995 | } |
| 996 | |
| 997 | dd->f_set_armlaunch(dd, 0); |
| 998 | |
| 999 | /* |
| 1000 | * length 0, no dwords actually sent |
| 1001 | */ |
| 1002 | writeq(0, piobuf); |
| 1003 | qib_flush_wc(); |
| 1004 | |
| 1005 | /* |
| 1006 | * This is only roughly accurate, since even with preempt we |
| 1007 | * still take interrupts that could take a while. Running for |
| 1008 | * >= 5 msec seems to get us "close enough" to accurate values. |
| 1009 | */ |
| 1010 | msecs = jiffies_to_msecs(jiffies); |
| 1011 | for (emsecs = lcnt = 0; emsecs <= 5UL; lcnt++) { |
| 1012 | qib_pio_copy(piobuf + 64, addr, cnt >> 2); |
| 1013 | emsecs = jiffies_to_msecs(jiffies) - msecs; |
| 1014 | } |
| 1015 | |
| 1016 | /* 1 GiB/sec, slightly over IB SDR line rate */ |
| 1017 | if (lcnt < (emsecs * 1024U)) |
| 1018 | qib_dev_err(dd, |
| 1019 | "Performance problem: bandwidth to PIO buffers is " |
| 1020 | "only %u MiB/sec\n", |
| 1021 | lcnt / (u32) emsecs); |
| 1022 | |
| 1023 | preempt_enable(); |
| 1024 | |
| 1025 | vfree(addr); |
| 1026 | |
| 1027 | done: |
| 1028 | /* disarm piobuf, so it's available again */ |
| 1029 | dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_BUF(pbnum)); |
| 1030 | qib_sendbuf_done(dd, pbnum); |
| 1031 | dd->f_set_armlaunch(dd, 1); |
| 1032 | } |
| 1033 | |
| 1034 | |
| 1035 | void qib_free_devdata(struct qib_devdata *dd) |
| 1036 | { |
| 1037 | unsigned long flags; |
| 1038 | |
| 1039 | spin_lock_irqsave(&qib_devs_lock, flags); |
| 1040 | idr_remove(&qib_unit_table, dd->unit); |
| 1041 | list_del(&dd->list); |
| 1042 | spin_unlock_irqrestore(&qib_devs_lock, flags); |
| 1043 | |
| 1044 | ib_dealloc_device(&dd->verbs_dev.ibdev); |
| 1045 | } |
| 1046 | |
| 1047 | /* |
| 1048 | * Allocate our primary per-unit data structure. Must be done via verbs |
| 1049 | * allocator, because the verbs cleanup process both does cleanup and |
| 1050 | * free of the data structure. |
| 1051 | * "extra" is for chip-specific data. |
| 1052 | * |
| 1053 | * Use the idr mechanism to get a unit number for this unit. |
| 1054 | */ |
| 1055 | struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra) |
| 1056 | { |
| 1057 | unsigned long flags; |
| 1058 | struct qib_devdata *dd; |
| 1059 | int ret; |
| 1060 | |
| 1061 | if (!idr_pre_get(&qib_unit_table, GFP_KERNEL)) { |
| 1062 | dd = ERR_PTR(-ENOMEM); |
| 1063 | goto bail; |
| 1064 | } |
| 1065 | |
| 1066 | dd = (struct qib_devdata *) ib_alloc_device(sizeof(*dd) + extra); |
| 1067 | if (!dd) { |
| 1068 | dd = ERR_PTR(-ENOMEM); |
| 1069 | goto bail; |
| 1070 | } |
| 1071 | |
| 1072 | spin_lock_irqsave(&qib_devs_lock, flags); |
| 1073 | ret = idr_get_new(&qib_unit_table, dd, &dd->unit); |
| 1074 | if (ret >= 0) |
| 1075 | list_add(&dd->list, &qib_dev_list); |
| 1076 | spin_unlock_irqrestore(&qib_devs_lock, flags); |
| 1077 | |
| 1078 | if (ret < 0) { |
| 1079 | qib_early_err(&pdev->dev, |
| 1080 | "Could not allocate unit ID: error %d\n", -ret); |
| 1081 | ib_dealloc_device(&dd->verbs_dev.ibdev); |
| 1082 | dd = ERR_PTR(ret); |
| 1083 | goto bail; |
| 1084 | } |
| 1085 | |
| 1086 | if (!qib_cpulist_count) { |
| 1087 | u32 count = num_online_cpus(); |
| 1088 | qib_cpulist = kzalloc(BITS_TO_LONGS(count) * |
| 1089 | sizeof(long), GFP_KERNEL); |
| 1090 | if (qib_cpulist) |
| 1091 | qib_cpulist_count = count; |
| 1092 | else |
| 1093 | qib_early_err(&pdev->dev, "Could not alloc cpulist " |
| 1094 | "info, cpu affinity might be wrong\n"); |
| 1095 | } |
| 1096 | |
| 1097 | bail: |
| 1098 | return dd; |
| 1099 | } |
| 1100 | |
| 1101 | /* |
| 1102 | * Called from freeze mode handlers, and from PCI error |
| 1103 | * reporting code. Should be paranoid about state of |
| 1104 | * system and data structures. |
| 1105 | */ |
| 1106 | void qib_disable_after_error(struct qib_devdata *dd) |
| 1107 | { |
| 1108 | if (dd->flags & QIB_INITTED) { |
| 1109 | u32 pidx; |
| 1110 | |
| 1111 | dd->flags &= ~QIB_INITTED; |
| 1112 | if (dd->pport) |
| 1113 | for (pidx = 0; pidx < dd->num_pports; ++pidx) { |
| 1114 | struct qib_pportdata *ppd; |
| 1115 | |
| 1116 | ppd = dd->pport + pidx; |
| 1117 | if (dd->flags & QIB_PRESENT) { |
| 1118 | qib_set_linkstate(ppd, |
| 1119 | QIB_IB_LINKDOWN_DISABLE); |
| 1120 | dd->f_setextled(ppd, 0); |
| 1121 | } |
| 1122 | *ppd->statusp &= ~QIB_STATUS_IB_READY; |
| 1123 | } |
| 1124 | } |
| 1125 | |
| 1126 | /* |
| 1127 | * Mark as having had an error for driver, and also |
| 1128 | * for /sys and status word mapped to user programs. |
| 1129 | * This marks unit as not usable, until reset. |
| 1130 | */ |
| 1131 | if (dd->devstatusp) |
| 1132 | *dd->devstatusp |= QIB_STATUS_HWERROR; |
| 1133 | } |
| 1134 | |
| 1135 | static void __devexit qib_remove_one(struct pci_dev *); |
| 1136 | static int __devinit qib_init_one(struct pci_dev *, |
| 1137 | const struct pci_device_id *); |
| 1138 | |
| 1139 | #define DRIVER_LOAD_MSG "QLogic " QIB_DRV_NAME " loaded: " |
| 1140 | #define PFX QIB_DRV_NAME ": " |
| 1141 | |
Mike Marciniszyn | 865b64b | 2011-11-09 13:35:55 -0500 | [diff] [blame] | 1142 | static DEFINE_PCI_DEVICE_TABLE(qib_pci_tbl) = { |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1143 | { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_QLOGIC_IB_6120) }, |
| 1144 | { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7220) }, |
| 1145 | { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7322) }, |
| 1146 | { 0, } |
| 1147 | }; |
| 1148 | |
| 1149 | MODULE_DEVICE_TABLE(pci, qib_pci_tbl); |
| 1150 | |
| 1151 | struct pci_driver qib_driver = { |
| 1152 | .name = QIB_DRV_NAME, |
| 1153 | .probe = qib_init_one, |
| 1154 | .remove = __devexit_p(qib_remove_one), |
| 1155 | .id_table = qib_pci_tbl, |
| 1156 | .err_handler = &qib_pci_err_handler, |
| 1157 | }; |
| 1158 | |
| 1159 | /* |
| 1160 | * Do all the generic driver unit- and chip-independent memory |
| 1161 | * allocation and initialization. |
| 1162 | */ |
| 1163 | static int __init qlogic_ib_init(void) |
| 1164 | { |
| 1165 | int ret; |
| 1166 | |
| 1167 | ret = qib_dev_init(); |
| 1168 | if (ret) |
| 1169 | goto bail; |
| 1170 | |
Ralph Campbell | 950aff5 | 2010-06-17 23:14:15 +0000 | [diff] [blame] | 1171 | qib_cq_wq = create_singlethread_workqueue("qib_cq"); |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1172 | if (!qib_cq_wq) { |
| 1173 | ret = -ENOMEM; |
Tejun Heo | f062671 | 2010-10-19 15:24:36 +0000 | [diff] [blame] | 1174 | goto bail_dev; |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1175 | } |
| 1176 | |
| 1177 | /* |
| 1178 | * These must be called before the driver is registered with |
| 1179 | * the PCI subsystem. |
| 1180 | */ |
| 1181 | idr_init(&qib_unit_table); |
| 1182 | if (!idr_pre_get(&qib_unit_table, GFP_KERNEL)) { |
| 1183 | printk(KERN_ERR QIB_DRV_NAME ": idr_pre_get() failed\n"); |
| 1184 | ret = -ENOMEM; |
| 1185 | goto bail_cq_wq; |
| 1186 | } |
| 1187 | |
| 1188 | ret = pci_register_driver(&qib_driver); |
| 1189 | if (ret < 0) { |
| 1190 | printk(KERN_ERR QIB_DRV_NAME |
| 1191 | ": Unable to register driver: error %d\n", -ret); |
| 1192 | goto bail_unit; |
| 1193 | } |
| 1194 | |
| 1195 | /* not fatal if it doesn't work */ |
| 1196 | if (qib_init_qibfs()) |
| 1197 | printk(KERN_ERR QIB_DRV_NAME ": Unable to register ipathfs\n"); |
| 1198 | goto bail; /* all OK */ |
| 1199 | |
| 1200 | bail_unit: |
| 1201 | idr_destroy(&qib_unit_table); |
| 1202 | bail_cq_wq: |
| 1203 | destroy_workqueue(qib_cq_wq); |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1204 | bail_dev: |
| 1205 | qib_dev_cleanup(); |
| 1206 | bail: |
| 1207 | return ret; |
| 1208 | } |
| 1209 | |
| 1210 | module_init(qlogic_ib_init); |
| 1211 | |
| 1212 | /* |
| 1213 | * Do the non-unit driver cleanup, memory free, etc. at unload. |
| 1214 | */ |
| 1215 | static void __exit qlogic_ib_cleanup(void) |
| 1216 | { |
| 1217 | int ret; |
| 1218 | |
| 1219 | ret = qib_exit_qibfs(); |
| 1220 | if (ret) |
| 1221 | printk(KERN_ERR QIB_DRV_NAME ": " |
| 1222 | "Unable to cleanup counter filesystem: " |
| 1223 | "error %d\n", -ret); |
| 1224 | |
| 1225 | pci_unregister_driver(&qib_driver); |
| 1226 | |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1227 | destroy_workqueue(qib_cq_wq); |
| 1228 | |
| 1229 | qib_cpulist_count = 0; |
| 1230 | kfree(qib_cpulist); |
| 1231 | |
| 1232 | idr_destroy(&qib_unit_table); |
| 1233 | qib_dev_cleanup(); |
| 1234 | } |
| 1235 | |
| 1236 | module_exit(qlogic_ib_cleanup); |
| 1237 | |
| 1238 | /* this can only be called after a successful initialization */ |
| 1239 | static void cleanup_device_data(struct qib_devdata *dd) |
| 1240 | { |
| 1241 | int ctxt; |
| 1242 | int pidx; |
| 1243 | struct qib_ctxtdata **tmp; |
| 1244 | unsigned long flags; |
| 1245 | |
| 1246 | /* users can't do anything more with chip */ |
Mike Marciniszyn | 36a8f01 | 2012-07-19 13:04:04 +0000 | [diff] [blame^] | 1247 | for (pidx = 0; pidx < dd->num_pports; ++pidx) { |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1248 | if (dd->pport[pidx].statusp) |
| 1249 | *dd->pport[pidx].statusp &= ~QIB_STATUS_CHIP_PRESENT; |
| 1250 | |
Mike Marciniszyn | 36a8f01 | 2012-07-19 13:04:04 +0000 | [diff] [blame^] | 1251 | spin_lock(&dd->pport[pidx].cc_shadow_lock); |
| 1252 | |
| 1253 | kfree(dd->pport[pidx].congestion_entries); |
| 1254 | dd->pport[pidx].congestion_entries = NULL; |
| 1255 | kfree(dd->pport[pidx].ccti_entries); |
| 1256 | dd->pport[pidx].ccti_entries = NULL; |
| 1257 | kfree(dd->pport[pidx].ccti_entries_shadow); |
| 1258 | dd->pport[pidx].ccti_entries_shadow = NULL; |
| 1259 | kfree(dd->pport[pidx].congestion_entries_shadow); |
| 1260 | dd->pport[pidx].congestion_entries_shadow = NULL; |
| 1261 | |
| 1262 | spin_unlock(&dd->pport[pidx].cc_shadow_lock); |
| 1263 | } |
| 1264 | |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1265 | if (!qib_wc_pat) |
| 1266 | qib_disable_wc(dd); |
| 1267 | |
| 1268 | if (dd->pioavailregs_dma) { |
| 1269 | dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE, |
| 1270 | (void *) dd->pioavailregs_dma, |
| 1271 | dd->pioavailregs_phys); |
| 1272 | dd->pioavailregs_dma = NULL; |
| 1273 | } |
| 1274 | |
| 1275 | if (dd->pageshadow) { |
| 1276 | struct page **tmpp = dd->pageshadow; |
| 1277 | dma_addr_t *tmpd = dd->physshadow; |
| 1278 | int i, cnt = 0; |
| 1279 | |
| 1280 | for (ctxt = 0; ctxt < dd->cfgctxts; ctxt++) { |
| 1281 | int ctxt_tidbase = ctxt * dd->rcvtidcnt; |
| 1282 | int maxtid = ctxt_tidbase + dd->rcvtidcnt; |
| 1283 | |
| 1284 | for (i = ctxt_tidbase; i < maxtid; i++) { |
| 1285 | if (!tmpp[i]) |
| 1286 | continue; |
| 1287 | pci_unmap_page(dd->pcidev, tmpd[i], |
| 1288 | PAGE_SIZE, PCI_DMA_FROMDEVICE); |
| 1289 | qib_release_user_pages(&tmpp[i], 1); |
| 1290 | tmpp[i] = NULL; |
| 1291 | cnt++; |
| 1292 | } |
| 1293 | } |
| 1294 | |
| 1295 | tmpp = dd->pageshadow; |
| 1296 | dd->pageshadow = NULL; |
| 1297 | vfree(tmpp); |
| 1298 | } |
| 1299 | |
| 1300 | /* |
| 1301 | * Free any resources still in use (usually just kernel contexts) |
| 1302 | * at unload; we do for ctxtcnt, because that's what we allocate. |
| 1303 | * We acquire lock to be really paranoid that rcd isn't being |
| 1304 | * accessed from some interrupt-related code (that should not happen, |
| 1305 | * but best to be sure). |
| 1306 | */ |
| 1307 | spin_lock_irqsave(&dd->uctxt_lock, flags); |
| 1308 | tmp = dd->rcd; |
| 1309 | dd->rcd = NULL; |
| 1310 | spin_unlock_irqrestore(&dd->uctxt_lock, flags); |
| 1311 | for (ctxt = 0; tmp && ctxt < dd->ctxtcnt; ctxt++) { |
| 1312 | struct qib_ctxtdata *rcd = tmp[ctxt]; |
| 1313 | |
| 1314 | tmp[ctxt] = NULL; /* debugging paranoia */ |
| 1315 | qib_free_ctxtdata(dd, rcd); |
| 1316 | } |
| 1317 | kfree(tmp); |
| 1318 | kfree(dd->boardname); |
| 1319 | } |
| 1320 | |
| 1321 | /* |
| 1322 | * Clean up on unit shutdown, or error during unit load after |
| 1323 | * successful initialization. |
| 1324 | */ |
| 1325 | static void qib_postinit_cleanup(struct qib_devdata *dd) |
| 1326 | { |
| 1327 | /* |
| 1328 | * Clean up chip-specific stuff. |
| 1329 | * We check for NULL here, because it's outside |
| 1330 | * the kregbase check, and we need to call it |
| 1331 | * after the free_irq. Thus it's possible that |
| 1332 | * the function pointers were never initialized. |
| 1333 | */ |
| 1334 | if (dd->f_cleanup) |
| 1335 | dd->f_cleanup(dd); |
| 1336 | |
| 1337 | qib_pcie_ddcleanup(dd); |
| 1338 | |
| 1339 | cleanup_device_data(dd); |
| 1340 | |
| 1341 | qib_free_devdata(dd); |
| 1342 | } |
| 1343 | |
| 1344 | static int __devinit qib_init_one(struct pci_dev *pdev, |
| 1345 | const struct pci_device_id *ent) |
| 1346 | { |
| 1347 | int ret, j, pidx, initfail; |
| 1348 | struct qib_devdata *dd = NULL; |
| 1349 | |
| 1350 | ret = qib_pcie_init(pdev, ent); |
| 1351 | if (ret) |
| 1352 | goto bail; |
| 1353 | |
| 1354 | /* |
| 1355 | * Do device-specific initialiation, function table setup, dd |
| 1356 | * allocation, etc. |
| 1357 | */ |
| 1358 | switch (ent->device) { |
| 1359 | case PCI_DEVICE_ID_QLOGIC_IB_6120: |
Ralph Campbell | 7e3a1f4 | 2010-05-25 12:22:33 -0700 | [diff] [blame] | 1360 | #ifdef CONFIG_PCI_MSI |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1361 | dd = qib_init_iba6120_funcs(pdev, ent); |
Ralph Campbell | 7e3a1f4 | 2010-05-25 12:22:33 -0700 | [diff] [blame] | 1362 | #else |
| 1363 | qib_early_err(&pdev->dev, "QLogic PCIE device 0x%x cannot " |
| 1364 | "work if CONFIG_PCI_MSI is not enabled\n", |
| 1365 | ent->device); |
Ralph Campbell | 9e43e01 | 2010-10-22 15:29:46 -0700 | [diff] [blame] | 1366 | dd = ERR_PTR(-ENODEV); |
Ralph Campbell | 7e3a1f4 | 2010-05-25 12:22:33 -0700 | [diff] [blame] | 1367 | #endif |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1368 | break; |
| 1369 | |
| 1370 | case PCI_DEVICE_ID_QLOGIC_IB_7220: |
| 1371 | dd = qib_init_iba7220_funcs(pdev, ent); |
| 1372 | break; |
| 1373 | |
| 1374 | case PCI_DEVICE_ID_QLOGIC_IB_7322: |
| 1375 | dd = qib_init_iba7322_funcs(pdev, ent); |
| 1376 | break; |
| 1377 | |
| 1378 | default: |
| 1379 | qib_early_err(&pdev->dev, "Failing on unknown QLogic " |
| 1380 | "deviceid 0x%x\n", ent->device); |
| 1381 | ret = -ENODEV; |
| 1382 | } |
| 1383 | |
| 1384 | if (IS_ERR(dd)) |
| 1385 | ret = PTR_ERR(dd); |
| 1386 | if (ret) |
| 1387 | goto bail; /* error already printed */ |
| 1388 | |
Mike Marciniszyn | 551ace1 | 2012-07-19 13:03:56 +0000 | [diff] [blame] | 1389 | ret = qib_create_workqueues(dd); |
| 1390 | if (ret) |
| 1391 | goto bail; |
| 1392 | |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1393 | /* do the generic initialization */ |
| 1394 | initfail = qib_init(dd, 0); |
| 1395 | |
| 1396 | ret = qib_register_ib_device(dd); |
| 1397 | |
| 1398 | /* |
| 1399 | * Now ready for use. this should be cleared whenever we |
| 1400 | * detect a reset, or initiate one. If earlier failure, |
| 1401 | * we still create devices, so diags, etc. can be used |
| 1402 | * to determine cause of problem. |
| 1403 | */ |
| 1404 | if (!qib_mini_init && !initfail && !ret) |
| 1405 | dd->flags |= QIB_INITTED; |
| 1406 | |
| 1407 | j = qib_device_create(dd); |
| 1408 | if (j) |
| 1409 | qib_dev_err(dd, "Failed to create /dev devices: %d\n", -j); |
| 1410 | j = qibfs_add(dd); |
| 1411 | if (j) |
| 1412 | qib_dev_err(dd, "Failed filesystem setup for counters: %d\n", |
| 1413 | -j); |
| 1414 | |
| 1415 | if (qib_mini_init || initfail || ret) { |
| 1416 | qib_stop_timers(dd); |
Tejun Heo | f062671 | 2010-10-19 15:24:36 +0000 | [diff] [blame] | 1417 | flush_workqueue(ib_wq); |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1418 | for (pidx = 0; pidx < dd->num_pports; ++pidx) |
| 1419 | dd->f_quiet_serdes(dd->pport + pidx); |
Ralph Campbell | 756a33b | 2010-07-01 20:25:45 +0000 | [diff] [blame] | 1420 | if (qib_mini_init) |
| 1421 | goto bail; |
| 1422 | if (!j) { |
| 1423 | (void) qibfs_remove(dd); |
| 1424 | qib_device_remove(dd); |
| 1425 | } |
| 1426 | if (!ret) |
| 1427 | qib_unregister_ib_device(dd); |
| 1428 | qib_postinit_cleanup(dd); |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1429 | if (initfail) |
| 1430 | ret = initfail; |
| 1431 | goto bail; |
| 1432 | } |
| 1433 | |
| 1434 | if (!qib_wc_pat) { |
| 1435 | ret = qib_enable_wc(dd); |
| 1436 | if (ret) { |
| 1437 | qib_dev_err(dd, "Write combining not enabled " |
| 1438 | "(err %d): performance may be poor\n", |
| 1439 | -ret); |
| 1440 | ret = 0; |
| 1441 | } |
| 1442 | } |
| 1443 | |
| 1444 | qib_verify_pioperf(dd); |
| 1445 | bail: |
| 1446 | return ret; |
| 1447 | } |
| 1448 | |
| 1449 | static void __devexit qib_remove_one(struct pci_dev *pdev) |
| 1450 | { |
| 1451 | struct qib_devdata *dd = pci_get_drvdata(pdev); |
| 1452 | int ret; |
| 1453 | |
| 1454 | /* unregister from IB core */ |
| 1455 | qib_unregister_ib_device(dd); |
| 1456 | |
| 1457 | /* |
| 1458 | * Disable the IB link, disable interrupts on the device, |
| 1459 | * clear dma engines, etc. |
| 1460 | */ |
| 1461 | if (!qib_mini_init) |
| 1462 | qib_shutdown_device(dd); |
| 1463 | |
| 1464 | qib_stop_timers(dd); |
| 1465 | |
Tejun Heo | f062671 | 2010-10-19 15:24:36 +0000 | [diff] [blame] | 1466 | /* wait until all of our (qsfp) queue_work() calls complete */ |
| 1467 | flush_workqueue(ib_wq); |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1468 | |
| 1469 | ret = qibfs_remove(dd); |
| 1470 | if (ret) |
| 1471 | qib_dev_err(dd, "Failed counters filesystem cleanup: %d\n", |
| 1472 | -ret); |
| 1473 | |
| 1474 | qib_device_remove(dd); |
| 1475 | |
| 1476 | qib_postinit_cleanup(dd); |
| 1477 | } |
| 1478 | |
| 1479 | /** |
| 1480 | * qib_create_rcvhdrq - create a receive header queue |
| 1481 | * @dd: the qlogic_ib device |
| 1482 | * @rcd: the context data |
| 1483 | * |
| 1484 | * This must be contiguous memory (from an i/o perspective), and must be |
| 1485 | * DMA'able (which means for some systems, it will go through an IOMMU, |
| 1486 | * or be forced into a low address range). |
| 1487 | */ |
| 1488 | int qib_create_rcvhdrq(struct qib_devdata *dd, struct qib_ctxtdata *rcd) |
| 1489 | { |
| 1490 | unsigned amt; |
| 1491 | |
| 1492 | if (!rcd->rcvhdrq) { |
| 1493 | dma_addr_t phys_hdrqtail; |
| 1494 | gfp_t gfp_flags; |
| 1495 | |
| 1496 | amt = ALIGN(dd->rcvhdrcnt * dd->rcvhdrentsize * |
| 1497 | sizeof(u32), PAGE_SIZE); |
| 1498 | gfp_flags = (rcd->ctxt >= dd->first_user_ctxt) ? |
| 1499 | GFP_USER : GFP_KERNEL; |
| 1500 | rcd->rcvhdrq = dma_alloc_coherent( |
| 1501 | &dd->pcidev->dev, amt, &rcd->rcvhdrq_phys, |
| 1502 | gfp_flags | __GFP_COMP); |
| 1503 | |
| 1504 | if (!rcd->rcvhdrq) { |
| 1505 | qib_dev_err(dd, "attempt to allocate %d bytes " |
| 1506 | "for ctxt %u rcvhdrq failed\n", |
| 1507 | amt, rcd->ctxt); |
| 1508 | goto bail; |
| 1509 | } |
| 1510 | |
| 1511 | if (rcd->ctxt >= dd->first_user_ctxt) { |
| 1512 | rcd->user_event_mask = vmalloc_user(PAGE_SIZE); |
| 1513 | if (!rcd->user_event_mask) |
| 1514 | goto bail_free_hdrq; |
| 1515 | } |
| 1516 | |
| 1517 | if (!(dd->flags & QIB_NODMA_RTAIL)) { |
| 1518 | rcd->rcvhdrtail_kvaddr = dma_alloc_coherent( |
| 1519 | &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail, |
| 1520 | gfp_flags); |
| 1521 | if (!rcd->rcvhdrtail_kvaddr) |
| 1522 | goto bail_free; |
| 1523 | rcd->rcvhdrqtailaddr_phys = phys_hdrqtail; |
| 1524 | } |
| 1525 | |
| 1526 | rcd->rcvhdrq_size = amt; |
| 1527 | } |
| 1528 | |
| 1529 | /* clear for security and sanity on each use */ |
| 1530 | memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size); |
| 1531 | if (rcd->rcvhdrtail_kvaddr) |
| 1532 | memset(rcd->rcvhdrtail_kvaddr, 0, PAGE_SIZE); |
| 1533 | return 0; |
| 1534 | |
| 1535 | bail_free: |
| 1536 | qib_dev_err(dd, "attempt to allocate 1 page for ctxt %u " |
| 1537 | "rcvhdrqtailaddr failed\n", rcd->ctxt); |
| 1538 | vfree(rcd->user_event_mask); |
| 1539 | rcd->user_event_mask = NULL; |
| 1540 | bail_free_hdrq: |
| 1541 | dma_free_coherent(&dd->pcidev->dev, amt, rcd->rcvhdrq, |
| 1542 | rcd->rcvhdrq_phys); |
| 1543 | rcd->rcvhdrq = NULL; |
| 1544 | bail: |
| 1545 | return -ENOMEM; |
| 1546 | } |
| 1547 | |
| 1548 | /** |
| 1549 | * allocate eager buffers, both kernel and user contexts. |
| 1550 | * @rcd: the context we are setting up. |
| 1551 | * |
| 1552 | * Allocate the eager TID buffers and program them into hip. |
| 1553 | * They are no longer completely contiguous, we do multiple allocation |
| 1554 | * calls. Otherwise we get the OOM code involved, by asking for too |
| 1555 | * much per call, with disastrous results on some kernels. |
| 1556 | */ |
| 1557 | int qib_setup_eagerbufs(struct qib_ctxtdata *rcd) |
| 1558 | { |
| 1559 | struct qib_devdata *dd = rcd->dd; |
| 1560 | unsigned e, egrcnt, egrperchunk, chunk, egrsize, egroff; |
| 1561 | size_t size; |
| 1562 | gfp_t gfp_flags; |
| 1563 | |
| 1564 | /* |
| 1565 | * GFP_USER, but without GFP_FS, so buffer cache can be |
| 1566 | * coalesced (we hope); otherwise, even at order 4, |
| 1567 | * heavy filesystem activity makes these fail, and we can |
| 1568 | * use compound pages. |
| 1569 | */ |
| 1570 | gfp_flags = __GFP_WAIT | __GFP_IO | __GFP_COMP; |
| 1571 | |
| 1572 | egrcnt = rcd->rcvegrcnt; |
| 1573 | egroff = rcd->rcvegr_tid_base; |
| 1574 | egrsize = dd->rcvegrbufsize; |
| 1575 | |
| 1576 | chunk = rcd->rcvegrbuf_chunks; |
| 1577 | egrperchunk = rcd->rcvegrbufs_perchunk; |
| 1578 | size = rcd->rcvegrbuf_size; |
| 1579 | if (!rcd->rcvegrbuf) { |
| 1580 | rcd->rcvegrbuf = |
| 1581 | kzalloc(chunk * sizeof(rcd->rcvegrbuf[0]), |
| 1582 | GFP_KERNEL); |
| 1583 | if (!rcd->rcvegrbuf) |
| 1584 | goto bail; |
| 1585 | } |
| 1586 | if (!rcd->rcvegrbuf_phys) { |
| 1587 | rcd->rcvegrbuf_phys = |
| 1588 | kmalloc(chunk * sizeof(rcd->rcvegrbuf_phys[0]), |
| 1589 | GFP_KERNEL); |
| 1590 | if (!rcd->rcvegrbuf_phys) |
| 1591 | goto bail_rcvegrbuf; |
| 1592 | } |
| 1593 | for (e = 0; e < rcd->rcvegrbuf_chunks; e++) { |
| 1594 | if (rcd->rcvegrbuf[e]) |
| 1595 | continue; |
| 1596 | rcd->rcvegrbuf[e] = |
| 1597 | dma_alloc_coherent(&dd->pcidev->dev, size, |
| 1598 | &rcd->rcvegrbuf_phys[e], |
| 1599 | gfp_flags); |
| 1600 | if (!rcd->rcvegrbuf[e]) |
| 1601 | goto bail_rcvegrbuf_phys; |
| 1602 | } |
| 1603 | |
| 1604 | rcd->rcvegr_phys = rcd->rcvegrbuf_phys[0]; |
| 1605 | |
| 1606 | for (e = chunk = 0; chunk < rcd->rcvegrbuf_chunks; chunk++) { |
| 1607 | dma_addr_t pa = rcd->rcvegrbuf_phys[chunk]; |
| 1608 | unsigned i; |
| 1609 | |
Ralph Campbell | 5df4223 | 2010-06-17 23:13:59 +0000 | [diff] [blame] | 1610 | /* clear for security and sanity on each use */ |
| 1611 | memset(rcd->rcvegrbuf[chunk], 0, size); |
| 1612 | |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1613 | for (i = 0; e < egrcnt && i < egrperchunk; e++, i++) { |
| 1614 | dd->f_put_tid(dd, e + egroff + |
| 1615 | (u64 __iomem *) |
| 1616 | ((char __iomem *) |
| 1617 | dd->kregbase + |
| 1618 | dd->rcvegrbase), |
| 1619 | RCVHQ_RCV_TYPE_EAGER, pa); |
| 1620 | pa += egrsize; |
| 1621 | } |
| 1622 | cond_resched(); /* don't hog the cpu */ |
| 1623 | } |
| 1624 | |
| 1625 | return 0; |
| 1626 | |
| 1627 | bail_rcvegrbuf_phys: |
| 1628 | for (e = 0; e < rcd->rcvegrbuf_chunks && rcd->rcvegrbuf[e]; e++) |
| 1629 | dma_free_coherent(&dd->pcidev->dev, size, |
| 1630 | rcd->rcvegrbuf[e], rcd->rcvegrbuf_phys[e]); |
| 1631 | kfree(rcd->rcvegrbuf_phys); |
| 1632 | rcd->rcvegrbuf_phys = NULL; |
| 1633 | bail_rcvegrbuf: |
| 1634 | kfree(rcd->rcvegrbuf); |
| 1635 | rcd->rcvegrbuf = NULL; |
| 1636 | bail: |
| 1637 | return -ENOMEM; |
| 1638 | } |
| 1639 | |
Dave Olson | fce24a9 | 2010-06-17 23:13:44 +0000 | [diff] [blame] | 1640 | /* |
| 1641 | * Note: Changes to this routine should be mirrored |
| 1642 | * for the diagnostics routine qib_remap_ioaddr32(). |
| 1643 | * There is also related code for VL15 buffers in qib_init_7322_variables(). |
| 1644 | * The teardown code that unmaps is in qib_pcie_ddcleanup() |
| 1645 | */ |
Ralph Campbell | f931551 | 2010-05-23 21:44:54 -0700 | [diff] [blame] | 1646 | int init_chip_wc_pat(struct qib_devdata *dd, u32 vl15buflen) |
| 1647 | { |
| 1648 | u64 __iomem *qib_kregbase = NULL; |
| 1649 | void __iomem *qib_piobase = NULL; |
| 1650 | u64 __iomem *qib_userbase = NULL; |
| 1651 | u64 qib_kreglen; |
| 1652 | u64 qib_pio2koffset = dd->piobufbase & 0xffffffff; |
| 1653 | u64 qib_pio4koffset = dd->piobufbase >> 32; |
| 1654 | u64 qib_pio2klen = dd->piobcnt2k * dd->palign; |
| 1655 | u64 qib_pio4klen = dd->piobcnt4k * dd->align4k; |
| 1656 | u64 qib_physaddr = dd->physaddr; |
| 1657 | u64 qib_piolen; |
| 1658 | u64 qib_userlen = 0; |
| 1659 | |
| 1660 | /* |
| 1661 | * Free the old mapping because the kernel will try to reuse the |
| 1662 | * old mapping and not create a new mapping with the |
| 1663 | * write combining attribute. |
| 1664 | */ |
| 1665 | iounmap(dd->kregbase); |
| 1666 | dd->kregbase = NULL; |
| 1667 | |
| 1668 | /* |
| 1669 | * Assumes chip address space looks like: |
| 1670 | * - kregs + sregs + cregs + uregs (in any order) |
| 1671 | * - piobufs (2K and 4K bufs in either order) |
| 1672 | * or: |
| 1673 | * - kregs + sregs + cregs (in any order) |
| 1674 | * - piobufs (2K and 4K bufs in either order) |
| 1675 | * - uregs |
| 1676 | */ |
| 1677 | if (dd->piobcnt4k == 0) { |
| 1678 | qib_kreglen = qib_pio2koffset; |
| 1679 | qib_piolen = qib_pio2klen; |
| 1680 | } else if (qib_pio2koffset < qib_pio4koffset) { |
| 1681 | qib_kreglen = qib_pio2koffset; |
| 1682 | qib_piolen = qib_pio4koffset + qib_pio4klen - qib_kreglen; |
| 1683 | } else { |
| 1684 | qib_kreglen = qib_pio4koffset; |
| 1685 | qib_piolen = qib_pio2koffset + qib_pio2klen - qib_kreglen; |
| 1686 | } |
| 1687 | qib_piolen += vl15buflen; |
| 1688 | /* Map just the configured ports (not all hw ports) */ |
| 1689 | if (dd->uregbase > qib_kreglen) |
| 1690 | qib_userlen = dd->ureg_align * dd->cfgctxts; |
| 1691 | |
| 1692 | /* Sanity checks passed, now create the new mappings */ |
| 1693 | qib_kregbase = ioremap_nocache(qib_physaddr, qib_kreglen); |
| 1694 | if (!qib_kregbase) |
| 1695 | goto bail; |
| 1696 | |
| 1697 | qib_piobase = ioremap_wc(qib_physaddr + qib_kreglen, qib_piolen); |
| 1698 | if (!qib_piobase) |
| 1699 | goto bail_kregbase; |
| 1700 | |
| 1701 | if (qib_userlen) { |
| 1702 | qib_userbase = ioremap_nocache(qib_physaddr + dd->uregbase, |
| 1703 | qib_userlen); |
| 1704 | if (!qib_userbase) |
| 1705 | goto bail_piobase; |
| 1706 | } |
| 1707 | |
| 1708 | dd->kregbase = qib_kregbase; |
| 1709 | dd->kregend = (u64 __iomem *) |
| 1710 | ((char __iomem *) qib_kregbase + qib_kreglen); |
| 1711 | dd->piobase = qib_piobase; |
| 1712 | dd->pio2kbase = (void __iomem *) |
| 1713 | (((char __iomem *) dd->piobase) + |
| 1714 | qib_pio2koffset - qib_kreglen); |
| 1715 | if (dd->piobcnt4k) |
| 1716 | dd->pio4kbase = (void __iomem *) |
| 1717 | (((char __iomem *) dd->piobase) + |
| 1718 | qib_pio4koffset - qib_kreglen); |
| 1719 | if (qib_userlen) |
| 1720 | /* ureg will now be accessed relative to dd->userbase */ |
| 1721 | dd->userbase = qib_userbase; |
| 1722 | return 0; |
| 1723 | |
| 1724 | bail_piobase: |
| 1725 | iounmap(qib_piobase); |
| 1726 | bail_kregbase: |
| 1727 | iounmap(qib_kregbase); |
| 1728 | bail: |
| 1729 | return -ENOMEM; |
| 1730 | } |