blob: 2292742eac8f5441642469f8fa05e04ca0979afb [file] [log] [blame]
Shawn Guofba311f2010-12-18 21:39:31 +08001/*
2 * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
5 * Based on code from Freescale,
6 * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version 2
11 * of the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
20 * MA 02110-1301, USA.
21 */
22
Thierry Reding641d0342013-01-21 11:09:01 +010023#include <linux/err.h>
Shawn Guofba311f2010-12-18 21:39:31 +080024#include <linux/init.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/irq.h>
Shawn Guo0b76c542012-08-20 16:43:32 +080028#include <linux/irqdomain.h>
Shawn Guo4052d452012-05-04 14:29:22 +080029#include <linux/of.h>
30#include <linux/of_address.h>
31#include <linux/of_device.h>
Shawn Guo8d7cf832011-06-06 09:37:58 -060032#include <linux/platform_device.h>
33#include <linux/slab.h>
Linus Walleij0f4630f2015-12-04 14:02:58 +010034#include <linux/gpio/driver.h>
35/* FIXME: for gpio_get_value(), replace this by direct register read */
36#include <linux/gpio.h>
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040037#include <linux/module.h>
Shawn Guofba311f2010-12-18 21:39:31 +080038
Shawn Guo8d7cf832011-06-06 09:37:58 -060039#define MXS_SET 0x4
40#define MXS_CLR 0x8
Shawn Guofba311f2010-12-18 21:39:31 +080041
Shawn Guo164387d2012-05-03 23:32:52 +080042#define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
43#define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
44#define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
45#define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
46#define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
47#define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
48#define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
49#define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
Shawn Guofba311f2010-12-18 21:39:31 +080050
51#define GPIO_INT_FALL_EDGE 0x0
52#define GPIO_INT_LOW_LEV 0x1
53#define GPIO_INT_RISE_EDGE 0x2
54#define GPIO_INT_HIGH_LEV 0x3
55#define GPIO_INT_LEV_MASK (1 << 0)
56#define GPIO_INT_POL_MASK (1 << 1)
57
Shawn Guo164387d2012-05-03 23:32:52 +080058enum mxs_gpio_id {
59 IMX23_GPIO,
60 IMX28_GPIO,
61};
62
Grant Likely7b2fa572011-06-06 09:37:58 -060063struct mxs_gpio_port {
64 void __iomem *base;
65 int id;
66 int irq;
Shawn Guo0b76c542012-08-20 16:43:32 +080067 struct irq_domain *domain;
Linus Walleij0f4630f2015-12-04 14:02:58 +010068 struct gpio_chip gc;
Shawn Guo164387d2012-05-03 23:32:52 +080069 enum mxs_gpio_id devid;
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010070 u32 both_edges;
Grant Likely7b2fa572011-06-06 09:37:58 -060071};
72
Shawn Guo164387d2012-05-03 23:32:52 +080073static inline int is_imx23_gpio(struct mxs_gpio_port *port)
74{
75 return port->devid == IMX23_GPIO;
76}
77
78static inline int is_imx28_gpio(struct mxs_gpio_port *port)
79{
80 return port->devid == IMX28_GPIO;
81}
82
Shawn Guofba311f2010-12-18 21:39:31 +080083/* Note: This driver assumes 32 GPIOs are handled in one register */
84
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +010085static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
Shawn Guofba311f2010-12-18 21:39:31 +080086{
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010087 u32 val;
Shawn Guo0b76c542012-08-20 16:43:32 +080088 u32 pin_mask = 1 << d->hwirq;
Shawn Guo498c17c2011-06-07 22:00:54 +080089 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Sascha Hauerf08ea3c2016-10-21 15:11:38 +020090 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Shawn Guo498c17c2011-06-07 22:00:54 +080091 struct mxs_gpio_port *port = gc->private;
Shawn Guofba311f2010-12-18 21:39:31 +080092 void __iomem *pin_addr;
93 int edge;
94
Sascha Hauerf08ea3c2016-10-21 15:11:38 +020095 if (!(ct->type & type))
96 if (irq_setup_alt_chip(d, type))
97 return -EINVAL;
98
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010099 port->both_edges &= ~pin_mask;
Shawn Guofba311f2010-12-18 21:39:31 +0800100 switch (type) {
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100101 case IRQ_TYPE_EDGE_BOTH:
Linus Walleij0f4630f2015-12-04 14:02:58 +0100102 val = gpio_get_value(port->gc.base + d->hwirq);
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100103 if (val)
104 edge = GPIO_INT_FALL_EDGE;
105 else
106 edge = GPIO_INT_RISE_EDGE;
107 port->both_edges |= pin_mask;
108 break;
Shawn Guofba311f2010-12-18 21:39:31 +0800109 case IRQ_TYPE_EDGE_RISING:
110 edge = GPIO_INT_RISE_EDGE;
111 break;
112 case IRQ_TYPE_EDGE_FALLING:
113 edge = GPIO_INT_FALL_EDGE;
114 break;
115 case IRQ_TYPE_LEVEL_LOW:
116 edge = GPIO_INT_LOW_LEV;
117 break;
118 case IRQ_TYPE_LEVEL_HIGH:
119 edge = GPIO_INT_HIGH_LEV;
120 break;
121 default:
122 return -EINVAL;
123 }
124
125 /* set level or edge */
Shawn Guo164387d2012-05-03 23:32:52 +0800126 pin_addr = port->base + PINCTRL_IRQLEV(port);
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200127 if (edge & GPIO_INT_LEV_MASK) {
Shawn Guo8d7cf832011-06-06 09:37:58 -0600128 writel(pin_mask, pin_addr + MXS_SET);
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200129 writel(pin_mask, port->base + PINCTRL_IRQEN(port) + MXS_SET);
130 } else {
Shawn Guo8d7cf832011-06-06 09:37:58 -0600131 writel(pin_mask, pin_addr + MXS_CLR);
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200132 writel(pin_mask, port->base + PINCTRL_PIN2IRQ(port) + MXS_SET);
133 }
Shawn Guofba311f2010-12-18 21:39:31 +0800134
135 /* set polarity */
Shawn Guo164387d2012-05-03 23:32:52 +0800136 pin_addr = port->base + PINCTRL_IRQPOL(port);
Shawn Guofba311f2010-12-18 21:39:31 +0800137 if (edge & GPIO_INT_POL_MASK)
Shawn Guo8d7cf832011-06-06 09:37:58 -0600138 writel(pin_mask, pin_addr + MXS_SET);
Shawn Guofba311f2010-12-18 21:39:31 +0800139 else
Shawn Guo8d7cf832011-06-06 09:37:58 -0600140 writel(pin_mask, pin_addr + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800141
Shawn Guo0b76c542012-08-20 16:43:32 +0800142 writel(pin_mask,
Shawn Guo164387d2012-05-03 23:32:52 +0800143 port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800144
145 return 0;
146}
147
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100148static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio)
149{
150 u32 bit, val, edge;
151 void __iomem *pin_addr;
152
153 bit = 1 << gpio;
154
155 pin_addr = port->base + PINCTRL_IRQPOL(port);
156 val = readl(pin_addr);
157 edge = val & bit;
158
159 if (edge)
160 writel(bit, pin_addr + MXS_CLR);
161 else
162 writel(bit, pin_addr + MXS_SET);
163}
164
Shawn Guofba311f2010-12-18 21:39:31 +0800165/* MXS has one interrupt *per* gpio port */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200166static void mxs_gpio_irq_handler(struct irq_desc *desc)
Shawn Guofba311f2010-12-18 21:39:31 +0800167{
168 u32 irq_stat;
Jiang Liu476f8b42015-06-04 12:13:15 +0800169 struct mxs_gpio_port *port = irq_desc_get_handler_data(desc);
Shawn Guofba311f2010-12-18 21:39:31 +0800170
Uwe Kleine-König1f6b5dd2011-01-25 16:54:22 +0100171 desc->irq_data.chip->irq_ack(&desc->irq_data);
172
Shawn Guo164387d2012-05-03 23:32:52 +0800173 irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
174 readl(port->base + PINCTRL_IRQEN(port));
Shawn Guofba311f2010-12-18 21:39:31 +0800175
176 while (irq_stat != 0) {
177 int irqoffset = fls(irq_stat) - 1;
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100178 if (port->both_edges & (1 << irqoffset))
179 mxs_flip_edge(port, irqoffset);
180
Shawn Guo0b76c542012-08-20 16:43:32 +0800181 generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
Shawn Guofba311f2010-12-18 21:39:31 +0800182 irq_stat &= ~(1 << irqoffset);
183 }
184}
185
186/*
187 * Set interrupt number "irq" in the GPIO as a wake-up source.
188 * While system is running, all registered GPIO interrupts need to have
189 * wake-up enabled. When system is suspended, only selected GPIO interrupts
190 * need to have wake-up enabled.
191 * @param irq interrupt source number
192 * @param enable enable as wake-up if equal to non-zero
193 * @return This function returns 0 on success.
194 */
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +0100195static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
Shawn Guofba311f2010-12-18 21:39:31 +0800196{
Shawn Guo498c17c2011-06-07 22:00:54 +0800197 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
198 struct mxs_gpio_port *port = gc->private;
Shawn Guofba311f2010-12-18 21:39:31 +0800199
Shawn Guo61617152011-06-07 22:00:53 +0800200 if (enable)
201 enable_irq_wake(port->irq);
202 else
203 disable_irq_wake(port->irq);
Shawn Guofba311f2010-12-18 21:39:31 +0800204
205 return 0;
206}
207
Arnd Bergmannabc8d582016-12-16 10:08:14 +0100208static int mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
Shawn Guo498c17c2011-06-07 22:00:54 +0800209{
210 struct irq_chip_generic *gc;
211 struct irq_chip_type *ct;
212
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200213 gc = irq_alloc_generic_chip("gpio-mxs", 2, irq_base,
Shawn Guo498c17c2011-06-07 22:00:54 +0800214 port->base, handle_level_irq);
Peng Fan1bbc5572015-08-23 21:11:53 +0800215 if (!gc)
216 return -ENOMEM;
217
Shawn Guo498c17c2011-06-07 22:00:54 +0800218 gc->private = port;
219
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200220 ct = &gc->chip_types[0];
221 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
Shawn Guo591567a2011-07-19 21:16:56 +0800222 ct->chip.irq_ack = irq_gc_ack_set_bit;
Sascha Hauer66a37c32016-10-21 15:11:37 +0200223 ct->chip.irq_mask = irq_gc_mask_disable_reg;
224 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
Shawn Guo498c17c2011-06-07 22:00:54 +0800225 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
Shawn Guo591567a2011-07-19 21:16:56 +0800226 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200227 ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
Shawn Guo164387d2012-05-03 23:32:52 +0800228 ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200229 ct->regs.enable = PINCTRL_PIN2IRQ(port) + MXS_SET;
230 ct->regs.disable = PINCTRL_PIN2IRQ(port) + MXS_CLR;
231
232 ct = &gc->chip_types[1];
233 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
234 ct->chip.irq_ack = irq_gc_ack_set_bit;
235 ct->chip.irq_mask = irq_gc_mask_disable_reg;
236 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
237 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
238 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
239 ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
Shawn Guo164387d2012-05-03 23:32:52 +0800240 ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
Sascha Hauer66a37c32016-10-21 15:11:37 +0200241 ct->regs.enable = PINCTRL_IRQEN(port) + MXS_SET;
242 ct->regs.disable = PINCTRL_IRQEN(port) + MXS_CLR;
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200243 ct->handler = handle_level_irq;
Shawn Guo498c17c2011-06-07 22:00:54 +0800244
Marek Vasuta585f872014-03-24 03:38:10 +0100245 irq_setup_generic_chip(gc, IRQ_MSK(32), IRQ_GC_INIT_NESTED_LOCK,
246 IRQ_NOREQUEST, 0);
Peng Fan1bbc5572015-08-23 21:11:53 +0800247
248 return 0;
Shawn Guo498c17c2011-06-07 22:00:54 +0800249}
Shawn Guofba311f2010-12-18 21:39:31 +0800250
Shawn Guo06f88a82011-06-06 22:31:29 +0800251static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
Shawn Guofba311f2010-12-18 21:39:31 +0800252{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100253 struct mxs_gpio_port *port = gpiochip_get_data(gc);
Shawn Guofba311f2010-12-18 21:39:31 +0800254
Shawn Guo0b76c542012-08-20 16:43:32 +0800255 return irq_find_mapping(port->domain, offset);
Shawn Guofba311f2010-12-18 21:39:31 +0800256}
257
Janusz Uzyckic8aaa1b2014-11-19 09:55:22 +0100258static int mxs_gpio_get_direction(struct gpio_chip *gc, unsigned offset)
259{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100260 struct mxs_gpio_port *port = gpiochip_get_data(gc);
Janusz Uzyckic8aaa1b2014-11-19 09:55:22 +0100261 u32 mask = 1 << offset;
262 u32 dir;
263
264 dir = readl(port->base + PINCTRL_DOE(port));
265 return !(dir & mask);
266}
267
Krzysztof Kozlowskif4f79d42015-05-02 00:56:47 +0900268static const struct platform_device_id mxs_gpio_ids[] = {
Shawn Guo164387d2012-05-03 23:32:52 +0800269 {
270 .name = "imx23-gpio",
271 .driver_data = IMX23_GPIO,
272 }, {
273 .name = "imx28-gpio",
274 .driver_data = IMX28_GPIO,
275 }, {
276 /* sentinel */
277 }
278};
279MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
280
Shawn Guo4052d452012-05-04 14:29:22 +0800281static const struct of_device_id mxs_gpio_dt_ids[] = {
282 { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
283 { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
284 { /* sentinel */ }
285};
286MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
287
Bill Pemberton38363092012-11-19 13:22:34 -0500288static int mxs_gpio_probe(struct platform_device *pdev)
Shawn Guofba311f2010-12-18 21:39:31 +0800289{
Shawn Guo4052d452012-05-04 14:29:22 +0800290 const struct of_device_id *of_id =
291 of_match_device(mxs_gpio_dt_ids, &pdev->dev);
292 struct device_node *np = pdev->dev.of_node;
293 struct device_node *parent;
Shawn Guo8d7cf832011-06-06 09:37:58 -0600294 static void __iomem *base;
295 struct mxs_gpio_port *port;
Shawn Guo0b76c542012-08-20 16:43:32 +0800296 int irq_base;
Shawn Guo498c17c2011-06-07 22:00:54 +0800297 int err;
Shawn Guofba311f2010-12-18 21:39:31 +0800298
Shawn Guo940a4f72012-05-04 10:30:14 +0800299 port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600300 if (!port)
301 return -ENOMEM;
Shawn Guofba311f2010-12-18 21:39:31 +0800302
Fabio Estevam99357122013-11-05 17:21:22 -0200303 port->id = of_alias_get_id(np, "gpio");
304 if (port->id < 0)
305 return port->id;
306 port->devid = (enum mxs_gpio_id) of_id->data;
Shawn Guo940a4f72012-05-04 10:30:14 +0800307 port->irq = platform_get_irq(pdev, 0);
308 if (port->irq < 0)
309 return port->irq;
310
Shawn Guo8d7cf832011-06-06 09:37:58 -0600311 /*
312 * map memory region only once, as all the gpio ports
313 * share the same one
314 */
315 if (!base) {
Fabio Estevam99357122013-11-05 17:21:22 -0200316 parent = of_get_parent(np);
317 base = of_iomap(parent, 0);
318 of_node_put(parent);
319 if (!base)
320 return -EADDRNOTAVAIL;
Shawn Guofba311f2010-12-18 21:39:31 +0800321 }
Shawn Guo8d7cf832011-06-06 09:37:58 -0600322 port->base = base;
323
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200324 /* initially disable the interrupts */
325 writel(0, port->base + PINCTRL_PIN2IRQ(port));
Shawn Guo164387d2012-05-03 23:32:52 +0800326 writel(0, port->base + PINCTRL_IRQEN(port));
Shawn Guo8d7cf832011-06-06 09:37:58 -0600327
328 /* clear address has to be used to clear IRQSTAT bits */
Shawn Guo164387d2012-05-03 23:32:52 +0800329 writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600330
Shawn Guo0b76c542012-08-20 16:43:32 +0800331 irq_base = irq_alloc_descs(-1, 0, 32, numa_node_id());
Arvind Yadav44df0812016-10-05 15:08:36 +0530332 if (irq_base < 0) {
333 err = irq_base;
334 goto out_iounmap;
335 }
Shawn Guo0b76c542012-08-20 16:43:32 +0800336
337 port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
338 &irq_domain_simple_ops, NULL);
339 if (!port->domain) {
340 err = -ENODEV;
341 goto out_irqdesc_free;
342 }
343
Shawn Guo498c17c2011-06-07 22:00:54 +0800344 /* gpio-mxs can be a generic irq chip */
Peng Fan1bbc5572015-08-23 21:11:53 +0800345 err = mxs_gpio_init_gc(port, irq_base);
346 if (err < 0)
347 goto out_irqdomain_remove;
Shawn Guo8d7cf832011-06-06 09:37:58 -0600348
349 /* setup one handler for each entry */
Russell Kinga44735f2015-06-16 23:06:45 +0100350 irq_set_chained_handler_and_data(port->irq, mxs_gpio_irq_handler,
351 port);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600352
Linus Walleij0f4630f2015-12-04 14:02:58 +0100353 err = bgpio_init(&port->gc, &pdev->dev, 4,
Shawn Guo164387d2012-05-03 23:32:52 +0800354 port->base + PINCTRL_DIN(port),
Maxime Ripard90dae4e2013-04-29 16:07:18 +0200355 port->base + PINCTRL_DOUT(port) + MXS_SET,
356 port->base + PINCTRL_DOUT(port) + MXS_CLR,
Linus Torvalds84a442b2012-05-26 12:57:47 -0700357 port->base + PINCTRL_DOE(port), NULL, 0);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600358 if (err)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100359 goto out_irqdomain_remove;
Shawn Guofba311f2010-12-18 21:39:31 +0800360
Linus Walleij0f4630f2015-12-04 14:02:58 +0100361 port->gc.to_irq = mxs_gpio_to_irq;
362 port->gc.get_direction = mxs_gpio_get_direction;
363 port->gc.base = port->id * 32;
Shawn Guo06f88a82011-06-06 22:31:29 +0800364
Linus Walleij0f4630f2015-12-04 14:02:58 +0100365 err = gpiochip_add_data(&port->gc, port);
Shawn Guo0b76c542012-08-20 16:43:32 +0800366 if (err)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100367 goto out_irqdomain_remove;
Shawn Guo06f88a82011-06-06 22:31:29 +0800368
Shawn Guofba311f2010-12-18 21:39:31 +0800369 return 0;
Shawn Guo0b76c542012-08-20 16:43:32 +0800370
Peng Fan1bbc5572015-08-23 21:11:53 +0800371out_irqdomain_remove:
372 irq_domain_remove(port->domain);
Shawn Guo0b76c542012-08-20 16:43:32 +0800373out_irqdesc_free:
374 irq_free_descs(irq_base, 32);
Arvind Yadav44df0812016-10-05 15:08:36 +0530375out_iounmap:
376 iounmap(port->base);
Shawn Guo0b76c542012-08-20 16:43:32 +0800377 return err;
Shawn Guofba311f2010-12-18 21:39:31 +0800378}
379
Shawn Guo8d7cf832011-06-06 09:37:58 -0600380static struct platform_driver mxs_gpio_driver = {
381 .driver = {
382 .name = "gpio-mxs",
Shawn Guo4052d452012-05-04 14:29:22 +0800383 .of_match_table = mxs_gpio_dt_ids,
Shawn Guo8d7cf832011-06-06 09:37:58 -0600384 },
385 .probe = mxs_gpio_probe,
Shawn Guo164387d2012-05-03 23:32:52 +0800386 .id_table = mxs_gpio_ids,
Shawn Guofba311f2010-12-18 21:39:31 +0800387};
Sascha Haueref196602011-01-24 12:57:46 +0100388
Shawn Guo8d7cf832011-06-06 09:37:58 -0600389static int __init mxs_gpio_init(void)
Sascha Haueref196602011-01-24 12:57:46 +0100390{
Shawn Guo8d7cf832011-06-06 09:37:58 -0600391 return platform_driver_register(&mxs_gpio_driver);
Sascha Haueref196602011-01-24 12:57:46 +0100392}
Shawn Guo8d7cf832011-06-06 09:37:58 -0600393postcore_initcall(mxs_gpio_init);
Shawn Guofba311f2010-12-18 21:39:31 +0800394
Shawn Guo8d7cf832011-06-06 09:37:58 -0600395MODULE_AUTHOR("Freescale Semiconductor, "
396 "Daniel Mack <danielncaiaq.de>, "
397 "Juergen Beisert <kernel@pengutronix.de>");
398MODULE_DESCRIPTION("Freescale MXS GPIO");
399MODULE_LICENSE("GPL");