blob: 8dc2d089cdef642c7b92765a68f50f1a0b50292b [file] [log] [blame]
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Paul Gortmaker6eb07ca2011-09-15 19:46:05 -040017#include <linux/moduleparam.h>
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040018#include "hw.h"
19#include "ar5008_initvals.h"
20#include "ar9001_initvals.h"
21#include "ar9002_initvals.h"
Sujithe9141f72010-06-01 15:14:10 +053022#include "ar9002_phy.h"
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040023
24/* General hardware code for the A5008/AR9001/AR9002 hadware families */
25
Felix Fietkau6aaacd82013-01-13 19:54:58 +010026static int ar9002_hw_init_mode_regs(struct ath_hw *ah)
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040027{
28 if (AR_SREV_9271(ah)) {
Felix Fietkaua3645172012-07-15 19:53:33 +020029 INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271);
30 INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271);
31 INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg);
Felix Fietkau6aaacd82013-01-13 19:54:58 +010032 return 0;
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040033 }
34
Felix Fietkau14fec8d2012-02-15 21:53:16 +010035 if (ah->config.pcie_clock_req)
36 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Felix Fietkaua3645172012-07-15 19:53:33 +020037 ar9280PciePhy_clkreq_off_L1_9280);
Felix Fietkau14fec8d2012-02-15 21:53:16 +010038 else
39 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Felix Fietkaua3645172012-07-15 19:53:33 +020040 ar9280PciePhy_clkreq_always_on_L1_9280);
Felix Fietkau14fec8d2012-02-15 21:53:16 +010041
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040042 if (AR_SREV_9287_11_OR_LATER(ah)) {
Felix Fietkaua3645172012-07-15 19:53:33 +020043 INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1);
44 INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040045 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
Felix Fietkaua3645172012-07-15 19:53:33 +020046 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2);
47 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040048 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkaua3645172012-07-15 19:53:33 +020049 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2);
50 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040051
Felix Fietkauc7d36f92012-03-14 16:40:31 +010052 INIT_INI_ARRAY(&ah->iniModesFastClock,
Felix Fietkaua3645172012-07-15 19:53:33 +020053 ar9280Modes_fast_clock_9280_2);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040054 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
Felix Fietkaua3645172012-07-15 19:53:33 +020055 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160);
56 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040057 if (AR_SREV_9160_11(ah)) {
58 INIT_INI_ARRAY(&ah->iniAddac,
Felix Fietkaua3645172012-07-15 19:53:33 +020059 ar5416Addac_9160_1_1);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040060 } else {
Felix Fietkaua3645172012-07-15 19:53:33 +020061 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040062 }
63 } else if (AR_SREV_9100_OR_LATER(ah)) {
Felix Fietkaua3645172012-07-15 19:53:33 +020064 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100);
65 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100);
Felix Fietkaua3645172012-07-15 19:53:33 +020066 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040067 } else {
Felix Fietkaua3645172012-07-15 19:53:33 +020068 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes);
69 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common);
Felix Fietkaua3645172012-07-15 19:53:33 +020070 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac);
Felix Fietkau14fec8d2012-02-15 21:53:16 +010071 }
72
73 if (!AR_SREV_9280_20_OR_LATER(ah)) {
74 /* Common for AR5416, AR913x, AR9160 */
Felix Fietkaua3645172012-07-15 19:53:33 +020075 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain);
Felix Fietkau14fec8d2012-02-15 21:53:16 +010076
Felix Fietkau14fec8d2012-02-15 21:53:16 +010077 /* Common for AR913x, AR9160 */
78 if (!AR_SREV_5416(ah))
Felix Fietkau37c62fe2013-04-08 00:04:07 +020079 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6TPC_9100);
80 else
81 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6TPC);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040082 }
Felix Fietkau9bbb8162012-02-15 19:31:20 +010083
84 /* iniAddac needs to be modified for these chips */
85 if (AR_SREV_9160(ah) || !AR_SREV_5416_22_OR_LATER(ah)) {
86 struct ar5416IniArray *addac = &ah->iniAddac;
87 u32 size = sizeof(u32) * addac->ia_rows * addac->ia_columns;
88 u32 *data;
89
Felix Fietkauc1b976d2012-12-12 13:14:23 +010090 data = devm_kzalloc(ah->dev, size, GFP_KERNEL);
Felix Fietkau9bbb8162012-02-15 19:31:20 +010091 if (!data)
Felix Fietkau6aaacd82013-01-13 19:54:58 +010092 return -ENOMEM;
Felix Fietkau9bbb8162012-02-15 19:31:20 +010093
94 memcpy(data, addac->ia_array, size);
95 addac->ia_array = data;
96
97 if (!AR_SREV_5416_22_OR_LATER(ah)) {
98 /* override CLKDRV value */
99 INI_RA(addac, 31,1) = 0;
100 }
101 }
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400102 if (AR_SREV_9287_11_OR_LATER(ah)) {
103 INIT_INI_ARRAY(&ah->iniCckfirNormal,
Felix Fietkaua3645172012-07-15 19:53:33 +0200104 ar9287Common_normal_cck_fir_coeff_9287_1_1);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400105 INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
Felix Fietkaua3645172012-07-15 19:53:33 +0200106 ar9287Common_japan_2484_cck_fir_coeff_9287_1_1);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400107 }
Felix Fietkau6aaacd82013-01-13 19:54:58 +0100108 return 0;
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400109}
110
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400111static void ar9280_20_hw_init_rxgain_ini(struct ath_hw *ah)
112{
113 u32 rxgain_type;
114
115 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >=
116 AR5416_EEP_MINOR_VER_17) {
117 rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
118
119 if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
120 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200121 ar9280Modes_backoff_13db_rxgain_9280_2);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400122 else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
123 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200124 ar9280Modes_backoff_23db_rxgain_9280_2);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400125 else
126 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200127 ar9280Modes_original_rxgain_9280_2);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400128 } else {
129 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200130 ar9280Modes_original_rxgain_9280_2);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400131 }
132}
133
Felix Fietkauaa0e5782012-03-14 16:40:32 +0100134static void ar9280_20_hw_init_txgain_ini(struct ath_hw *ah, u32 txgain_type)
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400135{
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400136 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >=
137 AR5416_EEP_MINOR_VER_19) {
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400138 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
139 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200140 ar9280Modes_high_power_tx_gain_9280_2);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400141 else
142 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200143 ar9280Modes_original_tx_gain_9280_2);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400144 } else {
145 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200146 ar9280Modes_original_tx_gain_9280_2);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400147 }
148}
149
Felix Fietkauaa0e5782012-03-14 16:40:32 +0100150static void ar9271_hw_init_txgain_ini(struct ath_hw *ah, u32 txgain_type)
151{
152 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
153 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200154 ar9271Modes_high_power_tx_gain_9271);
Felix Fietkauaa0e5782012-03-14 16:40:32 +0100155 else
156 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200157 ar9271Modes_normal_power_tx_gain_9271);
Felix Fietkauaa0e5782012-03-14 16:40:32 +0100158}
159
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400160static void ar9002_hw_init_mode_gain_regs(struct ath_hw *ah)
161{
Felix Fietkauaa0e5782012-03-14 16:40:32 +0100162 u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
163
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400164 if (AR_SREV_9287_11_OR_LATER(ah))
165 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200166 ar9287Modes_rx_gain_9287_1_1);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400167 else if (AR_SREV_9280_20(ah))
168 ar9280_20_hw_init_rxgain_ini(ah);
169
Felix Fietkauaa0e5782012-03-14 16:40:32 +0100170 if (AR_SREV_9271(ah)) {
171 ar9271_hw_init_txgain_ini(ah, txgain_type);
172 } else if (AR_SREV_9287_11_OR_LATER(ah)) {
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400173 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200174 ar9287Modes_tx_gain_9287_1_1);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400175 } else if (AR_SREV_9280_20(ah)) {
Felix Fietkauaa0e5782012-03-14 16:40:32 +0100176 ar9280_20_hw_init_txgain_ini(ah, txgain_type);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400177 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400178 /* txgain table */
179 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
180 if (AR_SREV_9285E_20(ah)) {
181 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200182 ar9285Modes_XE2_0_high_power);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400183 } else {
184 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200185 ar9285Modes_high_power_tx_gain_9285_1_2);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400186 }
187 } else {
188 if (AR_SREV_9285E_20(ah)) {
189 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200190 ar9285Modes_XE2_0_normal_power);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400191 } else {
192 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200193 ar9285Modes_original_tx_gain_9285_1_2);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400194 }
195 }
196 }
197}
198
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400199/*
200 * Helper for ASPM support.
201 *
202 * Disable PLL when in L0s as well as receiver clock when in L1.
203 * This power saving option must be enabled through the SerDes.
204 *
205 * Programming the SerDes must go through the same 288 bit serial shift
206 * register as the other analog registers. Hence the 9 writes.
207 */
208static void ar9002_hw_configpcipowersave(struct ath_hw *ah,
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200209 bool power_off)
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400210{
211 u8 i;
212 u32 val;
213
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400214 /* Nothing to do on restore for 11N */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200215 if (!power_off /* !restore */) {
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400216 if (AR_SREV_9280_20_OR_LATER(ah)) {
217 /*
218 * AR9280 2.0 or later chips use SerDes values from the
219 * initvals.h initialized depending on chipset during
220 * __ath9k_hw_init()
221 */
222 for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
223 REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
224 INI_RA(&ah->iniPcieSerdes, i, 1));
225 }
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400226 } else {
Sujithd5e347b2010-04-23 10:28:11 +0530227 ENABLE_REGWRITE_BUFFER(ah);
228
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400229 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
230 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
231
232 /* RX shut off when elecidle is asserted */
233 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
234 REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
235 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
236
237 /*
238 * Ignore ah->ah_config.pcie_clock_req setting for
239 * pre-AR9280 11n
240 */
241 REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
242
243 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
244 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
245 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
246
247 /* Load the new settings */
248 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
Sujithd5e347b2010-04-23 10:28:11 +0530249
250 REGWRITE_BUFFER_FLUSH(ah);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400251 }
252
253 udelay(1000);
Sujith15ae7332010-06-01 15:14:09 +0530254 }
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400255
Sujith15ae7332010-06-01 15:14:09 +0530256 if (power_off) {
257 /* clear bit 19 to disable L1 */
258 REG_CLR_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400259
Sujith15ae7332010-06-01 15:14:09 +0530260 val = REG_READ(ah, AR_WA);
261
262 /*
263 * Set PCIe workaround bits
264 * In AR9280 and AR9285, bit 14 in WA register (disable L1)
265 * should only be set when device enters D3 and be
266 * cleared when device comes back to D0.
267 */
268 if (ah->config.pcie_waen) {
269 if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
270 val |= AR_WA_D3_L1_DISABLE;
271 } else {
272 if (((AR_SREV_9285(ah) ||
273 AR_SREV_9271(ah) ||
274 AR_SREV_9287(ah)) &&
275 (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
276 (AR_SREV_9280(ah) &&
277 (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
278 val |= AR_WA_D3_L1_DISABLE;
279 }
280 }
281
282 if (AR_SREV_9280(ah) || AR_SREV_9285(ah) || AR_SREV_9287(ah)) {
283 /*
284 * Disable bit 6 and 7 before entering D3 to
285 * prevent system hang.
286 */
287 val &= ~(AR_WA_BIT6 | AR_WA_BIT7);
288 }
289
Vasanthakumar Thiagarajanf119da32010-11-04 17:41:25 -0700290 if (AR_SREV_9280(ah))
291 val |= AR_WA_BIT22;
292
Sujith15ae7332010-06-01 15:14:09 +0530293 if (AR_SREV_9285E_20(ah))
294 val |= AR_WA_BIT23;
295
296 REG_WRITE(ah, AR_WA, val);
297 } else {
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400298 if (ah->config.pcie_waen) {
299 val = ah->config.pcie_waen;
300 if (!power_off)
301 val &= (~AR_WA_D3_L1_DISABLE);
302 } else {
Sujith15ae7332010-06-01 15:14:09 +0530303 if (AR_SREV_9285(ah) ||
304 AR_SREV_9271(ah) ||
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400305 AR_SREV_9287(ah)) {
306 val = AR9285_WA_DEFAULT;
307 if (!power_off)
308 val &= (~AR_WA_D3_L1_DISABLE);
Sujith15ae7332010-06-01 15:14:09 +0530309 }
310 else if (AR_SREV_9280(ah)) {
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400311 /*
Sujith15ae7332010-06-01 15:14:09 +0530312 * For AR9280 chips, bit 22 of 0x4004
313 * needs to be set.
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400314 */
315 val = AR9280_WA_DEFAULT;
316 if (!power_off)
317 val &= (~AR_WA_D3_L1_DISABLE);
Sujith15ae7332010-06-01 15:14:09 +0530318 } else {
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400319 val = AR_WA_DEFAULT;
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400320 }
321 }
Sujith15ae7332010-06-01 15:14:09 +0530322
323 /* WAR for ASPM system hang */
Rajkumar Manoharan5b64aa72011-01-27 18:39:37 +0530324 if (AR_SREV_9285(ah) || AR_SREV_9287(ah))
Sujith15ae7332010-06-01 15:14:09 +0530325 val |= (AR_WA_BIT6 | AR_WA_BIT7);
Sujith15ae7332010-06-01 15:14:09 +0530326
327 if (AR_SREV_9285E_20(ah))
328 val |= AR_WA_BIT23;
329
330 REG_WRITE(ah, AR_WA, val);
331
332 /* set bit 19 to allow forcing of pcie core into L1 state */
333 REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400334 }
335}
336
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400337static int ar9002_hw_get_radiorev(struct ath_hw *ah)
338{
339 u32 val;
340 int i;
341
Sujith7d0d0df2010-04-16 11:53:57 +0530342 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400343
Sujith7d0d0df2010-04-16 11:53:57 +0530344 REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400345 for (i = 0; i < 8; i++)
346 REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
Sujith7d0d0df2010-04-16 11:53:57 +0530347
348 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530349
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400350 val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
351 val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
352
353 return ath9k_hw_reverse_bits(val, 8);
354}
355
356int ar9002_hw_rf_claim(struct ath_hw *ah)
357{
358 u32 val;
359
360 REG_WRITE(ah, AR_PHY(0), 0x00000007);
361
362 val = ar9002_hw_get_radiorev(ah);
363 switch (val & AR_RADIO_SREV_MAJOR) {
364 case 0:
365 val = AR_RAD5133_SREV_MAJOR;
366 break;
367 case AR_RAD5133_SREV_MAJOR:
368 case AR_RAD5122_SREV_MAJOR:
369 case AR_RAD2133_SREV_MAJOR:
370 case AR_RAD2122_SREV_MAJOR:
371 break;
372 default:
Joe Perches38002762010-12-02 19:12:36 -0800373 ath_err(ath9k_hw_common(ah),
374 "Radio Chip Rev 0x%02X not supported\n",
375 val & AR_RADIO_SREV_MAJOR);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400376 return -EOPNOTSUPP;
377 }
378
379 ah->hw_version.analog5GhzRev = val;
380
381 return 0;
382}
383
Sujithe9141f72010-06-01 15:14:10 +0530384void ar9002_hw_enable_async_fifo(struct ath_hw *ah)
385{
386 if (AR_SREV_9287_13_OR_LATER(ah)) {
387 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
388 AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
389 REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
390 REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
391 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
392 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
393 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
394 }
395}
396
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400397/* Sets up the AR5008/AR9001/AR9002 hardware familiy callbacks */
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100398int ar9002_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400399{
400 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
401 struct ath_hw_ops *ops = ath9k_hw_ops(ah);
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100402 int ret;
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400403
Felix Fietkau6aaacd82013-01-13 19:54:58 +0100404 ret = ar9002_hw_init_mode_regs(ah);
405 if (ret)
406 return ret;
407
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400408 priv_ops->init_mode_gain_regs = ar9002_hw_init_mode_gain_regs;
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400409
410 ops->config_pci_powersave = ar9002_hw_configpcipowersave;
411
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100412 ret = ar5008_hw_attach_phy_ops(ah);
413 if (ret)
414 return ret;
415
Felix Fietkau7a370812010-09-22 12:34:52 +0200416 if (AR_SREV_9280_20_OR_LATER(ah))
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400417 ar9002_hw_attach_phy_ops(ah);
418
419 ar9002_hw_attach_calib_ops(ah);
420 ar9002_hw_attach_mac_ops(ah);
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100421 return 0;
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400422}
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +0530423
424void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan)
425{
426 u32 modesIndex;
427 int i;
428
429 switch (chan->chanmode) {
430 case CHANNEL_A:
431 case CHANNEL_A_HT20:
432 modesIndex = 1;
433 break;
434 case CHANNEL_A_HT40PLUS:
435 case CHANNEL_A_HT40MINUS:
436 modesIndex = 2;
437 break;
438 case CHANNEL_G:
439 case CHANNEL_G_HT20:
440 case CHANNEL_B:
441 modesIndex = 4;
442 break;
443 case CHANNEL_G_HT40PLUS:
444 case CHANNEL_G_HT40MINUS:
445 modesIndex = 3;
446 break;
447
448 default:
449 return;
450 }
451
452 ENABLE_REGWRITE_BUFFER(ah);
453
454 for (i = 0; i < ah->iniModes_9271_ANI_reg.ia_rows; i++) {
455 u32 reg = INI_RA(&ah->iniModes_9271_ANI_reg, i, 0);
456 u32 val = INI_RA(&ah->iniModes_9271_ANI_reg, i, modesIndex);
457 u32 val_orig;
458
459 if (reg == AR_PHY_CCK_DETECT) {
460 val_orig = REG_READ(ah, reg);
461 val &= AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
462 val_orig &= ~AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
463
464 REG_WRITE(ah, reg, val|val_orig);
465 } else
466 REG_WRITE(ah, reg, val);
467 }
468
469 REGWRITE_BUFFER_FLUSH(ah);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +0530470}