blob: 2b58df0184c1e2de925541bcd86b39e0eead74db [file] [log] [blame]
Lennert Buytenheke7736d42006-03-20 17:10:13 +00001/*
2 * arch/arm/mach-ep93xx/core.c
3 * Core routines for Cirrus EP93xx chips.
4 *
5 * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +01006 * Copyright (C) 2007 Herbert Valerio Riedel <hvr@gnu.org>
Lennert Buytenheke7736d42006-03-20 17:10:13 +00007 *
8 * Thanks go to Michael Burian and Ray Lehtiniemi for their key
9 * role in the ep93xx linux community.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 */
16
Lennert Buytenheke7736d42006-03-20 17:10:13 +000017#include <linux/kernel.h>
18#include <linux/init.h>
Hartley Sweeten583ddaf2009-07-06 17:39:50 +010019#include <linux/platform_device.h>
Lennert Buytenheke7736d42006-03-20 17:10:13 +000020#include <linux/interrupt.h>
Matthias Kaehlcke63890a02008-10-29 14:14:52 -070021#include <linux/dma-mapping.h>
Lennert Buytenheke7736d42006-03-20 17:10:13 +000022#include <linux/timex.h>
Hartley Sweeten583ddaf2009-07-06 17:39:50 +010023#include <linux/io.h>
24#include <linux/gpio.h>
Hartley Sweeten3aa7a9a2009-07-20 18:22:36 +010025#include <linux/leds.h>
Lennert Buytenhekaee85fe2006-03-26 23:16:39 +010026#include <linux/termios.h>
Lennert Buytenheke7736d42006-03-20 17:10:13 +000027#include <linux/amba/bus.h>
Lennert Buytenhekaee85fe2006-03-26 23:16:39 +010028#include <linux/amba/serial.h>
Hartley Sweetend52a26a2008-10-16 23:57:03 +010029#include <linux/i2c.h>
30#include <linux/i2c-gpio.h>
Lennert Buytenheke7736d42006-03-20 17:10:13 +000031
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/hardware.h>
Lennert Buytenheke7736d42006-03-20 17:10:13 +000033
34#include <asm/mach/map.h>
35#include <asm/mach/time.h>
36#include <asm/mach/irq.h>
37
38#include <asm/hardware/vic.h>
39
40
41/*************************************************************************
42 * Static I/O mappings that are needed for all EP93xx platforms
43 *************************************************************************/
44static struct map_desc ep93xx_io_desc[] __initdata = {
45 {
46 .virtual = EP93XX_AHB_VIRT_BASE,
47 .pfn = __phys_to_pfn(EP93XX_AHB_PHYS_BASE),
48 .length = EP93XX_AHB_SIZE,
49 .type = MT_DEVICE,
50 }, {
51 .virtual = EP93XX_APB_VIRT_BASE,
52 .pfn = __phys_to_pfn(EP93XX_APB_PHYS_BASE),
53 .length = EP93XX_APB_SIZE,
54 .type = MT_DEVICE,
55 },
56};
57
58void __init ep93xx_map_io(void)
59{
60 iotable_init(ep93xx_io_desc, ARRAY_SIZE(ep93xx_io_desc));
61}
62
63
64/*************************************************************************
65 * Timer handling for EP93xx
66 *************************************************************************
67 * The ep93xx has four internal timers. Timers 1, 2 (both 16 bit) and
68 * 3 (32 bit) count down at 508 kHz, are self-reloading, and can generate
69 * an interrupt on underflow. Timer 4 (40 bit) counts down at 983.04 kHz,
70 * is free-running, and can't generate interrupts.
71 *
72 * The 508 kHz timers are ideal for use for the timer interrupt, as the
73 * most common values of HZ divide 508 kHz nicely. We pick one of the 16
74 * bit timers (timer 1) since we don't need more than 16 bits of reload
75 * value as long as HZ >= 8.
76 *
77 * The higher clock rate of timer 4 makes it a better choice than the
78 * other timers for use in gettimeoffset(), while the fact that it can't
79 * generate interrupts means we don't have to worry about not being able
80 * to use this timer for something else. We also use timer 4 for keeping
81 * track of lost jiffies.
82 */
83static unsigned int last_jiffy_time;
84
85#define TIMER4_TICKS_PER_JIFFY ((CLOCK_TICK_RATE + (HZ/2)) / HZ)
86
Hartley Sweetend5565f72009-04-14 21:38:07 +010087static irqreturn_t ep93xx_timer_interrupt(int irq, void *dev_id)
Lennert Buytenheke7736d42006-03-20 17:10:13 +000088{
Lennert Buytenheke7736d42006-03-20 17:10:13 +000089 __raw_writel(1, EP93XX_TIMER1_CLEAR);
Lennert Buytenhekf869afa2006-06-22 10:30:53 +010090 while ((signed long)
91 (__raw_readl(EP93XX_TIMER4_VALUE_LOW) - last_jiffy_time)
Lennert Buytenheke7736d42006-03-20 17:10:13 +000092 >= TIMER4_TICKS_PER_JIFFY) {
93 last_jiffy_time += TIMER4_TICKS_PER_JIFFY;
Linus Torvalds0cd61b62006-10-06 10:53:39 -070094 timer_tick();
Lennert Buytenheke7736d42006-03-20 17:10:13 +000095 }
96
Lennert Buytenheke7736d42006-03-20 17:10:13 +000097 return IRQ_HANDLED;
98}
99
100static struct irqaction ep93xx_timer_irq = {
101 .name = "ep93xx timer",
Bernhard Walleb30faba2007-05-08 00:35:39 -0700102 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000103 .handler = ep93xx_timer_interrupt,
104};
105
106static void __init ep93xx_timer_init(void)
107{
108 /* Enable periodic HZ timer. */
109 __raw_writel(0x48, EP93XX_TIMER1_CONTROL);
Lennert Buytenheka059e332006-06-22 10:30:54 +0100110 __raw_writel((508469 / HZ) - 1, EP93XX_TIMER1_LOAD);
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000111 __raw_writel(0xc8, EP93XX_TIMER1_CONTROL);
112
113 /* Enable lost jiffy timer. */
114 __raw_writel(0x100, EP93XX_TIMER4_VALUE_HIGH);
115
116 setup_irq(IRQ_EP93XX_TIMER1, &ep93xx_timer_irq);
117}
118
119static unsigned long ep93xx_gettimeoffset(void)
120{
121 int offset;
122
123 offset = __raw_readl(EP93XX_TIMER4_VALUE_LOW) - last_jiffy_time;
124
125 /* Calculate (1000000 / 983040) * offset. */
126 return offset + (53 * offset / 3072);
127}
128
129struct sys_timer ep93xx_timer = {
130 .init = ep93xx_timer_init,
131 .offset = ep93xx_gettimeoffset,
132};
133
134
135/*************************************************************************
Lennert Buytenheka8e19662006-03-20 17:10:14 +0000136 * GPIO handling for EP93xx
137 *************************************************************************/
Lennert Buytenhek271f5ca2007-02-08 01:01:41 +0100138static unsigned char gpio_int_unmasked[3];
139static unsigned char gpio_int_enabled[3];
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100140static unsigned char gpio_int_type1[3];
141static unsigned char gpio_int_type2[3];
Hartley Sweeten68ee3d82009-05-28 19:58:24 +0100142static unsigned char gpio_int_debounce[3];
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000143
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100144/* Port ordering is: A B F */
145static const u8 int_type1_register_offset[3] = { 0x90, 0xac, 0x4c };
146static const u8 int_type2_register_offset[3] = { 0x94, 0xb0, 0x50 };
147static const u8 eoi_register_offset[3] = { 0x98, 0xb4, 0x54 };
Hartley Sweetenf69162a2008-09-05 17:14:35 +0100148static const u8 int_en_register_offset[3] = { 0x9c, 0xb8, 0x58 };
Hartley Sweeten799a06002008-10-28 17:55:30 +0100149static const u8 int_debounce_register_offset[3] = { 0xa8, 0xc4, 0x64 };
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100150
Ryan Mallonb6850042008-04-16 02:56:35 +0100151void ep93xx_gpio_update_int_params(unsigned port)
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000152{
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100153 BUG_ON(port > 2);
154
155 __raw_writeb(0, EP93XX_GPIO_REG(int_en_register_offset[port]));
156
157 __raw_writeb(gpio_int_type2[port],
158 EP93XX_GPIO_REG(int_type2_register_offset[port]));
159
160 __raw_writeb(gpio_int_type1[port],
161 EP93XX_GPIO_REG(int_type1_register_offset[port]));
162
163 __raw_writeb(gpio_int_unmasked[port] & gpio_int_enabled[port],
164 EP93XX_GPIO_REG(int_en_register_offset[port]));
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000165}
166
Ryan Mallonb6850042008-04-16 02:56:35 +0100167void ep93xx_gpio_int_mask(unsigned line)
Lennert Buytenheka8e19662006-03-20 17:10:14 +0000168{
Ryan Mallonb6850042008-04-16 02:56:35 +0100169 gpio_int_unmasked[line >> 3] &= ~(1 << (line & 7));
Lennert Buytenheka8e19662006-03-20 17:10:14 +0000170}
Lennert Buytenheka8e19662006-03-20 17:10:14 +0000171
Hartley Sweeten799a06002008-10-28 17:55:30 +0100172void ep93xx_gpio_int_debounce(unsigned int irq, int enable)
173{
174 int line = irq_to_gpio(irq);
175 int port = line >> 3;
176 int port_mask = 1 << (line & 7);
177
178 if (enable)
Hartley Sweeten68ee3d82009-05-28 19:58:24 +0100179 gpio_int_debounce[port] |= port_mask;
Hartley Sweeten799a06002008-10-28 17:55:30 +0100180 else
Hartley Sweeten68ee3d82009-05-28 19:58:24 +0100181 gpio_int_debounce[port] &= ~port_mask;
Hartley Sweeten799a06002008-10-28 17:55:30 +0100182
Hartley Sweeten68ee3d82009-05-28 19:58:24 +0100183 __raw_writeb(gpio_int_debounce[port],
Hartley Sweeten799a06002008-10-28 17:55:30 +0100184 EP93XX_GPIO_REG(int_debounce_register_offset[port]));
185}
186EXPORT_SYMBOL(ep93xx_gpio_int_debounce);
187
Lennert Buytenheka8e19662006-03-20 17:10:14 +0000188/*************************************************************************
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000189 * EP93xx IRQ handling
190 *************************************************************************/
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100191static void ep93xx_gpio_ab_irq_handler(unsigned int irq, struct irq_desc *desc)
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000192{
193 unsigned char status;
194 int i;
195
196 status = __raw_readb(EP93XX_GPIO_A_INT_STATUS);
197 for (i = 0; i < 8; i++) {
198 if (status & (1 << i)) {
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100199 int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_A(0)) + i;
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +0100200 generic_handle_irq(gpio_irq);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000201 }
202 }
203
204 status = __raw_readb(EP93XX_GPIO_B_INT_STATUS);
205 for (i = 0; i < 8; i++) {
206 if (status & (1 << i)) {
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100207 int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_B(0)) + i;
208 desc = irq_desc + gpio_irq;
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +0100209 generic_handle_irq(gpio_irq);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000210 }
211 }
212}
213
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100214static void ep93xx_gpio_f_irq_handler(unsigned int irq, struct irq_desc *desc)
215{
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100216 /*
217 * map discontiguous hw irq range to continous sw irq range:
218 *
219 * IRQ_EP93XX_GPIO{0..7}MUX -> gpio_to_irq(EP93XX_GPIO_LINE_F({0..7})
220 */
221 int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */
222 int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_F(0)) + port_f_idx;
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100223
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +0100224 generic_handle_irq(gpio_irq);
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100225}
226
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100227static void ep93xx_gpio_irq_ack(unsigned int irq)
228{
229 int line = irq_to_gpio(irq);
230 int port = line >> 3;
231 int port_mask = 1 << (line & 7);
232
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100233 if ((irq_desc[irq].status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100234 gpio_int_type2[port] ^= port_mask; /* switch edge direction */
Ryan Mallonb6850042008-04-16 02:56:35 +0100235 ep93xx_gpio_update_int_params(port);
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100236 }
237
238 __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
239}
240
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100241static void ep93xx_gpio_irq_mask_ack(unsigned int irq)
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000242{
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100243 int line = irq_to_gpio(irq);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000244 int port = line >> 3;
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100245 int port_mask = 1 << (line & 7);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000246
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100247 if ((irq_desc[irq].status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100248 gpio_int_type2[port] ^= port_mask; /* switch edge direction */
249
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100250 gpio_int_unmasked[port] &= ~port_mask;
Ryan Mallonb6850042008-04-16 02:56:35 +0100251 ep93xx_gpio_update_int_params(port);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000252
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100253 __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000254}
255
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100256static void ep93xx_gpio_irq_mask(unsigned int irq)
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000257{
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100258 int line = irq_to_gpio(irq);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000259 int port = line >> 3;
260
Lennert Buytenhek271f5ca2007-02-08 01:01:41 +0100261 gpio_int_unmasked[port] &= ~(1 << (line & 7));
Ryan Mallonb6850042008-04-16 02:56:35 +0100262 ep93xx_gpio_update_int_params(port);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000263}
264
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100265static void ep93xx_gpio_irq_unmask(unsigned int irq)
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000266{
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100267 int line = irq_to_gpio(irq);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000268 int port = line >> 3;
269
Lennert Buytenhek271f5ca2007-02-08 01:01:41 +0100270 gpio_int_unmasked[port] |= 1 << (line & 7);
Ryan Mallonb6850042008-04-16 02:56:35 +0100271 ep93xx_gpio_update_int_params(port);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000272}
273
274
275/*
276 * gpio_int_type1 controls whether the interrupt is level (0) or
277 * edge (1) triggered, while gpio_int_type2 controls whether it
278 * triggers on low/falling (0) or high/rising (1).
279 */
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100280static int ep93xx_gpio_irq_type(unsigned int irq, unsigned int type)
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000281{
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100282 struct irq_desc *desc = irq_desc + irq;
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100283 const int gpio = irq_to_gpio(irq);
284 const int port = gpio >> 3;
285 const int port_mask = 1 << (gpio & 7);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000286
Ryan Mallonf8b63892008-04-28 23:35:47 +0100287 gpio_direction_input(gpio);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000288
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100289 switch (type) {
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100290 case IRQ_TYPE_EDGE_RISING:
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100291 gpio_int_type1[port] |= port_mask;
292 gpio_int_type2[port] |= port_mask;
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100293 desc->handle_irq = handle_edge_irq;
294 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100295 case IRQ_TYPE_EDGE_FALLING:
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100296 gpio_int_type1[port] |= port_mask;
297 gpio_int_type2[port] &= ~port_mask;
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100298 desc->handle_irq = handle_edge_irq;
299 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100300 case IRQ_TYPE_LEVEL_HIGH:
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100301 gpio_int_type1[port] &= ~port_mask;
302 gpio_int_type2[port] |= port_mask;
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100303 desc->handle_irq = handle_level_irq;
304 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100305 case IRQ_TYPE_LEVEL_LOW:
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100306 gpio_int_type1[port] &= ~port_mask;
307 gpio_int_type2[port] &= ~port_mask;
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100308 desc->handle_irq = handle_level_irq;
309 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100310 case IRQ_TYPE_EDGE_BOTH:
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100311 gpio_int_type1[port] |= port_mask;
312 /* set initial polarity based on current input level */
313 if (gpio_get_value(gpio))
314 gpio_int_type2[port] &= ~port_mask; /* falling */
315 else
316 gpio_int_type2[port] |= port_mask; /* rising */
317 desc->handle_irq = handle_edge_irq;
318 break;
319 default:
320 pr_err("ep93xx: failed to set irq type %d for gpio %d\n",
321 type, gpio);
322 return -EINVAL;
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000323 }
324
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100325 gpio_int_enabled[port] |= port_mask;
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000326
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100327 desc->status &= ~IRQ_TYPE_SENSE_MASK;
328 desc->status |= type & IRQ_TYPE_SENSE_MASK;
329
Ryan Mallonb6850042008-04-16 02:56:35 +0100330 ep93xx_gpio_update_int_params(port);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000331
332 return 0;
333}
334
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100335static struct irq_chip ep93xx_gpio_irq_chip = {
336 .name = "GPIO",
Herbert Valerio Riedel3c9a0712007-11-26 18:49:08 +0100337 .ack = ep93xx_gpio_irq_ack,
338 .mask_ack = ep93xx_gpio_irq_mask_ack,
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100339 .mask = ep93xx_gpio_irq_mask,
340 .unmask = ep93xx_gpio_irq_unmask,
341 .set_type = ep93xx_gpio_irq_type,
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000342};
343
344
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000345void __init ep93xx_init_irq(void)
346{
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100347 int gpio_irq;
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000348
Hartley Sweeten53967302009-07-09 23:22:07 +0100349 vic_init(EP93XX_VIC1_BASE, 0, EP93XX_VIC1_VALID_IRQ_MASK, 0);
350 vic_init(EP93XX_VIC2_BASE, 32, EP93XX_VIC2_VALID_IRQ_MASK, 0);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000351
Herbert Valerio Riedel7ca72252007-11-26 18:45:59 +0100352 for (gpio_irq = gpio_to_irq(0);
353 gpio_irq <= gpio_to_irq(EP93XX_GPIO_LINE_MAX_IRQ); ++gpio_irq) {
354 set_irq_chip(gpio_irq, &ep93xx_gpio_irq_chip);
355 set_irq_handler(gpio_irq, handle_level_irq);
356 set_irq_flags(gpio_irq, IRQF_VALID);
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000357 }
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100358
Lennert Buytenhekbd20ff52006-03-20 21:02:37 +0000359 set_irq_chained_handler(IRQ_EP93XX_GPIO_AB, ep93xx_gpio_ab_irq_handler);
Lennert Buytenhek4932e392007-02-05 00:38:48 +0100360 set_irq_chained_handler(IRQ_EP93XX_GPIO0MUX, ep93xx_gpio_f_irq_handler);
361 set_irq_chained_handler(IRQ_EP93XX_GPIO1MUX, ep93xx_gpio_f_irq_handler);
362 set_irq_chained_handler(IRQ_EP93XX_GPIO2MUX, ep93xx_gpio_f_irq_handler);
363 set_irq_chained_handler(IRQ_EP93XX_GPIO3MUX, ep93xx_gpio_f_irq_handler);
364 set_irq_chained_handler(IRQ_EP93XX_GPIO4MUX, ep93xx_gpio_f_irq_handler);
365 set_irq_chained_handler(IRQ_EP93XX_GPIO5MUX, ep93xx_gpio_f_irq_handler);
366 set_irq_chained_handler(IRQ_EP93XX_GPIO6MUX, ep93xx_gpio_f_irq_handler);
367 set_irq_chained_handler(IRQ_EP93XX_GPIO7MUX, ep93xx_gpio_f_irq_handler);
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000368}
369
370
371/*************************************************************************
Hartley Sweeten02239f02009-07-08 02:00:49 +0100372 * EP93xx System Controller Software Locked register handling
373 *************************************************************************/
374
375/*
376 * syscon_swlock prevents anything else from writing to the syscon
377 * block while a software locked register is being written.
378 */
379static DEFINE_SPINLOCK(syscon_swlock);
380
Ryan Mallonfbeeea52009-07-15 21:51:59 +0100381void ep93xx_syscon_swlocked_write(unsigned int val, void __iomem *reg)
Hartley Sweeten02239f02009-07-08 02:00:49 +0100382{
383 unsigned long flags;
384
385 spin_lock_irqsave(&syscon_swlock, flags);
386
387 __raw_writel(0xaa, EP93XX_SYSCON_SWLOCK);
388 __raw_writel(val, reg);
389
390 spin_unlock_irqrestore(&syscon_swlock, flags);
391}
392EXPORT_SYMBOL(ep93xx_syscon_swlocked_write);
393
394void ep93xx_devcfg_set_clear(unsigned int set_bits, unsigned int clear_bits)
395{
396 unsigned long flags;
397 unsigned int val;
398
399 spin_lock_irqsave(&syscon_swlock, flags);
400
401 val = __raw_readl(EP93XX_SYSCON_DEVCFG);
402 val |= set_bits;
403 val &= ~clear_bits;
404 __raw_writel(0xaa, EP93XX_SYSCON_SWLOCK);
405 __raw_writel(val, EP93XX_SYSCON_DEVCFG);
406
407 spin_unlock_irqrestore(&syscon_swlock, flags);
408}
409EXPORT_SYMBOL(ep93xx_devcfg_set_clear);
410
411
412/*************************************************************************
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000413 * EP93xx peripheral handling
414 *************************************************************************/
Lennert Buytenhekaee85fe2006-03-26 23:16:39 +0100415#define EP93XX_UART_MCR_OFFSET (0x0100)
416
417static void ep93xx_uart_set_mctrl(struct amba_device *dev,
418 void __iomem *base, unsigned int mctrl)
419{
420 unsigned int mcr;
421
422 mcr = 0;
423 if (!(mctrl & TIOCM_RTS))
424 mcr |= 2;
425 if (!(mctrl & TIOCM_DTR))
426 mcr |= 1;
427
428 __raw_writel(mcr, base + EP93XX_UART_MCR_OFFSET);
429}
430
431static struct amba_pl010_data ep93xx_uart_data = {
432 .set_mctrl = ep93xx_uart_set_mctrl,
433};
434
435static struct amba_device uart1_device = {
436 .dev = {
Kay Sievers1d559e22009-01-06 10:44:43 -0800437 .init_name = "apb:uart1",
Lennert Buytenhekaee85fe2006-03-26 23:16:39 +0100438 .platform_data = &ep93xx_uart_data,
439 },
440 .res = {
441 .start = EP93XX_UART1_PHYS_BASE,
442 .end = EP93XX_UART1_PHYS_BASE + 0x0fff,
443 .flags = IORESOURCE_MEM,
444 },
445 .irq = { IRQ_EP93XX_UART1, NO_IRQ },
446 .periphid = 0x00041010,
447};
448
449static struct amba_device uart2_device = {
450 .dev = {
Kay Sievers1d559e22009-01-06 10:44:43 -0800451 .init_name = "apb:uart2",
Lennert Buytenhekaee85fe2006-03-26 23:16:39 +0100452 .platform_data = &ep93xx_uart_data,
453 },
454 .res = {
455 .start = EP93XX_UART2_PHYS_BASE,
456 .end = EP93XX_UART2_PHYS_BASE + 0x0fff,
457 .flags = IORESOURCE_MEM,
458 },
459 .irq = { IRQ_EP93XX_UART2, NO_IRQ },
460 .periphid = 0x00041010,
461};
462
463static struct amba_device uart3_device = {
464 .dev = {
Kay Sievers1d559e22009-01-06 10:44:43 -0800465 .init_name = "apb:uart3",
Lennert Buytenhekaee85fe2006-03-26 23:16:39 +0100466 .platform_data = &ep93xx_uart_data,
467 },
468 .res = {
469 .start = EP93XX_UART3_PHYS_BASE,
470 .end = EP93XX_UART3_PHYS_BASE + 0x0fff,
471 .flags = IORESOURCE_MEM,
472 },
473 .irq = { IRQ_EP93XX_UART3, NO_IRQ },
474 .periphid = 0x00041010,
475};
476
Lennert Buytenhek41658132006-04-02 16:17:34 +0100477
Hartley Sweeten38f7b002009-04-15 23:18:26 +0100478static struct resource ep93xx_rtc_resource[] = {
479 {
480 .start = EP93XX_RTC_PHYS_BASE,
481 .end = EP93XX_RTC_PHYS_BASE + 0x10c - 1,
482 .flags = IORESOURCE_MEM,
483 },
484};
485
Lennert Buytenhek41658132006-04-02 16:17:34 +0100486static struct platform_device ep93xx_rtc_device = {
Hartley Sweeten38f7b002009-04-15 23:18:26 +0100487 .name = "ep93xx-rtc",
488 .id = -1,
489 .num_resources = ARRAY_SIZE(ep93xx_rtc_resource),
490 .resource = ep93xx_rtc_resource,
Lennert Buytenhek41658132006-04-02 16:17:34 +0100491};
492
493
Lennert Buytenhek1f64eb32006-06-24 10:33:03 +0100494static struct resource ep93xx_ohci_resources[] = {
495 [0] = {
496 .start = EP93XX_USB_PHYS_BASE,
497 .end = EP93XX_USB_PHYS_BASE + 0x0fff,
498 .flags = IORESOURCE_MEM,
499 },
500 [1] = {
501 .start = IRQ_EP93XX_USB,
502 .end = IRQ_EP93XX_USB,
503 .flags = IORESOURCE_IRQ,
504 },
505};
506
Matthias Kaehlcke63890a02008-10-29 14:14:52 -0700507
Lennert Buytenhek1f64eb32006-06-24 10:33:03 +0100508static struct platform_device ep93xx_ohci_device = {
509 .name = "ep93xx-ohci",
510 .id = -1,
511 .dev = {
Matthias Kaehlcke63890a02008-10-29 14:14:52 -0700512 .dma_mask = &ep93xx_ohci_device.dev.coherent_dma_mask,
513 .coherent_dma_mask = DMA_BIT_MASK(32),
Lennert Buytenhek1f64eb32006-06-24 10:33:03 +0100514 },
515 .num_resources = ARRAY_SIZE(ep93xx_ohci_resources),
516 .resource = ep93xx_ohci_resources,
517};
518
Hartley Sweetena0a08fd2008-10-04 20:01:49 +0100519static struct ep93xx_eth_data ep93xx_eth_data;
520
521static struct resource ep93xx_eth_resource[] = {
522 {
523 .start = EP93XX_ETHERNET_PHYS_BASE,
524 .end = EP93XX_ETHERNET_PHYS_BASE + 0xffff,
525 .flags = IORESOURCE_MEM,
526 }, {
527 .start = IRQ_EP93XX_ETHERNET,
528 .end = IRQ_EP93XX_ETHERNET,
529 .flags = IORESOURCE_IRQ,
530 }
531};
532
533static struct platform_device ep93xx_eth_device = {
534 .name = "ep93xx-eth",
535 .id = -1,
536 .dev = {
537 .platform_data = &ep93xx_eth_data,
538 },
539 .num_resources = ARRAY_SIZE(ep93xx_eth_resource),
540 .resource = ep93xx_eth_resource,
541};
542
543void __init ep93xx_register_eth(struct ep93xx_eth_data *data, int copy_addr)
544{
Hartley Sweeten5b1c3c82009-07-13 19:50:10 +0100545 if (copy_addr)
546 memcpy_fromio(data->dev_addr, EP93XX_ETHERNET_BASE + 0x50, 6);
Hartley Sweetena0a08fd2008-10-04 20:01:49 +0100547
548 ep93xx_eth_data = *data;
549 platform_device_register(&ep93xx_eth_device);
550}
551
Hartley Sweetend52a26a2008-10-16 23:57:03 +0100552static struct i2c_gpio_platform_data ep93xx_i2c_data = {
553 .sda_pin = EP93XX_GPIO_LINE_EEDAT,
554 .sda_is_open_drain = 0,
555 .scl_pin = EP93XX_GPIO_LINE_EECLK,
556 .scl_is_open_drain = 0,
557 .udelay = 2,
558};
559
560static struct platform_device ep93xx_i2c_device = {
561 .name = "i2c-gpio",
562 .id = 0,
563 .dev.platform_data = &ep93xx_i2c_data,
564};
565
566void __init ep93xx_register_i2c(struct i2c_board_info *devices, int num)
567{
568 i2c_register_board_info(0, devices, num);
569 platform_device_register(&ep93xx_i2c_device);
570}
571
Hartley Sweeten3aa7a9a2009-07-20 18:22:36 +0100572
573/*************************************************************************
574 * EP93xx LEDs
575 *************************************************************************/
576static struct gpio_led ep93xx_led_pins[] = {
577 {
578 .name = "platform:grled",
579 .gpio = EP93XX_GPIO_LINE_GRLED,
580 }, {
581 .name = "platform:rdled",
582 .gpio = EP93XX_GPIO_LINE_RDLED,
583 },
584};
585
586static struct gpio_led_platform_data ep93xx_led_data = {
587 .num_leds = ARRAY_SIZE(ep93xx_led_pins),
588 .leds = ep93xx_led_pins,
589};
590
591static struct platform_device ep93xx_leds = {
592 .name = "leds-gpio",
593 .id = -1,
594 .dev = {
595 .platform_data = &ep93xx_led_data,
596 },
597};
598
599
Ryan Mallonb6850042008-04-16 02:56:35 +0100600extern void ep93xx_gpio_init(void);
Lennert Buytenhek1f64eb32006-06-24 10:33:03 +0100601
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000602void __init ep93xx_init_devices(void)
603{
Hartley Sweeten02239f02009-07-08 02:00:49 +0100604 /* Disallow access to MaverickCrunch initially */
605 ep93xx_devcfg_clear_bits(EP93XX_SYSCON_DEVCFG_CPENA);
Lennert Buytenhekaee85fe2006-03-26 23:16:39 +0100606
Ryan Mallonb6850042008-04-16 02:56:35 +0100607 ep93xx_gpio_init();
608
Lennert Buytenhekaee85fe2006-03-26 23:16:39 +0100609 amba_device_register(&uart1_device, &iomem_resource);
610 amba_device_register(&uart2_device, &iomem_resource);
611 amba_device_register(&uart3_device, &iomem_resource);
Lennert Buytenhek41658132006-04-02 16:17:34 +0100612
613 platform_device_register(&ep93xx_rtc_device);
Lennert Buytenhek1f64eb32006-06-24 10:33:03 +0100614 platform_device_register(&ep93xx_ohci_device);
Hartley Sweeten3aa7a9a2009-07-20 18:22:36 +0100615 platform_device_register(&ep93xx_leds);
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000616}