blob: 5a40516444f33d4c46f6067e089434b9e7840cda [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040013#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Linus Torvalds1da177e2005-04-16 15:20:36 -070025static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Bjorn Helgaas527eee22013-04-17 17:44:48 -060027#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
28
29
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010030/* Arch hooks */
31
Thomas Petazzoni4287d822013-08-09 22:27:06 +020032int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
33{
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020034 struct msi_chip *chip = dev->bus->msi;
35 int err;
36
37 if (!chip || !chip->setup_irq)
38 return -EINVAL;
39
40 err = chip->setup_irq(chip, dev, desc);
41 if (err < 0)
42 return err;
43
44 irq_set_chip_data(desc->irq, chip);
45
46 return 0;
Thomas Petazzoni4287d822013-08-09 22:27:06 +020047}
48
49void __weak arch_teardown_msi_irq(unsigned int irq)
50{
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020051 struct msi_chip *chip = irq_get_chip_data(irq);
52
53 if (!chip || !chip->teardown_irq)
54 return;
55
56 chip->teardown_irq(chip, irq);
Thomas Petazzoni4287d822013-08-09 22:27:06 +020057}
58
59int __weak arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010060{
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020061 struct msi_chip *chip = dev->bus->msi;
62
63 if (!chip || !chip->check_device)
64 return 0;
65
66 return chip->check_device(chip, dev, nvec, type);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010067}
68
Thomas Petazzoni4287d822013-08-09 22:27:06 +020069int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010070{
71 struct msi_desc *entry;
72 int ret;
73
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040074 /*
75 * If an architecture wants to support multiple MSI, it needs to
76 * override arch_setup_msi_irqs()
77 */
78 if (type == PCI_CAP_ID_MSI && nvec > 1)
79 return 1;
80
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010081 list_for_each_entry(entry, &dev->msi_list, list) {
82 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110083 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010084 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110085 if (ret > 0)
86 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010087 }
88
89 return 0;
90}
91
Thomas Petazzoni4287d822013-08-09 22:27:06 +020092/*
93 * We have a default implementation available as a separate non-weak
94 * function, as it is used by the Xen x86 PCI code
95 */
Thomas Gleixner1525bf02010-10-06 16:05:35 -040096void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010097{
98 struct msi_desc *entry;
99
100 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400101 int i, nvec;
102 if (entry->irq == 0)
103 continue;
Alexander Gordeev65f6ae62013-05-13 11:05:48 +0200104 if (entry->nvec_used)
105 nvec = entry->nvec_used;
106 else
107 nvec = 1 << entry->msi_attrib.multiple;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400108 for (i = 0; i < nvec; i++)
109 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100110 }
111}
112
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200113void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
114{
115 return default_teardown_msi_irqs(dev);
116}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500117
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800118static void default_restore_msi_irq(struct pci_dev *dev, int irq)
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500119{
120 struct msi_desc *entry;
121
122 entry = NULL;
123 if (dev->msix_enabled) {
124 list_for_each_entry(entry, &dev->msi_list, list) {
125 if (irq == entry->irq)
126 break;
127 }
128 } else if (dev->msi_enabled) {
129 entry = irq_get_msi_desc(irq);
130 }
131
132 if (entry)
133 write_msi_msg(irq, &entry->msg);
134}
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200135
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800136void __weak arch_restore_msi_irqs(struct pci_dev *dev)
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200137{
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800138 return default_restore_msi_irqs(dev);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200139}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500140
Gavin Shane375b562013-04-04 16:54:30 +0000141static void msi_set_enable(struct pci_dev *dev, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800142{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800143 u16 control;
144
Gavin Shane375b562013-04-04 16:54:30 +0000145 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600146 control &= ~PCI_MSI_FLAGS_ENABLE;
147 if (enable)
148 control |= PCI_MSI_FLAGS_ENABLE;
Gavin Shane375b562013-04-04 16:54:30 +0000149 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +0900150}
151
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800152static void msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800153{
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800154 u16 ctrl;
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800155
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800156 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
157 ctrl &= ~clear;
158 ctrl |= set;
159 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800160}
161
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500162static inline __attribute_const__ u32 msi_mask(unsigned x)
163{
Matthew Wilcox0b49ec37a22009-02-08 20:27:47 -0700164 /* Don't shift by >= width of type */
165 if (x >= 5)
166 return 0xffffffff;
167 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500168}
169
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600170/*
171 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
172 * mask all MSI interrupts by clearing the MSI enable bit does not work
173 * reliably as devices without an INTx disable bit will then generate a
174 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600175 */
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500176u32 default_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400178 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400180 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900181 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400182
183 mask_bits &= ~mask;
184 mask_bits |= flag;
185 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900186
187 return mask_bits;
188}
189
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500190__weak u32 arch_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
191{
192 return default_msi_mask_irq(desc, mask, flag);
193}
194
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900195static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
196{
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500197 desc->masked = arch_msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400198}
199
200/*
201 * This internal function does not flush PCI writes to the device.
202 * All users must ensure that they read from the device before either
203 * assuming that the device state is up to date, or returning out of this
204 * file. This saves a few milliseconds when initialising devices with lots
205 * of MSI-X interrupts.
206 */
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500207u32 default_msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400208{
209 u32 mask_bits = desc->masked;
210 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900211 PCI_MSIX_ENTRY_VECTOR_CTRL;
Sheng Yang8d805282010-11-11 15:46:55 +0800212 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
213 if (flag)
214 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400215 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900216
217 return mask_bits;
218}
219
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500220__weak u32 arch_msix_mask_irq(struct msi_desc *desc, u32 flag)
221{
222 return default_msix_mask_irq(desc, flag);
223}
224
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900225static void msix_mask_irq(struct msi_desc *desc, u32 flag)
226{
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500227 desc->masked = arch_msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400228}
229
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200230static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400231{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200232 struct msi_desc *desc = irq_data_get_msi(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400233
234 if (desc->msi_attrib.is_msix) {
235 msix_mask_irq(desc, flag);
236 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400237 } else {
Yijing Wanga281b782014-07-08 10:08:55 +0800238 unsigned offset = data->irq - desc->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400239 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400241}
242
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200243void mask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400244{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200245 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400246}
247
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200248void unmask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400249{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200250 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251}
252
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800253void default_restore_msi_irqs(struct pci_dev *dev)
254{
255 struct msi_desc *entry;
256
257 list_for_each_entry(entry, &dev->msi_list, list) {
258 default_restore_msi_irq(dev, entry->irq);
259 }
260}
261
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200262void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700263{
Ben Hutchings30da5522010-07-23 14:56:28 +0100264 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700265
Ben Hutchings30da5522010-07-23 14:56:28 +0100266 if (entry->msi_attrib.is_msix) {
267 void __iomem *base = entry->mask_base +
268 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
269
270 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
271 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
272 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
273 } else {
274 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600275 int pos = dev->msi_cap;
Ben Hutchings30da5522010-07-23 14:56:28 +0100276 u16 data;
277
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600278 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
279 &msg->address_lo);
Ben Hutchings30da5522010-07-23 14:56:28 +0100280 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600281 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
282 &msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600283 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100284 } else {
285 msg->address_hi = 0;
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600286 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100287 }
288 msg->data = data;
289 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700290}
291
Yinghai Lu3145e942008-12-05 18:58:34 -0800292void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700293{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200294 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800295
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200296 __read_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800297}
298
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200299void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Ben Hutchings30da5522010-07-23 14:56:28 +0100300{
Ben Hutchings30da5522010-07-23 14:56:28 +0100301 /* Assert that the cache is valid, assuming that
302 * valid messages are not all-zeroes. */
303 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
304 entry->msg.data));
305
306 *msg = entry->msg;
307}
308
309void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
310{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200311 struct msi_desc *entry = irq_get_msi_desc(irq);
Ben Hutchings30da5522010-07-23 14:56:28 +0100312
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200313 __get_cached_msi_msg(entry, msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100314}
315
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200316void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800317{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100318 if (entry->dev->current_state != PCI_D0) {
319 /* Don't touch the hardware now */
320 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400321 void __iomem *base;
322 base = entry->mask_base +
323 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
324
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900325 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
326 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
327 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400328 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700329 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600330 int pos = dev->msi_cap;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400331 u16 msgctl;
332
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600333 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400334 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
335 msgctl |= entry->msi_attrib.multiple << 4;
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600336 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700337
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600338 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
339 msg->address_lo);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700340 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600341 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
342 msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600343 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
344 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700345 } else {
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600346 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
347 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700348 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700349 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700350 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700351}
352
Yinghai Lu3145e942008-12-05 18:58:34 -0800353void write_msi_msg(unsigned int irq, struct msi_msg *msg)
354{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200355 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800356
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200357 __write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800358}
359
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900360static void free_msi_irqs(struct pci_dev *dev)
361{
362 struct msi_desc *entry, *tmp;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800363 struct attribute **msi_attrs;
364 struct device_attribute *dev_attr;
365 int count = 0;
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900366
367 list_for_each_entry(entry, &dev->msi_list, list) {
368 int i, nvec;
369 if (!entry->irq)
370 continue;
Alexander Gordeev65f6ae62013-05-13 11:05:48 +0200371 if (entry->nvec_used)
372 nvec = entry->nvec_used;
373 else
374 nvec = 1 << entry->msi_attrib.multiple;
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900375 for (i = 0; i < nvec; i++)
376 BUG_ON(irq_has_action(entry->irq + i));
377 }
378
379 arch_teardown_msi_irqs(dev);
380
381 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
382 if (entry->msi_attrib.is_msix) {
383 if (list_is_last(&entry->list, &dev->msi_list))
384 iounmap(entry->mask_base);
385 }
Neil Horman424eb392012-01-03 10:29:54 -0500386
387 /*
388 * Its possible that we get into this path
389 * When populate_msi_sysfs fails, which means the entries
390 * were not registered with sysfs. In that case don't
391 * unregister them.
392 */
393 if (entry->kobj.parent) {
394 kobject_del(&entry->kobj);
395 kobject_put(&entry->kobj);
396 }
397
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900398 list_del(&entry->list);
399 kfree(entry);
400 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800401
402 if (dev->msi_irq_groups) {
403 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
404 msi_attrs = dev->msi_irq_groups[0]->attrs;
Alexei Starovoitovb701c0b2014-06-04 15:49:50 -0700405 while (msi_attrs[count]) {
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800406 dev_attr = container_of(msi_attrs[count],
407 struct device_attribute, attr);
408 kfree(dev_attr->attr.name);
409 kfree(dev_attr);
410 ++count;
411 }
412 kfree(msi_attrs);
413 kfree(dev->msi_irq_groups[0]);
414 kfree(dev->msi_irq_groups);
415 dev->msi_irq_groups = NULL;
416 }
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900417}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900418
Matthew Wilcox379f5322009-03-17 08:54:07 -0400419static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400421 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
422 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 return NULL;
424
Matthew Wilcox379f5322009-03-17 08:54:07 -0400425 INIT_LIST_HEAD(&desc->list);
426 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
Matthew Wilcox379f5322009-03-17 08:54:07 -0400428 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429}
430
David Millerba698ad2007-10-25 01:16:30 -0700431static void pci_intx_for_msi(struct pci_dev *dev, int enable)
432{
433 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
434 pci_intx(dev, enable);
435}
436
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100437static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800438{
Shaohua Li41017f02006-02-08 17:11:38 +0800439 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700440 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800441
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800442 if (!dev->msi_enabled)
443 return;
444
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200445 entry = irq_get_msi_desc(dev->irq);
Shaohua Li41017f02006-02-08 17:11:38 +0800446
David Millerba698ad2007-10-25 01:16:30 -0700447 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000448 msi_set_enable(dev, 0);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800449 arch_restore_msi_irqs(dev);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700450
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600451 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Yijing Wang31ea5d42014-06-19 16:30:30 +0800452 msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
453 entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700454 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400455 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600456 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100457}
458
459static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800460{
Shaohua Li41017f02006-02-08 17:11:38 +0800461 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800462
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700463 if (!dev->msix_enabled)
464 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700465 BUG_ON(list_empty(&dev->msi_list));
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700466
Shaohua Li41017f02006-02-08 17:11:38 +0800467 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700468 pci_intx_for_msi(dev, 0);
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800469 msix_clear_and_set_ctrl(dev, 0,
470 PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
Shaohua Li41017f02006-02-08 17:11:38 +0800471
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800472 arch_restore_msi_irqs(dev);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000473 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400474 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800475 }
Shaohua Li41017f02006-02-08 17:11:38 +0800476
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800477 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Shaohua Li41017f02006-02-08 17:11:38 +0800478}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100479
480void pci_restore_msi_state(struct pci_dev *dev)
481{
482 __pci_restore_msi_state(dev);
483 __pci_restore_msix_state(dev);
484}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600485EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800486
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800487static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
Neil Hormanda8d1c82011-10-06 14:08:18 -0400488 char *buf)
489{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800490 struct msi_desc *entry;
491 unsigned long irq;
492 int retval;
493
494 retval = kstrtoul(attr->attr.name, 10, &irq);
495 if (retval)
496 return retval;
497
Yijing Wange11ece52014-07-08 10:09:19 +0800498 entry = irq_get_msi_desc(irq);
499 if (entry)
500 return sprintf(buf, "%s\n",
501 entry->msi_attrib.is_msix ? "msix" : "msi");
502
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800503 return -ENODEV;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400504}
505
Neil Hormanda8d1c82011-10-06 14:08:18 -0400506static int populate_msi_sysfs(struct pci_dev *pdev)
507{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800508 struct attribute **msi_attrs;
509 struct attribute *msi_attr;
510 struct device_attribute *msi_dev_attr;
511 struct attribute_group *msi_irq_group;
512 const struct attribute_group **msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400513 struct msi_desc *entry;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800514 int ret = -ENOMEM;
515 int num_msi = 0;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400516 int count = 0;
517
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800518 /* Determine how many msi entries we have */
Neil Hormanda8d1c82011-10-06 14:08:18 -0400519 list_for_each_entry(entry, &pdev->msi_list, list) {
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800520 ++num_msi;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400521 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800522 if (!num_msi)
523 return 0;
524
525 /* Dynamically create the MSI attributes for the PCI device */
526 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
527 if (!msi_attrs)
528 return -ENOMEM;
529 list_for_each_entry(entry, &pdev->msi_list, list) {
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700530 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
Jan Beulich14062762014-04-14 14:59:50 -0600531 if (!msi_dev_attr)
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700532 goto error_attrs;
Jan Beulich14062762014-04-14 14:59:50 -0600533 msi_attrs[count] = &msi_dev_attr->attr;
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700534
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800535 sysfs_attr_init(&msi_dev_attr->attr);
Jan Beulich14062762014-04-14 14:59:50 -0600536 msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
537 entry->irq);
538 if (!msi_dev_attr->attr.name)
539 goto error_attrs;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800540 msi_dev_attr->attr.mode = S_IRUGO;
541 msi_dev_attr->show = msi_mode_show;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800542 ++count;
543 }
544
545 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
546 if (!msi_irq_group)
547 goto error_attrs;
548 msi_irq_group->name = "msi_irqs";
549 msi_irq_group->attrs = msi_attrs;
550
551 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
552 if (!msi_irq_groups)
553 goto error_irq_group;
554 msi_irq_groups[0] = msi_irq_group;
555
556 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
557 if (ret)
558 goto error_irq_groups;
559 pdev->msi_irq_groups = msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400560
561 return 0;
562
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800563error_irq_groups:
564 kfree(msi_irq_groups);
565error_irq_group:
566 kfree(msi_irq_group);
567error_attrs:
568 count = 0;
569 msi_attr = msi_attrs[count];
570 while (msi_attr) {
571 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
572 kfree(msi_attr->name);
573 kfree(msi_dev_attr);
574 ++count;
575 msi_attr = msi_attrs[count];
Neil Hormanda8d1c82011-10-06 14:08:18 -0400576 }
Greg Kroah-Hartman29237752014-02-13 10:47:35 -0700577 kfree(msi_attrs);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400578 return ret;
579}
580
Yijing Wangd873b4d2014-07-08 10:07:23 +0800581static struct msi_desc *msi_setup_entry(struct pci_dev *dev)
582{
583 u16 control;
584 struct msi_desc *entry;
585
586 /* MSI Entry Initialization */
587 entry = alloc_msi_entry(dev);
588 if (!entry)
589 return NULL;
590
591 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
592
593 entry->msi_attrib.is_msix = 0;
594 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
595 entry->msi_attrib.entry_nr = 0;
596 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
597 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
598 entry->msi_attrib.pos = dev->msi_cap;
599 entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1;
600
601 if (control & PCI_MSI_FLAGS_64BIT)
602 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
603 else
604 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
605
606 /* Save the initial mask status */
607 if (entry->msi_attrib.maskbit)
608 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
609
610 return entry;
611}
612
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613/**
614 * msi_capability_init - configure device's MSI capability structure
615 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400616 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400618 * Setup the MSI capability structure of the device with the requested
619 * number of interrupts. A return value of zero indicates the successful
620 * setup of an entry with the new MSI irq. A negative return value indicates
621 * an error, and a positive return value indicates the number of interrupts
622 * which could have been allocated.
623 */
624static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625{
626 struct msi_desc *entry;
Gavin Shanf4651362013-04-04 16:54:32 +0000627 int ret;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400628 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629
Gavin Shane375b562013-04-04 16:54:30 +0000630 msi_set_enable(dev, 0); /* Disable MSI during set up */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600631
Yijing Wangd873b4d2014-07-08 10:07:23 +0800632 entry = msi_setup_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700633 if (!entry)
634 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700635
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400636 /* All MSIs are unmasked by default, Mask them all */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800637 mask = msi_mask(entry->msi_attrib.multi_cap);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400638 msi_mask_irq(entry, mask, mask);
639
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700640 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000641
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400643 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000644 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900645 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900646 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000647 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500648 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700649
Neil Hormanda8d1c82011-10-06 14:08:18 -0400650 ret = populate_msi_sysfs(dev);
651 if (ret) {
652 msi_mask_irq(entry, mask, ~mask);
653 free_msi_irqs(dev);
654 return ret;
655 }
656
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700658 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000659 msi_set_enable(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800660 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661
Michael Ellerman7fe37302007-04-18 19:39:21 +1000662 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 return 0;
664}
665
Gavin Shan520fe9d2013-04-04 16:54:33 +0000666static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900667{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900668 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900669 u32 table_offset;
670 u8 bir;
671
Bjorn Helgaas909094c2013-04-17 17:43:40 -0600672 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
673 &table_offset);
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600674 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
675 table_offset &= PCI_MSIX_TABLE_OFFSET;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900676 phys_addr = pci_resource_start(dev, bir) + table_offset;
677
678 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
679}
680
Gavin Shan520fe9d2013-04-04 16:54:33 +0000681static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
682 struct msix_entry *entries, int nvec)
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900683{
684 struct msi_desc *entry;
685 int i;
686
687 for (i = 0; i < nvec; i++) {
688 entry = alloc_msi_entry(dev);
689 if (!entry) {
690 if (!i)
691 iounmap(base);
692 else
693 free_msi_irqs(dev);
694 /* No enough memory. Don't try again */
695 return -ENOMEM;
696 }
697
698 entry->msi_attrib.is_msix = 1;
699 entry->msi_attrib.is_64 = 1;
700 entry->msi_attrib.entry_nr = entries[i].entry;
701 entry->msi_attrib.default_irq = dev->irq;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000702 entry->msi_attrib.pos = dev->msix_cap;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900703 entry->mask_base = base;
704
705 list_add_tail(&entry->list, &dev->msi_list);
706 }
707
708 return 0;
709}
710
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900711static void msix_program_entries(struct pci_dev *dev,
Gavin Shan520fe9d2013-04-04 16:54:33 +0000712 struct msix_entry *entries)
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900713{
714 struct msi_desc *entry;
715 int i = 0;
716
717 list_for_each_entry(entry, &dev->msi_list, list) {
718 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
719 PCI_MSIX_ENTRY_VECTOR_CTRL;
720
721 entries[i].vector = entry->irq;
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200722 irq_set_msi_desc(entry->irq, entry);
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900723 entry->masked = readl(entry->mask_base + offset);
724 msix_mask_irq(entry, 1);
725 i++;
726 }
727}
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729/**
730 * msix_capability_init - configure device's MSI-X capability
731 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700732 * @entries: pointer to an array of struct msix_entry entries
733 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600735 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700736 * single MSI-X irq. A return of zero indicates the successful setup of
737 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 **/
739static int msix_capability_init(struct pci_dev *dev,
740 struct msix_entry *entries, int nvec)
741{
Gavin Shan520fe9d2013-04-04 16:54:33 +0000742 int ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900743 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 void __iomem *base;
745
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700746 /* Ensure MSI-X is disabled while it is set up */
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800747 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700748
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800749 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 /* Request & Map MSI-X table region */
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600751 base = msix_map_region(dev, msix_table_size(control));
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900752 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 return -ENOMEM;
754
Gavin Shan520fe9d2013-04-04 16:54:33 +0000755 ret = msix_setup_entries(dev, base, entries, nvec);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900756 if (ret)
757 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000758
759 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900760 if (ret)
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100761 goto out_avail;
Michael Ellerman9c831332007-04-18 19:39:21 +1000762
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700763 /*
764 * Some devices require MSI-X to be enabled before we can touch the
765 * MSI-X registers. We need to mask all the vectors to prevent
766 * interrupts coming in before they're fully set up.
767 */
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800768 msix_clear_and_set_ctrl(dev, 0,
769 PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700770
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900771 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700772
Neil Hormanda8d1c82011-10-06 14:08:18 -0400773 ret = populate_msi_sysfs(dev);
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100774 if (ret)
775 goto out_free;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400776
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700777 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700778 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800779 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800781 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600782
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900784
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100785out_avail:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900786 if (ret < 0) {
787 /*
788 * If we had some success, report the number of irqs
789 * we succeeded in setting up.
790 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900791 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900792 int avail = 0;
793
794 list_for_each_entry(entry, &dev->msi_list, list) {
795 if (entry->irq != 0)
796 avail++;
797 }
798 if (avail != 0)
799 ret = avail;
800 }
801
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100802out_free:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900803 free_msi_irqs(dev);
804
805 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806}
807
808/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000809 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400810 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000811 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100812 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400813 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700814 * Look at global flags, the device itself, and its parent buses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000815 * to determine if MSI/-X are supported for the device. If MSI/-X is
816 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400817 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900818static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400819{
820 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000821 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400822
Brice Goglin0306ebf2006-10-05 10:24:31 +0200823 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400824 if (!pci_msi_enable || !dev || dev->no_msi)
825 return -EINVAL;
826
Michael Ellerman314e77b2007-04-05 17:19:12 +1000827 /*
828 * You can't ask to have 0 or less MSIs configured.
829 * a) it's stupid ..
830 * b) the list manipulation code assumes nvec >= 1.
831 */
832 if (nvec < 1)
833 return -ERANGE;
834
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900835 /*
836 * Any bridge which does NOT route MSI transactions from its
837 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200838 * the secondary pci_bus.
839 * We expect only arch-specific PCI host bus controller driver
840 * or quirks for specific PCI bridges to be setting NO_MSI.
841 */
Brice Goglin24334a12006-08-31 01:55:07 -0400842 for (bus = dev->bus; bus; bus = bus->parent)
843 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
844 return -EINVAL;
845
Michael Ellermanc9953a72007-04-05 17:19:08 +1000846 ret = arch_msi_check_device(dev, nvec, type);
847 if (ret)
848 return ret;
849
Brice Goglin24334a12006-08-31 01:55:07 -0400850 return 0;
851}
852
853/**
Alexander Gordeevd1ac1d22013-12-30 08:28:13 +0100854 * pci_msi_vec_count - Return the number of MSI vectors a device can send
855 * @dev: device to report about
856 *
857 * This function returns the number of MSI vectors a device requested via
858 * Multiple Message Capable register. It returns a negative errno if the
859 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
860 * and returns a power of two, up to a maximum of 2^5 (32), according to the
861 * MSI specification.
862 **/
863int pci_msi_vec_count(struct pci_dev *dev)
864{
865 int ret;
866 u16 msgctl;
867
868 if (!dev->msi_cap)
869 return -EINVAL;
870
871 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
872 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
873
874 return ret;
875}
876EXPORT_SYMBOL(pci_msi_vec_count);
877
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400878void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400880 struct msi_desc *desc;
881 u32 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100883 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700884 return;
885
Matthew Wilcox110828c2009-06-16 06:31:45 -0600886 BUG_ON(list_empty(&dev->msi_list));
887 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600888
Gavin Shane375b562013-04-04 16:54:30 +0000889 msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700890 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800891 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700892
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900893 /* Return the device with MSI unmasked as initial states */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800894 mask = msi_mask(desc->msi_attrib.multi_cap);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900895 /* Keep cached state to be restored */
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500896 arch_msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100897
898 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400899 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700900}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400901
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900902void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700903{
Yinghai Lud52877c2008-04-23 14:58:09 -0700904 if (!pci_msi_enable || !dev || !dev->msi_enabled)
905 return;
906
907 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900908 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100910EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912/**
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100913 * pci_msix_vec_count - return the number of device's MSI-X table entries
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100914 * @dev: pointer to the pci_dev data structure of MSI-X device function
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100915 * This function returns the number of device's MSI-X table entries and
916 * therefore the number of MSI-X vectors device is capable of sending.
917 * It returns a negative errno if the device is not capable of sending MSI-X
918 * interrupts.
919 **/
920int pci_msix_vec_count(struct pci_dev *dev)
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100921{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100922 u16 control;
923
Gavin Shan520fe9d2013-04-04 16:54:33 +0000924 if (!dev->msix_cap)
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100925 return -EINVAL;
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100926
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600927 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600928 return msix_table_size(control);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100929}
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100930EXPORT_SYMBOL(pci_msix_vec_count);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100931
932/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 * pci_enable_msix - configure device's MSI-X capability structure
934 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700935 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700936 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 *
938 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700939 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 * MSI-X mode enabled on its hardware device function. A return of zero
941 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700942 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300944 * of irqs or MSI-X vectors available. Driver should use the returned value to
945 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900947int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100949 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700950 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951
Yijing Wang869a1612013-10-10 20:58:11 +0800952 if (!entries || !dev->msix_cap || dev->current_state != PCI_D0)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900953 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
Michael Ellermanc9953a72007-04-05 17:19:08 +1000955 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
956 if (status)
957 return status;
958
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100959 nr_entries = pci_msix_vec_count(dev);
960 if (nr_entries < 0)
961 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300963 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
965 /* Check for any invalid entries */
966 for (i = 0; i < nvec; i++) {
967 if (entries[i].entry >= nr_entries)
968 return -EINVAL; /* invalid entry */
969 for (j = i + 1; j < nvec; j++) {
970 if (entries[i].entry == entries[j].entry)
971 return -EINVAL; /* duplicate entry */
972 }
973 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700974 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700975
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700976 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900977 if (dev->msi_enabled) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400978 dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 return -EINVAL;
980 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 return status;
983}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100984EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900986void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100987{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900988 struct msi_desc *entry;
989
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100990 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700991 return;
992
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900993 /* Return the device with MSI-X masked as initial states */
994 list_for_each_entry(entry, &dev->msi_list, list) {
995 /* Keep cached states to be restored */
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500996 arch_msix_mask_irq(entry, 1);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900997 }
998
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800999 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
David Millerba698ad2007-10-25 01:16:30 -07001000 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -08001001 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -07001002}
Hidetoshi Setoc9018512009-08-06 11:31:27 +09001003
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001004void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -07001005{
1006 if (!pci_msi_enable || !dev || !dev->msix_enabled)
1007 return;
1008
1009 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +09001010 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011}
Michael Ellerman4cc086f2007-03-22 21:51:34 +11001012EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
Matthew Wilcox309e57d2006-03-05 22:33:34 -07001014void pci_no_msi(void)
1015{
1016 pci_msi_enable = 0;
1017}
Michael Ellermanc9953a72007-04-05 17:19:08 +10001018
Andrew Patterson07ae95f2008-11-10 15:31:05 -07001019/**
1020 * pci_msi_enabled - is MSI enabled?
1021 *
1022 * Returns true if MSI has not been disabled by the command-line option
1023 * pci=nomsi.
1024 **/
1025int pci_msi_enabled(void)
1026{
1027 return pci_msi_enable;
1028}
1029EXPORT_SYMBOL(pci_msi_enabled);
1030
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001031void pci_msi_init_pci_dev(struct pci_dev *dev)
1032{
1033 INIT_LIST_HEAD(&dev->msi_list);
Eric W. Biedermand5dea7d2011-10-17 11:46:06 -07001034
1035 /* Disable the msi hardware to avoid screaming interrupts
1036 * during boot. This is the power on reset default so
1037 * usually this should be a noop.
1038 */
Gavin Shane375b562013-04-04 16:54:30 +00001039 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1040 if (dev->msi_cap)
1041 msi_set_enable(dev, 0);
1042
1043 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1044 if (dev->msix_cap)
Yijing Wang66f0d0c2014-06-19 16:29:53 +08001045 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001046}
Alexander Gordeev302a2522013-12-30 08:28:16 +01001047
1048/**
1049 * pci_enable_msi_range - configure device's MSI capability structure
1050 * @dev: device to configure
1051 * @minvec: minimal number of interrupts to configure
1052 * @maxvec: maximum number of interrupts to configure
1053 *
1054 * This function tries to allocate a maximum possible number of interrupts in a
1055 * range between @minvec and @maxvec. It returns a negative errno if an error
1056 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1057 * and updates the @dev's irq member to the lowest new interrupt number;
1058 * the other interrupt numbers allocated to this device are consecutive.
1059 **/
1060int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1061{
Alexander Gordeev034cd972014-04-14 15:28:35 +02001062 int nvec;
Alexander Gordeev302a2522013-12-30 08:28:16 +01001063 int rc;
1064
Alexander Gordeev034cd972014-04-14 15:28:35 +02001065 if (dev->current_state != PCI_D0)
1066 return -EINVAL;
1067
1068 WARN_ON(!!dev->msi_enabled);
1069
1070 /* Check whether driver already requested MSI-X irqs */
1071 if (dev->msix_enabled) {
1072 dev_info(&dev->dev,
1073 "can't enable MSI (MSI-X already enabled)\n");
1074 return -EINVAL;
1075 }
1076
Alexander Gordeev302a2522013-12-30 08:28:16 +01001077 if (maxvec < minvec)
1078 return -ERANGE;
1079
Alexander Gordeev034cd972014-04-14 15:28:35 +02001080 nvec = pci_msi_vec_count(dev);
1081 if (nvec < 0)
1082 return nvec;
1083 else if (nvec < minvec)
1084 return -EINVAL;
1085 else if (nvec > maxvec)
1086 nvec = maxvec;
1087
Alexander Gordeev302a2522013-12-30 08:28:16 +01001088 do {
Alexander Gordeev034cd972014-04-14 15:28:35 +02001089 rc = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
1090 if (rc < 0) {
1091 return rc;
1092 } else if (rc > 0) {
1093 if (rc < minvec)
1094 return -ENOSPC;
1095 nvec = rc;
1096 }
1097 } while (rc);
1098
1099 do {
1100 rc = msi_capability_init(dev, nvec);
Alexander Gordeev302a2522013-12-30 08:28:16 +01001101 if (rc < 0) {
1102 return rc;
1103 } else if (rc > 0) {
1104 if (rc < minvec)
1105 return -ENOSPC;
1106 nvec = rc;
1107 }
1108 } while (rc);
1109
1110 return nvec;
1111}
1112EXPORT_SYMBOL(pci_enable_msi_range);
1113
1114/**
1115 * pci_enable_msix_range - configure device's MSI-X capability structure
1116 * @dev: pointer to the pci_dev data structure of MSI-X device function
1117 * @entries: pointer to an array of MSI-X entries
1118 * @minvec: minimum number of MSI-X irqs requested
1119 * @maxvec: maximum number of MSI-X irqs requested
1120 *
1121 * Setup the MSI-X capability structure of device function with a maximum
1122 * possible number of interrupts in the range between @minvec and @maxvec
1123 * upon its software driver call to request for MSI-X mode enabled on its
1124 * hardware device function. It returns a negative errno if an error occurs.
1125 * If it succeeds, it returns the actual number of interrupts allocated and
1126 * indicates the successful configuration of MSI-X capability structure
1127 * with new allocated MSI-X interrupts.
1128 **/
1129int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1130 int minvec, int maxvec)
1131{
1132 int nvec = maxvec;
1133 int rc;
1134
1135 if (maxvec < minvec)
1136 return -ERANGE;
1137
1138 do {
1139 rc = pci_enable_msix(dev, entries, nvec);
1140 if (rc < 0) {
1141 return rc;
1142 } else if (rc > 0) {
1143 if (rc < minvec)
1144 return -ENOSPC;
1145 nvec = rc;
1146 }
1147 } while (rc);
1148
1149 return nvec;
1150}
1151EXPORT_SYMBOL(pci_enable_msix_range);