blob: 44b0aeee83e52c1bcbeeaa73417ec577681cfe0a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
24#include "msi.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010028/* Arch hooks */
29
Michael Ellerman11df1f02009-01-19 11:31:00 +110030#ifndef arch_msi_check_device
31int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010032{
33 return 0;
34}
Michael Ellerman11df1f02009-01-19 11:31:00 +110035#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010036
Michael Ellerman11df1f02009-01-19 11:31:00 +110037#ifndef arch_setup_msi_irqs
Thomas Gleixner1525bf02010-10-06 16:05:35 -040038# define arch_setup_msi_irqs default_setup_msi_irqs
39# define HAVE_DEFAULT_MSI_SETUP_IRQS
40#endif
41
42#ifdef HAVE_DEFAULT_MSI_SETUP_IRQS
43int default_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010044{
45 struct msi_desc *entry;
46 int ret;
47
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040048 /*
49 * If an architecture wants to support multiple MSI, it needs to
50 * override arch_setup_msi_irqs()
51 */
52 if (type == PCI_CAP_ID_MSI && nvec > 1)
53 return 1;
54
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010055 list_for_each_entry(entry, &dev->msi_list, list) {
56 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110057 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010058 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110059 if (ret > 0)
60 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010061 }
62
63 return 0;
64}
Michael Ellerman11df1f02009-01-19 11:31:00 +110065#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010066
Michael Ellerman11df1f02009-01-19 11:31:00 +110067#ifndef arch_teardown_msi_irqs
Thomas Gleixner1525bf02010-10-06 16:05:35 -040068# define arch_teardown_msi_irqs default_teardown_msi_irqs
69# define HAVE_DEFAULT_MSI_TEARDOWN_IRQS
70#endif
71
72#ifdef HAVE_DEFAULT_MSI_TEARDOWN_IRQS
73void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010074{
75 struct msi_desc *entry;
76
77 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040078 int i, nvec;
79 if (entry->irq == 0)
80 continue;
81 nvec = 1 << entry->msi_attrib.multiple;
82 for (i = 0; i < nvec; i++)
83 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010084 }
85}
Michael Ellerman11df1f02009-01-19 11:31:00 +110086#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010087
Matthew Wilcox110828c2009-06-16 06:31:45 -060088static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080089{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080090 u16 control;
91
Matthew Wilcox110828c2009-06-16 06:31:45 -060092 BUG_ON(!pos);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080093
Matthew Wilcox110828c2009-06-16 06:31:45 -060094 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
95 control &= ~PCI_MSI_FLAGS_ENABLE;
96 if (enable)
97 control |= PCI_MSI_FLAGS_ENABLE;
98 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090099}
100
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800101static void msix_set_enable(struct pci_dev *dev, int enable)
102{
103 int pos;
104 u16 control;
105
106 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
107 if (pos) {
108 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
109 control &= ~PCI_MSIX_FLAGS_ENABLE;
110 if (enable)
111 control |= PCI_MSIX_FLAGS_ENABLE;
112 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
113 }
114}
115
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500116static inline __attribute_const__ u32 msi_mask(unsigned x)
117{
Matthew Wilcox0b49ec37a22009-02-08 20:27:47 -0700118 /* Don't shift by >= width of type */
119 if (x >= 5)
120 return 0xffffffff;
121 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500122}
123
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400124static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700125{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400126 return msi_mask((control >> 1) & 7);
127}
Mitch Williams988cbb12007-03-30 11:54:08 -0700128
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400129static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
130{
131 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700132}
133
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600134/*
135 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
136 * mask all MSI interrupts by clearing the MSI enable bit does not work
137 * reliably as devices without an INTx disable bit will then generate a
138 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600139 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900140static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400142 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400144 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900145 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400146
147 mask_bits &= ~mask;
148 mask_bits |= flag;
149 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900150
151 return mask_bits;
152}
153
154static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
155{
156 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400157}
158
159/*
160 * This internal function does not flush PCI writes to the device.
161 * All users must ensure that they read from the device before either
162 * assuming that the device state is up to date, or returning out of this
163 * file. This saves a few milliseconds when initialising devices with lots
164 * of MSI-X interrupts.
165 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900166static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400167{
168 u32 mask_bits = desc->masked;
169 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900170 PCI_MSIX_ENTRY_VECTOR_CTRL;
Sheng Yang8d805282010-11-11 15:46:55 +0800171 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
172 if (flag)
173 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400174 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900175
176 return mask_bits;
177}
178
179static void msix_mask_irq(struct msi_desc *desc, u32 flag)
180{
181 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400182}
183
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200184static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400185{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200186 struct msi_desc *desc = irq_data_get_msi(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400187
188 if (desc->msi_attrib.is_msix) {
189 msix_mask_irq(desc, flag);
190 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400191 } else {
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200192 unsigned offset = data->irq - desc->dev->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400193 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400195}
196
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200197void mask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400198{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200199 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400200}
201
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200202void unmask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400203{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200204 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205}
206
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200207void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700208{
Ben Hutchings30da5522010-07-23 14:56:28 +0100209 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700210
Ben Hutchings30da5522010-07-23 14:56:28 +0100211 if (entry->msi_attrib.is_msix) {
212 void __iomem *base = entry->mask_base +
213 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
214
215 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
216 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
217 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
218 } else {
219 struct pci_dev *dev = entry->dev;
220 int pos = entry->msi_attrib.pos;
221 u16 data;
222
223 pci_read_config_dword(dev, msi_lower_address_reg(pos),
224 &msg->address_lo);
225 if (entry->msi_attrib.is_64) {
226 pci_read_config_dword(dev, msi_upper_address_reg(pos),
227 &msg->address_hi);
228 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
229 } else {
230 msg->address_hi = 0;
231 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
232 }
233 msg->data = data;
234 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700235}
236
Yinghai Lu3145e942008-12-05 18:58:34 -0800237void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700238{
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200239 struct msi_desc *entry = get_irq_msi(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800240
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200241 __read_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800242}
243
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200244void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Ben Hutchings30da5522010-07-23 14:56:28 +0100245{
Ben Hutchings30da5522010-07-23 14:56:28 +0100246 /* Assert that the cache is valid, assuming that
247 * valid messages are not all-zeroes. */
248 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
249 entry->msg.data));
250
251 *msg = entry->msg;
252}
253
254void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
255{
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200256 struct msi_desc *entry = get_irq_msi(irq);
Ben Hutchings30da5522010-07-23 14:56:28 +0100257
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200258 __get_cached_msi_msg(entry, msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100259}
260
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200261void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800262{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100263 if (entry->dev->current_state != PCI_D0) {
264 /* Don't touch the hardware now */
265 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400266 void __iomem *base;
267 base = entry->mask_base +
268 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
269
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900270 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
271 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
272 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400273 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700274 struct pci_dev *dev = entry->dev;
275 int pos = entry->msi_attrib.pos;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400276 u16 msgctl;
277
278 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
279 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
280 msgctl |= entry->msi_attrib.multiple << 4;
281 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700282
283 pci_write_config_dword(dev, msi_lower_address_reg(pos),
284 msg->address_lo);
285 if (entry->msi_attrib.is_64) {
286 pci_write_config_dword(dev, msi_upper_address_reg(pos),
287 msg->address_hi);
288 pci_write_config_word(dev, msi_data_reg(pos, 1),
289 msg->data);
290 } else {
291 pci_write_config_word(dev, msi_data_reg(pos, 0),
292 msg->data);
293 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700294 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700295 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700296}
297
Yinghai Lu3145e942008-12-05 18:58:34 -0800298void write_msi_msg(unsigned int irq, struct msi_msg *msg)
299{
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200300 struct msi_desc *entry = get_irq_msi(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800301
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200302 __write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800303}
304
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900305static void free_msi_irqs(struct pci_dev *dev)
306{
307 struct msi_desc *entry, *tmp;
308
309 list_for_each_entry(entry, &dev->msi_list, list) {
310 int i, nvec;
311 if (!entry->irq)
312 continue;
313 nvec = 1 << entry->msi_attrib.multiple;
314 for (i = 0; i < nvec; i++)
315 BUG_ON(irq_has_action(entry->irq + i));
316 }
317
318 arch_teardown_msi_irqs(dev);
319
320 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
321 if (entry->msi_attrib.is_msix) {
322 if (list_is_last(&entry->list, &dev->msi_list))
323 iounmap(entry->mask_base);
324 }
325 list_del(&entry->list);
326 kfree(entry);
327 }
328}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900329
Matthew Wilcox379f5322009-03-17 08:54:07 -0400330static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400332 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
333 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 return NULL;
335
Matthew Wilcox379f5322009-03-17 08:54:07 -0400336 INIT_LIST_HEAD(&desc->list);
337 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Matthew Wilcox379f5322009-03-17 08:54:07 -0400339 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340}
341
David Millerba698ad2007-10-25 01:16:30 -0700342static void pci_intx_for_msi(struct pci_dev *dev, int enable)
343{
344 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
345 pci_intx(dev, enable);
346}
347
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100348static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800349{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700350 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800351 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700352 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800353
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800354 if (!dev->msi_enabled)
355 return;
356
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700357 entry = get_irq_msi(dev->irq);
358 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800359
David Millerba698ad2007-10-25 01:16:30 -0700360 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600361 msi_set_enable(dev, pos, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700362 write_msi_msg(dev->irq, &entry->msg);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700363
364 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400365 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700366 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400367 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800368 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100369}
370
371static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800372{
Shaohua Li41017f02006-02-08 17:11:38 +0800373 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800374 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700375 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800376
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700377 if (!dev->msix_enabled)
378 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700379 BUG_ON(list_empty(&dev->msi_list));
Hidetoshi Seto9cc8d542009-08-06 11:32:04 +0900380 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700381 pos = entry->msi_attrib.pos;
382 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700383
Shaohua Li41017f02006-02-08 17:11:38 +0800384 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700385 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700386 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
387 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800388
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000389 list_for_each_entry(entry, &dev->msi_list, list) {
390 write_msi_msg(entry->irq, &entry->msg);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400391 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800392 }
Shaohua Li41017f02006-02-08 17:11:38 +0800393
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700394 control &= ~PCI_MSIX_FLAGS_MASKALL;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700395 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800396}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100397
398void pci_restore_msi_state(struct pci_dev *dev)
399{
400 __pci_restore_msi_state(dev);
401 __pci_restore_msix_state(dev);
402}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600403EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405/**
406 * msi_capability_init - configure device's MSI capability structure
407 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400408 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400410 * Setup the MSI capability structure of the device with the requested
411 * number of interrupts. A return value of zero indicates the successful
412 * setup of an entry with the new MSI irq. A negative return value indicates
413 * an error, and a positive return value indicates the number of interrupts
414 * which could have been allocated.
415 */
416static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417{
418 struct msi_desc *entry;
Michael Ellerman7fe37302007-04-18 19:39:21 +1000419 int pos, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400421 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900423 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600424 msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
425
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 pci_read_config_word(dev, msi_control_reg(pos), &control);
427 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400428 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700429 if (!entry)
430 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700431
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900432 entry->msi_attrib.is_msix = 0;
433 entry->msi_attrib.is_64 = is_64bit_address(control);
434 entry->msi_attrib.entry_nr = 0;
435 entry->msi_attrib.maskbit = is_mask_bit_support(control);
436 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
437 entry->msi_attrib.pos = pos;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900438
Hidetoshi Seto67b5db62009-04-20 10:54:59 +0900439 entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400440 /* All MSIs are unmasked by default, Mask them all */
441 if (entry->msi_attrib.maskbit)
442 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
443 mask = msi_capable_mask(control);
444 msi_mask_irq(entry, mask, mask);
445
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700446 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000447
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400449 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000450 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900451 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900452 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000453 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500454 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700455
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700457 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600458 msi_set_enable(dev, pos, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800459 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
Michael Ellerman7fe37302007-04-18 19:39:21 +1000461 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 return 0;
463}
464
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900465static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
466 unsigned nr_entries)
467{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900468 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900469 u32 table_offset;
470 u8 bir;
471
472 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
473 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
474 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
475 phys_addr = pci_resource_start(dev, bir) + table_offset;
476
477 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
478}
479
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900480static int msix_setup_entries(struct pci_dev *dev, unsigned pos,
481 void __iomem *base, struct msix_entry *entries,
482 int nvec)
483{
484 struct msi_desc *entry;
485 int i;
486
487 for (i = 0; i < nvec; i++) {
488 entry = alloc_msi_entry(dev);
489 if (!entry) {
490 if (!i)
491 iounmap(base);
492 else
493 free_msi_irqs(dev);
494 /* No enough memory. Don't try again */
495 return -ENOMEM;
496 }
497
498 entry->msi_attrib.is_msix = 1;
499 entry->msi_attrib.is_64 = 1;
500 entry->msi_attrib.entry_nr = entries[i].entry;
501 entry->msi_attrib.default_irq = dev->irq;
502 entry->msi_attrib.pos = pos;
503 entry->mask_base = base;
504
505 list_add_tail(&entry->list, &dev->msi_list);
506 }
507
508 return 0;
509}
510
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900511static void msix_program_entries(struct pci_dev *dev,
512 struct msix_entry *entries)
513{
514 struct msi_desc *entry;
515 int i = 0;
516
517 list_for_each_entry(entry, &dev->msi_list, list) {
518 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
519 PCI_MSIX_ENTRY_VECTOR_CTRL;
520
521 entries[i].vector = entry->irq;
522 set_irq_msi(entry->irq, entry);
523 entry->masked = readl(entry->mask_base + offset);
524 msix_mask_irq(entry, 1);
525 i++;
526 }
527}
528
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529/**
530 * msix_capability_init - configure device's MSI-X capability
531 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700532 * @entries: pointer to an array of struct msix_entry entries
533 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600535 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700536 * single MSI-X irq. A return of zero indicates the successful setup of
537 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 **/
539static int msix_capability_init(struct pci_dev *dev,
540 struct msix_entry *entries, int nvec)
541{
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900542 int pos, ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900543 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 void __iomem *base;
545
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900546 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700547 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
548
549 /* Ensure MSI-X is disabled while it is set up */
550 control &= ~PCI_MSIX_FLAGS_ENABLE;
551 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 /* Request & Map MSI-X table region */
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900554 base = msix_map_region(dev, pos, multi_msix_capable(control));
555 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 return -ENOMEM;
557
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900558 ret = msix_setup_entries(dev, pos, base, entries, nvec);
559 if (ret)
560 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000561
562 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900563 if (ret)
564 goto error;
Michael Ellerman9c831332007-04-18 19:39:21 +1000565
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700566 /*
567 * Some devices require MSI-X to be enabled before we can touch the
568 * MSI-X registers. We need to mask all the vectors to prevent
569 * interrupts coming in before they're fully set up.
570 */
571 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
572 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
573
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900574 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700575
576 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700577 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800578 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700580 control &= ~PCI_MSIX_FLAGS_MASKALL;
581 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600582
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900584
585error:
586 if (ret < 0) {
587 /*
588 * If we had some success, report the number of irqs
589 * we succeeded in setting up.
590 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900591 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900592 int avail = 0;
593
594 list_for_each_entry(entry, &dev->msi_list, list) {
595 if (entry->irq != 0)
596 avail++;
597 }
598 if (avail != 0)
599 ret = avail;
600 }
601
602 free_msi_irqs(dev);
603
604 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605}
606
607/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000608 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400609 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000610 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100611 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400612 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200613 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000614 * to determine if MSI/-X are supported for the device. If MSI/-X is
615 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400616 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900617static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400618{
619 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000620 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400621
Brice Goglin0306ebf2006-10-05 10:24:31 +0200622 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400623 if (!pci_msi_enable || !dev || dev->no_msi)
624 return -EINVAL;
625
Michael Ellerman314e77b2007-04-05 17:19:12 +1000626 /*
627 * You can't ask to have 0 or less MSIs configured.
628 * a) it's stupid ..
629 * b) the list manipulation code assumes nvec >= 1.
630 */
631 if (nvec < 1)
632 return -ERANGE;
633
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900634 /*
635 * Any bridge which does NOT route MSI transactions from its
636 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200637 * the secondary pci_bus.
638 * We expect only arch-specific PCI host bus controller driver
639 * or quirks for specific PCI bridges to be setting NO_MSI.
640 */
Brice Goglin24334a12006-08-31 01:55:07 -0400641 for (bus = dev->bus; bus; bus = bus->parent)
642 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
643 return -EINVAL;
644
Michael Ellermanc9953a72007-04-05 17:19:08 +1000645 ret = arch_msi_check_device(dev, nvec, type);
646 if (ret)
647 return ret;
648
Michael Ellermanb1e23032007-03-22 21:51:39 +1100649 if (!pci_find_capability(dev, type))
650 return -EINVAL;
651
Brice Goglin24334a12006-08-31 01:55:07 -0400652 return 0;
653}
654
655/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400656 * pci_enable_msi_block - configure device's MSI capability structure
657 * @dev: device to configure
658 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400660 * Allocate IRQs for a device with the MSI capability.
661 * This function returns a negative errno if an error occurs. If it
662 * is unable to allocate the number of interrupts requested, it returns
663 * the number of interrupts it might be able to allocate. If it successfully
664 * allocates at least the number of interrupts requested, it returns 0 and
665 * updates the @dev's irq member to the lowest new interrupt number; the
666 * other interrupt numbers allocated to this device are consecutive.
667 */
668int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669{
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400670 int status, pos, maxvec;
671 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400673 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
674 if (!pos)
675 return -EINVAL;
676 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
677 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
678 if (nvec > maxvec)
679 return maxvec;
680
681 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000682 if (status)
683 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700685 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400687 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800688 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600689 dev_info(&dev->dev, "can't enable MSI "
690 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800691 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400693
694 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 return status;
696}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400697EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400699void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400701 struct msi_desc *desc;
702 u32 mask;
703 u16 ctrl;
Matthew Wilcox110828c2009-06-16 06:31:45 -0600704 unsigned pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100706 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700707 return;
708
Matthew Wilcox110828c2009-06-16 06:31:45 -0600709 BUG_ON(list_empty(&dev->msi_list));
710 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
711 pos = desc->msi_attrib.pos;
712
713 msi_set_enable(dev, pos, 0);
David Millerba698ad2007-10-25 01:16:30 -0700714 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800715 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700716
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900717 /* Return the device with MSI unmasked as initial states */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600718 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400719 mask = msi_capable_mask(ctrl);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900720 /* Keep cached state to be restored */
721 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100722
723 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400724 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700725}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400726
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900727void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700728{
Yinghai Lud52877c2008-04-23 14:58:09 -0700729 if (!pci_msi_enable || !dev || !dev->msi_enabled)
730 return;
731
732 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900733 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100735EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100738 * pci_msix_table_size - return the number of device's MSI-X table entries
739 * @dev: pointer to the pci_dev data structure of MSI-X device function
740 */
741int pci_msix_table_size(struct pci_dev *dev)
742{
743 int pos;
744 u16 control;
745
746 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
747 if (!pos)
748 return 0;
749
750 pci_read_config_word(dev, msi_control_reg(pos), &control);
751 return multi_msix_capable(control);
752}
753
754/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 * pci_enable_msix - configure device's MSI-X capability structure
756 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700757 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700758 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 *
760 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700761 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 * MSI-X mode enabled on its hardware device function. A return of zero
763 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700764 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300766 * of irqs or MSI-X vectors available. Driver should use the returned value to
767 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900769int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100771 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700772 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
Michael Ellermanc9953a72007-04-05 17:19:08 +1000774 if (!entries)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900775 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
Michael Ellermanc9953a72007-04-05 17:19:08 +1000777 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
778 if (status)
779 return status;
780
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100781 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300783 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
785 /* Check for any invalid entries */
786 for (i = 0; i < nvec; i++) {
787 if (entries[i].entry >= nr_entries)
788 return -EINVAL; /* invalid entry */
789 for (j = i + 1; j < nvec; j++) {
790 if (entries[i].entry == entries[j].entry)
791 return -EINVAL; /* duplicate entry */
792 }
793 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700794 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700795
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700796 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900797 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600798 dev_info(&dev->dev, "can't enable MSI-X "
799 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 return -EINVAL;
801 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 return status;
804}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100805EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900807void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100808{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900809 struct msi_desc *entry;
810
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100811 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700812 return;
813
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900814 /* Return the device with MSI-X masked as initial states */
815 list_for_each_entry(entry, &dev->msi_list, list) {
816 /* Keep cached states to be restored */
817 __msix_mask_irq(entry, 1);
818 }
819
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800820 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700821 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800822 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700823}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900824
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900825void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700826{
827 if (!pci_msi_enable || !dev || !dev->msix_enabled)
828 return;
829
830 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900831 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100833EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834
835/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700836 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 * @dev: pointer to the pci_dev data structure of MSI(X) device function
838 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600839 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700840 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 * allocated for this device function, are reclaimed to unused state,
842 * which may be used later on.
843 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900844void msi_remove_pci_irq_vectors(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 if (!pci_msi_enable || !dev)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900847 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900849 if (dev->msi_enabled || dev->msix_enabled)
850 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851}
852
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700853void pci_no_msi(void)
854{
855 pci_msi_enable = 0;
856}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000857
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700858/**
859 * pci_msi_enabled - is MSI enabled?
860 *
861 * Returns true if MSI has not been disabled by the command-line option
862 * pci=nomsi.
863 **/
864int pci_msi_enabled(void)
865{
866 return pci_msi_enable;
867}
868EXPORT_SYMBOL(pci_msi_enabled);
869
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000870void pci_msi_init_pci_dev(struct pci_dev *dev)
871{
872 INIT_LIST_HEAD(&dev->msi_list);
873}