blob: 7c24dcef29897fce34da71e112669f045fdd820e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
24#include "msi.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010028/* Arch hooks */
29
Michael Ellerman11df1f02009-01-19 11:31:00 +110030#ifndef arch_msi_check_device
31int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010032{
33 return 0;
34}
Michael Ellerman11df1f02009-01-19 11:31:00 +110035#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010036
Michael Ellerman11df1f02009-01-19 11:31:00 +110037#ifndef arch_setup_msi_irqs
Thomas Gleixner1525bf02010-10-06 16:05:35 -040038# define arch_setup_msi_irqs default_setup_msi_irqs
39# define HAVE_DEFAULT_MSI_SETUP_IRQS
40#endif
41
42#ifdef HAVE_DEFAULT_MSI_SETUP_IRQS
43int default_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010044{
45 struct msi_desc *entry;
46 int ret;
47
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040048 /*
49 * If an architecture wants to support multiple MSI, it needs to
50 * override arch_setup_msi_irqs()
51 */
52 if (type == PCI_CAP_ID_MSI && nvec > 1)
53 return 1;
54
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010055 list_for_each_entry(entry, &dev->msi_list, list) {
56 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110057 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010058 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110059 if (ret > 0)
60 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010061 }
62
63 return 0;
64}
Michael Ellerman11df1f02009-01-19 11:31:00 +110065#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010066
Michael Ellerman11df1f02009-01-19 11:31:00 +110067#ifndef arch_teardown_msi_irqs
Thomas Gleixner1525bf02010-10-06 16:05:35 -040068# define arch_teardown_msi_irqs default_teardown_msi_irqs
69# define HAVE_DEFAULT_MSI_TEARDOWN_IRQS
70#endif
71
72#ifdef HAVE_DEFAULT_MSI_TEARDOWN_IRQS
73void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010074{
75 struct msi_desc *entry;
76
77 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040078 int i, nvec;
79 if (entry->irq == 0)
80 continue;
81 nvec = 1 << entry->msi_attrib.multiple;
82 for (i = 0; i < nvec; i++)
83 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010084 }
85}
Michael Ellerman11df1f02009-01-19 11:31:00 +110086#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010087
Matthew Wilcox110828c2009-06-16 06:31:45 -060088static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080089{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080090 u16 control;
91
Matthew Wilcox110828c2009-06-16 06:31:45 -060092 BUG_ON(!pos);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080093
Matthew Wilcox110828c2009-06-16 06:31:45 -060094 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
95 control &= ~PCI_MSI_FLAGS_ENABLE;
96 if (enable)
97 control |= PCI_MSI_FLAGS_ENABLE;
98 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090099}
100
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800101static void msix_set_enable(struct pci_dev *dev, int enable)
102{
103 int pos;
104 u16 control;
105
106 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
107 if (pos) {
108 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
109 control &= ~PCI_MSIX_FLAGS_ENABLE;
110 if (enable)
111 control |= PCI_MSIX_FLAGS_ENABLE;
112 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
113 }
114}
115
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500116static inline __attribute_const__ u32 msi_mask(unsigned x)
117{
Matthew Wilcox0b49ec37a22009-02-08 20:27:47 -0700118 /* Don't shift by >= width of type */
119 if (x >= 5)
120 return 0xffffffff;
121 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500122}
123
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400124static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700125{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400126 return msi_mask((control >> 1) & 7);
127}
Mitch Williams988cbb12007-03-30 11:54:08 -0700128
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400129static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
130{
131 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700132}
133
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600134/*
135 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
136 * mask all MSI interrupts by clearing the MSI enable bit does not work
137 * reliably as devices without an INTx disable bit will then generate a
138 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600139 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900140static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400142 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400144 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900145 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400146
147 mask_bits &= ~mask;
148 mask_bits |= flag;
149 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900150
151 return mask_bits;
152}
153
154static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
155{
156 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400157}
158
159/*
160 * This internal function does not flush PCI writes to the device.
161 * All users must ensure that they read from the device before either
162 * assuming that the device state is up to date, or returning out of this
163 * file. This saves a few milliseconds when initialising devices with lots
164 * of MSI-X interrupts.
165 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900166static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400167{
168 u32 mask_bits = desc->masked;
169 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900170 PCI_MSIX_ENTRY_VECTOR_CTRL;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400171 mask_bits &= ~1;
172 mask_bits |= flag;
173 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900174
175 return mask_bits;
176}
177
178static void msix_mask_irq(struct msi_desc *desc, u32 flag)
179{
180 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400181}
182
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200183static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400184{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200185 struct msi_desc *desc = irq_data_get_msi(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400186
187 if (desc->msi_attrib.is_msix) {
188 msix_mask_irq(desc, flag);
189 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400190 } else {
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200191 unsigned offset = data->irq - desc->dev->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400192 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400194}
195
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200196void mask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400197{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200198 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400199}
200
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200201void unmask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400202{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200203 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204}
205
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200206void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700207{
Ben Hutchings30da5522010-07-23 14:56:28 +0100208 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700209
Ben Hutchings30da5522010-07-23 14:56:28 +0100210 if (entry->msi_attrib.is_msix) {
211 void __iomem *base = entry->mask_base +
212 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
213
214 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
215 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
216 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
217 } else {
218 struct pci_dev *dev = entry->dev;
219 int pos = entry->msi_attrib.pos;
220 u16 data;
221
222 pci_read_config_dword(dev, msi_lower_address_reg(pos),
223 &msg->address_lo);
224 if (entry->msi_attrib.is_64) {
225 pci_read_config_dword(dev, msi_upper_address_reg(pos),
226 &msg->address_hi);
227 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
228 } else {
229 msg->address_hi = 0;
230 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
231 }
232 msg->data = data;
233 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700234}
235
Yinghai Lu3145e942008-12-05 18:58:34 -0800236void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700237{
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200238 struct msi_desc *entry = get_irq_msi(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800239
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200240 __read_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800241}
242
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200243void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Ben Hutchings30da5522010-07-23 14:56:28 +0100244{
Ben Hutchings30da5522010-07-23 14:56:28 +0100245 /* Assert that the cache is valid, assuming that
246 * valid messages are not all-zeroes. */
247 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
248 entry->msg.data));
249
250 *msg = entry->msg;
251}
252
253void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
254{
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200255 struct msi_desc *entry = get_irq_msi(irq);
Ben Hutchings30da5522010-07-23 14:56:28 +0100256
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200257 __get_cached_msi_msg(entry, msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100258}
259
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200260void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800261{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100262 if (entry->dev->current_state != PCI_D0) {
263 /* Don't touch the hardware now */
264 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400265 void __iomem *base;
266 base = entry->mask_base +
267 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
268
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900269 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
270 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
271 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400272 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700273 struct pci_dev *dev = entry->dev;
274 int pos = entry->msi_attrib.pos;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400275 u16 msgctl;
276
277 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
278 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
279 msgctl |= entry->msi_attrib.multiple << 4;
280 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700281
282 pci_write_config_dword(dev, msi_lower_address_reg(pos),
283 msg->address_lo);
284 if (entry->msi_attrib.is_64) {
285 pci_write_config_dword(dev, msi_upper_address_reg(pos),
286 msg->address_hi);
287 pci_write_config_word(dev, msi_data_reg(pos, 1),
288 msg->data);
289 } else {
290 pci_write_config_word(dev, msi_data_reg(pos, 0),
291 msg->data);
292 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700293 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700294 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700295}
296
Yinghai Lu3145e942008-12-05 18:58:34 -0800297void write_msi_msg(unsigned int irq, struct msi_msg *msg)
298{
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200299 struct msi_desc *entry = get_irq_msi(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800300
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200301 __write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800302}
303
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900304static void free_msi_irqs(struct pci_dev *dev)
305{
306 struct msi_desc *entry, *tmp;
307
308 list_for_each_entry(entry, &dev->msi_list, list) {
309 int i, nvec;
310 if (!entry->irq)
311 continue;
312 nvec = 1 << entry->msi_attrib.multiple;
313 for (i = 0; i < nvec; i++)
314 BUG_ON(irq_has_action(entry->irq + i));
315 }
316
317 arch_teardown_msi_irqs(dev);
318
319 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
320 if (entry->msi_attrib.is_msix) {
321 if (list_is_last(&entry->list, &dev->msi_list))
322 iounmap(entry->mask_base);
323 }
324 list_del(&entry->list);
325 kfree(entry);
326 }
327}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900328
Matthew Wilcox379f5322009-03-17 08:54:07 -0400329static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400331 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
332 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 return NULL;
334
Matthew Wilcox379f5322009-03-17 08:54:07 -0400335 INIT_LIST_HEAD(&desc->list);
336 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Matthew Wilcox379f5322009-03-17 08:54:07 -0400338 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339}
340
David Millerba698ad2007-10-25 01:16:30 -0700341static void pci_intx_for_msi(struct pci_dev *dev, int enable)
342{
343 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
344 pci_intx(dev, enable);
345}
346
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100347static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800348{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700349 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800350 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700351 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800352
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800353 if (!dev->msi_enabled)
354 return;
355
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700356 entry = get_irq_msi(dev->irq);
357 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800358
David Millerba698ad2007-10-25 01:16:30 -0700359 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600360 msi_set_enable(dev, pos, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700361 write_msi_msg(dev->irq, &entry->msg);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700362
363 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400364 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700365 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400366 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800367 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100368}
369
370static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800371{
Shaohua Li41017f02006-02-08 17:11:38 +0800372 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800373 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700374 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800375
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700376 if (!dev->msix_enabled)
377 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700378 BUG_ON(list_empty(&dev->msi_list));
Hidetoshi Seto9cc8d542009-08-06 11:32:04 +0900379 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700380 pos = entry->msi_attrib.pos;
381 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700382
Shaohua Li41017f02006-02-08 17:11:38 +0800383 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700384 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700385 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
386 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800387
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000388 list_for_each_entry(entry, &dev->msi_list, list) {
389 write_msi_msg(entry->irq, &entry->msg);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400390 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800391 }
Shaohua Li41017f02006-02-08 17:11:38 +0800392
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700393 control &= ~PCI_MSIX_FLAGS_MASKALL;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700394 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800395}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100396
397void pci_restore_msi_state(struct pci_dev *dev)
398{
399 __pci_restore_msi_state(dev);
400 __pci_restore_msix_state(dev);
401}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600402EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800403
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404/**
405 * msi_capability_init - configure device's MSI capability structure
406 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400407 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400409 * Setup the MSI capability structure of the device with the requested
410 * number of interrupts. A return value of zero indicates the successful
411 * setup of an entry with the new MSI irq. A negative return value indicates
412 * an error, and a positive return value indicates the number of interrupts
413 * which could have been allocated.
414 */
415static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416{
417 struct msi_desc *entry;
Michael Ellerman7fe37302007-04-18 19:39:21 +1000418 int pos, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400420 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900422 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600423 msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
424
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 pci_read_config_word(dev, msi_control_reg(pos), &control);
426 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400427 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700428 if (!entry)
429 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700430
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900431 entry->msi_attrib.is_msix = 0;
432 entry->msi_attrib.is_64 = is_64bit_address(control);
433 entry->msi_attrib.entry_nr = 0;
434 entry->msi_attrib.maskbit = is_mask_bit_support(control);
435 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
436 entry->msi_attrib.pos = pos;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900437
Hidetoshi Seto67b5db62009-04-20 10:54:59 +0900438 entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400439 /* All MSIs are unmasked by default, Mask them all */
440 if (entry->msi_attrib.maskbit)
441 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
442 mask = msi_capable_mask(control);
443 msi_mask_irq(entry, mask, mask);
444
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700445 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000446
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400448 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000449 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900450 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900451 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000452 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500453 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700456 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600457 msi_set_enable(dev, pos, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800458 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
Michael Ellerman7fe37302007-04-18 19:39:21 +1000460 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 return 0;
462}
463
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900464static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
465 unsigned nr_entries)
466{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900467 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900468 u32 table_offset;
469 u8 bir;
470
471 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
472 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
473 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
474 phys_addr = pci_resource_start(dev, bir) + table_offset;
475
476 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
477}
478
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900479static int msix_setup_entries(struct pci_dev *dev, unsigned pos,
480 void __iomem *base, struct msix_entry *entries,
481 int nvec)
482{
483 struct msi_desc *entry;
484 int i;
485
486 for (i = 0; i < nvec; i++) {
487 entry = alloc_msi_entry(dev);
488 if (!entry) {
489 if (!i)
490 iounmap(base);
491 else
492 free_msi_irqs(dev);
493 /* No enough memory. Don't try again */
494 return -ENOMEM;
495 }
496
497 entry->msi_attrib.is_msix = 1;
498 entry->msi_attrib.is_64 = 1;
499 entry->msi_attrib.entry_nr = entries[i].entry;
500 entry->msi_attrib.default_irq = dev->irq;
501 entry->msi_attrib.pos = pos;
502 entry->mask_base = base;
503
504 list_add_tail(&entry->list, &dev->msi_list);
505 }
506
507 return 0;
508}
509
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900510static void msix_program_entries(struct pci_dev *dev,
511 struct msix_entry *entries)
512{
513 struct msi_desc *entry;
514 int i = 0;
515
516 list_for_each_entry(entry, &dev->msi_list, list) {
517 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
518 PCI_MSIX_ENTRY_VECTOR_CTRL;
519
520 entries[i].vector = entry->irq;
521 set_irq_msi(entry->irq, entry);
522 entry->masked = readl(entry->mask_base + offset);
523 msix_mask_irq(entry, 1);
524 i++;
525 }
526}
527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528/**
529 * msix_capability_init - configure device's MSI-X capability
530 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700531 * @entries: pointer to an array of struct msix_entry entries
532 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600534 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700535 * single MSI-X irq. A return of zero indicates the successful setup of
536 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 **/
538static int msix_capability_init(struct pci_dev *dev,
539 struct msix_entry *entries, int nvec)
540{
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900541 int pos, ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900542 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 void __iomem *base;
544
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900545 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700546 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
547
548 /* Ensure MSI-X is disabled while it is set up */
549 control &= ~PCI_MSIX_FLAGS_ENABLE;
550 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
551
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 /* Request & Map MSI-X table region */
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900553 base = msix_map_region(dev, pos, multi_msix_capable(control));
554 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 return -ENOMEM;
556
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900557 ret = msix_setup_entries(dev, pos, base, entries, nvec);
558 if (ret)
559 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000560
561 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900562 if (ret)
563 goto error;
Michael Ellerman9c831332007-04-18 19:39:21 +1000564
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700565 /*
566 * Some devices require MSI-X to be enabled before we can touch the
567 * MSI-X registers. We need to mask all the vectors to prevent
568 * interrupts coming in before they're fully set up.
569 */
570 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
571 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
572
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900573 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700574
575 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700576 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800577 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700579 control &= ~PCI_MSIX_FLAGS_MASKALL;
580 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600581
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900583
584error:
585 if (ret < 0) {
586 /*
587 * If we had some success, report the number of irqs
588 * we succeeded in setting up.
589 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900590 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900591 int avail = 0;
592
593 list_for_each_entry(entry, &dev->msi_list, list) {
594 if (entry->irq != 0)
595 avail++;
596 }
597 if (avail != 0)
598 ret = avail;
599 }
600
601 free_msi_irqs(dev);
602
603 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604}
605
606/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000607 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400608 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000609 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100610 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400611 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200612 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000613 * to determine if MSI/-X are supported for the device. If MSI/-X is
614 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400615 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900616static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400617{
618 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000619 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400620
Brice Goglin0306ebf2006-10-05 10:24:31 +0200621 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400622 if (!pci_msi_enable || !dev || dev->no_msi)
623 return -EINVAL;
624
Michael Ellerman314e77b2007-04-05 17:19:12 +1000625 /*
626 * You can't ask to have 0 or less MSIs configured.
627 * a) it's stupid ..
628 * b) the list manipulation code assumes nvec >= 1.
629 */
630 if (nvec < 1)
631 return -ERANGE;
632
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900633 /*
634 * Any bridge which does NOT route MSI transactions from its
635 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200636 * the secondary pci_bus.
637 * We expect only arch-specific PCI host bus controller driver
638 * or quirks for specific PCI bridges to be setting NO_MSI.
639 */
Brice Goglin24334a12006-08-31 01:55:07 -0400640 for (bus = dev->bus; bus; bus = bus->parent)
641 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
642 return -EINVAL;
643
Michael Ellermanc9953a72007-04-05 17:19:08 +1000644 ret = arch_msi_check_device(dev, nvec, type);
645 if (ret)
646 return ret;
647
Michael Ellermanb1e23032007-03-22 21:51:39 +1100648 if (!pci_find_capability(dev, type))
649 return -EINVAL;
650
Brice Goglin24334a12006-08-31 01:55:07 -0400651 return 0;
652}
653
654/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400655 * pci_enable_msi_block - configure device's MSI capability structure
656 * @dev: device to configure
657 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400659 * Allocate IRQs for a device with the MSI capability.
660 * This function returns a negative errno if an error occurs. If it
661 * is unable to allocate the number of interrupts requested, it returns
662 * the number of interrupts it might be able to allocate. If it successfully
663 * allocates at least the number of interrupts requested, it returns 0 and
664 * updates the @dev's irq member to the lowest new interrupt number; the
665 * other interrupt numbers allocated to this device are consecutive.
666 */
667int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668{
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400669 int status, pos, maxvec;
670 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400672 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
673 if (!pos)
674 return -EINVAL;
675 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
676 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
677 if (nvec > maxvec)
678 return maxvec;
679
680 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000681 if (status)
682 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700684 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400686 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800687 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600688 dev_info(&dev->dev, "can't enable MSI "
689 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800690 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400692
693 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 return status;
695}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400696EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400698void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400700 struct msi_desc *desc;
701 u32 mask;
702 u16 ctrl;
Matthew Wilcox110828c2009-06-16 06:31:45 -0600703 unsigned pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100705 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700706 return;
707
Matthew Wilcox110828c2009-06-16 06:31:45 -0600708 BUG_ON(list_empty(&dev->msi_list));
709 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
710 pos = desc->msi_attrib.pos;
711
712 msi_set_enable(dev, pos, 0);
David Millerba698ad2007-10-25 01:16:30 -0700713 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800714 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700715
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900716 /* Return the device with MSI unmasked as initial states */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600717 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400718 mask = msi_capable_mask(ctrl);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900719 /* Keep cached state to be restored */
720 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100721
722 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400723 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700724}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400725
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900726void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700727{
Yinghai Lud52877c2008-04-23 14:58:09 -0700728 if (!pci_msi_enable || !dev || !dev->msi_enabled)
729 return;
730
731 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900732 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100734EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100737 * pci_msix_table_size - return the number of device's MSI-X table entries
738 * @dev: pointer to the pci_dev data structure of MSI-X device function
739 */
740int pci_msix_table_size(struct pci_dev *dev)
741{
742 int pos;
743 u16 control;
744
745 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
746 if (!pos)
747 return 0;
748
749 pci_read_config_word(dev, msi_control_reg(pos), &control);
750 return multi_msix_capable(control);
751}
752
753/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 * pci_enable_msix - configure device's MSI-X capability structure
755 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700756 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700757 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 *
759 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700760 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 * MSI-X mode enabled on its hardware device function. A return of zero
762 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700763 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300765 * of irqs or MSI-X vectors available. Driver should use the returned value to
766 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900768int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100770 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700771 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
Michael Ellermanc9953a72007-04-05 17:19:08 +1000773 if (!entries)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900774 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775
Michael Ellermanc9953a72007-04-05 17:19:08 +1000776 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
777 if (status)
778 return status;
779
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100780 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300782 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
784 /* Check for any invalid entries */
785 for (i = 0; i < nvec; i++) {
786 if (entries[i].entry >= nr_entries)
787 return -EINVAL; /* invalid entry */
788 for (j = i + 1; j < nvec; j++) {
789 if (entries[i].entry == entries[j].entry)
790 return -EINVAL; /* duplicate entry */
791 }
792 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700793 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700794
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700795 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900796 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600797 dev_info(&dev->dev, "can't enable MSI-X "
798 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 return -EINVAL;
800 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 return status;
803}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100804EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900806void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100807{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900808 struct msi_desc *entry;
809
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100810 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700811 return;
812
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900813 /* Return the device with MSI-X masked as initial states */
814 list_for_each_entry(entry, &dev->msi_list, list) {
815 /* Keep cached states to be restored */
816 __msix_mask_irq(entry, 1);
817 }
818
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800819 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700820 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800821 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700822}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900823
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900824void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700825{
826 if (!pci_msi_enable || !dev || !dev->msix_enabled)
827 return;
828
829 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900830 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100832EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
834/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700835 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 * @dev: pointer to the pci_dev data structure of MSI(X) device function
837 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600838 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700839 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 * allocated for this device function, are reclaimed to unused state,
841 * which may be used later on.
842 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900843void msi_remove_pci_irq_vectors(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 if (!pci_msi_enable || !dev)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900846 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900848 if (dev->msi_enabled || dev->msix_enabled)
849 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850}
851
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700852void pci_no_msi(void)
853{
854 pci_msi_enable = 0;
855}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000856
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700857/**
858 * pci_msi_enabled - is MSI enabled?
859 *
860 * Returns true if MSI has not been disabled by the command-line option
861 * pci=nomsi.
862 **/
863int pci_msi_enabled(void)
864{
865 return pci_msi_enable;
866}
867EXPORT_SYMBOL(pci_msi_enabled);
868
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000869void pci_msi_init_pci_dev(struct pci_dev *dev)
870{
871 INIT_LIST_HEAD(&dev->msi_list);
872}