blob: e6da9b165bbe47ae14bab98ef0d62f87fe0b9555 [file] [log] [blame]
Florian Fainelli80105be2014-04-24 18:08:57 -07001/*
2 * Broadcom BCM7xxx System Port Ethernet MAC driver
3 *
4 * Copyright (C) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12
13#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/platform_device.h>
20#include <linux/of.h>
21#include <linux/of_net.h>
22#include <linux/of_mdio.h>
23#include <linux/phy.h>
24#include <linux/phy_fixed.h>
Andrew Lunnc6e970a2017-03-28 23:45:06 +020025#include <net/dsa.h>
Florian Fainelli80105be2014-04-24 18:08:57 -070026#include <net/ip.h>
27#include <net/ipv6.h>
28
29#include "bcmsysport.h"
30
31/* I/O accessors register helpers */
32#define BCM_SYSPORT_IO_MACRO(name, offset) \
33static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
34{ \
Florian Fainellif1dd1992017-08-29 13:35:15 -070035 u32 reg = readl_relaxed(priv->base + offset + off); \
Florian Fainelli80105be2014-04-24 18:08:57 -070036 return reg; \
37} \
38static inline void name##_writel(struct bcm_sysport_priv *priv, \
39 u32 val, u32 off) \
40{ \
Florian Fainellif1dd1992017-08-29 13:35:15 -070041 writel_relaxed(val, priv->base + offset + off); \
Florian Fainelli80105be2014-04-24 18:08:57 -070042} \
43
44BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
45BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
46BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
Florian Fainelli44a45242017-01-20 11:08:27 -080047BCM_SYSPORT_IO_MACRO(gib, SYS_PORT_GIB_OFFSET);
Florian Fainelli80105be2014-04-24 18:08:57 -070048BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
Florian Fainelli80105be2014-04-24 18:08:57 -070049BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
50BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
51BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
52BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
53BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
54
Florian Fainelli44a45242017-01-20 11:08:27 -080055/* On SYSTEMPORT Lite, any register after RDMA_STATUS has the exact
56 * same layout, except it has been moved by 4 bytes up, *sigh*
57 */
58static inline u32 rdma_readl(struct bcm_sysport_priv *priv, u32 off)
59{
60 if (priv->is_lite && off >= RDMA_STATUS)
61 off += 4;
Florian Fainellif1dd1992017-08-29 13:35:15 -070062 return readl_relaxed(priv->base + SYS_PORT_RDMA_OFFSET + off);
Florian Fainelli44a45242017-01-20 11:08:27 -080063}
64
65static inline void rdma_writel(struct bcm_sysport_priv *priv, u32 val, u32 off)
66{
67 if (priv->is_lite && off >= RDMA_STATUS)
68 off += 4;
Florian Fainellif1dd1992017-08-29 13:35:15 -070069 writel_relaxed(val, priv->base + SYS_PORT_RDMA_OFFSET + off);
Florian Fainelli44a45242017-01-20 11:08:27 -080070}
71
72static inline u32 tdma_control_bit(struct bcm_sysport_priv *priv, u32 bit)
73{
74 if (!priv->is_lite) {
75 return BIT(bit);
76 } else {
77 if (bit >= ACB_ALGO)
78 return BIT(bit + 1);
79 else
80 return BIT(bit);
81 }
82}
83
Florian Fainelli80105be2014-04-24 18:08:57 -070084/* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
85 * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
86 */
87#define BCM_SYSPORT_INTR_L2(which) \
88static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
89 u32 mask) \
90{ \
Florian Fainelli80105be2014-04-24 18:08:57 -070091 priv->irq##which##_mask &= ~(mask); \
Florian Fainelli9a0a5c42016-08-24 14:21:41 -070092 intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
Florian Fainelli80105be2014-04-24 18:08:57 -070093} \
94static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
95 u32 mask) \
96{ \
97 intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
98 priv->irq##which##_mask |= (mask); \
99} \
100
101BCM_SYSPORT_INTR_L2(0)
102BCM_SYSPORT_INTR_L2(1)
103
104/* Register accesses to GISB/RBUS registers are expensive (few hundred
105 * nanoseconds), so keep the check for 64-bits explicit here to save
106 * one register write per-packet on 32-bits platforms.
107 */
108static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
109 void __iomem *d,
110 dma_addr_t addr)
111{
112#ifdef CONFIG_PHYS_ADDR_T_64BIT
Florian Fainellif1dd1992017-08-29 13:35:15 -0700113 writel_relaxed(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700114 d + DESC_ADDR_HI_STATUS_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700115#endif
Florian Fainellif1dd1992017-08-29 13:35:15 -0700116 writel_relaxed(lower_32_bits(addr), d + DESC_ADDR_LO);
Florian Fainelli80105be2014-04-24 18:08:57 -0700117}
118
119static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700120 struct dma_desc *desc,
121 unsigned int port)
Florian Fainelli80105be2014-04-24 18:08:57 -0700122{
123 /* Ports are latched, so write upper address first */
124 tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
125 tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
126}
127
128/* Ethtool operations */
Florian Fainelli80105be2014-04-24 18:08:57 -0700129static int bcm_sysport_set_rx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700130 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700131{
132 struct bcm_sysport_priv *priv = netdev_priv(dev);
133 u32 reg;
134
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700135 priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
Florian Fainelli80105be2014-04-24 18:08:57 -0700136 reg = rxchk_readl(priv, RXCHK_CONTROL);
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700137 if (priv->rx_chk_en)
Florian Fainelli80105be2014-04-24 18:08:57 -0700138 reg |= RXCHK_EN;
139 else
140 reg &= ~RXCHK_EN;
141
142 /* If UniMAC forwards CRC, we need to skip over it to get
143 * a valid CHK bit to be set in the per-packet status word
144 */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700145 if (priv->rx_chk_en && priv->crc_fwd)
Florian Fainelli80105be2014-04-24 18:08:57 -0700146 reg |= RXCHK_SKIP_FCS;
147 else
148 reg &= ~RXCHK_SKIP_FCS;
149
Florian Fainellid09d3032014-08-28 15:11:03 -0700150 /* If Broadcom tags are enabled (e.g: using a switch), make
151 * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
152 * tag after the Ethernet MAC Source Address.
153 */
154 if (netdev_uses_dsa(dev))
155 reg |= RXCHK_BRCM_TAG_EN;
156 else
157 reg &= ~RXCHK_BRCM_TAG_EN;
158
Florian Fainelli80105be2014-04-24 18:08:57 -0700159 rxchk_writel(priv, reg, RXCHK_CONTROL);
160
161 return 0;
162}
163
164static int bcm_sysport_set_tx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700165 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700166{
167 struct bcm_sysport_priv *priv = netdev_priv(dev);
168 u32 reg;
169
170 /* Hardware transmit checksum requires us to enable the Transmit status
171 * block prepended to the packet contents
172 */
173 priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
174 reg = tdma_readl(priv, TDMA_CONTROL);
175 if (priv->tsb_en)
Florian Fainelli44a45242017-01-20 11:08:27 -0800176 reg |= tdma_control_bit(priv, TSB_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700177 else
Florian Fainelli44a45242017-01-20 11:08:27 -0800178 reg &= ~tdma_control_bit(priv, TSB_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700179 tdma_writel(priv, reg, TDMA_CONTROL);
180
181 return 0;
182}
183
184static int bcm_sysport_set_features(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700185 netdev_features_t features)
Florian Fainelli80105be2014-04-24 18:08:57 -0700186{
187 netdev_features_t changed = features ^ dev->features;
188 netdev_features_t wanted = dev->wanted_features;
189 int ret = 0;
190
191 if (changed & NETIF_F_RXCSUM)
192 ret = bcm_sysport_set_rx_csum(dev, wanted);
193 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
194 ret = bcm_sysport_set_tx_csum(dev, wanted);
195
196 return ret;
197}
198
199/* Hardware counters must be kept in sync because the order/offset
200 * is important here (order in structure declaration = order in hardware)
201 */
202static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
203 /* general stats */
kiki good10377ba2017-08-04 00:07:45 +0100204 STAT_NETDEV64(rx_packets),
205 STAT_NETDEV64(tx_packets),
206 STAT_NETDEV64(rx_bytes),
207 STAT_NETDEV64(tx_bytes),
Florian Fainelli80105be2014-04-24 18:08:57 -0700208 STAT_NETDEV(rx_errors),
209 STAT_NETDEV(tx_errors),
210 STAT_NETDEV(rx_dropped),
211 STAT_NETDEV(tx_dropped),
212 STAT_NETDEV(multicast),
213 /* UniMAC RSV counters */
214 STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
215 STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
216 STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
217 STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
218 STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
219 STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
220 STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
221 STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
222 STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
223 STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
224 STAT_MIB_RX("rx_pkts", mib.rx.pkt),
225 STAT_MIB_RX("rx_bytes", mib.rx.bytes),
226 STAT_MIB_RX("rx_multicast", mib.rx.mca),
227 STAT_MIB_RX("rx_broadcast", mib.rx.bca),
228 STAT_MIB_RX("rx_fcs", mib.rx.fcs),
229 STAT_MIB_RX("rx_control", mib.rx.cf),
230 STAT_MIB_RX("rx_pause", mib.rx.pf),
231 STAT_MIB_RX("rx_unknown", mib.rx.uo),
232 STAT_MIB_RX("rx_align", mib.rx.aln),
233 STAT_MIB_RX("rx_outrange", mib.rx.flr),
234 STAT_MIB_RX("rx_code", mib.rx.cde),
235 STAT_MIB_RX("rx_carrier", mib.rx.fcr),
236 STAT_MIB_RX("rx_oversize", mib.rx.ovr),
237 STAT_MIB_RX("rx_jabber", mib.rx.jbr),
238 STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
239 STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
240 STAT_MIB_RX("rx_unicast", mib.rx.uc),
241 STAT_MIB_RX("rx_ppp", mib.rx.ppp),
242 STAT_MIB_RX("rx_crc", mib.rx.rcrc),
243 /* UniMAC TSV counters */
244 STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
245 STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
246 STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
247 STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
248 STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
249 STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
250 STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
251 STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
252 STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
253 STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
254 STAT_MIB_TX("tx_pkts", mib.tx.pkts),
255 STAT_MIB_TX("tx_multicast", mib.tx.mca),
256 STAT_MIB_TX("tx_broadcast", mib.tx.bca),
257 STAT_MIB_TX("tx_pause", mib.tx.pf),
258 STAT_MIB_TX("tx_control", mib.tx.cf),
259 STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
260 STAT_MIB_TX("tx_oversize", mib.tx.ovr),
261 STAT_MIB_TX("tx_defer", mib.tx.drf),
262 STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
263 STAT_MIB_TX("tx_single_col", mib.tx.scl),
264 STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
265 STAT_MIB_TX("tx_late_col", mib.tx.lcl),
266 STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
267 STAT_MIB_TX("tx_frags", mib.tx.frg),
268 STAT_MIB_TX("tx_total_col", mib.tx.ncl),
269 STAT_MIB_TX("tx_jabber", mib.tx.jbr),
270 STAT_MIB_TX("tx_bytes", mib.tx.bytes),
271 STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
272 STAT_MIB_TX("tx_unicast", mib.tx.uc),
273 /* UniMAC RUNT counters */
274 STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
275 STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
276 STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
277 STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
278 /* RXCHK misc statistics */
279 STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
280 STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700281 RXCHK_OTHER_DISC_CNTR),
Florian Fainelli80105be2014-04-24 18:08:57 -0700282 /* RBUF misc statistics */
283 STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
284 STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800285 STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
286 STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
287 STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli30defeb2017-03-23 10:36:46 -0700288 /* Per TX-queue statistics are dynamically appended */
Florian Fainelli80105be2014-04-24 18:08:57 -0700289};
290
291#define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
292
293static void bcm_sysport_get_drvinfo(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700294 struct ethtool_drvinfo *info)
Florian Fainelli80105be2014-04-24 18:08:57 -0700295{
296 strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
297 strlcpy(info->version, "0.1", sizeof(info->version));
298 strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
Florian Fainelli80105be2014-04-24 18:08:57 -0700299}
300
301static u32 bcm_sysport_get_msglvl(struct net_device *dev)
302{
303 struct bcm_sysport_priv *priv = netdev_priv(dev);
304
305 return priv->msg_enable;
306}
307
308static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
309{
310 struct bcm_sysport_priv *priv = netdev_priv(dev);
311
312 priv->msg_enable = enable;
313}
314
Florian Fainelli44a45242017-01-20 11:08:27 -0800315static inline bool bcm_sysport_lite_stat_valid(enum bcm_sysport_stat_type type)
316{
317 switch (type) {
318 case BCM_SYSPORT_STAT_NETDEV:
kiki good10377ba2017-08-04 00:07:45 +0100319 case BCM_SYSPORT_STAT_NETDEV64:
Florian Fainelli44a45242017-01-20 11:08:27 -0800320 case BCM_SYSPORT_STAT_RXCHK:
321 case BCM_SYSPORT_STAT_RBUF:
322 case BCM_SYSPORT_STAT_SOFT:
323 return true;
324 default:
325 return false;
326 }
327}
328
Florian Fainelli80105be2014-04-24 18:08:57 -0700329static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
330{
Florian Fainelli44a45242017-01-20 11:08:27 -0800331 struct bcm_sysport_priv *priv = netdev_priv(dev);
332 const struct bcm_sysport_stats *s;
333 unsigned int i, j;
334
Florian Fainelli80105be2014-04-24 18:08:57 -0700335 switch (string_set) {
336 case ETH_SS_STATS:
Florian Fainelli44a45242017-01-20 11:08:27 -0800337 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
338 s = &bcm_sysport_gstrings_stats[i];
339 if (priv->is_lite &&
340 !bcm_sysport_lite_stat_valid(s->type))
341 continue;
342 j++;
343 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700344 /* Include per-queue statistics */
345 return j + dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
Florian Fainelli80105be2014-04-24 18:08:57 -0700346 default:
347 return -EOPNOTSUPP;
348 }
349}
350
351static void bcm_sysport_get_strings(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700352 u32 stringset, u8 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700353{
Florian Fainelli44a45242017-01-20 11:08:27 -0800354 struct bcm_sysport_priv *priv = netdev_priv(dev);
355 const struct bcm_sysport_stats *s;
Florian Fainelli30defeb2017-03-23 10:36:46 -0700356 char buf[128];
Florian Fainelli44a45242017-01-20 11:08:27 -0800357 int i, j;
Florian Fainelli80105be2014-04-24 18:08:57 -0700358
359 switch (stringset) {
360 case ETH_SS_STATS:
Florian Fainelli44a45242017-01-20 11:08:27 -0800361 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
362 s = &bcm_sysport_gstrings_stats[i];
363 if (priv->is_lite &&
364 !bcm_sysport_lite_stat_valid(s->type))
365 continue;
366
367 memcpy(data + j * ETH_GSTRING_LEN, s->stat_string,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700368 ETH_GSTRING_LEN);
Florian Fainelli44a45242017-01-20 11:08:27 -0800369 j++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700370 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700371
372 for (i = 0; i < dev->num_tx_queues; i++) {
373 snprintf(buf, sizeof(buf), "txq%d_packets", i);
374 memcpy(data + j * ETH_GSTRING_LEN, buf,
375 ETH_GSTRING_LEN);
376 j++;
377
378 snprintf(buf, sizeof(buf), "txq%d_bytes", i);
379 memcpy(data + j * ETH_GSTRING_LEN, buf,
380 ETH_GSTRING_LEN);
381 j++;
382 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700383 break;
384 default:
385 break;
386 }
387}
388
389static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
390{
391 int i, j = 0;
392
393 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
394 const struct bcm_sysport_stats *s;
395 u8 offset = 0;
396 u32 val = 0;
397 char *p;
398
399 s = &bcm_sysport_gstrings_stats[i];
400 switch (s->type) {
401 case BCM_SYSPORT_STAT_NETDEV:
kiki good10377ba2017-08-04 00:07:45 +0100402 case BCM_SYSPORT_STAT_NETDEV64:
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800403 case BCM_SYSPORT_STAT_SOFT:
Florian Fainelli80105be2014-04-24 18:08:57 -0700404 continue;
405 case BCM_SYSPORT_STAT_MIB_RX:
406 case BCM_SYSPORT_STAT_MIB_TX:
407 case BCM_SYSPORT_STAT_RUNT:
Florian Fainelli44a45242017-01-20 11:08:27 -0800408 if (priv->is_lite)
409 continue;
410
Florian Fainelli80105be2014-04-24 18:08:57 -0700411 if (s->type != BCM_SYSPORT_STAT_MIB_RX)
412 offset = UMAC_MIB_STAT_OFFSET;
413 val = umac_readl(priv, UMAC_MIB_START + j + offset);
414 break;
415 case BCM_SYSPORT_STAT_RXCHK:
416 val = rxchk_readl(priv, s->reg_offset);
417 if (val == ~0)
418 rxchk_writel(priv, 0, s->reg_offset);
419 break;
420 case BCM_SYSPORT_STAT_RBUF:
421 val = rbuf_readl(priv, s->reg_offset);
422 if (val == ~0)
423 rbuf_writel(priv, 0, s->reg_offset);
424 break;
425 }
426
427 j += s->stat_sizeof;
428 p = (char *)priv + s->stat_offset;
429 *(u32 *)p = val;
430 }
431
432 netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
433}
434
Florian Fainelli8ecb1a22017-09-18 16:31:30 -0700435static void bcm_sysport_update_tx_stats(struct bcm_sysport_priv *priv,
436 u64 *tx_bytes, u64 *tx_packets)
437{
438 struct bcm_sysport_tx_ring *ring;
439 u64 bytes = 0, packets = 0;
440 unsigned int start;
441 unsigned int q;
442
443 for (q = 0; q < priv->netdev->num_tx_queues; q++) {
444 ring = &priv->tx_rings[q];
445 do {
446 start = u64_stats_fetch_begin_irq(&priv->syncp);
447 bytes = ring->bytes;
448 packets = ring->packets;
449 } while (u64_stats_fetch_retry_irq(&priv->syncp, start));
450
451 *tx_bytes += bytes;
452 *tx_packets += packets;
453 }
454}
455
Florian Fainelli80105be2014-04-24 18:08:57 -0700456static void bcm_sysport_get_stats(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700457 struct ethtool_stats *stats, u64 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700458{
459 struct bcm_sysport_priv *priv = netdev_priv(dev);
kiki good10377ba2017-08-04 00:07:45 +0100460 struct bcm_sysport_stats64 *stats64 = &priv->stats64;
461 struct u64_stats_sync *syncp = &priv->syncp;
Florian Fainelli30defeb2017-03-23 10:36:46 -0700462 struct bcm_sysport_tx_ring *ring;
Florian Fainelli8ecb1a22017-09-18 16:31:30 -0700463 u64 tx_bytes = 0, tx_packets = 0;
kiki good10377ba2017-08-04 00:07:45 +0100464 unsigned int start;
Florian Fainelli44a45242017-01-20 11:08:27 -0800465 int i, j;
Florian Fainelli80105be2014-04-24 18:08:57 -0700466
Florian Fainelli8ecb1a22017-09-18 16:31:30 -0700467 if (netif_running(dev)) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700468 bcm_sysport_update_mib_counters(priv);
Florian Fainelli8ecb1a22017-09-18 16:31:30 -0700469 bcm_sysport_update_tx_stats(priv, &tx_bytes, &tx_packets);
470 stats64->tx_bytes = tx_bytes;
471 stats64->tx_packets = tx_packets;
472 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700473
Florian Fainelli44a45242017-01-20 11:08:27 -0800474 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700475 const struct bcm_sysport_stats *s;
476 char *p;
477
478 s = &bcm_sysport_gstrings_stats[i];
479 if (s->type == BCM_SYSPORT_STAT_NETDEV)
480 p = (char *)&dev->stats;
kiki good10377ba2017-08-04 00:07:45 +0100481 else if (s->type == BCM_SYSPORT_STAT_NETDEV64)
482 p = (char *)stats64;
Florian Fainelli80105be2014-04-24 18:08:57 -0700483 else
484 p = (char *)priv;
kiki good10377ba2017-08-04 00:07:45 +0100485
Florian Fainelli50ddfba2017-08-08 14:45:09 -0700486 if (priv->is_lite && !bcm_sysport_lite_stat_valid(s->type))
487 continue;
Florian Fainelli80105be2014-04-24 18:08:57 -0700488 p += s->stat_offset;
kiki good10377ba2017-08-04 00:07:45 +0100489
Florian Fainelli8ecb1a22017-09-18 16:31:30 -0700490 if (s->stat_sizeof == sizeof(u64) &&
491 s->type == BCM_SYSPORT_STAT_NETDEV64) {
kiki good10377ba2017-08-04 00:07:45 +0100492 do {
493 start = u64_stats_fetch_begin_irq(syncp);
494 data[i] = *(u64 *)p;
495 } while (u64_stats_fetch_retry_irq(syncp, start));
Florian Fainelli8ecb1a22017-09-18 16:31:30 -0700496 } else
kiki good10377ba2017-08-04 00:07:45 +0100497 data[i] = *(u32 *)p;
Florian Fainelli44a45242017-01-20 11:08:27 -0800498 j++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700499 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700500
501 /* For SYSTEMPORT Lite since we have holes in our statistics, j would
502 * be equal to BCM_SYSPORT_STATS_LEN at the end of the loop, but it
503 * needs to point to how many total statistics we have minus the
504 * number of per TX queue statistics
505 */
506 j = bcm_sysport_get_sset_count(dev, ETH_SS_STATS) -
507 dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
508
509 for (i = 0; i < dev->num_tx_queues; i++) {
510 ring = &priv->tx_rings[i];
511 data[j] = ring->packets;
512 j++;
513 data[j] = ring->bytes;
514 j++;
515 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700516}
517
Florian Fainelli83e82f42014-07-01 21:08:40 -0700518static void bcm_sysport_get_wol(struct net_device *dev,
519 struct ethtool_wolinfo *wol)
520{
521 struct bcm_sysport_priv *priv = netdev_priv(dev);
522 u32 reg;
523
524 wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
525 wol->wolopts = priv->wolopts;
526
527 if (!(priv->wolopts & WAKE_MAGICSECURE))
528 return;
529
530 /* Return the programmed SecureOn password */
531 reg = umac_readl(priv, UMAC_PSW_MS);
532 put_unaligned_be16(reg, &wol->sopass[0]);
533 reg = umac_readl(priv, UMAC_PSW_LS);
534 put_unaligned_be32(reg, &wol->sopass[2]);
535}
536
537static int bcm_sysport_set_wol(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700538 struct ethtool_wolinfo *wol)
Florian Fainelli83e82f42014-07-01 21:08:40 -0700539{
540 struct bcm_sysport_priv *priv = netdev_priv(dev);
541 struct device *kdev = &priv->pdev->dev;
542 u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
543
544 if (!device_can_wakeup(kdev))
545 return -ENOTSUPP;
546
547 if (wol->wolopts & ~supported)
548 return -EINVAL;
549
550 /* Program the SecureOn password */
551 if (wol->wolopts & WAKE_MAGICSECURE) {
552 umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700553 UMAC_PSW_MS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700554 umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700555 UMAC_PSW_LS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700556 }
557
558 /* Flag the device and relevant IRQ as wakeup capable */
559 if (wol->wolopts) {
560 device_set_wakeup_enable(kdev, 1);
Florian Fainelli61b423a2014-10-10 10:51:54 -0700561 if (priv->wol_irq_disabled)
562 enable_irq_wake(priv->wol_irq);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700563 priv->wol_irq_disabled = 0;
564 } else {
565 device_set_wakeup_enable(kdev, 0);
566 /* Avoid unbalanced disable_irq_wake calls */
567 if (!priv->wol_irq_disabled)
568 disable_irq_wake(priv->wol_irq);
569 priv->wol_irq_disabled = 1;
570 }
571
572 priv->wolopts = wol->wolopts;
573
574 return 0;
575}
576
Florian Fainellib1a15e82015-05-11 15:12:41 -0700577static int bcm_sysport_get_coalesce(struct net_device *dev,
578 struct ethtool_coalesce *ec)
579{
580 struct bcm_sysport_priv *priv = netdev_priv(dev);
581 u32 reg;
582
583 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
584
585 ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
586 ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
587
Florian Fainellid0634862015-05-11 15:12:42 -0700588 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
589
590 ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
591 ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
592
Florian Fainellib1a15e82015-05-11 15:12:41 -0700593 return 0;
594}
595
596static int bcm_sysport_set_coalesce(struct net_device *dev,
597 struct ethtool_coalesce *ec)
598{
599 struct bcm_sysport_priv *priv = netdev_priv(dev);
600 unsigned int i;
601 u32 reg;
602
Florian Fainellid0634862015-05-11 15:12:42 -0700603 /* Base system clock is 125Mhz, DMA timeout is this reference clock
604 * divided by 1024, which yield roughly 8.192 us, our maximum value has
605 * to fit in the RING_TIMEOUT_MASK (16 bits).
Florian Fainellib1a15e82015-05-11 15:12:41 -0700606 */
607 if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
Florian Fainellid0634862015-05-11 15:12:42 -0700608 ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
609 ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
610 ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
Florian Fainellib1a15e82015-05-11 15:12:41 -0700611 return -EINVAL;
612
Florian Fainellid0634862015-05-11 15:12:42 -0700613 if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
614 (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
Florian Fainellib1a15e82015-05-11 15:12:41 -0700615 return -EINVAL;
616
617 for (i = 0; i < dev->num_tx_queues; i++) {
618 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
619 reg &= ~(RING_INTR_THRESH_MASK |
620 RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
621 reg |= ec->tx_max_coalesced_frames;
622 reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
623 RING_TIMEOUT_SHIFT;
624 tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
625 }
626
Florian Fainellid0634862015-05-11 15:12:42 -0700627 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
628 reg &= ~(RDMA_INTR_THRESH_MASK |
629 RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
630 reg |= ec->rx_max_coalesced_frames;
631 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
632 RDMA_TIMEOUT_SHIFT;
633 rdma_writel(priv, reg, RDMA_MBDONE_INTR);
634
Florian Fainellib1a15e82015-05-11 15:12:41 -0700635 return 0;
636}
637
Florian Fainelli80105be2014-04-24 18:08:57 -0700638static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
639{
Florian Fainellic45182e2017-08-24 15:20:41 -0700640 dev_consume_skb_any(cb->skb);
Florian Fainelli80105be2014-04-24 18:08:57 -0700641 cb->skb = NULL;
642 dma_unmap_addr_set(cb, dma_addr, 0);
643}
644
Florian Fainellic73b0182015-05-28 15:24:43 -0700645static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
646 struct bcm_sysport_cb *cb)
Florian Fainelli80105be2014-04-24 18:08:57 -0700647{
648 struct device *kdev = &priv->pdev->dev;
649 struct net_device *ndev = priv->netdev;
Florian Fainellic73b0182015-05-28 15:24:43 -0700650 struct sk_buff *skb, *rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700651 dma_addr_t mapping;
Florian Fainelli80105be2014-04-24 18:08:57 -0700652
Florian Fainellic73b0182015-05-28 15:24:43 -0700653 /* Allocate a new SKB for a new packet */
654 skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
655 if (!skb) {
656 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700657 netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700658 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700659 }
660
Florian Fainellic73b0182015-05-28 15:24:43 -0700661 mapping = dma_map_single(kdev, skb->data,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700662 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainellic73b0182015-05-28 15:24:43 -0700663 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -0800664 priv->mib.rx_dma_failed++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700665 dev_kfree_skb_any(skb);
Florian Fainelli80105be2014-04-24 18:08:57 -0700666 netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700667 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700668 }
669
Florian Fainellic73b0182015-05-28 15:24:43 -0700670 /* Grab the current SKB on the ring */
671 rx_skb = cb->skb;
672 if (likely(rx_skb))
673 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
674 RX_BUF_LENGTH, DMA_FROM_DEVICE);
675
676 /* Put the new SKB on the ring */
677 cb->skb = skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700678 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellibaf387a2015-05-28 15:24:42 -0700679 dma_desc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli80105be2014-04-24 18:08:57 -0700680
681 netif_dbg(priv, rx_status, ndev, "RX refill\n");
682
Florian Fainellic73b0182015-05-28 15:24:43 -0700683 /* Return the current SKB to the caller */
684 return rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700685}
686
687static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
688{
689 struct bcm_sysport_cb *cb;
Florian Fainellic73b0182015-05-28 15:24:43 -0700690 struct sk_buff *skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700691 unsigned int i;
692
693 for (i = 0; i < priv->num_rx_bds; i++) {
Florian Fainellibaf387a2015-05-28 15:24:42 -0700694 cb = &priv->rx_cbs[i];
Florian Fainellic73b0182015-05-28 15:24:43 -0700695 skb = bcm_sysport_rx_refill(priv, cb);
696 if (skb)
697 dev_kfree_skb(skb);
698 if (!cb->skb)
699 return -ENOMEM;
Florian Fainelli80105be2014-04-24 18:08:57 -0700700 }
701
Florian Fainellic73b0182015-05-28 15:24:43 -0700702 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700703}
704
705/* Poll the hardware for up to budget packets to process */
706static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
707 unsigned int budget)
708{
kiki good10377ba2017-08-04 00:07:45 +0100709 struct bcm_sysport_stats64 *stats64 = &priv->stats64;
Florian Fainelli80105be2014-04-24 18:08:57 -0700710 struct net_device *ndev = priv->netdev;
711 unsigned int processed = 0, to_process;
712 struct bcm_sysport_cb *cb;
713 struct sk_buff *skb;
714 unsigned int p_index;
715 u16 len, status;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400716 struct bcm_rsb *rsb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700717
Florian Fainelli6baa7852017-03-23 10:36:47 -0700718 /* Clear status before servicing to reduce spurious interrupts */
719 intrl2_0_writel(priv, INTRL2_0_RDMA_MBDONE, INTRL2_CPU_CLEAR);
720
Florian Fainelli44a45242017-01-20 11:08:27 -0800721 /* Determine how much we should process since last call, SYSTEMPORT Lite
722 * groups the producer and consumer indexes into the same 32-bit
723 * which we access using RDMA_CONS_INDEX
724 */
725 if (!priv->is_lite)
726 p_index = rdma_readl(priv, RDMA_PROD_INDEX);
727 else
728 p_index = rdma_readl(priv, RDMA_CONS_INDEX);
Florian Fainelli80105be2014-04-24 18:08:57 -0700729 p_index &= RDMA_PROD_INDEX_MASK;
730
Florian Fainellie9d7af72017-03-23 10:36:48 -0700731 to_process = (p_index - priv->rx_c_index) & RDMA_CONS_INDEX_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700732
733 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700734 "p_index=%d rx_c_index=%d to_process=%d\n",
735 p_index, priv->rx_c_index, to_process);
Florian Fainelli80105be2014-04-24 18:08:57 -0700736
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700737 while ((processed < to_process) && (processed < budget)) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700738 cb = &priv->rx_cbs[priv->rx_read_ptr];
Florian Fainellic73b0182015-05-28 15:24:43 -0700739 skb = bcm_sysport_rx_refill(priv, cb);
Florian Fainellife24ba02014-09-08 11:37:51 -0700740
Florian Fainellife24ba02014-09-08 11:37:51 -0700741
742 /* We do not have a backing SKB, so we do not a corresponding
743 * DMA mapping for this incoming packet since
744 * bcm_sysport_rx_refill always either has both skb and mapping
745 * or none.
746 */
747 if (unlikely(!skb)) {
748 netif_err(priv, rx_err, ndev, "out of memory!\n");
749 ndev->stats.rx_dropped++;
750 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700751 goto next;
Florian Fainellife24ba02014-09-08 11:37:51 -0700752 }
753
Florian Fainelli80105be2014-04-24 18:08:57 -0700754 /* Extract the Receive Status Block prepended */
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400755 rsb = (struct bcm_rsb *)skb->data;
Florian Fainelli80105be2014-04-24 18:08:57 -0700756 len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
757 status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700758 DESC_STATUS_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700759
Florian Fainelli80105be2014-04-24 18:08:57 -0700760 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700761 "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
762 p_index, priv->rx_c_index, priv->rx_read_ptr,
763 len, status);
Florian Fainelli80105be2014-04-24 18:08:57 -0700764
Florian Fainelli25977ac2015-05-28 15:24:44 -0700765 if (unlikely(len > RX_BUF_LENGTH)) {
766 netif_err(priv, rx_status, ndev, "oversized packet\n");
767 ndev->stats.rx_length_errors++;
768 ndev->stats.rx_errors++;
769 dev_kfree_skb_any(skb);
770 goto next;
771 }
772
Florian Fainelli80105be2014-04-24 18:08:57 -0700773 if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
774 netif_err(priv, rx_status, ndev, "fragmented packet!\n");
775 ndev->stats.rx_dropped++;
776 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700777 dev_kfree_skb_any(skb);
778 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700779 }
780
781 if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
782 netif_err(priv, rx_err, ndev, "error packet\n");
Florian Fainelliad51c612014-06-05 10:22:16 -0700783 if (status & RX_STATUS_OVFLOW)
Florian Fainelli80105be2014-04-24 18:08:57 -0700784 ndev->stats.rx_over_errors++;
785 ndev->stats.rx_dropped++;
786 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700787 dev_kfree_skb_any(skb);
788 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700789 }
790
791 skb_put(skb, len);
792
793 /* Hardware validated our checksum */
794 if (likely(status & DESC_L4_CSUM))
795 skb->ip_summed = CHECKSUM_UNNECESSARY;
796
Florian Fainellie0ea05d2014-06-05 10:22:17 -0700797 /* Hardware pre-pends packets with 2bytes before Ethernet
798 * header plus we have the Receive Status Block, strip off all
799 * of this from the SKB.
Florian Fainelli80105be2014-04-24 18:08:57 -0700800 */
801 skb_pull(skb, sizeof(*rsb) + 2);
802 len -= (sizeof(*rsb) + 2);
803
804 /* UniMAC may forward CRC */
805 if (priv->crc_fwd) {
806 skb_trim(skb, len - ETH_FCS_LEN);
807 len -= ETH_FCS_LEN;
808 }
809
810 skb->protocol = eth_type_trans(skb, ndev);
811 ndev->stats.rx_packets++;
812 ndev->stats.rx_bytes += len;
kiki good10377ba2017-08-04 00:07:45 +0100813 u64_stats_update_begin(&priv->syncp);
814 stats64->rx_packets++;
815 stats64->rx_bytes += len;
816 u64_stats_update_end(&priv->syncp);
Florian Fainelli80105be2014-04-24 18:08:57 -0700817
818 napi_gro_receive(&priv->napi, skb);
Florian Fainellic73b0182015-05-28 15:24:43 -0700819next:
820 processed++;
821 priv->rx_read_ptr++;
822
823 if (priv->rx_read_ptr == priv->num_rx_bds)
824 priv->rx_read_ptr = 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700825 }
826
827 return processed;
828}
829
Florian Fainelli30defeb2017-03-23 10:36:46 -0700830static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_tx_ring *ring,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700831 struct bcm_sysport_cb *cb,
832 unsigned int *bytes_compl,
833 unsigned int *pkts_compl)
Florian Fainelli80105be2014-04-24 18:08:57 -0700834{
Florian Fainelli30defeb2017-03-23 10:36:46 -0700835 struct bcm_sysport_priv *priv = ring->priv;
Florian Fainelli80105be2014-04-24 18:08:57 -0700836 struct device *kdev = &priv->pdev->dev;
Florian Fainelli80105be2014-04-24 18:08:57 -0700837
838 if (cb->skb) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700839 *bytes_compl += cb->skb->len;
840 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700841 dma_unmap_len(cb, dma_len),
842 DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700843 (*pkts_compl)++;
844 bcm_sysport_free_cb(cb);
845 /* SKB fragment */
846 } else if (dma_unmap_addr(cb, dma_addr)) {
kiki good10377ba2017-08-04 00:07:45 +0100847 *bytes_compl += dma_unmap_len(cb, dma_len);
Florian Fainelli80105be2014-04-24 18:08:57 -0700848 dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700849 dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700850 dma_unmap_addr_set(cb, dma_addr, 0);
851 }
852}
853
854/* Reclaim queued SKBs for transmission completion, lockless version */
855static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
856 struct bcm_sysport_tx_ring *ring)
857{
Florian Fainelli80105be2014-04-24 18:08:57 -0700858 unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
859 unsigned int pkts_compl = 0, bytes_compl = 0;
kiki good10377ba2017-08-04 00:07:45 +0100860 struct net_device *ndev = priv->netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -0700861 struct bcm_sysport_cb *cb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700862 u32 hw_ind;
863
Florian Fainelli6baa7852017-03-23 10:36:47 -0700864 /* Clear status before servicing to reduce spurious interrupts */
865 if (!ring->priv->is_lite)
866 intrl2_1_writel(ring->priv, BIT(ring->index), INTRL2_CPU_CLEAR);
867 else
868 intrl2_0_writel(ring->priv, BIT(ring->index +
869 INTRL2_0_TDMA_MBDONE_SHIFT), INTRL2_CPU_CLEAR);
870
Florian Fainelli80105be2014-04-24 18:08:57 -0700871 /* Compute how many descriptors have been processed since last call */
872 hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
873 c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
874 ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
875
876 last_c_index = ring->c_index;
877 num_tx_cbs = ring->size;
878
879 c_index &= (num_tx_cbs - 1);
880
881 if (c_index >= last_c_index)
882 last_tx_cn = c_index - last_c_index;
883 else
884 last_tx_cn = num_tx_cbs - last_c_index + c_index;
885
886 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700887 "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
888 ring->index, c_index, last_tx_cn, last_c_index);
Florian Fainelli80105be2014-04-24 18:08:57 -0700889
890 while (last_tx_cn-- > 0) {
891 cb = ring->cbs + last_c_index;
Florian Fainelli30defeb2017-03-23 10:36:46 -0700892 bcm_sysport_tx_reclaim_one(ring, cb, &bytes_compl, &pkts_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700893
894 ring->desc_count++;
895 last_c_index++;
896 last_c_index &= (num_tx_cbs - 1);
897 }
898
kiki good10377ba2017-08-04 00:07:45 +0100899 u64_stats_update_begin(&priv->syncp);
900 ring->packets += pkts_compl;
901 ring->bytes += bytes_compl;
902 u64_stats_update_end(&priv->syncp);
903
Florian Fainelli80105be2014-04-24 18:08:57 -0700904 ring->c_index = c_index;
905
Florian Fainelli80105be2014-04-24 18:08:57 -0700906 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700907 "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
908 ring->index, ring->c_index, pkts_compl, bytes_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700909
910 return pkts_compl;
911}
912
913/* Locked version of the per-ring TX reclaim routine */
914static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
915 struct bcm_sysport_tx_ring *ring)
916{
Florian Fainelli148d3d02017-01-12 12:09:09 -0800917 struct netdev_queue *txq;
Florian Fainelli80105be2014-04-24 18:08:57 -0700918 unsigned int released;
Florian Fainellid8498082014-06-05 10:22:15 -0700919 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700920
Florian Fainelli148d3d02017-01-12 12:09:09 -0800921 txq = netdev_get_tx_queue(priv->netdev, ring->index);
922
Florian Fainellid8498082014-06-05 10:22:15 -0700923 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700924 released = __bcm_sysport_tx_reclaim(priv, ring);
Florian Fainelli148d3d02017-01-12 12:09:09 -0800925 if (released)
926 netif_tx_wake_queue(txq);
927
Florian Fainellid8498082014-06-05 10:22:15 -0700928 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700929
930 return released;
931}
932
Florian Fainelli148d3d02017-01-12 12:09:09 -0800933/* Locked version of the per-ring TX reclaim, but does not wake the queue */
934static void bcm_sysport_tx_clean(struct bcm_sysport_priv *priv,
935 struct bcm_sysport_tx_ring *ring)
936{
937 unsigned long flags;
938
939 spin_lock_irqsave(&ring->lock, flags);
940 __bcm_sysport_tx_reclaim(priv, ring);
941 spin_unlock_irqrestore(&ring->lock, flags);
942}
943
Florian Fainelli80105be2014-04-24 18:08:57 -0700944static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
945{
946 struct bcm_sysport_tx_ring *ring =
947 container_of(napi, struct bcm_sysport_tx_ring, napi);
948 unsigned int work_done = 0;
949
950 work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
951
Florian Fainelli16f62d92014-06-26 10:06:46 -0700952 if (work_done == 0) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700953 napi_complete(napi);
954 /* re-enable TX interrupt */
Florian Fainelli44a45242017-01-20 11:08:27 -0800955 if (!ring->priv->is_lite)
956 intrl2_1_mask_clear(ring->priv, BIT(ring->index));
957 else
958 intrl2_0_mask_clear(ring->priv, BIT(ring->index +
959 INTRL2_0_TDMA_MBDONE_SHIFT));
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800960
961 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700962 }
963
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800964 return budget;
Florian Fainelli80105be2014-04-24 18:08:57 -0700965}
966
967static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
968{
969 unsigned int q;
970
971 for (q = 0; q < priv->netdev->num_tx_queues; q++)
972 bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
973}
974
975static int bcm_sysport_poll(struct napi_struct *napi, int budget)
976{
977 struct bcm_sysport_priv *priv =
978 container_of(napi, struct bcm_sysport_priv, napi);
979 unsigned int work_done = 0;
980
981 work_done = bcm_sysport_desc_rx(priv, budget);
982
983 priv->rx_c_index += work_done;
984 priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
Florian Fainelli44a45242017-01-20 11:08:27 -0800985
986 /* SYSTEMPORT Lite groups the producer/consumer index, producer is
987 * maintained by HW, but writes to it will be ignore while RDMA
988 * is active
989 */
990 if (!priv->is_lite)
991 rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
992 else
993 rdma_writel(priv, priv->rx_c_index << 16, RDMA_CONS_INDEX);
Florian Fainelli80105be2014-04-24 18:08:57 -0700994
995 if (work_done < budget) {
Florian Fainellic82f47e2016-04-20 11:37:09 -0700996 napi_complete_done(napi, work_done);
Florian Fainelli80105be2014-04-24 18:08:57 -0700997 /* re-enable RX interrupts */
998 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
999 }
1000
1001 return work_done;
1002}
1003
Florian Fainelli83e82f42014-07-01 21:08:40 -07001004static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
1005{
1006 u32 reg;
1007
1008 /* Stop monitoring MPD interrupt */
1009 intrl2_0_mask_set(priv, INTRL2_0_MPD);
1010
1011 /* Clear the MagicPacket detection logic */
1012 reg = umac_readl(priv, UMAC_MPD_CTRL);
1013 reg &= ~MPD_EN;
1014 umac_writel(priv, reg, UMAC_MPD_CTRL);
1015
1016 netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
1017}
Florian Fainelli80105be2014-04-24 18:08:57 -07001018
1019/* RX and misc interrupt routine */
1020static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
1021{
1022 struct net_device *dev = dev_id;
1023 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli44a45242017-01-20 11:08:27 -08001024 struct bcm_sysport_tx_ring *txr;
1025 unsigned int ring, ring_bit;
Florian Fainelli80105be2014-04-24 18:08:57 -07001026
1027 priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
1028 ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
1029 intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
1030
1031 if (unlikely(priv->irq0_stat == 0)) {
1032 netdev_warn(priv->netdev, "spurious RX interrupt\n");
1033 return IRQ_NONE;
1034 }
1035
1036 if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
1037 if (likely(napi_schedule_prep(&priv->napi))) {
1038 /* disable RX interrupts */
1039 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
Florian Fainelliba909502016-04-20 11:37:08 -07001040 __napi_schedule_irqoff(&priv->napi);
Florian Fainelli80105be2014-04-24 18:08:57 -07001041 }
1042 }
1043
1044 /* TX ring is full, perform a full reclaim since we do not know
1045 * which one would trigger this interrupt
1046 */
1047 if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
1048 bcm_sysport_tx_reclaim_all(priv);
1049
Florian Fainelli83e82f42014-07-01 21:08:40 -07001050 if (priv->irq0_stat & INTRL2_0_MPD) {
1051 netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
1052 bcm_sysport_resume_from_wol(priv);
1053 }
1054
Florian Fainelli44a45242017-01-20 11:08:27 -08001055 if (!priv->is_lite)
1056 goto out;
1057
1058 for (ring = 0; ring < dev->num_tx_queues; ring++) {
1059 ring_bit = BIT(ring + INTRL2_0_TDMA_MBDONE_SHIFT);
1060 if (!(priv->irq0_stat & ring_bit))
1061 continue;
1062
1063 txr = &priv->tx_rings[ring];
1064
1065 if (likely(napi_schedule_prep(&txr->napi))) {
1066 intrl2_0_mask_set(priv, ring_bit);
1067 __napi_schedule(&txr->napi);
1068 }
1069 }
1070out:
Florian Fainelli80105be2014-04-24 18:08:57 -07001071 return IRQ_HANDLED;
1072}
1073
1074/* TX interrupt service routine */
1075static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
1076{
1077 struct net_device *dev = dev_id;
1078 struct bcm_sysport_priv *priv = netdev_priv(dev);
1079 struct bcm_sysport_tx_ring *txr;
1080 unsigned int ring;
1081
1082 priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
1083 ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
1084 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1085
1086 if (unlikely(priv->irq1_stat == 0)) {
1087 netdev_warn(priv->netdev, "spurious TX interrupt\n");
1088 return IRQ_NONE;
1089 }
1090
1091 for (ring = 0; ring < dev->num_tx_queues; ring++) {
1092 if (!(priv->irq1_stat & BIT(ring)))
1093 continue;
1094
1095 txr = &priv->tx_rings[ring];
1096
1097 if (likely(napi_schedule_prep(&txr->napi))) {
1098 intrl2_1_mask_set(priv, BIT(ring));
Florian Fainelliba909502016-04-20 11:37:08 -07001099 __napi_schedule_irqoff(&txr->napi);
Florian Fainelli80105be2014-04-24 18:08:57 -07001100 }
1101 }
1102
1103 return IRQ_HANDLED;
1104}
1105
Florian Fainelli83e82f42014-07-01 21:08:40 -07001106static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
1107{
1108 struct bcm_sysport_priv *priv = dev_id;
1109
1110 pm_wakeup_event(&priv->pdev->dev, 0);
1111
1112 return IRQ_HANDLED;
1113}
1114
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001115#ifdef CONFIG_NET_POLL_CONTROLLER
1116static void bcm_sysport_poll_controller(struct net_device *dev)
1117{
1118 struct bcm_sysport_priv *priv = netdev_priv(dev);
1119
1120 disable_irq(priv->irq0);
1121 bcm_sysport_rx_isr(priv->irq0, priv);
1122 enable_irq(priv->irq0);
1123
Florian Fainelli44a45242017-01-20 11:08:27 -08001124 if (!priv->is_lite) {
1125 disable_irq(priv->irq1);
1126 bcm_sysport_tx_isr(priv->irq1, priv);
1127 enable_irq(priv->irq1);
1128 }
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001129}
1130#endif
1131
Florian Fainellie87474a2014-10-02 09:43:16 -07001132static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
1133 struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001134{
1135 struct sk_buff *nskb;
Paul Gortmaker3afc5572014-05-30 15:39:30 -04001136 struct bcm_tsb *tsb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001137 u32 csum_info;
1138 u8 ip_proto;
1139 u16 csum_start;
1140 u16 ip_ver;
1141
1142 /* Re-allocate SKB if needed */
1143 if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
1144 nskb = skb_realloc_headroom(skb, sizeof(*tsb));
1145 dev_kfree_skb(skb);
1146 if (!nskb) {
1147 dev->stats.tx_errors++;
1148 dev->stats.tx_dropped++;
Florian Fainellie87474a2014-10-02 09:43:16 -07001149 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -07001150 }
1151 skb = nskb;
1152 }
1153
Johannes Bergd58ff352017-06-16 14:29:23 +02001154 tsb = skb_push(skb, sizeof(*tsb));
Florian Fainelli80105be2014-04-24 18:08:57 -07001155 /* Zero-out TSB by default */
1156 memset(tsb, 0, sizeof(*tsb));
1157
1158 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1159 ip_ver = htons(skb->protocol);
1160 switch (ip_ver) {
1161 case ETH_P_IP:
1162 ip_proto = ip_hdr(skb)->protocol;
1163 break;
1164 case ETH_P_IPV6:
1165 ip_proto = ipv6_hdr(skb)->nexthdr;
1166 break;
1167 default:
Florian Fainellie87474a2014-10-02 09:43:16 -07001168 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001169 }
1170
1171 /* Get the checksum offset and the L4 (transport) offset */
1172 csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
1173 csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
1174 csum_info |= (csum_start << L4_PTR_SHIFT);
1175
1176 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1177 csum_info |= L4_LENGTH_VALID;
1178 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1179 csum_info |= L4_UDP;
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001180 } else {
Florian Fainelli80105be2014-04-24 18:08:57 -07001181 csum_info = 0;
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001182 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001183
1184 tsb->l4_ptr_dest_map = csum_info;
1185 }
1186
Florian Fainellie87474a2014-10-02 09:43:16 -07001187 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001188}
1189
1190static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
1191 struct net_device *dev)
1192{
1193 struct bcm_sysport_priv *priv = netdev_priv(dev);
1194 struct device *kdev = &priv->pdev->dev;
1195 struct bcm_sysport_tx_ring *ring;
1196 struct bcm_sysport_cb *cb;
1197 struct netdev_queue *txq;
1198 struct dma_desc *desc;
Florian Fainellidab531b2014-05-14 19:32:14 -07001199 unsigned int skb_len;
Florian Fainellid8498082014-06-05 10:22:15 -07001200 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -07001201 dma_addr_t mapping;
1202 u32 len_status;
1203 u16 queue;
1204 int ret;
1205
1206 queue = skb_get_queue_mapping(skb);
1207 txq = netdev_get_tx_queue(dev, queue);
1208 ring = &priv->tx_rings[queue];
1209
Florian Fainellid8498082014-06-05 10:22:15 -07001210 /* lock against tx reclaim in BH context and TX ring full interrupt */
1211 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001212 if (unlikely(ring->desc_count == 0)) {
1213 netif_tx_stop_queue(txq);
1214 netdev_err(dev, "queue %d awake and ring full!\n", queue);
1215 ret = NETDEV_TX_BUSY;
1216 goto out;
1217 }
1218
Florian Fainellidab531b2014-05-14 19:32:14 -07001219 /* The Ethernet switch we are interfaced with needs packets to be at
1220 * least 64 bytes (including FCS) otherwise they will be discarded when
1221 * they enter the switch port logic. When Broadcom tags are enabled, we
1222 * need to make sure that packets are at least 68 bytes
1223 * (including FCS and tag) because the length verification is done after
1224 * the Broadcom tag is stripped off the ingress packet.
1225 */
Florian Fainellibb7da332017-01-03 16:34:48 -08001226 if (skb_put_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
Florian Fainellidab531b2014-05-14 19:32:14 -07001227 ret = NETDEV_TX_OK;
1228 goto out;
1229 }
1230
Florian Fainelli38e5a852017-01-03 16:34:49 -08001231 /* Insert TSB and checksum infos */
1232 if (priv->tsb_en) {
1233 skb = bcm_sysport_insert_tsb(skb, dev);
1234 if (!skb) {
1235 ret = NETDEV_TX_OK;
1236 goto out;
1237 }
1238 }
1239
Florian Fainellibb7da332017-01-03 16:34:48 -08001240 skb_len = skb->len;
Florian Fainellidab531b2014-05-14 19:32:14 -07001241
1242 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001243 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -08001244 priv->mib.tx_dma_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -07001245 netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001246 skb->data, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001247 ret = NETDEV_TX_OK;
1248 goto out;
1249 }
1250
1251 /* Remember the SKB for future freeing */
1252 cb = &ring->cbs[ring->curr_desc];
1253 cb->skb = skb;
1254 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellidab531b2014-05-14 19:32:14 -07001255 dma_unmap_len_set(cb, dma_len, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001256
1257 /* Fetch a descriptor entry from our pool */
1258 desc = ring->desc_cpu;
1259
1260 desc->addr_lo = lower_32_bits(mapping);
1261 len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
Florian Fainellidab531b2014-05-14 19:32:14 -07001262 len_status |= (skb_len << DESC_LEN_SHIFT);
Florian Fainelli80105be2014-04-24 18:08:57 -07001263 len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001264 DESC_STATUS_SHIFT;
Florian Fainelli80105be2014-04-24 18:08:57 -07001265 if (skb->ip_summed == CHECKSUM_PARTIAL)
1266 len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
1267
1268 ring->curr_desc++;
1269 if (ring->curr_desc == ring->size)
1270 ring->curr_desc = 0;
1271 ring->desc_count--;
1272
1273 /* Ensure write completion of the descriptor status/length
1274 * in DRAM before the System Port WRITE_PORT register latches
1275 * the value
1276 */
1277 wmb();
1278 desc->addr_status_len = len_status;
1279 wmb();
1280
1281 /* Write this descriptor address to the RING write port */
1282 tdma_port_write_desc_addr(priv, desc, ring->index);
1283
1284 /* Check ring space and update SW control flow */
1285 if (ring->desc_count == 0)
1286 netif_tx_stop_queue(txq);
1287
1288 netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001289 ring->index, ring->desc_count, ring->curr_desc);
Florian Fainelli80105be2014-04-24 18:08:57 -07001290
1291 ret = NETDEV_TX_OK;
1292out:
Florian Fainellid8498082014-06-05 10:22:15 -07001293 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001294 return ret;
1295}
1296
1297static void bcm_sysport_tx_timeout(struct net_device *dev)
1298{
1299 netdev_warn(dev, "transmit timeout!\n");
1300
Florian Westphal860e9532016-05-03 16:33:13 +02001301 netif_trans_update(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001302 dev->stats.tx_errors++;
1303
1304 netif_tx_wake_all_queues(dev);
1305}
1306
1307/* phylib adjust link callback */
1308static void bcm_sysport_adj_link(struct net_device *dev)
1309{
1310 struct bcm_sysport_priv *priv = netdev_priv(dev);
Philippe Reynes715a0222016-06-19 20:39:08 +02001311 struct phy_device *phydev = dev->phydev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001312 unsigned int changed = 0;
1313 u32 cmd_bits = 0, reg;
1314
1315 if (priv->old_link != phydev->link) {
1316 changed = 1;
1317 priv->old_link = phydev->link;
1318 }
1319
1320 if (priv->old_duplex != phydev->duplex) {
1321 changed = 1;
1322 priv->old_duplex = phydev->duplex;
1323 }
1324
Florian Fainelli44a45242017-01-20 11:08:27 -08001325 if (priv->is_lite)
1326 goto out;
1327
Florian Fainelli80105be2014-04-24 18:08:57 -07001328 switch (phydev->speed) {
1329 case SPEED_2500:
1330 cmd_bits = CMD_SPEED_2500;
1331 break;
1332 case SPEED_1000:
1333 cmd_bits = CMD_SPEED_1000;
1334 break;
1335 case SPEED_100:
1336 cmd_bits = CMD_SPEED_100;
1337 break;
1338 case SPEED_10:
1339 cmd_bits = CMD_SPEED_10;
1340 break;
1341 default:
1342 break;
1343 }
1344 cmd_bits <<= CMD_SPEED_SHIFT;
1345
1346 if (phydev->duplex == DUPLEX_HALF)
1347 cmd_bits |= CMD_HD_EN;
1348
1349 if (priv->old_pause != phydev->pause) {
1350 changed = 1;
1351 priv->old_pause = phydev->pause;
1352 }
1353
1354 if (!phydev->pause)
1355 cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
1356
Florian Fainelli4a804c02014-09-02 11:17:07 -07001357 if (!changed)
1358 return;
1359
1360 if (phydev->link) {
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001361 reg = umac_readl(priv, UMAC_CMD);
1362 reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
Florian Fainelli80105be2014-04-24 18:08:57 -07001363 CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
1364 CMD_TX_PAUSE_IGNORE);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001365 reg |= cmd_bits;
1366 umac_writel(priv, reg, UMAC_CMD);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001367 }
Florian Fainelli44a45242017-01-20 11:08:27 -08001368out:
1369 if (changed)
1370 phy_print_status(phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001371}
1372
1373static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
1374 unsigned int index)
1375{
1376 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1377 struct device *kdev = &priv->pdev->dev;
1378 size_t size;
1379 void *p;
1380 u32 reg;
1381
1382 /* Simple descriptors partitioning for now */
1383 size = 256;
1384
1385 /* We just need one DMA descriptor which is DMA-able, since writing to
1386 * the port will allocate a new descriptor in its internal linked-list
1387 */
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001388 p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
1389 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001390 if (!p) {
1391 netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
1392 return -ENOMEM;
1393 }
1394
Florian Fainelli40a8a312014-07-09 17:36:47 -07001395 ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001396 if (!ring->cbs) {
Florian Fainellic2062ee2017-08-24 16:01:13 -07001397 dma_free_coherent(kdev, sizeof(struct dma_desc),
1398 ring->desc_cpu, ring->desc_dma);
Florian Fainelli80105be2014-04-24 18:08:57 -07001399 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1400 return -ENOMEM;
1401 }
1402
1403 /* Initialize SW view of the ring */
1404 spin_lock_init(&ring->lock);
1405 ring->priv = priv;
Eric Dumazetd64b5e82015-11-18 06:31:00 -08001406 netif_tx_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
Florian Fainelli80105be2014-04-24 18:08:57 -07001407 ring->index = index;
1408 ring->size = size;
1409 ring->alloc_size = ring->size;
1410 ring->desc_cpu = p;
1411 ring->desc_count = ring->size;
1412 ring->curr_desc = 0;
1413
1414 /* Initialize HW ring */
1415 tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
1416 tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
1417 tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
1418 tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
Florian Fainellid1565762017-10-11 10:57:50 -07001419
1420 /* Configure QID and port mapping */
1421 reg = tdma_readl(priv, TDMA_DESC_RING_MAPPING(index));
1422 reg &= ~(RING_QID_MASK | RING_PORT_ID_MASK << RING_PORT_ID_SHIFT);
Florian Fainelli3ded76a2017-11-01 11:29:47 -07001423 if (ring->inspect) {
1424 reg |= ring->switch_queue & RING_QID_MASK;
1425 reg |= ring->switch_port << RING_PORT_ID_SHIFT;
1426 } else {
1427 reg |= RING_IGNORE_STATUS;
1428 }
Florian Fainellid1565762017-10-11 10:57:50 -07001429 tdma_writel(priv, reg, TDMA_DESC_RING_MAPPING(index));
Florian Fainelli80105be2014-04-24 18:08:57 -07001430 tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
1431
Florian Fainelli723934f2017-10-11 10:57:52 -07001432 /* Enable ACB algorithm 2 */
1433 reg = tdma_readl(priv, TDMA_CONTROL);
1434 reg |= tdma_control_bit(priv, ACB_ALGO);
1435 tdma_writel(priv, reg, TDMA_CONTROL);
1436
Florian Fainelli487234c2017-09-01 17:32:34 -07001437 /* Do not use tdma_control_bit() here because TSB_SWAP1 collides
1438 * with the original definition of ACB_ALGO
1439 */
1440 reg = tdma_readl(priv, TDMA_CONTROL);
1441 if (priv->is_lite)
1442 reg &= ~BIT(TSB_SWAP1);
1443 /* Set a correct TSB format based on host endian */
1444 if (!IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
1445 reg |= tdma_control_bit(priv, TSB_SWAP0);
1446 else
1447 reg &= ~tdma_control_bit(priv, TSB_SWAP0);
1448 tdma_writel(priv, reg, TDMA_CONTROL);
1449
Florian Fainelli80105be2014-04-24 18:08:57 -07001450 /* Program the number of descriptors as MAX_THRESHOLD and half of
1451 * its size for the hysteresis trigger
1452 */
1453 tdma_writel(priv, ring->size |
1454 1 << RING_HYST_THRESH_SHIFT,
1455 TDMA_DESC_RING_MAX_HYST(index));
1456
1457 /* Enable the ring queue in the arbiter */
1458 reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
1459 reg |= (1 << index);
1460 tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
1461
1462 napi_enable(&ring->napi);
1463
1464 netif_dbg(priv, hw, priv->netdev,
Florian Fainellid1565762017-10-11 10:57:50 -07001465 "TDMA cfg, size=%d, desc_cpu=%p switch q=%d,port=%d\n",
1466 ring->size, ring->desc_cpu, ring->switch_queue,
1467 ring->switch_port);
Florian Fainelli80105be2014-04-24 18:08:57 -07001468
1469 return 0;
1470}
1471
1472static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001473 unsigned int index)
Florian Fainelli80105be2014-04-24 18:08:57 -07001474{
1475 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1476 struct device *kdev = &priv->pdev->dev;
1477 u32 reg;
1478
1479 /* Caller should stop the TDMA engine */
1480 reg = tdma_readl(priv, TDMA_STATUS);
1481 if (!(reg & TDMA_DISABLED))
1482 netdev_warn(priv->netdev, "TDMA not stopped!\n");
1483
Florian Fainelli914adb52014-10-31 15:51:35 -07001484 /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
1485 * fail, so by checking this pointer we know whether the TX ring was
1486 * fully initialized or not.
1487 */
1488 if (!ring->cbs)
1489 return;
1490
Florian Fainelli80105be2014-04-24 18:08:57 -07001491 napi_disable(&ring->napi);
1492 netif_napi_del(&ring->napi);
1493
Florian Fainelli148d3d02017-01-12 12:09:09 -08001494 bcm_sysport_tx_clean(priv, ring);
Florian Fainelli80105be2014-04-24 18:08:57 -07001495
1496 kfree(ring->cbs);
1497 ring->cbs = NULL;
1498
1499 if (ring->desc_dma) {
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001500 dma_free_coherent(kdev, sizeof(struct dma_desc),
1501 ring->desc_cpu, ring->desc_dma);
Florian Fainelli80105be2014-04-24 18:08:57 -07001502 ring->desc_dma = 0;
1503 }
1504 ring->size = 0;
1505 ring->alloc_size = 0;
1506
1507 netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
1508}
1509
1510/* RDMA helper */
1511static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001512 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001513{
1514 unsigned int timeout = 1000;
1515 u32 reg;
1516
1517 reg = rdma_readl(priv, RDMA_CONTROL);
1518 if (enable)
1519 reg |= RDMA_EN;
1520 else
1521 reg &= ~RDMA_EN;
1522 rdma_writel(priv, reg, RDMA_CONTROL);
1523
1524 /* Poll for RMDA disabling completion */
1525 do {
1526 reg = rdma_readl(priv, RDMA_STATUS);
1527 if (!!(reg & RDMA_DISABLED) == !enable)
1528 return 0;
1529 usleep_range(1000, 2000);
1530 } while (timeout-- > 0);
1531
1532 netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
1533
1534 return -ETIMEDOUT;
1535}
1536
1537/* TDMA helper */
1538static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001539 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001540{
1541 unsigned int timeout = 1000;
1542 u32 reg;
1543
1544 reg = tdma_readl(priv, TDMA_CONTROL);
1545 if (enable)
Florian Fainelli44a45242017-01-20 11:08:27 -08001546 reg |= tdma_control_bit(priv, TDMA_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -07001547 else
Florian Fainelli44a45242017-01-20 11:08:27 -08001548 reg &= ~tdma_control_bit(priv, TDMA_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -07001549 tdma_writel(priv, reg, TDMA_CONTROL);
1550
1551 /* Poll for TMDA disabling completion */
1552 do {
1553 reg = tdma_readl(priv, TDMA_STATUS);
1554 if (!!(reg & TDMA_DISABLED) == !enable)
1555 return 0;
1556
1557 usleep_range(1000, 2000);
1558 } while (timeout-- > 0);
1559
1560 netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
1561
1562 return -ETIMEDOUT;
1563}
1564
1565static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
1566{
Florian Fainellibaf387a2015-05-28 15:24:42 -07001567 struct bcm_sysport_cb *cb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001568 u32 reg;
1569 int ret;
Florian Fainellibaf387a2015-05-28 15:24:42 -07001570 int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001571
1572 /* Initialize SW view of the RX ring */
Florian Fainelli44a45242017-01-20 11:08:27 -08001573 priv->num_rx_bds = priv->num_rx_desc_words / WORDS_PER_DESC;
Florian Fainelli80105be2014-04-24 18:08:57 -07001574 priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
Florian Fainelli80105be2014-04-24 18:08:57 -07001575 priv->rx_c_index = 0;
1576 priv->rx_read_ptr = 0;
Florian Fainelli40a8a312014-07-09 17:36:47 -07001577 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
1578 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001579 if (!priv->rx_cbs) {
1580 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1581 return -ENOMEM;
1582 }
1583
Florian Fainellibaf387a2015-05-28 15:24:42 -07001584 for (i = 0; i < priv->num_rx_bds; i++) {
1585 cb = priv->rx_cbs + i;
1586 cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
1587 }
1588
Florian Fainelli80105be2014-04-24 18:08:57 -07001589 ret = bcm_sysport_alloc_rx_bufs(priv);
1590 if (ret) {
1591 netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
1592 return ret;
1593 }
1594
1595 /* Initialize HW, ensure RDMA is disabled */
1596 reg = rdma_readl(priv, RDMA_STATUS);
1597 if (!(reg & RDMA_DISABLED))
1598 rdma_enable_set(priv, 0);
1599
1600 rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
1601 rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
1602 rdma_writel(priv, 0, RDMA_PROD_INDEX);
1603 rdma_writel(priv, 0, RDMA_CONS_INDEX);
1604 rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
1605 RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
1606 /* Operate the queue in ring mode */
1607 rdma_writel(priv, 0, RDMA_START_ADDR_HI);
1608 rdma_writel(priv, 0, RDMA_START_ADDR_LO);
1609 rdma_writel(priv, 0, RDMA_END_ADDR_HI);
Florian Fainelli44a45242017-01-20 11:08:27 -08001610 rdma_writel(priv, priv->num_rx_desc_words - 1, RDMA_END_ADDR_LO);
Florian Fainelli80105be2014-04-24 18:08:57 -07001611
1612 rdma_writel(priv, 1, RDMA_MBDONE_INTR);
1613
1614 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001615 "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
1616 priv->num_rx_bds, priv->rx_bds);
Florian Fainelli80105be2014-04-24 18:08:57 -07001617
1618 return 0;
1619}
1620
1621static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
1622{
1623 struct bcm_sysport_cb *cb;
1624 unsigned int i;
1625 u32 reg;
1626
1627 /* Caller should ensure RDMA is disabled */
1628 reg = rdma_readl(priv, RDMA_STATUS);
1629 if (!(reg & RDMA_DISABLED))
1630 netdev_warn(priv->netdev, "RDMA not stopped!\n");
1631
1632 for (i = 0; i < priv->num_rx_bds; i++) {
1633 cb = &priv->rx_cbs[i];
1634 if (dma_unmap_addr(cb, dma_addr))
1635 dma_unmap_single(&priv->pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001636 dma_unmap_addr(cb, dma_addr),
1637 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001638 bcm_sysport_free_cb(cb);
1639 }
1640
1641 kfree(priv->rx_cbs);
1642 priv->rx_cbs = NULL;
1643
1644 netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
1645}
1646
1647static void bcm_sysport_set_rx_mode(struct net_device *dev)
1648{
1649 struct bcm_sysport_priv *priv = netdev_priv(dev);
1650 u32 reg;
1651
Florian Fainelli44a45242017-01-20 11:08:27 -08001652 if (priv->is_lite)
1653 return;
1654
Florian Fainelli80105be2014-04-24 18:08:57 -07001655 reg = umac_readl(priv, UMAC_CMD);
1656 if (dev->flags & IFF_PROMISC)
1657 reg |= CMD_PROMISC;
1658 else
1659 reg &= ~CMD_PROMISC;
1660 umac_writel(priv, reg, UMAC_CMD);
1661
1662 /* No support for ALLMULTI */
1663 if (dev->flags & IFF_ALLMULTI)
1664 return;
1665}
1666
1667static inline void umac_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001668 u32 mask, unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001669{
1670 u32 reg;
1671
Florian Fainelli44a45242017-01-20 11:08:27 -08001672 if (!priv->is_lite) {
1673 reg = umac_readl(priv, UMAC_CMD);
1674 if (enable)
1675 reg |= mask;
1676 else
1677 reg &= ~mask;
1678 umac_writel(priv, reg, UMAC_CMD);
1679 } else {
1680 reg = gib_readl(priv, GIB_CONTROL);
1681 if (enable)
1682 reg |= mask;
1683 else
1684 reg &= ~mask;
1685 gib_writel(priv, reg, GIB_CONTROL);
1686 }
Florian Fainelli00b91c62014-05-15 14:33:53 -07001687
1688 /* UniMAC stops on a packet boundary, wait for a full-sized packet
1689 * to be processed (1 msec).
1690 */
1691 if (enable == 0)
1692 usleep_range(1000, 2000);
Florian Fainelli80105be2014-04-24 18:08:57 -07001693}
1694
Florian Fainelli412bce82014-06-26 10:06:45 -07001695static inline void umac_reset(struct bcm_sysport_priv *priv)
Florian Fainelli80105be2014-04-24 18:08:57 -07001696{
Florian Fainelli80105be2014-04-24 18:08:57 -07001697 u32 reg;
Florian Fainelli80105be2014-04-24 18:08:57 -07001698
Florian Fainelli44a45242017-01-20 11:08:27 -08001699 if (priv->is_lite)
1700 return;
1701
Florian Fainelli412bce82014-06-26 10:06:45 -07001702 reg = umac_readl(priv, UMAC_CMD);
1703 reg |= CMD_SW_RESET;
1704 umac_writel(priv, reg, UMAC_CMD);
1705 udelay(10);
1706 reg = umac_readl(priv, UMAC_CMD);
1707 reg &= ~CMD_SW_RESET;
1708 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli80105be2014-04-24 18:08:57 -07001709}
1710
1711static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001712 unsigned char *addr)
Florian Fainelli80105be2014-04-24 18:08:57 -07001713{
Florian Fainelli44a45242017-01-20 11:08:27 -08001714 u32 mac0 = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
1715 addr[3];
1716 u32 mac1 = (addr[4] << 8) | addr[5];
1717
1718 if (!priv->is_lite) {
1719 umac_writel(priv, mac0, UMAC_MAC0);
1720 umac_writel(priv, mac1, UMAC_MAC1);
1721 } else {
1722 gib_writel(priv, mac0, GIB_MAC0);
1723 gib_writel(priv, mac1, GIB_MAC1);
1724 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001725}
1726
1727static void topctrl_flush(struct bcm_sysport_priv *priv)
1728{
1729 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
1730 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1731 mdelay(1);
1732 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
1733 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
1734}
1735
Florian Fainellifb3b5962014-12-08 15:59:18 -08001736static int bcm_sysport_change_mac(struct net_device *dev, void *p)
1737{
1738 struct bcm_sysport_priv *priv = netdev_priv(dev);
1739 struct sockaddr *addr = p;
1740
1741 if (!is_valid_ether_addr(addr->sa_data))
1742 return -EINVAL;
1743
1744 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1745
1746 /* interface is disabled, changes to MAC will be reflected on next
1747 * open call
1748 */
1749 if (!netif_running(dev))
1750 return 0;
1751
1752 umac_set_hw_addr(priv, dev->dev_addr);
1753
1754 return 0;
1755}
1756
kiki good10377ba2017-08-04 00:07:45 +01001757static void bcm_sysport_get_stats64(struct net_device *dev,
1758 struct rtnl_link_stats64 *stats)
Florian Fainelli30defeb2017-03-23 10:36:46 -07001759{
1760 struct bcm_sysport_priv *priv = netdev_priv(dev);
kiki good10377ba2017-08-04 00:07:45 +01001761 struct bcm_sysport_stats64 *stats64 = &priv->stats64;
kiki good10377ba2017-08-04 00:07:45 +01001762 unsigned int start;
Florian Fainelli30defeb2017-03-23 10:36:46 -07001763
kiki good10377ba2017-08-04 00:07:45 +01001764 netdev_stats_to_stats64(stats, &dev->stats);
1765
Florian Fainelli8ecb1a22017-09-18 16:31:30 -07001766 bcm_sysport_update_tx_stats(priv, &stats->tx_bytes,
1767 &stats->tx_packets);
kiki good10377ba2017-08-04 00:07:45 +01001768
1769 do {
1770 start = u64_stats_fetch_begin_irq(&priv->syncp);
1771 stats->rx_packets = stats64->rx_packets;
1772 stats->rx_bytes = stats64->rx_bytes;
1773 } while (u64_stats_fetch_retry_irq(&priv->syncp, start));
Florian Fainelli30defeb2017-03-23 10:36:46 -07001774}
1775
Florian Fainellib02e6d92014-07-01 21:08:37 -07001776static void bcm_sysport_netif_start(struct net_device *dev)
1777{
1778 struct bcm_sysport_priv *priv = netdev_priv(dev);
1779
1780 /* Enable NAPI */
1781 napi_enable(&priv->napi);
1782
Florian Fainelli8edf0042014-10-28 11:12:00 -07001783 /* Enable RX interrupt and TX ring full interrupt */
1784 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1785
Philippe Reynes715a0222016-06-19 20:39:08 +02001786 phy_start(dev->phydev);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001787
Florian Fainelli44a45242017-01-20 11:08:27 -08001788 /* Enable TX interrupts for the TXQs */
1789 if (!priv->is_lite)
1790 intrl2_1_mask_clear(priv, 0xffffffff);
1791 else
1792 intrl2_0_mask_clear(priv, INTRL2_0_TDMA_MBDONE_MASK);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001793
1794 /* Last call before we start the real business */
1795 netif_tx_start_all_queues(dev);
1796}
1797
Florian Fainelli40755a02014-07-01 21:08:38 -07001798static void rbuf_init(struct bcm_sysport_priv *priv)
1799{
1800 u32 reg;
1801
1802 reg = rbuf_readl(priv, RBUF_CONTROL);
1803 reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
Florian Fainelli44a45242017-01-20 11:08:27 -08001804 /* Set a correct RSB format on SYSTEMPORT Lite */
Florian Fainelli389a06b2017-08-29 13:35:17 -07001805 if (priv->is_lite)
Florian Fainelli44a45242017-01-20 11:08:27 -08001806 reg &= ~RBUF_RSB_SWAP1;
Florian Fainelli389a06b2017-08-29 13:35:17 -07001807
1808 /* Set a correct RSB format based on host endian */
1809 if (!IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
Florian Fainelli44a45242017-01-20 11:08:27 -08001810 reg |= RBUF_RSB_SWAP0;
Florian Fainelli389a06b2017-08-29 13:35:17 -07001811 else
1812 reg &= ~RBUF_RSB_SWAP0;
Florian Fainelli40755a02014-07-01 21:08:38 -07001813 rbuf_writel(priv, reg, RBUF_CONTROL);
1814}
1815
Florian Fainelli44a45242017-01-20 11:08:27 -08001816static inline void bcm_sysport_mask_all_intrs(struct bcm_sysport_priv *priv)
1817{
1818 intrl2_0_mask_set(priv, 0xffffffff);
1819 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1820 if (!priv->is_lite) {
1821 intrl2_1_mask_set(priv, 0xffffffff);
1822 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1823 }
1824}
1825
1826static inline void gib_set_pad_extension(struct bcm_sysport_priv *priv)
1827{
1828 u32 __maybe_unused reg;
1829
1830 /* Include Broadcom tag in pad extension */
1831 if (netdev_uses_dsa(priv->netdev)) {
1832 reg = gib_readl(priv, GIB_CONTROL);
1833 reg &= ~(GIB_PAD_EXTENSION_MASK << GIB_PAD_EXTENSION_SHIFT);
1834 reg |= ENET_BRCM_TAG_LEN << GIB_PAD_EXTENSION_SHIFT;
1835 gib_writel(priv, reg, GIB_CONTROL);
1836 }
1837}
1838
Florian Fainelli80105be2014-04-24 18:08:57 -07001839static int bcm_sysport_open(struct net_device *dev)
1840{
1841 struct bcm_sysport_priv *priv = netdev_priv(dev);
Philippe Reynes715a0222016-06-19 20:39:08 +02001842 struct phy_device *phydev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001843 unsigned int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001844 int ret;
1845
1846 /* Reset UniMAC */
Florian Fainelli412bce82014-06-26 10:06:45 -07001847 umac_reset(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001848
1849 /* Flush TX and RX FIFOs at TOPCTRL level */
1850 topctrl_flush(priv);
1851
1852 /* Disable the UniMAC RX/TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001853 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001854
1855 /* Enable RBUF 2bytes alignment and Receive Status Block */
Florian Fainelli40755a02014-07-01 21:08:38 -07001856 rbuf_init(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001857
1858 /* Set maximum frame length */
Florian Fainelli44a45242017-01-20 11:08:27 -08001859 if (!priv->is_lite)
1860 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1861 else
1862 gib_set_pad_extension(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001863
1864 /* Set MAC address */
1865 umac_set_hw_addr(priv, dev->dev_addr);
1866
1867 /* Read CRC forward */
Florian Fainelli44a45242017-01-20 11:08:27 -08001868 if (!priv->is_lite)
1869 priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
1870 else
1871 priv->crc_fwd = !!(gib_readl(priv, GIB_CONTROL) &
1872 GIB_FCS_STRIP);
Florian Fainelli80105be2014-04-24 18:08:57 -07001873
Philippe Reynes715a0222016-06-19 20:39:08 +02001874 phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
1875 0, priv->phy_interface);
1876 if (!phydev) {
Florian Fainelli80105be2014-04-24 18:08:57 -07001877 netdev_err(dev, "could not attach to PHY\n");
1878 return -ENODEV;
1879 }
1880
1881 /* Reset house keeping link status */
1882 priv->old_duplex = -1;
1883 priv->old_link = -1;
1884 priv->old_pause = -1;
1885
1886 /* mask all interrupts and request them */
Florian Fainelli44a45242017-01-20 11:08:27 -08001887 bcm_sysport_mask_all_intrs(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001888
1889 ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
1890 if (ret) {
1891 netdev_err(dev, "failed to request RX interrupt\n");
1892 goto out_phy_disconnect;
1893 }
1894
Florian Fainelli44a45242017-01-20 11:08:27 -08001895 if (!priv->is_lite) {
1896 ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0,
1897 dev->name, dev);
1898 if (ret) {
1899 netdev_err(dev, "failed to request TX interrupt\n");
1900 goto out_free_irq0;
1901 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001902 }
1903
1904 /* Initialize both hardware and software ring */
1905 for (i = 0; i < dev->num_tx_queues; i++) {
1906 ret = bcm_sysport_init_tx_ring(priv, i);
1907 if (ret) {
1908 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001909 i);
Florian Fainelli80105be2014-04-24 18:08:57 -07001910 goto out_free_tx_ring;
1911 }
1912 }
1913
1914 /* Initialize linked-list */
1915 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
1916
1917 /* Initialize RX ring */
1918 ret = bcm_sysport_init_rx_ring(priv);
1919 if (ret) {
1920 netdev_err(dev, "failed to initialize RX ring\n");
1921 goto out_free_rx_ring;
1922 }
1923
1924 /* Turn on RDMA */
1925 ret = rdma_enable_set(priv, 1);
1926 if (ret)
1927 goto out_free_rx_ring;
1928
Florian Fainelli80105be2014-04-24 18:08:57 -07001929 /* Turn on TDMA */
1930 ret = tdma_enable_set(priv, 1);
1931 if (ret)
1932 goto out_clear_rx_int;
1933
Florian Fainelli80105be2014-04-24 18:08:57 -07001934 /* Turn on UniMAC TX/RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001935 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
Florian Fainelli80105be2014-04-24 18:08:57 -07001936
Florian Fainellib02e6d92014-07-01 21:08:37 -07001937 bcm_sysport_netif_start(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001938
1939 return 0;
1940
1941out_clear_rx_int:
1942 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1943out_free_rx_ring:
1944 bcm_sysport_fini_rx_ring(priv);
1945out_free_tx_ring:
1946 for (i = 0; i < dev->num_tx_queues; i++)
1947 bcm_sysport_fini_tx_ring(priv, i);
Florian Fainelli44a45242017-01-20 11:08:27 -08001948 if (!priv->is_lite)
1949 free_irq(priv->irq1, dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001950out_free_irq0:
1951 free_irq(priv->irq0, dev);
1952out_phy_disconnect:
Philippe Reynes715a0222016-06-19 20:39:08 +02001953 phy_disconnect(phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001954 return ret;
1955}
1956
Florian Fainellib02e6d92014-07-01 21:08:37 -07001957static void bcm_sysport_netif_stop(struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001958{
1959 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001960
1961 /* stop all software from updating hardware */
1962 netif_tx_stop_all_queues(dev);
1963 napi_disable(&priv->napi);
Philippe Reynes715a0222016-06-19 20:39:08 +02001964 phy_stop(dev->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001965
1966 /* mask all interrupts */
Florian Fainelli44a45242017-01-20 11:08:27 -08001967 bcm_sysport_mask_all_intrs(priv);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001968}
1969
1970static int bcm_sysport_stop(struct net_device *dev)
1971{
1972 struct bcm_sysport_priv *priv = netdev_priv(dev);
1973 unsigned int i;
1974 int ret;
1975
1976 bcm_sysport_netif_stop(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001977
1978 /* Disable UniMAC RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001979 umac_enable_set(priv, CMD_RX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001980
1981 ret = tdma_enable_set(priv, 0);
1982 if (ret) {
1983 netdev_err(dev, "timeout disabling RDMA\n");
1984 return ret;
1985 }
1986
1987 /* Wait for a maximum packet size to be drained */
1988 usleep_range(2000, 3000);
1989
1990 ret = rdma_enable_set(priv, 0);
1991 if (ret) {
1992 netdev_err(dev, "timeout disabling TDMA\n");
1993 return ret;
1994 }
1995
1996 /* Disable UniMAC TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001997 umac_enable_set(priv, CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001998
1999 /* Free RX/TX rings SW structures */
2000 for (i = 0; i < dev->num_tx_queues; i++)
2001 bcm_sysport_fini_tx_ring(priv, i);
2002 bcm_sysport_fini_rx_ring(priv);
2003
2004 free_irq(priv->irq0, dev);
Florian Fainelli44a45242017-01-20 11:08:27 -08002005 if (!priv->is_lite)
2006 free_irq(priv->irq1, dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002007
2008 /* Disconnect from PHY */
Philippe Reynes715a0222016-06-19 20:39:08 +02002009 phy_disconnect(dev->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002010
2011 return 0;
2012}
2013
Julia Lawallc1ab0e92016-08-31 09:30:48 +02002014static const struct ethtool_ops bcm_sysport_ethtool_ops = {
Florian Fainelli80105be2014-04-24 18:08:57 -07002015 .get_drvinfo = bcm_sysport_get_drvinfo,
2016 .get_msglevel = bcm_sysport_get_msglvl,
2017 .set_msglevel = bcm_sysport_set_msglvl,
2018 .get_link = ethtool_op_get_link,
2019 .get_strings = bcm_sysport_get_strings,
2020 .get_ethtool_stats = bcm_sysport_get_stats,
2021 .get_sset_count = bcm_sysport_get_sset_count,
Florian Fainelli83e82f42014-07-01 21:08:40 -07002022 .get_wol = bcm_sysport_get_wol,
2023 .set_wol = bcm_sysport_set_wol,
Florian Fainellib1a15e82015-05-11 15:12:41 -07002024 .get_coalesce = bcm_sysport_get_coalesce,
2025 .set_coalesce = bcm_sysport_set_coalesce,
Philippe Reynes697666e2016-06-19 20:39:09 +02002026 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2027 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Florian Fainelli80105be2014-04-24 18:08:57 -07002028};
2029
Florian Fainellid1565762017-10-11 10:57:50 -07002030static u16 bcm_sysport_select_queue(struct net_device *dev, struct sk_buff *skb,
2031 void *accel_priv,
2032 select_queue_fallback_t fallback)
2033{
2034 struct bcm_sysport_priv *priv = netdev_priv(dev);
2035 u16 queue = skb_get_queue_mapping(skb);
2036 struct bcm_sysport_tx_ring *tx_ring;
2037 unsigned int q, port;
2038
2039 if (!netdev_uses_dsa(dev))
2040 return fallback(dev, skb);
2041
2042 /* DSA tagging layer will have configured the correct queue */
2043 q = BRCM_TAG_GET_QUEUE(queue);
2044 port = BRCM_TAG_GET_PORT(queue);
2045 tx_ring = priv->ring_map[q + port * priv->per_port_num_tx_queues];
2046
Florian Fainellie83b1712017-10-20 15:59:30 -07002047 if (unlikely(!tx_ring))
2048 return fallback(dev, skb);
2049
Florian Fainellid1565762017-10-11 10:57:50 -07002050 return tx_ring->index;
2051}
2052
Florian Fainellic0c21452017-10-25 18:01:05 -07002053static const struct net_device_ops bcm_sysport_netdev_ops = {
2054 .ndo_start_xmit = bcm_sysport_xmit,
2055 .ndo_tx_timeout = bcm_sysport_tx_timeout,
2056 .ndo_open = bcm_sysport_open,
2057 .ndo_stop = bcm_sysport_stop,
2058 .ndo_set_features = bcm_sysport_set_features,
2059 .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
2060 .ndo_set_mac_address = bcm_sysport_change_mac,
2061#ifdef CONFIG_NET_POLL_CONTROLLER
2062 .ndo_poll_controller = bcm_sysport_poll_controller,
2063#endif
2064 .ndo_get_stats64 = bcm_sysport_get_stats64,
2065 .ndo_select_queue = bcm_sysport_select_queue,
2066};
2067
Florian Fainellid1565762017-10-11 10:57:50 -07002068static int bcm_sysport_map_queues(struct net_device *dev,
2069 struct dsa_notifier_register_info *info)
2070{
2071 struct bcm_sysport_priv *priv = netdev_priv(dev);
2072 struct bcm_sysport_tx_ring *ring;
2073 struct net_device *slave_dev;
2074 unsigned int num_tx_queues;
2075 unsigned int q, start, port;
2076
2077 /* We can't be setting up queue inspection for non directly attached
2078 * switches
2079 */
2080 if (info->switch_number)
2081 return 0;
2082
Florian Fainellic0c21452017-10-25 18:01:05 -07002083 if (dev->netdev_ops != &bcm_sysport_netdev_ops)
2084 return 0;
2085
Florian Fainellid1565762017-10-11 10:57:50 -07002086 port = info->port_number;
2087 slave_dev = info->info.dev;
2088
2089 /* On SYSTEMPORT Lite we have twice as less queues, so we cannot do a
2090 * 1:1 mapping, we can only do a 2:1 mapping. By reducing the number of
2091 * per-port (slave_dev) network devices queue, we achieve just that.
2092 * This need to happen now before any slave network device is used such
2093 * it accurately reflects the number of real TX queues.
2094 */
2095 if (priv->is_lite)
2096 netif_set_real_num_tx_queues(slave_dev,
2097 slave_dev->num_tx_queues / 2);
2098 num_tx_queues = slave_dev->real_num_tx_queues;
2099
2100 if (priv->per_port_num_tx_queues &&
2101 priv->per_port_num_tx_queues != num_tx_queues)
2102 netdev_warn(slave_dev, "asymetric number of per-port queues\n");
2103
2104 priv->per_port_num_tx_queues = num_tx_queues;
2105
2106 start = find_first_zero_bit(&priv->queue_bitmap, dev->num_tx_queues);
2107 for (q = 0; q < num_tx_queues; q++) {
2108 ring = &priv->tx_rings[q + start];
2109
2110 /* Just remember the mapping actual programming done
2111 * during bcm_sysport_init_tx_ring
2112 */
2113 ring->switch_queue = q;
2114 ring->switch_port = port;
Florian Fainelli3ded76a2017-11-01 11:29:47 -07002115 ring->inspect = true;
Florian Fainellid1565762017-10-11 10:57:50 -07002116 priv->ring_map[q + port * num_tx_queues] = ring;
2117
2118 /* Set all queues as being used now */
2119 set_bit(q + start, &priv->queue_bitmap);
2120 }
2121
2122 return 0;
2123}
2124
2125static int bcm_sysport_dsa_notifier(struct notifier_block *unused,
2126 unsigned long event, void *ptr)
2127{
2128 struct dsa_notifier_register_info *info;
2129
2130 if (event != DSA_PORT_REGISTER)
2131 return NOTIFY_DONE;
2132
2133 info = ptr;
2134
2135 return notifier_from_errno(bcm_sysport_map_queues(info->master, info));
2136}
2137
Florian Fainelli80105be2014-04-24 18:08:57 -07002138#define REV_FMT "v%2x.%02x"
2139
Florian Fainelli44a45242017-01-20 11:08:27 -08002140static const struct bcm_sysport_hw_params bcm_sysport_params[] = {
2141 [SYSTEMPORT] = {
2142 .is_lite = false,
2143 .num_rx_desc_words = SP_NUM_HW_RX_DESC_WORDS,
2144 },
2145 [SYSTEMPORT_LITE] = {
2146 .is_lite = true,
2147 .num_rx_desc_words = SP_LT_NUM_HW_RX_DESC_WORDS,
2148 },
2149};
2150
2151static const struct of_device_id bcm_sysport_of_match[] = {
2152 { .compatible = "brcm,systemportlite-v1.00",
2153 .data = &bcm_sysport_params[SYSTEMPORT_LITE] },
2154 { .compatible = "brcm,systemport-v1.00",
2155 .data = &bcm_sysport_params[SYSTEMPORT] },
2156 { .compatible = "brcm,systemport",
2157 .data = &bcm_sysport_params[SYSTEMPORT] },
2158 { /* sentinel */ }
2159};
2160MODULE_DEVICE_TABLE(of, bcm_sysport_of_match);
2161
Florian Fainelli80105be2014-04-24 18:08:57 -07002162static int bcm_sysport_probe(struct platform_device *pdev)
2163{
Florian Fainelli44a45242017-01-20 11:08:27 -08002164 const struct bcm_sysport_hw_params *params;
2165 const struct of_device_id *of_id = NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -07002166 struct bcm_sysport_priv *priv;
2167 struct device_node *dn;
2168 struct net_device *dev;
2169 const void *macaddr;
2170 struct resource *r;
2171 u32 txq, rxq;
2172 int ret;
2173
2174 dn = pdev->dev.of_node;
2175 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Florian Fainelli44a45242017-01-20 11:08:27 -08002176 of_id = of_match_node(bcm_sysport_of_match, dn);
2177 if (!of_id || !of_id->data)
2178 return -EINVAL;
2179
2180 /* Fairly quickly we need to know the type of adapter we have */
2181 params = of_id->data;
Florian Fainelli80105be2014-04-24 18:08:57 -07002182
2183 /* Read the Transmit/Receive Queue properties */
2184 if (of_property_read_u32(dn, "systemport,num-txq", &txq))
2185 txq = TDMA_NUM_RINGS;
2186 if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
2187 rxq = 1;
2188
Florian Fainelli7b78be42017-01-20 11:08:26 -08002189 /* Sanity check the number of transmit queues */
2190 if (!txq || txq > TDMA_NUM_RINGS)
2191 return -EINVAL;
2192
Florian Fainelli80105be2014-04-24 18:08:57 -07002193 dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
2194 if (!dev)
2195 return -ENOMEM;
2196
2197 /* Initialize private members */
2198 priv = netdev_priv(dev);
2199
Florian Fainelli7b78be42017-01-20 11:08:26 -08002200 /* Allocate number of TX rings */
2201 priv->tx_rings = devm_kcalloc(&pdev->dev, txq,
2202 sizeof(struct bcm_sysport_tx_ring),
2203 GFP_KERNEL);
2204 if (!priv->tx_rings)
2205 return -ENOMEM;
2206
Florian Fainelli44a45242017-01-20 11:08:27 -08002207 priv->is_lite = params->is_lite;
2208 priv->num_rx_desc_words = params->num_rx_desc_words;
2209
Florian Fainelli80105be2014-04-24 18:08:57 -07002210 priv->irq0 = platform_get_irq(pdev, 0);
Florian Fainellid31353c2017-06-01 18:02:39 -07002211 if (!priv->is_lite) {
Florian Fainelli44a45242017-01-20 11:08:27 -08002212 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainellid31353c2017-06-01 18:02:39 -07002213 priv->wol_irq = platform_get_irq(pdev, 2);
2214 } else {
2215 priv->wol_irq = platform_get_irq(pdev, 1);
2216 }
Florian Fainelli44a45242017-01-20 11:08:27 -08002217 if (priv->irq0 <= 0 || (priv->irq1 <= 0 && !priv->is_lite)) {
Florian Fainelli80105be2014-04-24 18:08:57 -07002218 dev_err(&pdev->dev, "invalid interrupts\n");
2219 ret = -EINVAL;
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002220 goto err_free_netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -07002221 }
2222
Jingoo Han126e6122014-05-14 12:15:42 +09002223 priv->base = devm_ioremap_resource(&pdev->dev, r);
2224 if (IS_ERR(priv->base)) {
2225 ret = PTR_ERR(priv->base);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002226 goto err_free_netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -07002227 }
2228
2229 priv->netdev = dev;
2230 priv->pdev = pdev;
2231
2232 priv->phy_interface = of_get_phy_mode(dn);
2233 /* Default to GMII interface mode */
2234 if (priv->phy_interface < 0)
2235 priv->phy_interface = PHY_INTERFACE_MODE_GMII;
2236
Florian Fainelli186534a2014-05-22 09:47:46 -07002237 /* In the case of a fixed PHY, the DT node associated
2238 * to the PHY is the Ethernet MAC DT node.
2239 */
2240 if (of_phy_is_fixed_link(dn)) {
2241 ret = of_phy_register_fixed_link(dn);
2242 if (ret) {
2243 dev_err(&pdev->dev, "failed to register fixed PHY\n");
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002244 goto err_free_netdev;
Florian Fainelli186534a2014-05-22 09:47:46 -07002245 }
2246
2247 priv->phy_dn = dn;
2248 }
2249
Florian Fainelli80105be2014-04-24 18:08:57 -07002250 /* Initialize netdevice members */
2251 macaddr = of_get_mac_address(dn);
2252 if (!macaddr || !is_valid_ether_addr(macaddr)) {
2253 dev_warn(&pdev->dev, "using random Ethernet MAC\n");
Vaishali Thakkaradb35052015-07-08 10:49:30 +05302254 eth_hw_addr_random(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002255 } else {
2256 ether_addr_copy(dev->dev_addr, macaddr);
2257 }
2258
2259 SET_NETDEV_DEV(dev, &pdev->dev);
2260 dev_set_drvdata(&pdev->dev, dev);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002261 dev->ethtool_ops = &bcm_sysport_ethtool_ops;
Florian Fainelli80105be2014-04-24 18:08:57 -07002262 dev->netdev_ops = &bcm_sysport_netdev_ops;
2263 netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
2264
2265 /* HW supported features, none enabled by default */
2266 dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
2267 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
2268
Florian Fainelli83e82f42014-07-01 21:08:40 -07002269 /* Request the WOL interrupt and advertise suspend if available */
2270 priv->wol_irq_disabled = 1;
2271 ret = devm_request_irq(&pdev->dev, priv->wol_irq,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002272 bcm_sysport_wol_isr, 0, dev->name, priv);
Florian Fainelli83e82f42014-07-01 21:08:40 -07002273 if (!ret)
2274 device_set_wakeup_capable(&pdev->dev, 1);
2275
Florian Fainelli80105be2014-04-24 18:08:57 -07002276 /* Set the needed headroom once and for all */
Paul Gortmaker3afc5572014-05-30 15:39:30 -04002277 BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
2278 dev->needed_headroom += sizeof(struct bcm_tsb);
Florian Fainelli80105be2014-04-24 18:08:57 -07002279
Florian Fainellif532e742014-06-05 10:22:18 -07002280 /* libphy will adjust the link state accordingly */
2281 netif_carrier_off(dev);
2282
kiki good10377ba2017-08-04 00:07:45 +01002283 u64_stats_init(&priv->syncp);
2284
Florian Fainellid1565762017-10-11 10:57:50 -07002285 priv->dsa_notifier.notifier_call = bcm_sysport_dsa_notifier;
2286
2287 ret = register_dsa_notifier(&priv->dsa_notifier);
2288 if (ret) {
2289 dev_err(&pdev->dev, "failed to register DSA notifier\n");
2290 goto err_deregister_fixed_link;
2291 }
2292
Florian Fainelli80105be2014-04-24 18:08:57 -07002293 ret = register_netdev(dev);
2294 if (ret) {
2295 dev_err(&pdev->dev, "failed to register net_device\n");
Florian Fainellid1565762017-10-11 10:57:50 -07002296 goto err_deregister_notifier;
Florian Fainelli80105be2014-04-24 18:08:57 -07002297 }
2298
2299 priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
2300 dev_info(&pdev->dev,
Florian Fainelli44a45242017-01-20 11:08:27 -08002301 "Broadcom SYSTEMPORT%s" REV_FMT
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002302 " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
Florian Fainelli44a45242017-01-20 11:08:27 -08002303 priv->is_lite ? " Lite" : "",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002304 (priv->rev >> 8) & 0xff, priv->rev & 0xff,
2305 priv->base, priv->irq0, priv->irq1, txq, rxq);
Florian Fainelli80105be2014-04-24 18:08:57 -07002306
2307 return 0;
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002308
Florian Fainellid1565762017-10-11 10:57:50 -07002309err_deregister_notifier:
2310 unregister_dsa_notifier(&priv->dsa_notifier);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002311err_deregister_fixed_link:
2312 if (of_phy_is_fixed_link(dn))
2313 of_phy_deregister_fixed_link(dn);
2314err_free_netdev:
Florian Fainelli80105be2014-04-24 18:08:57 -07002315 free_netdev(dev);
2316 return ret;
2317}
2318
2319static int bcm_sysport_remove(struct platform_device *pdev)
2320{
2321 struct net_device *dev = dev_get_drvdata(&pdev->dev);
Florian Fainellid1565762017-10-11 10:57:50 -07002322 struct bcm_sysport_priv *priv = netdev_priv(dev);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002323 struct device_node *dn = pdev->dev.of_node;
Florian Fainelli80105be2014-04-24 18:08:57 -07002324
2325 /* Not much to do, ndo_close has been called
2326 * and we use managed allocations
2327 */
Florian Fainellid1565762017-10-11 10:57:50 -07002328 unregister_dsa_notifier(&priv->dsa_notifier);
Florian Fainelli80105be2014-04-24 18:08:57 -07002329 unregister_netdev(dev);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002330 if (of_phy_is_fixed_link(dn))
2331 of_phy_deregister_fixed_link(dn);
Florian Fainelli80105be2014-04-24 18:08:57 -07002332 free_netdev(dev);
2333 dev_set_drvdata(&pdev->dev, NULL);
2334
2335 return 0;
2336}
2337
Florian Fainelli40755a02014-07-01 21:08:38 -07002338#ifdef CONFIG_PM_SLEEP
Florian Fainelli83e82f42014-07-01 21:08:40 -07002339static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
2340{
2341 struct net_device *ndev = priv->netdev;
2342 unsigned int timeout = 1000;
2343 u32 reg;
2344
2345 /* Password has already been programmed */
2346 reg = umac_readl(priv, UMAC_MPD_CTRL);
2347 reg |= MPD_EN;
2348 reg &= ~PSW_EN;
2349 if (priv->wolopts & WAKE_MAGICSECURE)
2350 reg |= PSW_EN;
2351 umac_writel(priv, reg, UMAC_MPD_CTRL);
2352
2353 /* Make sure RBUF entered WoL mode as result */
2354 do {
2355 reg = rbuf_readl(priv, RBUF_STATUS);
2356 if (reg & RBUF_WOL_MODE)
2357 break;
2358
2359 udelay(10);
2360 } while (timeout-- > 0);
2361
2362 /* Do not leave the UniMAC RBUF matching only MPD packets */
2363 if (!timeout) {
2364 reg = umac_readl(priv, UMAC_MPD_CTRL);
2365 reg &= ~MPD_EN;
2366 umac_writel(priv, reg, UMAC_MPD_CTRL);
2367 netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
2368 return -ETIMEDOUT;
2369 }
2370
2371 /* UniMAC receive needs to be turned on */
2372 umac_enable_set(priv, CMD_RX_EN, 1);
2373
2374 /* Enable the interrupt wake-up source */
2375 intrl2_0_mask_clear(priv, INTRL2_0_MPD);
2376
2377 netif_dbg(priv, wol, ndev, "entered WOL mode\n");
2378
2379 return 0;
2380}
2381
Florian Fainelli40755a02014-07-01 21:08:38 -07002382static int bcm_sysport_suspend(struct device *d)
2383{
2384 struct net_device *dev = dev_get_drvdata(d);
2385 struct bcm_sysport_priv *priv = netdev_priv(dev);
2386 unsigned int i;
Florian Fainelli83e82f42014-07-01 21:08:40 -07002387 int ret = 0;
Florian Fainelli40755a02014-07-01 21:08:38 -07002388 u32 reg;
2389
2390 if (!netif_running(dev))
2391 return 0;
2392
2393 bcm_sysport_netif_stop(dev);
2394
Philippe Reynes715a0222016-06-19 20:39:08 +02002395 phy_suspend(dev->phydev);
Florian Fainelli40755a02014-07-01 21:08:38 -07002396
2397 netif_device_detach(dev);
2398
2399 /* Disable UniMAC RX */
2400 umac_enable_set(priv, CMD_RX_EN, 0);
2401
2402 ret = rdma_enable_set(priv, 0);
2403 if (ret) {
2404 netdev_err(dev, "RDMA timeout!\n");
2405 return ret;
2406 }
2407
2408 /* Disable RXCHK if enabled */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002409 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002410 reg = rxchk_readl(priv, RXCHK_CONTROL);
2411 reg &= ~RXCHK_EN;
2412 rxchk_writel(priv, reg, RXCHK_CONTROL);
2413 }
2414
2415 /* Flush RX pipe */
Florian Fainelli83e82f42014-07-01 21:08:40 -07002416 if (!priv->wolopts)
2417 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
Florian Fainelli40755a02014-07-01 21:08:38 -07002418
2419 ret = tdma_enable_set(priv, 0);
2420 if (ret) {
2421 netdev_err(dev, "TDMA timeout!\n");
2422 return ret;
2423 }
2424
2425 /* Wait for a packet boundary */
2426 usleep_range(2000, 3000);
2427
2428 umac_enable_set(priv, CMD_TX_EN, 0);
2429
2430 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
2431
2432 /* Free RX/TX rings SW structures */
2433 for (i = 0; i < dev->num_tx_queues; i++)
2434 bcm_sysport_fini_tx_ring(priv, i);
2435 bcm_sysport_fini_rx_ring(priv);
2436
Florian Fainelli83e82f42014-07-01 21:08:40 -07002437 /* Get prepared for Wake-on-LAN */
2438 if (device_may_wakeup(d) && priv->wolopts)
2439 ret = bcm_sysport_suspend_to_wol(priv);
2440
2441 return ret;
Florian Fainelli40755a02014-07-01 21:08:38 -07002442}
2443
2444static int bcm_sysport_resume(struct device *d)
2445{
2446 struct net_device *dev = dev_get_drvdata(d);
2447 struct bcm_sysport_priv *priv = netdev_priv(dev);
2448 unsigned int i;
2449 u32 reg;
2450 int ret;
2451
2452 if (!netif_running(dev))
2453 return 0;
2454
Florian Fainelli704d33e2014-10-28 11:12:01 -07002455 umac_reset(priv);
2456
Florian Fainelli83e82f42014-07-01 21:08:40 -07002457 /* We may have been suspended and never received a WOL event that
2458 * would turn off MPD detection, take care of that now
2459 */
2460 bcm_sysport_resume_from_wol(priv);
2461
Florian Fainelli40755a02014-07-01 21:08:38 -07002462 /* Initialize both hardware and software ring */
2463 for (i = 0; i < dev->num_tx_queues; i++) {
2464 ret = bcm_sysport_init_tx_ring(priv, i);
2465 if (ret) {
2466 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002467 i);
Florian Fainelli40755a02014-07-01 21:08:38 -07002468 goto out_free_tx_rings;
2469 }
2470 }
2471
2472 /* Initialize linked-list */
2473 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
2474
2475 /* Initialize RX ring */
2476 ret = bcm_sysport_init_rx_ring(priv);
2477 if (ret) {
2478 netdev_err(dev, "failed to initialize RX ring\n");
2479 goto out_free_rx_ring;
2480 }
2481
2482 netif_device_attach(dev);
2483
Florian Fainelli40755a02014-07-01 21:08:38 -07002484 /* RX pipe enable */
2485 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
2486
2487 ret = rdma_enable_set(priv, 1);
2488 if (ret) {
2489 netdev_err(dev, "failed to enable RDMA\n");
2490 goto out_free_rx_ring;
2491 }
2492
2493 /* Enable rxhck */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002494 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002495 reg = rxchk_readl(priv, RXCHK_CONTROL);
2496 reg |= RXCHK_EN;
2497 rxchk_writel(priv, reg, RXCHK_CONTROL);
2498 }
2499
2500 rbuf_init(priv);
2501
2502 /* Set maximum frame length */
Florian Fainelli44a45242017-01-20 11:08:27 -08002503 if (!priv->is_lite)
2504 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
2505 else
2506 gib_set_pad_extension(priv);
Florian Fainelli40755a02014-07-01 21:08:38 -07002507
2508 /* Set MAC address */
2509 umac_set_hw_addr(priv, dev->dev_addr);
2510
2511 umac_enable_set(priv, CMD_RX_EN, 1);
2512
2513 /* TX pipe enable */
2514 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
2515
2516 umac_enable_set(priv, CMD_TX_EN, 1);
2517
2518 ret = tdma_enable_set(priv, 1);
2519 if (ret) {
2520 netdev_err(dev, "TDMA timeout!\n");
2521 goto out_free_rx_ring;
2522 }
2523
Philippe Reynes715a0222016-06-19 20:39:08 +02002524 phy_resume(dev->phydev);
Florian Fainelli40755a02014-07-01 21:08:38 -07002525
2526 bcm_sysport_netif_start(dev);
2527
2528 return 0;
2529
2530out_free_rx_ring:
2531 bcm_sysport_fini_rx_ring(priv);
2532out_free_tx_rings:
2533 for (i = 0; i < dev->num_tx_queues; i++)
2534 bcm_sysport_fini_tx_ring(priv, i);
2535 return ret;
2536}
2537#endif
2538
2539static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
2540 bcm_sysport_suspend, bcm_sysport_resume);
2541
Florian Fainelli80105be2014-04-24 18:08:57 -07002542static struct platform_driver bcm_sysport_driver = {
2543 .probe = bcm_sysport_probe,
2544 .remove = bcm_sysport_remove,
2545 .driver = {
2546 .name = "brcm-systemport",
Florian Fainelli80105be2014-04-24 18:08:57 -07002547 .of_match_table = bcm_sysport_of_match,
Florian Fainelli40755a02014-07-01 21:08:38 -07002548 .pm = &bcm_sysport_pm_ops,
Florian Fainelli80105be2014-04-24 18:08:57 -07002549 },
2550};
2551module_platform_driver(bcm_sysport_driver);
2552
2553MODULE_AUTHOR("Broadcom Corporation");
2554MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
2555MODULE_ALIAS("platform:brcm-systemport");
2556MODULE_LICENSE("GPL");