blob: 89da961e949ee245dca4a97469009047903c2cc8 [file] [log] [blame]
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001/*
2 * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +020018#include <linux/acpi.h>
Hanjun Guo8d3554b2017-03-07 20:39:59 +080019#include <linux/acpi_iort.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000020#include <linux/bitmap.h>
21#include <linux/cpu.h>
22#include <linux/delay.h>
Robin Murphy44bb7e22016-09-12 17:13:59 +010023#include <linux/dma-iommu.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000024#include <linux/interrupt.h>
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +020025#include <linux/irqdomain.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000026#include <linux/log2.h>
27#include <linux/mm.h>
28#include <linux/msi.h>
29#include <linux/of.h>
30#include <linux/of_address.h>
31#include <linux/of_irq.h>
32#include <linux/of_pci.h>
33#include <linux/of_platform.h>
34#include <linux/percpu.h>
35#include <linux/slab.h>
36
Joel Porquet41a83e02015-07-07 17:11:46 -040037#include <linux/irqchip.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000038#include <linux/irqchip/arm-gic-v3.h>
39
Marc Zyngiercc2d3212014-11-24 14:35:11 +000040#include <asm/cputype.h>
41#include <asm/exception.h>
42
Robert Richter67510cc2015-09-21 22:58:37 +020043#include "irq-gic-common.h"
44
Robert Richter94100972015-09-21 22:58:38 +020045#define ITS_FLAGS_CMDQ_NEEDS_FLUSHING (1ULL << 0)
46#define ITS_FLAGS_WORKAROUND_CAVIUM_22375 (1ULL << 1)
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +020047#define ITS_FLAGS_WORKAROUND_CAVIUM_23144 (1ULL << 2)
Marc Zyngiercc2d3212014-11-24 14:35:11 +000048
Marc Zyngierc48ed512014-11-24 14:35:12 +000049#define RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING (1 << 0)
50
Marc Zyngiera13b0402016-12-19 17:15:24 +000051static u32 lpi_id_bits;
52
53/*
54 * We allocate memory for PROPBASE to cover 2 ^ lpi_id_bits LPIs to
55 * deal with (one configuration byte per interrupt). PENDBASE has to
56 * be 64kB aligned (one bit per LPI, plus 8192 bits for SPI/PPI/SGI).
57 */
58#define LPI_NRBITS lpi_id_bits
59#define LPI_PROPBASE_SZ ALIGN(BIT(LPI_NRBITS), SZ_64K)
60#define LPI_PENDBASE_SZ ALIGN(BIT(LPI_NRBITS) / 8, SZ_64K)
61
62#define LPI_PROP_DEFAULT_PRIO 0xa0
63
Marc Zyngiercc2d3212014-11-24 14:35:11 +000064/*
65 * Collection structure - just an ID, and a redistributor address to
66 * ping. We use one per CPU as a bag of interrupts assigned to this
67 * CPU.
68 */
69struct its_collection {
70 u64 target_address;
71 u16 col_id;
72};
73
74/*
Shanker Donthineni93473592016-06-06 18:17:30 -050075 * The ITS_BASER structure - contains memory information, cached
76 * value of BASER register configuration and ITS page size.
Shanker Donthineni466b7d12016-03-09 22:10:49 -060077 */
78struct its_baser {
79 void *base;
80 u64 val;
81 u32 order;
Shanker Donthineni93473592016-06-06 18:17:30 -050082 u32 psz;
Shanker Donthineni466b7d12016-03-09 22:10:49 -060083};
84
85/*
Marc Zyngiercc2d3212014-11-24 14:35:11 +000086 * The ITS structure - contains most of the infrastructure, with the
Marc Zyngier841514a2015-07-28 14:46:20 +010087 * top-level MSI domain, the command queue, the collections, and the
88 * list of devices writing to it.
Marc Zyngiercc2d3212014-11-24 14:35:11 +000089 */
90struct its_node {
91 raw_spinlock_t lock;
92 struct list_head entry;
Marc Zyngiercc2d3212014-11-24 14:35:11 +000093 void __iomem *base;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +020094 phys_addr_t phys_base;
Marc Zyngiercc2d3212014-11-24 14:35:11 +000095 struct its_cmd_block *cmd_base;
96 struct its_cmd_block *cmd_write;
Shanker Donthineni466b7d12016-03-09 22:10:49 -060097 struct its_baser tables[GITS_BASER_NR_REGS];
Marc Zyngiercc2d3212014-11-24 14:35:11 +000098 struct its_collection *collections;
99 struct list_head its_device_list;
100 u64 flags;
101 u32 ite_size;
Shanker Donthineni466b7d12016-03-09 22:10:49 -0600102 u32 device_ids;
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200103 int numa_node;
Marc Zyngier3dfa5762016-12-19 17:25:54 +0000104 bool is_v4;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000105};
106
107#define ITS_ITT_ALIGN SZ_256
108
Shanker Donthineni2eca0d62016-02-16 18:00:36 -0600109/* Convert page order to size in bytes */
110#define PAGE_ORDER_TO_SIZE(o) (PAGE_SIZE << (o))
111
Marc Zyngier591e5be2015-07-17 10:46:42 +0100112struct event_lpi_map {
113 unsigned long *lpi_map;
114 u16 *col_map;
115 irq_hw_number_t lpi_base;
116 int nr_lpis;
117};
118
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000119/*
120 * The ITS view of a device - belongs to an ITS, a collection, owns an
121 * interrupt translation table, and a list of interrupts.
122 */
123struct its_device {
124 struct list_head entry;
125 struct its_node *its;
Marc Zyngier591e5be2015-07-17 10:46:42 +0100126 struct event_lpi_map event_map;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000127 void *itt;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000128 u32 nr_ites;
129 u32 device_id;
130};
131
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000132static LIST_HEAD(its_nodes);
133static DEFINE_SPINLOCK(its_lock);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000134static struct rdists *gic_rdists;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +0200135static struct irq_domain *its_parent;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000136
Marc Zyngier3dfa5762016-12-19 17:25:54 +0000137/*
138 * We have a maximum number of 16 ITSs in the whole system if we're
139 * using the ITSList mechanism
140 */
141#define ITS_LIST_MAX 16
142
143static unsigned long its_list_map;
144
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000145#define gic_data_rdist() (raw_cpu_ptr(gic_rdists->rdist))
146#define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
147
Marc Zyngier591e5be2015-07-17 10:46:42 +0100148static struct its_collection *dev_event_to_col(struct its_device *its_dev,
149 u32 event)
150{
151 struct its_node *its = its_dev->its;
152
153 return its->collections + its_dev->event_map.col_map[event];
154}
155
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000156/*
157 * ITS command descriptors - parameters to be encoded in a command
158 * block.
159 */
160struct its_cmd_desc {
161 union {
162 struct {
163 struct its_device *dev;
164 u32 event_id;
165 } its_inv_cmd;
166
167 struct {
168 struct its_device *dev;
169 u32 event_id;
170 } its_int_cmd;
171
172 struct {
173 struct its_device *dev;
174 int valid;
175 } its_mapd_cmd;
176
177 struct {
178 struct its_collection *col;
179 int valid;
180 } its_mapc_cmd;
181
182 struct {
183 struct its_device *dev;
184 u32 phys_id;
185 u32 event_id;
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000186 } its_mapti_cmd;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000187
188 struct {
189 struct its_device *dev;
190 struct its_collection *col;
Marc Zyngier591e5be2015-07-17 10:46:42 +0100191 u32 event_id;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000192 } its_movi_cmd;
193
194 struct {
195 struct its_device *dev;
196 u32 event_id;
197 } its_discard_cmd;
198
199 struct {
200 struct its_collection *col;
201 } its_invall_cmd;
202 };
203};
204
205/*
206 * The ITS command block, which is what the ITS actually parses.
207 */
208struct its_cmd_block {
209 u64 raw_cmd[4];
210};
211
212#define ITS_CMD_QUEUE_SZ SZ_64K
213#define ITS_CMD_QUEUE_NR_ENTRIES (ITS_CMD_QUEUE_SZ / sizeof(struct its_cmd_block))
214
215typedef struct its_collection *(*its_cmd_builder_t)(struct its_cmd_block *,
216 struct its_cmd_desc *);
217
Marc Zyngier4d36f132016-12-19 17:11:52 +0000218static void its_mask_encode(u64 *raw_cmd, u64 val, int h, int l)
219{
220 u64 mask = GENMASK_ULL(h, l);
221 *raw_cmd &= ~mask;
222 *raw_cmd |= (val << l) & mask;
223}
224
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000225static void its_encode_cmd(struct its_cmd_block *cmd, u8 cmd_nr)
226{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000227 its_mask_encode(&cmd->raw_cmd[0], cmd_nr, 7, 0);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000228}
229
230static void its_encode_devid(struct its_cmd_block *cmd, u32 devid)
231{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000232 its_mask_encode(&cmd->raw_cmd[0], devid, 63, 32);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000233}
234
235static void its_encode_event_id(struct its_cmd_block *cmd, u32 id)
236{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000237 its_mask_encode(&cmd->raw_cmd[1], id, 31, 0);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000238}
239
240static void its_encode_phys_id(struct its_cmd_block *cmd, u32 phys_id)
241{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000242 its_mask_encode(&cmd->raw_cmd[1], phys_id, 63, 32);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000243}
244
245static void its_encode_size(struct its_cmd_block *cmd, u8 size)
246{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000247 its_mask_encode(&cmd->raw_cmd[1], size, 4, 0);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000248}
249
250static void its_encode_itt(struct its_cmd_block *cmd, u64 itt_addr)
251{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000252 its_mask_encode(&cmd->raw_cmd[2], itt_addr >> 8, 50, 8);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000253}
254
255static void its_encode_valid(struct its_cmd_block *cmd, int valid)
256{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000257 its_mask_encode(&cmd->raw_cmd[2], !!valid, 63, 63);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000258}
259
260static void its_encode_target(struct its_cmd_block *cmd, u64 target_addr)
261{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000262 its_mask_encode(&cmd->raw_cmd[2], target_addr >> 16, 50, 16);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000263}
264
265static void its_encode_collection(struct its_cmd_block *cmd, u16 col)
266{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000267 its_mask_encode(&cmd->raw_cmd[2], col, 15, 0);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000268}
269
270static inline void its_fixup_cmd(struct its_cmd_block *cmd)
271{
272 /* Let's fixup BE commands */
273 cmd->raw_cmd[0] = cpu_to_le64(cmd->raw_cmd[0]);
274 cmd->raw_cmd[1] = cpu_to_le64(cmd->raw_cmd[1]);
275 cmd->raw_cmd[2] = cpu_to_le64(cmd->raw_cmd[2]);
276 cmd->raw_cmd[3] = cpu_to_le64(cmd->raw_cmd[3]);
277}
278
279static struct its_collection *its_build_mapd_cmd(struct its_cmd_block *cmd,
280 struct its_cmd_desc *desc)
281{
282 unsigned long itt_addr;
Marc Zyngierc8481262014-12-12 10:51:24 +0000283 u8 size = ilog2(desc->its_mapd_cmd.dev->nr_ites);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000284
285 itt_addr = virt_to_phys(desc->its_mapd_cmd.dev->itt);
286 itt_addr = ALIGN(itt_addr, ITS_ITT_ALIGN);
287
288 its_encode_cmd(cmd, GITS_CMD_MAPD);
289 its_encode_devid(cmd, desc->its_mapd_cmd.dev->device_id);
290 its_encode_size(cmd, size - 1);
291 its_encode_itt(cmd, itt_addr);
292 its_encode_valid(cmd, desc->its_mapd_cmd.valid);
293
294 its_fixup_cmd(cmd);
295
Marc Zyngier591e5be2015-07-17 10:46:42 +0100296 return NULL;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000297}
298
299static struct its_collection *its_build_mapc_cmd(struct its_cmd_block *cmd,
300 struct its_cmd_desc *desc)
301{
302 its_encode_cmd(cmd, GITS_CMD_MAPC);
303 its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);
304 its_encode_target(cmd, desc->its_mapc_cmd.col->target_address);
305 its_encode_valid(cmd, desc->its_mapc_cmd.valid);
306
307 its_fixup_cmd(cmd);
308
309 return desc->its_mapc_cmd.col;
310}
311
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000312static struct its_collection *its_build_mapti_cmd(struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000313 struct its_cmd_desc *desc)
314{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100315 struct its_collection *col;
316
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000317 col = dev_event_to_col(desc->its_mapti_cmd.dev,
318 desc->its_mapti_cmd.event_id);
Marc Zyngier591e5be2015-07-17 10:46:42 +0100319
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000320 its_encode_cmd(cmd, GITS_CMD_MAPTI);
321 its_encode_devid(cmd, desc->its_mapti_cmd.dev->device_id);
322 its_encode_event_id(cmd, desc->its_mapti_cmd.event_id);
323 its_encode_phys_id(cmd, desc->its_mapti_cmd.phys_id);
Marc Zyngier591e5be2015-07-17 10:46:42 +0100324 its_encode_collection(cmd, col->col_id);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000325
326 its_fixup_cmd(cmd);
327
Marc Zyngier591e5be2015-07-17 10:46:42 +0100328 return col;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000329}
330
331static struct its_collection *its_build_movi_cmd(struct its_cmd_block *cmd,
332 struct its_cmd_desc *desc)
333{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100334 struct its_collection *col;
335
336 col = dev_event_to_col(desc->its_movi_cmd.dev,
337 desc->its_movi_cmd.event_id);
338
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000339 its_encode_cmd(cmd, GITS_CMD_MOVI);
340 its_encode_devid(cmd, desc->its_movi_cmd.dev->device_id);
Marc Zyngier591e5be2015-07-17 10:46:42 +0100341 its_encode_event_id(cmd, desc->its_movi_cmd.event_id);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000342 its_encode_collection(cmd, desc->its_movi_cmd.col->col_id);
343
344 its_fixup_cmd(cmd);
345
Marc Zyngier591e5be2015-07-17 10:46:42 +0100346 return col;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000347}
348
349static struct its_collection *its_build_discard_cmd(struct its_cmd_block *cmd,
350 struct its_cmd_desc *desc)
351{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100352 struct its_collection *col;
353
354 col = dev_event_to_col(desc->its_discard_cmd.dev,
355 desc->its_discard_cmd.event_id);
356
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000357 its_encode_cmd(cmd, GITS_CMD_DISCARD);
358 its_encode_devid(cmd, desc->its_discard_cmd.dev->device_id);
359 its_encode_event_id(cmd, desc->its_discard_cmd.event_id);
360
361 its_fixup_cmd(cmd);
362
Marc Zyngier591e5be2015-07-17 10:46:42 +0100363 return col;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000364}
365
366static struct its_collection *its_build_inv_cmd(struct its_cmd_block *cmd,
367 struct its_cmd_desc *desc)
368{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100369 struct its_collection *col;
370
371 col = dev_event_to_col(desc->its_inv_cmd.dev,
372 desc->its_inv_cmd.event_id);
373
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000374 its_encode_cmd(cmd, GITS_CMD_INV);
375 its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id);
376 its_encode_event_id(cmd, desc->its_inv_cmd.event_id);
377
378 its_fixup_cmd(cmd);
379
Marc Zyngier591e5be2015-07-17 10:46:42 +0100380 return col;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000381}
382
383static struct its_collection *its_build_invall_cmd(struct its_cmd_block *cmd,
384 struct its_cmd_desc *desc)
385{
386 its_encode_cmd(cmd, GITS_CMD_INVALL);
387 its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);
388
389 its_fixup_cmd(cmd);
390
391 return NULL;
392}
393
394static u64 its_cmd_ptr_to_offset(struct its_node *its,
395 struct its_cmd_block *ptr)
396{
397 return (ptr - its->cmd_base) * sizeof(*ptr);
398}
399
400static int its_queue_full(struct its_node *its)
401{
402 int widx;
403 int ridx;
404
405 widx = its->cmd_write - its->cmd_base;
406 ridx = readl_relaxed(its->base + GITS_CREADR) / sizeof(struct its_cmd_block);
407
408 /* This is incredibly unlikely to happen, unless the ITS locks up. */
409 if (((widx + 1) % ITS_CMD_QUEUE_NR_ENTRIES) == ridx)
410 return 1;
411
412 return 0;
413}
414
415static struct its_cmd_block *its_allocate_entry(struct its_node *its)
416{
417 struct its_cmd_block *cmd;
418 u32 count = 1000000; /* 1s! */
419
420 while (its_queue_full(its)) {
421 count--;
422 if (!count) {
423 pr_err_ratelimited("ITS queue not draining\n");
424 return NULL;
425 }
426 cpu_relax();
427 udelay(1);
428 }
429
430 cmd = its->cmd_write++;
431
432 /* Handle queue wrapping */
433 if (its->cmd_write == (its->cmd_base + ITS_CMD_QUEUE_NR_ENTRIES))
434 its->cmd_write = its->cmd_base;
435
Marc Zyngier34d677a2016-12-19 17:16:45 +0000436 /* Clear command */
437 cmd->raw_cmd[0] = 0;
438 cmd->raw_cmd[1] = 0;
439 cmd->raw_cmd[2] = 0;
440 cmd->raw_cmd[3] = 0;
441
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000442 return cmd;
443}
444
445static struct its_cmd_block *its_post_commands(struct its_node *its)
446{
447 u64 wr = its_cmd_ptr_to_offset(its, its->cmd_write);
448
449 writel_relaxed(wr, its->base + GITS_CWRITER);
450
451 return its->cmd_write;
452}
453
454static void its_flush_cmd(struct its_node *its, struct its_cmd_block *cmd)
455{
456 /*
457 * Make sure the commands written to memory are observable by
458 * the ITS.
459 */
460 if (its->flags & ITS_FLAGS_CMDQ_NEEDS_FLUSHING)
Vladimir Murzin328191c2016-11-02 11:54:05 +0000461 gic_flush_dcache_to_poc(cmd, sizeof(*cmd));
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000462 else
463 dsb(ishst);
464}
465
466static void its_wait_for_range_completion(struct its_node *its,
467 struct its_cmd_block *from,
468 struct its_cmd_block *to)
469{
470 u64 rd_idx, from_idx, to_idx;
471 u32 count = 1000000; /* 1s! */
472
473 from_idx = its_cmd_ptr_to_offset(its, from);
474 to_idx = its_cmd_ptr_to_offset(its, to);
475
476 while (1) {
477 rd_idx = readl_relaxed(its->base + GITS_CREADR);
Marc Zyngier9bdd8b12017-08-19 10:16:02 +0100478
479 /* Direct case */
480 if (from_idx < to_idx && rd_idx >= to_idx)
481 break;
482
483 /* Wrapped case */
484 if (from_idx >= to_idx && rd_idx >= to_idx && rd_idx < from_idx)
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000485 break;
486
487 count--;
488 if (!count) {
489 pr_err_ratelimited("ITS queue timeout\n");
490 return;
491 }
492 cpu_relax();
493 udelay(1);
494 }
495}
496
497static void its_send_single_command(struct its_node *its,
498 its_cmd_builder_t builder,
499 struct its_cmd_desc *desc)
500{
501 struct its_cmd_block *cmd, *sync_cmd, *next_cmd;
502 struct its_collection *sync_col;
Marc Zyngier3e39e8f52015-03-06 16:37:43 +0000503 unsigned long flags;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000504
Marc Zyngier3e39e8f52015-03-06 16:37:43 +0000505 raw_spin_lock_irqsave(&its->lock, flags);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000506
507 cmd = its_allocate_entry(its);
508 if (!cmd) { /* We're soooooo screewed... */
509 pr_err_ratelimited("ITS can't allocate, dropping command\n");
Marc Zyngier3e39e8f52015-03-06 16:37:43 +0000510 raw_spin_unlock_irqrestore(&its->lock, flags);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000511 return;
512 }
513 sync_col = builder(cmd, desc);
514 its_flush_cmd(its, cmd);
515
516 if (sync_col) {
517 sync_cmd = its_allocate_entry(its);
518 if (!sync_cmd) {
519 pr_err_ratelimited("ITS can't SYNC, skipping\n");
520 goto post;
521 }
522 its_encode_cmd(sync_cmd, GITS_CMD_SYNC);
523 its_encode_target(sync_cmd, sync_col->target_address);
524 its_fixup_cmd(sync_cmd);
525 its_flush_cmd(its, sync_cmd);
526 }
527
528post:
529 next_cmd = its_post_commands(its);
Marc Zyngier3e39e8f52015-03-06 16:37:43 +0000530 raw_spin_unlock_irqrestore(&its->lock, flags);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000531
532 its_wait_for_range_completion(its, cmd, next_cmd);
533}
534
535static void its_send_inv(struct its_device *dev, u32 event_id)
536{
537 struct its_cmd_desc desc;
538
539 desc.its_inv_cmd.dev = dev;
540 desc.its_inv_cmd.event_id = event_id;
541
542 its_send_single_command(dev->its, its_build_inv_cmd, &desc);
543}
544
545static void its_send_mapd(struct its_device *dev, int valid)
546{
547 struct its_cmd_desc desc;
548
549 desc.its_mapd_cmd.dev = dev;
550 desc.its_mapd_cmd.valid = !!valid;
551
552 its_send_single_command(dev->its, its_build_mapd_cmd, &desc);
553}
554
555static void its_send_mapc(struct its_node *its, struct its_collection *col,
556 int valid)
557{
558 struct its_cmd_desc desc;
559
560 desc.its_mapc_cmd.col = col;
561 desc.its_mapc_cmd.valid = !!valid;
562
563 its_send_single_command(its, its_build_mapc_cmd, &desc);
564}
565
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000566static void its_send_mapti(struct its_device *dev, u32 irq_id, u32 id)
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000567{
568 struct its_cmd_desc desc;
569
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000570 desc.its_mapti_cmd.dev = dev;
571 desc.its_mapti_cmd.phys_id = irq_id;
572 desc.its_mapti_cmd.event_id = id;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000573
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000574 its_send_single_command(dev->its, its_build_mapti_cmd, &desc);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000575}
576
577static void its_send_movi(struct its_device *dev,
578 struct its_collection *col, u32 id)
579{
580 struct its_cmd_desc desc;
581
582 desc.its_movi_cmd.dev = dev;
583 desc.its_movi_cmd.col = col;
Marc Zyngier591e5be2015-07-17 10:46:42 +0100584 desc.its_movi_cmd.event_id = id;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000585
586 its_send_single_command(dev->its, its_build_movi_cmd, &desc);
587}
588
589static void its_send_discard(struct its_device *dev, u32 id)
590{
591 struct its_cmd_desc desc;
592
593 desc.its_discard_cmd.dev = dev;
594 desc.its_discard_cmd.event_id = id;
595
596 its_send_single_command(dev->its, its_build_discard_cmd, &desc);
597}
598
599static void its_send_invall(struct its_node *its, struct its_collection *col)
600{
601 struct its_cmd_desc desc;
602
603 desc.its_invall_cmd.col = col;
604
605 its_send_single_command(its, its_build_invall_cmd, &desc);
606}
Marc Zyngierc48ed512014-11-24 14:35:12 +0000607
608/*
609 * irqchip functions - assumes MSI, mostly.
610 */
611
612static inline u32 its_get_event_id(struct irq_data *d)
613{
614 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
Marc Zyngier591e5be2015-07-17 10:46:42 +0100615 return d->hwirq - its_dev->event_map.lpi_base;
Marc Zyngierc48ed512014-11-24 14:35:12 +0000616}
617
618static void lpi_set_config(struct irq_data *d, bool enable)
619{
620 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
621 irq_hw_number_t hwirq = d->hwirq;
622 u32 id = its_get_event_id(d);
623 u8 *cfg = page_address(gic_rdists->prop_page) + hwirq - 8192;
624
625 if (enable)
626 *cfg |= LPI_PROP_ENABLED;
627 else
628 *cfg &= ~LPI_PROP_ENABLED;
629
630 /*
631 * Make the above write visible to the redistributors.
632 * And yes, we're flushing exactly: One. Single. Byte.
633 * Humpf...
634 */
635 if (gic_rdists->flags & RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING)
Vladimir Murzin328191c2016-11-02 11:54:05 +0000636 gic_flush_dcache_to_poc(cfg, sizeof(*cfg));
Marc Zyngierc48ed512014-11-24 14:35:12 +0000637 else
638 dsb(ishst);
639 its_send_inv(its_dev, id);
640}
641
642static void its_mask_irq(struct irq_data *d)
643{
644 lpi_set_config(d, false);
645}
646
647static void its_unmask_irq(struct irq_data *d)
648{
649 lpi_set_config(d, true);
650}
651
Marc Zyngierc48ed512014-11-24 14:35:12 +0000652static int its_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
653 bool force)
654{
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200655 unsigned int cpu;
656 const struct cpumask *cpu_mask = cpu_online_mask;
Marc Zyngierc48ed512014-11-24 14:35:12 +0000657 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
658 struct its_collection *target_col;
659 u32 id = its_get_event_id(d);
660
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200661 /* lpi cannot be routed to a redistributor that is on a foreign node */
662 if (its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) {
663 if (its_dev->its->numa_node >= 0) {
664 cpu_mask = cpumask_of_node(its_dev->its->numa_node);
665 if (!cpumask_intersects(mask_val, cpu_mask))
666 return -EINVAL;
667 }
668 }
669
670 cpu = cpumask_any_and(mask_val, cpu_mask);
671
Marc Zyngierc48ed512014-11-24 14:35:12 +0000672 if (cpu >= nr_cpu_ids)
673 return -EINVAL;
674
MaJun8b8d94a2017-05-18 16:19:13 +0800675 /* don't set the affinity when the target cpu is same as current one */
676 if (cpu != its_dev->event_map.col_map[id]) {
677 target_col = &its_dev->its->collections[cpu];
678 its_send_movi(its_dev, target_col, id);
679 its_dev->event_map.col_map[id] = cpu;
680 }
Marc Zyngierc48ed512014-11-24 14:35:12 +0000681
682 return IRQ_SET_MASK_OK_DONE;
683}
684
Marc Zyngierb48ac832014-11-24 14:35:16 +0000685static void its_irq_compose_msi_msg(struct irq_data *d, struct msi_msg *msg)
686{
687 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
688 struct its_node *its;
689 u64 addr;
690
691 its = its_dev->its;
692 addr = its->phys_base + GITS_TRANSLATER;
693
Vladimir Murzinb11283e2016-11-02 11:54:03 +0000694 msg->address_lo = lower_32_bits(addr);
695 msg->address_hi = upper_32_bits(addr);
Marc Zyngierb48ac832014-11-24 14:35:16 +0000696 msg->data = its_get_event_id(d);
Robin Murphy44bb7e22016-09-12 17:13:59 +0100697
698 iommu_dma_map_msi_msg(d->irq, msg);
Marc Zyngierb48ac832014-11-24 14:35:16 +0000699}
700
Marc Zyngierc48ed512014-11-24 14:35:12 +0000701static struct irq_chip its_irq_chip = {
702 .name = "ITS",
703 .irq_mask = its_mask_irq,
704 .irq_unmask = its_unmask_irq,
Ashok Kumar004fa082016-02-11 05:38:53 -0800705 .irq_eoi = irq_chip_eoi_parent,
Marc Zyngierc48ed512014-11-24 14:35:12 +0000706 .irq_set_affinity = its_set_affinity,
Marc Zyngierb48ac832014-11-24 14:35:16 +0000707 .irq_compose_msi_msg = its_irq_compose_msi_msg,
708};
709
Marc Zyngierbf9529f2014-11-24 14:35:13 +0000710/*
711 * How we allocate LPIs:
712 *
713 * The GIC has id_bits bits for interrupt identifiers. From there, we
714 * must subtract 8192 which are reserved for SGIs/PPIs/SPIs. Then, as
715 * we allocate LPIs by chunks of 32, we can shift the whole thing by 5
716 * bits to the right.
717 *
718 * This gives us (((1UL << id_bits) - 8192) >> 5) possible allocations.
719 */
720#define IRQS_PER_CHUNK_SHIFT 5
721#define IRQS_PER_CHUNK (1 << IRQS_PER_CHUNK_SHIFT)
Shanker Donthineni6c31e122017-06-22 18:19:14 -0500722#define ITS_MAX_LPI_NRBITS 16 /* 64K LPIs */
Marc Zyngierbf9529f2014-11-24 14:35:13 +0000723
724static unsigned long *lpi_bitmap;
725static u32 lpi_chunks;
726static DEFINE_SPINLOCK(lpi_lock);
727
728static int its_lpi_to_chunk(int lpi)
729{
730 return (lpi - 8192) >> IRQS_PER_CHUNK_SHIFT;
731}
732
733static int its_chunk_to_lpi(int chunk)
734{
735 return (chunk << IRQS_PER_CHUNK_SHIFT) + 8192;
736}
737
Tomasz Nowicki04a0e4d2016-01-19 14:11:18 +0100738static int __init its_lpi_init(u32 id_bits)
Marc Zyngierbf9529f2014-11-24 14:35:13 +0000739{
740 lpi_chunks = its_lpi_to_chunk(1UL << id_bits);
741
742 lpi_bitmap = kzalloc(BITS_TO_LONGS(lpi_chunks) * sizeof(long),
743 GFP_KERNEL);
744 if (!lpi_bitmap) {
745 lpi_chunks = 0;
746 return -ENOMEM;
747 }
748
749 pr_info("ITS: Allocated %d chunks for LPIs\n", (int)lpi_chunks);
750 return 0;
751}
752
753static unsigned long *its_lpi_alloc_chunks(int nr_irqs, int *base, int *nr_ids)
754{
755 unsigned long *bitmap = NULL;
756 int chunk_id;
757 int nr_chunks;
758 int i;
759
760 nr_chunks = DIV_ROUND_UP(nr_irqs, IRQS_PER_CHUNK);
761
762 spin_lock(&lpi_lock);
763
764 do {
765 chunk_id = bitmap_find_next_zero_area(lpi_bitmap, lpi_chunks,
766 0, nr_chunks, 0);
767 if (chunk_id < lpi_chunks)
768 break;
769
770 nr_chunks--;
771 } while (nr_chunks > 0);
772
773 if (!nr_chunks)
774 goto out;
775
776 bitmap = kzalloc(BITS_TO_LONGS(nr_chunks * IRQS_PER_CHUNK) * sizeof (long),
777 GFP_ATOMIC);
778 if (!bitmap)
779 goto out;
780
781 for (i = 0; i < nr_chunks; i++)
782 set_bit(chunk_id + i, lpi_bitmap);
783
784 *base = its_chunk_to_lpi(chunk_id);
785 *nr_ids = nr_chunks * IRQS_PER_CHUNK;
786
787out:
788 spin_unlock(&lpi_lock);
789
Marc Zyngierc8415b92015-10-02 16:44:05 +0100790 if (!bitmap)
791 *base = *nr_ids = 0;
792
Marc Zyngierbf9529f2014-11-24 14:35:13 +0000793 return bitmap;
794}
795
Marc Zyngier591e5be2015-07-17 10:46:42 +0100796static void its_lpi_free(struct event_lpi_map *map)
Marc Zyngierbf9529f2014-11-24 14:35:13 +0000797{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100798 int base = map->lpi_base;
799 int nr_ids = map->nr_lpis;
Marc Zyngierbf9529f2014-11-24 14:35:13 +0000800 int lpi;
801
802 spin_lock(&lpi_lock);
803
804 for (lpi = base; lpi < (base + nr_ids); lpi += IRQS_PER_CHUNK) {
805 int chunk = its_lpi_to_chunk(lpi);
806 BUG_ON(chunk > lpi_chunks);
807 if (test_bit(chunk, lpi_bitmap)) {
808 clear_bit(chunk, lpi_bitmap);
809 } else {
810 pr_err("Bad LPI chunk %d\n", chunk);
811 }
812 }
813
814 spin_unlock(&lpi_lock);
815
Marc Zyngier591e5be2015-07-17 10:46:42 +0100816 kfree(map->lpi_map);
817 kfree(map->col_map);
Marc Zyngierbf9529f2014-11-24 14:35:13 +0000818}
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000819
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000820static int __init its_alloc_lpi_tables(void)
821{
822 phys_addr_t paddr;
823
Shanker Donthineni6c31e122017-06-22 18:19:14 -0500824 lpi_id_bits = min_t(u32, gic_rdists->id_bits, ITS_MAX_LPI_NRBITS);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000825 gic_rdists->prop_page = alloc_pages(GFP_NOWAIT,
826 get_order(LPI_PROPBASE_SZ));
827 if (!gic_rdists->prop_page) {
828 pr_err("Failed to allocate PROPBASE\n");
829 return -ENOMEM;
830 }
831
832 paddr = page_to_phys(gic_rdists->prop_page);
833 pr_info("GIC: using LPI property table @%pa\n", &paddr);
834
835 /* Priority 0xa0, Group-1, disabled */
836 memset(page_address(gic_rdists->prop_page),
837 LPI_PROP_DEFAULT_PRIO | LPI_PROP_GROUP1,
838 LPI_PROPBASE_SZ);
839
840 /* Make sure the GIC will observe the written configuration */
Vladimir Murzin328191c2016-11-02 11:54:05 +0000841 gic_flush_dcache_to_poc(page_address(gic_rdists->prop_page), LPI_PROPBASE_SZ);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000842
Shanker Donthineni6c31e122017-06-22 18:19:14 -0500843 return its_lpi_init(lpi_id_bits);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000844}
845
846static const char *its_base_type_string[] = {
847 [GITS_BASER_TYPE_DEVICE] = "Devices",
848 [GITS_BASER_TYPE_VCPU] = "Virtual CPUs",
Marc Zyngier4f46de92016-12-20 15:50:14 +0000849 [GITS_BASER_TYPE_RESERVED3] = "Reserved (3)",
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000850 [GITS_BASER_TYPE_COLLECTION] = "Interrupt Collections",
851 [GITS_BASER_TYPE_RESERVED5] = "Reserved (5)",
852 [GITS_BASER_TYPE_RESERVED6] = "Reserved (6)",
853 [GITS_BASER_TYPE_RESERVED7] = "Reserved (7)",
854};
855
Shanker Donthineni2d81d422016-06-06 18:17:28 -0500856static u64 its_read_baser(struct its_node *its, struct its_baser *baser)
857{
858 u32 idx = baser - its->tables;
859
Vladimir Murzin0968a612016-11-02 11:54:06 +0000860 return gits_read_baser(its->base + GITS_BASER + (idx << 3));
Shanker Donthineni2d81d422016-06-06 18:17:28 -0500861}
862
863static void its_write_baser(struct its_node *its, struct its_baser *baser,
864 u64 val)
865{
866 u32 idx = baser - its->tables;
867
Vladimir Murzin0968a612016-11-02 11:54:06 +0000868 gits_write_baser(val, its->base + GITS_BASER + (idx << 3));
Shanker Donthineni2d81d422016-06-06 18:17:28 -0500869 baser->val = its_read_baser(its, baser);
870}
871
Shanker Donthineni93473592016-06-06 18:17:30 -0500872static int its_setup_baser(struct its_node *its, struct its_baser *baser,
Shanker Donthineni3faf24e2016-06-06 18:17:32 -0500873 u64 cache, u64 shr, u32 psz, u32 order,
874 bool indirect)
Shanker Donthineni93473592016-06-06 18:17:30 -0500875{
876 u64 val = its_read_baser(its, baser);
877 u64 esz = GITS_BASER_ENTRY_SIZE(val);
878 u64 type = GITS_BASER_TYPE(val);
879 u32 alloc_pages;
880 void *base;
881 u64 tmp;
882
883retry_alloc_baser:
884 alloc_pages = (PAGE_ORDER_TO_SIZE(order) / psz);
885 if (alloc_pages > GITS_BASER_PAGES_MAX) {
886 pr_warn("ITS@%pa: %s too large, reduce ITS pages %u->%u\n",
887 &its->phys_base, its_base_type_string[type],
888 alloc_pages, GITS_BASER_PAGES_MAX);
889 alloc_pages = GITS_BASER_PAGES_MAX;
890 order = get_order(GITS_BASER_PAGES_MAX * psz);
891 }
892
893 base = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, order);
894 if (!base)
895 return -ENOMEM;
896
897retry_baser:
898 val = (virt_to_phys(base) |
899 (type << GITS_BASER_TYPE_SHIFT) |
900 ((esz - 1) << GITS_BASER_ENTRY_SIZE_SHIFT) |
901 ((alloc_pages - 1) << GITS_BASER_PAGES_SHIFT) |
902 cache |
903 shr |
904 GITS_BASER_VALID);
905
Shanker Donthineni3faf24e2016-06-06 18:17:32 -0500906 val |= indirect ? GITS_BASER_INDIRECT : 0x0;
907
Shanker Donthineni93473592016-06-06 18:17:30 -0500908 switch (psz) {
909 case SZ_4K:
910 val |= GITS_BASER_PAGE_SIZE_4K;
911 break;
912 case SZ_16K:
913 val |= GITS_BASER_PAGE_SIZE_16K;
914 break;
915 case SZ_64K:
916 val |= GITS_BASER_PAGE_SIZE_64K;
917 break;
918 }
919
920 its_write_baser(its, baser, val);
921 tmp = baser->val;
922
923 if ((val ^ tmp) & GITS_BASER_SHAREABILITY_MASK) {
924 /*
925 * Shareability didn't stick. Just use
926 * whatever the read reported, which is likely
927 * to be the only thing this redistributor
928 * supports. If that's zero, make it
929 * non-cacheable as well.
930 */
931 shr = tmp & GITS_BASER_SHAREABILITY_MASK;
932 if (!shr) {
933 cache = GITS_BASER_nC;
Vladimir Murzin328191c2016-11-02 11:54:05 +0000934 gic_flush_dcache_to_poc(base, PAGE_ORDER_TO_SIZE(order));
Shanker Donthineni93473592016-06-06 18:17:30 -0500935 }
936 goto retry_baser;
937 }
938
939 if ((val ^ tmp) & GITS_BASER_PAGE_SIZE_MASK) {
940 /*
941 * Page size didn't stick. Let's try a smaller
942 * size and retry. If we reach 4K, then
943 * something is horribly wrong...
944 */
945 free_pages((unsigned long)base, order);
946 baser->base = NULL;
947
948 switch (psz) {
949 case SZ_16K:
950 psz = SZ_4K;
951 goto retry_alloc_baser;
952 case SZ_64K:
953 psz = SZ_16K;
954 goto retry_alloc_baser;
955 }
956 }
957
958 if (val != tmp) {
Vladimir Murzinb11283e2016-11-02 11:54:03 +0000959 pr_err("ITS@%pa: %s doesn't stick: %llx %llx\n",
Shanker Donthineni93473592016-06-06 18:17:30 -0500960 &its->phys_base, its_base_type_string[type],
Vladimir Murzinb11283e2016-11-02 11:54:03 +0000961 val, tmp);
Shanker Donthineni93473592016-06-06 18:17:30 -0500962 free_pages((unsigned long)base, order);
963 return -ENXIO;
964 }
965
966 baser->order = order;
967 baser->base = base;
968 baser->psz = psz;
Shanker Donthineni3faf24e2016-06-06 18:17:32 -0500969 tmp = indirect ? GITS_LVL1_ENTRY_SIZE : esz;
Shanker Donthineni93473592016-06-06 18:17:30 -0500970
Shanker Donthineni3faf24e2016-06-06 18:17:32 -0500971 pr_info("ITS@%pa: allocated %d %s @%lx (%s, esz %d, psz %dK, shr %d)\n",
Vladimir Murzind524eaa2016-11-02 11:54:04 +0000972 &its->phys_base, (int)(PAGE_ORDER_TO_SIZE(order) / (int)tmp),
Shanker Donthineni93473592016-06-06 18:17:30 -0500973 its_base_type_string[type],
974 (unsigned long)virt_to_phys(base),
Shanker Donthineni3faf24e2016-06-06 18:17:32 -0500975 indirect ? "indirect" : "flat", (int)esz,
Shanker Donthineni93473592016-06-06 18:17:30 -0500976 psz / SZ_1K, (int)shr >> GITS_BASER_SHAREABILITY_SHIFT);
977
978 return 0;
979}
980
Shanker Donthineni3faf24e2016-06-06 18:17:32 -0500981static bool its_parse_baser_device(struct its_node *its, struct its_baser *baser,
982 u32 psz, u32 *order)
Shanker Donthineni4b75c452016-06-06 18:17:29 -0500983{
984 u64 esz = GITS_BASER_ENTRY_SIZE(its_read_baser(its, baser));
Shanker Donthineni2fd632a2017-01-25 21:51:41 -0600985 u64 val = GITS_BASER_InnerShareable | GITS_BASER_RaWaWb;
Shanker Donthineni4b75c452016-06-06 18:17:29 -0500986 u32 ids = its->device_ids;
987 u32 new_order = *order;
Shanker Donthineni3faf24e2016-06-06 18:17:32 -0500988 bool indirect = false;
989
990 /* No need to enable Indirection if memory requirement < (psz*2)bytes */
991 if ((esz << ids) > (psz * 2)) {
992 /*
993 * Find out whether hw supports a single or two-level table by
994 * table by reading bit at offset '62' after writing '1' to it.
995 */
996 its_write_baser(its, baser, val | GITS_BASER_INDIRECT);
997 indirect = !!(baser->val & GITS_BASER_INDIRECT);
998
999 if (indirect) {
1000 /*
1001 * The size of the lvl2 table is equal to ITS page size
1002 * which is 'psz'. For computing lvl1 table size,
1003 * subtract ID bits that sparse lvl2 table from 'ids'
1004 * which is reported by ITS hardware times lvl1 table
1005 * entry size.
1006 */
Vladimir Murzind524eaa2016-11-02 11:54:04 +00001007 ids -= ilog2(psz / (int)esz);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05001008 esz = GITS_LVL1_ENTRY_SIZE;
1009 }
1010 }
Shanker Donthineni4b75c452016-06-06 18:17:29 -05001011
1012 /*
1013 * Allocate as many entries as required to fit the
1014 * range of device IDs that the ITS can grok... The ID
1015 * space being incredibly sparse, this results in a
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05001016 * massive waste of memory if two-level device table
1017 * feature is not supported by hardware.
Shanker Donthineni4b75c452016-06-06 18:17:29 -05001018 */
1019 new_order = max_t(u32, get_order(esz << ids), new_order);
1020 if (new_order >= MAX_ORDER) {
1021 new_order = MAX_ORDER - 1;
Vladimir Murzind524eaa2016-11-02 11:54:04 +00001022 ids = ilog2(PAGE_ORDER_TO_SIZE(new_order) / (int)esz);
Shanker Donthineni4b75c452016-06-06 18:17:29 -05001023 pr_warn("ITS@%pa: Device Table too large, reduce ids %u->%u\n",
1024 &its->phys_base, its->device_ids, ids);
1025 }
1026
1027 *order = new_order;
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05001028
1029 return indirect;
Shanker Donthineni4b75c452016-06-06 18:17:29 -05001030}
1031
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001032static void its_free_tables(struct its_node *its)
1033{
1034 int i;
1035
1036 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
Shanker Donthineni1a485f42016-02-01 20:19:44 -06001037 if (its->tables[i].base) {
1038 free_pages((unsigned long)its->tables[i].base,
1039 its->tables[i].order);
1040 its->tables[i].base = NULL;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001041 }
1042 }
1043}
1044
Shanker Donthineni0e0b0f62016-06-06 18:17:31 -05001045static int its_alloc_tables(struct its_node *its)
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001046{
Marc Zyngier589ce5f2016-10-14 15:13:07 +01001047 u64 typer = gic_read_typer(its->base + GITS_TYPER);
Shanker Donthineni93473592016-06-06 18:17:30 -05001048 u32 ids = GITS_TYPER_DEVBITS(typer);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001049 u64 shr = GITS_BASER_InnerShareable;
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06001050 u64 cache = GITS_BASER_RaWaWb;
Shanker Donthineni93473592016-06-06 18:17:30 -05001051 u32 psz = SZ_64K;
1052 int err, i;
Robert Richter94100972015-09-21 22:58:38 +02001053
1054 if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_22375) {
1055 /*
Shanker Donthineni93473592016-06-06 18:17:30 -05001056 * erratum 22375: only alloc 8MB table size
1057 * erratum 24313: ignore memory access type
1058 */
1059 cache = GITS_BASER_nCnB;
1060 ids = 0x14; /* 20 bits, 8MB */
Robert Richter94100972015-09-21 22:58:38 +02001061 }
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001062
Shanker Donthineni466b7d12016-03-09 22:10:49 -06001063 its->device_ids = ids;
1064
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001065 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
Shanker Donthineni2d81d422016-06-06 18:17:28 -05001066 struct its_baser *baser = its->tables + i;
1067 u64 val = its_read_baser(its, baser);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001068 u64 type = GITS_BASER_TYPE(val);
Shanker Donthineni93473592016-06-06 18:17:30 -05001069 u32 order = get_order(psz);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05001070 bool indirect = false;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001071
1072 if (type == GITS_BASER_TYPE_NONE)
1073 continue;
1074
Shanker Donthineni4b75c452016-06-06 18:17:29 -05001075 if (type == GITS_BASER_TYPE_DEVICE)
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05001076 indirect = its_parse_baser_device(its, baser, psz, &order);
Marc Zyngierf54b97e2015-03-06 16:37:41 +00001077
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05001078 err = its_setup_baser(its, baser, cache, shr, psz, order, indirect);
Shanker Donthineni93473592016-06-06 18:17:30 -05001079 if (err < 0) {
1080 its_free_tables(its);
1081 return err;
Robert Richter30f21362015-09-21 22:58:34 +02001082 }
1083
Shanker Donthineni93473592016-06-06 18:17:30 -05001084 /* Update settings which will be used for next BASERn */
1085 psz = baser->psz;
1086 cache = baser->val & GITS_BASER_CACHEABILITY_MASK;
1087 shr = baser->val & GITS_BASER_SHAREABILITY_MASK;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001088 }
1089
1090 return 0;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001091}
1092
1093static int its_alloc_collections(struct its_node *its)
1094{
1095 its->collections = kzalloc(nr_cpu_ids * sizeof(*its->collections),
1096 GFP_KERNEL);
1097 if (!its->collections)
1098 return -ENOMEM;
1099
1100 return 0;
1101}
1102
1103static void its_cpu_init_lpis(void)
1104{
1105 void __iomem *rbase = gic_data_rdist_rd_base();
1106 struct page *pend_page;
1107 u64 val, tmp;
1108
1109 /* If we didn't allocate the pending table yet, do it now */
1110 pend_page = gic_data_rdist()->pend_page;
1111 if (!pend_page) {
1112 phys_addr_t paddr;
1113 /*
1114 * The pending pages have to be at least 64kB aligned,
1115 * hence the 'max(LPI_PENDBASE_SZ, SZ_64K)' below.
1116 */
1117 pend_page = alloc_pages(GFP_NOWAIT | __GFP_ZERO,
Shanker Donthineni6c31e122017-06-22 18:19:14 -05001118 get_order(max_t(u32, LPI_PENDBASE_SZ, SZ_64K)));
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001119 if (!pend_page) {
1120 pr_err("Failed to allocate PENDBASE for CPU%d\n",
1121 smp_processor_id());
1122 return;
1123 }
1124
1125 /* Make sure the GIC will observe the zero-ed page */
Vladimir Murzin328191c2016-11-02 11:54:05 +00001126 gic_flush_dcache_to_poc(page_address(pend_page), LPI_PENDBASE_SZ);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001127
1128 paddr = page_to_phys(pend_page);
1129 pr_info("CPU%d: using LPI pending table @%pa\n",
1130 smp_processor_id(), &paddr);
1131 gic_data_rdist()->pend_page = pend_page;
1132 }
1133
1134 /* Disable LPIs */
1135 val = readl_relaxed(rbase + GICR_CTLR);
1136 val &= ~GICR_CTLR_ENABLE_LPIS;
1137 writel_relaxed(val, rbase + GICR_CTLR);
1138
1139 /*
1140 * Make sure any change to the table is observable by the GIC.
1141 */
1142 dsb(sy);
1143
1144 /* set PROPBASE */
1145 val = (page_to_phys(gic_rdists->prop_page) |
1146 GICR_PROPBASER_InnerShareable |
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06001147 GICR_PROPBASER_RaWaWb |
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001148 ((LPI_NRBITS - 1) & GICR_PROPBASER_IDBITS_MASK));
1149
Vladimir Murzin0968a612016-11-02 11:54:06 +00001150 gicr_write_propbaser(val, rbase + GICR_PROPBASER);
1151 tmp = gicr_read_propbaser(rbase + GICR_PROPBASER);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001152
1153 if ((tmp ^ val) & GICR_PROPBASER_SHAREABILITY_MASK) {
Marc Zyngier241a3862015-03-27 14:15:05 +00001154 if (!(tmp & GICR_PROPBASER_SHAREABILITY_MASK)) {
1155 /*
1156 * The HW reports non-shareable, we must
1157 * remove the cacheability attributes as
1158 * well.
1159 */
1160 val &= ~(GICR_PROPBASER_SHAREABILITY_MASK |
1161 GICR_PROPBASER_CACHEABILITY_MASK);
1162 val |= GICR_PROPBASER_nC;
Vladimir Murzin0968a612016-11-02 11:54:06 +00001163 gicr_write_propbaser(val, rbase + GICR_PROPBASER);
Marc Zyngier241a3862015-03-27 14:15:05 +00001164 }
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001165 pr_info_once("GIC: using cache flushing for LPI property table\n");
1166 gic_rdists->flags |= RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING;
1167 }
1168
1169 /* set PENDBASE */
1170 val = (page_to_phys(pend_page) |
Marc Zyngier4ad3e362015-03-27 14:15:04 +00001171 GICR_PENDBASER_InnerShareable |
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06001172 GICR_PENDBASER_RaWaWb);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001173
Vladimir Murzin0968a612016-11-02 11:54:06 +00001174 gicr_write_pendbaser(val, rbase + GICR_PENDBASER);
1175 tmp = gicr_read_pendbaser(rbase + GICR_PENDBASER);
Marc Zyngier241a3862015-03-27 14:15:05 +00001176
1177 if (!(tmp & GICR_PENDBASER_SHAREABILITY_MASK)) {
1178 /*
1179 * The HW reports non-shareable, we must remove the
1180 * cacheability attributes as well.
1181 */
1182 val &= ~(GICR_PENDBASER_SHAREABILITY_MASK |
1183 GICR_PENDBASER_CACHEABILITY_MASK);
1184 val |= GICR_PENDBASER_nC;
Vladimir Murzin0968a612016-11-02 11:54:06 +00001185 gicr_write_pendbaser(val, rbase + GICR_PENDBASER);
Marc Zyngier241a3862015-03-27 14:15:05 +00001186 }
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001187
1188 /* Enable LPIs */
1189 val = readl_relaxed(rbase + GICR_CTLR);
1190 val |= GICR_CTLR_ENABLE_LPIS;
1191 writel_relaxed(val, rbase + GICR_CTLR);
1192
1193 /* Make sure the GIC has seen the above */
1194 dsb(sy);
1195}
1196
1197static void its_cpu_init_collection(void)
1198{
1199 struct its_node *its;
1200 int cpu;
1201
1202 spin_lock(&its_lock);
1203 cpu = smp_processor_id();
1204
1205 list_for_each_entry(its, &its_nodes, entry) {
1206 u64 target;
1207
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02001208 /* avoid cross node collections and its mapping */
1209 if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) {
1210 struct device_node *cpu_node;
1211
1212 cpu_node = of_get_cpu_node(cpu, NULL);
1213 if (its->numa_node != NUMA_NO_NODE &&
1214 its->numa_node != of_node_to_nid(cpu_node))
1215 continue;
1216 }
1217
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001218 /*
1219 * We now have to bind each collection to its target
1220 * redistributor.
1221 */
Marc Zyngier589ce5f2016-10-14 15:13:07 +01001222 if (gic_read_typer(its->base + GITS_TYPER) & GITS_TYPER_PTA) {
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001223 /*
1224 * This ITS wants the physical address of the
1225 * redistributor.
1226 */
1227 target = gic_data_rdist()->phys_base;
1228 } else {
1229 /*
1230 * This ITS wants a linear CPU number.
1231 */
Marc Zyngier589ce5f2016-10-14 15:13:07 +01001232 target = gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER);
Marc Zyngier263fcd32015-03-27 14:15:02 +00001233 target = GICR_TYPER_CPU_NUMBER(target) << 16;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00001234 }
1235
1236 /* Perform collection mapping */
1237 its->collections[cpu].target_address = target;
1238 its->collections[cpu].col_id = cpu;
1239
1240 its_send_mapc(its, &its->collections[cpu], 1);
1241 its_send_invall(its, &its->collections[cpu]);
1242 }
1243
1244 spin_unlock(&its_lock);
1245}
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001246
1247static struct its_device *its_find_device(struct its_node *its, u32 dev_id)
1248{
1249 struct its_device *its_dev = NULL, *tmp;
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00001250 unsigned long flags;
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001251
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00001252 raw_spin_lock_irqsave(&its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001253
1254 list_for_each_entry(tmp, &its->its_device_list, entry) {
1255 if (tmp->device_id == dev_id) {
1256 its_dev = tmp;
1257 break;
1258 }
1259 }
1260
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00001261 raw_spin_unlock_irqrestore(&its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001262
1263 return its_dev;
1264}
1265
Shanker Donthineni466b7d12016-03-09 22:10:49 -06001266static struct its_baser *its_get_baser(struct its_node *its, u32 type)
1267{
1268 int i;
1269
1270 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
1271 if (GITS_BASER_TYPE(its->tables[i].val) == type)
1272 return &its->tables[i];
1273 }
1274
1275 return NULL;
1276}
1277
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05001278static bool its_alloc_device_table(struct its_node *its, u32 dev_id)
1279{
1280 struct its_baser *baser;
1281 struct page *page;
1282 u32 esz, idx;
1283 __le64 *table;
1284
1285 baser = its_get_baser(its, GITS_BASER_TYPE_DEVICE);
1286
1287 /* Don't allow device id that exceeds ITS hardware limit */
1288 if (!baser)
1289 return (ilog2(dev_id) < its->device_ids);
1290
1291 /* Don't allow device id that exceeds single, flat table limit */
1292 esz = GITS_BASER_ENTRY_SIZE(baser->val);
1293 if (!(baser->val & GITS_BASER_INDIRECT))
1294 return (dev_id < (PAGE_ORDER_TO_SIZE(baser->order) / esz));
1295
1296 /* Compute 1st level table index & check if that exceeds table limit */
1297 idx = dev_id >> ilog2(baser->psz / esz);
1298 if (idx >= (PAGE_ORDER_TO_SIZE(baser->order) / GITS_LVL1_ENTRY_SIZE))
1299 return false;
1300
1301 table = baser->base;
1302
1303 /* Allocate memory for 2nd level table */
1304 if (!table[idx]) {
1305 page = alloc_pages(GFP_KERNEL | __GFP_ZERO, get_order(baser->psz));
1306 if (!page)
1307 return false;
1308
1309 /* Flush Lvl2 table to PoC if hw doesn't support coherency */
1310 if (!(baser->val & GITS_BASER_SHAREABILITY_MASK))
Vladimir Murzin328191c2016-11-02 11:54:05 +00001311 gic_flush_dcache_to_poc(page_address(page), baser->psz);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05001312
1313 table[idx] = cpu_to_le64(page_to_phys(page) | GITS_BASER_VALID);
1314
1315 /* Flush Lvl1 entry to PoC if hw doesn't support coherency */
1316 if (!(baser->val & GITS_BASER_SHAREABILITY_MASK))
Vladimir Murzin328191c2016-11-02 11:54:05 +00001317 gic_flush_dcache_to_poc(table + idx, GITS_LVL1_ENTRY_SIZE);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05001318
1319 /* Ensure updated table contents are visible to ITS hardware */
1320 dsb(sy);
1321 }
1322
1323 return true;
1324}
1325
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001326static struct its_device *its_create_device(struct its_node *its, u32 dev_id,
1327 int nvecs)
1328{
1329 struct its_device *dev;
1330 unsigned long *lpi_map;
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00001331 unsigned long flags;
Marc Zyngier591e5be2015-07-17 10:46:42 +01001332 u16 *col_map = NULL;
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001333 void *itt;
1334 int lpi_base;
1335 int nr_lpis;
Marc Zyngierc8481262014-12-12 10:51:24 +00001336 int nr_ites;
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001337 int sz;
1338
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05001339 if (!its_alloc_device_table(its, dev_id))
Shanker Donthineni466b7d12016-03-09 22:10:49 -06001340 return NULL;
1341
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001342 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Marc Zyngierc8481262014-12-12 10:51:24 +00001343 /*
1344 * At least one bit of EventID is being used, hence a minimum
1345 * of two entries. No, the architecture doesn't let you
1346 * express an ITT with a single entry.
1347 */
Will Deacon96555c42014-12-17 14:11:09 +00001348 nr_ites = max(2UL, roundup_pow_of_two(nvecs));
Marc Zyngierc8481262014-12-12 10:51:24 +00001349 sz = nr_ites * its->ite_size;
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001350 sz = max(sz, ITS_ITT_ALIGN) + ITS_ITT_ALIGN - 1;
Yun Wu6c834122015-03-06 16:37:46 +00001351 itt = kzalloc(sz, GFP_KERNEL);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001352 lpi_map = its_lpi_alloc_chunks(nvecs, &lpi_base, &nr_lpis);
Marc Zyngier591e5be2015-07-17 10:46:42 +01001353 if (lpi_map)
1354 col_map = kzalloc(sizeof(*col_map) * nr_lpis, GFP_KERNEL);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001355
Marc Zyngier591e5be2015-07-17 10:46:42 +01001356 if (!dev || !itt || !lpi_map || !col_map) {
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001357 kfree(dev);
1358 kfree(itt);
1359 kfree(lpi_map);
Marc Zyngier591e5be2015-07-17 10:46:42 +01001360 kfree(col_map);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001361 return NULL;
1362 }
1363
Vladimir Murzin328191c2016-11-02 11:54:05 +00001364 gic_flush_dcache_to_poc(itt, sz);
Marc Zyngier5a9a8912015-09-13 12:14:32 +01001365
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001366 dev->its = its;
1367 dev->itt = itt;
Marc Zyngierc8481262014-12-12 10:51:24 +00001368 dev->nr_ites = nr_ites;
Marc Zyngier591e5be2015-07-17 10:46:42 +01001369 dev->event_map.lpi_map = lpi_map;
1370 dev->event_map.col_map = col_map;
1371 dev->event_map.lpi_base = lpi_base;
1372 dev->event_map.nr_lpis = nr_lpis;
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001373 dev->device_id = dev_id;
1374 INIT_LIST_HEAD(&dev->entry);
1375
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00001376 raw_spin_lock_irqsave(&its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001377 list_add(&dev->entry, &its->its_device_list);
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00001378 raw_spin_unlock_irqrestore(&its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001379
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001380 /* Map device to its ITT */
1381 its_send_mapd(dev, 1);
1382
1383 return dev;
1384}
1385
1386static void its_free_device(struct its_device *its_dev)
1387{
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00001388 unsigned long flags;
1389
1390 raw_spin_lock_irqsave(&its_dev->its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001391 list_del(&its_dev->entry);
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00001392 raw_spin_unlock_irqrestore(&its_dev->its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00001393 kfree(its_dev->itt);
1394 kfree(its_dev);
1395}
Marc Zyngierb48ac832014-11-24 14:35:16 +00001396
1397static int its_alloc_device_irq(struct its_device *dev, irq_hw_number_t *hwirq)
1398{
1399 int idx;
1400
Marc Zyngier591e5be2015-07-17 10:46:42 +01001401 idx = find_first_zero_bit(dev->event_map.lpi_map,
1402 dev->event_map.nr_lpis);
1403 if (idx == dev->event_map.nr_lpis)
Marc Zyngierb48ac832014-11-24 14:35:16 +00001404 return -ENOSPC;
1405
Marc Zyngier591e5be2015-07-17 10:46:42 +01001406 *hwirq = dev->event_map.lpi_base + idx;
1407 set_bit(idx, dev->event_map.lpi_map);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001408
Marc Zyngierb48ac832014-11-24 14:35:16 +00001409 return 0;
1410}
1411
Marc Zyngier54456db2015-07-28 14:46:21 +01001412static int its_msi_prepare(struct irq_domain *domain, struct device *dev,
1413 int nvec, msi_alloc_info_t *info)
Marc Zyngiere8137f42015-03-06 16:37:42 +00001414{
Marc Zyngierb48ac832014-11-24 14:35:16 +00001415 struct its_node *its;
Marc Zyngierb48ac832014-11-24 14:35:16 +00001416 struct its_device *its_dev;
Marc Zyngier54456db2015-07-28 14:46:21 +01001417 struct msi_domain_info *msi_info;
1418 u32 dev_id;
Marc Zyngierb48ac832014-11-24 14:35:16 +00001419
Marc Zyngier54456db2015-07-28 14:46:21 +01001420 /*
1421 * We ignore "dev" entierely, and rely on the dev_id that has
1422 * been passed via the scratchpad. This limits this domain's
1423 * usefulness to upper layers that definitely know that they
1424 * are built on top of the ITS.
1425 */
1426 dev_id = info->scratchpad[0].ul;
1427
1428 msi_info = msi_get_domain_info(domain);
1429 its = msi_info->data;
1430
Marc Zyngierf1304202015-07-28 14:46:18 +01001431 its_dev = its_find_device(its, dev_id);
Marc Zyngiere8137f42015-03-06 16:37:42 +00001432 if (its_dev) {
1433 /*
1434 * We already have seen this ID, probably through
1435 * another alias (PCI bridge of some sort). No need to
1436 * create the device.
1437 */
Marc Zyngierf1304202015-07-28 14:46:18 +01001438 pr_debug("Reusing ITT for devID %x\n", dev_id);
Marc Zyngiere8137f42015-03-06 16:37:42 +00001439 goto out;
1440 }
Marc Zyngierb48ac832014-11-24 14:35:16 +00001441
Marc Zyngierf1304202015-07-28 14:46:18 +01001442 its_dev = its_create_device(its, dev_id, nvec);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001443 if (!its_dev)
1444 return -ENOMEM;
1445
Marc Zyngierf1304202015-07-28 14:46:18 +01001446 pr_debug("ITT %d entries, %d bits\n", nvec, ilog2(nvec));
Marc Zyngiere8137f42015-03-06 16:37:42 +00001447out:
Marc Zyngierb48ac832014-11-24 14:35:16 +00001448 info->scratchpad[0].ptr = its_dev;
Marc Zyngierb48ac832014-11-24 14:35:16 +00001449 return 0;
1450}
1451
Marc Zyngier54456db2015-07-28 14:46:21 +01001452static struct msi_domain_ops its_msi_domain_ops = {
1453 .msi_prepare = its_msi_prepare,
1454};
1455
Marc Zyngierb48ac832014-11-24 14:35:16 +00001456static int its_irq_gic_domain_alloc(struct irq_domain *domain,
1457 unsigned int virq,
1458 irq_hw_number_t hwirq)
1459{
Marc Zyngierf833f572015-10-13 12:51:33 +01001460 struct irq_fwspec fwspec;
Marc Zyngierb48ac832014-11-24 14:35:16 +00001461
Marc Zyngierf833f572015-10-13 12:51:33 +01001462 if (irq_domain_get_of_node(domain->parent)) {
1463 fwspec.fwnode = domain->parent->fwnode;
1464 fwspec.param_count = 3;
1465 fwspec.param[0] = GIC_IRQ_TYPE_LPI;
1466 fwspec.param[1] = hwirq;
1467 fwspec.param[2] = IRQ_TYPE_EDGE_RISING;
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02001468 } else if (is_fwnode_irqchip(domain->parent->fwnode)) {
1469 fwspec.fwnode = domain->parent->fwnode;
1470 fwspec.param_count = 2;
1471 fwspec.param[0] = hwirq;
1472 fwspec.param[1] = IRQ_TYPE_EDGE_RISING;
Marc Zyngierf833f572015-10-13 12:51:33 +01001473 } else {
1474 return -EINVAL;
1475 }
Marc Zyngierb48ac832014-11-24 14:35:16 +00001476
Marc Zyngierf833f572015-10-13 12:51:33 +01001477 return irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001478}
1479
1480static int its_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
1481 unsigned int nr_irqs, void *args)
1482{
1483 msi_alloc_info_t *info = args;
1484 struct its_device *its_dev = info->scratchpad[0].ptr;
1485 irq_hw_number_t hwirq;
1486 int err;
1487 int i;
1488
1489 for (i = 0; i < nr_irqs; i++) {
1490 err = its_alloc_device_irq(its_dev, &hwirq);
1491 if (err)
1492 return err;
1493
1494 err = its_irq_gic_domain_alloc(domain, virq + i, hwirq);
1495 if (err)
1496 return err;
1497
1498 irq_domain_set_hwirq_and_chip(domain, virq + i,
1499 hwirq, &its_irq_chip, its_dev);
Marc Zyngierf1304202015-07-28 14:46:18 +01001500 pr_debug("ID:%d pID:%d vID:%d\n",
1501 (int)(hwirq - its_dev->event_map.lpi_base),
1502 (int) hwirq, virq + i);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001503 }
1504
1505 return 0;
1506}
1507
Marc Zyngieraca268d2014-12-12 10:51:23 +00001508static void its_irq_domain_activate(struct irq_domain *domain,
1509 struct irq_data *d)
1510{
1511 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1512 u32 event = its_get_event_id(d);
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02001513 const struct cpumask *cpu_mask = cpu_online_mask;
1514
1515 /* get the cpu_mask of local node */
1516 if (its_dev->its->numa_node >= 0)
1517 cpu_mask = cpumask_of_node(its_dev->its->numa_node);
Marc Zyngieraca268d2014-12-12 10:51:23 +00001518
Marc Zyngier591e5be2015-07-17 10:46:42 +01001519 /* Bind the LPI to the first possible CPU */
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02001520 its_dev->event_map.col_map[event] = cpumask_first(cpu_mask);
Marc Zyngier591e5be2015-07-17 10:46:42 +01001521
Marc Zyngieraca268d2014-12-12 10:51:23 +00001522 /* Map the GIC IRQ and event to the device */
Marc Zyngier6a25ad32016-12-20 15:52:26 +00001523 its_send_mapti(its_dev, d->hwirq, event);
Marc Zyngieraca268d2014-12-12 10:51:23 +00001524}
1525
1526static void its_irq_domain_deactivate(struct irq_domain *domain,
1527 struct irq_data *d)
1528{
1529 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1530 u32 event = its_get_event_id(d);
1531
1532 /* Stop the delivery of interrupts */
1533 its_send_discard(its_dev, event);
1534}
1535
Marc Zyngierb48ac832014-11-24 14:35:16 +00001536static void its_irq_domain_free(struct irq_domain *domain, unsigned int virq,
1537 unsigned int nr_irqs)
1538{
1539 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
1540 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1541 int i;
1542
1543 for (i = 0; i < nr_irqs; i++) {
1544 struct irq_data *data = irq_domain_get_irq_data(domain,
1545 virq + i);
Marc Zyngieraca268d2014-12-12 10:51:23 +00001546 u32 event = its_get_event_id(data);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001547
1548 /* Mark interrupt index as unused */
Marc Zyngier591e5be2015-07-17 10:46:42 +01001549 clear_bit(event, its_dev->event_map.lpi_map);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001550
1551 /* Nuke the entry in the domain */
Marc Zyngier2da39942014-12-12 10:51:22 +00001552 irq_domain_reset_irq_data(data);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001553 }
1554
1555 /* If all interrupts have been freed, start mopping the floor */
Marc Zyngier591e5be2015-07-17 10:46:42 +01001556 if (bitmap_empty(its_dev->event_map.lpi_map,
1557 its_dev->event_map.nr_lpis)) {
1558 its_lpi_free(&its_dev->event_map);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001559
1560 /* Unmap device/itt */
1561 its_send_mapd(its_dev, 0);
1562 its_free_device(its_dev);
1563 }
1564
1565 irq_domain_free_irqs_parent(domain, virq, nr_irqs);
1566}
1567
1568static const struct irq_domain_ops its_domain_ops = {
1569 .alloc = its_irq_domain_alloc,
1570 .free = its_irq_domain_free,
Marc Zyngieraca268d2014-12-12 10:51:23 +00001571 .activate = its_irq_domain_activate,
1572 .deactivate = its_irq_domain_deactivate,
Marc Zyngierb48ac832014-11-24 14:35:16 +00001573};
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001574
Yun Wu4559fbb2015-03-06 16:37:50 +00001575static int its_force_quiescent(void __iomem *base)
1576{
1577 u32 count = 1000000; /* 1s */
1578 u32 val;
1579
1580 val = readl_relaxed(base + GITS_CTLR);
David Daney7611da82016-08-18 15:41:58 -07001581 /*
1582 * GIC architecture specification requires the ITS to be both
1583 * disabled and quiescent for writes to GITS_BASER<n> or
1584 * GITS_CBASER to not have UNPREDICTABLE results.
1585 */
1586 if ((val & GITS_CTLR_QUIESCENT) && !(val & GITS_CTLR_ENABLE))
Yun Wu4559fbb2015-03-06 16:37:50 +00001587 return 0;
1588
1589 /* Disable the generation of all interrupts to this ITS */
1590 val &= ~GITS_CTLR_ENABLE;
1591 writel_relaxed(val, base + GITS_CTLR);
1592
1593 /* Poll GITS_CTLR and wait until ITS becomes quiescent */
1594 while (1) {
1595 val = readl_relaxed(base + GITS_CTLR);
1596 if (val & GITS_CTLR_QUIESCENT)
1597 return 0;
1598
1599 count--;
1600 if (!count)
1601 return -EBUSY;
1602
1603 cpu_relax();
1604 udelay(1);
1605 }
1606}
1607
Robert Richter94100972015-09-21 22:58:38 +02001608static void __maybe_unused its_enable_quirk_cavium_22375(void *data)
1609{
1610 struct its_node *its = data;
1611
1612 its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_22375;
1613}
1614
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02001615static void __maybe_unused its_enable_quirk_cavium_23144(void *data)
1616{
1617 struct its_node *its = data;
1618
1619 its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_23144;
1620}
1621
Shanker Donthineni90922a22017-03-07 08:20:38 -06001622static void __maybe_unused its_enable_quirk_qdf2400_e0065(void *data)
1623{
1624 struct its_node *its = data;
1625
1626 /* On QDF2400, the size of the ITE is 16Bytes */
1627 its->ite_size = 16;
1628}
1629
Robert Richter67510cc2015-09-21 22:58:37 +02001630static const struct gic_quirk its_quirks[] = {
Robert Richter94100972015-09-21 22:58:38 +02001631#ifdef CONFIG_CAVIUM_ERRATUM_22375
1632 {
1633 .desc = "ITS: Cavium errata 22375, 24313",
1634 .iidr = 0xa100034c, /* ThunderX pass 1.x */
1635 .mask = 0xffff0fff,
1636 .init = its_enable_quirk_cavium_22375,
1637 },
1638#endif
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02001639#ifdef CONFIG_CAVIUM_ERRATUM_23144
1640 {
1641 .desc = "ITS: Cavium erratum 23144",
1642 .iidr = 0xa100034c, /* ThunderX pass 1.x */
1643 .mask = 0xffff0fff,
1644 .init = its_enable_quirk_cavium_23144,
1645 },
1646#endif
Shanker Donthineni90922a22017-03-07 08:20:38 -06001647#ifdef CONFIG_QCOM_QDF2400_ERRATUM_0065
1648 {
1649 .desc = "ITS: QDF2400 erratum 0065",
1650 .iidr = 0x00001070, /* QDF2400 ITS rev 1.x */
1651 .mask = 0xffffffff,
1652 .init = its_enable_quirk_qdf2400_e0065,
1653 },
1654#endif
Robert Richter67510cc2015-09-21 22:58:37 +02001655 {
1656 }
1657};
1658
1659static void its_enable_quirks(struct its_node *its)
1660{
1661 u32 iidr = readl_relaxed(its->base + GITS_IIDR);
1662
1663 gic_enable_quirks(iidr, its_quirks, its);
1664}
1665
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001666static int its_init_domain(struct fwnode_handle *handle, struct its_node *its)
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02001667{
1668 struct irq_domain *inner_domain;
1669 struct msi_domain_info *info;
1670
1671 info = kzalloc(sizeof(*info), GFP_KERNEL);
1672 if (!info)
1673 return -ENOMEM;
1674
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001675 inner_domain = irq_domain_create_tree(handle, &its_domain_ops, its);
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02001676 if (!inner_domain) {
1677 kfree(info);
1678 return -ENOMEM;
1679 }
1680
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001681 inner_domain->parent = its_parent;
Marc Zyngier96f0d932017-06-22 11:42:50 +01001682 irq_domain_update_bus_token(inner_domain, DOMAIN_BUS_NEXUS);
Eric Auger59768522017-01-19 20:58:00 +00001683 inner_domain->flags |= IRQ_DOMAIN_FLAG_MSI_REMAP;
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02001684 info->ops = &its_msi_domain_ops;
1685 info->data = its;
1686 inner_domain->host_data = info;
1687
1688 return 0;
1689}
1690
Marc Zyngier3dfa5762016-12-19 17:25:54 +00001691static int __init its_compute_its_list_map(struct resource *res,
1692 void __iomem *its_base)
1693{
1694 int its_number;
1695 u32 ctlr;
1696
1697 /*
1698 * This is assumed to be done early enough that we're
1699 * guaranteed to be single-threaded, hence no
1700 * locking. Should this change, we should address
1701 * this.
1702 */
1703 its_number = find_first_zero_bit(&its_list_map, ITS_LIST_MAX);
1704 if (its_number >= ITS_LIST_MAX) {
1705 pr_err("ITS@%pa: No ITSList entry available!\n",
1706 &res->start);
1707 return -EINVAL;
1708 }
1709
1710 ctlr = readl_relaxed(its_base + GITS_CTLR);
1711 ctlr &= ~GITS_CTLR_ITS_NUMBER;
1712 ctlr |= its_number << GITS_CTLR_ITS_NUMBER_SHIFT;
1713 writel_relaxed(ctlr, its_base + GITS_CTLR);
1714 ctlr = readl_relaxed(its_base + GITS_CTLR);
1715 if ((ctlr & GITS_CTLR_ITS_NUMBER) != (its_number << GITS_CTLR_ITS_NUMBER_SHIFT)) {
1716 its_number = ctlr & GITS_CTLR_ITS_NUMBER;
1717 its_number >>= GITS_CTLR_ITS_NUMBER_SHIFT;
1718 }
1719
1720 if (test_and_set_bit(its_number, &its_list_map)) {
1721 pr_err("ITS@%pa: Duplicate ITSList entry %d\n",
1722 &res->start, its_number);
1723 return -EINVAL;
1724 }
1725
1726 return its_number;
1727}
1728
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001729static int __init its_probe_one(struct resource *res,
1730 struct fwnode_handle *handle, int numa_node)
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001731{
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001732 struct its_node *its;
1733 void __iomem *its_base;
Marc Zyngier3dfa5762016-12-19 17:25:54 +00001734 u32 val, ctlr;
1735 u64 baser, tmp, typer;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001736 int err;
1737
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001738 its_base = ioremap(res->start, resource_size(res));
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001739 if (!its_base) {
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001740 pr_warn("ITS@%pa: Unable to map ITS registers\n", &res->start);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001741 return -ENOMEM;
1742 }
1743
1744 val = readl_relaxed(its_base + GITS_PIDR2) & GIC_PIDR2_ARCH_MASK;
1745 if (val != 0x30 && val != 0x40) {
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001746 pr_warn("ITS@%pa: No ITS detected, giving up\n", &res->start);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001747 err = -ENODEV;
1748 goto out_unmap;
1749 }
1750
Yun Wu4559fbb2015-03-06 16:37:50 +00001751 err = its_force_quiescent(its_base);
1752 if (err) {
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001753 pr_warn("ITS@%pa: Failed to quiesce, giving up\n", &res->start);
Yun Wu4559fbb2015-03-06 16:37:50 +00001754 goto out_unmap;
1755 }
1756
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001757 pr_info("ITS %pR\n", res);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001758
1759 its = kzalloc(sizeof(*its), GFP_KERNEL);
1760 if (!its) {
1761 err = -ENOMEM;
1762 goto out_unmap;
1763 }
1764
1765 raw_spin_lock_init(&its->lock);
1766 INIT_LIST_HEAD(&its->entry);
1767 INIT_LIST_HEAD(&its->its_device_list);
Marc Zyngier3dfa5762016-12-19 17:25:54 +00001768 typer = gic_read_typer(its_base + GITS_TYPER);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001769 its->base = its_base;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001770 its->phys_base = res->start;
Marc Zyngier3dfa5762016-12-19 17:25:54 +00001771 its->ite_size = GITS_TYPER_ITT_ENTRY_SIZE(typer);
1772 its->is_v4 = !!(typer & GITS_TYPER_VLPIS);
1773 if (its->is_v4) {
1774 if (!(typer & GITS_TYPER_VMOVP)) {
1775 err = its_compute_its_list_map(res, its_base);
1776 if (err < 0)
1777 goto out_free_its;
1778
1779 pr_info("ITS@%pa: Using ITS number %d\n",
1780 &res->start, err);
1781 } else {
1782 pr_info("ITS@%pa: Single VMOVP capable\n", &res->start);
1783 }
1784 }
1785
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001786 its->numa_node = numa_node;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001787
Robert Richter5bc13c22017-02-01 18:38:25 +01001788 its->cmd_base = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
1789 get_order(ITS_CMD_QUEUE_SZ));
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001790 if (!its->cmd_base) {
1791 err = -ENOMEM;
1792 goto out_free_its;
1793 }
1794 its->cmd_write = its->cmd_base;
1795
Robert Richter67510cc2015-09-21 22:58:37 +02001796 its_enable_quirks(its);
1797
Shanker Donthineni0e0b0f62016-06-06 18:17:31 -05001798 err = its_alloc_tables(its);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001799 if (err)
1800 goto out_free_cmd;
1801
1802 err = its_alloc_collections(its);
1803 if (err)
1804 goto out_free_tables;
1805
1806 baser = (virt_to_phys(its->cmd_base) |
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06001807 GITS_CBASER_RaWaWb |
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001808 GITS_CBASER_InnerShareable |
1809 (ITS_CMD_QUEUE_SZ / SZ_4K - 1) |
1810 GITS_CBASER_VALID);
1811
Vladimir Murzin0968a612016-11-02 11:54:06 +00001812 gits_write_cbaser(baser, its->base + GITS_CBASER);
1813 tmp = gits_read_cbaser(its->base + GITS_CBASER);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001814
Marc Zyngier4ad3e362015-03-27 14:15:04 +00001815 if ((tmp ^ baser) & GITS_CBASER_SHAREABILITY_MASK) {
Marc Zyngier241a3862015-03-27 14:15:05 +00001816 if (!(tmp & GITS_CBASER_SHAREABILITY_MASK)) {
1817 /*
1818 * The HW reports non-shareable, we must
1819 * remove the cacheability attributes as
1820 * well.
1821 */
1822 baser &= ~(GITS_CBASER_SHAREABILITY_MASK |
1823 GITS_CBASER_CACHEABILITY_MASK);
1824 baser |= GITS_CBASER_nC;
Vladimir Murzin0968a612016-11-02 11:54:06 +00001825 gits_write_cbaser(baser, its->base + GITS_CBASER);
Marc Zyngier241a3862015-03-27 14:15:05 +00001826 }
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001827 pr_info("ITS: using cache flushing for cmd queue\n");
1828 its->flags |= ITS_FLAGS_CMDQ_NEEDS_FLUSHING;
1829 }
1830
Vladimir Murzin0968a612016-11-02 11:54:06 +00001831 gits_write_cwriter(0, its->base + GITS_CWRITER);
Marc Zyngier3dfa5762016-12-19 17:25:54 +00001832 ctlr = readl_relaxed(its->base + GITS_CTLR);
1833 writel_relaxed(ctlr | GITS_CTLR_ENABLE, its->base + GITS_CTLR);
Marc Zyngier241a3862015-03-27 14:15:05 +00001834
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001835 err = its_init_domain(handle, its);
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02001836 if (err)
1837 goto out_free_tables;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001838
1839 spin_lock(&its_lock);
1840 list_add(&its->entry, &its_nodes);
1841 spin_unlock(&its_lock);
1842
1843 return 0;
1844
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001845out_free_tables:
1846 its_free_tables(its);
1847out_free_cmd:
Robert Richter5bc13c22017-02-01 18:38:25 +01001848 free_pages((unsigned long)its->cmd_base, get_order(ITS_CMD_QUEUE_SZ));
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001849out_free_its:
1850 kfree(its);
1851out_unmap:
1852 iounmap(its_base);
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001853 pr_err("ITS@%pa: failed probing (%d)\n", &res->start, err);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001854 return err;
1855}
1856
1857static bool gic_rdists_supports_plpis(void)
1858{
Marc Zyngier589ce5f2016-10-14 15:13:07 +01001859 return !!(gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER) & GICR_TYPER_PLPIS);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001860}
1861
1862int its_cpu_init(void)
1863{
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001864 if (!list_empty(&its_nodes)) {
Vladimir Murzin16acae72015-03-06 16:37:40 +00001865 if (!gic_rdists_supports_plpis()) {
1866 pr_info("CPU%d: LPIs not supported\n", smp_processor_id());
1867 return -ENXIO;
1868 }
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001869 its_cpu_init_lpis();
1870 its_cpu_init_collection();
1871 }
1872
1873 return 0;
1874}
1875
Arvind Yadav935bba72017-06-22 16:05:30 +05301876static const struct of_device_id its_device_id[] = {
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001877 { .compatible = "arm,gic-v3-its", },
1878 {},
1879};
1880
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001881static int __init its_of_probe(struct device_node *node)
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001882{
1883 struct device_node *np;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001884 struct resource res;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001885
1886 for (np = of_find_matching_node(node, its_device_id); np;
1887 np = of_find_matching_node(np, its_device_id)) {
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02001888 if (!of_property_read_bool(np, "msi-controller")) {
Rob Herringe81f54c2017-07-18 16:43:10 -05001889 pr_warn("%pOF: no msi-controller property, ITS ignored\n",
1890 np);
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02001891 continue;
1892 }
1893
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001894 if (of_address_to_resource(np, 0, &res)) {
Rob Herringe81f54c2017-07-18 16:43:10 -05001895 pr_warn("%pOF: no regs?\n", np);
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001896 continue;
1897 }
1898
1899 its_probe_one(&res, &np->fwnode, of_node_to_nid(np));
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00001900 }
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001901 return 0;
1902}
1903
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02001904#ifdef CONFIG_ACPI
1905
1906#define ACPI_GICV3_ITS_MEM_SIZE (SZ_128K)
1907
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05301908#if defined(CONFIG_ACPI_NUMA) && (ACPI_CA_VERSION >= 0x20170531)
1909struct its_srat_map {
1910 /* numa node id */
1911 u32 numa_node;
1912 /* GIC ITS ID */
1913 u32 its_id;
1914};
1915
1916static struct its_srat_map its_srat_maps[MAX_NUMNODES] __initdata;
1917static int its_in_srat __initdata;
1918
1919static int __init acpi_get_its_numa_node(u32 its_id)
1920{
1921 int i;
1922
1923 for (i = 0; i < its_in_srat; i++) {
1924 if (its_id == its_srat_maps[i].its_id)
1925 return its_srat_maps[i].numa_node;
1926 }
1927 return NUMA_NO_NODE;
1928}
1929
1930static int __init gic_acpi_parse_srat_its(struct acpi_subtable_header *header,
1931 const unsigned long end)
1932{
1933 int node;
1934 struct acpi_srat_gic_its_affinity *its_affinity;
1935
1936 its_affinity = (struct acpi_srat_gic_its_affinity *)header;
1937 if (!its_affinity)
1938 return -EINVAL;
1939
1940 if (its_affinity->header.length < sizeof(*its_affinity)) {
1941 pr_err("SRAT: Invalid header length %d in ITS affinity\n",
1942 its_affinity->header.length);
1943 return -EINVAL;
1944 }
1945
1946 if (its_in_srat >= MAX_NUMNODES) {
1947 pr_err("SRAT: ITS affinity exceeding max count[%d]\n",
1948 MAX_NUMNODES);
1949 return -EINVAL;
1950 }
1951
1952 node = acpi_map_pxm_to_node(its_affinity->proximity_domain);
1953
1954 if (node == NUMA_NO_NODE || node >= MAX_NUMNODES) {
1955 pr_err("SRAT: Invalid NUMA node %d in ITS affinity\n", node);
1956 return 0;
1957 }
1958
1959 its_srat_maps[its_in_srat].numa_node = node;
1960 its_srat_maps[its_in_srat].its_id = its_affinity->its_id;
1961 its_in_srat++;
1962 pr_info("SRAT: PXM %d -> ITS %d -> Node %d\n",
1963 its_affinity->proximity_domain, its_affinity->its_id, node);
1964
1965 return 0;
1966}
1967
1968static void __init acpi_table_parse_srat_its(void)
1969{
1970 acpi_table_parse_entries(ACPI_SIG_SRAT,
1971 sizeof(struct acpi_table_srat),
1972 ACPI_SRAT_TYPE_GIC_ITS_AFFINITY,
1973 gic_acpi_parse_srat_its, 0);
1974}
1975#else
1976static void __init acpi_table_parse_srat_its(void) { }
1977static int __init acpi_get_its_numa_node(u32 its_id) { return NUMA_NO_NODE; }
1978#endif
1979
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02001980static int __init gic_acpi_parse_madt_its(struct acpi_subtable_header *header,
1981 const unsigned long end)
1982{
1983 struct acpi_madt_generic_translator *its_entry;
1984 struct fwnode_handle *dom_handle;
1985 struct resource res;
1986 int err;
1987
1988 its_entry = (struct acpi_madt_generic_translator *)header;
1989 memset(&res, 0, sizeof(res));
1990 res.start = its_entry->base_address;
1991 res.end = its_entry->base_address + ACPI_GICV3_ITS_MEM_SIZE - 1;
1992 res.flags = IORESOURCE_MEM;
1993
1994 dom_handle = irq_domain_alloc_fwnode((void *)its_entry->base_address);
1995 if (!dom_handle) {
1996 pr_err("ITS@%pa: Unable to allocate GICv3 ITS domain token\n",
1997 &res.start);
1998 return -ENOMEM;
1999 }
2000
2001 err = iort_register_domain_token(its_entry->translation_id, dom_handle);
2002 if (err) {
2003 pr_err("ITS@%pa: Unable to register GICv3 ITS domain token (ITS ID %d) to IORT\n",
2004 &res.start, its_entry->translation_id);
2005 goto dom_err;
2006 }
2007
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05302008 err = its_probe_one(&res, dom_handle,
2009 acpi_get_its_numa_node(its_entry->translation_id));
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02002010 if (!err)
2011 return 0;
2012
2013 iort_deregister_domain_token(its_entry->translation_id);
2014dom_err:
2015 irq_domain_free_fwnode(dom_handle);
2016 return err;
2017}
2018
2019static void __init its_acpi_probe(void)
2020{
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05302021 acpi_table_parse_srat_its();
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02002022 acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_TRANSLATOR,
2023 gic_acpi_parse_madt_its, 0);
2024}
2025#else
2026static void __init its_acpi_probe(void) { }
2027#endif
2028
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02002029int __init its_init(struct fwnode_handle *handle, struct rdists *rdists,
2030 struct irq_domain *parent_domain)
2031{
2032 struct device_node *of_node;
2033
2034 its_parent = parent_domain;
2035 of_node = to_of_node(handle);
2036 if (of_node)
2037 its_of_probe(of_node);
2038 else
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02002039 its_acpi_probe();
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00002040
2041 if (list_empty(&its_nodes)) {
2042 pr_warn("ITS: No ITS available, not enabling LPIs\n");
2043 return -ENXIO;
2044 }
2045
2046 gic_rdists = rdists;
Shanker Donthineni6c31e122017-06-22 18:19:14 -05002047 return its_alloc_lpi_tables();
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00002048}