blob: 83c7ea4c007f7a9b8d3835226e41911b0c2acfc9 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/leds.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080025#include "common.h"
26
27/*
28 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
29 * should rely on this file or its contents.
30 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujith394cf0a2009-02-09 13:26:54 +053032struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Sujith394cf0a2009-02-09 13:26:54 +053034/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Ming Lei13bda122009-12-29 22:57:28 +080036#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053037 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080038 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053039 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080040 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053041 (((unsigned long long int)(x)) & 0xffffffff) : \
42 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070043
Sujith394cf0a2009-02-09 13:26:54 +053044/* increment with wrap-around */
45#define INCR(_l, _sz) do { \
46 (_l)++; \
47 (_l) &= ((_sz) - 1); \
48 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070049
Sujith394cf0a2009-02-09 13:26:54 +053050/* decrement with wrap-around */
51#define DECR(_l, _sz) do { \
52 (_l)--; \
53 (_l) &= ((_sz) - 1); \
54 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070055
Sujith394cf0a2009-02-09 13:26:54 +053056#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070057
Sujith394cf0a2009-02-09 13:26:54 +053058#define TSF_TO_TU(_h,_l) \
59 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
60
61#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
62
Sujith394cf0a2009-02-09 13:26:54 +053063struct ath_config {
64 u32 ath_aggr_prot;
65 u16 txpowlimit;
66 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070067};
68
Sujith394cf0a2009-02-09 13:26:54 +053069/*************************/
70/* Descriptor Management */
71/*************************/
72
73#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053074 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053075 (_bf)->bf_lastbf = NULL; \
76 (_bf)->bf_next = NULL; \
77 memset(&((_bf)->bf_state), 0, \
78 sizeof(struct ath_buf_state)); \
79 } while (0)
80
Sujitha119cc42009-03-30 15:28:38 +053081#define ATH_RXBUF_RESET(_bf) do { \
82 (_bf)->bf_stale = false; \
83 } while (0)
84
Sujith394cf0a2009-02-09 13:26:54 +053085/**
86 * enum buffer_type - Buffer type flags
87 *
88 * @BUF_HT: Send this buffer using HT capabilities
89 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
92 * @BUF_RETRY: Indicates whether the buffer is retried
93 * @BUF_XRETRY: To denote excessive retries of the buffer
94 */
95enum buffer_type {
96 BUF_HT = BIT(1),
97 BUF_AMPDU = BIT(2),
98 BUF_AGGR = BIT(3),
99 BUF_RETRY = BIT(4),
100 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101};
102
Sujith394cf0a2009-02-09 13:26:54 +0530103#define bf_nframes bf_state.bfs_nframes
104#define bf_al bf_state.bfs_al
105#define bf_frmlen bf_state.bfs_frmlen
106#define bf_retries bf_state.bfs_retries
107#define bf_seqno bf_state.bfs_seqno
108#define bf_tidno bf_state.bfs_tidno
109#define bf_keyix bf_state.bfs_keyix
110#define bf_keytype bf_state.bfs_keytype
111#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
112#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
113#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
114#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
115#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700116
Sujith394cf0a2009-02-09 13:26:54 +0530117struct ath_descdma {
Sujith17d79042009-02-09 13:27:03 +0530118 struct ath_desc *dd_desc;
119 dma_addr_t dd_desc_paddr;
120 u32 dd_desc_len;
121 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530122};
123
124int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
125 struct list_head *head, const char *name,
126 int nbuf, int ndesc);
127void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
128 struct list_head *head);
129
130/***********/
131/* RX / TX */
132/***********/
133
134#define ATH_MAX_ANTENNA 3
135#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530136#define ATH_TXBUF 512
137#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530138#define ATH_MGT_TXMAXTRY 4
Sujith394cf0a2009-02-09 13:26:54 +0530139
140#define TID_TO_WME_AC(_tid) \
141 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
142 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
143 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
144 WME_AC_VO)
145
Sujith394cf0a2009-02-09 13:26:54 +0530146#define ADDBA_EXCHANGE_ATTEMPTS 10
147#define ATH_AGGR_DELIM_SZ 4
148#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
149/* number of delimiters for encryption padding */
150#define ATH_AGGR_ENCRYPTDELIM 10
151/* minimum h/w qdepth to be sustained to maximize aggregation */
152#define ATH_AGGR_MIN_QDEPTH 2
153#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530154
155#define IEEE80211_SEQ_SEQ_SHIFT 4
156#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530157#define IEEE80211_WEP_IVLEN 3
158#define IEEE80211_WEP_KIDLEN 1
159#define IEEE80211_WEP_CRCLEN 4
160#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
161 (IEEE80211_WEP_IVLEN + \
162 IEEE80211_WEP_KIDLEN + \
163 IEEE80211_WEP_CRCLEN))
164
165/* return whether a bit at index _n in bitmap _bm is set
166 * _sz is the size of the bitmap */
167#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
168 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
169
170/* return block-ack bitmap index given sequence and starting sequence */
171#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
172
173/* returns delimiter padding required given the packet length */
174#define ATH_AGGR_GET_NDELIM(_len) \
175 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
176 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
177
178#define BAW_WITHIN(_start, _bawsz, _seqno) \
179 ((((_seqno) - (_start)) & 4095) < (_bawsz))
180
181#define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
182#define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
183#define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
184#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
185
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400186#define ATH_TX_COMPLETE_POLL_INT 1000
187
Sujith394cf0a2009-02-09 13:26:54 +0530188enum ATH_AGGR_STATUS {
189 ATH_AGGR_DONE,
190 ATH_AGGR_BAW_CLOSED,
191 ATH_AGGR_LIMITED,
192};
193
194struct ath_txq {
Sujith17d79042009-02-09 13:27:03 +0530195 u32 axq_qnum;
196 u32 *axq_link;
197 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530198 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530199 u32 axq_depth;
Sujith17d79042009-02-09 13:27:03 +0530200 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400201 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530202 struct list_head axq_acq;
203};
204
205#define AGGR_CLEANUP BIT(1)
206#define AGGR_ADDBA_COMPLETE BIT(2)
207#define AGGR_ADDBA_PROGRESS BIT(3)
208
Sujith394cf0a2009-02-09 13:26:54 +0530209struct ath_tx_control {
210 struct ath_txq *txq;
211 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200212 enum ath9k_internal_frame_type frame_type;
Sujith394cf0a2009-02-09 13:26:54 +0530213};
214
Sujith394cf0a2009-02-09 13:26:54 +0530215#define ATH_TX_ERROR 0x01
216#define ATH_TX_XRETRY 0x02
217#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530218
Sujith394cf0a2009-02-09 13:26:54 +0530219struct ath_tx {
220 u16 seq_no;
221 u32 txqsetup;
222 int hwq_map[ATH9K_WME_AC_VO+1];
223 spinlock_t txbuflock;
224 struct list_head txbuf;
225 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
226 struct ath_descdma txdma;
227};
228
229struct ath_rx {
230 u8 defant;
231 u8 rxotherant;
232 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530233 unsigned int rxfilter;
234 spinlock_t rxflushlock;
235 spinlock_t rxbuflock;
236 struct list_head rxbuf;
237 struct ath_descdma rxdma;
238};
239
240int ath_startrecv(struct ath_softc *sc);
241bool ath_stoprecv(struct ath_softc *sc);
242void ath_flushrecv(struct ath_softc *sc);
243u32 ath_calcrxfilter(struct ath_softc *sc);
244int ath_rx_init(struct ath_softc *sc, int nbufs);
245void ath_rx_cleanup(struct ath_softc *sc);
246int ath_rx_tasklet(struct ath_softc *sc, int flush);
247struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
248void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
249int ath_tx_setup(struct ath_softc *sc, int haltype);
250void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
251void ath_draintxq(struct ath_softc *sc,
252 struct ath_txq *txq, bool retry_tx);
253void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
254void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
255void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
256int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530257void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530258struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
259int ath_txq_update(struct ath_softc *sc, int qnum,
260 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200261int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530262 struct ath_tx_control *txctl);
263void ath_tx_tasklet(struct ath_softc *sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200264void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530265bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
Sujithf83da962009-07-23 15:32:37 +0530266void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
267 u16 tid, u16 *ssn);
268void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530269void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Senthil Balasubramanian3f7c5c12010-02-03 22:51:13 +0530270void ath9k_enable_ps(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530271
272/********/
Sujith17d79042009-02-09 13:27:03 +0530273/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530274/********/
275
Sujith17d79042009-02-09 13:27:03 +0530276struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530277 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200278 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530279 enum nl80211_iftype av_opmode;
280 struct ath_buf *av_bcbuf;
281 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200282 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530283};
284
285/*******************/
286/* Beacon Handling */
287/*******************/
288
289/*
290 * Regardless of the number of beacons we stagger, (i.e. regardless of the
291 * number of BSSIDs) if a given beacon does not go out even after waiting this
292 * number of beacon intervals, the game's up.
293 */
294#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200295#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530296#define ATH_DEFAULT_BINTVAL 100 /* TU */
297#define ATH_DEFAULT_BMISS_LIMIT 10
298#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
299
300struct ath_beacon_config {
301 u16 beacon_interval;
302 u16 listen_interval;
303 u16 dtim_period;
304 u16 bmiss_timeout;
305 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530306};
307
Sujith394cf0a2009-02-09 13:26:54 +0530308struct ath_beacon {
309 enum {
310 OK, /* no change needed */
311 UPDATE, /* update pending */
312 COMMIT /* beacon sent, commit change */
313 } updateslot; /* slot time update fsm */
314
315 u32 beaconq;
316 u32 bmisscnt;
317 u32 ast_be_xmit;
318 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200319 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200320 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530321 int slottime;
322 int slotupdate;
323 struct ath9k_tx_queue_info beacon_qi;
324 struct ath_descdma bdma;
325 struct ath_txq *cabq;
326 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700327};
328
Sujith9fc9ab02009-03-03 10:16:51 +0530329void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200330void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200331int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530332void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530333int ath_beaconq_config(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700334
Sujith394cf0a2009-02-09 13:26:54 +0530335/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530336/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530337/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530338
Sujith20977d32009-02-20 15:13:28 +0530339#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
340#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
341#define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
342#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
343#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530344
Sujith55624202010-01-08 10:36:02 +0530345void ath_ani_calibrate(unsigned long data);
346
Sujith0fca65c2010-01-08 10:36:00 +0530347/**********/
348/* BTCOEX */
349/**********/
350
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700351/* Defines the BT AR_BT_COEX_WGHT used */
352enum ath_stomp_type {
353 ATH_BTCOEX_NO_STOMP,
354 ATH_BTCOEX_STOMP_ALL,
355 ATH_BTCOEX_STOMP_LOW,
356 ATH_BTCOEX_STOMP_NONE
357};
358
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700359struct ath_btcoex {
360 bool hw_timer_enabled;
361 spinlock_t btcoex_lock;
362 struct timer_list period_timer; /* Timer for BT period */
363 u32 bt_priority_cnt;
364 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700365 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700366 u32 btcoex_no_stomp; /* in usec */
367 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530368 u32 btscan_no_stomp; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700369 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700370};
371
Sujith0fca65c2010-01-08 10:36:00 +0530372int ath_init_btcoex_timer(struct ath_softc *sc);
373void ath9k_btcoex_timer_resume(struct ath_softc *sc);
374void ath9k_btcoex_timer_pause(struct ath_softc *sc);
375
Sujith394cf0a2009-02-09 13:26:54 +0530376/********************/
377/* LED Control */
378/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530379
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530380#define ATH_LED_PIN_DEF 1
381#define ATH_LED_PIN_9287 8
Sujith394cf0a2009-02-09 13:26:54 +0530382#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
383#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530384
Sujith394cf0a2009-02-09 13:26:54 +0530385enum ath_led_type {
386 ATH_LED_RADIO,
387 ATH_LED_ASSOC,
388 ATH_LED_TX,
389 ATH_LED_RX
390};
Sujithf1dc5602008-10-29 10:16:30 +0530391
Sujith394cf0a2009-02-09 13:26:54 +0530392struct ath_led {
393 struct ath_softc *sc;
394 struct led_classdev led_cdev;
395 enum ath_led_type led_type;
396 char name[32];
397 bool registered;
398};
Sujithf1dc5602008-10-29 10:16:30 +0530399
Sujith0fca65c2010-01-08 10:36:00 +0530400void ath_init_leds(struct ath_softc *sc);
401void ath_deinit_leds(struct ath_softc *sc);
402
Sujith394cf0a2009-02-09 13:26:54 +0530403/********************/
404/* Main driver core */
405/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530406
Sujith394cf0a2009-02-09 13:26:54 +0530407/*
408 * Default cache line size, in bytes.
409 * Used when PCI device not fully initialized by bootrom/BIOS
410*/
411#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530412#define ATH_REGCLASSIDS_MAX 10
413#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
414#define ATH_MAX_SW_RETRIES 10
415#define ATH_CHAN_MAX 255
416#define IEEE80211_WEP_NKID 4 /* number of key ids */
417
Sujith394cf0a2009-02-09 13:26:54 +0530418#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530419#define ATH_RATE_DUMMY_MARKER 0
420
Sujith1b04b932010-01-08 10:36:05 +0530421#define SC_OP_INVALID BIT(0)
422#define SC_OP_BEACONS BIT(1)
423#define SC_OP_RXAGGR BIT(2)
424#define SC_OP_TXAGGR BIT(3)
425#define SC_OP_FULL_RESET BIT(4)
426#define SC_OP_PREAMBLE_SHORT BIT(5)
427#define SC_OP_PROTECT_ENABLE BIT(6)
428#define SC_OP_RXFLUSH BIT(7)
429#define SC_OP_LED_ASSOCIATED BIT(8)
430#define SC_OP_LED_ON BIT(9)
431#define SC_OP_SCANNING BIT(10)
432#define SC_OP_TSF_RESET BIT(11)
433#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530434#define SC_OP_BT_SCAN BIT(13)
Sujith1b04b932010-01-08 10:36:05 +0530435
436/* Powersave flags */
437#define PS_WAIT_FOR_BEACON BIT(0)
438#define PS_WAIT_FOR_CAB BIT(1)
439#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
440#define PS_WAIT_FOR_TX_ACK BIT(3)
441#define PS_BEACON_SYNC BIT(4)
442#define PS_NULLFUNC_COMPLETED BIT(5)
443#define PS_ENABLED BIT(6)
Sujith394cf0a2009-02-09 13:26:54 +0530444
Jouni Malinenbce048d2009-03-03 19:23:28 +0200445struct ath_wiphy;
Felix Fietkau545750d2009-11-23 22:21:01 +0100446struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200447
Sujith394cf0a2009-02-09 13:26:54 +0530448struct ath_softc {
449 struct ieee80211_hw *hw;
450 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200451
452 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200453 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200454 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
455 * have NULL entries */
456 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200457 int chan_idx;
458 int chan_is_ht;
459 struct ath_wiphy *next_wiphy;
460 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200461 int wiphy_select_failures;
462 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200463 struct delayed_work wiphy_work;
464 unsigned long wiphy_scheduler_int;
465 int wiphy_scheduler_index;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200466
Sujith394cf0a2009-02-09 13:26:54 +0530467 struct tasklet_struct intr_tq;
468 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530469 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530470 void __iomem *mem;
471 int irq;
472 spinlock_t sc_resetlock;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700473 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400474 spinlock_t sc_pm_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530475 struct mutex mutex;
476
Sujith17d79042009-02-09 13:27:03 +0530477 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530478 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530479 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530480 u16 curtxpow;
Sujith17d79042009-02-09 13:27:03 +0530481 u8 nbcnvifs;
482 u16 nvifs;
Gabor Juhos96148322009-07-24 17:27:21 +0200483 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530484 bool ps_idle;
Gabor Juhos709ade92009-07-14 20:17:15 -0400485 unsigned long ps_usecount;
Sujith17d79042009-02-09 13:27:03 +0530486 enum ath9k_int imask;
Sujith394cf0a2009-02-09 13:26:54 +0530487
Sujith17d79042009-02-09 13:27:03 +0530488 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530489 struct ath_rx rx;
490 struct ath_tx tx;
491 struct ath_beacon beacon;
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400492 const struct ath_rate_table *cur_rate_table;
Felix Fietkau545750d2009-11-23 22:21:01 +0100493 enum wireless_mode cur_rate_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530494 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
495
496 struct ath_led radio_led;
497 struct ath_led assoc_led;
498 struct ath_led tx_led;
499 struct ath_led rx_led;
500 struct delayed_work ath_led_blink_work;
501 int led_on_duration;
502 int led_off_duration;
503 int led_on_cnt;
504 int led_off_cnt;
505
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200506 int beacon_interval;
507
Felix Fietkaua830df02009-11-23 22:33:27 +0100508#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530509 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700510#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530511 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400512 struct delayed_work tx_complete_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700513 struct ath_btcoex btcoex;
Sujith394cf0a2009-02-09 13:26:54 +0530514};
515
Jouni Malinenbce048d2009-03-03 19:23:28 +0200516struct ath_wiphy {
517 struct ath_softc *sc; /* shared for all virtual wiphys */
518 struct ieee80211_hw *hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200519 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200520 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200521 ATH_WIPHY_ACTIVE,
522 ATH_WIPHY_PAUSING,
523 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200524 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200525 } state;
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700526 bool idle;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200527 int chan_idx;
528 int chan_is_ht;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200529};
530
Sujith55624202010-01-08 10:36:02 +0530531void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530532int ath_reset(struct ath_softc *sc, bool retry_tx);
533int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
534int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
535int ath_cabq_update(struct ath_softc *);
536
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700537static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530538{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700539 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530540}
541
Sujith394cf0a2009-02-09 13:26:54 +0530542extern struct ieee80211_ops ath9k_ops;
Sujith55624202010-01-08 10:36:02 +0530543extern int modparam_nohwcrypt;
Sujith394cf0a2009-02-09 13:26:54 +0530544
545irqreturn_t ath_isr(int irq, void *dev);
Sujith285f2dd2010-01-08 10:36:07 +0530546int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700547 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530548void ath9k_deinit_device(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530549const char *ath_mac_bb_name(u32 mac_bb_version);
550const char *ath_rf_name(u16 rf_version);
Sujith285f2dd2010-01-08 10:36:07 +0530551void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200552void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
553 struct ath9k_channel *ichan);
554void ath_update_chainmask(struct ath_softc *sc, int is_ht);
555int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
556 struct ath9k_channel *hchan);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800557
558void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
559void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Sujith55624202010-01-08 10:36:02 +0530560bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
Sujith394cf0a2009-02-09 13:26:54 +0530561
562#ifdef CONFIG_PCI
563int ath_pci_init(void);
564void ath_pci_exit(void);
565#else
566static inline int ath_pci_init(void) { return 0; };
567static inline void ath_pci_exit(void) {};
568#endif
569
570#ifdef CONFIG_ATHEROS_AR71XX
571int ath_ahb_init(void);
572void ath_ahb_exit(void);
573#else
574static inline int ath_ahb_init(void) { return 0; };
575static inline void ath_ahb_exit(void) {};
576#endif
577
Gabor Juhos0bc07982009-07-14 20:17:14 -0400578void ath9k_ps_wakeup(struct ath_softc *sc);
579void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200580
581void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200582int ath9k_wiphy_add(struct ath_softc *sc);
583int ath9k_wiphy_del(struct ath_wiphy *aphy);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200584void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
585int ath9k_wiphy_pause(struct ath_wiphy *aphy);
586int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200587int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200588void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200589void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200590bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200591void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
592 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200593bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200594void ath9k_wiphy_work(struct work_struct *work);
Luis R. Rodriguez64839172009-07-14 20:22:53 -0400595bool ath9k_all_wiphys_idle(struct ath_softc *sc);
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700596void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200597
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800598void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
599void ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
600
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530601int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
Sujith0fca65c2010-01-08 10:36:00 +0530602
603void ath_start_rfkill_poll(struct ath_softc *sc);
604extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
605
Sujith394cf0a2009-02-09 13:26:54 +0530606#endif /* ATH9K_H */