Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 1 | /* |
Tony Lindgren | 0f622e8 | 2011-03-29 15:54:50 -0700 | [diff] [blame] | 2 | * linux/arch/arm/mach-omap2/timer.c |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 3 | * |
| 4 | * OMAP2 GP timer support. |
| 5 | * |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 6 | * Copyright (C) 2009 Nokia Corporation |
| 7 | * |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 8 | * Update to use new clocksource/clockevent layers |
| 9 | * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com> |
| 10 | * Copyright (C) 2007 MontaVista Software, Inc. |
| 11 | * |
| 12 | * Original driver: |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 13 | * Copyright (C) 2005 Nokia Corporation |
| 14 | * Author: Paul Mundt <paul.mundt@nokia.com> |
Jan Engelhardt | 96de0e2 | 2007-10-19 23:21:04 +0200 | [diff] [blame] | 15 | * Juha Yrjölä <juha.yrjola@nokia.com> |
Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 16 | * OMAP Dual-mode timer framework support by Timo Teras |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 17 | * |
| 18 | * Some parts based off of TI's 24xx code: |
| 19 | * |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 20 | * Copyright (C) 2004-2009 Texas Instruments, Inc. |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 21 | * |
| 22 | * Roughly modelled after the OMAP1 MPU timer code. |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 23 | * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 24 | * |
| 25 | * This file is subject to the terms and conditions of the GNU General Public |
| 26 | * License. See the file "COPYING" in the main directory of this archive |
| 27 | * for more details. |
| 28 | */ |
| 29 | #include <linux/init.h> |
| 30 | #include <linux/time.h> |
| 31 | #include <linux/interrupt.h> |
| 32 | #include <linux/err.h> |
Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 33 | #include <linux/clk.h> |
Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 34 | #include <linux/delay.h> |
Dirk Behme | e668729 | 2006-12-06 17:14:00 -0800 | [diff] [blame] | 35 | #include <linux/irq.h> |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 36 | #include <linux/clocksource.h> |
| 37 | #include <linux/clockchips.h> |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 38 | #include <linux/slab.h> |
Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 39 | |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 40 | #include <asm/mach/time.h> |
Tony Lindgren | ce491cf | 2009-10-20 09:40:47 -0700 | [diff] [blame] | 41 | #include <plat/dmtimer.h> |
Marc Zyngier | a45c983 | 2012-01-10 19:44:19 +0000 | [diff] [blame] | 42 | #include <asm/smp_twd.h> |
Paul Walmsley | cbc9438 | 2011-02-22 19:59:49 -0700 | [diff] [blame] | 43 | #include <asm/sched_clock.h> |
Tony Lindgren | 4e65331 | 2011-11-10 22:45:17 +0100 | [diff] [blame] | 44 | #include "common.h" |
Paul Walmsley | 38698be | 2011-02-23 00:14:08 -0700 | [diff] [blame] | 45 | #include <plat/omap_hwmod.h> |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 46 | #include <plat/omap_device.h> |
Tarun Kanti DebBarma | b481113 | 2011-09-20 17:00:24 +0530 | [diff] [blame] | 47 | #include <plat/omap-pm.h> |
| 48 | |
| 49 | #include "powerdomain.h" |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 50 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 51 | /* Parent clocks, eventually these will come from the clock framework */ |
| 52 | |
| 53 | #define OMAP2_MPU_SOURCE "sys_ck" |
| 54 | #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE |
| 55 | #define OMAP4_MPU_SOURCE "sys_clkin_ck" |
| 56 | #define OMAP2_32K_SOURCE "func_32k_ck" |
| 57 | #define OMAP3_32K_SOURCE "omap_32k_fck" |
| 58 | #define OMAP4_32K_SOURCE "sys_32k_ck" |
| 59 | |
| 60 | #ifdef CONFIG_OMAP_32K_TIMER |
| 61 | #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE |
| 62 | #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE |
| 63 | #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE |
| 64 | #define OMAP3_SECURE_TIMER 12 |
| 65 | #else |
| 66 | #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE |
| 67 | #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE |
| 68 | #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE |
| 69 | #define OMAP3_SECURE_TIMER 1 |
| 70 | #endif |
Paul Walmsley | d8328f3 | 2011-01-15 21:32:01 -0700 | [diff] [blame] | 71 | |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 72 | /* MAX_GPTIMER_ID: number of GPTIMERs on the chip */ |
| 73 | #define MAX_GPTIMER_ID 12 |
| 74 | |
Tony Lindgren | 0dad9fa | 2011-09-21 16:38:51 -0700 | [diff] [blame] | 75 | static u32 sys_timer_reserved; |
Tony Lindgren | 11a0186 | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 76 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 77 | /* Clockevent code */ |
| 78 | |
| 79 | static struct omap_dm_timer clkev; |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 80 | static struct clock_event_device clockevent_gpt; |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 81 | |
Linus Torvalds | 0cd61b6 | 2006-10-06 10:53:39 -0700 | [diff] [blame] | 82 | static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id) |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 83 | { |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 84 | struct clock_event_device *evt = &clockevent_gpt; |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 85 | |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 86 | __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 87 | |
| 88 | evt->event_handler(evt); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 89 | return IRQ_HANDLED; |
| 90 | } |
| 91 | |
| 92 | static struct irqaction omap2_gp_timer_irq = { |
Vaibhav Hiremath | f36921b | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 93 | .name = "gp_timer", |
Bernhard Walle | b30faba | 2007-05-08 00:35:39 -0700 | [diff] [blame] | 94 | .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL, |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 95 | .handler = omap2_gp_timer_interrupt, |
| 96 | }; |
| 97 | |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 98 | static int omap2_gp_timer_set_next_event(unsigned long cycles, |
| 99 | struct clock_event_device *evt) |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 100 | { |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 101 | __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST, |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 102 | 0xffffffff - cycles, 1); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 103 | |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 104 | return 0; |
| 105 | } |
| 106 | |
| 107 | static void omap2_gp_timer_set_mode(enum clock_event_mode mode, |
| 108 | struct clock_event_device *evt) |
| 109 | { |
| 110 | u32 period; |
| 111 | |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 112 | __omap_dm_timer_stop(&clkev, 1, clkev.rate); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 113 | |
| 114 | switch (mode) { |
| 115 | case CLOCK_EVT_MODE_PERIODIC: |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 116 | period = clkev.rate / HZ; |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 117 | period -= 1; |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 118 | /* Looks like we need to first set the load value separately */ |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 119 | __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG, |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 120 | 0xffffffff - period, 1); |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 121 | __omap_dm_timer_load_start(&clkev, |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 122 | OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST, |
| 123 | 0xffffffff - period, 1); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 124 | break; |
| 125 | case CLOCK_EVT_MODE_ONESHOT: |
| 126 | break; |
| 127 | case CLOCK_EVT_MODE_UNUSED: |
| 128 | case CLOCK_EVT_MODE_SHUTDOWN: |
| 129 | case CLOCK_EVT_MODE_RESUME: |
| 130 | break; |
| 131 | } |
| 132 | } |
| 133 | |
| 134 | static struct clock_event_device clockevent_gpt = { |
Vaibhav Hiremath | f36921b | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 135 | .name = "gp_timer", |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 136 | .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT, |
| 137 | .shift = 32, |
| 138 | .set_next_event = omap2_gp_timer_set_next_event, |
| 139 | .set_mode = omap2_gp_timer_set_mode, |
| 140 | }; |
| 141 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 142 | static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer, |
| 143 | int gptimer_id, |
| 144 | const char *fck_source) |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 145 | { |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 146 | char name[10]; /* 10 = sizeof("gptXX_Xck0") */ |
| 147 | struct omap_hwmod *oh; |
Paul Walmsley | 6c0c27f | 2012-04-19 04:01:50 -0600 | [diff] [blame] | 148 | struct resource irq_rsrc, mem_rsrc; |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 149 | size_t size; |
| 150 | int res = 0; |
Paul Walmsley | 6c0c27f | 2012-04-19 04:01:50 -0600 | [diff] [blame] | 151 | int r; |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 152 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 153 | sprintf(name, "timer%d", gptimer_id); |
| 154 | omap_hwmod_setup_one(name); |
| 155 | oh = omap_hwmod_lookup(name); |
| 156 | if (!oh) |
| 157 | return -ENODEV; |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 158 | |
Paul Walmsley | 6c0c27f | 2012-04-19 04:01:50 -0600 | [diff] [blame] | 159 | r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc); |
| 160 | if (r) |
| 161 | return -ENXIO; |
| 162 | timer->irq = irq_rsrc.start; |
| 163 | |
| 164 | r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc); |
| 165 | if (r) |
| 166 | return -ENXIO; |
| 167 | timer->phys_base = mem_rsrc.start; |
| 168 | size = mem_rsrc.end - mem_rsrc.start; |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 169 | |
| 170 | /* Static mapping, never released */ |
| 171 | timer->io_base = ioremap(timer->phys_base, size); |
| 172 | if (!timer->io_base) |
| 173 | return -ENXIO; |
| 174 | |
| 175 | /* After the dmtimer is using hwmod these clocks won't be needed */ |
| 176 | sprintf(name, "gpt%d_fck", gptimer_id); |
| 177 | timer->fclk = clk_get(NULL, name); |
| 178 | if (IS_ERR(timer->fclk)) |
| 179 | return -ENODEV; |
| 180 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 181 | omap_hwmod_enable(oh); |
| 182 | |
Tony Lindgren | 11a0186 | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 183 | sys_timer_reserved |= (1 << (gptimer_id - 1)); |
| 184 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 185 | if (gptimer_id != 12) { |
| 186 | struct clk *src; |
| 187 | |
| 188 | src = clk_get(NULL, fck_source); |
| 189 | if (IS_ERR(src)) { |
| 190 | res = -EINVAL; |
| 191 | } else { |
| 192 | res = __omap_dm_timer_set_source(timer->fclk, src); |
| 193 | if (IS_ERR_VALUE(res)) |
| 194 | pr_warning("%s: timer%i cannot set source\n", |
| 195 | __func__, gptimer_id); |
| 196 | clk_put(src); |
| 197 | } |
| 198 | } |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 199 | __omap_dm_timer_init_regs(timer); |
| 200 | __omap_dm_timer_reset(timer, 1, 1); |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 201 | timer->posted = 1; |
| 202 | |
| 203 | timer->rate = clk_get_rate(timer->fclk); |
| 204 | |
| 205 | timer->reserved = 1; |
Paul Walmsley | 38698be | 2011-02-23 00:14:08 -0700 | [diff] [blame] | 206 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 207 | return res; |
| 208 | } |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 209 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 210 | static void __init omap2_gp_clockevent_init(int gptimer_id, |
| 211 | const char *fck_source) |
| 212 | { |
| 213 | int res; |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 214 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 215 | res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source); |
| 216 | BUG_ON(res); |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 217 | |
Tony Lindgren | 98e182a | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 218 | omap2_gp_timer_irq.dev_id = (void *)&clkev; |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 219 | setup_irq(clkev.irq, &omap2_gp_timer_irq); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 220 | |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 221 | __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW); |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 222 | |
| 223 | clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC, |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 224 | clockevent_gpt.shift); |
| 225 | clockevent_gpt.max_delta_ns = |
| 226 | clockevent_delta2ns(0xffffffff, &clockevent_gpt); |
| 227 | clockevent_gpt.min_delta_ns = |
Aaro Koskinen | df88acb | 2009-01-29 08:57:17 -0800 | [diff] [blame] | 228 | clockevent_delta2ns(3, &clockevent_gpt); |
| 229 | /* Timer internal resynch latency. */ |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 230 | |
Rusty Russell | 320ab2b | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 231 | clockevent_gpt.cpumask = cpumask_of(0); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 232 | clockevents_register_device(&clockevent_gpt); |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 233 | |
| 234 | pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n", |
| 235 | gptimer_id, clkev.rate); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 236 | } |
| 237 | |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 238 | /* Clocksource code */ |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 239 | static struct omap_dm_timer clksrc; |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 240 | static bool use_gptimer_clksrc; |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 241 | |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 242 | /* |
| 243 | * clocksource |
| 244 | */ |
Magnus Damm | 8e19608 | 2009-04-21 12:24:00 -0700 | [diff] [blame] | 245 | static cycle_t clocksource_read_cycles(struct clocksource *cs) |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 246 | { |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 247 | return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 248 | } |
| 249 | |
| 250 | static struct clocksource clocksource_gpt = { |
Vaibhav Hiremath | f36921b | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 251 | .name = "gp_timer", |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 252 | .rating = 300, |
| 253 | .read = clocksource_read_cycles, |
| 254 | .mask = CLOCKSOURCE_MASK(32), |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 255 | .flags = CLOCK_SOURCE_IS_CONTINUOUS, |
| 256 | }; |
| 257 | |
Marc Zyngier | 2f0778af | 2011-12-15 12:19:23 +0100 | [diff] [blame] | 258 | static u32 notrace dmtimer_read_sched_clock(void) |
Paul Walmsley | cbc9438 | 2011-02-22 19:59:49 -0700 | [diff] [blame] | 259 | { |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 260 | if (clksrc.reserved) |
Vaibhav Hiremath | dbc3982 | 2012-01-23 12:18:14 +0530 | [diff] [blame] | 261 | return __omap_dm_timer_read_counter(&clksrc, 1); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 262 | |
Marc Zyngier | 2f0778af | 2011-12-15 12:19:23 +0100 | [diff] [blame] | 263 | return 0; |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 264 | } |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 265 | |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 266 | /* Setup free-running counter for clocksource */ |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 267 | static int __init omap2_sync32k_clocksource_init(void) |
| 268 | { |
| 269 | int ret; |
| 270 | struct omap_hwmod *oh; |
| 271 | void __iomem *vbase; |
| 272 | const char *oh_name = "counter_32k"; |
| 273 | |
| 274 | /* |
| 275 | * First check hwmod data is available for sync32k counter |
| 276 | */ |
| 277 | oh = omap_hwmod_lookup(oh_name); |
| 278 | if (!oh || oh->slaves_cnt == 0) |
| 279 | return -ENODEV; |
| 280 | |
| 281 | omap_hwmod_setup_one(oh_name); |
| 282 | |
| 283 | vbase = omap_hwmod_get_mpu_rt_va(oh); |
| 284 | if (!vbase) { |
| 285 | pr_warn("%s: failed to get counter_32k resource\n", __func__); |
| 286 | return -ENXIO; |
| 287 | } |
| 288 | |
| 289 | ret = omap_hwmod_enable(oh); |
| 290 | if (ret) { |
| 291 | pr_warn("%s: failed to enable counter_32k module (%d)\n", |
| 292 | __func__, ret); |
| 293 | return ret; |
| 294 | } |
| 295 | |
| 296 | ret = omap_init_clocksource_32k(vbase); |
| 297 | if (ret) { |
| 298 | pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n", |
| 299 | __func__, ret); |
| 300 | omap_hwmod_idle(oh); |
| 301 | } |
| 302 | |
| 303 | return ret; |
| 304 | } |
| 305 | |
| 306 | static void __init omap2_gptimer_clocksource_init(int gptimer_id, |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 307 | const char *fck_source) |
| 308 | { |
| 309 | int res; |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 310 | |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 311 | res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source); |
| 312 | BUG_ON(res); |
Paul Walmsley | cbc9438 | 2011-02-22 19:59:49 -0700 | [diff] [blame] | 313 | |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 314 | __omap_dm_timer_load_start(&clksrc, |
Hemant Pedanekar | e9d0b97 | 2011-08-10 13:19:35 +0000 | [diff] [blame] | 315 | OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1); |
Marc Zyngier | 2f0778af | 2011-12-15 12:19:23 +0100 | [diff] [blame] | 316 | setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate); |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 317 | |
| 318 | if (clocksource_register_hz(&clocksource_gpt, clksrc.rate)) |
| 319 | pr_err("Could not register clocksource %s\n", |
| 320 | clocksource_gpt.name); |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 321 | else |
| 322 | pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n", |
| 323 | gptimer_id, clksrc.rate); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 324 | } |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 325 | |
| 326 | static void __init omap2_clocksource_init(int gptimer_id, |
| 327 | const char *fck_source) |
| 328 | { |
| 329 | /* |
| 330 | * First give preference to kernel parameter configuration |
| 331 | * by user (clocksource="gp_timer"). |
| 332 | * |
| 333 | * In case of missing kernel parameter for clocksource, |
| 334 | * first check for availability for 32k-sync timer, in case |
| 335 | * of failure in finding 32k_counter module or registering |
| 336 | * it as clocksource, execution will fallback to gp-timer. |
| 337 | */ |
| 338 | if (use_gptimer_clksrc == true) |
| 339 | omap2_gptimer_clocksource_init(gptimer_id, fck_source); |
| 340 | else if (omap2_sync32k_clocksource_init()) |
| 341 | /* Fall back to gp-timer code */ |
| 342 | omap2_gptimer_clocksource_init(gptimer_id, fck_source); |
| 343 | } |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 344 | |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 345 | #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \ |
| 346 | clksrc_nr, clksrc_src) \ |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 347 | static void __init omap##name##_timer_init(void) \ |
| 348 | { \ |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 349 | omap2_gp_clockevent_init((clkev_nr), clkev_src); \ |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 350 | omap2_clocksource_init((clksrc_nr), clksrc_src); \ |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 351 | } |
| 352 | |
| 353 | #define OMAP_SYS_TIMER(name) \ |
| 354 | struct sys_timer omap##name##_timer = { \ |
| 355 | .init = omap##name##_timer_init, \ |
| 356 | }; |
| 357 | |
| 358 | #ifdef CONFIG_ARCH_OMAP2 |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 359 | OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE) |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 360 | OMAP_SYS_TIMER(2) |
| 361 | #endif |
| 362 | |
| 363 | #ifdef CONFIG_ARCH_OMAP3 |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 364 | OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE) |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 365 | OMAP_SYS_TIMER(3) |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 366 | OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE, |
| 367 | 2, OMAP3_MPU_SOURCE) |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 368 | OMAP_SYS_TIMER(3_secure) |
| 369 | #endif |
| 370 | |
| 371 | #ifdef CONFIG_ARCH_OMAP4 |
Marc Zyngier | a45c983 | 2012-01-10 19:44:19 +0000 | [diff] [blame] | 372 | #ifdef CONFIG_LOCAL_TIMERS |
| 373 | static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, |
| 374 | OMAP44XX_LOCAL_TWD_BASE, |
| 375 | OMAP44XX_IRQ_LOCALTIMER); |
| 376 | #endif |
| 377 | |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 378 | static void __init omap4_timer_init(void) |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 379 | { |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 380 | omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE); |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 381 | omap2_clocksource_init(2, OMAP4_MPU_SOURCE); |
Marc Zyngier | a45c983 | 2012-01-10 19:44:19 +0000 | [diff] [blame] | 382 | #ifdef CONFIG_LOCAL_TIMERS |
| 383 | /* Local timers are not supprted on OMAP4430 ES1.0 */ |
| 384 | if (omap_rev() != OMAP4430_REV_ES1_0) { |
| 385 | int err; |
| 386 | |
| 387 | err = twd_local_timer_register(&twd_local_timer); |
| 388 | if (err) |
| 389 | pr_err("twd_local_timer_register failed %d\n", err); |
| 390 | } |
| 391 | #endif |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 392 | } |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 393 | OMAP_SYS_TIMER(4) |
| 394 | #endif |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 395 | |
| 396 | /** |
| 397 | * omap2_dm_timer_set_src - change the timer input clock source |
| 398 | * @pdev: timer platform device pointer |
| 399 | * @source: array index of parent clock source |
| 400 | */ |
| 401 | static int omap2_dm_timer_set_src(struct platform_device *pdev, int source) |
| 402 | { |
| 403 | int ret; |
| 404 | struct dmtimer_platform_data *pdata = pdev->dev.platform_data; |
| 405 | struct clk *fclk, *parent; |
| 406 | char *parent_name = NULL; |
| 407 | |
| 408 | fclk = clk_get(&pdev->dev, "fck"); |
| 409 | if (IS_ERR_OR_NULL(fclk)) { |
| 410 | dev_err(&pdev->dev, "%s: %d: clk_get() FAILED\n", |
| 411 | __func__, __LINE__); |
| 412 | return -EINVAL; |
| 413 | } |
| 414 | |
| 415 | switch (source) { |
| 416 | case OMAP_TIMER_SRC_SYS_CLK: |
| 417 | parent_name = "sys_ck"; |
| 418 | break; |
| 419 | |
| 420 | case OMAP_TIMER_SRC_32_KHZ: |
| 421 | parent_name = "32k_ck"; |
| 422 | break; |
| 423 | |
| 424 | case OMAP_TIMER_SRC_EXT_CLK: |
| 425 | if (pdata->timer_ip_version == OMAP_TIMER_IP_VERSION_1) { |
| 426 | parent_name = "alt_ck"; |
| 427 | break; |
| 428 | } |
| 429 | dev_err(&pdev->dev, "%s: %d: invalid clk src.\n", |
| 430 | __func__, __LINE__); |
| 431 | clk_put(fclk); |
| 432 | return -EINVAL; |
| 433 | } |
| 434 | |
| 435 | parent = clk_get(&pdev->dev, parent_name); |
| 436 | if (IS_ERR_OR_NULL(parent)) { |
| 437 | dev_err(&pdev->dev, "%s: %d: clk_get() %s FAILED\n", |
| 438 | __func__, __LINE__, parent_name); |
| 439 | clk_put(fclk); |
| 440 | return -EINVAL; |
| 441 | } |
| 442 | |
| 443 | ret = clk_set_parent(fclk, parent); |
| 444 | if (IS_ERR_VALUE(ret)) { |
| 445 | dev_err(&pdev->dev, "%s: clk_set_parent() to %s FAILED\n", |
| 446 | __func__, parent_name); |
| 447 | ret = -EINVAL; |
| 448 | } |
| 449 | |
| 450 | clk_put(parent); |
| 451 | clk_put(fclk); |
| 452 | |
| 453 | return ret; |
| 454 | } |
| 455 | |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 456 | /** |
| 457 | * omap_timer_init - build and register timer device with an |
| 458 | * associated timer hwmod |
| 459 | * @oh: timer hwmod pointer to be used to build timer device |
| 460 | * @user: parameter that can be passed from calling hwmod API |
| 461 | * |
| 462 | * Called by omap_hwmod_for_each_by_class to register each of the timer |
| 463 | * devices present in the system. The number of timer devices is known |
| 464 | * by parsing through the hwmod database for a given class name. At the |
| 465 | * end of function call memory is allocated for timer device and it is |
| 466 | * registered to the framework ready to be proved by the driver. |
| 467 | */ |
| 468 | static int __init omap_timer_init(struct omap_hwmod *oh, void *unused) |
| 469 | { |
| 470 | int id; |
| 471 | int ret = 0; |
| 472 | char *name = "omap_timer"; |
| 473 | struct dmtimer_platform_data *pdata; |
Tony Lindgren | c541c15 | 2011-10-04 09:47:06 -0700 | [diff] [blame] | 474 | struct platform_device *pdev; |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 475 | struct omap_timer_capability_dev_attr *timer_dev_attr; |
Tarun Kanti DebBarma | b481113 | 2011-09-20 17:00:24 +0530 | [diff] [blame] | 476 | struct powerdomain *pwrdm; |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 477 | |
| 478 | pr_debug("%s: %s\n", __func__, oh->name); |
| 479 | |
| 480 | /* on secure device, do not register secure timer */ |
| 481 | timer_dev_attr = oh->dev_attr; |
| 482 | if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr) |
| 483 | if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE) |
| 484 | return ret; |
| 485 | |
| 486 | pdata = kzalloc(sizeof(*pdata), GFP_KERNEL); |
| 487 | if (!pdata) { |
| 488 | pr_err("%s: No memory for [%s]\n", __func__, oh->name); |
| 489 | return -ENOMEM; |
| 490 | } |
| 491 | |
| 492 | /* |
| 493 | * Extract the IDs from name field in hwmod database |
| 494 | * and use the same for constructing ids' for the |
| 495 | * timer devices. In a way, we are avoiding usage of |
| 496 | * static variable witin the function to do the same. |
| 497 | * CAUTION: We have to be careful and make sure the |
| 498 | * name in hwmod database does not change in which case |
| 499 | * we might either make corresponding change here or |
| 500 | * switch back static variable mechanism. |
| 501 | */ |
| 502 | sscanf(oh->name, "timer%2d", &id); |
| 503 | |
| 504 | pdata->set_timer_src = omap2_dm_timer_set_src; |
| 505 | pdata->timer_ip_version = oh->class->rev; |
| 506 | |
Tony Lindgren | 0dad9fa | 2011-09-21 16:38:51 -0700 | [diff] [blame] | 507 | /* Mark clocksource and clockevent timers as reserved */ |
| 508 | if ((sys_timer_reserved >> (id - 1)) & 0x1) |
| 509 | pdata->reserved = 1; |
| 510 | |
Tarun Kanti DebBarma | b481113 | 2011-09-20 17:00:24 +0530 | [diff] [blame] | 511 | pwrdm = omap_hwmod_get_pwrdm(oh); |
| 512 | pdata->loses_context = pwrdm_can_ever_lose_context(pwrdm); |
| 513 | #ifdef CONFIG_PM |
| 514 | pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count; |
| 515 | #endif |
Tony Lindgren | c541c15 | 2011-10-04 09:47:06 -0700 | [diff] [blame] | 516 | pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata), |
Benoit Cousson | c16ae1e | 2011-10-04 23:20:41 +0200 | [diff] [blame] | 517 | NULL, 0, 0); |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 518 | |
Tony Lindgren | c541c15 | 2011-10-04 09:47:06 -0700 | [diff] [blame] | 519 | if (IS_ERR(pdev)) { |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 520 | pr_err("%s: Can't build omap_device for %s: %s.\n", |
| 521 | __func__, name, oh->name); |
| 522 | ret = -EINVAL; |
| 523 | } |
| 524 | |
| 525 | kfree(pdata); |
| 526 | |
| 527 | return ret; |
| 528 | } |
Tarun Kanti DebBarma | 3392cdd | 2011-09-20 17:00:20 +0530 | [diff] [blame] | 529 | |
| 530 | /** |
| 531 | * omap2_dm_timer_init - top level regular device initialization |
| 532 | * |
| 533 | * Uses dedicated hwmod api to parse through hwmod database for |
| 534 | * given class name and then build and register the timer device. |
| 535 | */ |
| 536 | static int __init omap2_dm_timer_init(void) |
| 537 | { |
| 538 | int ret; |
| 539 | |
| 540 | ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL); |
| 541 | if (unlikely(ret)) { |
| 542 | pr_err("%s: device registration failed.\n", __func__); |
| 543 | return -EINVAL; |
| 544 | } |
| 545 | |
| 546 | return 0; |
| 547 | } |
| 548 | arch_initcall(omap2_dm_timer_init); |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 549 | |
| 550 | /** |
| 551 | * omap2_override_clocksource - clocksource override with user configuration |
| 552 | * |
| 553 | * Allows user to override default clocksource, using kernel parameter |
| 554 | * clocksource="gp_timer" (For all OMAP2PLUS architectures) |
| 555 | * |
| 556 | * Note that, here we are using same standard kernel parameter "clocksource=", |
| 557 | * and not introducing any OMAP specific interface. |
| 558 | */ |
| 559 | static int __init omap2_override_clocksource(char *str) |
| 560 | { |
| 561 | if (!str) |
| 562 | return 0; |
| 563 | /* |
| 564 | * For OMAP architecture, we only have two options |
| 565 | * - sync_32k (default) |
| 566 | * - gp_timer (sys_clk based) |
| 567 | */ |
| 568 | if (!strcmp(str, "gp_timer")) |
| 569 | use_gptimer_clksrc = true; |
| 570 | |
| 571 | return 0; |
| 572 | } |
| 573 | early_param("clocksource", omap2_override_clocksource); |