blob: 76bd40e133919b1d42a52ab215616a93b743c790 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
142#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
143 u32 val = I915_READ(reg); \
144 if (val) { \
145 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
146 (reg), val); \
147 I915_WRITE((reg), 0xffffffff); \
148 POSTING_READ(reg); \
149 I915_WRITE((reg), 0xffffffff); \
150 POSTING_READ(reg); \
151 } \
152} while (0)
153
Paulo Zanoni35079892014-04-01 15:37:15 -0300154#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300155 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300156 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200157 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
158 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300159} while (0)
160
161#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300162 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200164 I915_WRITE(type##IMR, (imr_val)); \
165 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300166} while (0)
167
Imre Deakc9a9a262014-11-05 20:48:37 +0200168static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
169
Egbert Eich0706f172015-09-23 16:15:27 +0200170/* For display hotplug interrupt */
171static inline void
172i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
173 uint32_t mask,
174 uint32_t bits)
175{
176 uint32_t val;
177
178 assert_spin_locked(&dev_priv->irq_lock);
179 WARN_ON(bits & ~mask);
180
181 val = I915_READ(PORT_HOTPLUG_EN);
182 val &= ~mask;
183 val |= bits;
184 I915_WRITE(PORT_HOTPLUG_EN, val);
185}
186
187/**
188 * i915_hotplug_interrupt_update - update hotplug interrupt enable
189 * @dev_priv: driver private
190 * @mask: bits to update
191 * @bits: bits to enable
192 * NOTE: the HPD enable bits are modified both inside and outside
193 * of an interrupt context. To avoid that read-modify-write cycles
194 * interfer, these bits are protected by a spinlock. Since this
195 * function is usually not called from a context where the lock is
196 * held already, this function acquires the lock itself. A non-locking
197 * version is also available.
198 */
199void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
200 uint32_t mask,
201 uint32_t bits)
202{
203 spin_lock_irq(&dev_priv->irq_lock);
204 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
205 spin_unlock_irq(&dev_priv->irq_lock);
206}
207
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300208/**
209 * ilk_update_display_irq - update DEIMR
210 * @dev_priv: driver private
211 * @interrupt_mask: mask of interrupt bits to update
212 * @enabled_irq_mask: mask of interrupt bits to enable
213 */
214static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
215 uint32_t interrupt_mask,
216 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800217{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300218 uint32_t new_val;
219
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200220 assert_spin_locked(&dev_priv->irq_lock);
221
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300222 WARN_ON(enabled_irq_mask & ~interrupt_mask);
223
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700224 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300225 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 new_val = dev_priv->irq_mask;
228 new_val &= ~interrupt_mask;
229 new_val |= (~enabled_irq_mask & interrupt_mask);
230
231 if (new_val != dev_priv->irq_mask) {
232 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000233 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000234 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800235 }
236}
237
Daniel Vetter47339cd2014-09-30 10:56:46 +0200238void
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300239ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
240{
241 ilk_update_display_irq(dev_priv, mask, mask);
242}
243
244void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300245ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800246{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300247 ilk_update_display_irq(dev_priv, mask, 0);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800248}
249
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300250/**
251 * ilk_update_gt_irq - update GTIMR
252 * @dev_priv: driver private
253 * @interrupt_mask: mask of interrupt bits to update
254 * @enabled_irq_mask: mask of interrupt bits to enable
255 */
256static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
257 uint32_t interrupt_mask,
258 uint32_t enabled_irq_mask)
259{
260 assert_spin_locked(&dev_priv->irq_lock);
261
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100262 WARN_ON(enabled_irq_mask & ~interrupt_mask);
263
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700264 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300265 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300266
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300267 dev_priv->gt_irq_mask &= ~interrupt_mask;
268 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
269 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
270 POSTING_READ(GTIMR);
271}
272
Daniel Vetter480c8032014-07-16 09:49:40 +0200273void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300274{
275 ilk_update_gt_irq(dev_priv, mask, mask);
276}
277
Daniel Vetter480c8032014-07-16 09:49:40 +0200278void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300279{
280 ilk_update_gt_irq(dev_priv, mask, 0);
281}
282
Imre Deakb900b942014-11-05 20:48:48 +0200283static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
284{
285 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
286}
287
Imre Deaka72fbc32014-11-05 20:48:31 +0200288static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
289{
290 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
291}
292
Imre Deakb900b942014-11-05 20:48:48 +0200293static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
294{
295 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
296}
297
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300298/**
299 * snb_update_pm_irq - update GEN6_PMIMR
300 * @dev_priv: driver private
301 * @interrupt_mask: mask of interrupt bits to update
302 * @enabled_irq_mask: mask of interrupt bits to enable
303 */
304static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
305 uint32_t interrupt_mask,
306 uint32_t enabled_irq_mask)
307{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300308 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300309
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100310 WARN_ON(enabled_irq_mask & ~interrupt_mask);
311
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300312 assert_spin_locked(&dev_priv->irq_lock);
313
Paulo Zanoni605cd252013-08-06 18:57:15 -0300314 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 new_val &= ~interrupt_mask;
316 new_val |= (~enabled_irq_mask & interrupt_mask);
317
Paulo Zanoni605cd252013-08-06 18:57:15 -0300318 if (new_val != dev_priv->pm_irq_mask) {
319 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200320 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
321 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300322 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323}
324
Daniel Vetter480c8032014-07-16 09:49:40 +0200325void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300326{
Imre Deak9939fba2014-11-20 23:01:47 +0200327 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
328 return;
329
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300330 snb_update_pm_irq(dev_priv, mask, mask);
331}
332
Imre Deak9939fba2014-11-20 23:01:47 +0200333static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
334 uint32_t mask)
335{
336 snb_update_pm_irq(dev_priv, mask, 0);
337}
338
Daniel Vetter480c8032014-07-16 09:49:40 +0200339void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300340{
Imre Deak9939fba2014-11-20 23:01:47 +0200341 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
342 return;
343
344 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300345}
346
Imre Deak3cc134e2014-11-19 15:30:03 +0200347void gen6_reset_rps_interrupts(struct drm_device *dev)
348{
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 uint32_t reg = gen6_pm_iir(dev_priv);
351
352 spin_lock_irq(&dev_priv->irq_lock);
353 I915_WRITE(reg, dev_priv->pm_rps_events);
354 I915_WRITE(reg, dev_priv->pm_rps_events);
355 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200356 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200357 spin_unlock_irq(&dev_priv->irq_lock);
358}
359
Imre Deakb900b942014-11-05 20:48:48 +0200360void gen6_enable_rps_interrupts(struct drm_device *dev)
361{
362 struct drm_i915_private *dev_priv = dev->dev_private;
363
364 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200365
Imre Deakb900b942014-11-05 20:48:48 +0200366 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200367 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200368 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200369 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
370 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200371 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200372
Imre Deakb900b942014-11-05 20:48:48 +0200373 spin_unlock_irq(&dev_priv->irq_lock);
374}
375
Imre Deak59d02a12014-12-19 19:33:26 +0200376u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
377{
378 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200379 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200380 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200381 *
382 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200383 */
384 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
385 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
386
387 if (INTEL_INFO(dev_priv)->gen >= 8)
388 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
389
390 return mask;
391}
392
Imre Deakb900b942014-11-05 20:48:48 +0200393void gen6_disable_rps_interrupts(struct drm_device *dev)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
Imre Deakd4d70aa2014-11-19 15:30:04 +0200397 spin_lock_irq(&dev_priv->irq_lock);
398 dev_priv->rps.interrupts_enabled = false;
399 spin_unlock_irq(&dev_priv->irq_lock);
400
401 cancel_work_sync(&dev_priv->rps.work);
402
Imre Deak9939fba2014-11-20 23:01:47 +0200403 spin_lock_irq(&dev_priv->irq_lock);
404
Imre Deak59d02a12014-12-19 19:33:26 +0200405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
407 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200408 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
409 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200410
411 spin_unlock_irq(&dev_priv->irq_lock);
412
413 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200414}
415
Ben Widawsky09610212014-05-15 20:58:08 +0300416/**
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300417 * bdw_update_port_irq - update DE port interrupt
418 * @dev_priv: driver private
419 * @interrupt_mask: mask of interrupt bits to update
420 * @enabled_irq_mask: mask of interrupt bits to enable
421 */
422static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
423 uint32_t interrupt_mask,
424 uint32_t enabled_irq_mask)
425{
426 uint32_t new_val;
427 uint32_t old_val;
428
429 assert_spin_locked(&dev_priv->irq_lock);
430
431 WARN_ON(enabled_irq_mask & ~interrupt_mask);
432
433 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
434 return;
435
436 old_val = I915_READ(GEN8_DE_PORT_IMR);
437
438 new_val = old_val;
439 new_val &= ~interrupt_mask;
440 new_val |= (~enabled_irq_mask & interrupt_mask);
441
442 if (new_val != old_val) {
443 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
444 POSTING_READ(GEN8_DE_PORT_IMR);
445 }
446}
447
448/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200449 * ibx_display_interrupt_update - update SDEIMR
450 * @dev_priv: driver private
451 * @interrupt_mask: mask of interrupt bits to update
452 * @enabled_irq_mask: mask of interrupt bits to enable
453 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200454void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
455 uint32_t interrupt_mask,
456 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200457{
458 uint32_t sdeimr = I915_READ(SDEIMR);
459 sdeimr &= ~interrupt_mask;
460 sdeimr |= (~enabled_irq_mask & interrupt_mask);
461
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100462 WARN_ON(enabled_irq_mask & ~interrupt_mask);
463
Daniel Vetterfee884e2013-07-04 23:35:21 +0200464 assert_spin_locked(&dev_priv->irq_lock);
465
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700466 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300467 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300468
Daniel Vetterfee884e2013-07-04 23:35:21 +0200469 I915_WRITE(SDEIMR, sdeimr);
470 POSTING_READ(SDEIMR);
471}
Paulo Zanoni86642812013-04-12 17:57:57 -0300472
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100473static void
Imre Deak755e9012014-02-10 18:42:47 +0200474__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
475 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800476{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200477 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200478 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800479
Daniel Vetterb79480b2013-06-27 17:52:10 +0200480 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200481 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200482
Ville Syrjälä04feced2014-04-03 13:28:33 +0300483 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
484 status_mask & ~PIPESTAT_INT_STATUS_MASK,
485 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
486 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200487 return;
488
489 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200490 return;
491
Imre Deak91d181d2014-02-10 18:42:49 +0200492 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
493
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200494 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200495 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200496 I915_WRITE(reg, pipestat);
497 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800498}
499
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100500static void
Imre Deak755e9012014-02-10 18:42:47 +0200501__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
502 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800503{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200504 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200505 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800506
Daniel Vetterb79480b2013-06-27 17:52:10 +0200507 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200508 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200509
Ville Syrjälä04feced2014-04-03 13:28:33 +0300510 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
511 status_mask & ~PIPESTAT_INT_STATUS_MASK,
512 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
513 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200514 return;
515
Imre Deak755e9012014-02-10 18:42:47 +0200516 if ((pipestat & enable_mask) == 0)
517 return;
518
Imre Deak91d181d2014-02-10 18:42:49 +0200519 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
520
Imre Deak755e9012014-02-10 18:42:47 +0200521 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200522 I915_WRITE(reg, pipestat);
523 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800524}
525
Imre Deak10c59c52014-02-10 18:42:48 +0200526static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
527{
528 u32 enable_mask = status_mask << 16;
529
530 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300531 * On pipe A we don't support the PSR interrupt yet,
532 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200533 */
534 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
535 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300536 /*
537 * On pipe B and C we don't support the PSR interrupt yet, on pipe
538 * A the same bit is for perf counters which we don't use either.
539 */
540 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
541 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200542
543 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
544 SPRITE0_FLIP_DONE_INT_EN_VLV |
545 SPRITE1_FLIP_DONE_INT_EN_VLV);
546 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
547 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
548 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
549 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
550
551 return enable_mask;
552}
553
Imre Deak755e9012014-02-10 18:42:47 +0200554void
555i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
556 u32 status_mask)
557{
558 u32 enable_mask;
559
Imre Deak10c59c52014-02-10 18:42:48 +0200560 if (IS_VALLEYVIEW(dev_priv->dev))
561 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
562 status_mask);
563 else
564 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200565 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
566}
567
568void
569i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
570 u32 status_mask)
571{
572 u32 enable_mask;
573
Imre Deak10c59c52014-02-10 18:42:48 +0200574 if (IS_VALLEYVIEW(dev_priv->dev))
575 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
576 status_mask);
577 else
578 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200579 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
580}
581
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000582/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300583 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000584 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300585static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000586{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300587 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000588
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300589 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
590 return;
591
Daniel Vetter13321782014-09-15 14:55:29 +0200592 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000593
Imre Deak755e9012014-02-10 18:42:47 +0200594 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300595 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200596 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200597 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000598
Daniel Vetter13321782014-09-15 14:55:29 +0200599 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000600}
601
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300602/*
603 * This timing diagram depicts the video signal in and
604 * around the vertical blanking period.
605 *
606 * Assumptions about the fictitious mode used in this example:
607 * vblank_start >= 3
608 * vsync_start = vblank_start + 1
609 * vsync_end = vblank_start + 2
610 * vtotal = vblank_start + 3
611 *
612 * start of vblank:
613 * latch double buffered registers
614 * increment frame counter (ctg+)
615 * generate start of vblank interrupt (gen4+)
616 * |
617 * | frame start:
618 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
619 * | may be shifted forward 1-3 extra lines via PIPECONF
620 * | |
621 * | | start of vsync:
622 * | | generate vsync interrupt
623 * | | |
624 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
625 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
626 * ----va---> <-----------------vb--------------------> <--------va-------------
627 * | | <----vs-----> |
628 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
629 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
630 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
631 * | | |
632 * last visible pixel first visible pixel
633 * | increment frame counter (gen3/4)
634 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
635 *
636 * x = horizontal active
637 * _ = horizontal blanking
638 * hs = horizontal sync
639 * va = vertical active
640 * vb = vertical blanking
641 * vs = vertical sync
642 * vbs = vblank_start (number)
643 *
644 * Summary:
645 * - most events happen at the start of horizontal sync
646 * - frame start happens at the start of horizontal blank, 1-4 lines
647 * (depending on PIPECONF settings) after the start of vblank
648 * - gen3/4 pixel and frame counter are synchronized with the start
649 * of horizontal active on the first line of vertical active
650 */
651
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300652static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
653{
654 /* Gen2 doesn't have a hardware frame counter */
655 return 0;
656}
657
Keith Packard42f52ef2008-10-18 19:39:29 -0700658/* Called from drm generic code, passed a 'crtc', which
659 * we use as a pipe index
660 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700661static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700662{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300663 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700664 unsigned long high_frame;
665 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300666 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100667 struct intel_crtc *intel_crtc =
668 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200669 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700670
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100671 htotal = mode->crtc_htotal;
672 hsync_start = mode->crtc_hsync_start;
673 vbl_start = mode->crtc_vblank_start;
674 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
675 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300676
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300677 /* Convert to pixel count */
678 vbl_start *= htotal;
679
680 /* Start of vblank event occurs at start of hsync */
681 vbl_start -= htotal - hsync_start;
682
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800683 high_frame = PIPEFRAME(pipe);
684 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100685
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700686 /*
687 * High & low register fields aren't synchronized, so make sure
688 * we get a low value that's stable across two reads of the high
689 * register.
690 */
691 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100692 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300693 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100694 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700695 } while (high1 != high2);
696
Chris Wilson5eddb702010-09-11 13:48:45 +0100697 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300698 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100699 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300700
701 /*
702 * The frame counter increments at beginning of active.
703 * Cook up a vblank counter by also checking the pixel
704 * counter against vblank start.
705 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200706 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700707}
708
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700709static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800710{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300711 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800712 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800713
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800714 return I915_READ(reg);
715}
716
Mario Kleinerad3543e2013-10-30 05:13:08 +0100717/* raw reads, only for fast reads of display block, no need for forcewake etc. */
718#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100719
Ville Syrjäläa225f072014-04-29 13:35:45 +0300720static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
721{
722 struct drm_device *dev = crtc->base.dev;
723 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200724 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300725 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300726 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300727
Ville Syrjälä80715b22014-05-15 20:23:23 +0300728 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300729 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
730 vtotal /= 2;
731
732 if (IS_GEN2(dev))
733 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
734 else
735 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
736
737 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700738 * On HSW, the DSL reg (0x70000) appears to return 0 if we
739 * read it just before the start of vblank. So try it again
740 * so we don't accidentally end up spanning a vblank frame
741 * increment, causing the pipe_update_end() code to squak at us.
742 *
743 * The nature of this problem means we can't simply check the ISR
744 * bit and return the vblank start value; nor can we use the scanline
745 * debug register in the transcoder as it appears to have the same
746 * problem. We may need to extend this to include other platforms,
747 * but so far testing only shows the problem on HSW.
748 */
749 if (IS_HASWELL(dev) && !position) {
750 int i, temp;
751
752 for (i = 0; i < 100; i++) {
753 udelay(1);
754 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
755 DSL_LINEMASK_GEN3;
756 if (temp != position) {
757 position = temp;
758 break;
759 }
760 }
761 }
762
763 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300764 * See update_scanline_offset() for the details on the
765 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300766 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300767 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300768}
769
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700770static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200771 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300772 ktime_t *stime, ktime_t *etime,
773 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100774{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300775 struct drm_i915_private *dev_priv = dev->dev_private;
776 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300778 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300779 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100780 bool in_vbl = true;
781 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100782 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100783
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200784 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100785 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800786 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100787 return 0;
788 }
789
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300790 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300791 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300792 vtotal = mode->crtc_vtotal;
793 vbl_start = mode->crtc_vblank_start;
794 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100795
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200796 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
797 vbl_start = DIV_ROUND_UP(vbl_start, 2);
798 vbl_end /= 2;
799 vtotal /= 2;
800 }
801
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300802 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
803
Mario Kleinerad3543e2013-10-30 05:13:08 +0100804 /*
805 * Lock uncore.lock, as we will do multiple timing critical raw
806 * register reads, potentially with preemption disabled, so the
807 * following code must not block on uncore.lock.
808 */
809 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300810
Mario Kleinerad3543e2013-10-30 05:13:08 +0100811 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
812
813 /* Get optional system timestamp before query. */
814 if (stime)
815 *stime = ktime_get();
816
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300817 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100818 /* No obvious pixelcount register. Only query vertical
819 * scanout position from Display scan line register.
820 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300821 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100822 } else {
823 /* Have access to pixelcount since start of frame.
824 * We can split this into vertical and horizontal
825 * scanout position.
826 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100827 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100828
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300829 /* convert to pixel counts */
830 vbl_start *= htotal;
831 vbl_end *= htotal;
832 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300833
834 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300835 * In interlaced modes, the pixel counter counts all pixels,
836 * so one field will have htotal more pixels. In order to avoid
837 * the reported position from jumping backwards when the pixel
838 * counter is beyond the length of the shorter field, just
839 * clamp the position the length of the shorter field. This
840 * matches how the scanline counter based position works since
841 * the scanline counter doesn't count the two half lines.
842 */
843 if (position >= vtotal)
844 position = vtotal - 1;
845
846 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300847 * Start of vblank interrupt is triggered at start of hsync,
848 * just prior to the first active line of vblank. However we
849 * consider lines to start at the leading edge of horizontal
850 * active. So, should we get here before we've crossed into
851 * the horizontal active of the first line in vblank, we would
852 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
853 * always add htotal-hsync_start to the current pixel position.
854 */
855 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300856 }
857
Mario Kleinerad3543e2013-10-30 05:13:08 +0100858 /* Get optional system timestamp after query. */
859 if (etime)
860 *etime = ktime_get();
861
862 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
863
864 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
865
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300866 in_vbl = position >= vbl_start && position < vbl_end;
867
868 /*
869 * While in vblank, position will be negative
870 * counting up towards 0 at vbl_end. And outside
871 * vblank, position will be positive counting
872 * up since vbl_end.
873 */
874 if (position >= vbl_start)
875 position -= vbl_end;
876 else
877 position += vtotal - vbl_end;
878
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300879 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300880 *vpos = position;
881 *hpos = 0;
882 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100883 *vpos = position / htotal;
884 *hpos = position - (*vpos * htotal);
885 }
886
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100887 /* In vblank? */
888 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200889 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100890
891 return ret;
892}
893
Ville Syrjäläa225f072014-04-29 13:35:45 +0300894int intel_get_crtc_scanline(struct intel_crtc *crtc)
895{
896 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
897 unsigned long irqflags;
898 int position;
899
900 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
901 position = __intel_get_crtc_scanline(crtc);
902 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
903
904 return position;
905}
906
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700907static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100908 int *max_error,
909 struct timeval *vblank_time,
910 unsigned flags)
911{
Chris Wilson4041b852011-01-22 10:07:56 +0000912 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100913
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700914 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000915 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100916 return -EINVAL;
917 }
918
919 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000920 crtc = intel_get_crtc_for_pipe(dev, pipe);
921 if (crtc == NULL) {
922 DRM_ERROR("Invalid crtc %d\n", pipe);
923 return -EINVAL;
924 }
925
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200926 if (!crtc->hwmode.crtc_clock) {
Chris Wilson4041b852011-01-22 10:07:56 +0000927 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
928 return -EBUSY;
929 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100930
931 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000932 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
933 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200934 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100935}
936
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200937static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800938{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300939 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000940 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200941 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200942
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200943 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800944
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200945 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
946
Daniel Vetter20e4d402012-08-08 23:35:39 +0200947 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200948
Jesse Barnes7648fa92010-05-20 14:28:11 -0700949 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000950 busy_up = I915_READ(RCPREVBSYTUPAVG);
951 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800952 max_avg = I915_READ(RCBMAXAVG);
953 min_avg = I915_READ(RCBMINAVG);
954
955 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000956 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200957 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
958 new_delay = dev_priv->ips.cur_delay - 1;
959 if (new_delay < dev_priv->ips.max_delay)
960 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000961 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200962 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
963 new_delay = dev_priv->ips.cur_delay + 1;
964 if (new_delay > dev_priv->ips.min_delay)
965 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800966 }
967
Jesse Barnes7648fa92010-05-20 14:28:11 -0700968 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200969 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800970
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200971 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200972
Jesse Barnesf97108d2010-01-29 11:27:07 -0800973 return;
974}
975
Chris Wilson74cdb332015-04-07 16:21:05 +0100976static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100977{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100978 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000979 return;
980
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000981 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000982
Chris Wilson549f7362010-10-19 11:19:32 +0100983 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100984}
985
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000986static void vlv_c0_read(struct drm_i915_private *dev_priv,
987 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -0400988{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000989 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
990 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
991 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -0400992}
993
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000994static bool vlv_c0_above(struct drm_i915_private *dev_priv,
995 const struct intel_rps_ei *old,
996 const struct intel_rps_ei *now,
997 int threshold)
Deepak S31685c22014-07-03 17:33:01 -0400998{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000999 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001000 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001001
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001002 if (old->cz_clock == 0)
1003 return false;
Deepak S31685c22014-07-03 17:33:01 -04001004
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001005 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1006 mul <<= 8;
1007
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001008 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001009 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001010
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001011 /* Workload can be split between render + media, e.g. SwapBuffers
1012 * being blitted in X after being rendered in mesa. To account for
1013 * this we need to combine both engines into our activity counter.
1014 */
1015 c0 = now->render_c0 - old->render_c0;
1016 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001017 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001018
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001019 return c0 >= time;
1020}
Deepak S31685c22014-07-03 17:33:01 -04001021
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001022void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1023{
1024 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1025 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001026}
1027
1028static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1029{
1030 struct intel_rps_ei now;
1031 u32 events = 0;
1032
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001033 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001034 return 0;
1035
1036 vlv_c0_read(dev_priv, &now);
1037 if (now.cz_clock == 0)
1038 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001039
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001040 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1041 if (!vlv_c0_above(dev_priv,
1042 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001043 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001044 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1045 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001046 }
1047
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001048 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1049 if (vlv_c0_above(dev_priv,
1050 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001051 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001052 events |= GEN6_PM_RP_UP_THRESHOLD;
1053 dev_priv->rps.up_ei = now;
1054 }
1055
1056 return events;
Deepak S31685c22014-07-03 17:33:01 -04001057}
1058
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001059static bool any_waiters(struct drm_i915_private *dev_priv)
1060{
1061 struct intel_engine_cs *ring;
1062 int i;
1063
1064 for_each_ring(ring, dev_priv, i)
1065 if (ring->irq_refcount)
1066 return true;
1067
1068 return false;
1069}
1070
Ben Widawsky4912d042011-04-25 11:25:20 -07001071static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001072{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001073 struct drm_i915_private *dev_priv =
1074 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001075 bool client_boost;
1076 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001077 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001078
Daniel Vetter59cdb632013-07-04 23:35:28 +02001079 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001080 /* Speed up work cancelation during disabling rps interrupts. */
1081 if (!dev_priv->rps.interrupts_enabled) {
1082 spin_unlock_irq(&dev_priv->irq_lock);
1083 return;
1084 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001085 pm_iir = dev_priv->rps.pm_iir;
1086 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001087 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1088 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001089 client_boost = dev_priv->rps.client_boost;
1090 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001091 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001092
Paulo Zanoni60611c12013-08-15 11:50:01 -03001093 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301094 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001095
Chris Wilson8d3afd72015-05-21 21:01:47 +01001096 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001097 return;
1098
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001099 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001100
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001101 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1102
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001103 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001104 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001105 min = dev_priv->rps.min_freq_softlimit;
1106 max = dev_priv->rps.max_freq_softlimit;
1107
1108 if (client_boost) {
1109 new_delay = dev_priv->rps.max_freq_softlimit;
1110 adj = 0;
1111 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001112 if (adj > 0)
1113 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001114 else /* CHV needs even encode values */
1115 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001116 /*
1117 * For better performance, jump directly
1118 * to RPe if we're below it.
1119 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001120 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001121 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001122 adj = 0;
1123 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001124 } else if (any_waiters(dev_priv)) {
1125 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001126 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001127 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1128 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001129 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001130 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001131 adj = 0;
1132 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1133 if (adj < 0)
1134 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001135 else /* CHV needs even encode values */
1136 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001137 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001138 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001139 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001140
Chris Wilsonedcf2842015-04-07 16:20:29 +01001141 dev_priv->rps.last_adj = adj;
1142
Ben Widawsky79249632012-09-07 19:43:42 -07001143 /* sysfs frequency interfaces may have snuck in while servicing the
1144 * interrupt
1145 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001146 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001147 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301148
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001149 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001150
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001151 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001152}
1153
Ben Widawskye3689192012-05-25 16:56:22 -07001154
1155/**
1156 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1157 * occurred.
1158 * @work: workqueue struct
1159 *
1160 * Doesn't actually do anything except notify userspace. As a consequence of
1161 * this event, userspace should try to remap the bad rows since statistically
1162 * it is likely the same row is more likely to go bad again.
1163 */
1164static void ivybridge_parity_work(struct work_struct *work)
1165{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001166 struct drm_i915_private *dev_priv =
1167 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001168 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001169 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001170 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001171 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001172
1173 /* We must turn off DOP level clock gating to access the L3 registers.
1174 * In order to prevent a get/put style interface, acquire struct mutex
1175 * any time we access those registers.
1176 */
1177 mutex_lock(&dev_priv->dev->struct_mutex);
1178
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001179 /* If we've screwed up tracking, just let the interrupt fire again */
1180 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1181 goto out;
1182
Ben Widawskye3689192012-05-25 16:56:22 -07001183 misccpctl = I915_READ(GEN7_MISCCPCTL);
1184 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1185 POSTING_READ(GEN7_MISCCPCTL);
1186
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001187 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1188 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001189
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001190 slice--;
1191 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1192 break;
1193
1194 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1195
1196 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1197
1198 error_status = I915_READ(reg);
1199 row = GEN7_PARITY_ERROR_ROW(error_status);
1200 bank = GEN7_PARITY_ERROR_BANK(error_status);
1201 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1202
1203 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1204 POSTING_READ(reg);
1205
1206 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1207 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1208 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1209 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1210 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1211 parity_event[5] = NULL;
1212
Dave Airlie5bdebb12013-10-11 14:07:25 +10001213 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001214 KOBJ_CHANGE, parity_event);
1215
1216 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1217 slice, row, bank, subbank);
1218
1219 kfree(parity_event[4]);
1220 kfree(parity_event[3]);
1221 kfree(parity_event[2]);
1222 kfree(parity_event[1]);
1223 }
Ben Widawskye3689192012-05-25 16:56:22 -07001224
1225 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1226
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001227out:
1228 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001229 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001230 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001231 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001232
1233 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001234}
1235
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001236static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001237{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001238 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001239
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001240 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001241 return;
1242
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001243 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001244 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001245 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001246
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001247 iir &= GT_PARITY_ERROR(dev);
1248 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1249 dev_priv->l3_parity.which_slice |= 1 << 1;
1250
1251 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1252 dev_priv->l3_parity.which_slice |= 1 << 0;
1253
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001254 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001255}
1256
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001257static void ilk_gt_irq_handler(struct drm_device *dev,
1258 struct drm_i915_private *dev_priv,
1259 u32 gt_iir)
1260{
1261 if (gt_iir &
1262 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001263 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001264 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001265 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001266}
1267
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001268static void snb_gt_irq_handler(struct drm_device *dev,
1269 struct drm_i915_private *dev_priv,
1270 u32 gt_iir)
1271{
1272
Ben Widawskycc609d52013-05-28 19:22:29 -07001273 if (gt_iir &
1274 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001275 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001276 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001277 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001278 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001279 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001280
Ben Widawskycc609d52013-05-28 19:22:29 -07001281 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1282 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001283 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1284 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001285
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001286 if (gt_iir & GT_PARITY_ERROR(dev))
1287 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001288}
1289
Chris Wilson74cdb332015-04-07 16:21:05 +01001290static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001291 u32 master_ctl)
1292{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001293 irqreturn_t ret = IRQ_NONE;
1294
1295 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001296 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001297 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001298 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001299 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001300
Chris Wilson74cdb332015-04-07 16:21:05 +01001301 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1302 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1303 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1304 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001305
Chris Wilson74cdb332015-04-07 16:21:05 +01001306 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1307 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1308 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1309 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001310 } else
1311 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1312 }
1313
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001314 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001315 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001316 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001317 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001318 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001319
Chris Wilson74cdb332015-04-07 16:21:05 +01001320 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1321 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1322 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1323 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001324
Chris Wilson74cdb332015-04-07 16:21:05 +01001325 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1326 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1327 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1328 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001329 } else
1330 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1331 }
1332
Chris Wilson74cdb332015-04-07 16:21:05 +01001333 if (master_ctl & GEN8_GT_VECS_IRQ) {
1334 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1335 if (tmp) {
1336 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1337 ret = IRQ_HANDLED;
1338
1339 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1340 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1341 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1342 notify_ring(&dev_priv->ring[VECS]);
1343 } else
1344 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1345 }
1346
Ben Widawsky09610212014-05-15 20:58:08 +03001347 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001348 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001349 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001350 I915_WRITE_FW(GEN8_GT_IIR(2),
1351 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001352 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001353 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001354 } else
1355 DRM_ERROR("The master control interrupt lied (PM)!\n");
1356 }
1357
Ben Widawskyabd58f02013-11-02 21:07:09 -07001358 return ret;
1359}
1360
Imre Deak63c88d22015-07-20 14:43:39 -07001361static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1362{
1363 switch (port) {
1364 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001365 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001366 case PORT_B:
1367 return val & PORTB_HOTPLUG_LONG_DETECT;
1368 case PORT_C:
1369 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001370 default:
1371 return false;
1372 }
1373}
1374
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001375static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1376{
1377 switch (port) {
1378 case PORT_E:
1379 return val & PORTE_HOTPLUG_LONG_DETECT;
1380 default:
1381 return false;
1382 }
1383}
1384
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001385static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1386{
1387 switch (port) {
1388 case PORT_A:
1389 return val & PORTA_HOTPLUG_LONG_DETECT;
1390 case PORT_B:
1391 return val & PORTB_HOTPLUG_LONG_DETECT;
1392 case PORT_C:
1393 return val & PORTC_HOTPLUG_LONG_DETECT;
1394 case PORT_D:
1395 return val & PORTD_HOTPLUG_LONG_DETECT;
1396 default:
1397 return false;
1398 }
1399}
1400
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001401static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1402{
1403 switch (port) {
1404 case PORT_A:
1405 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1406 default:
1407 return false;
1408 }
1409}
1410
Jani Nikula676574d2015-05-28 15:43:53 +03001411static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001412{
1413 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001414 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001415 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001416 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001417 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001418 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001419 return val & PORTD_HOTPLUG_LONG_DETECT;
1420 default:
1421 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001422 }
1423}
1424
Jani Nikula676574d2015-05-28 15:43:53 +03001425static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001426{
1427 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001428 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001429 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001430 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001431 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001432 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001433 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1434 default:
1435 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001436 }
1437}
1438
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001439/*
1440 * Get a bit mask of pins that have triggered, and which ones may be long.
1441 * This can be called multiple times with the same masks to accumulate
1442 * hotplug detection results from several registers.
1443 *
1444 * Note that the caller is expected to zero out the masks initially.
1445 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001446static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001447 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001448 const u32 hpd[HPD_NUM_PINS],
1449 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001450{
Jani Nikula8c841e52015-06-18 13:06:17 +03001451 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001452 int i;
1453
Jani Nikula676574d2015-05-28 15:43:53 +03001454 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001455 if ((hpd[i] & hotplug_trigger) == 0)
1456 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001457
Jani Nikula8c841e52015-06-18 13:06:17 +03001458 *pin_mask |= BIT(i);
1459
Imre Deakcc24fcd2015-07-21 15:32:45 -07001460 if (!intel_hpd_pin_to_port(i, &port))
1461 continue;
1462
Imre Deakfd63e2a2015-07-21 15:32:44 -07001463 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001464 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001465 }
1466
1467 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1468 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1469
1470}
1471
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001472static void gmbus_irq_handler(struct drm_device *dev)
1473{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001474 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001475
Daniel Vetter28c70f12012-12-01 13:53:45 +01001476 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001477}
1478
Daniel Vetterce99c252012-12-01 13:53:47 +01001479static void dp_aux_irq_handler(struct drm_device *dev)
1480{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001481 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001482
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001483 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001484}
1485
Shuang He8bf1e9f2013-10-15 18:55:27 +01001486#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001487static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1488 uint32_t crc0, uint32_t crc1,
1489 uint32_t crc2, uint32_t crc3,
1490 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001491{
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1494 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001495 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001496
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001497 spin_lock(&pipe_crc->lock);
1498
Damien Lespiau0c912c72013-10-15 18:55:37 +01001499 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001500 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001501 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001502 return;
1503 }
1504
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001505 head = pipe_crc->head;
1506 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001507
1508 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001509 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001510 DRM_ERROR("CRC buffer overflowing\n");
1511 return;
1512 }
1513
1514 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001515
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001516 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001517 entry->crc[0] = crc0;
1518 entry->crc[1] = crc1;
1519 entry->crc[2] = crc2;
1520 entry->crc[3] = crc3;
1521 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001522
1523 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001524 pipe_crc->head = head;
1525
1526 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001527
1528 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001529}
Daniel Vetter277de952013-10-18 16:37:07 +02001530#else
1531static inline void
1532display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1533 uint32_t crc0, uint32_t crc1,
1534 uint32_t crc2, uint32_t crc3,
1535 uint32_t crc4) {}
1536#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001537
Daniel Vetter277de952013-10-18 16:37:07 +02001538
1539static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001540{
1541 struct drm_i915_private *dev_priv = dev->dev_private;
1542
Daniel Vetter277de952013-10-18 16:37:07 +02001543 display_pipe_crc_irq_handler(dev, pipe,
1544 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1545 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001546}
1547
Daniel Vetter277de952013-10-18 16:37:07 +02001548static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001549{
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551
Daniel Vetter277de952013-10-18 16:37:07 +02001552 display_pipe_crc_irq_handler(dev, pipe,
1553 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1554 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1555 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1556 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1557 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001558}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001559
Daniel Vetter277de952013-10-18 16:37:07 +02001560static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001561{
1562 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001563 uint32_t res1, res2;
1564
1565 if (INTEL_INFO(dev)->gen >= 3)
1566 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1567 else
1568 res1 = 0;
1569
1570 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1571 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1572 else
1573 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001574
Daniel Vetter277de952013-10-18 16:37:07 +02001575 display_pipe_crc_irq_handler(dev, pipe,
1576 I915_READ(PIPE_CRC_RES_RED(pipe)),
1577 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1578 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1579 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001580}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001581
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001582/* The RPS events need forcewake, so we add them to a work queue and mask their
1583 * IMR bits until the work is done. Other interrupts can be processed without
1584 * the work queue. */
1585static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001586{
Deepak Sa6706b42014-03-15 20:23:22 +05301587 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001588 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001589 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001590 if (dev_priv->rps.interrupts_enabled) {
1591 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1592 queue_work(dev_priv->wq, &dev_priv->rps.work);
1593 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001594 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001595 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001596
Imre Deakc9a9a262014-11-05 20:48:37 +02001597 if (INTEL_INFO(dev_priv)->gen >= 8)
1598 return;
1599
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001600 if (HAS_VEBOX(dev_priv->dev)) {
1601 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001602 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001603
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001604 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1605 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001606 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001607}
1608
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001609static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1610{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001611 if (!drm_handle_vblank(dev, pipe))
1612 return false;
1613
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001614 return true;
1615}
1616
Imre Deakc1874ed2014-02-04 21:35:46 +02001617static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1618{
1619 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001620 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001621 int pipe;
1622
Imre Deak58ead0d2014-02-04 21:35:47 +02001623 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001624 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001625 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001626 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001627
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001628 /*
1629 * PIPESTAT bits get signalled even when the interrupt is
1630 * disabled with the mask bits, and some of the status bits do
1631 * not generate interrupts at all (like the underrun bit). Hence
1632 * we need to be careful that we only handle what we want to
1633 * handle.
1634 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001635
1636 /* fifo underruns are filterered in the underrun handler. */
1637 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001638
1639 switch (pipe) {
1640 case PIPE_A:
1641 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1642 break;
1643 case PIPE_B:
1644 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1645 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001646 case PIPE_C:
1647 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1648 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001649 }
1650 if (iir & iir_bit)
1651 mask |= dev_priv->pipestat_irq_mask[pipe];
1652
1653 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001654 continue;
1655
1656 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001657 mask |= PIPESTAT_INT_ENABLE_MASK;
1658 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001659
1660 /*
1661 * Clear the PIPE*STAT regs before the IIR
1662 */
Imre Deak91d181d2014-02-10 18:42:49 +02001663 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1664 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001665 I915_WRITE(reg, pipe_stats[pipe]);
1666 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001667 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001668
Damien Lespiau055e3932014-08-18 13:49:10 +01001669 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001670 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1671 intel_pipe_handle_vblank(dev, pipe))
1672 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001673
Imre Deak579a9b02014-02-04 21:35:48 +02001674 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001675 intel_prepare_page_flip(dev, pipe);
1676 intel_finish_page_flip(dev, pipe);
1677 }
1678
1679 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1680 i9xx_pipe_crc_irq_handler(dev, pipe);
1681
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001682 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1683 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001684 }
1685
1686 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1687 gmbus_irq_handler(dev);
1688}
1689
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001690static void i9xx_hpd_irq_handler(struct drm_device *dev)
1691{
1692 struct drm_i915_private *dev_priv = dev->dev_private;
1693 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001694 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001695
Jani Nikula0d2e4292015-05-27 15:03:39 +03001696 if (!hotplug_status)
1697 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001698
Jani Nikula0d2e4292015-05-27 15:03:39 +03001699 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1700 /*
1701 * Make sure hotplug status is cleared before we clear IIR, or else we
1702 * may miss hotplug events.
1703 */
1704 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001705
Jani Nikula0d2e4292015-05-27 15:03:39 +03001706 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1707 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001708
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001709 if (hotplug_trigger) {
1710 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1711 hotplug_trigger, hpd_status_g4x,
1712 i9xx_port_hotplug_long_detect);
1713
1714 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1715 }
Jani Nikula369712e2015-05-27 15:03:40 +03001716
1717 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1718 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001719 } else {
1720 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001721
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001722 if (hotplug_trigger) {
1723 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001724 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001725 i9xx_port_hotplug_long_detect);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001726 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1727 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001728 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001729}
1730
Daniel Vetterff1f5252012-10-02 15:10:55 +02001731static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001732{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001733 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001734 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001735 u32 iir, gt_iir, pm_iir;
1736 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001737
Imre Deak2dd2a882015-02-24 11:14:30 +02001738 if (!intel_irqs_enabled(dev_priv))
1739 return IRQ_NONE;
1740
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001741 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001742 /* Find, clear, then process each source of interrupt */
1743
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001744 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001745 if (gt_iir)
1746 I915_WRITE(GTIIR, gt_iir);
1747
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001748 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001749 if (pm_iir)
1750 I915_WRITE(GEN6_PMIIR, pm_iir);
1751
1752 iir = I915_READ(VLV_IIR);
1753 if (iir) {
1754 /* Consume port before clearing IIR or we'll miss events */
1755 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1756 i9xx_hpd_irq_handler(dev);
1757 I915_WRITE(VLV_IIR, iir);
1758 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001759
1760 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1761 goto out;
1762
1763 ret = IRQ_HANDLED;
1764
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001765 if (gt_iir)
1766 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001767 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001768 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001769 /* Call regardless, as some status bits might not be
1770 * signalled in iir */
1771 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001772 }
1773
1774out:
1775 return ret;
1776}
1777
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001778static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1779{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001780 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001781 struct drm_i915_private *dev_priv = dev->dev_private;
1782 u32 master_ctl, iir;
1783 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001784
Imre Deak2dd2a882015-02-24 11:14:30 +02001785 if (!intel_irqs_enabled(dev_priv))
1786 return IRQ_NONE;
1787
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001788 for (;;) {
1789 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1790 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001791
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001792 if (master_ctl == 0 && iir == 0)
1793 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001794
Oscar Mateo27b6c122014-06-16 16:11:00 +01001795 ret = IRQ_HANDLED;
1796
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001797 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001798
Oscar Mateo27b6c122014-06-16 16:11:00 +01001799 /* Find, clear, then process each source of interrupt */
1800
1801 if (iir) {
1802 /* Consume port before clearing IIR or we'll miss events */
1803 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1804 i9xx_hpd_irq_handler(dev);
1805 I915_WRITE(VLV_IIR, iir);
1806 }
1807
Chris Wilson74cdb332015-04-07 16:21:05 +01001808 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001809
Oscar Mateo27b6c122014-06-16 16:11:00 +01001810 /* Call regardless, as some status bits might not be
1811 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001812 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001813
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001814 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1815 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001816 }
1817
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001818 return ret;
1819}
1820
Ville Syrjälä40e56412015-08-27 23:56:10 +03001821static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
1822 const u32 hpd[HPD_NUM_PINS])
1823{
1824 struct drm_i915_private *dev_priv = to_i915(dev);
1825 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1826
1827 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1828 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1829
1830 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1831 dig_hotplug_reg, hpd,
1832 pch_port_hotplug_long_detect);
1833
1834 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1835}
1836
Adam Jackson23e81d62012-06-06 15:45:44 -04001837static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001838{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001839 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001840 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001841 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001842
Ville Syrjälä40e56412015-08-27 23:56:10 +03001843 if (hotplug_trigger)
1844 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001845
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001846 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1847 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1848 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001849 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001850 port_name(port));
1851 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001852
Daniel Vetterce99c252012-12-01 13:53:47 +01001853 if (pch_iir & SDE_AUX_MASK)
1854 dp_aux_irq_handler(dev);
1855
Jesse Barnes776ad802011-01-04 15:09:39 -08001856 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001857 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001858
1859 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1860 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1861
1862 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1863 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1864
1865 if (pch_iir & SDE_POISON)
1866 DRM_ERROR("PCH poison interrupt\n");
1867
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001868 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001869 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001870 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1871 pipe_name(pipe),
1872 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001873
1874 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1875 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1876
1877 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1878 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1879
Jesse Barnes776ad802011-01-04 15:09:39 -08001880 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001881 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001882
1883 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001884 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001885}
1886
1887static void ivb_err_int_handler(struct drm_device *dev)
1888{
1889 struct drm_i915_private *dev_priv = dev->dev_private;
1890 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001891 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001892
Paulo Zanonide032bf2013-04-12 17:57:58 -03001893 if (err_int & ERR_INT_POISON)
1894 DRM_ERROR("Poison interrupt\n");
1895
Damien Lespiau055e3932014-08-18 13:49:10 +01001896 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001897 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1898 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001899
Daniel Vetter5a69b892013-10-16 22:55:52 +02001900 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1901 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001902 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001903 else
Daniel Vetter277de952013-10-18 16:37:07 +02001904 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001905 }
1906 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001907
Paulo Zanoni86642812013-04-12 17:57:57 -03001908 I915_WRITE(GEN7_ERR_INT, err_int);
1909}
1910
1911static void cpt_serr_int_handler(struct drm_device *dev)
1912{
1913 struct drm_i915_private *dev_priv = dev->dev_private;
1914 u32 serr_int = I915_READ(SERR_INT);
1915
Paulo Zanonide032bf2013-04-12 17:57:58 -03001916 if (serr_int & SERR_INT_POISON)
1917 DRM_ERROR("PCH poison interrupt\n");
1918
Paulo Zanoni86642812013-04-12 17:57:57 -03001919 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001920 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001921
1922 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001923 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001924
1925 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001926 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001927
1928 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001929}
1930
Adam Jackson23e81d62012-06-06 15:45:44 -04001931static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1932{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001933 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001934 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001935 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001936
Ville Syrjälä40e56412015-08-27 23:56:10 +03001937 if (hotplug_trigger)
1938 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001939
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001940 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1941 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1942 SDE_AUDIO_POWER_SHIFT_CPT);
1943 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1944 port_name(port));
1945 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001946
1947 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001948 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001949
1950 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001951 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001952
1953 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1954 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1955
1956 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1957 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1958
1959 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001960 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001961 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1962 pipe_name(pipe),
1963 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001964
1965 if (pch_iir & SDE_ERROR_CPT)
1966 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001967}
1968
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001969static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
1970{
1971 struct drm_i915_private *dev_priv = dev->dev_private;
1972 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
1973 ~SDE_PORTE_HOTPLUG_SPT;
1974 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
1975 u32 pin_mask = 0, long_mask = 0;
1976
1977 if (hotplug_trigger) {
1978 u32 dig_hotplug_reg;
1979
1980 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1981 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1982
1983 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1984 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001985 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001986 }
1987
1988 if (hotplug2_trigger) {
1989 u32 dig_hotplug_reg;
1990
1991 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
1992 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
1993
1994 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
1995 dig_hotplug_reg, hpd_spt,
1996 spt_port_hotplug2_long_detect);
1997 }
1998
1999 if (pin_mask)
2000 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2001
2002 if (pch_iir & SDE_GMBUS_CPT)
2003 gmbus_irq_handler(dev);
2004}
2005
Ville Syrjälä40e56412015-08-27 23:56:10 +03002006static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2007 const u32 hpd[HPD_NUM_PINS])
2008{
2009 struct drm_i915_private *dev_priv = to_i915(dev);
2010 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2011
2012 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2013 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2014
2015 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2016 dig_hotplug_reg, hpd,
2017 ilk_port_hotplug_long_detect);
2018
2019 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2020}
2021
Paulo Zanonic008bc62013-07-12 16:35:10 -03002022static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2023{
2024 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002025 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002026 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2027
Ville Syrjälä40e56412015-08-27 23:56:10 +03002028 if (hotplug_trigger)
2029 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002030
2031 if (de_iir & DE_AUX_CHANNEL_A)
2032 dp_aux_irq_handler(dev);
2033
2034 if (de_iir & DE_GSE)
2035 intel_opregion_asle_intr(dev);
2036
Paulo Zanonic008bc62013-07-12 16:35:10 -03002037 if (de_iir & DE_POISON)
2038 DRM_ERROR("Poison interrupt\n");
2039
Damien Lespiau055e3932014-08-18 13:49:10 +01002040 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002041 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2042 intel_pipe_handle_vblank(dev, pipe))
2043 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002044
Daniel Vetter40da17c2013-10-21 18:04:36 +02002045 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002046 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002047
Daniel Vetter40da17c2013-10-21 18:04:36 +02002048 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2049 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002050
Daniel Vetter40da17c2013-10-21 18:04:36 +02002051 /* plane/pipes map 1:1 on ilk+ */
2052 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2053 intel_prepare_page_flip(dev, pipe);
2054 intel_finish_page_flip_plane(dev, pipe);
2055 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002056 }
2057
2058 /* check event from PCH */
2059 if (de_iir & DE_PCH_EVENT) {
2060 u32 pch_iir = I915_READ(SDEIIR);
2061
2062 if (HAS_PCH_CPT(dev))
2063 cpt_irq_handler(dev, pch_iir);
2064 else
2065 ibx_irq_handler(dev, pch_iir);
2066
2067 /* should clear PCH hotplug event before clear CPU irq */
2068 I915_WRITE(SDEIIR, pch_iir);
2069 }
2070
2071 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2072 ironlake_rps_change_irq_handler(dev);
2073}
2074
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002075static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2076{
2077 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002078 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002079 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2080
Ville Syrjälä40e56412015-08-27 23:56:10 +03002081 if (hotplug_trigger)
2082 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002083
2084 if (de_iir & DE_ERR_INT_IVB)
2085 ivb_err_int_handler(dev);
2086
2087 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2088 dp_aux_irq_handler(dev);
2089
2090 if (de_iir & DE_GSE_IVB)
2091 intel_opregion_asle_intr(dev);
2092
Damien Lespiau055e3932014-08-18 13:49:10 +01002093 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002094 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2095 intel_pipe_handle_vblank(dev, pipe))
2096 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002097
2098 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002099 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2100 intel_prepare_page_flip(dev, pipe);
2101 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002102 }
2103 }
2104
2105 /* check event from PCH */
2106 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2107 u32 pch_iir = I915_READ(SDEIIR);
2108
2109 cpt_irq_handler(dev, pch_iir);
2110
2111 /* clear PCH hotplug event before clear CPU irq */
2112 I915_WRITE(SDEIIR, pch_iir);
2113 }
2114}
2115
Oscar Mateo72c90f62014-06-16 16:10:57 +01002116/*
2117 * To handle irqs with the minimum potential races with fresh interrupts, we:
2118 * 1 - Disable Master Interrupt Control.
2119 * 2 - Find the source(s) of the interrupt.
2120 * 3 - Clear the Interrupt Identity bits (IIR).
2121 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2122 * 5 - Re-enable Master Interrupt Control.
2123 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002124static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002125{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002126 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002127 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002128 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002129 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002130
Imre Deak2dd2a882015-02-24 11:14:30 +02002131 if (!intel_irqs_enabled(dev_priv))
2132 return IRQ_NONE;
2133
Paulo Zanoni86642812013-04-12 17:57:57 -03002134 /* We get interrupts on unclaimed registers, so check for this before we
2135 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002136 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002137
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002138 /* disable master interrupt before clearing iir */
2139 de_ier = I915_READ(DEIER);
2140 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002141 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002142
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002143 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2144 * interrupts will will be stored on its back queue, and then we'll be
2145 * able to process them after we restore SDEIER (as soon as we restore
2146 * it, we'll get an interrupt if SDEIIR still has something to process
2147 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002148 if (!HAS_PCH_NOP(dev)) {
2149 sde_ier = I915_READ(SDEIER);
2150 I915_WRITE(SDEIER, 0);
2151 POSTING_READ(SDEIER);
2152 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002153
Oscar Mateo72c90f62014-06-16 16:10:57 +01002154 /* Find, clear, then process each source of interrupt */
2155
Chris Wilson0e434062012-05-09 21:45:44 +01002156 gt_iir = I915_READ(GTIIR);
2157 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002158 I915_WRITE(GTIIR, gt_iir);
2159 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002160 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002161 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002162 else
2163 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002164 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002165
2166 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002167 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002168 I915_WRITE(DEIIR, de_iir);
2169 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002170 if (INTEL_INFO(dev)->gen >= 7)
2171 ivb_display_irq_handler(dev, de_iir);
2172 else
2173 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002174 }
2175
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002176 if (INTEL_INFO(dev)->gen >= 6) {
2177 u32 pm_iir = I915_READ(GEN6_PMIIR);
2178 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002179 I915_WRITE(GEN6_PMIIR, pm_iir);
2180 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002181 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002182 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002183 }
2184
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002185 I915_WRITE(DEIER, de_ier);
2186 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002187 if (!HAS_PCH_NOP(dev)) {
2188 I915_WRITE(SDEIER, sde_ier);
2189 POSTING_READ(SDEIER);
2190 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002191
2192 return ret;
2193}
2194
Ville Syrjälä40e56412015-08-27 23:56:10 +03002195static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2196 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302197{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002198 struct drm_i915_private *dev_priv = to_i915(dev);
2199 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302200
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002201 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2202 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302203
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002204 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002205 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002206 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002207
Jani Nikula475c2e32015-05-28 15:43:54 +03002208 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302209}
2210
Ben Widawskyabd58f02013-11-02 21:07:09 -07002211static irqreturn_t gen8_irq_handler(int irq, void *arg)
2212{
2213 struct drm_device *dev = arg;
2214 struct drm_i915_private *dev_priv = dev->dev_private;
2215 u32 master_ctl;
2216 irqreturn_t ret = IRQ_NONE;
2217 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002218 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002219 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2220
Imre Deak2dd2a882015-02-24 11:14:30 +02002221 if (!intel_irqs_enabled(dev_priv))
2222 return IRQ_NONE;
2223
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002224 if (INTEL_INFO(dev_priv)->gen >= 9)
Jesse Barnes88e04702014-11-13 17:51:48 +00002225 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2226 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002227
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002228 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002229 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2230 if (!master_ctl)
2231 return IRQ_NONE;
2232
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002233 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002234
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002235 /* Find, clear, then process each source of interrupt */
2236
Chris Wilson74cdb332015-04-07 16:21:05 +01002237 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002238
2239 if (master_ctl & GEN8_DE_MISC_IRQ) {
2240 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002241 if (tmp) {
2242 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2243 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002244 if (tmp & GEN8_DE_MISC_GSE)
2245 intel_opregion_asle_intr(dev);
2246 else
2247 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002248 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002249 else
2250 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002251 }
2252
Daniel Vetter6d766f02013-11-07 14:49:55 +01002253 if (master_ctl & GEN8_DE_PORT_IRQ) {
2254 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002255 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302256 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002257 u32 hotplug_trigger = 0;
2258
2259 if (IS_BROXTON(dev_priv))
2260 hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
2261 else if (IS_BROADWELL(dev_priv))
2262 hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302263
Daniel Vetter6d766f02013-11-07 14:49:55 +01002264 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2265 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002266
Shashank Sharmad04a4922014-08-22 17:40:41 +05302267 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002268 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302269 found = true;
2270 }
2271
Ville Syrjälä40e56412015-08-27 23:56:10 +03002272 if (hotplug_trigger) {
2273 if (IS_BROXTON(dev))
2274 bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
2275 else
2276 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302277 found = true;
2278 }
2279
Shashank Sharma9e637432014-08-22 17:40:43 +05302280 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2281 gmbus_irq_handler(dev);
2282 found = true;
2283 }
2284
Shashank Sharmad04a4922014-08-22 17:40:41 +05302285 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002286 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002287 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002288 else
2289 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002290 }
2291
Damien Lespiau055e3932014-08-18 13:49:10 +01002292 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002293 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002294
Daniel Vetterc42664c2013-11-07 11:05:40 +01002295 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2296 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002297
Daniel Vetterc42664c2013-11-07 11:05:40 +01002298 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002299 if (pipe_iir) {
2300 ret = IRQ_HANDLED;
2301 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002302
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002303 if (pipe_iir & GEN8_PIPE_VBLANK &&
2304 intel_pipe_handle_vblank(dev, pipe))
2305 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002306
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002307 if (INTEL_INFO(dev_priv)->gen >= 9)
Damien Lespiau770de832014-03-20 20:45:01 +00002308 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2309 else
2310 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2311
2312 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002313 intel_prepare_page_flip(dev, pipe);
2314 intel_finish_page_flip_plane(dev, pipe);
2315 }
2316
2317 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2318 hsw_pipe_crc_irq_handler(dev, pipe);
2319
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002320 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2321 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2322 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002323
Damien Lespiau770de832014-03-20 20:45:01 +00002324
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002325 if (INTEL_INFO(dev_priv)->gen >= 9)
Damien Lespiau770de832014-03-20 20:45:01 +00002326 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2327 else
2328 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2329
2330 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002331 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2332 pipe_name(pipe),
2333 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002334 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002335 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2336 }
2337
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302338 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2339 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002340 /*
2341 * FIXME(BDW): Assume for now that the new interrupt handling
2342 * scheme also closed the SDE interrupt handling race we've seen
2343 * on older pch-split platforms. But this needs testing.
2344 */
2345 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002346 if (pch_iir) {
2347 I915_WRITE(SDEIIR, pch_iir);
2348 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002349
2350 if (HAS_PCH_SPT(dev_priv))
2351 spt_irq_handler(dev, pch_iir);
2352 else
2353 cpt_irq_handler(dev, pch_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002354 } else
2355 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2356
Daniel Vetter92d03a82013-11-07 11:05:43 +01002357 }
2358
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002359 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2360 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002361
2362 return ret;
2363}
2364
Daniel Vetter17e1df02013-09-08 21:57:13 +02002365static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2366 bool reset_completed)
2367{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002368 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002369 int i;
2370
2371 /*
2372 * Notify all waiters for GPU completion events that reset state has
2373 * been changed, and that they need to restart their wait after
2374 * checking for potential errors (and bail out to drop locks if there is
2375 * a gpu reset pending so that i915_error_work_func can acquire them).
2376 */
2377
2378 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2379 for_each_ring(ring, dev_priv, i)
2380 wake_up_all(&ring->irq_queue);
2381
2382 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2383 wake_up_all(&dev_priv->pending_flip_queue);
2384
2385 /*
2386 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2387 * reset state is cleared.
2388 */
2389 if (reset_completed)
2390 wake_up_all(&dev_priv->gpu_error.reset_queue);
2391}
2392
Jesse Barnes8a905232009-07-11 16:48:03 -04002393/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002394 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002395 *
2396 * Fire an error uevent so userspace can see that a hang or error
2397 * was detected.
2398 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002399static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002400{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002401 struct drm_i915_private *dev_priv = to_i915(dev);
2402 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002403 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2404 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2405 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002406 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002407
Dave Airlie5bdebb12013-10-11 14:07:25 +10002408 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002409
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002410 /*
2411 * Note that there's only one work item which does gpu resets, so we
2412 * need not worry about concurrent gpu resets potentially incrementing
2413 * error->reset_counter twice. We only need to take care of another
2414 * racing irq/hangcheck declaring the gpu dead for a second time. A
2415 * quick check for that is good enough: schedule_work ensures the
2416 * correct ordering between hang detection and this work item, and since
2417 * the reset in-progress bit is only ever set by code outside of this
2418 * work we don't need to worry about any other races.
2419 */
2420 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002421 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002422 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002423 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002424
Daniel Vetter17e1df02013-09-08 21:57:13 +02002425 /*
Imre Deakf454c692014-04-23 01:09:04 +03002426 * In most cases it's guaranteed that we get here with an RPM
2427 * reference held, for example because there is a pending GPU
2428 * request that won't finish until the reset is done. This
2429 * isn't the case at least when we get here by doing a
2430 * simulated reset via debugs, so get an RPM reference.
2431 */
2432 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002433
2434 intel_prepare_reset(dev);
2435
Imre Deakf454c692014-04-23 01:09:04 +03002436 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002437 * All state reset _must_ be completed before we update the
2438 * reset counter, for otherwise waiters might miss the reset
2439 * pending state and not properly drop locks, resulting in
2440 * deadlocks with the reset work.
2441 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002442 ret = i915_reset(dev);
2443
Ville Syrjälä75147472014-11-24 18:28:11 +02002444 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002445
Imre Deakf454c692014-04-23 01:09:04 +03002446 intel_runtime_pm_put(dev_priv);
2447
Daniel Vetterf69061b2012-12-06 09:01:42 +01002448 if (ret == 0) {
2449 /*
2450 * After all the gem state is reset, increment the reset
2451 * counter and wake up everyone waiting for the reset to
2452 * complete.
2453 *
2454 * Since unlock operations are a one-sided barrier only,
2455 * we need to insert a barrier here to order any seqno
2456 * updates before
2457 * the counter increment.
2458 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002459 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002460 atomic_inc(&dev_priv->gpu_error.reset_counter);
2461
Dave Airlie5bdebb12013-10-11 14:07:25 +10002462 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002463 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002464 } else {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002465 atomic_or(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002466 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002467
Daniel Vetter17e1df02013-09-08 21:57:13 +02002468 /*
2469 * Note: The wake_up also serves as a memory barrier so that
2470 * waiters see the update value of the reset counter atomic_t.
2471 */
2472 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002473 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002474}
2475
Chris Wilson35aed2e2010-05-27 13:18:12 +01002476static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002477{
2478 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002479 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002480 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002481 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002482
Chris Wilson35aed2e2010-05-27 13:18:12 +01002483 if (!eir)
2484 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002485
Joe Perchesa70491c2012-03-18 13:00:11 -07002486 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002487
Ben Widawskybd9854f2012-08-23 15:18:09 -07002488 i915_get_extra_instdone(dev, instdone);
2489
Jesse Barnes8a905232009-07-11 16:48:03 -04002490 if (IS_G4X(dev)) {
2491 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2492 u32 ipeir = I915_READ(IPEIR_I965);
2493
Joe Perchesa70491c2012-03-18 13:00:11 -07002494 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2495 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002496 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2497 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002498 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002499 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002500 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002501 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002502 }
2503 if (eir & GM45_ERROR_PAGE_TABLE) {
2504 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002505 pr_err("page table error\n");
2506 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002507 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002508 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002509 }
2510 }
2511
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002512 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002513 if (eir & I915_ERROR_PAGE_TABLE) {
2514 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002515 pr_err("page table error\n");
2516 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002517 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002518 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002519 }
2520 }
2521
2522 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002523 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002524 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002525 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002526 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002527 /* pipestat has already been acked */
2528 }
2529 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002530 pr_err("instruction error\n");
2531 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002532 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2533 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002534 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002535 u32 ipeir = I915_READ(IPEIR);
2536
Joe Perchesa70491c2012-03-18 13:00:11 -07002537 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2538 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002539 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002540 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002541 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002542 } else {
2543 u32 ipeir = I915_READ(IPEIR_I965);
2544
Joe Perchesa70491c2012-03-18 13:00:11 -07002545 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2546 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002547 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002548 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002549 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002550 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002551 }
2552 }
2553
2554 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002555 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002556 eir = I915_READ(EIR);
2557 if (eir) {
2558 /*
2559 * some errors might have become stuck,
2560 * mask them.
2561 */
2562 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2563 I915_WRITE(EMR, I915_READ(EMR) | eir);
2564 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2565 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002566}
2567
2568/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002569 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002570 * @dev: drm device
2571 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002572 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002573 * dump it to the syslog. Also call i915_capture_error_state() to make
2574 * sure we get a record and make it available in debugfs. Fire a uevent
2575 * so userspace knows something bad happened (should trigger collection
2576 * of a ring dump etc.).
2577 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002578void i915_handle_error(struct drm_device *dev, bool wedged,
2579 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002580{
2581 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002582 va_list args;
2583 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002584
Mika Kuoppala58174462014-02-25 17:11:26 +02002585 va_start(args, fmt);
2586 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2587 va_end(args);
2588
2589 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002590 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002591
Ben Gamariba1234d2009-09-14 17:48:47 -04002592 if (wedged) {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002593 atomic_or(I915_RESET_IN_PROGRESS_FLAG,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002594 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002595
Ben Gamari11ed50e2009-09-14 17:48:45 -04002596 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002597 * Wakeup waiting processes so that the reset function
2598 * i915_reset_and_wakeup doesn't deadlock trying to grab
2599 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002600 * processes will see a reset in progress and back off,
2601 * releasing their locks and then wait for the reset completion.
2602 * We must do this for _all_ gpu waiters that might hold locks
2603 * that the reset work needs to acquire.
2604 *
2605 * Note: The wake_up serves as the required memory barrier to
2606 * ensure that the waiters see the updated value of the reset
2607 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002608 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002609 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002610 }
2611
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002612 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002613}
2614
Keith Packard42f52ef2008-10-18 19:39:29 -07002615/* Called from drm generic code, passed 'crtc' which
2616 * we use as a pipe index
2617 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002618static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002619{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002620 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002621 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002622
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002623 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002624 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002625 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002626 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002627 else
Keith Packard7c463582008-11-04 02:03:27 -08002628 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002629 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002630 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002631
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002632 return 0;
2633}
2634
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002635static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002636{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002637 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002638 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002639 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002640 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002641
Jesse Barnesf796cf82011-04-07 13:58:17 -07002642 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002643 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002644 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2645
2646 return 0;
2647}
2648
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002649static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2650{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002651 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002652 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002653
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002654 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002655 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002656 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002657 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2658
2659 return 0;
2660}
2661
Ben Widawskyabd58f02013-11-02 21:07:09 -07002662static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2663{
2664 struct drm_i915_private *dev_priv = dev->dev_private;
2665 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002666
Ben Widawskyabd58f02013-11-02 21:07:09 -07002667 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002668 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2669 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2670 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002671 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2672 return 0;
2673}
2674
Keith Packard42f52ef2008-10-18 19:39:29 -07002675/* Called from drm generic code, passed 'crtc' which
2676 * we use as a pipe index
2677 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002678static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002679{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002680 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002681 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002682
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002683 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002684 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002685 PIPE_VBLANK_INTERRUPT_STATUS |
2686 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002687 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2688}
2689
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002690static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002691{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002692 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002693 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002694 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002695 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002696
2697 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002698 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002699 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2700}
2701
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002702static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2703{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002704 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002705 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002706
2707 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002708 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002709 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002710 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2711}
2712
Ben Widawskyabd58f02013-11-02 21:07:09 -07002713static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2714{
2715 struct drm_i915_private *dev_priv = dev->dev_private;
2716 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002717
Ben Widawskyabd58f02013-11-02 21:07:09 -07002718 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002719 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2720 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2721 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002722 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2723}
2724
Chris Wilson9107e9d2013-06-10 11:20:20 +01002725static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002726ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002727{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002728 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002729 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002730}
2731
Daniel Vettera028c4b2014-03-15 00:08:56 +01002732static bool
2733ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2734{
2735 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002736 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002737 } else {
2738 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2739 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2740 MI_SEMAPHORE_REGISTER);
2741 }
2742}
2743
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002744static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002745semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002746{
2747 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002748 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002749 int i;
2750
2751 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002752 for_each_ring(signaller, dev_priv, i) {
2753 if (ring == signaller)
2754 continue;
2755
2756 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2757 return signaller;
2758 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002759 } else {
2760 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2761
2762 for_each_ring(signaller, dev_priv, i) {
2763 if(ring == signaller)
2764 continue;
2765
Ben Widawskyebc348b2014-04-29 14:52:28 -07002766 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002767 return signaller;
2768 }
2769 }
2770
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002771 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2772 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002773
2774 return NULL;
2775}
2776
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002777static struct intel_engine_cs *
2778semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002779{
2780 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002781 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002782 u64 offset = 0;
2783 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002784
2785 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002786 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002787 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002788
Daniel Vetter88fe4292014-03-15 00:08:55 +01002789 /*
2790 * HEAD is likely pointing to the dword after the actual command,
2791 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002792 * or 4 dwords depending on the semaphore wait command size.
2793 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002794 * point at at batch, and semaphores are always emitted into the
2795 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002796 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002797 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002798 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002799
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002800 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002801 /*
2802 * Be paranoid and presume the hw has gone off into the wild -
2803 * our ring is smaller than what the hardware (and hence
2804 * HEAD_ADDR) allows. Also handles wrap-around.
2805 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002806 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002807
2808 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002809 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002810 if (cmd == ipehr)
2811 break;
2812
Daniel Vetter88fe4292014-03-15 00:08:55 +01002813 head -= 4;
2814 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002815
Daniel Vetter88fe4292014-03-15 00:08:55 +01002816 if (!i)
2817 return NULL;
2818
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002819 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002820 if (INTEL_INFO(ring->dev)->gen >= 8) {
2821 offset = ioread32(ring->buffer->virtual_start + head + 12);
2822 offset <<= 32;
2823 offset = ioread32(ring->buffer->virtual_start + head + 8);
2824 }
2825 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002826}
2827
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002828static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002829{
2830 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002831 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002832 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002833
Chris Wilson4be17382014-06-06 10:22:29 +01002834 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002835
2836 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002837 if (signaller == NULL)
2838 return -1;
2839
2840 /* Prevent pathological recursion due to driver bugs */
2841 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002842 return -1;
2843
Chris Wilson4be17382014-06-06 10:22:29 +01002844 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2845 return 1;
2846
Chris Wilsona0d036b2014-07-19 12:40:42 +01002847 /* cursory check for an unkickable deadlock */
2848 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2849 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002850 return -1;
2851
2852 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002853}
2854
2855static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2856{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002857 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002858 int i;
2859
2860 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002861 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002862}
2863
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002864static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002865ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002866{
2867 struct drm_device *dev = ring->dev;
2868 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002869 u32 tmp;
2870
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002871 if (acthd != ring->hangcheck.acthd) {
2872 if (acthd > ring->hangcheck.max_acthd) {
2873 ring->hangcheck.max_acthd = acthd;
2874 return HANGCHECK_ACTIVE;
2875 }
2876
2877 return HANGCHECK_ACTIVE_LOOP;
2878 }
Chris Wilson6274f212013-06-10 11:20:21 +01002879
Chris Wilson9107e9d2013-06-10 11:20:20 +01002880 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002881 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002882
2883 /* Is the chip hanging on a WAIT_FOR_EVENT?
2884 * If so we can simply poke the RB_WAIT bit
2885 * and break the hang. This should work on
2886 * all but the second generation chipsets.
2887 */
2888 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002889 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002890 i915_handle_error(dev, false,
2891 "Kicking stuck wait on %s",
2892 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002893 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002894 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002895 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002896
Chris Wilson6274f212013-06-10 11:20:21 +01002897 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2898 switch (semaphore_passed(ring)) {
2899 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002900 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002901 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002902 i915_handle_error(dev, false,
2903 "Kicking stuck semaphore on %s",
2904 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002905 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002906 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002907 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002908 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002909 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002910 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002911
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002912 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002913}
2914
Chris Wilson737b1502015-01-26 18:03:03 +02002915/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002916 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002917 * batchbuffers in a long time. We keep track per ring seqno progress and
2918 * if there are no progress, hangcheck score for that ring is increased.
2919 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2920 * we kick the ring. If we see no progress on three subsequent calls
2921 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002922 */
Chris Wilson737b1502015-01-26 18:03:03 +02002923static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002924{
Chris Wilson737b1502015-01-26 18:03:03 +02002925 struct drm_i915_private *dev_priv =
2926 container_of(work, typeof(*dev_priv),
2927 gpu_error.hangcheck_work.work);
2928 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002929 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002930 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002931 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002932 bool stuck[I915_NUM_RINGS] = { 0 };
2933#define BUSY 1
2934#define KICK 5
2935#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002936
Jani Nikulad330a952014-01-21 11:24:25 +02002937 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002938 return;
2939
Chris Wilsonb4519512012-05-11 14:29:30 +01002940 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002941 u64 acthd;
2942 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002943 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002944
Chris Wilson6274f212013-06-10 11:20:21 +01002945 semaphore_clear_deadlocks(dev_priv);
2946
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002947 seqno = ring->get_seqno(ring, false);
2948 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002949
Chris Wilson9107e9d2013-06-10 11:20:20 +01002950 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002951 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002952 ring->hangcheck.action = HANGCHECK_IDLE;
2953
Chris Wilson9107e9d2013-06-10 11:20:20 +01002954 if (waitqueue_active(&ring->irq_queue)) {
2955 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002956 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002957 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2958 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2959 ring->name);
2960 else
2961 DRM_INFO("Fake missed irq on %s\n",
2962 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002963 wake_up_all(&ring->irq_queue);
2964 }
2965 /* Safeguard against driver failure */
2966 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002967 } else
2968 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002969 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002970 /* We always increment the hangcheck score
2971 * if the ring is busy and still processing
2972 * the same request, so that no single request
2973 * can run indefinitely (such as a chain of
2974 * batches). The only time we do not increment
2975 * the hangcheck score on this ring, if this
2976 * ring is in a legitimate wait for another
2977 * ring. In that case the waiting ring is a
2978 * victim and we want to be sure we catch the
2979 * right culprit. Then every time we do kick
2980 * the ring, add a small increment to the
2981 * score so that we can catch a batch that is
2982 * being repeatedly kicked and so responsible
2983 * for stalling the machine.
2984 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002985 ring->hangcheck.action = ring_stuck(ring,
2986 acthd);
2987
2988 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002989 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002990 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002991 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002992 break;
2993 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002994 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002995 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002996 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002997 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002998 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002999 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003000 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003001 stuck[i] = true;
3002 break;
3003 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003004 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003005 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003006 ring->hangcheck.action = HANGCHECK_ACTIVE;
3007
Chris Wilson9107e9d2013-06-10 11:20:20 +01003008 /* Gradually reduce the count so that we catch DoS
3009 * attempts across multiple batches.
3010 */
3011 if (ring->hangcheck.score > 0)
3012 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003013
3014 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003015 }
3016
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003017 ring->hangcheck.seqno = seqno;
3018 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003019 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003020 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003021
Mika Kuoppala92cab732013-05-24 17:16:07 +03003022 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003023 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003024 DRM_INFO("%s on %s\n",
3025 stuck[i] ? "stuck" : "no progress",
3026 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003027 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003028 }
3029 }
3030
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003031 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003032 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003033
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003034 if (busy_count)
3035 /* Reset timer case chip hangs without another request
3036 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003037 i915_queue_hangcheck(dev);
3038}
3039
3040void i915_queue_hangcheck(struct drm_device *dev)
3041{
Chris Wilson737b1502015-01-26 18:03:03 +02003042 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003043
Jani Nikulad330a952014-01-21 11:24:25 +02003044 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003045 return;
3046
Chris Wilson737b1502015-01-26 18:03:03 +02003047 /* Don't continually defer the hangcheck so that it is always run at
3048 * least once after work has been scheduled on any ring. Otherwise,
3049 * we will ignore a hung ring if a second ring is kept busy.
3050 */
3051
3052 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3053 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003054}
3055
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003056static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003057{
3058 struct drm_i915_private *dev_priv = dev->dev_private;
3059
3060 if (HAS_PCH_NOP(dev))
3061 return;
3062
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003063 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003064
3065 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3066 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003067}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003068
Paulo Zanoni622364b2014-04-01 15:37:22 -03003069/*
3070 * SDEIER is also touched by the interrupt handler to work around missed PCH
3071 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3072 * instead we unconditionally enable all PCH interrupt sources here, but then
3073 * only unmask them as needed with SDEIMR.
3074 *
3075 * This function needs to be called before interrupts are enabled.
3076 */
3077static void ibx_irq_pre_postinstall(struct drm_device *dev)
3078{
3079 struct drm_i915_private *dev_priv = dev->dev_private;
3080
3081 if (HAS_PCH_NOP(dev))
3082 return;
3083
3084 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003085 I915_WRITE(SDEIER, 0xffffffff);
3086 POSTING_READ(SDEIER);
3087}
3088
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003089static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003090{
3091 struct drm_i915_private *dev_priv = dev->dev_private;
3092
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003093 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003094 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003095 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003096}
3097
Linus Torvalds1da177e2005-04-16 15:20:36 -07003098/* drm_dma.h hooks
3099*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003100static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003101{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003102 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003103
Paulo Zanoni0c841212014-04-01 15:37:27 -03003104 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003105
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003106 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003107 if (IS_GEN7(dev))
3108 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003109
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003110 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003111
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003112 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003113}
3114
Ville Syrjälä70591a42014-10-30 19:42:58 +02003115static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3116{
3117 enum pipe pipe;
3118
Egbert Eich0706f172015-09-23 16:15:27 +02003119 i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003120 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3121
3122 for_each_pipe(dev_priv, pipe)
3123 I915_WRITE(PIPESTAT(pipe), 0xffff);
3124
3125 GEN5_IRQ_RESET(VLV_);
3126}
3127
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003128static void valleyview_irq_preinstall(struct drm_device *dev)
3129{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003130 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003131
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003132 /* VLV magic */
3133 I915_WRITE(VLV_IMR, 0);
3134 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3135 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3136 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3137
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003138 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003139
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003140 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003141
Ville Syrjälä70591a42014-10-30 19:42:58 +02003142 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003143}
3144
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003145static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3146{
3147 GEN8_IRQ_RESET_NDX(GT, 0);
3148 GEN8_IRQ_RESET_NDX(GT, 1);
3149 GEN8_IRQ_RESET_NDX(GT, 2);
3150 GEN8_IRQ_RESET_NDX(GT, 3);
3151}
3152
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003153static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003154{
3155 struct drm_i915_private *dev_priv = dev->dev_private;
3156 int pipe;
3157
Ben Widawskyabd58f02013-11-02 21:07:09 -07003158 I915_WRITE(GEN8_MASTER_IRQ, 0);
3159 POSTING_READ(GEN8_MASTER_IRQ);
3160
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003161 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003162
Damien Lespiau055e3932014-08-18 13:49:10 +01003163 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003164 if (intel_display_power_is_enabled(dev_priv,
3165 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003166 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003167
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003168 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3169 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3170 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003171
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303172 if (HAS_PCH_SPLIT(dev))
3173 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003174}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003175
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003176void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3177 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003178{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003179 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003180
Daniel Vetter13321782014-09-15 14:55:29 +02003181 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003182 if (pipe_mask & 1 << PIPE_A)
3183 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3184 dev_priv->de_irq_mask[PIPE_A],
3185 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003186 if (pipe_mask & 1 << PIPE_B)
3187 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3188 dev_priv->de_irq_mask[PIPE_B],
3189 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3190 if (pipe_mask & 1 << PIPE_C)
3191 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3192 dev_priv->de_irq_mask[PIPE_C],
3193 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003194 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003195}
3196
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003197static void cherryview_irq_preinstall(struct drm_device *dev)
3198{
3199 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003200
3201 I915_WRITE(GEN8_MASTER_IRQ, 0);
3202 POSTING_READ(GEN8_MASTER_IRQ);
3203
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003204 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003205
3206 GEN5_IRQ_RESET(GEN8_PCU_);
3207
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003208 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3209
Ville Syrjälä70591a42014-10-30 19:42:58 +02003210 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003211}
3212
Ville Syrjälä87a02102015-08-27 23:55:57 +03003213static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3214 const u32 hpd[HPD_NUM_PINS])
3215{
3216 struct drm_i915_private *dev_priv = to_i915(dev);
3217 struct intel_encoder *encoder;
3218 u32 enabled_irqs = 0;
3219
3220 for_each_intel_encoder(dev, encoder)
3221 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3222 enabled_irqs |= hpd[encoder->hpd_pin];
3223
3224 return enabled_irqs;
3225}
3226
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003227static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003228{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003229 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003230 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003231
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003232 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003233 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003234 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003235 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003236 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003237 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003238 }
3239
Daniel Vetterfee884e2013-07-04 23:35:21 +02003240 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003241
3242 /*
3243 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003244 * duration to 2ms (which is the minimum in the Display Port spec).
3245 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003246 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003247 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3248 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3249 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3250 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3251 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003252 /*
3253 * When CPU and PCH are on the same package, port A
3254 * HPD must be enabled in both north and south.
3255 */
3256 if (HAS_PCH_LPT_LP(dev))
3257 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003258 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003259}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003260
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003261static void spt_hpd_irq_setup(struct drm_device *dev)
3262{
3263 struct drm_i915_private *dev_priv = dev->dev_private;
3264 u32 hotplug_irqs, hotplug, enabled_irqs;
3265
3266 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3267 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3268
3269 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3270
3271 /* Enable digital hotplug on the PCH */
3272 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3273 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003274 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003275 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3276
3277 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3278 hotplug |= PORTE_HOTPLUG_ENABLE;
3279 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003280}
3281
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003282static void ilk_hpd_irq_setup(struct drm_device *dev)
3283{
3284 struct drm_i915_private *dev_priv = dev->dev_private;
3285 u32 hotplug_irqs, hotplug, enabled_irqs;
3286
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003287 if (INTEL_INFO(dev)->gen >= 8) {
3288 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3289 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
3290
3291 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3292 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003293 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3294 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003295
3296 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003297 } else {
3298 hotplug_irqs = DE_DP_A_HOTPLUG;
3299 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003300
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003301 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3302 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003303
3304 /*
3305 * Enable digital hotplug on the CPU, and configure the DP short pulse
3306 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003307 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003308 */
3309 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3310 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3311 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3312 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3313
3314 ibx_hpd_irq_setup(dev);
3315}
3316
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003317static void bxt_hpd_irq_setup(struct drm_device *dev)
3318{
3319 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003320 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003321
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003322 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3323 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003324
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003325 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003326
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003327 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3328 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3329 PORTA_HOTPLUG_ENABLE;
3330 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003331}
3332
Paulo Zanonid46da432013-02-08 17:35:15 -02003333static void ibx_irq_postinstall(struct drm_device *dev)
3334{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003335 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003336 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003337
Daniel Vetter692a04c2013-05-29 21:43:05 +02003338 if (HAS_PCH_NOP(dev))
3339 return;
3340
Paulo Zanoni105b1222014-04-01 15:37:17 -03003341 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003342 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003343 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003344 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003345
Paulo Zanoni337ba012014-04-01 15:37:16 -03003346 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003347 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003348}
3349
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003350static void gen5_gt_irq_postinstall(struct drm_device *dev)
3351{
3352 struct drm_i915_private *dev_priv = dev->dev_private;
3353 u32 pm_irqs, gt_irqs;
3354
3355 pm_irqs = gt_irqs = 0;
3356
3357 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003358 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003359 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003360 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3361 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003362 }
3363
3364 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3365 if (IS_GEN5(dev)) {
3366 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3367 ILK_BSD_USER_INTERRUPT;
3368 } else {
3369 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3370 }
3371
Paulo Zanoni35079892014-04-01 15:37:15 -03003372 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003373
3374 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003375 /*
3376 * RPS interrupts will get enabled/disabled on demand when RPS
3377 * itself is enabled/disabled.
3378 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003379 if (HAS_VEBOX(dev))
3380 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3381
Paulo Zanoni605cd252013-08-06 18:57:15 -03003382 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003383 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003384 }
3385}
3386
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003387static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003388{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003389 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003390 u32 display_mask, extra_mask;
3391
3392 if (INTEL_INFO(dev)->gen >= 7) {
3393 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3394 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3395 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003396 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003397 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003398 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3399 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003400 } else {
3401 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3402 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003403 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003404 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3405 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003406 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3407 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3408 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003409 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003410
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003411 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003412
Paulo Zanoni0c841212014-04-01 15:37:27 -03003413 I915_WRITE(HWSTAM, 0xeffe);
3414
Paulo Zanoni622364b2014-04-01 15:37:22 -03003415 ibx_irq_pre_postinstall(dev);
3416
Paulo Zanoni35079892014-04-01 15:37:15 -03003417 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003418
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003419 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003420
Paulo Zanonid46da432013-02-08 17:35:15 -02003421 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003422
Jesse Barnesf97108d2010-01-29 11:27:07 -08003423 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003424 /* Enable PCU event interrupts
3425 *
3426 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003427 * setup is guaranteed to run in single-threaded context. But we
3428 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003429 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003430 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003431 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003432 }
3433
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003434 return 0;
3435}
3436
Imre Deakf8b79e52014-03-04 19:23:07 +02003437static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3438{
3439 u32 pipestat_mask;
3440 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003441 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003442
3443 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3444 PIPE_FIFO_UNDERRUN_STATUS;
3445
Ville Syrjälä120dda42014-10-30 19:42:57 +02003446 for_each_pipe(dev_priv, pipe)
3447 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003448 POSTING_READ(PIPESTAT(PIPE_A));
3449
3450 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3451 PIPE_CRC_DONE_INTERRUPT_STATUS;
3452
Ville Syrjälä120dda42014-10-30 19:42:57 +02003453 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3454 for_each_pipe(dev_priv, pipe)
3455 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003456
3457 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3458 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3459 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003460 if (IS_CHERRYVIEW(dev_priv))
3461 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003462 dev_priv->irq_mask &= ~iir_mask;
3463
3464 I915_WRITE(VLV_IIR, iir_mask);
3465 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003466 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003467 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3468 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003469}
3470
3471static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3472{
3473 u32 pipestat_mask;
3474 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003475 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003476
3477 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3478 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003479 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003480 if (IS_CHERRYVIEW(dev_priv))
3481 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003482
3483 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003484 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003485 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003486 I915_WRITE(VLV_IIR, iir_mask);
3487 I915_WRITE(VLV_IIR, iir_mask);
3488 POSTING_READ(VLV_IIR);
3489
3490 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3491 PIPE_CRC_DONE_INTERRUPT_STATUS;
3492
Ville Syrjälä120dda42014-10-30 19:42:57 +02003493 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3494 for_each_pipe(dev_priv, pipe)
3495 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003496
3497 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3498 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003499
3500 for_each_pipe(dev_priv, pipe)
3501 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003502 POSTING_READ(PIPESTAT(PIPE_A));
3503}
3504
3505void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3506{
3507 assert_spin_locked(&dev_priv->irq_lock);
3508
3509 if (dev_priv->display_irqs_enabled)
3510 return;
3511
3512 dev_priv->display_irqs_enabled = true;
3513
Imre Deak950eaba2014-09-08 15:21:09 +03003514 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003515 valleyview_display_irqs_install(dev_priv);
3516}
3517
3518void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3519{
3520 assert_spin_locked(&dev_priv->irq_lock);
3521
3522 if (!dev_priv->display_irqs_enabled)
3523 return;
3524
3525 dev_priv->display_irqs_enabled = false;
3526
Imre Deak950eaba2014-09-08 15:21:09 +03003527 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003528 valleyview_display_irqs_uninstall(dev_priv);
3529}
3530
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003531static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003532{
Imre Deakf8b79e52014-03-04 19:23:07 +02003533 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003534
Egbert Eich0706f172015-09-23 16:15:27 +02003535 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003536 POSTING_READ(PORT_HOTPLUG_EN);
3537
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003538 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003539 I915_WRITE(VLV_IIR, 0xffffffff);
3540 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3541 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3542 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003543
Daniel Vetterb79480b2013-06-27 17:52:10 +02003544 /* Interrupt setup is already guaranteed to be single-threaded, this is
3545 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003546 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003547 if (dev_priv->display_irqs_enabled)
3548 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003549 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003550}
3551
3552static int valleyview_irq_postinstall(struct drm_device *dev)
3553{
3554 struct drm_i915_private *dev_priv = dev->dev_private;
3555
3556 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003557
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003558 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003559
3560 /* ack & enable invalid PTE error interrupts */
3561#if 0 /* FIXME: add support to irq handler for checking these bits */
3562 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3563 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3564#endif
3565
3566 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003567
3568 return 0;
3569}
3570
Ben Widawskyabd58f02013-11-02 21:07:09 -07003571static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3572{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003573 /* These are interrupts we'll toggle with the ring mask register */
3574 uint32_t gt_interrupts[] = {
3575 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003576 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003577 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003578 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3579 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003580 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003581 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3582 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3583 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003584 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003585 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3586 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003587 };
3588
Ben Widawsky09610212014-05-15 20:58:08 +03003589 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303590 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3591 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003592 /*
3593 * RPS interrupts will get enabled/disabled on demand when RPS itself
3594 * is enabled/disabled.
3595 */
3596 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303597 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003598}
3599
3600static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3601{
Damien Lespiau770de832014-03-20 20:45:01 +00003602 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3603 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003604 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3605 u32 de_port_enables;
3606 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003607
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003608 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003609 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3610 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003611 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3612 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303613 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003614 de_port_masked |= BXT_DE_PORT_GMBUS;
3615 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003616 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3617 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003618 }
Damien Lespiau770de832014-03-20 20:45:01 +00003619
3620 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3621 GEN8_PIPE_FIFO_UNDERRUN;
3622
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003623 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003624 if (IS_BROXTON(dev_priv))
3625 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3626 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003627 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3628
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003629 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3630 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3631 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003632
Damien Lespiau055e3932014-08-18 13:49:10 +01003633 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003634 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003635 POWER_DOMAIN_PIPE(pipe)))
3636 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3637 dev_priv->de_irq_mask[pipe],
3638 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003639
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003640 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003641}
3642
3643static int gen8_irq_postinstall(struct drm_device *dev)
3644{
3645 struct drm_i915_private *dev_priv = dev->dev_private;
3646
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303647 if (HAS_PCH_SPLIT(dev))
3648 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003649
Ben Widawskyabd58f02013-11-02 21:07:09 -07003650 gen8_gt_irq_postinstall(dev_priv);
3651 gen8_de_irq_postinstall(dev_priv);
3652
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303653 if (HAS_PCH_SPLIT(dev))
3654 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003655
3656 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3657 POSTING_READ(GEN8_MASTER_IRQ);
3658
3659 return 0;
3660}
3661
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003662static int cherryview_irq_postinstall(struct drm_device *dev)
3663{
3664 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003665
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003666 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003667
3668 gen8_gt_irq_postinstall(dev_priv);
3669
3670 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3671 POSTING_READ(GEN8_MASTER_IRQ);
3672
3673 return 0;
3674}
3675
Ben Widawskyabd58f02013-11-02 21:07:09 -07003676static void gen8_irq_uninstall(struct drm_device *dev)
3677{
3678 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003679
3680 if (!dev_priv)
3681 return;
3682
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003683 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003684}
3685
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003686static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3687{
3688 /* Interrupt setup is already guaranteed to be single-threaded, this is
3689 * just to make the assert_spin_locked check happy. */
3690 spin_lock_irq(&dev_priv->irq_lock);
3691 if (dev_priv->display_irqs_enabled)
3692 valleyview_display_irqs_uninstall(dev_priv);
3693 spin_unlock_irq(&dev_priv->irq_lock);
3694
3695 vlv_display_irq_reset(dev_priv);
3696
Imre Deakc352d1b2014-11-20 16:05:55 +02003697 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003698}
3699
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003700static void valleyview_irq_uninstall(struct drm_device *dev)
3701{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003702 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003703
3704 if (!dev_priv)
3705 return;
3706
Imre Deak843d0e72014-04-14 20:24:23 +03003707 I915_WRITE(VLV_MASTER_IER, 0);
3708
Ville Syrjälä893fce82014-10-30 19:42:56 +02003709 gen5_gt_irq_reset(dev);
3710
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003711 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003712
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003713 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003714}
3715
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003716static void cherryview_irq_uninstall(struct drm_device *dev)
3717{
3718 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003719
3720 if (!dev_priv)
3721 return;
3722
3723 I915_WRITE(GEN8_MASTER_IRQ, 0);
3724 POSTING_READ(GEN8_MASTER_IRQ);
3725
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003726 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003727
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003728 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003729
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003730 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003731}
3732
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003733static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003734{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003735 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003736
3737 if (!dev_priv)
3738 return;
3739
Paulo Zanonibe30b292014-04-01 15:37:25 -03003740 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003741}
3742
Chris Wilsonc2798b12012-04-22 21:13:57 +01003743static void i8xx_irq_preinstall(struct drm_device * dev)
3744{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003745 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003746 int pipe;
3747
Damien Lespiau055e3932014-08-18 13:49:10 +01003748 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003749 I915_WRITE(PIPESTAT(pipe), 0);
3750 I915_WRITE16(IMR, 0xffff);
3751 I915_WRITE16(IER, 0x0);
3752 POSTING_READ16(IER);
3753}
3754
3755static int i8xx_irq_postinstall(struct drm_device *dev)
3756{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003757 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003758
Chris Wilsonc2798b12012-04-22 21:13:57 +01003759 I915_WRITE16(EMR,
3760 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3761
3762 /* Unmask the interrupts that we always want on. */
3763 dev_priv->irq_mask =
3764 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3765 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3766 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003767 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003768 I915_WRITE16(IMR, dev_priv->irq_mask);
3769
3770 I915_WRITE16(IER,
3771 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3772 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003773 I915_USER_INTERRUPT);
3774 POSTING_READ16(IER);
3775
Daniel Vetter379ef822013-10-16 22:55:56 +02003776 /* Interrupt setup is already guaranteed to be single-threaded, this is
3777 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003778 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003779 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3780 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003781 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003782
Chris Wilsonc2798b12012-04-22 21:13:57 +01003783 return 0;
3784}
3785
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003786/*
3787 * Returns true when a page flip has completed.
3788 */
3789static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003790 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003791{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003792 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003793 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003794
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003795 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003796 return false;
3797
3798 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003799 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003800
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003801 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3802 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3803 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3804 * the flip is completed (no longer pending). Since this doesn't raise
3805 * an interrupt per se, we watch for the change at vblank.
3806 */
3807 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003808 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003809
Ville Syrjälä7d475592014-12-17 23:08:03 +02003810 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003811 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003812 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003813
3814check_page_flip:
3815 intel_check_page_flip(dev, pipe);
3816 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003817}
3818
Daniel Vetterff1f5252012-10-02 15:10:55 +02003819static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003820{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003821 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003822 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003823 u16 iir, new_iir;
3824 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003825 int pipe;
3826 u16 flip_mask =
3827 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3828 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3829
Imre Deak2dd2a882015-02-24 11:14:30 +02003830 if (!intel_irqs_enabled(dev_priv))
3831 return IRQ_NONE;
3832
Chris Wilsonc2798b12012-04-22 21:13:57 +01003833 iir = I915_READ16(IIR);
3834 if (iir == 0)
3835 return IRQ_NONE;
3836
3837 while (iir & ~flip_mask) {
3838 /* Can't rely on pipestat interrupt bit in iir as it might
3839 * have been cleared after the pipestat interrupt was received.
3840 * It doesn't set the bit in iir again, but it still produces
3841 * interrupts (for non-MSI).
3842 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003843 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003844 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003845 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003846
Damien Lespiau055e3932014-08-18 13:49:10 +01003847 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003848 int reg = PIPESTAT(pipe);
3849 pipe_stats[pipe] = I915_READ(reg);
3850
3851 /*
3852 * Clear the PIPE*STAT regs before the IIR
3853 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003854 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003855 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003856 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003857 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003858
3859 I915_WRITE16(IIR, iir & ~flip_mask);
3860 new_iir = I915_READ16(IIR); /* Flush posted writes */
3861
Chris Wilsonc2798b12012-04-22 21:13:57 +01003862 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003863 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003864
Damien Lespiau055e3932014-08-18 13:49:10 +01003865 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003866 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003867 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003868 plane = !plane;
3869
Daniel Vetter4356d582013-10-16 22:55:55 +02003870 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003871 i8xx_handle_vblank(dev, plane, pipe, iir))
3872 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003873
Daniel Vetter4356d582013-10-16 22:55:55 +02003874 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003875 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003876
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003877 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3878 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3879 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003880 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003881
3882 iir = new_iir;
3883 }
3884
3885 return IRQ_HANDLED;
3886}
3887
3888static void i8xx_irq_uninstall(struct drm_device * dev)
3889{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003890 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003891 int pipe;
3892
Damien Lespiau055e3932014-08-18 13:49:10 +01003893 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003894 /* Clear enable bits; then clear status bits */
3895 I915_WRITE(PIPESTAT(pipe), 0);
3896 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3897 }
3898 I915_WRITE16(IMR, 0xffff);
3899 I915_WRITE16(IER, 0x0);
3900 I915_WRITE16(IIR, I915_READ16(IIR));
3901}
3902
Chris Wilsona266c7d2012-04-24 22:59:44 +01003903static void i915_irq_preinstall(struct drm_device * dev)
3904{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003905 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003906 int pipe;
3907
Chris Wilsona266c7d2012-04-24 22:59:44 +01003908 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003909 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3911 }
3912
Chris Wilson00d98eb2012-04-24 22:59:48 +01003913 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003914 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003915 I915_WRITE(PIPESTAT(pipe), 0);
3916 I915_WRITE(IMR, 0xffffffff);
3917 I915_WRITE(IER, 0x0);
3918 POSTING_READ(IER);
3919}
3920
3921static int i915_irq_postinstall(struct drm_device *dev)
3922{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003923 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003924 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003925
Chris Wilson38bde182012-04-24 22:59:50 +01003926 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3927
3928 /* Unmask the interrupts that we always want on. */
3929 dev_priv->irq_mask =
3930 ~(I915_ASLE_INTERRUPT |
3931 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3932 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3933 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003934 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003935
3936 enable_mask =
3937 I915_ASLE_INTERRUPT |
3938 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3939 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003940 I915_USER_INTERRUPT;
3941
Chris Wilsona266c7d2012-04-24 22:59:44 +01003942 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003943 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003944 POSTING_READ(PORT_HOTPLUG_EN);
3945
Chris Wilsona266c7d2012-04-24 22:59:44 +01003946 /* Enable in IER... */
3947 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3948 /* and unmask in IMR */
3949 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3950 }
3951
Chris Wilsona266c7d2012-04-24 22:59:44 +01003952 I915_WRITE(IMR, dev_priv->irq_mask);
3953 I915_WRITE(IER, enable_mask);
3954 POSTING_READ(IER);
3955
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003956 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003957
Daniel Vetter379ef822013-10-16 22:55:56 +02003958 /* Interrupt setup is already guaranteed to be single-threaded, this is
3959 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003960 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003961 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3962 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003963 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003964
Daniel Vetter20afbda2012-12-11 14:05:07 +01003965 return 0;
3966}
3967
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003968/*
3969 * Returns true when a page flip has completed.
3970 */
3971static bool i915_handle_vblank(struct drm_device *dev,
3972 int plane, int pipe, u32 iir)
3973{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003974 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003975 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3976
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003977 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003978 return false;
3979
3980 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003981 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003982
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003983 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3984 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3985 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3986 * the flip is completed (no longer pending). Since this doesn't raise
3987 * an interrupt per se, we watch for the change at vblank.
3988 */
3989 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003990 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003991
Ville Syrjälä7d475592014-12-17 23:08:03 +02003992 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003993 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003994 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003995
3996check_page_flip:
3997 intel_check_page_flip(dev, pipe);
3998 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003999}
4000
Daniel Vetterff1f5252012-10-02 15:10:55 +02004001static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004002{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004003 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004004 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004005 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004006 u32 flip_mask =
4007 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4008 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004009 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004010
Imre Deak2dd2a882015-02-24 11:14:30 +02004011 if (!intel_irqs_enabled(dev_priv))
4012 return IRQ_NONE;
4013
Chris Wilsona266c7d2012-04-24 22:59:44 +01004014 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004015 do {
4016 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004017 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004018
4019 /* Can't rely on pipestat interrupt bit in iir as it might
4020 * have been cleared after the pipestat interrupt was received.
4021 * It doesn't set the bit in iir again, but it still produces
4022 * interrupts (for non-MSI).
4023 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004024 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004025 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004026 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004027
Damien Lespiau055e3932014-08-18 13:49:10 +01004028 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029 int reg = PIPESTAT(pipe);
4030 pipe_stats[pipe] = I915_READ(reg);
4031
Chris Wilson38bde182012-04-24 22:59:50 +01004032 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004033 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004034 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004035 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004036 }
4037 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004038 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004039
4040 if (!irq_received)
4041 break;
4042
Chris Wilsona266c7d2012-04-24 22:59:44 +01004043 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004044 if (I915_HAS_HOTPLUG(dev) &&
4045 iir & I915_DISPLAY_PORT_INTERRUPT)
4046 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004047
Chris Wilson38bde182012-04-24 22:59:50 +01004048 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004049 new_iir = I915_READ(IIR); /* Flush posted writes */
4050
Chris Wilsona266c7d2012-04-24 22:59:44 +01004051 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004052 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004053
Damien Lespiau055e3932014-08-18 13:49:10 +01004054 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004055 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004056 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004057 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004058
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004059 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4060 i915_handle_vblank(dev, plane, pipe, iir))
4061 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004062
4063 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4064 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004065
4066 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004067 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004068
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004069 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4070 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4071 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004072 }
4073
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4075 intel_opregion_asle_intr(dev);
4076
4077 /* With MSI, interrupts are only generated when iir
4078 * transitions from zero to nonzero. If another bit got
4079 * set while we were handling the existing iir bits, then
4080 * we would never get another interrupt.
4081 *
4082 * This is fine on non-MSI as well, as if we hit this path
4083 * we avoid exiting the interrupt handler only to generate
4084 * another one.
4085 *
4086 * Note that for MSI this could cause a stray interrupt report
4087 * if an interrupt landed in the time between writing IIR and
4088 * the posting read. This should be rare enough to never
4089 * trigger the 99% of 100,000 interrupts test for disabling
4090 * stray interrupts.
4091 */
Chris Wilson38bde182012-04-24 22:59:50 +01004092 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004093 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004094 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095
4096 return ret;
4097}
4098
4099static void i915_irq_uninstall(struct drm_device * dev)
4100{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004101 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004102 int pipe;
4103
Chris Wilsona266c7d2012-04-24 22:59:44 +01004104 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004105 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004106 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4107 }
4108
Chris Wilson00d98eb2012-04-24 22:59:48 +01004109 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004110 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004111 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004113 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4114 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004115 I915_WRITE(IMR, 0xffffffff);
4116 I915_WRITE(IER, 0x0);
4117
Chris Wilsona266c7d2012-04-24 22:59:44 +01004118 I915_WRITE(IIR, I915_READ(IIR));
4119}
4120
4121static void i965_irq_preinstall(struct drm_device * dev)
4122{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004123 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124 int pipe;
4125
Egbert Eich0706f172015-09-23 16:15:27 +02004126 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004127 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004128
4129 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004130 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004131 I915_WRITE(PIPESTAT(pipe), 0);
4132 I915_WRITE(IMR, 0xffffffff);
4133 I915_WRITE(IER, 0x0);
4134 POSTING_READ(IER);
4135}
4136
4137static int i965_irq_postinstall(struct drm_device *dev)
4138{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004139 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004140 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004141 u32 error_mask;
4142
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004144 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004145 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004146 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4147 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4148 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4149 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4150 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4151
4152 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004153 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4154 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004155 enable_mask |= I915_USER_INTERRUPT;
4156
4157 if (IS_G4X(dev))
4158 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004159
Daniel Vetterb79480b2013-06-27 17:52:10 +02004160 /* Interrupt setup is already guaranteed to be single-threaded, this is
4161 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004162 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004163 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4164 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4165 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004166 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004167
Chris Wilsona266c7d2012-04-24 22:59:44 +01004168 /*
4169 * Enable some error detection, note the instruction error mask
4170 * bit is reserved, so we leave it masked.
4171 */
4172 if (IS_G4X(dev)) {
4173 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4174 GM45_ERROR_MEM_PRIV |
4175 GM45_ERROR_CP_PRIV |
4176 I915_ERROR_MEMORY_REFRESH);
4177 } else {
4178 error_mask = ~(I915_ERROR_PAGE_TABLE |
4179 I915_ERROR_MEMORY_REFRESH);
4180 }
4181 I915_WRITE(EMR, error_mask);
4182
4183 I915_WRITE(IMR, dev_priv->irq_mask);
4184 I915_WRITE(IER, enable_mask);
4185 POSTING_READ(IER);
4186
Egbert Eich0706f172015-09-23 16:15:27 +02004187 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004188 POSTING_READ(PORT_HOTPLUG_EN);
4189
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004190 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004191
4192 return 0;
4193}
4194
Egbert Eichbac56d52013-02-25 12:06:51 -05004195static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004196{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004197 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004198 u32 hotplug_en;
4199
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004200 assert_spin_locked(&dev_priv->irq_lock);
4201
Ville Syrjälä778eb332015-01-09 14:21:13 +02004202 /* Note HDMI and DP share hotplug bits */
4203 /* enable bits are the same for all generations */
Egbert Eich0706f172015-09-23 16:15:27 +02004204 hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004205 /* Programming the CRT detection parameters tends
4206 to generate a spurious hotplug event about three
4207 seconds later. So just do it once.
4208 */
4209 if (IS_G4X(dev))
4210 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004211 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004212
Ville Syrjälä778eb332015-01-09 14:21:13 +02004213 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004214 i915_hotplug_interrupt_update_locked(dev_priv,
4215 (HOTPLUG_INT_EN_MASK
4216 | CRT_HOTPLUG_VOLTAGE_COMPARE_MASK),
4217 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004218}
4219
Daniel Vetterff1f5252012-10-02 15:10:55 +02004220static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004221{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004222 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004223 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004224 u32 iir, new_iir;
4225 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004226 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004227 u32 flip_mask =
4228 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4229 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004230
Imre Deak2dd2a882015-02-24 11:14:30 +02004231 if (!intel_irqs_enabled(dev_priv))
4232 return IRQ_NONE;
4233
Chris Wilsona266c7d2012-04-24 22:59:44 +01004234 iir = I915_READ(IIR);
4235
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004237 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004238 bool blc_event = false;
4239
Chris Wilsona266c7d2012-04-24 22:59:44 +01004240 /* Can't rely on pipestat interrupt bit in iir as it might
4241 * have been cleared after the pipestat interrupt was received.
4242 * It doesn't set the bit in iir again, but it still produces
4243 * interrupts (for non-MSI).
4244 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004245 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004246 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004247 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004248
Damien Lespiau055e3932014-08-18 13:49:10 +01004249 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004250 int reg = PIPESTAT(pipe);
4251 pipe_stats[pipe] = I915_READ(reg);
4252
4253 /*
4254 * Clear the PIPE*STAT regs before the IIR
4255 */
4256 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004257 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004258 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004259 }
4260 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004261 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004262
4263 if (!irq_received)
4264 break;
4265
4266 ret = IRQ_HANDLED;
4267
4268 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004269 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4270 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004271
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004272 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004273 new_iir = I915_READ(IIR); /* Flush posted writes */
4274
Chris Wilsona266c7d2012-04-24 22:59:44 +01004275 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004276 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004277 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004278 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004279
Damien Lespiau055e3932014-08-18 13:49:10 +01004280 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004281 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004282 i915_handle_vblank(dev, pipe, pipe, iir))
4283 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004284
4285 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4286 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004287
4288 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004289 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004290
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004291 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4292 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004293 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004294
4295 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4296 intel_opregion_asle_intr(dev);
4297
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004298 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4299 gmbus_irq_handler(dev);
4300
Chris Wilsona266c7d2012-04-24 22:59:44 +01004301 /* With MSI, interrupts are only generated when iir
4302 * transitions from zero to nonzero. If another bit got
4303 * set while we were handling the existing iir bits, then
4304 * we would never get another interrupt.
4305 *
4306 * This is fine on non-MSI as well, as if we hit this path
4307 * we avoid exiting the interrupt handler only to generate
4308 * another one.
4309 *
4310 * Note that for MSI this could cause a stray interrupt report
4311 * if an interrupt landed in the time between writing IIR and
4312 * the posting read. This should be rare enough to never
4313 * trigger the 99% of 100,000 interrupts test for disabling
4314 * stray interrupts.
4315 */
4316 iir = new_iir;
4317 }
4318
4319 return ret;
4320}
4321
4322static void i965_irq_uninstall(struct drm_device * dev)
4323{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004324 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004325 int pipe;
4326
4327 if (!dev_priv)
4328 return;
4329
Egbert Eich0706f172015-09-23 16:15:27 +02004330 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004331 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004332
4333 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004334 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004335 I915_WRITE(PIPESTAT(pipe), 0);
4336 I915_WRITE(IMR, 0xffffffff);
4337 I915_WRITE(IER, 0x0);
4338
Damien Lespiau055e3932014-08-18 13:49:10 +01004339 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004340 I915_WRITE(PIPESTAT(pipe),
4341 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4342 I915_WRITE(IIR, I915_READ(IIR));
4343}
4344
Daniel Vetterfca52a52014-09-30 10:56:45 +02004345/**
4346 * intel_irq_init - initializes irq support
4347 * @dev_priv: i915 device instance
4348 *
4349 * This function initializes all the irq support including work items, timers
4350 * and all the vtables. It does not setup the interrupt itself though.
4351 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004352void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004353{
Daniel Vetterb9632912014-09-30 10:56:44 +02004354 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004355
Jani Nikula77913b32015-06-18 13:06:16 +03004356 intel_hpd_init_work(dev_priv);
4357
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004358 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004359 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004360
Deepak Sa6706b42014-03-15 20:23:22 +05304361 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004362 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004363 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004364 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004365 else
4366 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304367
Chris Wilson737b1502015-01-26 18:03:03 +02004368 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4369 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004370
Tomas Janousek97a19a22012-12-08 13:48:13 +01004371 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004372
Daniel Vetterb9632912014-09-30 10:56:44 +02004373 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004374 dev->max_vblank_count = 0;
4375 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004376 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004377 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4378 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004379 } else {
4380 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4381 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004382 }
4383
Ville Syrjälä21da2702014-08-06 14:49:55 +03004384 /*
4385 * Opt out of the vblank disable timer on everything except gen2.
4386 * Gen2 doesn't have a hardware frame counter and so depends on
4387 * vblank interrupts to produce sane vblank seuquence numbers.
4388 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004389 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004390 dev->vblank_disable_immediate = true;
4391
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004392 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4393 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004394
Daniel Vetterb9632912014-09-30 10:56:44 +02004395 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004396 dev->driver->irq_handler = cherryview_irq_handler;
4397 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4398 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4399 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4400 dev->driver->enable_vblank = valleyview_enable_vblank;
4401 dev->driver->disable_vblank = valleyview_disable_vblank;
4402 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004403 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004404 dev->driver->irq_handler = valleyview_irq_handler;
4405 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4406 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4407 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4408 dev->driver->enable_vblank = valleyview_enable_vblank;
4409 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004410 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004411 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004412 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004413 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004414 dev->driver->irq_postinstall = gen8_irq_postinstall;
4415 dev->driver->irq_uninstall = gen8_irq_uninstall;
4416 dev->driver->enable_vblank = gen8_enable_vblank;
4417 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004418 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004419 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004420 else if (HAS_PCH_SPT(dev))
4421 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4422 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004423 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004424 } else if (HAS_PCH_SPLIT(dev)) {
4425 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004426 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004427 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4428 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4429 dev->driver->enable_vblank = ironlake_enable_vblank;
4430 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004431 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004432 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004433 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004434 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4435 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4436 dev->driver->irq_handler = i8xx_irq_handler;
4437 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004438 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004439 dev->driver->irq_preinstall = i915_irq_preinstall;
4440 dev->driver->irq_postinstall = i915_irq_postinstall;
4441 dev->driver->irq_uninstall = i915_irq_uninstall;
4442 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004443 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004444 dev->driver->irq_preinstall = i965_irq_preinstall;
4445 dev->driver->irq_postinstall = i965_irq_postinstall;
4446 dev->driver->irq_uninstall = i965_irq_uninstall;
4447 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004448 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004449 if (I915_HAS_HOTPLUG(dev_priv))
4450 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004451 dev->driver->enable_vblank = i915_enable_vblank;
4452 dev->driver->disable_vblank = i915_disable_vblank;
4453 }
4454}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004455
Daniel Vetterfca52a52014-09-30 10:56:45 +02004456/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004457 * intel_irq_install - enables the hardware interrupt
4458 * @dev_priv: i915 device instance
4459 *
4460 * This function enables the hardware interrupt handling, but leaves the hotplug
4461 * handling still disabled. It is called after intel_irq_init().
4462 *
4463 * In the driver load and resume code we need working interrupts in a few places
4464 * but don't want to deal with the hassle of concurrent probe and hotplug
4465 * workers. Hence the split into this two-stage approach.
4466 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004467int intel_irq_install(struct drm_i915_private *dev_priv)
4468{
4469 /*
4470 * We enable some interrupt sources in our postinstall hooks, so mark
4471 * interrupts as enabled _before_ actually enabling them to avoid
4472 * special cases in our ordering checks.
4473 */
4474 dev_priv->pm.irqs_enabled = true;
4475
4476 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4477}
4478
Daniel Vetterfca52a52014-09-30 10:56:45 +02004479/**
4480 * intel_irq_uninstall - finilizes all irq handling
4481 * @dev_priv: i915 device instance
4482 *
4483 * This stops interrupt and hotplug handling and unregisters and frees all
4484 * resources acquired in the init functions.
4485 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004486void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4487{
4488 drm_irq_uninstall(dev_priv->dev);
4489 intel_hpd_cancel_work(dev_priv);
4490 dev_priv->pm.irqs_enabled = false;
4491}
4492
Daniel Vetterfca52a52014-09-30 10:56:45 +02004493/**
4494 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4495 * @dev_priv: i915 device instance
4496 *
4497 * This function is used to disable interrupts at runtime, both in the runtime
4498 * pm and the system suspend/resume code.
4499 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004500void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004501{
Daniel Vetterb9632912014-09-30 10:56:44 +02004502 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004503 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004504 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004505}
4506
Daniel Vetterfca52a52014-09-30 10:56:45 +02004507/**
4508 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4509 * @dev_priv: i915 device instance
4510 *
4511 * This function is used to enable interrupts at runtime, both in the runtime
4512 * pm and the system suspend/resume code.
4513 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004514void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004515{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004516 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004517 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4518 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004519}