blob: f08ec9cf46e65c81c2dc9b9306b7cdbf24c83d90 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä4bca26d2015-05-11 20:49:10 +030082static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Shashank Sharmae0a20ad2015-03-27 14:54:14 +020091/* BXT hpd list */
92static const u32 hpd_bxt[HPD_NUM_PINS] = {
93 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
94 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
95};
96
Paulo Zanoni5c502442014-04-01 15:37:11 -030097/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030098#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030099 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
100 POSTING_READ(GEN8_##type##_IMR(which)); \
101 I915_WRITE(GEN8_##type##_IER(which), 0); \
102 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
103 POSTING_READ(GEN8_##type##_IIR(which)); \
104 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
105 POSTING_READ(GEN8_##type##_IIR(which)); \
106} while (0)
107
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300108#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300109 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300110 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300111 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300112 I915_WRITE(type##IIR, 0xffffffff); \
113 POSTING_READ(type##IIR); \
114 I915_WRITE(type##IIR, 0xffffffff); \
115 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300116} while (0)
117
Paulo Zanoni337ba012014-04-01 15:37:16 -0300118/*
119 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
120 */
121#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
122 u32 val = I915_READ(reg); \
123 if (val) { \
124 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
125 (reg), val); \
126 I915_WRITE((reg), 0xffffffff); \
127 POSTING_READ(reg); \
128 I915_WRITE((reg), 0xffffffff); \
129 POSTING_READ(reg); \
130 } \
131} while (0)
132
Paulo Zanoni35079892014-04-01 15:37:15 -0300133#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300134 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300135 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200136 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
137 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300138} while (0)
139
140#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300141 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300142 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200143 I915_WRITE(type##IMR, (imr_val)); \
144 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300145} while (0)
146
Imre Deakc9a9a262014-11-05 20:48:37 +0200147static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
148
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800149/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200150void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300151ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800152{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200153 assert_spin_locked(&dev_priv->irq_lock);
154
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700155 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300157
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000158 if ((dev_priv->irq_mask & mask) != 0) {
159 dev_priv->irq_mask &= ~mask;
160 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000161 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800162 }
163}
164
Daniel Vetter47339cd2014-09-30 10:56:46 +0200165void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300166ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800167{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300170 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300171 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300172
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000173 if ((dev_priv->irq_mask & mask) != mask) {
174 dev_priv->irq_mask |= mask;
175 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000176 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800177 }
178}
179
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300180/**
181 * ilk_update_gt_irq - update GTIMR
182 * @dev_priv: driver private
183 * @interrupt_mask: mask of interrupt bits to update
184 * @enabled_irq_mask: mask of interrupt bits to enable
185 */
186static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
187 uint32_t interrupt_mask,
188 uint32_t enabled_irq_mask)
189{
190 assert_spin_locked(&dev_priv->irq_lock);
191
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100192 WARN_ON(enabled_irq_mask & ~interrupt_mask);
193
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700194 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300195 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300196
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300197 dev_priv->gt_irq_mask &= ~interrupt_mask;
198 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
199 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
200 POSTING_READ(GTIMR);
201}
202
Daniel Vetter480c8032014-07-16 09:49:40 +0200203void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300204{
205 ilk_update_gt_irq(dev_priv, mask, mask);
206}
207
Daniel Vetter480c8032014-07-16 09:49:40 +0200208void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300209{
210 ilk_update_gt_irq(dev_priv, mask, 0);
211}
212
Imre Deakb900b942014-11-05 20:48:48 +0200213static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
214{
215 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
216}
217
Imre Deaka72fbc32014-11-05 20:48:31 +0200218static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
219{
220 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
221}
222
Imre Deakb900b942014-11-05 20:48:48 +0200223static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
224{
225 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
226}
227
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300228/**
229 * snb_update_pm_irq - update GEN6_PMIMR
230 * @dev_priv: driver private
231 * @interrupt_mask: mask of interrupt bits to update
232 * @enabled_irq_mask: mask of interrupt bits to enable
233 */
234static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
235 uint32_t interrupt_mask,
236 uint32_t enabled_irq_mask)
237{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300239
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100240 WARN_ON(enabled_irq_mask & ~interrupt_mask);
241
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300242 assert_spin_locked(&dev_priv->irq_lock);
243
Paulo Zanoni605cd252013-08-06 18:57:15 -0300244 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300245 new_val &= ~interrupt_mask;
246 new_val |= (~enabled_irq_mask & interrupt_mask);
247
Paulo Zanoni605cd252013-08-06 18:57:15 -0300248 if (new_val != dev_priv->pm_irq_mask) {
249 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200250 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
251 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300252 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300253}
254
Daniel Vetter480c8032014-07-16 09:49:40 +0200255void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300256{
Imre Deak9939fba2014-11-20 23:01:47 +0200257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258 return;
259
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300260 snb_update_pm_irq(dev_priv, mask, mask);
261}
262
Imre Deak9939fba2014-11-20 23:01:47 +0200263static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
264 uint32_t mask)
265{
266 snb_update_pm_irq(dev_priv, mask, 0);
267}
268
Daniel Vetter480c8032014-07-16 09:49:40 +0200269void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300270{
Imre Deak9939fba2014-11-20 23:01:47 +0200271 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
272 return;
273
274 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300275}
276
Imre Deak3cc134e2014-11-19 15:30:03 +0200277void gen6_reset_rps_interrupts(struct drm_device *dev)
278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280 uint32_t reg = gen6_pm_iir(dev_priv);
281
282 spin_lock_irq(&dev_priv->irq_lock);
283 I915_WRITE(reg, dev_priv->pm_rps_events);
284 I915_WRITE(reg, dev_priv->pm_rps_events);
285 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200286 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200287 spin_unlock_irq(&dev_priv->irq_lock);
288}
289
Imre Deakb900b942014-11-05 20:48:48 +0200290void gen6_enable_rps_interrupts(struct drm_device *dev)
291{
292 struct drm_i915_private *dev_priv = dev->dev_private;
293
294 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200297 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200298 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200299 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
300 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200301 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200302
Imre Deakb900b942014-11-05 20:48:48 +0200303 spin_unlock_irq(&dev_priv->irq_lock);
304}
305
Imre Deak59d02a12014-12-19 19:33:26 +0200306u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
307{
308 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200309 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200310 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200311 *
312 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200313 */
314 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
315 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
316
317 if (INTEL_INFO(dev_priv)->gen >= 8)
318 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
319
320 return mask;
321}
322
Imre Deakb900b942014-11-05 20:48:48 +0200323void gen6_disable_rps_interrupts(struct drm_device *dev)
324{
325 struct drm_i915_private *dev_priv = dev->dev_private;
326
Imre Deakd4d70aa2014-11-19 15:30:04 +0200327 spin_lock_irq(&dev_priv->irq_lock);
328 dev_priv->rps.interrupts_enabled = false;
329 spin_unlock_irq(&dev_priv->irq_lock);
330
331 cancel_work_sync(&dev_priv->rps.work);
332
Imre Deak9939fba2014-11-20 23:01:47 +0200333 spin_lock_irq(&dev_priv->irq_lock);
334
Imre Deak59d02a12014-12-19 19:33:26 +0200335 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200336
337 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200338 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
339 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200340
341 spin_unlock_irq(&dev_priv->irq_lock);
342
343 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200344}
345
Ben Widawsky09610212014-05-15 20:58:08 +0300346/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200347 * ibx_display_interrupt_update - update SDEIMR
348 * @dev_priv: driver private
349 * @interrupt_mask: mask of interrupt bits to update
350 * @enabled_irq_mask: mask of interrupt bits to enable
351 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200352void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
353 uint32_t interrupt_mask,
354 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200355{
356 uint32_t sdeimr = I915_READ(SDEIMR);
357 sdeimr &= ~interrupt_mask;
358 sdeimr |= (~enabled_irq_mask & interrupt_mask);
359
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100360 WARN_ON(enabled_irq_mask & ~interrupt_mask);
361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 assert_spin_locked(&dev_priv->irq_lock);
363
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700364 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300365 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300366
Daniel Vetterfee884e2013-07-04 23:35:21 +0200367 I915_WRITE(SDEIMR, sdeimr);
368 POSTING_READ(SDEIMR);
369}
Paulo Zanoni86642812013-04-12 17:57:57 -0300370
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100371static void
Imre Deak755e9012014-02-10 18:42:47 +0200372__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
373 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800374{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200375 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200376 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800377
Daniel Vetterb79480b2013-06-27 17:52:10 +0200378 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200379 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200380
Ville Syrjälä04feced2014-04-03 13:28:33 +0300381 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
382 status_mask & ~PIPESTAT_INT_STATUS_MASK,
383 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
384 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200385 return;
386
387 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200388 return;
389
Imre Deak91d181d2014-02-10 18:42:49 +0200390 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
391
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200392 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200393 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200394 I915_WRITE(reg, pipestat);
395 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800396}
397
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100398static void
Imre Deak755e9012014-02-10 18:42:47 +0200399__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
400 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800401{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200402 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200403 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800404
Daniel Vetterb79480b2013-06-27 17:52:10 +0200405 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200406 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200407
Ville Syrjälä04feced2014-04-03 13:28:33 +0300408 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
409 status_mask & ~PIPESTAT_INT_STATUS_MASK,
410 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
411 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200412 return;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 if ((pipestat & enable_mask) == 0)
415 return;
416
Imre Deak91d181d2014-02-10 18:42:49 +0200417 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
418
Imre Deak755e9012014-02-10 18:42:47 +0200419 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200420 I915_WRITE(reg, pipestat);
421 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800422}
423
Imre Deak10c59c52014-02-10 18:42:48 +0200424static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
425{
426 u32 enable_mask = status_mask << 16;
427
428 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 * On pipe A we don't support the PSR interrupt yet,
430 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200431 */
432 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
433 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300434 /*
435 * On pipe B and C we don't support the PSR interrupt yet, on pipe
436 * A the same bit is for perf counters which we don't use either.
437 */
438 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
439 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200440
441 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
442 SPRITE0_FLIP_DONE_INT_EN_VLV |
443 SPRITE1_FLIP_DONE_INT_EN_VLV);
444 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
445 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
446 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
447 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
448
449 return enable_mask;
450}
451
Imre Deak755e9012014-02-10 18:42:47 +0200452void
453i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
454 u32 status_mask)
455{
456 u32 enable_mask;
457
Imre Deak10c59c52014-02-10 18:42:48 +0200458 if (IS_VALLEYVIEW(dev_priv->dev))
459 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
460 status_mask);
461 else
462 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200463 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
464}
465
466void
467i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
468 u32 status_mask)
469{
470 u32 enable_mask;
471
Imre Deak10c59c52014-02-10 18:42:48 +0200472 if (IS_VALLEYVIEW(dev_priv->dev))
473 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
474 status_mask);
475 else
476 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200477 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
478}
479
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000480/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300481 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000482 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300483static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000484{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300485 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000486
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300487 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
488 return;
489
Daniel Vetter13321782014-09-15 14:55:29 +0200490 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000491
Imre Deak755e9012014-02-10 18:42:47 +0200492 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300493 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200494 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200495 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000496
Daniel Vetter13321782014-09-15 14:55:29 +0200497 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000498}
499
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300500/*
501 * This timing diagram depicts the video signal in and
502 * around the vertical blanking period.
503 *
504 * Assumptions about the fictitious mode used in this example:
505 * vblank_start >= 3
506 * vsync_start = vblank_start + 1
507 * vsync_end = vblank_start + 2
508 * vtotal = vblank_start + 3
509 *
510 * start of vblank:
511 * latch double buffered registers
512 * increment frame counter (ctg+)
513 * generate start of vblank interrupt (gen4+)
514 * |
515 * | frame start:
516 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
517 * | may be shifted forward 1-3 extra lines via PIPECONF
518 * | |
519 * | | start of vsync:
520 * | | generate vsync interrupt
521 * | | |
522 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
523 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
524 * ----va---> <-----------------vb--------------------> <--------va-------------
525 * | | <----vs-----> |
526 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
527 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
528 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
529 * | | |
530 * last visible pixel first visible pixel
531 * | increment frame counter (gen3/4)
532 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
533 *
534 * x = horizontal active
535 * _ = horizontal blanking
536 * hs = horizontal sync
537 * va = vertical active
538 * vb = vertical blanking
539 * vs = vertical sync
540 * vbs = vblank_start (number)
541 *
542 * Summary:
543 * - most events happen at the start of horizontal sync
544 * - frame start happens at the start of horizontal blank, 1-4 lines
545 * (depending on PIPECONF settings) after the start of vblank
546 * - gen3/4 pixel and frame counter are synchronized with the start
547 * of horizontal active on the first line of vertical active
548 */
549
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300550static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
551{
552 /* Gen2 doesn't have a hardware frame counter */
553 return 0;
554}
555
Keith Packard42f52ef2008-10-18 19:39:29 -0700556/* Called from drm generic code, passed a 'crtc', which
557 * we use as a pipe index
558 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700559static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700560{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300561 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700562 unsigned long high_frame;
563 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300564 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100565 struct intel_crtc *intel_crtc =
566 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200567 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700568
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100569 htotal = mode->crtc_htotal;
570 hsync_start = mode->crtc_hsync_start;
571 vbl_start = mode->crtc_vblank_start;
572 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
573 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300574
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300575 /* Convert to pixel count */
576 vbl_start *= htotal;
577
578 /* Start of vblank event occurs at start of hsync */
579 vbl_start -= htotal - hsync_start;
580
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800581 high_frame = PIPEFRAME(pipe);
582 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100583
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700584 /*
585 * High & low register fields aren't synchronized, so make sure
586 * we get a low value that's stable across two reads of the high
587 * register.
588 */
589 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100590 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300591 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100592 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700593 } while (high1 != high2);
594
Chris Wilson5eddb702010-09-11 13:48:45 +0100595 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300596 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100597 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300598
599 /*
600 * The frame counter increments at beginning of active.
601 * Cook up a vblank counter by also checking the pixel
602 * counter against vblank start.
603 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200604 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700605}
606
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700607static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800608{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300609 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800610 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800611
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800612 return I915_READ(reg);
613}
614
Mario Kleinerad3543e2013-10-30 05:13:08 +0100615/* raw reads, only for fast reads of display block, no need for forcewake etc. */
616#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100617
Ville Syrjäläa225f072014-04-29 13:35:45 +0300618static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
619{
620 struct drm_device *dev = crtc->base.dev;
621 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200622 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300623 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300624 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300625
Ville Syrjälä80715b22014-05-15 20:23:23 +0300626 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300627 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
628 vtotal /= 2;
629
630 if (IS_GEN2(dev))
631 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
632 else
633 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
634
635 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300636 * See update_scanline_offset() for the details on the
637 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300638 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300639 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300640}
641
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700642static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200643 unsigned int flags, int *vpos, int *hpos,
644 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100645{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300646 struct drm_i915_private *dev_priv = dev->dev_private;
647 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200649 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300650 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300651 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100652 bool in_vbl = true;
653 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100654 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100655
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200656 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100657 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800658 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100659 return 0;
660 }
661
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300662 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300663 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300664 vtotal = mode->crtc_vtotal;
665 vbl_start = mode->crtc_vblank_start;
666 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100667
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200668 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
669 vbl_start = DIV_ROUND_UP(vbl_start, 2);
670 vbl_end /= 2;
671 vtotal /= 2;
672 }
673
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300674 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
675
Mario Kleinerad3543e2013-10-30 05:13:08 +0100676 /*
677 * Lock uncore.lock, as we will do multiple timing critical raw
678 * register reads, potentially with preemption disabled, so the
679 * following code must not block on uncore.lock.
680 */
681 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300682
Mario Kleinerad3543e2013-10-30 05:13:08 +0100683 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
684
685 /* Get optional system timestamp before query. */
686 if (stime)
687 *stime = ktime_get();
688
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300689 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100690 /* No obvious pixelcount register. Only query vertical
691 * scanout position from Display scan line register.
692 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300693 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100694 } else {
695 /* Have access to pixelcount since start of frame.
696 * We can split this into vertical and horizontal
697 * scanout position.
698 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100699 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100700
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300701 /* convert to pixel counts */
702 vbl_start *= htotal;
703 vbl_end *= htotal;
704 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300705
706 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300707 * In interlaced modes, the pixel counter counts all pixels,
708 * so one field will have htotal more pixels. In order to avoid
709 * the reported position from jumping backwards when the pixel
710 * counter is beyond the length of the shorter field, just
711 * clamp the position the length of the shorter field. This
712 * matches how the scanline counter based position works since
713 * the scanline counter doesn't count the two half lines.
714 */
715 if (position >= vtotal)
716 position = vtotal - 1;
717
718 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300719 * Start of vblank interrupt is triggered at start of hsync,
720 * just prior to the first active line of vblank. However we
721 * consider lines to start at the leading edge of horizontal
722 * active. So, should we get here before we've crossed into
723 * the horizontal active of the first line in vblank, we would
724 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
725 * always add htotal-hsync_start to the current pixel position.
726 */
727 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300728 }
729
Mario Kleinerad3543e2013-10-30 05:13:08 +0100730 /* Get optional system timestamp after query. */
731 if (etime)
732 *etime = ktime_get();
733
734 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
735
736 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
737
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300738 in_vbl = position >= vbl_start && position < vbl_end;
739
740 /*
741 * While in vblank, position will be negative
742 * counting up towards 0 at vbl_end. And outside
743 * vblank, position will be positive counting
744 * up since vbl_end.
745 */
746 if (position >= vbl_start)
747 position -= vbl_end;
748 else
749 position += vtotal - vbl_end;
750
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300751 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300752 *vpos = position;
753 *hpos = 0;
754 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100755 *vpos = position / htotal;
756 *hpos = position - (*vpos * htotal);
757 }
758
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100759 /* In vblank? */
760 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200761 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100762
763 return ret;
764}
765
Ville Syrjäläa225f072014-04-29 13:35:45 +0300766int intel_get_crtc_scanline(struct intel_crtc *crtc)
767{
768 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
769 unsigned long irqflags;
770 int position;
771
772 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
773 position = __intel_get_crtc_scanline(crtc);
774 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
775
776 return position;
777}
778
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700779static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100780 int *max_error,
781 struct timeval *vblank_time,
782 unsigned flags)
783{
Chris Wilson4041b852011-01-22 10:07:56 +0000784 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100785
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700786 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000787 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100788 return -EINVAL;
789 }
790
791 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000792 crtc = intel_get_crtc_for_pipe(dev, pipe);
793 if (crtc == NULL) {
794 DRM_ERROR("Invalid crtc %d\n", pipe);
795 return -EINVAL;
796 }
797
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200798 if (!crtc->hwmode.crtc_clock) {
Chris Wilson4041b852011-01-22 10:07:56 +0000799 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
800 return -EBUSY;
801 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100802
803 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000804 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
805 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300806 crtc,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200807 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100808}
809
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200810static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800811{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300812 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000813 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200814 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200815
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200816 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800817
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200818 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
819
Daniel Vetter20e4d402012-08-08 23:35:39 +0200820 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200821
Jesse Barnes7648fa92010-05-20 14:28:11 -0700822 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000823 busy_up = I915_READ(RCPREVBSYTUPAVG);
824 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800825 max_avg = I915_READ(RCBMAXAVG);
826 min_avg = I915_READ(RCBMINAVG);
827
828 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000829 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200830 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
831 new_delay = dev_priv->ips.cur_delay - 1;
832 if (new_delay < dev_priv->ips.max_delay)
833 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000834 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200835 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
836 new_delay = dev_priv->ips.cur_delay + 1;
837 if (new_delay > dev_priv->ips.min_delay)
838 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800839 }
840
Jesse Barnes7648fa92010-05-20 14:28:11 -0700841 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200842 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800843
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200844 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200845
Jesse Barnesf97108d2010-01-29 11:27:07 -0800846 return;
847}
848
Chris Wilson74cdb332015-04-07 16:21:05 +0100849static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100850{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100851 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000852 return;
853
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000854 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000855
Chris Wilson549f7362010-10-19 11:19:32 +0100856 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100857}
858
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000859static void vlv_c0_read(struct drm_i915_private *dev_priv,
860 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -0400861{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000862 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
863 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
864 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -0400865}
866
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000867static bool vlv_c0_above(struct drm_i915_private *dev_priv,
868 const struct intel_rps_ei *old,
869 const struct intel_rps_ei *now,
870 int threshold)
Deepak S31685c22014-07-03 17:33:01 -0400871{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000872 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -0400873
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000874 if (old->cz_clock == 0)
875 return false;
Deepak S31685c22014-07-03 17:33:01 -0400876
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000877 time = now->cz_clock - old->cz_clock;
878 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -0400879
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000880 /* Workload can be split between render + media, e.g. SwapBuffers
881 * being blitted in X after being rendered in mesa. To account for
882 * this we need to combine both engines into our activity counter.
883 */
884 c0 = now->render_c0 - old->render_c0;
885 c0 += now->media_c0 - old->media_c0;
886 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -0400887
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000888 return c0 >= time;
889}
Deepak S31685c22014-07-03 17:33:01 -0400890
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000891void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
892{
893 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
894 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000895}
896
897static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
898{
899 struct intel_rps_ei now;
900 u32 events = 0;
901
Chris Wilson6f4b12f82015-03-18 09:48:23 +0000902 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000903 return 0;
904
905 vlv_c0_read(dev_priv, &now);
906 if (now.cz_clock == 0)
907 return 0;
Deepak S31685c22014-07-03 17:33:01 -0400908
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000909 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
910 if (!vlv_c0_above(dev_priv,
911 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +0100912 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000913 events |= GEN6_PM_RP_DOWN_THRESHOLD;
914 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -0400915 }
916
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000917 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
918 if (vlv_c0_above(dev_priv,
919 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +0100920 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000921 events |= GEN6_PM_RP_UP_THRESHOLD;
922 dev_priv->rps.up_ei = now;
923 }
924
925 return events;
Deepak S31685c22014-07-03 17:33:01 -0400926}
927
Chris Wilsonf5a4c672015-04-27 13:41:23 +0100928static bool any_waiters(struct drm_i915_private *dev_priv)
929{
930 struct intel_engine_cs *ring;
931 int i;
932
933 for_each_ring(ring, dev_priv, i)
934 if (ring->irq_refcount)
935 return true;
936
937 return false;
938}
939
Ben Widawsky4912d042011-04-25 11:25:20 -0700940static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800941{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300942 struct drm_i915_private *dev_priv =
943 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +0100944 bool client_boost;
945 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300946 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800947
Daniel Vetter59cdb632013-07-04 23:35:28 +0200948 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200949 /* Speed up work cancelation during disabling rps interrupts. */
950 if (!dev_priv->rps.interrupts_enabled) {
951 spin_unlock_irq(&dev_priv->irq_lock);
952 return;
953 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200954 pm_iir = dev_priv->rps.pm_iir;
955 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +0200956 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
957 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +0100958 client_boost = dev_priv->rps.client_boost;
959 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200960 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700961
Paulo Zanoni60611c12013-08-15 11:50:01 -0300962 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +0530963 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -0300964
Chris Wilson8d3afd72015-05-21 21:01:47 +0100965 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800966 return;
967
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700968 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100969
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000970 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
971
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100972 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +0100973 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +0100974 min = dev_priv->rps.min_freq_softlimit;
975 max = dev_priv->rps.max_freq_softlimit;
976
977 if (client_boost) {
978 new_delay = dev_priv->rps.max_freq_softlimit;
979 adj = 0;
980 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100981 if (adj > 0)
982 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +0100983 else /* CHV needs even encode values */
984 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +0300985 /*
986 * For better performance, jump directly
987 * to RPe if we're below it.
988 */
Chris Wilsonedcf2842015-04-07 16:20:29 +0100989 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -0700990 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +0100991 adj = 0;
992 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +0100993 } else if (any_waiters(dev_priv)) {
994 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100995 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -0700996 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
997 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100998 else
Ben Widawskyb39fb292014-03-19 18:31:11 -0700999 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001000 adj = 0;
1001 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1002 if (adj < 0)
1003 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001004 else /* CHV needs even encode values */
1005 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001006 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001007 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001008 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001009
Chris Wilsonedcf2842015-04-07 16:20:29 +01001010 dev_priv->rps.last_adj = adj;
1011
Ben Widawsky79249632012-09-07 19:43:42 -07001012 /* sysfs frequency interfaces may have snuck in while servicing the
1013 * interrupt
1014 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001015 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001016 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301017
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001018 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001019
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001020 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001021}
1022
Ben Widawskye3689192012-05-25 16:56:22 -07001023
1024/**
1025 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1026 * occurred.
1027 * @work: workqueue struct
1028 *
1029 * Doesn't actually do anything except notify userspace. As a consequence of
1030 * this event, userspace should try to remap the bad rows since statistically
1031 * it is likely the same row is more likely to go bad again.
1032 */
1033static void ivybridge_parity_work(struct work_struct *work)
1034{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001035 struct drm_i915_private *dev_priv =
1036 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001037 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001038 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001039 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001040 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001041
1042 /* We must turn off DOP level clock gating to access the L3 registers.
1043 * In order to prevent a get/put style interface, acquire struct mutex
1044 * any time we access those registers.
1045 */
1046 mutex_lock(&dev_priv->dev->struct_mutex);
1047
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001048 /* If we've screwed up tracking, just let the interrupt fire again */
1049 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1050 goto out;
1051
Ben Widawskye3689192012-05-25 16:56:22 -07001052 misccpctl = I915_READ(GEN7_MISCCPCTL);
1053 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1054 POSTING_READ(GEN7_MISCCPCTL);
1055
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001056 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1057 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001058
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001059 slice--;
1060 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1061 break;
1062
1063 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1064
1065 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1066
1067 error_status = I915_READ(reg);
1068 row = GEN7_PARITY_ERROR_ROW(error_status);
1069 bank = GEN7_PARITY_ERROR_BANK(error_status);
1070 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1071
1072 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1073 POSTING_READ(reg);
1074
1075 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1076 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1077 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1078 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1079 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1080 parity_event[5] = NULL;
1081
Dave Airlie5bdebb12013-10-11 14:07:25 +10001082 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001083 KOBJ_CHANGE, parity_event);
1084
1085 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1086 slice, row, bank, subbank);
1087
1088 kfree(parity_event[4]);
1089 kfree(parity_event[3]);
1090 kfree(parity_event[2]);
1091 kfree(parity_event[1]);
1092 }
Ben Widawskye3689192012-05-25 16:56:22 -07001093
1094 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1095
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001096out:
1097 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001098 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001099 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001100 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001101
1102 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001103}
1104
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001105static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001106{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001107 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001108
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001109 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001110 return;
1111
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001112 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001113 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001114 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001115
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001116 iir &= GT_PARITY_ERROR(dev);
1117 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1118 dev_priv->l3_parity.which_slice |= 1 << 1;
1119
1120 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1121 dev_priv->l3_parity.which_slice |= 1 << 0;
1122
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001123 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001124}
1125
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001126static void ilk_gt_irq_handler(struct drm_device *dev,
1127 struct drm_i915_private *dev_priv,
1128 u32 gt_iir)
1129{
1130 if (gt_iir &
1131 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001132 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001133 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001134 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001135}
1136
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001137static void snb_gt_irq_handler(struct drm_device *dev,
1138 struct drm_i915_private *dev_priv,
1139 u32 gt_iir)
1140{
1141
Ben Widawskycc609d52013-05-28 19:22:29 -07001142 if (gt_iir &
1143 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001144 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001145 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001146 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001147 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001148 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001149
Ben Widawskycc609d52013-05-28 19:22:29 -07001150 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1151 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001152 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1153 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001154
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001155 if (gt_iir & GT_PARITY_ERROR(dev))
1156 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001157}
1158
Chris Wilson74cdb332015-04-07 16:21:05 +01001159static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001160 u32 master_ctl)
1161{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001162 irqreturn_t ret = IRQ_NONE;
1163
1164 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001165 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001166 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001167 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001168 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001169
Chris Wilson74cdb332015-04-07 16:21:05 +01001170 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1171 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1172 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1173 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001174
Chris Wilson74cdb332015-04-07 16:21:05 +01001175 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1176 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1177 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1178 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001179 } else
1180 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1181 }
1182
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001183 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001184 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001185 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001186 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001187 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001188
Chris Wilson74cdb332015-04-07 16:21:05 +01001189 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1190 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1191 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1192 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001193
Chris Wilson74cdb332015-04-07 16:21:05 +01001194 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1195 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1196 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1197 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001198 } else
1199 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1200 }
1201
Chris Wilson74cdb332015-04-07 16:21:05 +01001202 if (master_ctl & GEN8_GT_VECS_IRQ) {
1203 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1204 if (tmp) {
1205 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1206 ret = IRQ_HANDLED;
1207
1208 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1209 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1210 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1211 notify_ring(&dev_priv->ring[VECS]);
1212 } else
1213 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1214 }
1215
Ben Widawsky09610212014-05-15 20:58:08 +03001216 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001217 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001218 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001219 I915_WRITE_FW(GEN8_GT_IIR(2),
1220 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001221 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001222 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001223 } else
1224 DRM_ERROR("The master control interrupt lied (PM)!\n");
1225 }
1226
Ben Widawskyabd58f02013-11-02 21:07:09 -07001227 return ret;
1228}
1229
Jani Nikula676574d2015-05-28 15:43:53 +03001230static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001231{
1232 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001233 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001234 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001235 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001236 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001237 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001238 return val & PORTD_HOTPLUG_LONG_DETECT;
1239 default:
1240 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001241 }
1242}
1243
Jani Nikula676574d2015-05-28 15:43:53 +03001244static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001245{
1246 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001247 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001248 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001249 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001250 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001251 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001252 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1253 default:
1254 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001255 }
1256}
1257
Jani Nikula676574d2015-05-28 15:43:53 +03001258/* Get a bit mask of pins that have triggered, and which ones may be long. */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001259static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001260 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001261 const u32 hpd[HPD_NUM_PINS],
1262 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001263{
Jani Nikula8c841e52015-06-18 13:06:17 +03001264 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001265 int i;
1266
1267 *pin_mask = 0;
1268 *long_mask = 0;
1269
Jani Nikula676574d2015-05-28 15:43:53 +03001270 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001271 if ((hpd[i] & hotplug_trigger) == 0)
1272 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001273
Jani Nikula8c841e52015-06-18 13:06:17 +03001274 *pin_mask |= BIT(i);
1275
Imre Deakcc24fcd2015-07-21 15:32:45 -07001276 if (!intel_hpd_pin_to_port(i, &port))
1277 continue;
1278
Imre Deakfd63e2a2015-07-21 15:32:44 -07001279 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001280 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001281 }
1282
1283 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1284 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1285
1286}
1287
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001288static void gmbus_irq_handler(struct drm_device *dev)
1289{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001290 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001291
Daniel Vetter28c70f12012-12-01 13:53:45 +01001292 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001293}
1294
Daniel Vetterce99c252012-12-01 13:53:47 +01001295static void dp_aux_irq_handler(struct drm_device *dev)
1296{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001297 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001298
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001299 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001300}
1301
Shuang He8bf1e9f2013-10-15 18:55:27 +01001302#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001303static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1304 uint32_t crc0, uint32_t crc1,
1305 uint32_t crc2, uint32_t crc3,
1306 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001307{
1308 struct drm_i915_private *dev_priv = dev->dev_private;
1309 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1310 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001311 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001312
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001313 spin_lock(&pipe_crc->lock);
1314
Damien Lespiau0c912c72013-10-15 18:55:37 +01001315 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001316 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001317 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001318 return;
1319 }
1320
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001321 head = pipe_crc->head;
1322 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001323
1324 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001325 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001326 DRM_ERROR("CRC buffer overflowing\n");
1327 return;
1328 }
1329
1330 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001331
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001332 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001333 entry->crc[0] = crc0;
1334 entry->crc[1] = crc1;
1335 entry->crc[2] = crc2;
1336 entry->crc[3] = crc3;
1337 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001338
1339 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001340 pipe_crc->head = head;
1341
1342 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001343
1344 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001345}
Daniel Vetter277de952013-10-18 16:37:07 +02001346#else
1347static inline void
1348display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1349 uint32_t crc0, uint32_t crc1,
1350 uint32_t crc2, uint32_t crc3,
1351 uint32_t crc4) {}
1352#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001353
Daniel Vetter277de952013-10-18 16:37:07 +02001354
1355static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001356{
1357 struct drm_i915_private *dev_priv = dev->dev_private;
1358
Daniel Vetter277de952013-10-18 16:37:07 +02001359 display_pipe_crc_irq_handler(dev, pipe,
1360 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1361 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001362}
1363
Daniel Vetter277de952013-10-18 16:37:07 +02001364static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001365{
1366 struct drm_i915_private *dev_priv = dev->dev_private;
1367
Daniel Vetter277de952013-10-18 16:37:07 +02001368 display_pipe_crc_irq_handler(dev, pipe,
1369 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1370 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1371 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1372 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1373 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001374}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001375
Daniel Vetter277de952013-10-18 16:37:07 +02001376static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001377{
1378 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001379 uint32_t res1, res2;
1380
1381 if (INTEL_INFO(dev)->gen >= 3)
1382 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1383 else
1384 res1 = 0;
1385
1386 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1387 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1388 else
1389 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001390
Daniel Vetter277de952013-10-18 16:37:07 +02001391 display_pipe_crc_irq_handler(dev, pipe,
1392 I915_READ(PIPE_CRC_RES_RED(pipe)),
1393 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1394 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1395 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001396}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001397
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001398/* The RPS events need forcewake, so we add them to a work queue and mask their
1399 * IMR bits until the work is done. Other interrupts can be processed without
1400 * the work queue. */
1401static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001402{
Deepak Sa6706b42014-03-15 20:23:22 +05301403 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001404 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001405 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001406 if (dev_priv->rps.interrupts_enabled) {
1407 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1408 queue_work(dev_priv->wq, &dev_priv->rps.work);
1409 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001410 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001411 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001412
Imre Deakc9a9a262014-11-05 20:48:37 +02001413 if (INTEL_INFO(dev_priv)->gen >= 8)
1414 return;
1415
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001416 if (HAS_VEBOX(dev_priv->dev)) {
1417 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001418 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001419
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001420 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1421 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001422 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001423}
1424
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001425static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1426{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001427 if (!drm_handle_vblank(dev, pipe))
1428 return false;
1429
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001430 return true;
1431}
1432
Imre Deakc1874ed2014-02-04 21:35:46 +02001433static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1434{
1435 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001436 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001437 int pipe;
1438
Imre Deak58ead0d2014-02-04 21:35:47 +02001439 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001440 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001441 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001442 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001443
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001444 /*
1445 * PIPESTAT bits get signalled even when the interrupt is
1446 * disabled with the mask bits, and some of the status bits do
1447 * not generate interrupts at all (like the underrun bit). Hence
1448 * we need to be careful that we only handle what we want to
1449 * handle.
1450 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001451
1452 /* fifo underruns are filterered in the underrun handler. */
1453 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001454
1455 switch (pipe) {
1456 case PIPE_A:
1457 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1458 break;
1459 case PIPE_B:
1460 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1461 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001462 case PIPE_C:
1463 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1464 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001465 }
1466 if (iir & iir_bit)
1467 mask |= dev_priv->pipestat_irq_mask[pipe];
1468
1469 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001470 continue;
1471
1472 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001473 mask |= PIPESTAT_INT_ENABLE_MASK;
1474 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001475
1476 /*
1477 * Clear the PIPE*STAT regs before the IIR
1478 */
Imre Deak91d181d2014-02-10 18:42:49 +02001479 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1480 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001481 I915_WRITE(reg, pipe_stats[pipe]);
1482 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001483 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001484
Damien Lespiau055e3932014-08-18 13:49:10 +01001485 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001486 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1487 intel_pipe_handle_vblank(dev, pipe))
1488 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001489
Imre Deak579a9b02014-02-04 21:35:48 +02001490 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001491 intel_prepare_page_flip(dev, pipe);
1492 intel_finish_page_flip(dev, pipe);
1493 }
1494
1495 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1496 i9xx_pipe_crc_irq_handler(dev, pipe);
1497
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001498 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1499 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001500 }
1501
1502 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1503 gmbus_irq_handler(dev);
1504}
1505
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001506static void i9xx_hpd_irq_handler(struct drm_device *dev)
1507{
1508 struct drm_i915_private *dev_priv = dev->dev_private;
1509 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Jani Nikula676574d2015-05-28 15:43:53 +03001510 u32 pin_mask, long_mask;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001511
Jani Nikula0d2e4292015-05-27 15:03:39 +03001512 if (!hotplug_status)
1513 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001514
Jani Nikula0d2e4292015-05-27 15:03:39 +03001515 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1516 /*
1517 * Make sure hotplug status is cleared before we clear IIR, or else we
1518 * may miss hotplug events.
1519 */
1520 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001521
Jani Nikula0d2e4292015-05-27 15:03:39 +03001522 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1523 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001524
Imre Deakfd63e2a2015-07-21 15:32:44 -07001525 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1526 hotplug_trigger, hpd_status_g4x,
1527 i9xx_port_hotplug_long_detect);
Jani Nikula676574d2015-05-28 15:43:53 +03001528 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Jani Nikula369712e2015-05-27 15:03:40 +03001529
1530 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1531 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001532 } else {
1533 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001534
Imre Deakfd63e2a2015-07-21 15:32:44 -07001535 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1536 hotplug_trigger, hpd_status_g4x,
1537 i9xx_port_hotplug_long_detect);
Jani Nikula676574d2015-05-28 15:43:53 +03001538 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001539 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001540}
1541
Daniel Vetterff1f5252012-10-02 15:10:55 +02001542static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001543{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001544 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001545 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001546 u32 iir, gt_iir, pm_iir;
1547 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001548
Imre Deak2dd2a882015-02-24 11:14:30 +02001549 if (!intel_irqs_enabled(dev_priv))
1550 return IRQ_NONE;
1551
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001552 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001553 /* Find, clear, then process each source of interrupt */
1554
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001555 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001556 if (gt_iir)
1557 I915_WRITE(GTIIR, gt_iir);
1558
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001559 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001560 if (pm_iir)
1561 I915_WRITE(GEN6_PMIIR, pm_iir);
1562
1563 iir = I915_READ(VLV_IIR);
1564 if (iir) {
1565 /* Consume port before clearing IIR or we'll miss events */
1566 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1567 i9xx_hpd_irq_handler(dev);
1568 I915_WRITE(VLV_IIR, iir);
1569 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001570
1571 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1572 goto out;
1573
1574 ret = IRQ_HANDLED;
1575
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001576 if (gt_iir)
1577 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001578 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001579 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001580 /* Call regardless, as some status bits might not be
1581 * signalled in iir */
1582 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001583 }
1584
1585out:
1586 return ret;
1587}
1588
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001589static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1590{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001591 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001592 struct drm_i915_private *dev_priv = dev->dev_private;
1593 u32 master_ctl, iir;
1594 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001595
Imre Deak2dd2a882015-02-24 11:14:30 +02001596 if (!intel_irqs_enabled(dev_priv))
1597 return IRQ_NONE;
1598
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001599 for (;;) {
1600 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1601 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001602
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001603 if (master_ctl == 0 && iir == 0)
1604 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001605
Oscar Mateo27b6c122014-06-16 16:11:00 +01001606 ret = IRQ_HANDLED;
1607
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001608 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001609
Oscar Mateo27b6c122014-06-16 16:11:00 +01001610 /* Find, clear, then process each source of interrupt */
1611
1612 if (iir) {
1613 /* Consume port before clearing IIR or we'll miss events */
1614 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1615 i9xx_hpd_irq_handler(dev);
1616 I915_WRITE(VLV_IIR, iir);
1617 }
1618
Chris Wilson74cdb332015-04-07 16:21:05 +01001619 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001620
Oscar Mateo27b6c122014-06-16 16:11:00 +01001621 /* Call regardless, as some status bits might not be
1622 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001623 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001624
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001625 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1626 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001627 }
1628
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001629 return ret;
1630}
1631
Adam Jackson23e81d62012-06-06 15:45:44 -04001632static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001633{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001634 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001635 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001636 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001637
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301638 if (hotplug_trigger) {
1639 u32 dig_hotplug_reg, pin_mask, long_mask;
Dave Airlie13cf5502014-06-18 11:29:35 +10001640
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301641 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1642 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1643
Imre Deakfd63e2a2015-07-21 15:32:44 -07001644 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1645 dig_hotplug_reg, hpd_ibx,
1646 pch_port_hotplug_long_detect);
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301647 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1648 }
Daniel Vetter91d131d2013-06-27 17:52:14 +02001649
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001650 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1651 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1652 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001653 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001654 port_name(port));
1655 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001656
Daniel Vetterce99c252012-12-01 13:53:47 +01001657 if (pch_iir & SDE_AUX_MASK)
1658 dp_aux_irq_handler(dev);
1659
Jesse Barnes776ad802011-01-04 15:09:39 -08001660 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001661 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001662
1663 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1664 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1665
1666 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1667 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1668
1669 if (pch_iir & SDE_POISON)
1670 DRM_ERROR("PCH poison interrupt\n");
1671
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001672 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001673 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001674 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1675 pipe_name(pipe),
1676 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001677
1678 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1679 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1680
1681 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1682 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1683
Jesse Barnes776ad802011-01-04 15:09:39 -08001684 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001685 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001686
1687 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001688 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001689}
1690
1691static void ivb_err_int_handler(struct drm_device *dev)
1692{
1693 struct drm_i915_private *dev_priv = dev->dev_private;
1694 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001695 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001696
Paulo Zanonide032bf2013-04-12 17:57:58 -03001697 if (err_int & ERR_INT_POISON)
1698 DRM_ERROR("Poison interrupt\n");
1699
Damien Lespiau055e3932014-08-18 13:49:10 +01001700 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001701 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1702 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001703
Daniel Vetter5a69b892013-10-16 22:55:52 +02001704 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1705 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001706 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001707 else
Daniel Vetter277de952013-10-18 16:37:07 +02001708 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001709 }
1710 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001711
Paulo Zanoni86642812013-04-12 17:57:57 -03001712 I915_WRITE(GEN7_ERR_INT, err_int);
1713}
1714
1715static void cpt_serr_int_handler(struct drm_device *dev)
1716{
1717 struct drm_i915_private *dev_priv = dev->dev_private;
1718 u32 serr_int = I915_READ(SERR_INT);
1719
Paulo Zanonide032bf2013-04-12 17:57:58 -03001720 if (serr_int & SERR_INT_POISON)
1721 DRM_ERROR("PCH poison interrupt\n");
1722
Paulo Zanoni86642812013-04-12 17:57:57 -03001723 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001724 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001725
1726 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001727 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001728
1729 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001730 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001731
1732 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001733}
1734
Adam Jackson23e81d62012-06-06 15:45:44 -04001735static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1736{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001737 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001738 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001739 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001740
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301741 if (hotplug_trigger) {
1742 u32 dig_hotplug_reg, pin_mask, long_mask;
Dave Airlie13cf5502014-06-18 11:29:35 +10001743
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301744 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1745 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Imre Deakfd63e2a2015-07-21 15:32:44 -07001746
1747 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1748 dig_hotplug_reg, hpd_cpt,
1749 pch_port_hotplug_long_detect);
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301750 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1751 }
Daniel Vetter91d131d2013-06-27 17:52:14 +02001752
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001753 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1754 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1755 SDE_AUDIO_POWER_SHIFT_CPT);
1756 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1757 port_name(port));
1758 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001759
1760 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001761 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001762
1763 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001764 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001765
1766 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1767 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1768
1769 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1770 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1771
1772 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001773 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001774 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1775 pipe_name(pipe),
1776 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001777
1778 if (pch_iir & SDE_ERROR_CPT)
1779 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001780}
1781
Paulo Zanonic008bc62013-07-12 16:35:10 -03001782static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1783{
1784 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02001785 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001786
1787 if (de_iir & DE_AUX_CHANNEL_A)
1788 dp_aux_irq_handler(dev);
1789
1790 if (de_iir & DE_GSE)
1791 intel_opregion_asle_intr(dev);
1792
Paulo Zanonic008bc62013-07-12 16:35:10 -03001793 if (de_iir & DE_POISON)
1794 DRM_ERROR("Poison interrupt\n");
1795
Damien Lespiau055e3932014-08-18 13:49:10 +01001796 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001797 if (de_iir & DE_PIPE_VBLANK(pipe) &&
1798 intel_pipe_handle_vblank(dev, pipe))
1799 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001800
Daniel Vetter40da17c2013-10-21 18:04:36 +02001801 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001802 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001803
Daniel Vetter40da17c2013-10-21 18:04:36 +02001804 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1805 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001806
Daniel Vetter40da17c2013-10-21 18:04:36 +02001807 /* plane/pipes map 1:1 on ilk+ */
1808 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1809 intel_prepare_page_flip(dev, pipe);
1810 intel_finish_page_flip_plane(dev, pipe);
1811 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001812 }
1813
1814 /* check event from PCH */
1815 if (de_iir & DE_PCH_EVENT) {
1816 u32 pch_iir = I915_READ(SDEIIR);
1817
1818 if (HAS_PCH_CPT(dev))
1819 cpt_irq_handler(dev, pch_iir);
1820 else
1821 ibx_irq_handler(dev, pch_iir);
1822
1823 /* should clear PCH hotplug event before clear CPU irq */
1824 I915_WRITE(SDEIIR, pch_iir);
1825 }
1826
1827 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1828 ironlake_rps_change_irq_handler(dev);
1829}
1830
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001831static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1832{
1833 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00001834 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001835
1836 if (de_iir & DE_ERR_INT_IVB)
1837 ivb_err_int_handler(dev);
1838
1839 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1840 dp_aux_irq_handler(dev);
1841
1842 if (de_iir & DE_GSE_IVB)
1843 intel_opregion_asle_intr(dev);
1844
Damien Lespiau055e3932014-08-18 13:49:10 +01001845 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001846 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
1847 intel_pipe_handle_vblank(dev, pipe))
1848 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02001849
1850 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00001851 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
1852 intel_prepare_page_flip(dev, pipe);
1853 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001854 }
1855 }
1856
1857 /* check event from PCH */
1858 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1859 u32 pch_iir = I915_READ(SDEIIR);
1860
1861 cpt_irq_handler(dev, pch_iir);
1862
1863 /* clear PCH hotplug event before clear CPU irq */
1864 I915_WRITE(SDEIIR, pch_iir);
1865 }
1866}
1867
Oscar Mateo72c90f62014-06-16 16:10:57 +01001868/*
1869 * To handle irqs with the minimum potential races with fresh interrupts, we:
1870 * 1 - Disable Master Interrupt Control.
1871 * 2 - Find the source(s) of the interrupt.
1872 * 3 - Clear the Interrupt Identity bits (IIR).
1873 * 4 - Process the interrupt(s) that had bits set in the IIRs.
1874 * 5 - Re-enable Master Interrupt Control.
1875 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001876static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001877{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001878 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001879 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001880 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001881 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001882
Imre Deak2dd2a882015-02-24 11:14:30 +02001883 if (!intel_irqs_enabled(dev_priv))
1884 return IRQ_NONE;
1885
Paulo Zanoni86642812013-04-12 17:57:57 -03001886 /* We get interrupts on unclaimed registers, so check for this before we
1887 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001888 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001889
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001890 /* disable master interrupt before clearing iir */
1891 de_ier = I915_READ(DEIER);
1892 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001893 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001894
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001895 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1896 * interrupts will will be stored on its back queue, and then we'll be
1897 * able to process them after we restore SDEIER (as soon as we restore
1898 * it, we'll get an interrupt if SDEIIR still has something to process
1899 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001900 if (!HAS_PCH_NOP(dev)) {
1901 sde_ier = I915_READ(SDEIER);
1902 I915_WRITE(SDEIER, 0);
1903 POSTING_READ(SDEIER);
1904 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001905
Oscar Mateo72c90f62014-06-16 16:10:57 +01001906 /* Find, clear, then process each source of interrupt */
1907
Chris Wilson0e434062012-05-09 21:45:44 +01001908 gt_iir = I915_READ(GTIIR);
1909 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01001910 I915_WRITE(GTIIR, gt_iir);
1911 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001912 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001913 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001914 else
1915 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001916 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001917
1918 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001919 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01001920 I915_WRITE(DEIIR, de_iir);
1921 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001922 if (INTEL_INFO(dev)->gen >= 7)
1923 ivb_display_irq_handler(dev, de_iir);
1924 else
1925 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001926 }
1927
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001928 if (INTEL_INFO(dev)->gen >= 6) {
1929 u32 pm_iir = I915_READ(GEN6_PMIIR);
1930 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001931 I915_WRITE(GEN6_PMIIR, pm_iir);
1932 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01001933 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001934 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001935 }
1936
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001937 I915_WRITE(DEIER, de_ier);
1938 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001939 if (!HAS_PCH_NOP(dev)) {
1940 I915_WRITE(SDEIER, sde_ier);
1941 POSTING_READ(SDEIER);
1942 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001943
1944 return ret;
1945}
1946
Shashank Sharmad04a4922014-08-22 17:40:41 +05301947static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
1948{
1949 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula676574d2015-05-28 15:43:53 +03001950 u32 hp_control, hp_trigger;
1951 u32 pin_mask, long_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05301952
1953 /* Get the status */
1954 hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
1955 hp_control = I915_READ(BXT_HOTPLUG_CTL);
1956
1957 /* Hotplug not enabled ? */
1958 if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
1959 DRM_ERROR("Interrupt when HPD disabled\n");
1960 return;
1961 }
1962
Shashank Sharmad04a4922014-08-22 17:40:41 +05301963 /* Clear sticky bits in hpd status */
1964 I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
Jani Nikula475c2e32015-05-28 15:43:54 +03001965
Imre Deakfd63e2a2015-07-21 15:32:44 -07001966 intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
1967 hpd_bxt, pch_port_hotplug_long_detect);
Jani Nikula475c2e32015-05-28 15:43:54 +03001968 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05301969}
1970
Ben Widawskyabd58f02013-11-02 21:07:09 -07001971static irqreturn_t gen8_irq_handler(int irq, void *arg)
1972{
1973 struct drm_device *dev = arg;
1974 struct drm_i915_private *dev_priv = dev->dev_private;
1975 u32 master_ctl;
1976 irqreturn_t ret = IRQ_NONE;
1977 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01001978 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00001979 u32 aux_mask = GEN8_AUX_CHANNEL_A;
1980
Imre Deak2dd2a882015-02-24 11:14:30 +02001981 if (!intel_irqs_enabled(dev_priv))
1982 return IRQ_NONE;
1983
Jesse Barnes88e04702014-11-13 17:51:48 +00001984 if (IS_GEN9(dev))
1985 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
1986 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001987
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001988 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001989 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1990 if (!master_ctl)
1991 return IRQ_NONE;
1992
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001993 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001994
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001995 /* Find, clear, then process each source of interrupt */
1996
Chris Wilson74cdb332015-04-07 16:21:05 +01001997 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001998
1999 if (master_ctl & GEN8_DE_MISC_IRQ) {
2000 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002001 if (tmp) {
2002 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2003 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002004 if (tmp & GEN8_DE_MISC_GSE)
2005 intel_opregion_asle_intr(dev);
2006 else
2007 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002008 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002009 else
2010 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002011 }
2012
Daniel Vetter6d766f02013-11-07 14:49:55 +01002013 if (master_ctl & GEN8_DE_PORT_IRQ) {
2014 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002015 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302016 bool found = false;
2017
Daniel Vetter6d766f02013-11-07 14:49:55 +01002018 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2019 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002020
Shashank Sharmad04a4922014-08-22 17:40:41 +05302021 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002022 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302023 found = true;
2024 }
2025
2026 if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2027 bxt_hpd_handler(dev, tmp);
2028 found = true;
2029 }
2030
Shashank Sharma9e637432014-08-22 17:40:43 +05302031 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2032 gmbus_irq_handler(dev);
2033 found = true;
2034 }
2035
Shashank Sharmad04a4922014-08-22 17:40:41 +05302036 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002037 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002038 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002039 else
2040 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002041 }
2042
Damien Lespiau055e3932014-08-18 13:49:10 +01002043 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002044 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002045
Daniel Vetterc42664c2013-11-07 11:05:40 +01002046 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2047 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002048
Daniel Vetterc42664c2013-11-07 11:05:40 +01002049 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002050 if (pipe_iir) {
2051 ret = IRQ_HANDLED;
2052 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002053
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002054 if (pipe_iir & GEN8_PIPE_VBLANK &&
2055 intel_pipe_handle_vblank(dev, pipe))
2056 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002057
Damien Lespiau770de832014-03-20 20:45:01 +00002058 if (IS_GEN9(dev))
2059 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2060 else
2061 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2062
2063 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002064 intel_prepare_page_flip(dev, pipe);
2065 intel_finish_page_flip_plane(dev, pipe);
2066 }
2067
2068 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2069 hsw_pipe_crc_irq_handler(dev, pipe);
2070
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002071 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2072 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2073 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002074
Damien Lespiau770de832014-03-20 20:45:01 +00002075
2076 if (IS_GEN9(dev))
2077 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2078 else
2079 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2080
2081 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002082 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2083 pipe_name(pipe),
2084 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002085 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002086 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2087 }
2088
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302089 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2090 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002091 /*
2092 * FIXME(BDW): Assume for now that the new interrupt handling
2093 * scheme also closed the SDE interrupt handling race we've seen
2094 * on older pch-split platforms. But this needs testing.
2095 */
2096 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002097 if (pch_iir) {
2098 I915_WRITE(SDEIIR, pch_iir);
2099 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002100 cpt_irq_handler(dev, pch_iir);
2101 } else
2102 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2103
Daniel Vetter92d03a82013-11-07 11:05:43 +01002104 }
2105
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002106 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2107 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002108
2109 return ret;
2110}
2111
Daniel Vetter17e1df02013-09-08 21:57:13 +02002112static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2113 bool reset_completed)
2114{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002115 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002116 int i;
2117
2118 /*
2119 * Notify all waiters for GPU completion events that reset state has
2120 * been changed, and that they need to restart their wait after
2121 * checking for potential errors (and bail out to drop locks if there is
2122 * a gpu reset pending so that i915_error_work_func can acquire them).
2123 */
2124
2125 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2126 for_each_ring(ring, dev_priv, i)
2127 wake_up_all(&ring->irq_queue);
2128
2129 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2130 wake_up_all(&dev_priv->pending_flip_queue);
2131
2132 /*
2133 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2134 * reset state is cleared.
2135 */
2136 if (reset_completed)
2137 wake_up_all(&dev_priv->gpu_error.reset_queue);
2138}
2139
Jesse Barnes8a905232009-07-11 16:48:03 -04002140/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002141 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002142 *
2143 * Fire an error uevent so userspace can see that a hang or error
2144 * was detected.
2145 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002146static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002147{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002148 struct drm_i915_private *dev_priv = to_i915(dev);
2149 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002150 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2151 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2152 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002153 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002154
Dave Airlie5bdebb12013-10-11 14:07:25 +10002155 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002156
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002157 /*
2158 * Note that there's only one work item which does gpu resets, so we
2159 * need not worry about concurrent gpu resets potentially incrementing
2160 * error->reset_counter twice. We only need to take care of another
2161 * racing irq/hangcheck declaring the gpu dead for a second time. A
2162 * quick check for that is good enough: schedule_work ensures the
2163 * correct ordering between hang detection and this work item, and since
2164 * the reset in-progress bit is only ever set by code outside of this
2165 * work we don't need to worry about any other races.
2166 */
2167 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002168 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002169 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002170 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002171
Daniel Vetter17e1df02013-09-08 21:57:13 +02002172 /*
Imre Deakf454c692014-04-23 01:09:04 +03002173 * In most cases it's guaranteed that we get here with an RPM
2174 * reference held, for example because there is a pending GPU
2175 * request that won't finish until the reset is done. This
2176 * isn't the case at least when we get here by doing a
2177 * simulated reset via debugs, so get an RPM reference.
2178 */
2179 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002180
2181 intel_prepare_reset(dev);
2182
Imre Deakf454c692014-04-23 01:09:04 +03002183 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002184 * All state reset _must_ be completed before we update the
2185 * reset counter, for otherwise waiters might miss the reset
2186 * pending state and not properly drop locks, resulting in
2187 * deadlocks with the reset work.
2188 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002189 ret = i915_reset(dev);
2190
Ville Syrjälä75147472014-11-24 18:28:11 +02002191 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002192
Imre Deakf454c692014-04-23 01:09:04 +03002193 intel_runtime_pm_put(dev_priv);
2194
Daniel Vetterf69061b2012-12-06 09:01:42 +01002195 if (ret == 0) {
2196 /*
2197 * After all the gem state is reset, increment the reset
2198 * counter and wake up everyone waiting for the reset to
2199 * complete.
2200 *
2201 * Since unlock operations are a one-sided barrier only,
2202 * we need to insert a barrier here to order any seqno
2203 * updates before
2204 * the counter increment.
2205 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002206 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002207 atomic_inc(&dev_priv->gpu_error.reset_counter);
2208
Dave Airlie5bdebb12013-10-11 14:07:25 +10002209 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002210 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002211 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002212 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002213 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002214
Daniel Vetter17e1df02013-09-08 21:57:13 +02002215 /*
2216 * Note: The wake_up also serves as a memory barrier so that
2217 * waiters see the update value of the reset counter atomic_t.
2218 */
2219 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002220 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002221}
2222
Chris Wilson35aed2e2010-05-27 13:18:12 +01002223static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002224{
2225 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002226 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002227 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002228 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002229
Chris Wilson35aed2e2010-05-27 13:18:12 +01002230 if (!eir)
2231 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002232
Joe Perchesa70491c2012-03-18 13:00:11 -07002233 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002234
Ben Widawskybd9854f2012-08-23 15:18:09 -07002235 i915_get_extra_instdone(dev, instdone);
2236
Jesse Barnes8a905232009-07-11 16:48:03 -04002237 if (IS_G4X(dev)) {
2238 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2239 u32 ipeir = I915_READ(IPEIR_I965);
2240
Joe Perchesa70491c2012-03-18 13:00:11 -07002241 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2242 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002243 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2244 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002245 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002246 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002247 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002248 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002249 }
2250 if (eir & GM45_ERROR_PAGE_TABLE) {
2251 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002252 pr_err("page table error\n");
2253 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002254 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002255 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002256 }
2257 }
2258
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002259 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002260 if (eir & I915_ERROR_PAGE_TABLE) {
2261 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002262 pr_err("page table error\n");
2263 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002264 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002265 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002266 }
2267 }
2268
2269 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002270 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002271 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002272 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002273 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002274 /* pipestat has already been acked */
2275 }
2276 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002277 pr_err("instruction error\n");
2278 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002279 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2280 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002281 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002282 u32 ipeir = I915_READ(IPEIR);
2283
Joe Perchesa70491c2012-03-18 13:00:11 -07002284 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2285 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002286 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002287 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002288 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002289 } else {
2290 u32 ipeir = I915_READ(IPEIR_I965);
2291
Joe Perchesa70491c2012-03-18 13:00:11 -07002292 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2293 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002294 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002295 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002296 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002297 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002298 }
2299 }
2300
2301 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002302 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002303 eir = I915_READ(EIR);
2304 if (eir) {
2305 /*
2306 * some errors might have become stuck,
2307 * mask them.
2308 */
2309 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2310 I915_WRITE(EMR, I915_READ(EMR) | eir);
2311 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2312 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002313}
2314
2315/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002316 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002317 * @dev: drm device
2318 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002319 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002320 * dump it to the syslog. Also call i915_capture_error_state() to make
2321 * sure we get a record and make it available in debugfs. Fire a uevent
2322 * so userspace knows something bad happened (should trigger collection
2323 * of a ring dump etc.).
2324 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002325void i915_handle_error(struct drm_device *dev, bool wedged,
2326 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002327{
2328 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002329 va_list args;
2330 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002331
Mika Kuoppala58174462014-02-25 17:11:26 +02002332 va_start(args, fmt);
2333 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2334 va_end(args);
2335
2336 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002337 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002338
Ben Gamariba1234d2009-09-14 17:48:47 -04002339 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002340 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2341 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002342
Ben Gamari11ed50e2009-09-14 17:48:45 -04002343 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002344 * Wakeup waiting processes so that the reset function
2345 * i915_reset_and_wakeup doesn't deadlock trying to grab
2346 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002347 * processes will see a reset in progress and back off,
2348 * releasing their locks and then wait for the reset completion.
2349 * We must do this for _all_ gpu waiters that might hold locks
2350 * that the reset work needs to acquire.
2351 *
2352 * Note: The wake_up serves as the required memory barrier to
2353 * ensure that the waiters see the updated value of the reset
2354 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002355 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002356 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002357 }
2358
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002359 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002360}
2361
Keith Packard42f52ef2008-10-18 19:39:29 -07002362/* Called from drm generic code, passed 'crtc' which
2363 * we use as a pipe index
2364 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002365static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002366{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002367 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002368 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002369
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002370 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002371 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002372 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002373 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002374 else
Keith Packard7c463582008-11-04 02:03:27 -08002375 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002376 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002377 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002378
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002379 return 0;
2380}
2381
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002382static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002383{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002384 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002385 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002386 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002387 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002388
Jesse Barnesf796cf82011-04-07 13:58:17 -07002389 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002390 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002391 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2392
2393 return 0;
2394}
2395
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002396static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2397{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002398 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002399 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002400
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002401 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002402 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002403 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002404 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2405
2406 return 0;
2407}
2408
Ben Widawskyabd58f02013-11-02 21:07:09 -07002409static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2410{
2411 struct drm_i915_private *dev_priv = dev->dev_private;
2412 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002413
Ben Widawskyabd58f02013-11-02 21:07:09 -07002414 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002415 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2416 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2417 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002418 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2419 return 0;
2420}
2421
Keith Packard42f52ef2008-10-18 19:39:29 -07002422/* Called from drm generic code, passed 'crtc' which
2423 * we use as a pipe index
2424 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002425static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002426{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002427 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002428 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002429
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002430 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002431 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002432 PIPE_VBLANK_INTERRUPT_STATUS |
2433 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002434 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2435}
2436
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002437static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002438{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002439 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002440 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002441 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002442 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002443
2444 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002445 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002446 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2447}
2448
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002449static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2450{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002451 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002452 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002453
2454 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002455 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002456 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002457 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2458}
2459
Ben Widawskyabd58f02013-11-02 21:07:09 -07002460static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2461{
2462 struct drm_i915_private *dev_priv = dev->dev_private;
2463 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002464
Ben Widawskyabd58f02013-11-02 21:07:09 -07002465 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002466 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2467 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2468 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002469 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2470}
2471
Chris Wilson9107e9d2013-06-10 11:20:20 +01002472static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002473ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002474{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002475 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002476 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002477}
2478
Daniel Vettera028c4b2014-03-15 00:08:56 +01002479static bool
2480ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2481{
2482 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002483 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002484 } else {
2485 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2486 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2487 MI_SEMAPHORE_REGISTER);
2488 }
2489}
2490
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002491static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002492semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002493{
2494 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002495 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002496 int i;
2497
2498 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002499 for_each_ring(signaller, dev_priv, i) {
2500 if (ring == signaller)
2501 continue;
2502
2503 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2504 return signaller;
2505 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002506 } else {
2507 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2508
2509 for_each_ring(signaller, dev_priv, i) {
2510 if(ring == signaller)
2511 continue;
2512
Ben Widawskyebc348b2014-04-29 14:52:28 -07002513 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002514 return signaller;
2515 }
2516 }
2517
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002518 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2519 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002520
2521 return NULL;
2522}
2523
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002524static struct intel_engine_cs *
2525semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002526{
2527 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002528 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002529 u64 offset = 0;
2530 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002531
2532 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002533 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002534 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002535
Daniel Vetter88fe4292014-03-15 00:08:55 +01002536 /*
2537 * HEAD is likely pointing to the dword after the actual command,
2538 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002539 * or 4 dwords depending on the semaphore wait command size.
2540 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002541 * point at at batch, and semaphores are always emitted into the
2542 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002543 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002544 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002545 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002546
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002547 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002548 /*
2549 * Be paranoid and presume the hw has gone off into the wild -
2550 * our ring is smaller than what the hardware (and hence
2551 * HEAD_ADDR) allows. Also handles wrap-around.
2552 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002553 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002554
2555 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002556 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002557 if (cmd == ipehr)
2558 break;
2559
Daniel Vetter88fe4292014-03-15 00:08:55 +01002560 head -= 4;
2561 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002562
Daniel Vetter88fe4292014-03-15 00:08:55 +01002563 if (!i)
2564 return NULL;
2565
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002566 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002567 if (INTEL_INFO(ring->dev)->gen >= 8) {
2568 offset = ioread32(ring->buffer->virtual_start + head + 12);
2569 offset <<= 32;
2570 offset = ioread32(ring->buffer->virtual_start + head + 8);
2571 }
2572 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002573}
2574
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002575static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002576{
2577 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002578 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002579 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002580
Chris Wilson4be17382014-06-06 10:22:29 +01002581 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002582
2583 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002584 if (signaller == NULL)
2585 return -1;
2586
2587 /* Prevent pathological recursion due to driver bugs */
2588 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002589 return -1;
2590
Chris Wilson4be17382014-06-06 10:22:29 +01002591 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2592 return 1;
2593
Chris Wilsona0d036b2014-07-19 12:40:42 +01002594 /* cursory check for an unkickable deadlock */
2595 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2596 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002597 return -1;
2598
2599 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002600}
2601
2602static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2603{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002604 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002605 int i;
2606
2607 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002608 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002609}
2610
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002611static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002612ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002613{
2614 struct drm_device *dev = ring->dev;
2615 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002616 u32 tmp;
2617
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002618 if (acthd != ring->hangcheck.acthd) {
2619 if (acthd > ring->hangcheck.max_acthd) {
2620 ring->hangcheck.max_acthd = acthd;
2621 return HANGCHECK_ACTIVE;
2622 }
2623
2624 return HANGCHECK_ACTIVE_LOOP;
2625 }
Chris Wilson6274f212013-06-10 11:20:21 +01002626
Chris Wilson9107e9d2013-06-10 11:20:20 +01002627 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002628 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002629
2630 /* Is the chip hanging on a WAIT_FOR_EVENT?
2631 * If so we can simply poke the RB_WAIT bit
2632 * and break the hang. This should work on
2633 * all but the second generation chipsets.
2634 */
2635 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002636 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002637 i915_handle_error(dev, false,
2638 "Kicking stuck wait on %s",
2639 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002640 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002641 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002642 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002643
Chris Wilson6274f212013-06-10 11:20:21 +01002644 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2645 switch (semaphore_passed(ring)) {
2646 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002647 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002648 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002649 i915_handle_error(dev, false,
2650 "Kicking stuck semaphore on %s",
2651 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002652 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002653 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002654 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002655 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002656 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002657 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002658
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002659 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002660}
2661
Chris Wilson737b1502015-01-26 18:03:03 +02002662/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002663 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002664 * batchbuffers in a long time. We keep track per ring seqno progress and
2665 * if there are no progress, hangcheck score for that ring is increased.
2666 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2667 * we kick the ring. If we see no progress on three subsequent calls
2668 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002669 */
Chris Wilson737b1502015-01-26 18:03:03 +02002670static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002671{
Chris Wilson737b1502015-01-26 18:03:03 +02002672 struct drm_i915_private *dev_priv =
2673 container_of(work, typeof(*dev_priv),
2674 gpu_error.hangcheck_work.work);
2675 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002676 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002677 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002678 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002679 bool stuck[I915_NUM_RINGS] = { 0 };
2680#define BUSY 1
2681#define KICK 5
2682#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002683
Jani Nikulad330a952014-01-21 11:24:25 +02002684 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002685 return;
2686
Chris Wilsonb4519512012-05-11 14:29:30 +01002687 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002688 u64 acthd;
2689 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002690 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002691
Chris Wilson6274f212013-06-10 11:20:21 +01002692 semaphore_clear_deadlocks(dev_priv);
2693
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002694 seqno = ring->get_seqno(ring, false);
2695 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002696
Chris Wilson9107e9d2013-06-10 11:20:20 +01002697 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002698 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002699 ring->hangcheck.action = HANGCHECK_IDLE;
2700
Chris Wilson9107e9d2013-06-10 11:20:20 +01002701 if (waitqueue_active(&ring->irq_queue)) {
2702 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002703 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002704 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2705 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2706 ring->name);
2707 else
2708 DRM_INFO("Fake missed irq on %s\n",
2709 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002710 wake_up_all(&ring->irq_queue);
2711 }
2712 /* Safeguard against driver failure */
2713 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002714 } else
2715 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002716 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002717 /* We always increment the hangcheck score
2718 * if the ring is busy and still processing
2719 * the same request, so that no single request
2720 * can run indefinitely (such as a chain of
2721 * batches). The only time we do not increment
2722 * the hangcheck score on this ring, if this
2723 * ring is in a legitimate wait for another
2724 * ring. In that case the waiting ring is a
2725 * victim and we want to be sure we catch the
2726 * right culprit. Then every time we do kick
2727 * the ring, add a small increment to the
2728 * score so that we can catch a batch that is
2729 * being repeatedly kicked and so responsible
2730 * for stalling the machine.
2731 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002732 ring->hangcheck.action = ring_stuck(ring,
2733 acthd);
2734
2735 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002736 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002737 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002738 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002739 break;
2740 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002741 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002742 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002743 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002744 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002745 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002746 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002747 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002748 stuck[i] = true;
2749 break;
2750 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002751 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002752 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002753 ring->hangcheck.action = HANGCHECK_ACTIVE;
2754
Chris Wilson9107e9d2013-06-10 11:20:20 +01002755 /* Gradually reduce the count so that we catch DoS
2756 * attempts across multiple batches.
2757 */
2758 if (ring->hangcheck.score > 0)
2759 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002760
2761 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002762 }
2763
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002764 ring->hangcheck.seqno = seqno;
2765 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002766 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002767 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002768
Mika Kuoppala92cab732013-05-24 17:16:07 +03002769 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002770 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002771 DRM_INFO("%s on %s\n",
2772 stuck[i] ? "stuck" : "no progress",
2773 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002774 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002775 }
2776 }
2777
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002778 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002779 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002780
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002781 if (busy_count)
2782 /* Reset timer case chip hangs without another request
2783 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002784 i915_queue_hangcheck(dev);
2785}
2786
2787void i915_queue_hangcheck(struct drm_device *dev)
2788{
Chris Wilson737b1502015-01-26 18:03:03 +02002789 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00002790
Jani Nikulad330a952014-01-21 11:24:25 +02002791 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002792 return;
2793
Chris Wilson737b1502015-01-26 18:03:03 +02002794 /* Don't continually defer the hangcheck so that it is always run at
2795 * least once after work has been scheduled on any ring. Otherwise,
2796 * we will ignore a hung ring if a second ring is kept busy.
2797 */
2798
2799 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2800 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002801}
2802
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002803static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002804{
2805 struct drm_i915_private *dev_priv = dev->dev_private;
2806
2807 if (HAS_PCH_NOP(dev))
2808 return;
2809
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002810 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002811
2812 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2813 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002814}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002815
Paulo Zanoni622364b2014-04-01 15:37:22 -03002816/*
2817 * SDEIER is also touched by the interrupt handler to work around missed PCH
2818 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2819 * instead we unconditionally enable all PCH interrupt sources here, but then
2820 * only unmask them as needed with SDEIMR.
2821 *
2822 * This function needs to be called before interrupts are enabled.
2823 */
2824static void ibx_irq_pre_postinstall(struct drm_device *dev)
2825{
2826 struct drm_i915_private *dev_priv = dev->dev_private;
2827
2828 if (HAS_PCH_NOP(dev))
2829 return;
2830
2831 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002832 I915_WRITE(SDEIER, 0xffffffff);
2833 POSTING_READ(SDEIER);
2834}
2835
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002836static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002837{
2838 struct drm_i915_private *dev_priv = dev->dev_private;
2839
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002840 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03002841 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002842 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002843}
2844
Linus Torvalds1da177e2005-04-16 15:20:36 -07002845/* drm_dma.h hooks
2846*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03002847static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002848{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002849 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002850
Paulo Zanoni0c841212014-04-01 15:37:27 -03002851 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002852
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002853 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03002854 if (IS_GEN7(dev))
2855 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002856
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002857 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002858
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002859 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002860}
2861
Ville Syrjälä70591a42014-10-30 19:42:58 +02002862static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2863{
2864 enum pipe pipe;
2865
2866 I915_WRITE(PORT_HOTPLUG_EN, 0);
2867 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2868
2869 for_each_pipe(dev_priv, pipe)
2870 I915_WRITE(PIPESTAT(pipe), 0xffff);
2871
2872 GEN5_IRQ_RESET(VLV_);
2873}
2874
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002875static void valleyview_irq_preinstall(struct drm_device *dev)
2876{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002877 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002878
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002879 /* VLV magic */
2880 I915_WRITE(VLV_IMR, 0);
2881 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2882 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2883 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2884
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002885 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002886
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02002887 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002888
Ville Syrjälä70591a42014-10-30 19:42:58 +02002889 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002890}
2891
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02002892static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
2893{
2894 GEN8_IRQ_RESET_NDX(GT, 0);
2895 GEN8_IRQ_RESET_NDX(GT, 1);
2896 GEN8_IRQ_RESET_NDX(GT, 2);
2897 GEN8_IRQ_RESET_NDX(GT, 3);
2898}
2899
Paulo Zanoni823f6b32014-04-01 15:37:26 -03002900static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002901{
2902 struct drm_i915_private *dev_priv = dev->dev_private;
2903 int pipe;
2904
Ben Widawskyabd58f02013-11-02 21:07:09 -07002905 I915_WRITE(GEN8_MASTER_IRQ, 0);
2906 POSTING_READ(GEN8_MASTER_IRQ);
2907
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02002908 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002909
Damien Lespiau055e3932014-08-18 13:49:10 +01002910 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002911 if (intel_display_power_is_enabled(dev_priv,
2912 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03002913 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002914
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002915 GEN5_IRQ_RESET(GEN8_DE_PORT_);
2916 GEN5_IRQ_RESET(GEN8_DE_MISC_);
2917 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002918
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302919 if (HAS_PCH_SPLIT(dev))
2920 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002921}
Ben Widawskyabd58f02013-11-02 21:07:09 -07002922
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00002923void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
2924 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03002925{
Paulo Zanoni1180e202014-10-07 18:02:52 -03002926 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03002927
Daniel Vetter13321782014-09-15 14:55:29 +02002928 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00002929 if (pipe_mask & 1 << PIPE_A)
2930 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
2931 dev_priv->de_irq_mask[PIPE_A],
2932 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00002933 if (pipe_mask & 1 << PIPE_B)
2934 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
2935 dev_priv->de_irq_mask[PIPE_B],
2936 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
2937 if (pipe_mask & 1 << PIPE_C)
2938 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
2939 dev_priv->de_irq_mask[PIPE_C],
2940 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02002941 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03002942}
2943
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002944static void cherryview_irq_preinstall(struct drm_device *dev)
2945{
2946 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002947
2948 I915_WRITE(GEN8_MASTER_IRQ, 0);
2949 POSTING_READ(GEN8_MASTER_IRQ);
2950
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02002951 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002952
2953 GEN5_IRQ_RESET(GEN8_PCU_);
2954
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002955 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2956
Ville Syrjälä70591a42014-10-30 19:42:58 +02002957 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002958}
2959
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002960static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002961{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002962 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002963 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002964 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002965
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002966 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002967 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01002968 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03002969 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002970 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002971 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002972 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01002973 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03002974 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002975 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002976 }
2977
Daniel Vetterfee884e2013-07-04 23:35:21 +02002978 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002979
2980 /*
2981 * Enable digital hotplug on the PCH, and configure the DP short pulse
2982 * duration to 2ms (which is the minimum in the Display Port spec)
2983 *
2984 * This register is the same on all known PCH chips.
2985 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002986 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2987 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2988 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2989 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2990 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2991 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2992}
2993
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02002994static void bxt_hpd_irq_setup(struct drm_device *dev)
2995{
2996 struct drm_i915_private *dev_priv = dev->dev_private;
2997 struct intel_encoder *intel_encoder;
2998 u32 hotplug_port = 0;
2999 u32 hotplug_ctrl;
3000
3001 /* Now, enable HPD */
3002 for_each_intel_encoder(dev, intel_encoder) {
Jani Nikula5fcece82015-05-27 15:03:42 +03003003 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003004 == HPD_ENABLED)
3005 hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3006 }
3007
3008 /* Mask all HPD control bits */
3009 hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3010
3011 /* Enable requested port in hotplug control */
3012 /* TODO: implement (short) HPD support on port A */
3013 WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3014 if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3015 hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3016 if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3017 hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3018 I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3019
3020 /* Unmask DDI hotplug in IMR */
3021 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3022 I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3023
3024 /* Enable DDI hotplug in IER */
3025 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3026 I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3027 POSTING_READ(GEN8_DE_PORT_IER);
3028}
3029
Paulo Zanonid46da432013-02-08 17:35:15 -02003030static void ibx_irq_postinstall(struct drm_device *dev)
3031{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003032 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003033 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003034
Daniel Vetter692a04c2013-05-29 21:43:05 +02003035 if (HAS_PCH_NOP(dev))
3036 return;
3037
Paulo Zanoni105b1222014-04-01 15:37:17 -03003038 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003039 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003040 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003041 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003042
Paulo Zanoni337ba012014-04-01 15:37:16 -03003043 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003044 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003045}
3046
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003047static void gen5_gt_irq_postinstall(struct drm_device *dev)
3048{
3049 struct drm_i915_private *dev_priv = dev->dev_private;
3050 u32 pm_irqs, gt_irqs;
3051
3052 pm_irqs = gt_irqs = 0;
3053
3054 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003055 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003056 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003057 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3058 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003059 }
3060
3061 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3062 if (IS_GEN5(dev)) {
3063 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3064 ILK_BSD_USER_INTERRUPT;
3065 } else {
3066 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3067 }
3068
Paulo Zanoni35079892014-04-01 15:37:15 -03003069 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003070
3071 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003072 /*
3073 * RPS interrupts will get enabled/disabled on demand when RPS
3074 * itself is enabled/disabled.
3075 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003076 if (HAS_VEBOX(dev))
3077 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3078
Paulo Zanoni605cd252013-08-06 18:57:15 -03003079 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003080 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003081 }
3082}
3083
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003084static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003085{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003086 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003087 u32 display_mask, extra_mask;
3088
3089 if (INTEL_INFO(dev)->gen >= 7) {
3090 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3091 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3092 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003093 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003094 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003095 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003096 } else {
3097 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3098 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003099 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003100 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3101 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003102 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3103 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003104 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003105
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003106 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003107
Paulo Zanoni0c841212014-04-01 15:37:27 -03003108 I915_WRITE(HWSTAM, 0xeffe);
3109
Paulo Zanoni622364b2014-04-01 15:37:22 -03003110 ibx_irq_pre_postinstall(dev);
3111
Paulo Zanoni35079892014-04-01 15:37:15 -03003112 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003113
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003114 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003115
Paulo Zanonid46da432013-02-08 17:35:15 -02003116 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003117
Jesse Barnesf97108d2010-01-29 11:27:07 -08003118 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003119 /* Enable PCU event interrupts
3120 *
3121 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003122 * setup is guaranteed to run in single-threaded context. But we
3123 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003124 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003125 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003126 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003127 }
3128
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003129 return 0;
3130}
3131
Imre Deakf8b79e52014-03-04 19:23:07 +02003132static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3133{
3134 u32 pipestat_mask;
3135 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003136 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003137
3138 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3139 PIPE_FIFO_UNDERRUN_STATUS;
3140
Ville Syrjälä120dda42014-10-30 19:42:57 +02003141 for_each_pipe(dev_priv, pipe)
3142 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003143 POSTING_READ(PIPESTAT(PIPE_A));
3144
3145 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3146 PIPE_CRC_DONE_INTERRUPT_STATUS;
3147
Ville Syrjälä120dda42014-10-30 19:42:57 +02003148 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3149 for_each_pipe(dev_priv, pipe)
3150 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003151
3152 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3153 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3154 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003155 if (IS_CHERRYVIEW(dev_priv))
3156 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003157 dev_priv->irq_mask &= ~iir_mask;
3158
3159 I915_WRITE(VLV_IIR, iir_mask);
3160 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003161 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003162 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3163 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003164}
3165
3166static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3167{
3168 u32 pipestat_mask;
3169 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003170 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003171
3172 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3173 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003174 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003175 if (IS_CHERRYVIEW(dev_priv))
3176 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003177
3178 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003179 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003180 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003181 I915_WRITE(VLV_IIR, iir_mask);
3182 I915_WRITE(VLV_IIR, iir_mask);
3183 POSTING_READ(VLV_IIR);
3184
3185 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3186 PIPE_CRC_DONE_INTERRUPT_STATUS;
3187
Ville Syrjälä120dda42014-10-30 19:42:57 +02003188 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3189 for_each_pipe(dev_priv, pipe)
3190 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003191
3192 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3193 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003194
3195 for_each_pipe(dev_priv, pipe)
3196 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003197 POSTING_READ(PIPESTAT(PIPE_A));
3198}
3199
3200void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3201{
3202 assert_spin_locked(&dev_priv->irq_lock);
3203
3204 if (dev_priv->display_irqs_enabled)
3205 return;
3206
3207 dev_priv->display_irqs_enabled = true;
3208
Imre Deak950eaba2014-09-08 15:21:09 +03003209 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003210 valleyview_display_irqs_install(dev_priv);
3211}
3212
3213void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3214{
3215 assert_spin_locked(&dev_priv->irq_lock);
3216
3217 if (!dev_priv->display_irqs_enabled)
3218 return;
3219
3220 dev_priv->display_irqs_enabled = false;
3221
Imre Deak950eaba2014-09-08 15:21:09 +03003222 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003223 valleyview_display_irqs_uninstall(dev_priv);
3224}
3225
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003226static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003227{
Imre Deakf8b79e52014-03-04 19:23:07 +02003228 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003229
Daniel Vetter20afbda2012-12-11 14:05:07 +01003230 I915_WRITE(PORT_HOTPLUG_EN, 0);
3231 POSTING_READ(PORT_HOTPLUG_EN);
3232
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003233 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003234 I915_WRITE(VLV_IIR, 0xffffffff);
3235 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3236 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3237 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003238
Daniel Vetterb79480b2013-06-27 17:52:10 +02003239 /* Interrupt setup is already guaranteed to be single-threaded, this is
3240 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003241 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003242 if (dev_priv->display_irqs_enabled)
3243 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003244 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003245}
3246
3247static int valleyview_irq_postinstall(struct drm_device *dev)
3248{
3249 struct drm_i915_private *dev_priv = dev->dev_private;
3250
3251 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003252
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003253 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003254
3255 /* ack & enable invalid PTE error interrupts */
3256#if 0 /* FIXME: add support to irq handler for checking these bits */
3257 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3258 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3259#endif
3260
3261 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003262
3263 return 0;
3264}
3265
Ben Widawskyabd58f02013-11-02 21:07:09 -07003266static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3267{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003268 /* These are interrupts we'll toggle with the ring mask register */
3269 uint32_t gt_interrupts[] = {
3270 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003271 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003272 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003273 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3274 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003275 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003276 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3277 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3278 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003279 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003280 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3281 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003282 };
3283
Ben Widawsky09610212014-05-15 20:58:08 +03003284 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303285 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3286 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003287 /*
3288 * RPS interrupts will get enabled/disabled on demand when RPS itself
3289 * is enabled/disabled.
3290 */
3291 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303292 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003293}
3294
3295static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3296{
Damien Lespiau770de832014-03-20 20:45:01 +00003297 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3298 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003299 int pipe;
Shashank Sharma9e637432014-08-22 17:40:43 +05303300 u32 de_port_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003301
Jesse Barnes88e04702014-11-13 17:51:48 +00003302 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003303 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3304 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Shashank Sharma9e637432014-08-22 17:40:43 +05303305 de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
Jesse Barnes88e04702014-11-13 17:51:48 +00003306 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303307
3308 if (IS_BROXTON(dev_priv))
3309 de_port_en |= BXT_DE_PORT_GMBUS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003310 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003311 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3312 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3313
3314 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3315 GEN8_PIPE_FIFO_UNDERRUN;
3316
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003317 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3318 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3319 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003320
Damien Lespiau055e3932014-08-18 13:49:10 +01003321 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003322 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003323 POWER_DOMAIN_PIPE(pipe)))
3324 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3325 dev_priv->de_irq_mask[pipe],
3326 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003327
Shashank Sharma9e637432014-08-22 17:40:43 +05303328 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003329}
3330
3331static int gen8_irq_postinstall(struct drm_device *dev)
3332{
3333 struct drm_i915_private *dev_priv = dev->dev_private;
3334
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303335 if (HAS_PCH_SPLIT(dev))
3336 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003337
Ben Widawskyabd58f02013-11-02 21:07:09 -07003338 gen8_gt_irq_postinstall(dev_priv);
3339 gen8_de_irq_postinstall(dev_priv);
3340
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303341 if (HAS_PCH_SPLIT(dev))
3342 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003343
3344 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3345 POSTING_READ(GEN8_MASTER_IRQ);
3346
3347 return 0;
3348}
3349
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003350static int cherryview_irq_postinstall(struct drm_device *dev)
3351{
3352 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003353
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003354 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003355
3356 gen8_gt_irq_postinstall(dev_priv);
3357
3358 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3359 POSTING_READ(GEN8_MASTER_IRQ);
3360
3361 return 0;
3362}
3363
Ben Widawskyabd58f02013-11-02 21:07:09 -07003364static void gen8_irq_uninstall(struct drm_device *dev)
3365{
3366 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003367
3368 if (!dev_priv)
3369 return;
3370
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003371 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003372}
3373
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003374static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3375{
3376 /* Interrupt setup is already guaranteed to be single-threaded, this is
3377 * just to make the assert_spin_locked check happy. */
3378 spin_lock_irq(&dev_priv->irq_lock);
3379 if (dev_priv->display_irqs_enabled)
3380 valleyview_display_irqs_uninstall(dev_priv);
3381 spin_unlock_irq(&dev_priv->irq_lock);
3382
3383 vlv_display_irq_reset(dev_priv);
3384
Imre Deakc352d1b2014-11-20 16:05:55 +02003385 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003386}
3387
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003388static void valleyview_irq_uninstall(struct drm_device *dev)
3389{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003390 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003391
3392 if (!dev_priv)
3393 return;
3394
Imre Deak843d0e72014-04-14 20:24:23 +03003395 I915_WRITE(VLV_MASTER_IER, 0);
3396
Ville Syrjälä893fce82014-10-30 19:42:56 +02003397 gen5_gt_irq_reset(dev);
3398
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003399 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003400
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003401 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003402}
3403
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003404static void cherryview_irq_uninstall(struct drm_device *dev)
3405{
3406 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003407
3408 if (!dev_priv)
3409 return;
3410
3411 I915_WRITE(GEN8_MASTER_IRQ, 0);
3412 POSTING_READ(GEN8_MASTER_IRQ);
3413
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003414 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003415
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003416 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003417
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003418 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003419}
3420
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003421static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003422{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003423 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003424
3425 if (!dev_priv)
3426 return;
3427
Paulo Zanonibe30b292014-04-01 15:37:25 -03003428 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003429}
3430
Chris Wilsonc2798b12012-04-22 21:13:57 +01003431static void i8xx_irq_preinstall(struct drm_device * dev)
3432{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003433 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003434 int pipe;
3435
Damien Lespiau055e3932014-08-18 13:49:10 +01003436 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003437 I915_WRITE(PIPESTAT(pipe), 0);
3438 I915_WRITE16(IMR, 0xffff);
3439 I915_WRITE16(IER, 0x0);
3440 POSTING_READ16(IER);
3441}
3442
3443static int i8xx_irq_postinstall(struct drm_device *dev)
3444{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003445 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003446
Chris Wilsonc2798b12012-04-22 21:13:57 +01003447 I915_WRITE16(EMR,
3448 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3449
3450 /* Unmask the interrupts that we always want on. */
3451 dev_priv->irq_mask =
3452 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3453 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3454 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003455 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003456 I915_WRITE16(IMR, dev_priv->irq_mask);
3457
3458 I915_WRITE16(IER,
3459 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3460 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003461 I915_USER_INTERRUPT);
3462 POSTING_READ16(IER);
3463
Daniel Vetter379ef822013-10-16 22:55:56 +02003464 /* Interrupt setup is already guaranteed to be single-threaded, this is
3465 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003466 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003467 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3468 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003469 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003470
Chris Wilsonc2798b12012-04-22 21:13:57 +01003471 return 0;
3472}
3473
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003474/*
3475 * Returns true when a page flip has completed.
3476 */
3477static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003478 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003479{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003480 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003481 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003482
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003483 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003484 return false;
3485
3486 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003487 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003488
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003489 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3490 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3491 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3492 * the flip is completed (no longer pending). Since this doesn't raise
3493 * an interrupt per se, we watch for the change at vblank.
3494 */
3495 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003496 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003497
Ville Syrjälä7d475592014-12-17 23:08:03 +02003498 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003499 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003500 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003501
3502check_page_flip:
3503 intel_check_page_flip(dev, pipe);
3504 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003505}
3506
Daniel Vetterff1f5252012-10-02 15:10:55 +02003507static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003508{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003509 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003510 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003511 u16 iir, new_iir;
3512 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003513 int pipe;
3514 u16 flip_mask =
3515 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3516 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3517
Imre Deak2dd2a882015-02-24 11:14:30 +02003518 if (!intel_irqs_enabled(dev_priv))
3519 return IRQ_NONE;
3520
Chris Wilsonc2798b12012-04-22 21:13:57 +01003521 iir = I915_READ16(IIR);
3522 if (iir == 0)
3523 return IRQ_NONE;
3524
3525 while (iir & ~flip_mask) {
3526 /* Can't rely on pipestat interrupt bit in iir as it might
3527 * have been cleared after the pipestat interrupt was received.
3528 * It doesn't set the bit in iir again, but it still produces
3529 * interrupts (for non-MSI).
3530 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003531 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003532 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003533 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003534
Damien Lespiau055e3932014-08-18 13:49:10 +01003535 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003536 int reg = PIPESTAT(pipe);
3537 pipe_stats[pipe] = I915_READ(reg);
3538
3539 /*
3540 * Clear the PIPE*STAT regs before the IIR
3541 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003542 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003543 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003544 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003545 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003546
3547 I915_WRITE16(IIR, iir & ~flip_mask);
3548 new_iir = I915_READ16(IIR); /* Flush posted writes */
3549
Chris Wilsonc2798b12012-04-22 21:13:57 +01003550 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003551 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003552
Damien Lespiau055e3932014-08-18 13:49:10 +01003553 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003554 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003555 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003556 plane = !plane;
3557
Daniel Vetter4356d582013-10-16 22:55:55 +02003558 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003559 i8xx_handle_vblank(dev, plane, pipe, iir))
3560 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003561
Daniel Vetter4356d582013-10-16 22:55:55 +02003562 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003563 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003564
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003565 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3566 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3567 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003568 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003569
3570 iir = new_iir;
3571 }
3572
3573 return IRQ_HANDLED;
3574}
3575
3576static void i8xx_irq_uninstall(struct drm_device * dev)
3577{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003578 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003579 int pipe;
3580
Damien Lespiau055e3932014-08-18 13:49:10 +01003581 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003582 /* Clear enable bits; then clear status bits */
3583 I915_WRITE(PIPESTAT(pipe), 0);
3584 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3585 }
3586 I915_WRITE16(IMR, 0xffff);
3587 I915_WRITE16(IER, 0x0);
3588 I915_WRITE16(IIR, I915_READ16(IIR));
3589}
3590
Chris Wilsona266c7d2012-04-24 22:59:44 +01003591static void i915_irq_preinstall(struct drm_device * dev)
3592{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003593 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003594 int pipe;
3595
Chris Wilsona266c7d2012-04-24 22:59:44 +01003596 if (I915_HAS_HOTPLUG(dev)) {
3597 I915_WRITE(PORT_HOTPLUG_EN, 0);
3598 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3599 }
3600
Chris Wilson00d98eb2012-04-24 22:59:48 +01003601 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003602 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003603 I915_WRITE(PIPESTAT(pipe), 0);
3604 I915_WRITE(IMR, 0xffffffff);
3605 I915_WRITE(IER, 0x0);
3606 POSTING_READ(IER);
3607}
3608
3609static int i915_irq_postinstall(struct drm_device *dev)
3610{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003611 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003612 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003613
Chris Wilson38bde182012-04-24 22:59:50 +01003614 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3615
3616 /* Unmask the interrupts that we always want on. */
3617 dev_priv->irq_mask =
3618 ~(I915_ASLE_INTERRUPT |
3619 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3620 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3621 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003622 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003623
3624 enable_mask =
3625 I915_ASLE_INTERRUPT |
3626 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3627 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003628 I915_USER_INTERRUPT;
3629
Chris Wilsona266c7d2012-04-24 22:59:44 +01003630 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003631 I915_WRITE(PORT_HOTPLUG_EN, 0);
3632 POSTING_READ(PORT_HOTPLUG_EN);
3633
Chris Wilsona266c7d2012-04-24 22:59:44 +01003634 /* Enable in IER... */
3635 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3636 /* and unmask in IMR */
3637 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3638 }
3639
Chris Wilsona266c7d2012-04-24 22:59:44 +01003640 I915_WRITE(IMR, dev_priv->irq_mask);
3641 I915_WRITE(IER, enable_mask);
3642 POSTING_READ(IER);
3643
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003644 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003645
Daniel Vetter379ef822013-10-16 22:55:56 +02003646 /* Interrupt setup is already guaranteed to be single-threaded, this is
3647 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003648 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003649 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3650 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003651 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003652
Daniel Vetter20afbda2012-12-11 14:05:07 +01003653 return 0;
3654}
3655
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003656/*
3657 * Returns true when a page flip has completed.
3658 */
3659static bool i915_handle_vblank(struct drm_device *dev,
3660 int plane, int pipe, u32 iir)
3661{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003662 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003663 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3664
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003665 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003666 return false;
3667
3668 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003669 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003670
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003671 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3672 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3673 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3674 * the flip is completed (no longer pending). Since this doesn't raise
3675 * an interrupt per se, we watch for the change at vblank.
3676 */
3677 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003678 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003679
Ville Syrjälä7d475592014-12-17 23:08:03 +02003680 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003681 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003682 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003683
3684check_page_flip:
3685 intel_check_page_flip(dev, pipe);
3686 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003687}
3688
Daniel Vetterff1f5252012-10-02 15:10:55 +02003689static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003690{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003691 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003692 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003693 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003694 u32 flip_mask =
3695 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3696 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003697 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003698
Imre Deak2dd2a882015-02-24 11:14:30 +02003699 if (!intel_irqs_enabled(dev_priv))
3700 return IRQ_NONE;
3701
Chris Wilsona266c7d2012-04-24 22:59:44 +01003702 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003703 do {
3704 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003705 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003706
3707 /* Can't rely on pipestat interrupt bit in iir as it might
3708 * have been cleared after the pipestat interrupt was received.
3709 * It doesn't set the bit in iir again, but it still produces
3710 * interrupts (for non-MSI).
3711 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003712 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003713 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003714 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003715
Damien Lespiau055e3932014-08-18 13:49:10 +01003716 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003717 int reg = PIPESTAT(pipe);
3718 pipe_stats[pipe] = I915_READ(reg);
3719
Chris Wilson38bde182012-04-24 22:59:50 +01003720 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003721 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003722 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003723 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003724 }
3725 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003726 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003727
3728 if (!irq_received)
3729 break;
3730
Chris Wilsona266c7d2012-04-24 22:59:44 +01003731 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003732 if (I915_HAS_HOTPLUG(dev) &&
3733 iir & I915_DISPLAY_PORT_INTERRUPT)
3734 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003735
Chris Wilson38bde182012-04-24 22:59:50 +01003736 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003737 new_iir = I915_READ(IIR); /* Flush posted writes */
3738
Chris Wilsona266c7d2012-04-24 22:59:44 +01003739 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003740 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003741
Damien Lespiau055e3932014-08-18 13:49:10 +01003742 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003743 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003744 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003745 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003746
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003747 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3748 i915_handle_vblank(dev, plane, pipe, iir))
3749 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003750
3751 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3752 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003753
3754 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003755 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003756
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003757 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3758 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3759 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003760 }
3761
Chris Wilsona266c7d2012-04-24 22:59:44 +01003762 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3763 intel_opregion_asle_intr(dev);
3764
3765 /* With MSI, interrupts are only generated when iir
3766 * transitions from zero to nonzero. If another bit got
3767 * set while we were handling the existing iir bits, then
3768 * we would never get another interrupt.
3769 *
3770 * This is fine on non-MSI as well, as if we hit this path
3771 * we avoid exiting the interrupt handler only to generate
3772 * another one.
3773 *
3774 * Note that for MSI this could cause a stray interrupt report
3775 * if an interrupt landed in the time between writing IIR and
3776 * the posting read. This should be rare enough to never
3777 * trigger the 99% of 100,000 interrupts test for disabling
3778 * stray interrupts.
3779 */
Chris Wilson38bde182012-04-24 22:59:50 +01003780 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003781 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003782 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003783
3784 return ret;
3785}
3786
3787static void i915_irq_uninstall(struct drm_device * dev)
3788{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003789 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003790 int pipe;
3791
Chris Wilsona266c7d2012-04-24 22:59:44 +01003792 if (I915_HAS_HOTPLUG(dev)) {
3793 I915_WRITE(PORT_HOTPLUG_EN, 0);
3794 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3795 }
3796
Chris Wilson00d98eb2012-04-24 22:59:48 +01003797 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003798 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003799 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003800 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003801 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3802 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003803 I915_WRITE(IMR, 0xffffffff);
3804 I915_WRITE(IER, 0x0);
3805
Chris Wilsona266c7d2012-04-24 22:59:44 +01003806 I915_WRITE(IIR, I915_READ(IIR));
3807}
3808
3809static void i965_irq_preinstall(struct drm_device * dev)
3810{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003811 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003812 int pipe;
3813
Chris Wilsonadca4732012-05-11 18:01:31 +01003814 I915_WRITE(PORT_HOTPLUG_EN, 0);
3815 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003816
3817 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003818 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003819 I915_WRITE(PIPESTAT(pipe), 0);
3820 I915_WRITE(IMR, 0xffffffff);
3821 I915_WRITE(IER, 0x0);
3822 POSTING_READ(IER);
3823}
3824
3825static int i965_irq_postinstall(struct drm_device *dev)
3826{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003827 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003828 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003829 u32 error_mask;
3830
Chris Wilsona266c7d2012-04-24 22:59:44 +01003831 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003832 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003833 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003834 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3835 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3836 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3837 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3838 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3839
3840 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003841 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3842 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003843 enable_mask |= I915_USER_INTERRUPT;
3844
3845 if (IS_G4X(dev))
3846 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003847
Daniel Vetterb79480b2013-06-27 17:52:10 +02003848 /* Interrupt setup is already guaranteed to be single-threaded, this is
3849 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003850 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003851 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3852 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3853 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003854 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003855
Chris Wilsona266c7d2012-04-24 22:59:44 +01003856 /*
3857 * Enable some error detection, note the instruction error mask
3858 * bit is reserved, so we leave it masked.
3859 */
3860 if (IS_G4X(dev)) {
3861 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3862 GM45_ERROR_MEM_PRIV |
3863 GM45_ERROR_CP_PRIV |
3864 I915_ERROR_MEMORY_REFRESH);
3865 } else {
3866 error_mask = ~(I915_ERROR_PAGE_TABLE |
3867 I915_ERROR_MEMORY_REFRESH);
3868 }
3869 I915_WRITE(EMR, error_mask);
3870
3871 I915_WRITE(IMR, dev_priv->irq_mask);
3872 I915_WRITE(IER, enable_mask);
3873 POSTING_READ(IER);
3874
Daniel Vetter20afbda2012-12-11 14:05:07 +01003875 I915_WRITE(PORT_HOTPLUG_EN, 0);
3876 POSTING_READ(PORT_HOTPLUG_EN);
3877
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003878 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003879
3880 return 0;
3881}
3882
Egbert Eichbac56d52013-02-25 12:06:51 -05003883static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003884{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003885 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003886 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003887 u32 hotplug_en;
3888
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003889 assert_spin_locked(&dev_priv->irq_lock);
3890
Ville Syrjälä778eb332015-01-09 14:21:13 +02003891 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3892 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3893 /* Note HDMI and DP share hotplug bits */
3894 /* enable bits are the same for all generations */
3895 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03003896 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Ville Syrjälä778eb332015-01-09 14:21:13 +02003897 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3898 /* Programming the CRT detection parameters tends
3899 to generate a spurious hotplug event about three
3900 seconds later. So just do it once.
3901 */
3902 if (IS_G4X(dev))
3903 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3904 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3905 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003906
Ville Syrjälä778eb332015-01-09 14:21:13 +02003907 /* Ignore TV since it's buggy */
3908 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909}
3910
Daniel Vetterff1f5252012-10-02 15:10:55 +02003911static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003912{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003913 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003914 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003915 u32 iir, new_iir;
3916 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003917 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003918 u32 flip_mask =
3919 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3920 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003921
Imre Deak2dd2a882015-02-24 11:14:30 +02003922 if (!intel_irqs_enabled(dev_priv))
3923 return IRQ_NONE;
3924
Chris Wilsona266c7d2012-04-24 22:59:44 +01003925 iir = I915_READ(IIR);
3926
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003928 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01003929 bool blc_event = false;
3930
Chris Wilsona266c7d2012-04-24 22:59:44 +01003931 /* Can't rely on pipestat interrupt bit in iir as it might
3932 * have been cleared after the pipestat interrupt was received.
3933 * It doesn't set the bit in iir again, but it still produces
3934 * interrupts (for non-MSI).
3935 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003936 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003937 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003938 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003939
Damien Lespiau055e3932014-08-18 13:49:10 +01003940 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003941 int reg = PIPESTAT(pipe);
3942 pipe_stats[pipe] = I915_READ(reg);
3943
3944 /*
3945 * Clear the PIPE*STAT regs before the IIR
3946 */
3947 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003948 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003949 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950 }
3951 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003952 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003953
3954 if (!irq_received)
3955 break;
3956
3957 ret = IRQ_HANDLED;
3958
3959 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003960 if (iir & I915_DISPLAY_PORT_INTERRUPT)
3961 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003962
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003963 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003964 new_iir = I915_READ(IIR); /* Flush posted writes */
3965
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003967 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003969 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003970
Damien Lespiau055e3932014-08-18 13:49:10 +01003971 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003972 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003973 i915_handle_vblank(dev, pipe, pipe, iir))
3974 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003975
3976 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3977 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003978
3979 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003980 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003981
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003982 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3983 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003984 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003985
3986 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3987 intel_opregion_asle_intr(dev);
3988
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003989 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3990 gmbus_irq_handler(dev);
3991
Chris Wilsona266c7d2012-04-24 22:59:44 +01003992 /* With MSI, interrupts are only generated when iir
3993 * transitions from zero to nonzero. If another bit got
3994 * set while we were handling the existing iir bits, then
3995 * we would never get another interrupt.
3996 *
3997 * This is fine on non-MSI as well, as if we hit this path
3998 * we avoid exiting the interrupt handler only to generate
3999 * another one.
4000 *
4001 * Note that for MSI this could cause a stray interrupt report
4002 * if an interrupt landed in the time between writing IIR and
4003 * the posting read. This should be rare enough to never
4004 * trigger the 99% of 100,000 interrupts test for disabling
4005 * stray interrupts.
4006 */
4007 iir = new_iir;
4008 }
4009
4010 return ret;
4011}
4012
4013static void i965_irq_uninstall(struct drm_device * dev)
4014{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004015 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004016 int pipe;
4017
4018 if (!dev_priv)
4019 return;
4020
Chris Wilsonadca4732012-05-11 18:01:31 +01004021 I915_WRITE(PORT_HOTPLUG_EN, 0);
4022 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004023
4024 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004025 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004026 I915_WRITE(PIPESTAT(pipe), 0);
4027 I915_WRITE(IMR, 0xffffffff);
4028 I915_WRITE(IER, 0x0);
4029
Damien Lespiau055e3932014-08-18 13:49:10 +01004030 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004031 I915_WRITE(PIPESTAT(pipe),
4032 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4033 I915_WRITE(IIR, I915_READ(IIR));
4034}
4035
Daniel Vetterfca52a52014-09-30 10:56:45 +02004036/**
4037 * intel_irq_init - initializes irq support
4038 * @dev_priv: i915 device instance
4039 *
4040 * This function initializes all the irq support including work items, timers
4041 * and all the vtables. It does not setup the interrupt itself though.
4042 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004043void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004044{
Daniel Vetterb9632912014-09-30 10:56:44 +02004045 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004046
Jani Nikula77913b32015-06-18 13:06:16 +03004047 intel_hpd_init_work(dev_priv);
4048
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004049 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004050 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004051
Deepak Sa6706b42014-03-15 20:23:22 +05304052 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004053 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004054 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004055 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004056 else
4057 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304058
Chris Wilson737b1502015-01-26 18:03:03 +02004059 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4060 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004061
Tomas Janousek97a19a22012-12-08 13:48:13 +01004062 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004063
Daniel Vetterb9632912014-09-30 10:56:44 +02004064 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004065 dev->max_vblank_count = 0;
4066 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004067 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004068 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4069 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004070 } else {
4071 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4072 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004073 }
4074
Ville Syrjälä21da2702014-08-06 14:49:55 +03004075 /*
4076 * Opt out of the vblank disable timer on everything except gen2.
4077 * Gen2 doesn't have a hardware frame counter and so depends on
4078 * vblank interrupts to produce sane vblank seuquence numbers.
4079 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004080 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004081 dev->vblank_disable_immediate = true;
4082
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004083 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4084 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004085
Daniel Vetterb9632912014-09-30 10:56:44 +02004086 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004087 dev->driver->irq_handler = cherryview_irq_handler;
4088 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4089 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4090 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4091 dev->driver->enable_vblank = valleyview_enable_vblank;
4092 dev->driver->disable_vblank = valleyview_disable_vblank;
4093 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004094 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004095 dev->driver->irq_handler = valleyview_irq_handler;
4096 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4097 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4098 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4099 dev->driver->enable_vblank = valleyview_enable_vblank;
4100 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004101 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004102 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004103 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004104 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004105 dev->driver->irq_postinstall = gen8_irq_postinstall;
4106 dev->driver->irq_uninstall = gen8_irq_uninstall;
4107 dev->driver->enable_vblank = gen8_enable_vblank;
4108 dev->driver->disable_vblank = gen8_disable_vblank;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004109 if (HAS_PCH_SPLIT(dev))
4110 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4111 else
4112 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004113 } else if (HAS_PCH_SPLIT(dev)) {
4114 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004115 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004116 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4117 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4118 dev->driver->enable_vblank = ironlake_enable_vblank;
4119 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004120 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004121 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004122 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004123 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4124 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4125 dev->driver->irq_handler = i8xx_irq_handler;
4126 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004127 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004128 dev->driver->irq_preinstall = i915_irq_preinstall;
4129 dev->driver->irq_postinstall = i915_irq_postinstall;
4130 dev->driver->irq_uninstall = i915_irq_uninstall;
4131 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004132 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004133 dev->driver->irq_preinstall = i965_irq_preinstall;
4134 dev->driver->irq_postinstall = i965_irq_postinstall;
4135 dev->driver->irq_uninstall = i965_irq_uninstall;
4136 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004137 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004138 if (I915_HAS_HOTPLUG(dev_priv))
4139 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004140 dev->driver->enable_vblank = i915_enable_vblank;
4141 dev->driver->disable_vblank = i915_disable_vblank;
4142 }
4143}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004144
Daniel Vetterfca52a52014-09-30 10:56:45 +02004145/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004146 * intel_irq_install - enables the hardware interrupt
4147 * @dev_priv: i915 device instance
4148 *
4149 * This function enables the hardware interrupt handling, but leaves the hotplug
4150 * handling still disabled. It is called after intel_irq_init().
4151 *
4152 * In the driver load and resume code we need working interrupts in a few places
4153 * but don't want to deal with the hassle of concurrent probe and hotplug
4154 * workers. Hence the split into this two-stage approach.
4155 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004156int intel_irq_install(struct drm_i915_private *dev_priv)
4157{
4158 /*
4159 * We enable some interrupt sources in our postinstall hooks, so mark
4160 * interrupts as enabled _before_ actually enabling them to avoid
4161 * special cases in our ordering checks.
4162 */
4163 dev_priv->pm.irqs_enabled = true;
4164
4165 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4166}
4167
Daniel Vetterfca52a52014-09-30 10:56:45 +02004168/**
4169 * intel_irq_uninstall - finilizes all irq handling
4170 * @dev_priv: i915 device instance
4171 *
4172 * This stops interrupt and hotplug handling and unregisters and frees all
4173 * resources acquired in the init functions.
4174 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004175void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4176{
4177 drm_irq_uninstall(dev_priv->dev);
4178 intel_hpd_cancel_work(dev_priv);
4179 dev_priv->pm.irqs_enabled = false;
4180}
4181
Daniel Vetterfca52a52014-09-30 10:56:45 +02004182/**
4183 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4184 * @dev_priv: i915 device instance
4185 *
4186 * This function is used to disable interrupts at runtime, both in the runtime
4187 * pm and the system suspend/resume code.
4188 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004189void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004190{
Daniel Vetterb9632912014-09-30 10:56:44 +02004191 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004192 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004193 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004194}
4195
Daniel Vetterfca52a52014-09-30 10:56:45 +02004196/**
4197 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4198 * @dev_priv: i915 device instance
4199 *
4200 * This function is used to enable interrupts at runtime, both in the runtime
4201 * pm and the system suspend/resume code.
4202 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004203void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004204{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004205 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004206 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4207 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004208}