blob: e8f92b28ffc24e2bf6169b4f74bf7718bffd88f2 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
2 * Driver for the Synopsys DesignWare AHB DMA Controller
3 *
4 * Copyright (C) 2005-2007 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
Andy Shevchenko9cade1a2013-06-05 15:26:45 +030012#include <linux/interrupt.h>
Andy Shevchenko0fdb5672013-01-10 10:53:03 +020013#include <linux/dmaengine.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070014
15#define DW_DMA_MAX_NR_CHANNELS 8
Arnd Bergmannf9c6a652013-02-27 21:36:03 +000016#define DW_DMA_MAX_NR_REQUESTS 16
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070017
Viresh Kumara1c46012012-02-01 16:12:28 +053018/* flow controller */
19enum dw_dma_fc {
20 DW_DMA_FC_D_M2M,
21 DW_DMA_FC_D_M2P,
22 DW_DMA_FC_D_P2M,
23 DW_DMA_FC_D_P2P,
24 DW_DMA_FC_P_P2M,
25 DW_DMA_FC_SP_P2P,
26 DW_DMA_FC_P_M2P,
27 DW_DMA_FC_DP_P2P,
28};
29
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070030/*
31 * Redefine this macro to handle differences between 32- and 64-bit
32 * addressing, big vs. little endian, etc.
33 */
34#define DW_REG(name) u32 name; u32 __pad_##name
35
36/* Hardware register definitions. */
37struct dw_dma_chan_regs {
38 DW_REG(SAR); /* Source Address Register */
39 DW_REG(DAR); /* Destination Address Register */
40 DW_REG(LLP); /* Linked List Pointer */
41 u32 CTL_LO; /* Control Register Low */
42 u32 CTL_HI; /* Control Register High */
43 DW_REG(SSTAT);
44 DW_REG(DSTAT);
45 DW_REG(SSTATAR);
46 DW_REG(DSTATAR);
47 u32 CFG_LO; /* Configuration Register Low */
48 u32 CFG_HI; /* Configuration Register High */
49 DW_REG(SGR);
50 DW_REG(DSR);
51};
52
53struct dw_dma_irq_regs {
54 DW_REG(XFER);
55 DW_REG(BLOCK);
56 DW_REG(SRC_TRAN);
57 DW_REG(DST_TRAN);
58 DW_REG(ERROR);
59};
60
61struct dw_dma_regs {
62 /* per-channel registers */
63 struct dw_dma_chan_regs CHAN[DW_DMA_MAX_NR_CHANNELS];
64
65 /* irq handling */
66 struct dw_dma_irq_regs RAW; /* r */
67 struct dw_dma_irq_regs STATUS; /* r (raw & mask) */
68 struct dw_dma_irq_regs MASK; /* rw (set = irq enabled) */
69 struct dw_dma_irq_regs CLEAR; /* w (ack, affects "raw") */
70
71 DW_REG(STATUS_INT); /* r */
72
73 /* software handshaking */
74 DW_REG(REQ_SRC);
75 DW_REG(REQ_DST);
76 DW_REG(SGL_REQ_SRC);
77 DW_REG(SGL_REQ_DST);
78 DW_REG(LAST_SRC);
79 DW_REG(LAST_DST);
80
81 /* miscellaneous */
82 DW_REG(CFG);
83 DW_REG(CH_EN);
84 DW_REG(ID);
85 DW_REG(TEST);
86
Andy Shevchenko2a9fe9a2012-09-21 15:05:45 +030087 /* reserved */
88 DW_REG(__reserved0);
89 DW_REG(__reserved1);
90
Andy Shevchenko745664e2012-06-19 13:34:01 +030091 /* optional encoded params, 0x3c8..0x3f7 */
Andy Shevchenko2a9fe9a2012-09-21 15:05:45 +030092 u32 __reserved;
93
94 /* per-channel configuration registers */
95 u32 DWC_PARAMS[DW_DMA_MAX_NR_CHANNELS];
96 u32 MULTI_BLK_TYPE;
97 u32 MAX_BLK_SIZE;
98
99 /* top-level parameters */
100 u32 DW_PARAMS;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700101};
102
Vinod Koule368b512013-06-12 13:39:57 +0530103/*
104 * Big endian I/O access when reading and writing to the DMA controller
105 * registers. This is needed on some platforms, like the Atmel AVR32
106 * architecture.
107 */
108
Hein Tiboschd5ea7b52012-10-25 13:38:05 -0700109#ifdef CONFIG_DW_DMAC_BIG_ENDIAN_IO
110#define dma_readl_native ioread32be
111#define dma_writel_native iowrite32be
112#else
113#define dma_readl_native readl
114#define dma_writel_native writel
115#endif
116
Andy Shevchenko2a9fe9a2012-09-21 15:05:45 +0300117/* To access the registers in early stage of probe */
118#define dma_read_byaddr(addr, name) \
Hein Tiboschd5ea7b52012-10-25 13:38:05 -0700119 dma_readl_native((addr) + offsetof(struct dw_dma_regs, name))
Andy Shevchenko2a9fe9a2012-09-21 15:05:45 +0300120
121/* Bitfields in DW_PARAMS */
122#define DW_PARAMS_NR_CHAN 8 /* number of channels */
123#define DW_PARAMS_NR_MASTER 11 /* number of AHB masters */
124#define DW_PARAMS_DATA_WIDTH(n) (15 + 2 * (n))
125#define DW_PARAMS_DATA_WIDTH1 15 /* master 1 data width */
126#define DW_PARAMS_DATA_WIDTH2 17 /* master 2 data width */
127#define DW_PARAMS_DATA_WIDTH3 19 /* master 3 data width */
128#define DW_PARAMS_DATA_WIDTH4 21 /* master 4 data width */
129#define DW_PARAMS_EN 28 /* encoded parameters */
130
131/* Bitfields in DWC_PARAMS */
132#define DWC_PARAMS_MBLK_EN 11 /* multi block transfer */
133
Andy Shevchenko46e8c832014-09-23 17:18:10 +0300134/* bursts size */
135enum dw_dma_msize {
136 DW_DMA_MSIZE_1,
137 DW_DMA_MSIZE_4,
138 DW_DMA_MSIZE_8,
139 DW_DMA_MSIZE_16,
140 DW_DMA_MSIZE_32,
141 DW_DMA_MSIZE_64,
142 DW_DMA_MSIZE_128,
143 DW_DMA_MSIZE_256,
144};
145
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700146/* Bitfields in CTL_LO */
147#define DWC_CTLL_INT_EN (1 << 0) /* irqs enabled? */
148#define DWC_CTLL_DST_WIDTH(n) ((n)<<1) /* bytes per element */
149#define DWC_CTLL_SRC_WIDTH(n) ((n)<<4)
150#define DWC_CTLL_DST_INC (0<<7) /* DAR update/not */
151#define DWC_CTLL_DST_DEC (1<<7)
152#define DWC_CTLL_DST_FIX (2<<7)
153#define DWC_CTLL_SRC_INC (0<<7) /* SAR update/not */
154#define DWC_CTLL_SRC_DEC (1<<9)
155#define DWC_CTLL_SRC_FIX (2<<9)
156#define DWC_CTLL_DST_MSIZE(n) ((n)<<11) /* burst, #elements */
157#define DWC_CTLL_SRC_MSIZE(n) ((n)<<14)
158#define DWC_CTLL_S_GATH_EN (1 << 17) /* src gather, !FIX */
159#define DWC_CTLL_D_SCAT_EN (1 << 18) /* dst scatter, !FIX */
Viresh KUMARee665092011-03-04 15:42:51 +0530160#define DWC_CTLL_FC(n) ((n) << 20)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700161#define DWC_CTLL_FC_M2M (0 << 20) /* mem-to-mem */
162#define DWC_CTLL_FC_M2P (1 << 20) /* mem-to-periph */
163#define DWC_CTLL_FC_P2M (2 << 20) /* periph-to-mem */
164#define DWC_CTLL_FC_P2P (3 << 20) /* periph-to-periph */
165/* plus 4 transfer types for peripheral-as-flow-controller */
166#define DWC_CTLL_DMS(n) ((n)<<23) /* dst master select */
167#define DWC_CTLL_SMS(n) ((n)<<25) /* src master select */
168#define DWC_CTLL_LLP_D_EN (1 << 27) /* dest block chain */
169#define DWC_CTLL_LLP_S_EN (1 << 28) /* src block chain */
170
171/* Bitfields in CTL_HI */
172#define DWC_CTLH_DONE 0x00001000
173#define DWC_CTLH_BLOCK_TS_MASK 0x00000fff
174
Andy Shevchenko46e8c832014-09-23 17:18:10 +0300175/* Bitfields in CFG_LO */
Viresh Kumar93317e82011-03-03 15:47:22 +0530176#define DWC_CFGL_CH_PRIOR_MASK (0x7 << 5) /* priority mask */
177#define DWC_CFGL_CH_PRIOR(x) ((x) << 5) /* priority */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700178#define DWC_CFGL_CH_SUSP (1 << 8) /* pause xfer */
179#define DWC_CFGL_FIFO_EMPTY (1 << 9) /* pause xfer */
180#define DWC_CFGL_HS_DST (1 << 10) /* handshake w/dst */
181#define DWC_CFGL_HS_SRC (1 << 11) /* handshake w/src */
Andy Shevchenko46e8c832014-09-23 17:18:10 +0300182#define DWC_CFGL_LOCK_CH_XFER (0 << 12) /* scope of LOCK_CH */
183#define DWC_CFGL_LOCK_CH_BLOCK (1 << 12)
184#define DWC_CFGL_LOCK_CH_XACT (2 << 12)
185#define DWC_CFGL_LOCK_BUS_XFER (0 << 14) /* scope of LOCK_BUS */
186#define DWC_CFGL_LOCK_BUS_BLOCK (1 << 14)
187#define DWC_CFGL_LOCK_BUS_XACT (2 << 14)
188#define DWC_CFGL_LOCK_CH (1 << 15) /* channel lockout */
189#define DWC_CFGL_LOCK_BUS (1 << 16) /* busmaster lockout */
190#define DWC_CFGL_HS_DST_POL (1 << 18) /* dst handshake active low */
191#define DWC_CFGL_HS_SRC_POL (1 << 19) /* src handshake active low */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700192#define DWC_CFGL_MAX_BURST(x) ((x) << 20)
193#define DWC_CFGL_RELOAD_SAR (1 << 30)
194#define DWC_CFGL_RELOAD_DAR (1 << 31)
195
Andy Shevchenko46e8c832014-09-23 17:18:10 +0300196/* Bitfields in CFG_HI */
197#define DWC_CFGH_FCMODE (1 << 0)
198#define DWC_CFGH_FIFO_MODE (1 << 1)
199#define DWC_CFGH_PROTCTL(x) ((x) << 2)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700200#define DWC_CFGH_DS_UPD_EN (1 << 5)
201#define DWC_CFGH_SS_UPD_EN (1 << 6)
Andy Shevchenko46e8c832014-09-23 17:18:10 +0300202#define DWC_CFGH_SRC_PER(x) ((x) << 7)
203#define DWC_CFGH_DST_PER(x) ((x) << 11)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700204
205/* Bitfields in SGR */
206#define DWC_SGR_SGI(x) ((x) << 0)
207#define DWC_SGR_SGC(x) ((x) << 20)
208
209/* Bitfields in DSR */
210#define DWC_DSR_DSI(x) ((x) << 0)
211#define DWC_DSR_DSC(x) ((x) << 20)
212
213/* Bitfields in CFG */
214#define DW_CFG_DMA_EN (1 << 0)
215
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200216enum dw_dmac_flags {
217 DW_DMA_IS_CYCLIC = 0,
Andy Shevchenkofed25742012-09-21 15:05:49 +0300218 DW_DMA_IS_SOFT_LLP = 1,
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200219};
220
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700221struct dw_dma_chan {
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200222 struct dma_chan chan;
223 void __iomem *ch_regs;
224 u8 mask;
225 u8 priority;
226 enum dma_transfer_direction direction;
227 bool paused;
228 bool initialized;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700229
Andy Shevchenkofed25742012-09-21 15:05:49 +0300230 /* software emulation of the LLP transfers */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300231 struct list_head *tx_node_active;
232
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700233 spinlock_t lock;
234
235 /* these other elements are all protected by lock */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200236 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700237 struct list_head active_list;
238 struct list_head queue;
239 struct list_head free_list;
Andy Shevchenko4702d522013-01-25 11:48:03 +0200240 u32 residue;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200241 struct dw_cyclic_desc *cdesc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700242
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700243 unsigned int descs_allocated;
Viresh Kumar327e6972012-02-01 16:12:26 +0530244
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300245 /* hardware configuration */
246 unsigned int block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300247 bool nollp;
Arnd Bergmannf7760762013-03-26 16:53:57 +0200248
249 /* custom slave configuration */
Andy Shevchenko89500522014-08-19 20:29:15 +0300250 u8 src_id;
251 u8 dst_id;
252 u8 src_master;
253 u8 dst_master;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300254
Viresh Kumar327e6972012-02-01 16:12:26 +0530255 /* configuration passed via DMA_SLAVE_CONFIG */
256 struct dma_slave_config dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700257};
258
259static inline struct dw_dma_chan_regs __iomem *
260__dwc_regs(struct dw_dma_chan *dwc)
261{
262 return dwc->ch_regs;
263}
264
265#define channel_readl(dwc, name) \
Hein Tiboschd5ea7b52012-10-25 13:38:05 -0700266 dma_readl_native(&(__dwc_regs(dwc)->name))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700267#define channel_writel(dwc, name, val) \
Hein Tiboschd5ea7b52012-10-25 13:38:05 -0700268 dma_writel_native((val), &(__dwc_regs(dwc)->name))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700269
270static inline struct dw_dma_chan *to_dw_dma_chan(struct dma_chan *chan)
271{
272 return container_of(chan, struct dw_dma_chan, chan);
273}
274
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700275struct dw_dma {
276 struct dma_device dma;
277 void __iomem *regs;
Andy Shevchenkof8122a82013-01-16 15:48:50 +0200278 struct dma_pool *desc_pool;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700279 struct tasklet_struct tasklet;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700280
Andy Shevchenko000871c2014-03-05 15:48:12 +0200281 /* channels */
282 struct dw_dma_chan *chan;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700283 u8 all_chan_mask;
284
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300285 /* hardware configuration */
286 unsigned char nr_masters;
287 unsigned char data_width[4];
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700288};
289
290static inline struct dw_dma_regs __iomem *__dw_regs(struct dw_dma *dw)
291{
292 return dw->regs;
293}
294
295#define dma_readl(dw, name) \
Hein Tiboschd5ea7b52012-10-25 13:38:05 -0700296 dma_readl_native(&(__dw_regs(dw)->name))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700297#define dma_writel(dw, name, val) \
Hein Tiboschd5ea7b52012-10-25 13:38:05 -0700298 dma_writel_native((val), &(__dw_regs(dw)->name))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700299
300#define channel_set_bit(dw, reg, mask) \
301 dma_writel(dw, reg, ((mask) << 8) | (mask))
302#define channel_clear_bit(dw, reg, mask) \
303 dma_writel(dw, reg, ((mask) << 8) | 0)
304
305static inline struct dw_dma *to_dw_dma(struct dma_device *ddev)
306{
307 return container_of(ddev, struct dw_dma, dma);
308}
309
310/* LLI == Linked List Item; a.k.a. DMA block descriptor */
311struct dw_lli {
312 /* values that are not changed by hardware */
Andy Shevchenkof8609c22012-07-13 11:09:33 +0300313 u32 sar;
314 u32 dar;
315 u32 llp; /* chain to next lli */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700316 u32 ctllo;
317 /* values that may get written back: */
318 u32 ctlhi;
319 /* sstat and dstat can snapshot peripheral register state.
320 * silicon config may discard either or both...
321 */
322 u32 sstat;
323 u32 dstat;
324};
325
326struct dw_desc {
327 /* FIRST values the hardware uses */
328 struct dw_lli lli;
329
330 /* THEN values for driver housekeeping */
331 struct list_head desc_node;
Dan Williamse0bd0f82009-09-08 17:53:02 -0700332 struct list_head tx_list;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700333 struct dma_async_tx_descriptor txd;
334 size_t len;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200335 size_t total_len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700336};
337
Andy Shevchenkoe63a47a2012-10-18 17:34:12 +0300338#define to_dw_desc(h) list_entry(h, struct dw_desc, desc_node)
339
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700340static inline struct dw_desc *
341txd_to_dw_desc(struct dma_async_tx_descriptor *txd)
342{
343 return container_of(txd, struct dw_desc, txd);
344}