blob: 766c985cbfa72438b828a050b559074a3b8ab768 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020042
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030043#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020044
45#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053046#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053047#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
49/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000050#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030052enum omap_burst_size {
53 BURST_SIZE_X2 = 0,
54 BURST_SIZE_X4 = 1,
55 BURST_SIZE_X8 = 2,
56};
57
Tomi Valkeinen80c39712009-11-12 11:41:42 +020058#define REG_GET(idx, start, end) \
59 FLD_GET(dispc_read_reg(idx), start, end)
60
61#define REG_FLD_MOD(idx, val, start, end) \
62 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
63
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053064struct dispc_features {
65 u8 sw_start;
66 u8 fp_start;
67 u8 bp_start;
68 u16 sw_max;
69 u16 vp_max;
70 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053071 u8 mgr_width_start;
72 u8 mgr_height_start;
73 u16 mgr_width_max;
74 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053075 unsigned long max_lcd_pclk;
76 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030077 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053078 const struct omap_video_timings *mgr_timings,
79 u16 width, u16 height, u16 out_width, u16 out_height,
80 enum omap_color_mode color_mode, bool *five_taps,
81 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053082 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030083 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053084 u16 width, u16 height, u16 out_width, u16 out_height,
85 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030086 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030087
88 /* swap GFX & WB fifos */
89 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020090
91 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
92 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053093
94 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
95 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053096
97 bool set_max_preload:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053098};
99
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300100#define DISPC_MAX_NR_FIFOS 5
101
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200102static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000103 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200104 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300105
archit tanejaaffe3602011-02-23 08:41:03 +0000106 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300107 irq_handler_t user_handler;
108 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200109
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200110 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300111 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200112
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300113 u32 fifo_size[DISPC_MAX_NR_FIFOS];
114 /* maps which plane is using a fifo. fifo-id -> plane-id */
115 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200116
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300117 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200119
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530120 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300121
122 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000123
124 struct regmap *syscon_pol;
125 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200126
127 /* DISPC_CONTROL & DISPC_CONFIG lock*/
128 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200129} dispc;
130
Amber Jain0d66cbb2011-05-19 19:47:54 +0530131enum omap_color_component {
132 /* used for all color formats for OMAP3 and earlier
133 * and for RGB and Y color component on OMAP4
134 */
135 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
136 /* used for UV component for
137 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
138 * color formats on OMAP4
139 */
140 DISPC_COLOR_COMPONENT_UV = 1 << 1,
141};
142
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530143enum mgr_reg_fields {
144 DISPC_MGR_FLD_ENABLE,
145 DISPC_MGR_FLD_STNTFT,
146 DISPC_MGR_FLD_GO,
147 DISPC_MGR_FLD_TFTDATALINES,
148 DISPC_MGR_FLD_STALLMODE,
149 DISPC_MGR_FLD_TCKENABLE,
150 DISPC_MGR_FLD_TCKSELECTION,
151 DISPC_MGR_FLD_CPR,
152 DISPC_MGR_FLD_FIFOHANDCHECK,
153 /* used to maintain a count of the above fields */
154 DISPC_MGR_FLD_NUM,
155};
156
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300157struct dispc_reg_field {
158 u16 reg;
159 u8 high;
160 u8 low;
161};
162
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530163static const struct {
164 const char *name;
165 u32 vsync_irq;
166 u32 framedone_irq;
167 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300168 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530169} mgr_desc[] = {
170 [OMAP_DSS_CHANNEL_LCD] = {
171 .name = "LCD",
172 .vsync_irq = DISPC_IRQ_VSYNC,
173 .framedone_irq = DISPC_IRQ_FRAMEDONE,
174 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
175 .reg_desc = {
176 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
177 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
178 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
179 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
180 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
181 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
182 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
183 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
184 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
185 },
186 },
187 [OMAP_DSS_CHANNEL_DIGIT] = {
188 .name = "DIGIT",
189 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200190 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530191 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
192 .reg_desc = {
193 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
194 [DISPC_MGR_FLD_STNTFT] = { },
195 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
196 [DISPC_MGR_FLD_TFTDATALINES] = { },
197 [DISPC_MGR_FLD_STALLMODE] = { },
198 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
199 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
200 [DISPC_MGR_FLD_CPR] = { },
201 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
202 },
203 },
204 [OMAP_DSS_CHANNEL_LCD2] = {
205 .name = "LCD2",
206 .vsync_irq = DISPC_IRQ_VSYNC2,
207 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
208 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
209 .reg_desc = {
210 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
211 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
212 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
213 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
214 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
215 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
216 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
217 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
218 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
219 },
220 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530221 [OMAP_DSS_CHANNEL_LCD3] = {
222 .name = "LCD3",
223 .vsync_irq = DISPC_IRQ_VSYNC3,
224 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
225 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
226 .reg_desc = {
227 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
228 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
229 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
230 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
231 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
232 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
233 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
234 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
235 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
236 },
237 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530238};
239
Archit Taneja6e5264b2012-09-11 12:04:47 +0530240struct color_conv_coef {
241 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
242 int full_range;
243};
244
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530245static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
246static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200247
Archit Taneja55978cc2011-05-06 11:45:51 +0530248static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200249{
Archit Taneja55978cc2011-05-06 11:45:51 +0530250 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251}
252
Archit Taneja55978cc2011-05-06 11:45:51 +0530253static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200254{
Archit Taneja55978cc2011-05-06 11:45:51 +0530255 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256}
257
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530258static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
259{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300260 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530261 return REG_GET(rfld.reg, rfld.high, rfld.low);
262}
263
264static void mgr_fld_write(enum omap_channel channel,
265 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300266 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200267 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
268 unsigned long flags;
269
270 if (need_lock)
271 spin_lock_irqsave(&dispc.control_lock, flags);
272
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530273 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200274
275 if (need_lock)
276 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530277}
278
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530280 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200281#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530282 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200283
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300284static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200285{
Archit Tanejac6104b82011-08-05 19:06:02 +0530286 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200287
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300288 DSSDBG("dispc_save_context\n");
289
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290 SR(IRQENABLE);
291 SR(CONTROL);
292 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200293 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530294 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
295 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300296 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000297 if (dss_has_feature(FEAT_MGR_LCD2)) {
298 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000299 SR(CONFIG2);
300 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530301 if (dss_has_feature(FEAT_MGR_LCD3)) {
302 SR(CONTROL3);
303 SR(CONFIG3);
304 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200305
Archit Tanejac6104b82011-08-05 19:06:02 +0530306 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
307 SR(DEFAULT_COLOR(i));
308 SR(TRANS_COLOR(i));
309 SR(SIZE_MGR(i));
310 if (i == OMAP_DSS_CHANNEL_DIGIT)
311 continue;
312 SR(TIMING_H(i));
313 SR(TIMING_V(i));
314 SR(POL_FREQ(i));
315 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200316
Archit Tanejac6104b82011-08-05 19:06:02 +0530317 SR(DATA_CYCLE1(i));
318 SR(DATA_CYCLE2(i));
319 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200320
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300321 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530322 SR(CPR_COEF_R(i));
323 SR(CPR_COEF_G(i));
324 SR(CPR_COEF_B(i));
325 }
326 }
327
328 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
329 SR(OVL_BA0(i));
330 SR(OVL_BA1(i));
331 SR(OVL_POSITION(i));
332 SR(OVL_SIZE(i));
333 SR(OVL_ATTRIBUTES(i));
334 SR(OVL_FIFO_THRESHOLD(i));
335 SR(OVL_ROW_INC(i));
336 SR(OVL_PIXEL_INC(i));
337 if (dss_has_feature(FEAT_PRELOAD))
338 SR(OVL_PRELOAD(i));
339 if (i == OMAP_DSS_GFX) {
340 SR(OVL_WINDOW_SKIP(i));
341 SR(OVL_TABLE_BA(i));
342 continue;
343 }
344 SR(OVL_FIR(i));
345 SR(OVL_PICTURE_SIZE(i));
346 SR(OVL_ACCU0(i));
347 SR(OVL_ACCU1(i));
348
349 for (j = 0; j < 8; j++)
350 SR(OVL_FIR_COEF_H(i, j));
351
352 for (j = 0; j < 8; j++)
353 SR(OVL_FIR_COEF_HV(i, j));
354
355 for (j = 0; j < 5; j++)
356 SR(OVL_CONV_COEF(i, j));
357
358 if (dss_has_feature(FEAT_FIR_COEF_V)) {
359 for (j = 0; j < 8; j++)
360 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300361 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000362
Archit Tanejac6104b82011-08-05 19:06:02 +0530363 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
364 SR(OVL_BA0_UV(i));
365 SR(OVL_BA1_UV(i));
366 SR(OVL_FIR2(i));
367 SR(OVL_ACCU2_0(i));
368 SR(OVL_ACCU2_1(i));
369
370 for (j = 0; j < 8; j++)
371 SR(OVL_FIR_COEF_H2(i, j));
372
373 for (j = 0; j < 8; j++)
374 SR(OVL_FIR_COEF_HV2(i, j));
375
376 for (j = 0; j < 8; j++)
377 SR(OVL_FIR_COEF_V2(i, j));
378 }
379 if (dss_has_feature(FEAT_ATTR2))
380 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000381 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200382
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600383 if (dss_has_feature(FEAT_CORE_CLK_DIV))
384 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300385
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300386 dispc.ctx_valid = true;
387
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200388 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200389}
390
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300391static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200392{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200393 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300394
395 DSSDBG("dispc_restore_context\n");
396
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300397 if (!dispc.ctx_valid)
398 return;
399
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200400 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200401 /*RR(CONTROL);*/
402 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200403 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530404 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
405 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300406 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530407 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000408 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530409 if (dss_has_feature(FEAT_MGR_LCD3))
410 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200411
Archit Tanejac6104b82011-08-05 19:06:02 +0530412 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
413 RR(DEFAULT_COLOR(i));
414 RR(TRANS_COLOR(i));
415 RR(SIZE_MGR(i));
416 if (i == OMAP_DSS_CHANNEL_DIGIT)
417 continue;
418 RR(TIMING_H(i));
419 RR(TIMING_V(i));
420 RR(POL_FREQ(i));
421 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530422
Archit Tanejac6104b82011-08-05 19:06:02 +0530423 RR(DATA_CYCLE1(i));
424 RR(DATA_CYCLE2(i));
425 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000426
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300427 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530428 RR(CPR_COEF_R(i));
429 RR(CPR_COEF_G(i));
430 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300431 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000432 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200433
Archit Tanejac6104b82011-08-05 19:06:02 +0530434 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
435 RR(OVL_BA0(i));
436 RR(OVL_BA1(i));
437 RR(OVL_POSITION(i));
438 RR(OVL_SIZE(i));
439 RR(OVL_ATTRIBUTES(i));
440 RR(OVL_FIFO_THRESHOLD(i));
441 RR(OVL_ROW_INC(i));
442 RR(OVL_PIXEL_INC(i));
443 if (dss_has_feature(FEAT_PRELOAD))
444 RR(OVL_PRELOAD(i));
445 if (i == OMAP_DSS_GFX) {
446 RR(OVL_WINDOW_SKIP(i));
447 RR(OVL_TABLE_BA(i));
448 continue;
449 }
450 RR(OVL_FIR(i));
451 RR(OVL_PICTURE_SIZE(i));
452 RR(OVL_ACCU0(i));
453 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200454
Archit Tanejac6104b82011-08-05 19:06:02 +0530455 for (j = 0; j < 8; j++)
456 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200457
Archit Tanejac6104b82011-08-05 19:06:02 +0530458 for (j = 0; j < 8; j++)
459 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200460
Archit Tanejac6104b82011-08-05 19:06:02 +0530461 for (j = 0; j < 5; j++)
462 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 if (dss_has_feature(FEAT_FIR_COEF_V)) {
465 for (j = 0; j < 8; j++)
466 RR(OVL_FIR_COEF_V(i, j));
467 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200468
Archit Tanejac6104b82011-08-05 19:06:02 +0530469 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
470 RR(OVL_BA0_UV(i));
471 RR(OVL_BA1_UV(i));
472 RR(OVL_FIR2(i));
473 RR(OVL_ACCU2_0(i));
474 RR(OVL_ACCU2_1(i));
475
476 for (j = 0; j < 8; j++)
477 RR(OVL_FIR_COEF_H2(i, j));
478
479 for (j = 0; j < 8; j++)
480 RR(OVL_FIR_COEF_HV2(i, j));
481
482 for (j = 0; j < 8; j++)
483 RR(OVL_FIR_COEF_V2(i, j));
484 }
485 if (dss_has_feature(FEAT_ATTR2))
486 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300487 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200488
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600489 if (dss_has_feature(FEAT_CORE_CLK_DIV))
490 RR(DIVISOR);
491
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200492 /* enable last, because LCD & DIGIT enable are here */
493 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000494 if (dss_has_feature(FEAT_MGR_LCD2))
495 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530496 if (dss_has_feature(FEAT_MGR_LCD3))
497 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200498 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300499 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200500
501 /*
502 * enable last so IRQs won't trigger before
503 * the context is fully restored
504 */
505 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300506
507 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200508}
509
510#undef SR
511#undef RR
512
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300513int dispc_runtime_get(void)
514{
515 int r;
516
517 DSSDBG("dispc_runtime_get\n");
518
519 r = pm_runtime_get_sync(&dispc.pdev->dev);
520 WARN_ON(r < 0);
521 return r < 0 ? r : 0;
522}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200523EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300524
525void dispc_runtime_put(void)
526{
527 int r;
528
529 DSSDBG("dispc_runtime_put\n");
530
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200531 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300532 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300533}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200534EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300535
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200536u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
537{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530538 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200539}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200540EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200541
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200542u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
543{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200544 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
545 return 0;
546
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530547 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200548}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200549EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200550
Tomi Valkeinencb699202012-10-17 10:38:52 +0300551u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
552{
553 return mgr_desc[channel].sync_lost_irq;
554}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200555EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300556
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530557u32 dispc_wb_get_framedone_irq(void)
558{
559 return DISPC_IRQ_FRAMEDONEWB;
560}
561
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300562bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200563{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530564 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200565}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200566EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200567
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300568void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300570 WARN_ON(dispc_mgr_is_enabled(channel) == false);
571 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530573 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530575 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200577EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530579bool dispc_wb_go_busy(void)
580{
581 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
582}
583
584void dispc_wb_go(void)
585{
586 enum omap_plane plane = OMAP_DSS_WB;
587 bool enable, go;
588
589 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
590
591 if (!enable)
592 return;
593
594 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
595 if (go) {
596 DSSERR("GO bit not down for WB\n");
597 return;
598 }
599
600 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
601}
602
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300603static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200604{
Archit Taneja9b372c22011-05-06 11:45:49 +0530605 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606}
607
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300608static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200609{
Archit Taneja9b372c22011-05-06 11:45:49 +0530610 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200611}
612
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300613static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200614{
Archit Taneja9b372c22011-05-06 11:45:49 +0530615 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200616}
617
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300618static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530619{
620 BUG_ON(plane == OMAP_DSS_GFX);
621
622 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
623}
624
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300625static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
626 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530627{
628 BUG_ON(plane == OMAP_DSS_GFX);
629
630 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
631}
632
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300633static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530634{
635 BUG_ON(plane == OMAP_DSS_GFX);
636
637 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
638}
639
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530640static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
641 int fir_vinc, int five_taps,
642 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200643{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530644 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200645 int i;
646
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530647 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
648 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200649
650 for (i = 0; i < 8; i++) {
651 u32 h, hv;
652
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530653 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
654 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
655 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
656 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
657 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
658 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
659 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
660 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200661
Amber Jain0d66cbb2011-05-19 19:47:54 +0530662 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300663 dispc_ovl_write_firh_reg(plane, i, h);
664 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530665 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300666 dispc_ovl_write_firh2_reg(plane, i, h);
667 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530668 }
669
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670 }
671
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200672 if (five_taps) {
673 for (i = 0; i < 8; i++) {
674 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530675 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
676 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530677 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300678 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530679 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300680 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200681 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200682 }
683}
684
Archit Taneja6e5264b2012-09-11 12:04:47 +0530685
686static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
687 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200688{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200689#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
690
Archit Taneja6e5264b2012-09-11 12:04:47 +0530691 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
692 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
693 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
694 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
695 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200696
Archit Taneja6e5264b2012-09-11 12:04:47 +0530697 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698
699#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200700}
701
Archit Taneja6e5264b2012-09-11 12:04:47 +0530702static void dispc_setup_color_conv_coef(void)
703{
704 int i;
705 int num_ovl = dss_feat_get_num_ovls();
706 int num_wb = dss_feat_get_num_wbs();
707 const struct color_conv_coef ctbl_bt601_5_ovl = {
708 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
709 };
710 const struct color_conv_coef ctbl_bt601_5_wb = {
711 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
712 };
713
714 for (i = 1; i < num_ovl; i++)
715 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
716
717 for (; i < num_wb; i++)
718 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
719}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200720
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300721static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200722{
Archit Taneja9b372c22011-05-06 11:45:49 +0530723 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200724}
725
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300726static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200727{
Archit Taneja9b372c22011-05-06 11:45:49 +0530728 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200729}
730
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300731static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530732{
733 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
734}
735
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300736static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530737{
738 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
739}
740
Archit Tanejad79db852012-09-22 12:30:17 +0530741static void dispc_ovl_set_pos(enum omap_plane plane,
742 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200743{
Archit Tanejad79db852012-09-22 12:30:17 +0530744 u32 val;
745
746 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
747 return;
748
749 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530750
751 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200752}
753
Archit Taneja78b687f2012-09-21 14:51:49 +0530754static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
755 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200756{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200757 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530758
Archit Taneja36d87d92012-07-28 22:59:03 +0530759 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530760 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
761 else
762 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200763}
764
Archit Taneja78b687f2012-09-21 14:51:49 +0530765static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
766 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200767{
768 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200769
770 BUG_ON(plane == OMAP_DSS_GFX);
771
772 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530773
Archit Taneja36d87d92012-07-28 22:59:03 +0530774 if (plane == OMAP_DSS_WB)
775 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
776 else
777 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200778}
779
Archit Taneja5b54ed32012-09-26 16:55:27 +0530780static void dispc_ovl_set_zorder(enum omap_plane plane,
781 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530782{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530783 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530784 return;
785
786 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
787}
788
789static void dispc_ovl_enable_zorder_planes(void)
790{
791 int i;
792
793 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
794 return;
795
796 for (i = 0; i < dss_feat_get_num_ovls(); i++)
797 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
798}
799
Archit Taneja5b54ed32012-09-26 16:55:27 +0530800static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
801 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100802{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530803 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100804 return;
805
Archit Taneja9b372c22011-05-06 11:45:49 +0530806 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100807}
808
Archit Taneja5b54ed32012-09-26 16:55:27 +0530809static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
810 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200811{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530812 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300813 int shift;
814
Archit Taneja5b54ed32012-09-26 16:55:27 +0530815 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100816 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530817
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300818 shift = shifts[plane];
819 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200820}
821
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300822static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200823{
Archit Taneja9b372c22011-05-06 11:45:49 +0530824 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200825}
826
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300827static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200828{
Archit Taneja9b372c22011-05-06 11:45:49 +0530829 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200830}
831
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300832static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200833 enum omap_color_mode color_mode)
834{
835 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530836 if (plane != OMAP_DSS_GFX) {
837 switch (color_mode) {
838 case OMAP_DSS_COLOR_NV12:
839 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530840 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530841 m = 0x1; break;
842 case OMAP_DSS_COLOR_RGBA16:
843 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530844 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530845 m = 0x4; break;
846 case OMAP_DSS_COLOR_ARGB16:
847 m = 0x5; break;
848 case OMAP_DSS_COLOR_RGB16:
849 m = 0x6; break;
850 case OMAP_DSS_COLOR_ARGB16_1555:
851 m = 0x7; break;
852 case OMAP_DSS_COLOR_RGB24U:
853 m = 0x8; break;
854 case OMAP_DSS_COLOR_RGB24P:
855 m = 0x9; break;
856 case OMAP_DSS_COLOR_YUV2:
857 m = 0xa; break;
858 case OMAP_DSS_COLOR_UYVY:
859 m = 0xb; break;
860 case OMAP_DSS_COLOR_ARGB32:
861 m = 0xc; break;
862 case OMAP_DSS_COLOR_RGBA32:
863 m = 0xd; break;
864 case OMAP_DSS_COLOR_RGBX32:
865 m = 0xe; break;
866 case OMAP_DSS_COLOR_XRGB16_1555:
867 m = 0xf; break;
868 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300869 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530870 }
871 } else {
872 switch (color_mode) {
873 case OMAP_DSS_COLOR_CLUT1:
874 m = 0x0; break;
875 case OMAP_DSS_COLOR_CLUT2:
876 m = 0x1; break;
877 case OMAP_DSS_COLOR_CLUT4:
878 m = 0x2; break;
879 case OMAP_DSS_COLOR_CLUT8:
880 m = 0x3; break;
881 case OMAP_DSS_COLOR_RGB12U:
882 m = 0x4; break;
883 case OMAP_DSS_COLOR_ARGB16:
884 m = 0x5; break;
885 case OMAP_DSS_COLOR_RGB16:
886 m = 0x6; break;
887 case OMAP_DSS_COLOR_ARGB16_1555:
888 m = 0x7; break;
889 case OMAP_DSS_COLOR_RGB24U:
890 m = 0x8; break;
891 case OMAP_DSS_COLOR_RGB24P:
892 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530893 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530894 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530895 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530896 m = 0xb; break;
897 case OMAP_DSS_COLOR_ARGB32:
898 m = 0xc; break;
899 case OMAP_DSS_COLOR_RGBA32:
900 m = 0xd; break;
901 case OMAP_DSS_COLOR_RGBX32:
902 m = 0xe; break;
903 case OMAP_DSS_COLOR_XRGB16_1555:
904 m = 0xf; break;
905 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300906 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530907 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200908 }
909
Archit Taneja9b372c22011-05-06 11:45:49 +0530910 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200911}
912
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530913static void dispc_ovl_configure_burst_type(enum omap_plane plane,
914 enum omap_dss_rotation_type rotation_type)
915{
916 if (dss_has_feature(FEAT_BURST_2D) == 0)
917 return;
918
919 if (rotation_type == OMAP_DSS_ROT_TILER)
920 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
921 else
922 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
923}
924
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300925void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200926{
927 int shift;
928 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000929 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200930
931 switch (plane) {
932 case OMAP_DSS_GFX:
933 shift = 8;
934 break;
935 case OMAP_DSS_VIDEO1:
936 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530937 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200938 shift = 16;
939 break;
940 default:
941 BUG();
942 return;
943 }
944
Archit Taneja9b372c22011-05-06 11:45:49 +0530945 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000946 if (dss_has_feature(FEAT_MGR_LCD2)) {
947 switch (channel) {
948 case OMAP_DSS_CHANNEL_LCD:
949 chan = 0;
950 chan2 = 0;
951 break;
952 case OMAP_DSS_CHANNEL_DIGIT:
953 chan = 1;
954 chan2 = 0;
955 break;
956 case OMAP_DSS_CHANNEL_LCD2:
957 chan = 0;
958 chan2 = 1;
959 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530960 case OMAP_DSS_CHANNEL_LCD3:
961 if (dss_has_feature(FEAT_MGR_LCD3)) {
962 chan = 0;
963 chan2 = 2;
964 } else {
965 BUG();
966 return;
967 }
968 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000969 default:
970 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300971 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000972 }
973
974 val = FLD_MOD(val, chan, shift, shift);
975 val = FLD_MOD(val, chan2, 31, 30);
976 } else {
977 val = FLD_MOD(val, channel, shift, shift);
978 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530979 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200980}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200981EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200982
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200983static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
984{
985 int shift;
986 u32 val;
987 enum omap_channel channel;
988
989 switch (plane) {
990 case OMAP_DSS_GFX:
991 shift = 8;
992 break;
993 case OMAP_DSS_VIDEO1:
994 case OMAP_DSS_VIDEO2:
995 case OMAP_DSS_VIDEO3:
996 shift = 16;
997 break;
998 default:
999 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001000 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001001 }
1002
1003 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1004
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301005 if (dss_has_feature(FEAT_MGR_LCD3)) {
1006 if (FLD_GET(val, 31, 30) == 0)
1007 channel = FLD_GET(val, shift, shift);
1008 else if (FLD_GET(val, 31, 30) == 1)
1009 channel = OMAP_DSS_CHANNEL_LCD2;
1010 else
1011 channel = OMAP_DSS_CHANNEL_LCD3;
1012 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001013 if (FLD_GET(val, 31, 30) == 0)
1014 channel = FLD_GET(val, shift, shift);
1015 else
1016 channel = OMAP_DSS_CHANNEL_LCD2;
1017 } else {
1018 channel = FLD_GET(val, shift, shift);
1019 }
1020
1021 return channel;
1022}
1023
Archit Tanejad9ac7732012-09-22 12:38:19 +05301024void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1025{
1026 enum omap_plane plane = OMAP_DSS_WB;
1027
1028 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1029}
1030
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001031static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001032 enum omap_burst_size burst_size)
1033{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301034 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001035 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001036
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001037 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001038 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001039}
1040
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001041static void dispc_configure_burst_sizes(void)
1042{
1043 int i;
1044 const int burst_size = BURST_SIZE_X8;
1045
1046 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001047 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001048 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001049}
1050
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001051static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001052{
1053 unsigned unit = dss_feat_get_burst_size_unit();
1054 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1055 return unit * 8;
1056}
1057
Mythri P Kd3862612011-03-11 18:02:49 +05301058void dispc_enable_gamma_table(bool enable)
1059{
1060 /*
1061 * This is partially implemented to support only disabling of
1062 * the gamma table.
1063 */
1064 if (enable) {
1065 DSSWARN("Gamma table enabling for TV not yet supported");
1066 return;
1067 }
1068
1069 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1070}
1071
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001072static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001073{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301074 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001075 return;
1076
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301077 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001078}
1079
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001080static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001081 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001082{
1083 u32 coef_r, coef_g, coef_b;
1084
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301085 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001086 return;
1087
1088 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1089 FLD_VAL(coefs->rb, 9, 0);
1090 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1091 FLD_VAL(coefs->gb, 9, 0);
1092 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1093 FLD_VAL(coefs->bb, 9, 0);
1094
1095 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1096 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1097 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1098}
1099
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001100static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001101{
1102 u32 val;
1103
1104 BUG_ON(plane == OMAP_DSS_GFX);
1105
Archit Taneja9b372c22011-05-06 11:45:49 +05301106 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001107 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301108 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109}
1110
Archit Tanejad79db852012-09-22 12:30:17 +05301111static void dispc_ovl_enable_replication(enum omap_plane plane,
1112 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001113{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301114 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001115 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001116
Archit Tanejad79db852012-09-22 12:30:17 +05301117 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1118 return;
1119
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001120 shift = shifts[plane];
1121 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122}
1123
Archit Taneja8f366162012-04-16 12:53:44 +05301124static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301125 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001126{
1127 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301128
Archit Taneja33b89922012-11-14 13:50:15 +05301129 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1130 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1131
Archit Taneja702d1442011-05-06 11:45:50 +05301132 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001133}
1134
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001135static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001136{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001137 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001138 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301139 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001140 u32 unit;
1141
1142 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001143
Archit Tanejaa0acb552010-09-15 19:20:00 +05301144 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001145
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001146 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1147 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001148 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001149 dispc.fifo_size[fifo] = size;
1150
1151 /*
1152 * By default fifos are mapped directly to overlays, fifo 0 to
1153 * ovl 0, fifo 1 to ovl 1, etc.
1154 */
1155 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001156 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001157
1158 /*
1159 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1160 * causes problems with certain use cases, like using the tiler in 2D
1161 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1162 * giving GFX plane a larger fifo. WB but should work fine with a
1163 * smaller fifo.
1164 */
1165 if (dispc.feat->gfx_fifo_workaround) {
1166 u32 v;
1167
1168 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1169
1170 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1171 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1172 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1173 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1174
1175 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1176
1177 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1178 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1179 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001180}
1181
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001182static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001183{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001184 int fifo;
1185 u32 size = 0;
1186
1187 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1188 if (dispc.fifo_assignment[fifo] == plane)
1189 size += dispc.fifo_size[fifo];
1190 }
1191
1192 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001193}
1194
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001195void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001196{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301197 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001198 u32 unit;
1199
1200 unit = dss_feat_get_buffer_size_unit();
1201
1202 WARN_ON(low % unit != 0);
1203 WARN_ON(high % unit != 0);
1204
1205 low /= unit;
1206 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301207
Archit Taneja9b372c22011-05-06 11:45:49 +05301208 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1209 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1210
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001211 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001212 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301213 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001214 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301215 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001216 hi_start, hi_end) * unit,
1217 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001218
Archit Taneja9b372c22011-05-06 11:45:49 +05301219 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301220 FLD_VAL(high, hi_start, hi_end) |
1221 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301222
1223 /*
1224 * configure the preload to the pipeline's high threhold, if HT it's too
1225 * large for the preload field, set the threshold to the maximum value
1226 * that can be held by the preload register
1227 */
1228 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1229 plane != OMAP_DSS_WB)
1230 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001231}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001232EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001233
1234void dispc_enable_fifomerge(bool enable)
1235{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001236 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1237 WARN_ON(enable);
1238 return;
1239 }
1240
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001241 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1242 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001243}
1244
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001245void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001246 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1247 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001248{
1249 /*
1250 * All sizes are in bytes. Both the buffer and burst are made of
1251 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1252 */
1253
1254 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001255 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1256 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001257
1258 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001259 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001260
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001261 if (use_fifomerge) {
1262 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001263 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001264 total_fifo_size += dispc_ovl_get_fifo_size(i);
1265 } else {
1266 total_fifo_size = ovl_fifo_size;
1267 }
1268
1269 /*
1270 * We use the same low threshold for both fifomerge and non-fifomerge
1271 * cases, but for fifomerge we calculate the high threshold using the
1272 * combined fifo size
1273 */
1274
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001275 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001276 *fifo_low = ovl_fifo_size - burst_size * 2;
1277 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301278 } else if (plane == OMAP_DSS_WB) {
1279 /*
1280 * Most optimal configuration for writeback is to push out data
1281 * to the interconnect the moment writeback pushes enough pixels
1282 * in the FIFO to form a burst
1283 */
1284 *fifo_low = 0;
1285 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001286 } else {
1287 *fifo_low = ovl_fifo_size - burst_size;
1288 *fifo_high = total_fifo_size - buf_unit;
1289 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001290}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001291EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001292
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001293static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301294 int hinc, int vinc,
1295 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001296{
1297 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001298
Amber Jain0d66cbb2011-05-19 19:47:54 +05301299 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1300 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301301
Amber Jain0d66cbb2011-05-19 19:47:54 +05301302 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1303 &hinc_start, &hinc_end);
1304 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1305 &vinc_start, &vinc_end);
1306 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1307 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301308
Amber Jain0d66cbb2011-05-19 19:47:54 +05301309 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1310 } else {
1311 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1312 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1313 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001314}
1315
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001316static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001317{
1318 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301319 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001320
Archit Taneja87a74842011-03-02 11:19:50 +05301321 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1322 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1323
1324 val = FLD_VAL(vaccu, vert_start, vert_end) |
1325 FLD_VAL(haccu, hor_start, hor_end);
1326
Archit Taneja9b372c22011-05-06 11:45:49 +05301327 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001328}
1329
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001330static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001331{
1332 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301333 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001334
Archit Taneja87a74842011-03-02 11:19:50 +05301335 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1336 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1337
1338 val = FLD_VAL(vaccu, vert_start, vert_end) |
1339 FLD_VAL(haccu, hor_start, hor_end);
1340
Archit Taneja9b372c22011-05-06 11:45:49 +05301341 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001342}
1343
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001344static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1345 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301346{
1347 u32 val;
1348
1349 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1350 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1351}
1352
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001353static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1354 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301355{
1356 u32 val;
1357
1358 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1359 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1360}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001361
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001362static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001363 u16 orig_width, u16 orig_height,
1364 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301365 bool five_taps, u8 rotation,
1366 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001367{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301368 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001369
Amber Jained14a3c2011-05-19 19:47:51 +05301370 fir_hinc = 1024 * orig_width / out_width;
1371 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001372
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301373 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1374 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001375 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301376}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001377
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301378static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1379 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1380 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1381{
1382 int h_accu2_0, h_accu2_1;
1383 int v_accu2_0, v_accu2_1;
1384 int chroma_hinc, chroma_vinc;
1385 int idx;
1386
1387 struct accu {
1388 s8 h0_m, h0_n;
1389 s8 h1_m, h1_n;
1390 s8 v0_m, v0_n;
1391 s8 v1_m, v1_n;
1392 };
1393
1394 const struct accu *accu_table;
1395 const struct accu *accu_val;
1396
1397 static const struct accu accu_nv12[4] = {
1398 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1399 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1400 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1401 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1402 };
1403
1404 static const struct accu accu_nv12_ilace[4] = {
1405 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1406 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1407 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1408 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1409 };
1410
1411 static const struct accu accu_yuv[4] = {
1412 { 0, 1, 0, 1, 0, 1, 0, 1 },
1413 { 0, 1, 0, 1, 0, 1, 0, 1 },
1414 { -1, 1, 0, 1, 0, 1, 0, 1 },
1415 { 0, 1, 0, 1, -1, 1, 0, 1 },
1416 };
1417
1418 switch (rotation) {
1419 case OMAP_DSS_ROT_0:
1420 idx = 0;
1421 break;
1422 case OMAP_DSS_ROT_90:
1423 idx = 1;
1424 break;
1425 case OMAP_DSS_ROT_180:
1426 idx = 2;
1427 break;
1428 case OMAP_DSS_ROT_270:
1429 idx = 3;
1430 break;
1431 default:
1432 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001433 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301434 }
1435
1436 switch (color_mode) {
1437 case OMAP_DSS_COLOR_NV12:
1438 if (ilace)
1439 accu_table = accu_nv12_ilace;
1440 else
1441 accu_table = accu_nv12;
1442 break;
1443 case OMAP_DSS_COLOR_YUV2:
1444 case OMAP_DSS_COLOR_UYVY:
1445 accu_table = accu_yuv;
1446 break;
1447 default:
1448 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001449 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301450 }
1451
1452 accu_val = &accu_table[idx];
1453
1454 chroma_hinc = 1024 * orig_width / out_width;
1455 chroma_vinc = 1024 * orig_height / out_height;
1456
1457 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1458 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1459 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1460 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1461
1462 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1463 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1464}
1465
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001466static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301467 u16 orig_width, u16 orig_height,
1468 u16 out_width, u16 out_height,
1469 bool ilace, bool five_taps,
1470 bool fieldmode, enum omap_color_mode color_mode,
1471 u8 rotation)
1472{
1473 int accu0 = 0;
1474 int accu1 = 0;
1475 u32 l;
1476
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001477 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301478 out_width, out_height, five_taps,
1479 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301480 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001481
Archit Taneja87a74842011-03-02 11:19:50 +05301482 /* RESIZEENABLE and VERTICALTAPS */
1483 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301484 l |= (orig_width != out_width) ? (1 << 5) : 0;
1485 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001486 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301487
1488 /* VRESIZECONF and HRESIZECONF */
1489 if (dss_has_feature(FEAT_RESIZECONF)) {
1490 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301491 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1492 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301493 }
1494
1495 /* LINEBUFFERSPLIT */
1496 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1497 l &= ~(0x1 << 22);
1498 l |= five_taps ? (1 << 22) : 0;
1499 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001500
Archit Taneja9b372c22011-05-06 11:45:49 +05301501 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001502
1503 /*
1504 * field 0 = even field = bottom field
1505 * field 1 = odd field = top field
1506 */
1507 if (ilace && !fieldmode) {
1508 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301509 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001510 if (accu0 >= 1024/2) {
1511 accu1 = 1024/2;
1512 accu0 -= accu1;
1513 }
1514 }
1515
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001516 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1517 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001518}
1519
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001520static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301521 u16 orig_width, u16 orig_height,
1522 u16 out_width, u16 out_height,
1523 bool ilace, bool five_taps,
1524 bool fieldmode, enum omap_color_mode color_mode,
1525 u8 rotation)
1526{
1527 int scale_x = out_width != orig_width;
1528 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301529 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301530
1531 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1532 return;
1533 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1534 color_mode != OMAP_DSS_COLOR_UYVY &&
1535 color_mode != OMAP_DSS_COLOR_NV12)) {
1536 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301537 if (plane != OMAP_DSS_WB)
1538 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301539 return;
1540 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001541
1542 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1543 out_height, ilace, color_mode, rotation);
1544
Amber Jain0d66cbb2011-05-19 19:47:54 +05301545 switch (color_mode) {
1546 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301547 if (chroma_upscale) {
1548 /* UV is subsampled by 2 horizontally and vertically */
1549 orig_height >>= 1;
1550 orig_width >>= 1;
1551 } else {
1552 /* UV is downsampled by 2 horizontally and vertically */
1553 orig_height <<= 1;
1554 orig_width <<= 1;
1555 }
1556
Amber Jain0d66cbb2011-05-19 19:47:54 +05301557 break;
1558 case OMAP_DSS_COLOR_YUV2:
1559 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301560 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301561 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301562 rotation == OMAP_DSS_ROT_180) {
1563 if (chroma_upscale)
1564 /* UV is subsampled by 2 horizontally */
1565 orig_width >>= 1;
1566 else
1567 /* UV is downsampled by 2 horizontally */
1568 orig_width <<= 1;
1569 }
1570
Amber Jain0d66cbb2011-05-19 19:47:54 +05301571 /* must use FIR for YUV422 if rotated */
1572 if (rotation != OMAP_DSS_ROT_0)
1573 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301574
Amber Jain0d66cbb2011-05-19 19:47:54 +05301575 break;
1576 default:
1577 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001578 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301579 }
1580
1581 if (out_width != orig_width)
1582 scale_x = true;
1583 if (out_height != orig_height)
1584 scale_y = true;
1585
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001586 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301587 out_width, out_height, five_taps,
1588 rotation, DISPC_COLOR_COMPONENT_UV);
1589
Archit Taneja2a5561b2012-07-16 16:37:45 +05301590 if (plane != OMAP_DSS_WB)
1591 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1592 (scale_x || scale_y) ? 1 : 0, 8, 8);
1593
Amber Jain0d66cbb2011-05-19 19:47:54 +05301594 /* set H scaling */
1595 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1596 /* set V scaling */
1597 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301598}
1599
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001600static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301601 u16 orig_width, u16 orig_height,
1602 u16 out_width, u16 out_height,
1603 bool ilace, bool five_taps,
1604 bool fieldmode, enum omap_color_mode color_mode,
1605 u8 rotation)
1606{
1607 BUG_ON(plane == OMAP_DSS_GFX);
1608
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001609 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301610 orig_width, orig_height,
1611 out_width, out_height,
1612 ilace, five_taps,
1613 fieldmode, color_mode,
1614 rotation);
1615
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001616 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301617 orig_width, orig_height,
1618 out_width, out_height,
1619 ilace, five_taps,
1620 fieldmode, color_mode,
1621 rotation);
1622}
1623
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001624static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301625 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001626 bool mirroring, enum omap_color_mode color_mode)
1627{
Archit Taneja87a74842011-03-02 11:19:50 +05301628 bool row_repeat = false;
1629 int vidrot = 0;
1630
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001631 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1632 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001633
1634 if (mirroring) {
1635 switch (rotation) {
1636 case OMAP_DSS_ROT_0:
1637 vidrot = 2;
1638 break;
1639 case OMAP_DSS_ROT_90:
1640 vidrot = 1;
1641 break;
1642 case OMAP_DSS_ROT_180:
1643 vidrot = 0;
1644 break;
1645 case OMAP_DSS_ROT_270:
1646 vidrot = 3;
1647 break;
1648 }
1649 } else {
1650 switch (rotation) {
1651 case OMAP_DSS_ROT_0:
1652 vidrot = 0;
1653 break;
1654 case OMAP_DSS_ROT_90:
1655 vidrot = 1;
1656 break;
1657 case OMAP_DSS_ROT_180:
1658 vidrot = 2;
1659 break;
1660 case OMAP_DSS_ROT_270:
1661 vidrot = 3;
1662 break;
1663 }
1664 }
1665
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001666 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301667 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001668 else
Archit Taneja87a74842011-03-02 11:19:50 +05301669 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001670 }
Archit Taneja87a74842011-03-02 11:19:50 +05301671
Archit Taneja9b372c22011-05-06 11:45:49 +05301672 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301673 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301674 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1675 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301676
1677 if (color_mode == OMAP_DSS_COLOR_NV12) {
1678 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1679 (rotation == OMAP_DSS_ROT_0 ||
1680 rotation == OMAP_DSS_ROT_180);
1681 /* DOUBLESTRIDE */
1682 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1683 }
1684
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001685}
1686
1687static int color_mode_to_bpp(enum omap_color_mode color_mode)
1688{
1689 switch (color_mode) {
1690 case OMAP_DSS_COLOR_CLUT1:
1691 return 1;
1692 case OMAP_DSS_COLOR_CLUT2:
1693 return 2;
1694 case OMAP_DSS_COLOR_CLUT4:
1695 return 4;
1696 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301697 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001698 return 8;
1699 case OMAP_DSS_COLOR_RGB12U:
1700 case OMAP_DSS_COLOR_RGB16:
1701 case OMAP_DSS_COLOR_ARGB16:
1702 case OMAP_DSS_COLOR_YUV2:
1703 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301704 case OMAP_DSS_COLOR_RGBA16:
1705 case OMAP_DSS_COLOR_RGBX16:
1706 case OMAP_DSS_COLOR_ARGB16_1555:
1707 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001708 return 16;
1709 case OMAP_DSS_COLOR_RGB24P:
1710 return 24;
1711 case OMAP_DSS_COLOR_RGB24U:
1712 case OMAP_DSS_COLOR_ARGB32:
1713 case OMAP_DSS_COLOR_RGBA32:
1714 case OMAP_DSS_COLOR_RGBX32:
1715 return 32;
1716 default:
1717 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001718 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001719 }
1720}
1721
1722static s32 pixinc(int pixels, u8 ps)
1723{
1724 if (pixels == 1)
1725 return 1;
1726 else if (pixels > 1)
1727 return 1 + (pixels - 1) * ps;
1728 else if (pixels < 0)
1729 return 1 - (-pixels + 1) * ps;
1730 else
1731 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001732 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001733}
1734
1735static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1736 u16 screen_width,
1737 u16 width, u16 height,
1738 enum omap_color_mode color_mode, bool fieldmode,
1739 unsigned int field_offset,
1740 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301741 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001742{
1743 u8 ps;
1744
1745 /* FIXME CLUT formats */
1746 switch (color_mode) {
1747 case OMAP_DSS_COLOR_CLUT1:
1748 case OMAP_DSS_COLOR_CLUT2:
1749 case OMAP_DSS_COLOR_CLUT4:
1750 case OMAP_DSS_COLOR_CLUT8:
1751 BUG();
1752 return;
1753 case OMAP_DSS_COLOR_YUV2:
1754 case OMAP_DSS_COLOR_UYVY:
1755 ps = 4;
1756 break;
1757 default:
1758 ps = color_mode_to_bpp(color_mode) / 8;
1759 break;
1760 }
1761
1762 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1763 width, height);
1764
1765 /*
1766 * field 0 = even field = bottom field
1767 * field 1 = odd field = top field
1768 */
1769 switch (rotation + mirror * 4) {
1770 case OMAP_DSS_ROT_0:
1771 case OMAP_DSS_ROT_180:
1772 /*
1773 * If the pixel format is YUV or UYVY divide the width
1774 * of the image by 2 for 0 and 180 degree rotation.
1775 */
1776 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1777 color_mode == OMAP_DSS_COLOR_UYVY)
1778 width = width >> 1;
1779 case OMAP_DSS_ROT_90:
1780 case OMAP_DSS_ROT_270:
1781 *offset1 = 0;
1782 if (field_offset)
1783 *offset0 = field_offset * screen_width * ps;
1784 else
1785 *offset0 = 0;
1786
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301787 *row_inc = pixinc(1 +
1788 (y_predecim * screen_width - x_predecim * width) +
1789 (fieldmode ? screen_width : 0), ps);
1790 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001791 break;
1792
1793 case OMAP_DSS_ROT_0 + 4:
1794 case OMAP_DSS_ROT_180 + 4:
1795 /* If the pixel format is YUV or UYVY divide the width
1796 * of the image by 2 for 0 degree and 180 degree
1797 */
1798 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1799 color_mode == OMAP_DSS_COLOR_UYVY)
1800 width = width >> 1;
1801 case OMAP_DSS_ROT_90 + 4:
1802 case OMAP_DSS_ROT_270 + 4:
1803 *offset1 = 0;
1804 if (field_offset)
1805 *offset0 = field_offset * screen_width * ps;
1806 else
1807 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301808 *row_inc = pixinc(1 -
1809 (y_predecim * screen_width + x_predecim * width) -
1810 (fieldmode ? screen_width : 0), ps);
1811 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001812 break;
1813
1814 default:
1815 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001816 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001817 }
1818}
1819
1820static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1821 u16 screen_width,
1822 u16 width, u16 height,
1823 enum omap_color_mode color_mode, bool fieldmode,
1824 unsigned int field_offset,
1825 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301826 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001827{
1828 u8 ps;
1829 u16 fbw, fbh;
1830
1831 /* FIXME CLUT formats */
1832 switch (color_mode) {
1833 case OMAP_DSS_COLOR_CLUT1:
1834 case OMAP_DSS_COLOR_CLUT2:
1835 case OMAP_DSS_COLOR_CLUT4:
1836 case OMAP_DSS_COLOR_CLUT8:
1837 BUG();
1838 return;
1839 default:
1840 ps = color_mode_to_bpp(color_mode) / 8;
1841 break;
1842 }
1843
1844 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1845 width, height);
1846
1847 /* width & height are overlay sizes, convert to fb sizes */
1848
1849 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1850 fbw = width;
1851 fbh = height;
1852 } else {
1853 fbw = height;
1854 fbh = width;
1855 }
1856
1857 /*
1858 * field 0 = even field = bottom field
1859 * field 1 = odd field = top field
1860 */
1861 switch (rotation + mirror * 4) {
1862 case OMAP_DSS_ROT_0:
1863 *offset1 = 0;
1864 if (field_offset)
1865 *offset0 = *offset1 + field_offset * screen_width * ps;
1866 else
1867 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301868 *row_inc = pixinc(1 +
1869 (y_predecim * screen_width - fbw * x_predecim) +
1870 (fieldmode ? screen_width : 0), ps);
1871 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1872 color_mode == OMAP_DSS_COLOR_UYVY)
1873 *pix_inc = pixinc(x_predecim, 2 * ps);
1874 else
1875 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001876 break;
1877 case OMAP_DSS_ROT_90:
1878 *offset1 = screen_width * (fbh - 1) * ps;
1879 if (field_offset)
1880 *offset0 = *offset1 + field_offset * ps;
1881 else
1882 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301883 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1884 y_predecim + (fieldmode ? 1 : 0), ps);
1885 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001886 break;
1887 case OMAP_DSS_ROT_180:
1888 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1889 if (field_offset)
1890 *offset0 = *offset1 - field_offset * screen_width * ps;
1891 else
1892 *offset0 = *offset1;
1893 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301894 (y_predecim * screen_width - fbw * x_predecim) -
1895 (fieldmode ? screen_width : 0), ps);
1896 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1897 color_mode == OMAP_DSS_COLOR_UYVY)
1898 *pix_inc = pixinc(-x_predecim, 2 * ps);
1899 else
1900 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001901 break;
1902 case OMAP_DSS_ROT_270:
1903 *offset1 = (fbw - 1) * ps;
1904 if (field_offset)
1905 *offset0 = *offset1 - field_offset * ps;
1906 else
1907 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301908 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1909 y_predecim - (fieldmode ? 1 : 0), ps);
1910 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001911 break;
1912
1913 /* mirroring */
1914 case OMAP_DSS_ROT_0 + 4:
1915 *offset1 = (fbw - 1) * ps;
1916 if (field_offset)
1917 *offset0 = *offset1 + field_offset * screen_width * ps;
1918 else
1919 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301920 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001921 (fieldmode ? screen_width : 0),
1922 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301923 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1924 color_mode == OMAP_DSS_COLOR_UYVY)
1925 *pix_inc = pixinc(-x_predecim, 2 * ps);
1926 else
1927 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001928 break;
1929
1930 case OMAP_DSS_ROT_90 + 4:
1931 *offset1 = 0;
1932 if (field_offset)
1933 *offset0 = *offset1 + field_offset * ps;
1934 else
1935 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301936 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1937 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001938 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301939 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001940 break;
1941
1942 case OMAP_DSS_ROT_180 + 4:
1943 *offset1 = screen_width * (fbh - 1) * ps;
1944 if (field_offset)
1945 *offset0 = *offset1 - field_offset * screen_width * ps;
1946 else
1947 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301948 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001949 (fieldmode ? screen_width : 0),
1950 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301951 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1952 color_mode == OMAP_DSS_COLOR_UYVY)
1953 *pix_inc = pixinc(x_predecim, 2 * ps);
1954 else
1955 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001956 break;
1957
1958 case OMAP_DSS_ROT_270 + 4:
1959 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1960 if (field_offset)
1961 *offset0 = *offset1 - field_offset * ps;
1962 else
1963 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301964 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1965 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001966 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301967 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001968 break;
1969
1970 default:
1971 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001972 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001973 }
1974}
1975
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301976static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1977 enum omap_color_mode color_mode, bool fieldmode,
1978 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1979 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1980{
1981 u8 ps;
1982
1983 switch (color_mode) {
1984 case OMAP_DSS_COLOR_CLUT1:
1985 case OMAP_DSS_COLOR_CLUT2:
1986 case OMAP_DSS_COLOR_CLUT4:
1987 case OMAP_DSS_COLOR_CLUT8:
1988 BUG();
1989 return;
1990 default:
1991 ps = color_mode_to_bpp(color_mode) / 8;
1992 break;
1993 }
1994
1995 DSSDBG("scrw %d, width %d\n", screen_width, width);
1996
1997 /*
1998 * field 0 = even field = bottom field
1999 * field 1 = odd field = top field
2000 */
2001 *offset1 = 0;
2002 if (field_offset)
2003 *offset0 = *offset1 + field_offset * screen_width * ps;
2004 else
2005 *offset0 = *offset1;
2006 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2007 (fieldmode ? screen_width : 0), ps);
2008 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2009 color_mode == OMAP_DSS_COLOR_UYVY)
2010 *pix_inc = pixinc(x_predecim, 2 * ps);
2011 else
2012 *pix_inc = pixinc(x_predecim, ps);
2013}
2014
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302015/*
2016 * This function is used to avoid synclosts in OMAP3, because of some
2017 * undocumented horizontal position and timing related limitations.
2018 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002019static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302020 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002021 u16 width, u16 height, u16 out_width, u16 out_height,
2022 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302023{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002024 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302025 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302026 static const u8 limits[3] = { 8, 10, 20 };
2027 u64 val, blank;
2028 int i;
2029
Archit Taneja81ab95b2012-05-08 15:53:20 +05302030 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302031
2032 i = 0;
2033 if (out_height < height)
2034 i++;
2035 if (out_width < width)
2036 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302037 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302038 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2039 if (blank <= limits[i])
2040 return -EINVAL;
2041
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002042 /* FIXME add checks for 3-tap filter once the limitations are known */
2043 if (!five_taps)
2044 return 0;
2045
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302046 /*
2047 * Pixel data should be prepared before visible display point starts.
2048 * So, atleast DS-2 lines must have already been fetched by DISPC
2049 * during nonactive - pos_x period.
2050 */
2051 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2052 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002053 val, max(0, ds - 2) * width);
2054 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302055 return -EINVAL;
2056
2057 /*
2058 * All lines need to be refilled during the nonactive period of which
2059 * only one line can be loaded during the active period. So, atleast
2060 * DS - 1 lines should be loaded during nonactive period.
2061 */
2062 val = div_u64((u64)nonactive * lclk, pclk);
2063 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002064 val, max(0, ds - 1) * width);
2065 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302066 return -EINVAL;
2067
2068 return 0;
2069}
2070
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002071static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302072 const struct omap_video_timings *mgr_timings, u16 width,
2073 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00002074 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002075{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302076 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302077 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002078
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302079 if (height <= out_height && width <= out_width)
2080 return (unsigned long) pclk;
2081
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002082 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302083 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002084
2085 tmp = pclk * height * out_width;
2086 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302087 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002088
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002089 if (height > 2 * out_height) {
2090 if (ppl == out_width)
2091 return 0;
2092
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002093 tmp = pclk * (height - 2 * out_height) * out_width;
2094 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302095 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002096 }
2097 }
2098
2099 if (width > out_width) {
2100 tmp = pclk * width;
2101 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302102 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002103
2104 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302105 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002106 }
2107
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302108 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002109}
2110
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002111static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302112 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302113{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302114 if (height > out_height && width > out_width)
2115 return pclk * 4;
2116 else
2117 return pclk * 2;
2118}
2119
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002120static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302121 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002122{
2123 unsigned int hf, vf;
2124
2125 /*
2126 * FIXME how to determine the 'A' factor
2127 * for the no downscaling case ?
2128 */
2129
2130 if (width > 3 * out_width)
2131 hf = 4;
2132 else if (width > 2 * out_width)
2133 hf = 3;
2134 else if (width > out_width)
2135 hf = 2;
2136 else
2137 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002138 if (height > out_height)
2139 vf = 2;
2140 else
2141 vf = 1;
2142
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302143 return pclk * vf * hf;
2144}
2145
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002146static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302147 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302148{
Archit Taneja8ba85302012-09-26 17:00:37 +05302149 /*
2150 * If the overlay/writeback is in mem to mem mode, there are no
2151 * downscaling limitations with respect to pixel clock, return 1 as
2152 * required core clock to represent that we have sufficient enough
2153 * core clock to do maximum downscaling
2154 */
2155 if (mem_to_mem)
2156 return 1;
2157
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302158 if (width > out_width)
2159 return DIV_ROUND_UP(pclk, out_width) * width;
2160 else
2161 return pclk;
2162}
2163
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002164static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302165 const struct omap_video_timings *mgr_timings,
2166 u16 width, u16 height, u16 out_width, u16 out_height,
2167 enum omap_color_mode color_mode, bool *five_taps,
2168 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302169 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302170{
2171 int error;
2172 u16 in_width, in_height;
2173 int min_factor = min(*decim_x, *decim_y);
2174 const int maxsinglelinewidth =
2175 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302176
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302177 *five_taps = false;
2178
2179 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002180 in_height = height / *decim_y;
2181 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002182 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302183 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302184 error = (in_width > maxsinglelinewidth || !*core_clk ||
2185 *core_clk > dispc_core_clk_rate());
2186 if (error) {
2187 if (*decim_x == *decim_y) {
2188 *decim_x = min_factor;
2189 ++*decim_y;
2190 } else {
2191 swap(*decim_x, *decim_y);
2192 if (*decim_x < *decim_y)
2193 ++*decim_x;
2194 }
2195 }
2196 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2197
2198 if (in_width > maxsinglelinewidth) {
2199 DSSERR("Cannot scale max input width exceeded");
2200 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302201 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302202 return 0;
2203}
2204
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002205static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302206 const struct omap_video_timings *mgr_timings,
2207 u16 width, u16 height, u16 out_width, u16 out_height,
2208 enum omap_color_mode color_mode, bool *five_taps,
2209 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302210 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302211{
2212 int error;
2213 u16 in_width, in_height;
2214 int min_factor = min(*decim_x, *decim_y);
2215 const int maxsinglelinewidth =
2216 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2217
2218 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002219 in_height = height / *decim_y;
2220 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002221 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302222
2223 if (in_width > maxsinglelinewidth)
2224 if (in_height > out_height &&
2225 in_height < out_height * 2)
2226 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002227again:
2228 if (*five_taps)
2229 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2230 in_width, in_height, out_width,
2231 out_height, color_mode);
2232 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002233 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302234 in_height, out_width, out_height,
2235 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302236
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002237 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2238 pos_x, in_width, in_height, out_width,
2239 out_height, *five_taps);
2240 if (error && *five_taps) {
2241 *five_taps = false;
2242 goto again;
2243 }
2244
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302245 error = (error || in_width > maxsinglelinewidth * 2 ||
2246 (in_width > maxsinglelinewidth && *five_taps) ||
2247 !*core_clk || *core_clk > dispc_core_clk_rate());
2248 if (error) {
2249 if (*decim_x == *decim_y) {
2250 *decim_x = min_factor;
2251 ++*decim_y;
2252 } else {
2253 swap(*decim_x, *decim_y);
2254 if (*decim_x < *decim_y)
2255 ++*decim_x;
2256 }
2257 }
2258 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2259
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002260 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002261 height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302262 DSSERR("horizontal timing too tight\n");
2263 return -EINVAL;
2264 }
2265
2266 if (in_width > (maxsinglelinewidth * 2)) {
2267 DSSERR("Cannot setup scaling");
2268 DSSERR("width exceeds maximum width possible");
2269 return -EINVAL;
2270 }
2271
2272 if (in_width > maxsinglelinewidth && *five_taps) {
2273 DSSERR("cannot setup scaling with five taps");
2274 return -EINVAL;
2275 }
2276 return 0;
2277}
2278
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002279static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302280 const struct omap_video_timings *mgr_timings,
2281 u16 width, u16 height, u16 out_width, u16 out_height,
2282 enum omap_color_mode color_mode, bool *five_taps,
2283 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302284 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302285{
2286 u16 in_width, in_width_max;
2287 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002288 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302289 const int maxsinglelinewidth =
2290 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302291 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302292
Archit Taneja5d501082012-11-07 11:45:02 +05302293 if (mem_to_mem) {
2294 in_width_max = out_width * maxdownscale;
2295 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302296 in_width_max = dispc_core_clk_rate() /
2297 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302298 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302299
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302300 *decim_x = DIV_ROUND_UP(width, in_width_max);
2301
2302 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2303 if (*decim_x > *x_predecim)
2304 return -EINVAL;
2305
2306 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002307 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302308 } while (*decim_x <= *x_predecim &&
2309 in_width > maxsinglelinewidth && ++*decim_x);
2310
2311 if (in_width > maxsinglelinewidth) {
2312 DSSERR("Cannot scale width exceeds max line width");
2313 return -EINVAL;
2314 }
2315
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002316 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302317 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302318 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002319}
2320
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002321static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302322 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302323 const struct omap_video_timings *mgr_timings,
2324 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302325 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302326 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302327 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302328{
Archit Taneja0373cac2011-09-08 13:25:17 +05302329 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302330 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302331 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302332 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302333
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002334 if (width == out_width && height == out_height)
2335 return 0;
2336
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002337 if (pclk == 0 || mgr_timings->pixelclock == 0) {
2338 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2339 return -EINVAL;
2340 }
2341
Archit Taneja5b54ed32012-09-26 16:55:27 +05302342 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002343 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302344
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002345 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302346 *x_predecim = *y_predecim = 1;
2347 } else {
2348 *x_predecim = max_decim_limit;
2349 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2350 dss_has_feature(FEAT_BURST_2D)) ?
2351 2 : max_decim_limit;
2352 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302353
2354 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2355 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2356 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2357 color_mode == OMAP_DSS_COLOR_CLUT8) {
2358 *x_predecim = 1;
2359 *y_predecim = 1;
2360 *five_taps = false;
2361 return 0;
2362 }
2363
2364 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2365 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2366
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302367 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302368 return -EINVAL;
2369
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302370 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302371 return -EINVAL;
2372
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002373 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302374 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302375 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2376 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302377 if (ret)
2378 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302379
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302380 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2381 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302382
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302383 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302384 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302385 "required core clk rate = %lu Hz, "
2386 "current core clk rate = %lu Hz\n",
2387 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302388 return -EINVAL;
2389 }
2390
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302391 *x_predecim = decim_x;
2392 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302393 return 0;
2394}
2395
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002396int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2397 const struct omap_overlay_info *oi,
2398 const struct omap_video_timings *timings,
2399 int *x_predecim, int *y_predecim)
2400{
2401 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2402 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002403 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002404 u16 in_height = oi->height;
2405 u16 in_width = oi->width;
2406 bool ilace = timings->interlace;
2407 u16 out_width, out_height;
2408 int pos_x = oi->pos_x;
2409 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2410 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2411
2412 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2413 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2414
2415 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002416 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002417
2418 if (ilace) {
2419 if (fieldmode)
2420 in_height /= 2;
2421 out_height /= 2;
2422
2423 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2424 in_height, out_height);
2425 }
2426
2427 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2428 return -EINVAL;
2429
2430 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2431 in_height, out_width, out_height, oi->color_mode,
2432 &five_taps, x_predecim, y_predecim, pos_x,
2433 oi->rotation_type, false);
2434}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002435EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002436
Archit Taneja84a880f2012-09-26 16:57:37 +05302437static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302438 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2439 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2440 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2441 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2442 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302443 bool replication, const struct omap_video_timings *mgr_timings,
2444 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002445{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302446 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002447 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302448 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002449 unsigned offset0, offset1;
2450 s32 row_inc;
2451 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302452 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002453 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302454 u16 in_height = height;
2455 u16 in_width = width;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302456 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302457 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002458 unsigned long pclk = dispc_plane_pclk_rate(plane);
2459 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002460
Tomi Valkeinene5666582014-11-28 14:34:15 +02002461 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002462 return -EINVAL;
2463
Archit Taneja84a880f2012-09-26 16:57:37 +05302464 out_width = out_width == 0 ? width : out_width;
2465 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002466
Archit Taneja84a880f2012-09-26 16:57:37 +05302467 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002468 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002469
2470 if (ilace) {
2471 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302472 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302473 pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302474 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002475
2476 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302477 "out_height %d\n", in_height, pos_y,
2478 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002479 }
2480
Archit Taneja84a880f2012-09-26 16:57:37 +05302481 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302482 return -EINVAL;
2483
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002484 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302485 in_height, out_width, out_height, color_mode,
2486 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302487 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302488 if (r)
2489 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002490
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002491 in_width = in_width / x_predecim;
2492 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302493
Archit Taneja84a880f2012-09-26 16:57:37 +05302494 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2495 color_mode == OMAP_DSS_COLOR_UYVY ||
2496 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302497 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002498
2499 if (ilace && !fieldmode) {
2500 /*
2501 * when downscaling the bottom field may have to start several
2502 * source lines below the top field. Unfortunately ACCUI
2503 * registers will only hold the fractional part of the offset
2504 * so the integer part must be added to the base address of the
2505 * bottom field.
2506 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302507 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002508 field_offset = 0;
2509 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302510 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002511 }
2512
2513 /* Fields are independent but interleaved in memory. */
2514 if (fieldmode)
2515 field_offset = 1;
2516
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002517 offset0 = 0;
2518 offset1 = 0;
2519 row_inc = 0;
2520 pix_inc = 0;
2521
Archit Taneja6be0d732012-11-07 11:45:04 +05302522 if (plane == OMAP_DSS_WB) {
2523 frame_width = out_width;
2524 frame_height = out_height;
2525 } else {
2526 frame_width = in_width;
2527 frame_height = height;
2528 }
2529
Archit Taneja84a880f2012-09-26 16:57:37 +05302530 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302531 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302532 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302533 &offset0, &offset1, &row_inc, &pix_inc,
2534 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302535 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302536 calc_dma_rotation_offset(rotation, mirror, screen_width,
2537 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302538 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302539 &offset0, &offset1, &row_inc, &pix_inc,
2540 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002541 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302542 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302543 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302544 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302545 &offset0, &offset1, &row_inc, &pix_inc,
2546 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002547
2548 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2549 offset0, offset1, row_inc, pix_inc);
2550
Archit Taneja84a880f2012-09-26 16:57:37 +05302551 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002552
Archit Taneja84a880f2012-09-26 16:57:37 +05302553 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302554
Archit Taneja84a880f2012-09-26 16:57:37 +05302555 dispc_ovl_set_ba0(plane, paddr + offset0);
2556 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002557
Archit Taneja84a880f2012-09-26 16:57:37 +05302558 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2559 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2560 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302561 }
2562
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002563 dispc_ovl_set_row_inc(plane, row_inc);
2564 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002565
Archit Taneja84a880f2012-09-26 16:57:37 +05302566 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302567 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002568
Archit Taneja84a880f2012-09-26 16:57:37 +05302569 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002570
Archit Taneja78b687f2012-09-21 14:51:49 +05302571 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002572
Archit Taneja5b54ed32012-09-26 16:55:27 +05302573 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302574 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2575 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302576 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302577 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002578 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002579 }
2580
Archit Tanejac35eeb22013-03-26 19:15:24 +05302581 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2582 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002583
Archit Taneja84a880f2012-09-26 16:57:37 +05302584 dispc_ovl_set_zorder(plane, caps, zorder);
2585 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2586 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002587
Archit Tanejad79db852012-09-22 12:30:17 +05302588 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302589
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002590 return 0;
2591}
2592
Archit Taneja84a880f2012-09-26 16:57:37 +05302593int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302594 bool replication, const struct omap_video_timings *mgr_timings,
2595 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302596{
2597 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002598 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302599 enum omap_channel channel;
2600
2601 channel = dispc_ovl_get_channel_out(plane);
2602
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002603 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2604 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2605 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302606 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2607 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2608
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002609 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302610 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2611 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2612 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302613 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302614
2615 return r;
2616}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002617EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302618
Archit Taneja749feff2012-08-31 12:32:52 +05302619int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302620 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302621{
2622 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302623 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302624 enum omap_plane plane = OMAP_DSS_WB;
2625 const int pos_x = 0, pos_y = 0;
2626 const u8 zorder = 0, global_alpha = 0;
2627 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302628 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302629 int in_width = mgr_timings->x_res;
2630 int in_height = mgr_timings->y_res;
2631 enum omap_overlay_caps caps =
2632 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2633
2634 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2635 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2636 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2637 wi->mirror);
2638
2639 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2640 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2641 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2642 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302643 replication, mgr_timings, mem_to_mem);
2644
2645 switch (wi->color_mode) {
2646 case OMAP_DSS_COLOR_RGB16:
2647 case OMAP_DSS_COLOR_RGB24P:
2648 case OMAP_DSS_COLOR_ARGB16:
2649 case OMAP_DSS_COLOR_RGBA16:
2650 case OMAP_DSS_COLOR_RGB12U:
2651 case OMAP_DSS_COLOR_ARGB16_1555:
2652 case OMAP_DSS_COLOR_XRGB16_1555:
2653 case OMAP_DSS_COLOR_RGBX16:
2654 truncation = true;
2655 break;
2656 default:
2657 truncation = false;
2658 break;
2659 }
2660
2661 /* setup extra DISPC_WB_ATTRIBUTES */
2662 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2663 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2664 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2665 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302666
2667 return r;
2668}
2669
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002670int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002671{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002672 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2673
Archit Taneja9b372c22011-05-06 11:45:49 +05302674 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002675
2676 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002677}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002678EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002679
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002680bool dispc_ovl_enabled(enum omap_plane plane)
2681{
2682 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2683}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002684EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002685
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002686void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002687{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302688 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2689 /* flush posted write */
2690 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002691}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002692EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002693
Tomi Valkeinen65398512012-10-10 11:44:17 +03002694bool dispc_mgr_is_enabled(enum omap_channel channel)
2695{
2696 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2697}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002698EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002699
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302700void dispc_wb_enable(bool enable)
2701{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002702 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302703}
2704
2705bool dispc_wb_is_enabled(void)
2706{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002707 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302708}
2709
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002710static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002711{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002712 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2713 return;
2714
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002715 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002716}
2717
2718void dispc_lcd_enable_signal(bool enable)
2719{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002720 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2721 return;
2722
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002723 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002724}
2725
2726void dispc_pck_free_enable(bool enable)
2727{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002728 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2729 return;
2730
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002731 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002732}
2733
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002734static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002735{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302736 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002737}
2738
2739
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002740static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002741{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302742 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002743}
2744
2745void dispc_set_loadmode(enum omap_dss_load_mode mode)
2746{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002747 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002748}
2749
2750
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002751static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002752{
Sumit Semwal8613b002010-12-02 11:27:09 +00002753 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002754}
2755
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002756static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002757 enum omap_dss_trans_key_type type,
2758 u32 trans_key)
2759{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302760 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002761
Sumit Semwal8613b002010-12-02 11:27:09 +00002762 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002763}
2764
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002765static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002766{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302767 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002768}
Archit Taneja11354dd2011-09-26 11:47:29 +05302769
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002770static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2771 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002772{
Archit Taneja11354dd2011-09-26 11:47:29 +05302773 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002774 return;
2775
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002776 if (ch == OMAP_DSS_CHANNEL_LCD)
2777 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002778 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002779 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002780}
Archit Taneja11354dd2011-09-26 11:47:29 +05302781
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002782void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002783 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002784{
2785 dispc_mgr_set_default_color(channel, info->default_color);
2786 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2787 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2788 dispc_mgr_enable_alpha_fixed_zorder(channel,
2789 info->partial_alpha_enabled);
2790 if (dss_has_feature(FEAT_CPR)) {
2791 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2792 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2793 }
2794}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002795EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002796
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002797static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002798{
2799 int code;
2800
2801 switch (data_lines) {
2802 case 12:
2803 code = 0;
2804 break;
2805 case 16:
2806 code = 1;
2807 break;
2808 case 18:
2809 code = 2;
2810 break;
2811 case 24:
2812 code = 3;
2813 break;
2814 default:
2815 BUG();
2816 return;
2817 }
2818
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302819 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002820}
2821
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002822static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002823{
2824 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302825 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002826
2827 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302828 case DSS_IO_PAD_MODE_RESET:
2829 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002830 gpout1 = 0;
2831 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302832 case DSS_IO_PAD_MODE_RFBI:
2833 gpout0 = 1;
2834 gpout1 = 0;
2835 break;
2836 case DSS_IO_PAD_MODE_BYPASS:
2837 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002838 gpout1 = 1;
2839 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002840 default:
2841 BUG();
2842 return;
2843 }
2844
Archit Taneja569969d2011-08-22 17:41:57 +05302845 l = dispc_read_reg(DISPC_CONTROL);
2846 l = FLD_MOD(l, gpout0, 15, 15);
2847 l = FLD_MOD(l, gpout1, 16, 16);
2848 dispc_write_reg(DISPC_CONTROL, l);
2849}
2850
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002851static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302852{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302853 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002854}
2855
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002856void dispc_mgr_set_lcd_config(enum omap_channel channel,
2857 const struct dss_lcd_mgr_config *config)
2858{
2859 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2860
2861 dispc_mgr_enable_stallmode(channel, config->stallmode);
2862 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2863
2864 dispc_mgr_set_clock_div(channel, &config->clock_info);
2865
2866 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2867
2868 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2869
2870 dispc_mgr_set_lcd_type_tft(channel);
2871}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002872EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002873
Archit Taneja8f366162012-04-16 12:53:44 +05302874static bool _dispc_mgr_size_ok(u16 width, u16 height)
2875{
Archit Taneja33b89922012-11-14 13:50:15 +05302876 return width <= dispc.feat->mgr_width_max &&
2877 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302878}
2879
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002880static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2881 int vsw, int vfp, int vbp)
2882{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302883 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2884 hfp < 1 || hfp > dispc.feat->hp_max ||
2885 hbp < 1 || hbp > dispc.feat->hp_max ||
2886 vsw < 1 || vsw > dispc.feat->sw_max ||
2887 vfp < 0 || vfp > dispc.feat->vp_max ||
2888 vbp < 0 || vbp > dispc.feat->vp_max)
2889 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002890 return true;
2891}
2892
Archit Tanejaca5ca692013-03-26 19:15:22 +05302893static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2894 unsigned long pclk)
2895{
2896 if (dss_mgr_is_lcd(channel))
2897 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
2898 else
2899 return pclk <= dispc.feat->max_tv_pclk ? true : false;
2900}
2901
Archit Taneja8f366162012-04-16 12:53:44 +05302902bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302903 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002904{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002905 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
2906 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05302907
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002908 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
2909 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302910
2911 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03002912 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002913 if (timings->interlace)
2914 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03002915
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002916 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05302917 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002918 timings->vbp))
2919 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302920 }
Archit Taneja8f366162012-04-16 12:53:44 +05302921
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002922 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002923}
2924
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002925static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302926 int hfp, int hbp, int vsw, int vfp, int vbp,
2927 enum omap_dss_signal_level vsync_level,
2928 enum omap_dss_signal_level hsync_level,
2929 enum omap_dss_signal_edge data_pclk_edge,
2930 enum omap_dss_signal_level de_level,
2931 enum omap_dss_signal_edge sync_pclk_edge)
2932
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002933{
Archit Taneja655e2942012-06-21 10:37:43 +05302934 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00002935 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002936
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302937 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2938 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2939 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2940 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2941 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2942 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002943
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002944 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2945 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302946
Tomi Valkeinened351882014-10-02 17:58:49 +00002947 switch (vsync_level) {
2948 case OMAPDSS_SIG_ACTIVE_LOW:
2949 vs = true;
2950 break;
2951 case OMAPDSS_SIG_ACTIVE_HIGH:
2952 vs = false;
2953 break;
2954 default:
2955 BUG();
2956 }
2957
2958 switch (hsync_level) {
2959 case OMAPDSS_SIG_ACTIVE_LOW:
2960 hs = true;
2961 break;
2962 case OMAPDSS_SIG_ACTIVE_HIGH:
2963 hs = false;
2964 break;
2965 default:
2966 BUG();
2967 }
2968
2969 switch (de_level) {
2970 case OMAPDSS_SIG_ACTIVE_LOW:
2971 de = true;
2972 break;
2973 case OMAPDSS_SIG_ACTIVE_HIGH:
2974 de = false;
2975 break;
2976 default:
2977 BUG();
2978 }
2979
Archit Taneja655e2942012-06-21 10:37:43 +05302980 switch (data_pclk_edge) {
2981 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2982 ipc = false;
2983 break;
2984 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2985 ipc = true;
2986 break;
Archit Taneja655e2942012-06-21 10:37:43 +05302987 default:
2988 BUG();
2989 }
2990
Tomi Valkeinen7a163602014-10-02 17:58:48 +00002991 /* always use the 'rf' setting */
2992 onoff = true;
2993
Archit Taneja655e2942012-06-21 10:37:43 +05302994 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05302995 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05302996 rf = false;
2997 break;
2998 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05302999 rf = true;
3000 break;
3001 default:
3002 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003003 }
Archit Taneja655e2942012-06-21 10:37:43 +05303004
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003005 l = FLD_VAL(onoff, 17, 17) |
3006 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003007 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003008 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003009 FLD_VAL(hs, 13, 13) |
3010 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003011
Archit Taneja655e2942012-06-21 10:37:43 +05303012 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003013
3014 if (dispc.syscon_pol) {
3015 const int shifts[] = {
3016 [OMAP_DSS_CHANNEL_LCD] = 0,
3017 [OMAP_DSS_CHANNEL_LCD2] = 1,
3018 [OMAP_DSS_CHANNEL_LCD3] = 2,
3019 };
3020
3021 u32 mask, val;
3022
3023 mask = (1 << 0) | (1 << 3) | (1 << 6);
3024 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3025
3026 mask <<= 16 + shifts[channel];
3027 val <<= 16 + shifts[channel];
3028
3029 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3030 mask, val);
3031 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003032}
3033
3034/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303035void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003036 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003037{
3038 unsigned xtot, ytot;
3039 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303040 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003041
Archit Taneja2aefad42012-05-18 14:36:54 +05303042 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303043
Archit Taneja2aefad42012-05-18 14:36:54 +05303044 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303045 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003046 return;
3047 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303048
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303049 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303050 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303051 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3052 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303053
Archit Taneja2aefad42012-05-18 14:36:54 +05303054 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3055 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303056
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003057 ht = timings->pixelclock / xtot;
3058 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303059
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003060 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303061 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303062 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303063 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3064 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3065 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003066
Archit Tanejac51d9212012-04-16 12:53:43 +05303067 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303068 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303069 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303070 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303071 }
Archit Taneja8f366162012-04-16 12:53:44 +05303072
Archit Taneja2aefad42012-05-18 14:36:54 +05303073 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003074}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003075EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003076
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003077static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003078 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003079{
3080 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003081 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003082
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003083 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003084 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003085
3086 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
3087 channel == OMAP_DSS_CHANNEL_LCD)
3088 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003089}
3090
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003091static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003092 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003093{
3094 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003095 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003096 *lck_div = FLD_GET(l, 23, 16);
3097 *pck_div = FLD_GET(l, 7, 0);
3098}
3099
3100unsigned long dispc_fclk_rate(void)
3101{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003102 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003103 unsigned long r = 0;
3104
Taneja, Archit66534e82011-03-08 05:50:34 -06003105 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303106 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003107 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003108 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303109 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003110 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003111 if (!pll)
3112 pll = dss_pll_find("video0");
3113
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003114 r = pll->cinfo.clkout[0];
Taneja, Archit66534e82011-03-08 05:50:34 -06003115 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303116 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003117 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003118 if (!pll)
3119 pll = dss_pll_find("video1");
3120
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003121 r = pll->cinfo.clkout[0];
Archit Taneja5a8b5722011-05-12 17:26:29 +05303122 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003123 default:
3124 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003125 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003126 }
3127
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003128 return r;
3129}
3130
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003131unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003132{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003133 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003134 int lcd;
3135 unsigned long r;
3136 u32 l;
3137
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003138 if (dss_mgr_is_lcd(channel)) {
3139 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003140
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003141 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003142
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003143 switch (dss_get_lcd_clk_source(channel)) {
3144 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003145 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003146 break;
3147 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003148 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003149 if (!pll)
3150 pll = dss_pll_find("video0");
3151
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003152 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003153 break;
3154 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003155 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003156 if (!pll)
3157 pll = dss_pll_find("video1");
3158
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003159 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003160 break;
3161 default:
3162 BUG();
3163 return 0;
3164 }
3165
3166 return r / lcd;
3167 } else {
3168 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003169 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003170}
3171
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003172unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003173{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003174 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003175
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303176 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303177 int pcd;
3178 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003179
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303180 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003181
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303182 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003183
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303184 r = dispc_mgr_lclk_rate(channel);
3185
3186 return r / pcd;
3187 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003188 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303189 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003190}
3191
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003192void dispc_set_tv_pclk(unsigned long pclk)
3193{
3194 dispc.tv_pclk_rate = pclk;
3195}
3196
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303197unsigned long dispc_core_clk_rate(void)
3198{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003199 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303200}
3201
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303202static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3203{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003204 enum omap_channel channel;
3205
3206 if (plane == OMAP_DSS_WB)
3207 return 0;
3208
3209 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303210
3211 return dispc_mgr_pclk_rate(channel);
3212}
3213
3214static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3215{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003216 enum omap_channel channel;
3217
3218 if (plane == OMAP_DSS_WB)
3219 return 0;
3220
3221 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303222
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003223 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303224}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003225
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303226static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003227{
3228 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303229 enum omap_dss_clk_source lcd_clk_src;
3230
3231 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3232
3233 lcd_clk_src = dss_get_lcd_clk_source(channel);
3234
3235 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3236 dss_get_generic_clk_source_name(lcd_clk_src),
3237 dss_feat_get_clk_source_name(lcd_clk_src));
3238
3239 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3240
3241 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3242 dispc_mgr_lclk_rate(channel), lcd);
3243 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3244 dispc_mgr_pclk_rate(channel), pcd);
3245}
3246
3247void dispc_dump_clocks(struct seq_file *s)
3248{
3249 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003250 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303251 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003252
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003253 if (dispc_runtime_get())
3254 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003255
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003256 seq_printf(s, "- DISPC -\n");
3257
Archit Taneja067a57e2011-03-02 11:57:25 +05303258 seq_printf(s, "dispc fclk source = %s (%s)\n",
3259 dss_get_generic_clk_source_name(dispc_clk_src),
3260 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003261
3262 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003263
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003264 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3265 seq_printf(s, "- DISPC-CORE-CLK -\n");
3266 l = dispc_read_reg(DISPC_DIVISOR);
3267 lcd = FLD_GET(l, 23, 16);
3268
3269 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3270 (dispc_fclk_rate()/lcd), lcd);
3271 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003272
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303273 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003274
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303275 if (dss_has_feature(FEAT_MGR_LCD2))
3276 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3277 if (dss_has_feature(FEAT_MGR_LCD3))
3278 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003279
3280 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003281}
3282
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003283static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003284{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303285 int i, j;
3286 const char *mgr_names[] = {
3287 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3288 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3289 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303290 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303291 };
3292 const char *ovl_names[] = {
3293 [OMAP_DSS_GFX] = "GFX",
3294 [OMAP_DSS_VIDEO1] = "VID1",
3295 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303296 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303297 };
3298 const char **p_names;
3299
Archit Taneja9b372c22011-05-06 11:45:49 +05303300#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003301
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003302 if (dispc_runtime_get())
3303 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003304
Archit Taneja5010be82011-08-05 19:06:00 +05303305 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003306 DUMPREG(DISPC_REVISION);
3307 DUMPREG(DISPC_SYSCONFIG);
3308 DUMPREG(DISPC_SYSSTATUS);
3309 DUMPREG(DISPC_IRQSTATUS);
3310 DUMPREG(DISPC_IRQENABLE);
3311 DUMPREG(DISPC_CONTROL);
3312 DUMPREG(DISPC_CONFIG);
3313 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003314 DUMPREG(DISPC_LINE_STATUS);
3315 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303316 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3317 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003318 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003319 if (dss_has_feature(FEAT_MGR_LCD2)) {
3320 DUMPREG(DISPC_CONTROL2);
3321 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003322 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303323 if (dss_has_feature(FEAT_MGR_LCD3)) {
3324 DUMPREG(DISPC_CONTROL3);
3325 DUMPREG(DISPC_CONFIG3);
3326 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003327 if (dss_has_feature(FEAT_MFLAG))
3328 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003329
Archit Taneja5010be82011-08-05 19:06:00 +05303330#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003331
Archit Taneja5010be82011-08-05 19:06:00 +05303332#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303333#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003334 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303335 dispc_read_reg(DISPC_REG(i, r)))
3336
Archit Taneja4dd2da12011-08-05 19:06:01 +05303337 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303338
Archit Taneja4dd2da12011-08-05 19:06:01 +05303339 /* DISPC channel specific registers */
3340 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3341 DUMPREG(i, DISPC_DEFAULT_COLOR);
3342 DUMPREG(i, DISPC_TRANS_COLOR);
3343 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003344
Archit Taneja4dd2da12011-08-05 19:06:01 +05303345 if (i == OMAP_DSS_CHANNEL_DIGIT)
3346 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303347
Archit Taneja4dd2da12011-08-05 19:06:01 +05303348 DUMPREG(i, DISPC_TIMING_H);
3349 DUMPREG(i, DISPC_TIMING_V);
3350 DUMPREG(i, DISPC_POL_FREQ);
3351 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303352
Archit Taneja4dd2da12011-08-05 19:06:01 +05303353 DUMPREG(i, DISPC_DATA_CYCLE1);
3354 DUMPREG(i, DISPC_DATA_CYCLE2);
3355 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003356
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003357 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303358 DUMPREG(i, DISPC_CPR_COEF_R);
3359 DUMPREG(i, DISPC_CPR_COEF_G);
3360 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003361 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003362 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003363
Archit Taneja4dd2da12011-08-05 19:06:01 +05303364 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003365
Archit Taneja4dd2da12011-08-05 19:06:01 +05303366 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3367 DUMPREG(i, DISPC_OVL_BA0);
3368 DUMPREG(i, DISPC_OVL_BA1);
3369 DUMPREG(i, DISPC_OVL_POSITION);
3370 DUMPREG(i, DISPC_OVL_SIZE);
3371 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3372 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3373 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3374 DUMPREG(i, DISPC_OVL_ROW_INC);
3375 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003376
Archit Taneja4dd2da12011-08-05 19:06:01 +05303377 if (dss_has_feature(FEAT_PRELOAD))
3378 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003379 if (dss_has_feature(FEAT_MFLAG))
3380 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003381
Archit Taneja4dd2da12011-08-05 19:06:01 +05303382 if (i == OMAP_DSS_GFX) {
3383 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3384 DUMPREG(i, DISPC_OVL_TABLE_BA);
3385 continue;
3386 }
3387
3388 DUMPREG(i, DISPC_OVL_FIR);
3389 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3390 DUMPREG(i, DISPC_OVL_ACCU0);
3391 DUMPREG(i, DISPC_OVL_ACCU1);
3392 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3393 DUMPREG(i, DISPC_OVL_BA0_UV);
3394 DUMPREG(i, DISPC_OVL_BA1_UV);
3395 DUMPREG(i, DISPC_OVL_FIR2);
3396 DUMPREG(i, DISPC_OVL_ACCU2_0);
3397 DUMPREG(i, DISPC_OVL_ACCU2_1);
3398 }
3399 if (dss_has_feature(FEAT_ATTR2))
3400 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303401 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003402
Archit Taneja5010be82011-08-05 19:06:00 +05303403#undef DISPC_REG
3404#undef DUMPREG
3405
3406#define DISPC_REG(plane, name, i) name(plane, i)
3407#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303408 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003409 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303410 dispc_read_reg(DISPC_REG(plane, name, i)))
3411
Archit Taneja4dd2da12011-08-05 19:06:01 +05303412 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303413
Archit Taneja4dd2da12011-08-05 19:06:01 +05303414 /* start from OMAP_DSS_VIDEO1 */
3415 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3416 for (j = 0; j < 8; j++)
3417 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303418
Archit Taneja4dd2da12011-08-05 19:06:01 +05303419 for (j = 0; j < 8; j++)
3420 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303421
Archit Taneja4dd2da12011-08-05 19:06:01 +05303422 for (j = 0; j < 5; j++)
3423 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003424
Archit Taneja4dd2da12011-08-05 19:06:01 +05303425 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3426 for (j = 0; j < 8; j++)
3427 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3428 }
Amber Jainab5ca072011-05-19 19:47:53 +05303429
Archit Taneja4dd2da12011-08-05 19:06:01 +05303430 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3431 for (j = 0; j < 8; j++)
3432 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303433
Archit Taneja4dd2da12011-08-05 19:06:01 +05303434 for (j = 0; j < 8; j++)
3435 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303436
Archit Taneja4dd2da12011-08-05 19:06:01 +05303437 for (j = 0; j < 8; j++)
3438 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3439 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003440 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003441
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003442 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303443
3444#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003445#undef DUMPREG
3446}
3447
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003448/* calculate clock rates using dividers in cinfo */
3449int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3450 struct dispc_clock_info *cinfo)
3451{
3452 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3453 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003454 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003455 return -EINVAL;
3456
3457 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3458 cinfo->pck = cinfo->lck / cinfo->pck_div;
3459
3460 return 0;
3461}
3462
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003463bool dispc_div_calc(unsigned long dispc,
3464 unsigned long pck_min, unsigned long pck_max,
3465 dispc_div_calc_func func, void *data)
3466{
3467 int lckd, lckd_start, lckd_stop;
3468 int pckd, pckd_start, pckd_stop;
3469 unsigned long pck, lck;
3470 unsigned long lck_max;
3471 unsigned long pckd_hw_min, pckd_hw_max;
3472 unsigned min_fck_per_pck;
3473 unsigned long fck;
3474
3475#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3476 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3477#else
3478 min_fck_per_pck = 0;
3479#endif
3480
3481 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3482 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3483
3484 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3485
3486 pck_min = pck_min ? pck_min : 1;
3487 pck_max = pck_max ? pck_max : ULONG_MAX;
3488
3489 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3490 lckd_stop = min(dispc / pck_min, 255ul);
3491
3492 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3493 lck = dispc / lckd;
3494
3495 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3496 pckd_stop = min(lck / pck_min, pckd_hw_max);
3497
3498 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3499 pck = lck / pckd;
3500
3501 /*
3502 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3503 * clock, which means we're configuring DISPC fclk here
3504 * also. Thus we need to use the calculated lck. For
3505 * OMAP4+ the DISPC fclk is a separate clock.
3506 */
3507 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3508 fck = dispc_core_clk_rate();
3509 else
3510 fck = lck;
3511
3512 if (fck < pck * min_fck_per_pck)
3513 continue;
3514
3515 if (func(lckd, pckd, lck, pck, data))
3516 return true;
3517 }
3518 }
3519
3520 return false;
3521}
3522
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303523void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003524 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003525{
3526 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3527 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3528
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003529 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003530}
3531
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003532int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003533 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003534{
3535 unsigned long fck;
3536
3537 fck = dispc_fclk_rate();
3538
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003539 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3540 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003541
3542 cinfo->lck = fck / cinfo->lck_div;
3543 cinfo->pck = cinfo->lck / cinfo->pck_div;
3544
3545 return 0;
3546}
3547
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003548u32 dispc_read_irqstatus(void)
3549{
3550 return dispc_read_reg(DISPC_IRQSTATUS);
3551}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003552EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003553
3554void dispc_clear_irqstatus(u32 mask)
3555{
3556 dispc_write_reg(DISPC_IRQSTATUS, mask);
3557}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003558EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003559
3560u32 dispc_read_irqenable(void)
3561{
3562 return dispc_read_reg(DISPC_IRQENABLE);
3563}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003564EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003565
3566void dispc_write_irqenable(u32 mask)
3567{
3568 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3569
3570 /* clear the irqstatus for newly enabled irqs */
3571 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3572
3573 dispc_write_reg(DISPC_IRQENABLE, mask);
3574}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003575EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003576
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003577void dispc_enable_sidle(void)
3578{
3579 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3580}
3581
3582void dispc_disable_sidle(void)
3583{
3584 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3585}
3586
3587static void _omap_dispc_initial_config(void)
3588{
3589 u32 l;
3590
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003591 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3592 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3593 l = dispc_read_reg(DISPC_DIVISOR);
3594 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3595 l = FLD_MOD(l, 1, 0, 0);
3596 l = FLD_MOD(l, 1, 23, 16);
3597 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003598
3599 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003600 }
3601
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003602 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003603 if (dss_has_feature(FEAT_FUNCGATED))
3604 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003605
Archit Taneja6e5264b2012-09-11 12:04:47 +05303606 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003607
3608 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3609
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003610 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003611
3612 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303613
3614 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303615
3616 if (dispc.feat->mstandby_workaround)
3617 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003618}
3619
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303620static const struct dispc_features omap24xx_dispc_feats __initconst = {
3621 .sw_start = 5,
3622 .fp_start = 15,
3623 .bp_start = 27,
3624 .sw_max = 64,
3625 .vp_max = 255,
3626 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303627 .mgr_width_start = 10,
3628 .mgr_height_start = 26,
3629 .mgr_width_max = 2048,
3630 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303631 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303632 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3633 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003634 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003635 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303636 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303637};
3638
3639static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3640 .sw_start = 5,
3641 .fp_start = 15,
3642 .bp_start = 27,
3643 .sw_max = 64,
3644 .vp_max = 255,
3645 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303646 .mgr_width_start = 10,
3647 .mgr_height_start = 26,
3648 .mgr_width_max = 2048,
3649 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303650 .max_lcd_pclk = 173000000,
3651 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303652 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3653 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003654 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003655 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303656 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303657};
3658
3659static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3660 .sw_start = 7,
3661 .fp_start = 19,
3662 .bp_start = 31,
3663 .sw_max = 256,
3664 .vp_max = 4095,
3665 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303666 .mgr_width_start = 10,
3667 .mgr_height_start = 26,
3668 .mgr_width_max = 2048,
3669 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303670 .max_lcd_pclk = 173000000,
3671 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303672 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3673 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003674 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003675 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303676 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303677};
3678
3679static const struct dispc_features omap44xx_dispc_feats __initconst = {
3680 .sw_start = 7,
3681 .fp_start = 19,
3682 .bp_start = 31,
3683 .sw_max = 256,
3684 .vp_max = 4095,
3685 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303686 .mgr_width_start = 10,
3687 .mgr_height_start = 26,
3688 .mgr_width_max = 2048,
3689 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303690 .max_lcd_pclk = 170000000,
3691 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303692 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3693 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003694 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003695 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303696 .set_max_preload = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303697};
3698
Archit Taneja264236f2012-11-14 13:50:16 +05303699static const struct dispc_features omap54xx_dispc_feats __initconst = {
3700 .sw_start = 7,
3701 .fp_start = 19,
3702 .bp_start = 31,
3703 .sw_max = 256,
3704 .vp_max = 4095,
3705 .hp_max = 4096,
3706 .mgr_width_start = 11,
3707 .mgr_height_start = 27,
3708 .mgr_width_max = 4096,
3709 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303710 .max_lcd_pclk = 170000000,
3711 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303712 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3713 .calc_core_clk = calc_core_clk_44xx,
3714 .num_fifos = 5,
3715 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303716 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303717 .set_max_preload = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303718};
3719
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003720static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303721{
3722 const struct dispc_features *src;
3723 struct dispc_features *dst;
3724
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003725 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303726 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003727 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303728 return -ENOMEM;
3729 }
3730
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003731 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003732 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303733 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003734 break;
3735
3736 case OMAPDSS_VER_OMAP34xx_ES1:
3737 src = &omap34xx_rev1_0_dispc_feats;
3738 break;
3739
3740 case OMAPDSS_VER_OMAP34xx_ES3:
3741 case OMAPDSS_VER_OMAP3630:
3742 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05303743 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003744 src = &omap34xx_rev3_0_dispc_feats;
3745 break;
3746
3747 case OMAPDSS_VER_OMAP4430_ES1:
3748 case OMAPDSS_VER_OMAP4430_ES2:
3749 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303750 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003751 break;
3752
3753 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02003754 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05303755 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003756 break;
3757
3758 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303759 return -ENODEV;
3760 }
3761
3762 memcpy(dst, src, sizeof(*dst));
3763 dispc.feat = dst;
3764
3765 return 0;
3766}
3767
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003768static irqreturn_t dispc_irq_handler(int irq, void *arg)
3769{
3770 if (!dispc.is_enabled)
3771 return IRQ_NONE;
3772
3773 return dispc.user_handler(irq, dispc.user_data);
3774}
3775
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003776int dispc_request_irq(irq_handler_t handler, void *dev_id)
3777{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003778 int r;
3779
3780 if (dispc.user_handler != NULL)
3781 return -EBUSY;
3782
3783 dispc.user_handler = handler;
3784 dispc.user_data = dev_id;
3785
3786 /* ensure the dispc_irq_handler sees the values above */
3787 smp_wmb();
3788
3789 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
3790 IRQF_SHARED, "OMAP DISPC", &dispc);
3791 if (r) {
3792 dispc.user_handler = NULL;
3793 dispc.user_data = NULL;
3794 }
3795
3796 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003797}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003798EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003799
3800void dispc_free_irq(void *dev_id)
3801{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003802 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
3803
3804 dispc.user_handler = NULL;
3805 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003806}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003807EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003808
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003809/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003810static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003811{
3812 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003813 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003814 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003815 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003816
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003817 dispc.pdev = pdev;
3818
Tomi Valkeinend49cd152014-11-10 12:23:00 +02003819 spin_lock_init(&dispc.control_lock);
3820
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003821 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303822 if (r)
3823 return r;
3824
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003825 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3826 if (!dispc_mem) {
3827 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003828 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003829 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003830
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003831 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3832 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003833 if (!dispc.base) {
3834 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003835 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003836 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003837
archit tanejaaffe3602011-02-23 08:41:03 +00003838 dispc.irq = platform_get_irq(dispc.pdev, 0);
3839 if (dispc.irq < 0) {
3840 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003841 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003842 }
3843
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003844 if (np && of_property_read_bool(np, "syscon-pol")) {
3845 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
3846 if (IS_ERR(dispc.syscon_pol)) {
3847 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
3848 return PTR_ERR(dispc.syscon_pol);
3849 }
3850
3851 if (of_property_read_u32_index(np, "syscon-pol", 1,
3852 &dispc.syscon_pol_offset)) {
3853 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
3854 return -EINVAL;
3855 }
3856 }
3857
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003858 pm_runtime_enable(&pdev->dev);
3859
3860 r = dispc_runtime_get();
3861 if (r)
3862 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003863
3864 _omap_dispc_initial_config();
3865
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003866 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003867 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003868 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3869
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003870 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003871
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003872 dss_init_overlay_managers();
3873
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003874 dss_debugfs_create_file("dispc", dispc_dump_regs);
3875
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003876 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003877
3878err_runtime_get:
3879 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00003880 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003881}
3882
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003883static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003884{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003885 pm_runtime_disable(&pdev->dev);
3886
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003887 dss_uninit_overlay_managers();
3888
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003889 return 0;
3890}
3891
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003892static int dispc_runtime_suspend(struct device *dev)
3893{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003894 dispc.is_enabled = false;
3895 /* ensure the dispc_irq_handler sees the is_enabled value */
3896 smp_wmb();
3897 /* wait for current handler to finish before turning the DISPC off */
3898 synchronize_irq(dispc.irq);
3899
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003900 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003901
3902 return 0;
3903}
3904
3905static int dispc_runtime_resume(struct device *dev)
3906{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02003907 /*
3908 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
3909 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
3910 * _omap_dispc_initial_config(). We can thus use it to detect if
3911 * we have lost register context.
3912 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003913 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
3914 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02003915
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003916 dispc_restore_context();
3917 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02003918
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003919 dispc.is_enabled = true;
3920 /* ensure the dispc_irq_handler sees the is_enabled value */
3921 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003922
3923 return 0;
3924}
3925
3926static const struct dev_pm_ops dispc_pm_ops = {
3927 .runtime_suspend = dispc_runtime_suspend,
3928 .runtime_resume = dispc_runtime_resume,
3929};
3930
Tomi Valkeinend7977f82013-12-17 11:54:02 +02003931static const struct of_device_id dispc_of_match[] = {
3932 { .compatible = "ti,omap2-dispc", },
3933 { .compatible = "ti,omap3-dispc", },
3934 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03003935 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02003936 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02003937 {},
3938};
3939
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003940static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003941 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003942 .driver = {
3943 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003944 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02003945 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03003946 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003947 },
3948};
3949
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003950int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003951{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02003952 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003953}
3954
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003955void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003956{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02003957 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003958}