blob: 1f4a3275d101794746c22e99b23970a334ae2772 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinen80c39712009-11-12 11:41:42 +020040#include <plat/clock.h>
41
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
44#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053045#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053046#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020047
48/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000049#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020050
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
52 DISPC_IRQ_OCP_ERR | \
53 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
54 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
55 DISPC_IRQ_SYNC_LOST | \
56 DISPC_IRQ_SYNC_LOST_DIGIT)
57
58#define DISPC_MAX_NR_ISRS 8
59
60struct omap_dispc_isr_data {
61 omap_dispc_isr_t isr;
62 void *arg;
63 u32 mask;
64};
65
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030066enum omap_burst_size {
67 BURST_SIZE_X2 = 0,
68 BURST_SIZE_X4 = 1,
69 BURST_SIZE_X8 = 2,
70};
71
Tomi Valkeinen80c39712009-11-12 11:41:42 +020072#define REG_GET(idx, start, end) \
73 FLD_GET(dispc_read_reg(idx), start, end)
74
75#define REG_FLD_MOD(idx, val, start, end) \
76 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
77
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020078struct dispc_irq_stats {
79 unsigned long last_reset;
80 unsigned irq_count;
81 unsigned irqs[32];
82};
83
Tomi Valkeinen80c39712009-11-12 11:41:42 +020084static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000085 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020086 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030087
88 int ctx_loss_cnt;
89
archit tanejaaffe3602011-02-23 08:41:03 +000090 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030091 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020092
Archit Tanejae13a1382011-08-05 19:06:04 +053093 u32 fifo_size[MAX_DSS_OVERLAYS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +020094
95 spinlock_t irq_lock;
96 u32 irq_error_mask;
97 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
98 u32 error_irqs;
99 struct work_struct error_work;
100
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300101 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200102 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200103
104#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
105 spinlock_t irq_stats_lock;
106 struct dispc_irq_stats irq_stats;
107#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108} dispc;
109
Amber Jain0d66cbb2011-05-19 19:47:54 +0530110enum omap_color_component {
111 /* used for all color formats for OMAP3 and earlier
112 * and for RGB and Y color component on OMAP4
113 */
114 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
115 /* used for UV component for
116 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
117 * color formats on OMAP4
118 */
119 DISPC_COLOR_COMPONENT_UV = 1 << 1,
120};
121
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530122enum mgr_reg_fields {
123 DISPC_MGR_FLD_ENABLE,
124 DISPC_MGR_FLD_STNTFT,
125 DISPC_MGR_FLD_GO,
126 DISPC_MGR_FLD_TFTDATALINES,
127 DISPC_MGR_FLD_STALLMODE,
128 DISPC_MGR_FLD_TCKENABLE,
129 DISPC_MGR_FLD_TCKSELECTION,
130 DISPC_MGR_FLD_CPR,
131 DISPC_MGR_FLD_FIFOHANDCHECK,
132 /* used to maintain a count of the above fields */
133 DISPC_MGR_FLD_NUM,
134};
135
136static const struct {
137 const char *name;
138 u32 vsync_irq;
139 u32 framedone_irq;
140 u32 sync_lost_irq;
141 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
142} mgr_desc[] = {
143 [OMAP_DSS_CHANNEL_LCD] = {
144 .name = "LCD",
145 .vsync_irq = DISPC_IRQ_VSYNC,
146 .framedone_irq = DISPC_IRQ_FRAMEDONE,
147 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
148 .reg_desc = {
149 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
150 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
151 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
152 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
153 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
154 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
155 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
156 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
157 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
158 },
159 },
160 [OMAP_DSS_CHANNEL_DIGIT] = {
161 .name = "DIGIT",
162 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
163 .framedone_irq = 0,
164 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
165 .reg_desc = {
166 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
167 [DISPC_MGR_FLD_STNTFT] = { },
168 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
169 [DISPC_MGR_FLD_TFTDATALINES] = { },
170 [DISPC_MGR_FLD_STALLMODE] = { },
171 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
172 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
173 [DISPC_MGR_FLD_CPR] = { },
174 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
175 },
176 },
177 [OMAP_DSS_CHANNEL_LCD2] = {
178 .name = "LCD2",
179 .vsync_irq = DISPC_IRQ_VSYNC2,
180 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
181 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
182 .reg_desc = {
183 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
184 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
185 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
186 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
187 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
188 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
189 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
190 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
191 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
192 },
193 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530194 [OMAP_DSS_CHANNEL_LCD3] = {
195 .name = "LCD3",
196 .vsync_irq = DISPC_IRQ_VSYNC3,
197 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
198 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
199 .reg_desc = {
200 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
201 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
202 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
203 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
204 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
205 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
206 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
207 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
208 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
209 },
210 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530211};
212
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200213static void _omap_dispc_set_irqs(void);
214
Archit Taneja55978cc2011-05-06 11:45:51 +0530215static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200216{
Archit Taneja55978cc2011-05-06 11:45:51 +0530217 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200218}
219
Archit Taneja55978cc2011-05-06 11:45:51 +0530220static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200221{
Archit Taneja55978cc2011-05-06 11:45:51 +0530222 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200223}
224
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530225static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
226{
227 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
228 return REG_GET(rfld.reg, rfld.high, rfld.low);
229}
230
231static void mgr_fld_write(enum omap_channel channel,
232 enum mgr_reg_fields regfld, int val) {
233 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
234 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
235}
236
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200237#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530238 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200239#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530240 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200241
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300242static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200243{
Archit Tanejac6104b82011-08-05 19:06:02 +0530244 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200245
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300246 DSSDBG("dispc_save_context\n");
247
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200248 SR(IRQENABLE);
249 SR(CONTROL);
250 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530252 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
253 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300254 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000255 if (dss_has_feature(FEAT_MGR_LCD2)) {
256 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000257 SR(CONFIG2);
258 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530259 if (dss_has_feature(FEAT_MGR_LCD3)) {
260 SR(CONTROL3);
261 SR(CONFIG3);
262 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200263
Archit Tanejac6104b82011-08-05 19:06:02 +0530264 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
265 SR(DEFAULT_COLOR(i));
266 SR(TRANS_COLOR(i));
267 SR(SIZE_MGR(i));
268 if (i == OMAP_DSS_CHANNEL_DIGIT)
269 continue;
270 SR(TIMING_H(i));
271 SR(TIMING_V(i));
272 SR(POL_FREQ(i));
273 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200274
Archit Tanejac6104b82011-08-05 19:06:02 +0530275 SR(DATA_CYCLE1(i));
276 SR(DATA_CYCLE2(i));
277 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200278
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300279 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530280 SR(CPR_COEF_R(i));
281 SR(CPR_COEF_G(i));
282 SR(CPR_COEF_B(i));
283 }
284 }
285
286 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
287 SR(OVL_BA0(i));
288 SR(OVL_BA1(i));
289 SR(OVL_POSITION(i));
290 SR(OVL_SIZE(i));
291 SR(OVL_ATTRIBUTES(i));
292 SR(OVL_FIFO_THRESHOLD(i));
293 SR(OVL_ROW_INC(i));
294 SR(OVL_PIXEL_INC(i));
295 if (dss_has_feature(FEAT_PRELOAD))
296 SR(OVL_PRELOAD(i));
297 if (i == OMAP_DSS_GFX) {
298 SR(OVL_WINDOW_SKIP(i));
299 SR(OVL_TABLE_BA(i));
300 continue;
301 }
302 SR(OVL_FIR(i));
303 SR(OVL_PICTURE_SIZE(i));
304 SR(OVL_ACCU0(i));
305 SR(OVL_ACCU1(i));
306
307 for (j = 0; j < 8; j++)
308 SR(OVL_FIR_COEF_H(i, j));
309
310 for (j = 0; j < 8; j++)
311 SR(OVL_FIR_COEF_HV(i, j));
312
313 for (j = 0; j < 5; j++)
314 SR(OVL_CONV_COEF(i, j));
315
316 if (dss_has_feature(FEAT_FIR_COEF_V)) {
317 for (j = 0; j < 8; j++)
318 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300319 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000320
Archit Tanejac6104b82011-08-05 19:06:02 +0530321 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
322 SR(OVL_BA0_UV(i));
323 SR(OVL_BA1_UV(i));
324 SR(OVL_FIR2(i));
325 SR(OVL_ACCU2_0(i));
326 SR(OVL_ACCU2_1(i));
327
328 for (j = 0; j < 8; j++)
329 SR(OVL_FIR_COEF_H2(i, j));
330
331 for (j = 0; j < 8; j++)
332 SR(OVL_FIR_COEF_HV2(i, j));
333
334 for (j = 0; j < 8; j++)
335 SR(OVL_FIR_COEF_V2(i, j));
336 }
337 if (dss_has_feature(FEAT_ATTR2))
338 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000339 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200340
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600341 if (dss_has_feature(FEAT_CORE_CLK_DIV))
342 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300343
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200344 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300345 dispc.ctx_valid = true;
346
347 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200348}
349
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300350static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200351{
Archit Tanejac6104b82011-08-05 19:06:02 +0530352 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300353
354 DSSDBG("dispc_restore_context\n");
355
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300356 if (!dispc.ctx_valid)
357 return;
358
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200359 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300360
361 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
362 return;
363
364 DSSDBG("ctx_loss_count: saved %d, current %d\n",
365 dispc.ctx_loss_cnt, ctx);
366
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200367 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200368 /*RR(CONTROL);*/
369 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200370 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530371 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
372 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300373 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530374 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000375 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530376 if (dss_has_feature(FEAT_MGR_LCD3))
377 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200378
Archit Tanejac6104b82011-08-05 19:06:02 +0530379 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
380 RR(DEFAULT_COLOR(i));
381 RR(TRANS_COLOR(i));
382 RR(SIZE_MGR(i));
383 if (i == OMAP_DSS_CHANNEL_DIGIT)
384 continue;
385 RR(TIMING_H(i));
386 RR(TIMING_V(i));
387 RR(POL_FREQ(i));
388 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530389
Archit Tanejac6104b82011-08-05 19:06:02 +0530390 RR(DATA_CYCLE1(i));
391 RR(DATA_CYCLE2(i));
392 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000393
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300394 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530395 RR(CPR_COEF_R(i));
396 RR(CPR_COEF_G(i));
397 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300398 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000399 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200400
Archit Tanejac6104b82011-08-05 19:06:02 +0530401 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
402 RR(OVL_BA0(i));
403 RR(OVL_BA1(i));
404 RR(OVL_POSITION(i));
405 RR(OVL_SIZE(i));
406 RR(OVL_ATTRIBUTES(i));
407 RR(OVL_FIFO_THRESHOLD(i));
408 RR(OVL_ROW_INC(i));
409 RR(OVL_PIXEL_INC(i));
410 if (dss_has_feature(FEAT_PRELOAD))
411 RR(OVL_PRELOAD(i));
412 if (i == OMAP_DSS_GFX) {
413 RR(OVL_WINDOW_SKIP(i));
414 RR(OVL_TABLE_BA(i));
415 continue;
416 }
417 RR(OVL_FIR(i));
418 RR(OVL_PICTURE_SIZE(i));
419 RR(OVL_ACCU0(i));
420 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200421
Archit Tanejac6104b82011-08-05 19:06:02 +0530422 for (j = 0; j < 8; j++)
423 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200424
Archit Tanejac6104b82011-08-05 19:06:02 +0530425 for (j = 0; j < 8; j++)
426 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200427
Archit Tanejac6104b82011-08-05 19:06:02 +0530428 for (j = 0; j < 5; j++)
429 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200430
Archit Tanejac6104b82011-08-05 19:06:02 +0530431 if (dss_has_feature(FEAT_FIR_COEF_V)) {
432 for (j = 0; j < 8; j++)
433 RR(OVL_FIR_COEF_V(i, j));
434 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200435
Archit Tanejac6104b82011-08-05 19:06:02 +0530436 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
437 RR(OVL_BA0_UV(i));
438 RR(OVL_BA1_UV(i));
439 RR(OVL_FIR2(i));
440 RR(OVL_ACCU2_0(i));
441 RR(OVL_ACCU2_1(i));
442
443 for (j = 0; j < 8; j++)
444 RR(OVL_FIR_COEF_H2(i, j));
445
446 for (j = 0; j < 8; j++)
447 RR(OVL_FIR_COEF_HV2(i, j));
448
449 for (j = 0; j < 8; j++)
450 RR(OVL_FIR_COEF_V2(i, j));
451 }
452 if (dss_has_feature(FEAT_ATTR2))
453 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300454 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200455
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600456 if (dss_has_feature(FEAT_CORE_CLK_DIV))
457 RR(DIVISOR);
458
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200459 /* enable last, because LCD & DIGIT enable are here */
460 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000461 if (dss_has_feature(FEAT_MGR_LCD2))
462 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530463 if (dss_has_feature(FEAT_MGR_LCD3))
464 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200465 /* clear spurious SYNC_LOST_DIGIT interrupts */
466 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
467
468 /*
469 * enable last so IRQs won't trigger before
470 * the context is fully restored
471 */
472 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300473
474 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200475}
476
477#undef SR
478#undef RR
479
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300480int dispc_runtime_get(void)
481{
482 int r;
483
484 DSSDBG("dispc_runtime_get\n");
485
486 r = pm_runtime_get_sync(&dispc.pdev->dev);
487 WARN_ON(r < 0);
488 return r < 0 ? r : 0;
489}
490
491void dispc_runtime_put(void)
492{
493 int r;
494
495 DSSDBG("dispc_runtime_put\n");
496
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200497 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300498 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300499}
500
Archit Tanejadac57a02011-09-08 12:30:19 +0530501static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
502{
503 if (channel == OMAP_DSS_CHANNEL_LCD ||
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530504 channel == OMAP_DSS_CHANNEL_LCD2 ||
505 channel == OMAP_DSS_CHANNEL_LCD3)
Archit Tanejadac57a02011-09-08 12:30:19 +0530506 return true;
507 else
508 return false;
509}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300510
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200511u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
512{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530513 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200514}
515
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200516u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
517{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530518 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200519}
520
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300521bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200522{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530523 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200524}
525
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300526void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200527{
Sumit Semwal2a205f32010-12-02 11:27:12 +0000528 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200529
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200530 /* if the channel is not enabled, we don't need GO */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530531 enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000532
533 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300534 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200535
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530536 go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000537
538 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200539 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300540 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200541 }
542
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530543 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200544
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530545 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200546}
547
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300548static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200549{
Archit Taneja9b372c22011-05-06 11:45:49 +0530550 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200551}
552
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300553static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200554{
Archit Taneja9b372c22011-05-06 11:45:49 +0530555 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200556}
557
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300558static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200559{
Archit Taneja9b372c22011-05-06 11:45:49 +0530560 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200561}
562
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300563static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530564{
565 BUG_ON(plane == OMAP_DSS_GFX);
566
567 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
568}
569
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300570static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
571 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530572{
573 BUG_ON(plane == OMAP_DSS_GFX);
574
575 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
576}
577
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300578static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530579{
580 BUG_ON(plane == OMAP_DSS_GFX);
581
582 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
583}
584
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530585static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
586 int fir_vinc, int five_taps,
587 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200588{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530589 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200590 int i;
591
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530592 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
593 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200594
595 for (i = 0; i < 8; i++) {
596 u32 h, hv;
597
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530598 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
599 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
600 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
601 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
602 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
603 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
604 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
605 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606
Amber Jain0d66cbb2011-05-19 19:47:54 +0530607 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300608 dispc_ovl_write_firh_reg(plane, i, h);
609 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530610 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300611 dispc_ovl_write_firh2_reg(plane, i, h);
612 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530613 }
614
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200615 }
616
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200617 if (five_taps) {
618 for (i = 0; i < 8; i++) {
619 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530620 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
621 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530622 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300623 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530624 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300625 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200626 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200627 }
628}
629
630static void _dispc_setup_color_conv_coef(void)
631{
Archit Tanejaac01c292011-08-05 19:06:03 +0530632 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200633 const struct color_conv_coef {
634 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
635 int full_range;
636 } ctbl_bt601_5 = {
637 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
638 };
639
640 const struct color_conv_coef *ct;
641
642#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
643
644 ct = &ctbl_bt601_5;
645
Archit Tanejaac01c292011-08-05 19:06:03 +0530646 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
647 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
648 CVAL(ct->rcr, ct->ry));
649 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
650 CVAL(ct->gy, ct->rcb));
651 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
652 CVAL(ct->gcb, ct->gcr));
653 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
654 CVAL(ct->bcr, ct->by));
655 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
656 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200657
Archit Tanejaac01c292011-08-05 19:06:03 +0530658 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
659 11, 11);
660 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200661
662#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200663}
664
665
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300666static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200667{
Archit Taneja9b372c22011-05-06 11:45:49 +0530668 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200669}
670
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300671static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200672{
Archit Taneja9b372c22011-05-06 11:45:49 +0530673 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200674}
675
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300676static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530677{
678 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
679}
680
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300681static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530682{
683 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
684}
685
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300686static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200687{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200688 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530689
690 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200691}
692
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300693static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200694{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200695 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530696
697 if (plane == OMAP_DSS_GFX)
698 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
699 else
700 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200701}
702
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300703static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200704{
705 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200706
707 BUG_ON(plane == OMAP_DSS_GFX);
708
709 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530710
711 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200712}
713
Archit Taneja54128702011-09-08 11:29:17 +0530714static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
715{
716 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
717
718 if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
719 return;
720
721 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
722}
723
724static void dispc_ovl_enable_zorder_planes(void)
725{
726 int i;
727
728 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
729 return;
730
731 for (i = 0; i < dss_feat_get_num_ovls(); i++)
732 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
733}
734
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300735static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100736{
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300737 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100738
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300739 if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100740 return;
741
Archit Taneja9b372c22011-05-06 11:45:49 +0530742 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100743}
744
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300745static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200746{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530747 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300748 int shift;
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300749 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300750
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300751 if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100752 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530753
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300754 shift = shifts[plane];
755 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200756}
757
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300758static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200759{
Archit Taneja9b372c22011-05-06 11:45:49 +0530760 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200761}
762
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300763static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200764{
Archit Taneja9b372c22011-05-06 11:45:49 +0530765 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200766}
767
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300768static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200769 enum omap_color_mode color_mode)
770{
771 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530772 if (plane != OMAP_DSS_GFX) {
773 switch (color_mode) {
774 case OMAP_DSS_COLOR_NV12:
775 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530776 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530777 m = 0x1; break;
778 case OMAP_DSS_COLOR_RGBA16:
779 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530780 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530781 m = 0x4; break;
782 case OMAP_DSS_COLOR_ARGB16:
783 m = 0x5; break;
784 case OMAP_DSS_COLOR_RGB16:
785 m = 0x6; break;
786 case OMAP_DSS_COLOR_ARGB16_1555:
787 m = 0x7; break;
788 case OMAP_DSS_COLOR_RGB24U:
789 m = 0x8; break;
790 case OMAP_DSS_COLOR_RGB24P:
791 m = 0x9; break;
792 case OMAP_DSS_COLOR_YUV2:
793 m = 0xa; break;
794 case OMAP_DSS_COLOR_UYVY:
795 m = 0xb; break;
796 case OMAP_DSS_COLOR_ARGB32:
797 m = 0xc; break;
798 case OMAP_DSS_COLOR_RGBA32:
799 m = 0xd; break;
800 case OMAP_DSS_COLOR_RGBX32:
801 m = 0xe; break;
802 case OMAP_DSS_COLOR_XRGB16_1555:
803 m = 0xf; break;
804 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300805 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530806 }
807 } else {
808 switch (color_mode) {
809 case OMAP_DSS_COLOR_CLUT1:
810 m = 0x0; break;
811 case OMAP_DSS_COLOR_CLUT2:
812 m = 0x1; break;
813 case OMAP_DSS_COLOR_CLUT4:
814 m = 0x2; break;
815 case OMAP_DSS_COLOR_CLUT8:
816 m = 0x3; break;
817 case OMAP_DSS_COLOR_RGB12U:
818 m = 0x4; break;
819 case OMAP_DSS_COLOR_ARGB16:
820 m = 0x5; break;
821 case OMAP_DSS_COLOR_RGB16:
822 m = 0x6; break;
823 case OMAP_DSS_COLOR_ARGB16_1555:
824 m = 0x7; break;
825 case OMAP_DSS_COLOR_RGB24U:
826 m = 0x8; break;
827 case OMAP_DSS_COLOR_RGB24P:
828 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530829 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530830 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530831 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530832 m = 0xb; break;
833 case OMAP_DSS_COLOR_ARGB32:
834 m = 0xc; break;
835 case OMAP_DSS_COLOR_RGBA32:
836 m = 0xd; break;
837 case OMAP_DSS_COLOR_RGBX32:
838 m = 0xe; break;
839 case OMAP_DSS_COLOR_XRGB16_1555:
840 m = 0xf; break;
841 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300842 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530843 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200844 }
845
Archit Taneja9b372c22011-05-06 11:45:49 +0530846 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200847}
848
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530849static void dispc_ovl_configure_burst_type(enum omap_plane plane,
850 enum omap_dss_rotation_type rotation_type)
851{
852 if (dss_has_feature(FEAT_BURST_2D) == 0)
853 return;
854
855 if (rotation_type == OMAP_DSS_ROT_TILER)
856 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
857 else
858 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
859}
860
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300861void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200862{
863 int shift;
864 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000865 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200866
867 switch (plane) {
868 case OMAP_DSS_GFX:
869 shift = 8;
870 break;
871 case OMAP_DSS_VIDEO1:
872 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530873 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200874 shift = 16;
875 break;
876 default:
877 BUG();
878 return;
879 }
880
Archit Taneja9b372c22011-05-06 11:45:49 +0530881 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000882 if (dss_has_feature(FEAT_MGR_LCD2)) {
883 switch (channel) {
884 case OMAP_DSS_CHANNEL_LCD:
885 chan = 0;
886 chan2 = 0;
887 break;
888 case OMAP_DSS_CHANNEL_DIGIT:
889 chan = 1;
890 chan2 = 0;
891 break;
892 case OMAP_DSS_CHANNEL_LCD2:
893 chan = 0;
894 chan2 = 1;
895 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530896 case OMAP_DSS_CHANNEL_LCD3:
897 if (dss_has_feature(FEAT_MGR_LCD3)) {
898 chan = 0;
899 chan2 = 2;
900 } else {
901 BUG();
902 return;
903 }
904 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000905 default:
906 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300907 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000908 }
909
910 val = FLD_MOD(val, chan, shift, shift);
911 val = FLD_MOD(val, chan2, 31, 30);
912 } else {
913 val = FLD_MOD(val, channel, shift, shift);
914 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530915 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200916}
917
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200918static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
919{
920 int shift;
921 u32 val;
922 enum omap_channel channel;
923
924 switch (plane) {
925 case OMAP_DSS_GFX:
926 shift = 8;
927 break;
928 case OMAP_DSS_VIDEO1:
929 case OMAP_DSS_VIDEO2:
930 case OMAP_DSS_VIDEO3:
931 shift = 16;
932 break;
933 default:
934 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300935 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200936 }
937
938 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
939
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530940 if (dss_has_feature(FEAT_MGR_LCD3)) {
941 if (FLD_GET(val, 31, 30) == 0)
942 channel = FLD_GET(val, shift, shift);
943 else if (FLD_GET(val, 31, 30) == 1)
944 channel = OMAP_DSS_CHANNEL_LCD2;
945 else
946 channel = OMAP_DSS_CHANNEL_LCD3;
947 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200948 if (FLD_GET(val, 31, 30) == 0)
949 channel = FLD_GET(val, shift, shift);
950 else
951 channel = OMAP_DSS_CHANNEL_LCD2;
952 } else {
953 channel = FLD_GET(val, shift, shift);
954 }
955
956 return channel;
957}
958
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300959static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200960 enum omap_burst_size burst_size)
961{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530962 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200963 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200964
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300965 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300966 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200967}
968
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300969static void dispc_configure_burst_sizes(void)
970{
971 int i;
972 const int burst_size = BURST_SIZE_X8;
973
974 /* Configure burst size always to maximum size */
975 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300976 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300977}
978
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200979static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300980{
981 unsigned unit = dss_feat_get_burst_size_unit();
982 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
983 return unit * 8;
984}
985
Mythri P Kd3862612011-03-11 18:02:49 +0530986void dispc_enable_gamma_table(bool enable)
987{
988 /*
989 * This is partially implemented to support only disabling of
990 * the gamma table.
991 */
992 if (enable) {
993 DSSWARN("Gamma table enabling for TV not yet supported");
994 return;
995 }
996
997 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
998}
999
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001000static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001001{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301002 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001003 return;
1004
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301005 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001006}
1007
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001008static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001009 struct omap_dss_cpr_coefs *coefs)
1010{
1011 u32 coef_r, coef_g, coef_b;
1012
Archit Tanejadac57a02011-09-08 12:30:19 +05301013 if (!dispc_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001014 return;
1015
1016 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1017 FLD_VAL(coefs->rb, 9, 0);
1018 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1019 FLD_VAL(coefs->gb, 9, 0);
1020 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1021 FLD_VAL(coefs->bb, 9, 0);
1022
1023 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1024 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1025 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1026}
1027
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001028static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001029{
1030 u32 val;
1031
1032 BUG_ON(plane == OMAP_DSS_GFX);
1033
Archit Taneja9b372c22011-05-06 11:45:49 +05301034 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001035 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301036 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001037}
1038
Archit Tanejac3d925292011-09-14 11:52:54 +05301039static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001040{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301041 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001042 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001043
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001044 shift = shifts[plane];
1045 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001046}
1047
Archit Taneja8f366162012-04-16 12:53:44 +05301048static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301049 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001050{
1051 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301052
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001053 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301054 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001055}
1056
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001057static void dispc_read_plane_fifo_sizes(void)
1058{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001059 u32 size;
1060 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301061 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001062 u32 unit;
1063
1064 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001065
Archit Tanejaa0acb552010-09-15 19:20:00 +05301066 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001067
Archit Tanejae13a1382011-08-05 19:06:04 +05301068 for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001069 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
1070 size *= unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001071 dispc.fifo_size[plane] = size;
1072 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001073}
1074
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001075static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001076{
1077 return dispc.fifo_size[plane];
1078}
1079
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001080void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001081{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301082 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001083 u32 unit;
1084
1085 unit = dss_feat_get_buffer_size_unit();
1086
1087 WARN_ON(low % unit != 0);
1088 WARN_ON(high % unit != 0);
1089
1090 low /= unit;
1091 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301092
Archit Taneja9b372c22011-05-06 11:45:49 +05301093 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1094 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1095
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001096 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001097 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301098 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001099 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301100 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001101 hi_start, hi_end) * unit,
1102 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001103
Archit Taneja9b372c22011-05-06 11:45:49 +05301104 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301105 FLD_VAL(high, hi_start, hi_end) |
1106 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001107}
1108
1109void dispc_enable_fifomerge(bool enable)
1110{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001111 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1112 WARN_ON(enable);
1113 return;
1114 }
1115
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001116 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1117 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001118}
1119
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001120void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001121 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1122 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001123{
1124 /*
1125 * All sizes are in bytes. Both the buffer and burst are made of
1126 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1127 */
1128
1129 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001130 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1131 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001132
1133 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001134 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001135
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001136 if (use_fifomerge) {
1137 total_fifo_size = 0;
1138 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1139 total_fifo_size += dispc_ovl_get_fifo_size(i);
1140 } else {
1141 total_fifo_size = ovl_fifo_size;
1142 }
1143
1144 /*
1145 * We use the same low threshold for both fifomerge and non-fifomerge
1146 * cases, but for fifomerge we calculate the high threshold using the
1147 * combined fifo size
1148 */
1149
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001150 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001151 *fifo_low = ovl_fifo_size - burst_size * 2;
1152 *fifo_high = total_fifo_size - burst_size;
1153 } else {
1154 *fifo_low = ovl_fifo_size - burst_size;
1155 *fifo_high = total_fifo_size - buf_unit;
1156 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001157}
1158
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001159static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301160 int hinc, int vinc,
1161 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001162{
1163 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001164
Amber Jain0d66cbb2011-05-19 19:47:54 +05301165 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1166 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301167
Amber Jain0d66cbb2011-05-19 19:47:54 +05301168 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1169 &hinc_start, &hinc_end);
1170 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1171 &vinc_start, &vinc_end);
1172 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1173 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301174
Amber Jain0d66cbb2011-05-19 19:47:54 +05301175 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1176 } else {
1177 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1178 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1179 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001180}
1181
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001182static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001183{
1184 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301185 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001186
Archit Taneja87a74842011-03-02 11:19:50 +05301187 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1188 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1189
1190 val = FLD_VAL(vaccu, vert_start, vert_end) |
1191 FLD_VAL(haccu, hor_start, hor_end);
1192
Archit Taneja9b372c22011-05-06 11:45:49 +05301193 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001194}
1195
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001196static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001197{
1198 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301199 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001200
Archit Taneja87a74842011-03-02 11:19:50 +05301201 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1202 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1203
1204 val = FLD_VAL(vaccu, vert_start, vert_end) |
1205 FLD_VAL(haccu, hor_start, hor_end);
1206
Archit Taneja9b372c22011-05-06 11:45:49 +05301207 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208}
1209
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001210static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1211 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301212{
1213 u32 val;
1214
1215 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1216 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1217}
1218
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001219static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1220 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301221{
1222 u32 val;
1223
1224 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1225 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1226}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001227
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001228static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001229 u16 orig_width, u16 orig_height,
1230 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301231 bool five_taps, u8 rotation,
1232 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001233{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301234 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001235
Amber Jained14a3c2011-05-19 19:47:51 +05301236 fir_hinc = 1024 * orig_width / out_width;
1237 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001238
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301239 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1240 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001241 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301242}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001243
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301244static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1245 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1246 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1247{
1248 int h_accu2_0, h_accu2_1;
1249 int v_accu2_0, v_accu2_1;
1250 int chroma_hinc, chroma_vinc;
1251 int idx;
1252
1253 struct accu {
1254 s8 h0_m, h0_n;
1255 s8 h1_m, h1_n;
1256 s8 v0_m, v0_n;
1257 s8 v1_m, v1_n;
1258 };
1259
1260 const struct accu *accu_table;
1261 const struct accu *accu_val;
1262
1263 static const struct accu accu_nv12[4] = {
1264 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1265 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1266 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1267 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1268 };
1269
1270 static const struct accu accu_nv12_ilace[4] = {
1271 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1272 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1273 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1274 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1275 };
1276
1277 static const struct accu accu_yuv[4] = {
1278 { 0, 1, 0, 1, 0, 1, 0, 1 },
1279 { 0, 1, 0, 1, 0, 1, 0, 1 },
1280 { -1, 1, 0, 1, 0, 1, 0, 1 },
1281 { 0, 1, 0, 1, -1, 1, 0, 1 },
1282 };
1283
1284 switch (rotation) {
1285 case OMAP_DSS_ROT_0:
1286 idx = 0;
1287 break;
1288 case OMAP_DSS_ROT_90:
1289 idx = 1;
1290 break;
1291 case OMAP_DSS_ROT_180:
1292 idx = 2;
1293 break;
1294 case OMAP_DSS_ROT_270:
1295 idx = 3;
1296 break;
1297 default:
1298 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001299 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301300 }
1301
1302 switch (color_mode) {
1303 case OMAP_DSS_COLOR_NV12:
1304 if (ilace)
1305 accu_table = accu_nv12_ilace;
1306 else
1307 accu_table = accu_nv12;
1308 break;
1309 case OMAP_DSS_COLOR_YUV2:
1310 case OMAP_DSS_COLOR_UYVY:
1311 accu_table = accu_yuv;
1312 break;
1313 default:
1314 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001315 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301316 }
1317
1318 accu_val = &accu_table[idx];
1319
1320 chroma_hinc = 1024 * orig_width / out_width;
1321 chroma_vinc = 1024 * orig_height / out_height;
1322
1323 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1324 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1325 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1326 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1327
1328 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1329 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1330}
1331
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001332static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301333 u16 orig_width, u16 orig_height,
1334 u16 out_width, u16 out_height,
1335 bool ilace, bool five_taps,
1336 bool fieldmode, enum omap_color_mode color_mode,
1337 u8 rotation)
1338{
1339 int accu0 = 0;
1340 int accu1 = 0;
1341 u32 l;
1342
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001343 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301344 out_width, out_height, five_taps,
1345 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301346 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001347
Archit Taneja87a74842011-03-02 11:19:50 +05301348 /* RESIZEENABLE and VERTICALTAPS */
1349 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301350 l |= (orig_width != out_width) ? (1 << 5) : 0;
1351 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001352 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301353
1354 /* VRESIZECONF and HRESIZECONF */
1355 if (dss_has_feature(FEAT_RESIZECONF)) {
1356 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301357 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1358 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301359 }
1360
1361 /* LINEBUFFERSPLIT */
1362 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1363 l &= ~(0x1 << 22);
1364 l |= five_taps ? (1 << 22) : 0;
1365 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001366
Archit Taneja9b372c22011-05-06 11:45:49 +05301367 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001368
1369 /*
1370 * field 0 = even field = bottom field
1371 * field 1 = odd field = top field
1372 */
1373 if (ilace && !fieldmode) {
1374 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301375 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001376 if (accu0 >= 1024/2) {
1377 accu1 = 1024/2;
1378 accu0 -= accu1;
1379 }
1380 }
1381
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001382 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1383 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001384}
1385
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001386static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301387 u16 orig_width, u16 orig_height,
1388 u16 out_width, u16 out_height,
1389 bool ilace, bool five_taps,
1390 bool fieldmode, enum omap_color_mode color_mode,
1391 u8 rotation)
1392{
1393 int scale_x = out_width != orig_width;
1394 int scale_y = out_height != orig_height;
1395
1396 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1397 return;
1398 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1399 color_mode != OMAP_DSS_COLOR_UYVY &&
1400 color_mode != OMAP_DSS_COLOR_NV12)) {
1401 /* reset chroma resampling for RGB formats */
1402 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1403 return;
1404 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001405
1406 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1407 out_height, ilace, color_mode, rotation);
1408
Amber Jain0d66cbb2011-05-19 19:47:54 +05301409 switch (color_mode) {
1410 case OMAP_DSS_COLOR_NV12:
1411 /* UV is subsampled by 2 vertically*/
1412 orig_height >>= 1;
1413 /* UV is subsampled by 2 horz.*/
1414 orig_width >>= 1;
1415 break;
1416 case OMAP_DSS_COLOR_YUV2:
1417 case OMAP_DSS_COLOR_UYVY:
1418 /*For YUV422 with 90/270 rotation,
1419 *we don't upsample chroma
1420 */
1421 if (rotation == OMAP_DSS_ROT_0 ||
1422 rotation == OMAP_DSS_ROT_180)
1423 /* UV is subsampled by 2 hrz*/
1424 orig_width >>= 1;
1425 /* must use FIR for YUV422 if rotated */
1426 if (rotation != OMAP_DSS_ROT_0)
1427 scale_x = scale_y = true;
1428 break;
1429 default:
1430 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001431 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301432 }
1433
1434 if (out_width != orig_width)
1435 scale_x = true;
1436 if (out_height != orig_height)
1437 scale_y = true;
1438
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001439 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301440 out_width, out_height, five_taps,
1441 rotation, DISPC_COLOR_COMPONENT_UV);
1442
1443 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1444 (scale_x || scale_y) ? 1 : 0, 8, 8);
1445 /* set H scaling */
1446 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1447 /* set V scaling */
1448 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301449}
1450
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001451static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301452 u16 orig_width, u16 orig_height,
1453 u16 out_width, u16 out_height,
1454 bool ilace, bool five_taps,
1455 bool fieldmode, enum omap_color_mode color_mode,
1456 u8 rotation)
1457{
1458 BUG_ON(plane == OMAP_DSS_GFX);
1459
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001460 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301461 orig_width, orig_height,
1462 out_width, out_height,
1463 ilace, five_taps,
1464 fieldmode, color_mode,
1465 rotation);
1466
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001467 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301468 orig_width, orig_height,
1469 out_width, out_height,
1470 ilace, five_taps,
1471 fieldmode, color_mode,
1472 rotation);
1473}
1474
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001475static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001476 bool mirroring, enum omap_color_mode color_mode)
1477{
Archit Taneja87a74842011-03-02 11:19:50 +05301478 bool row_repeat = false;
1479 int vidrot = 0;
1480
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001481 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1482 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001483
1484 if (mirroring) {
1485 switch (rotation) {
1486 case OMAP_DSS_ROT_0:
1487 vidrot = 2;
1488 break;
1489 case OMAP_DSS_ROT_90:
1490 vidrot = 1;
1491 break;
1492 case OMAP_DSS_ROT_180:
1493 vidrot = 0;
1494 break;
1495 case OMAP_DSS_ROT_270:
1496 vidrot = 3;
1497 break;
1498 }
1499 } else {
1500 switch (rotation) {
1501 case OMAP_DSS_ROT_0:
1502 vidrot = 0;
1503 break;
1504 case OMAP_DSS_ROT_90:
1505 vidrot = 1;
1506 break;
1507 case OMAP_DSS_ROT_180:
1508 vidrot = 2;
1509 break;
1510 case OMAP_DSS_ROT_270:
1511 vidrot = 3;
1512 break;
1513 }
1514 }
1515
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001516 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301517 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001518 else
Archit Taneja87a74842011-03-02 11:19:50 +05301519 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001520 }
Archit Taneja87a74842011-03-02 11:19:50 +05301521
Archit Taneja9b372c22011-05-06 11:45:49 +05301522 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301523 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301524 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1525 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001526}
1527
1528static int color_mode_to_bpp(enum omap_color_mode color_mode)
1529{
1530 switch (color_mode) {
1531 case OMAP_DSS_COLOR_CLUT1:
1532 return 1;
1533 case OMAP_DSS_COLOR_CLUT2:
1534 return 2;
1535 case OMAP_DSS_COLOR_CLUT4:
1536 return 4;
1537 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301538 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001539 return 8;
1540 case OMAP_DSS_COLOR_RGB12U:
1541 case OMAP_DSS_COLOR_RGB16:
1542 case OMAP_DSS_COLOR_ARGB16:
1543 case OMAP_DSS_COLOR_YUV2:
1544 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301545 case OMAP_DSS_COLOR_RGBA16:
1546 case OMAP_DSS_COLOR_RGBX16:
1547 case OMAP_DSS_COLOR_ARGB16_1555:
1548 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001549 return 16;
1550 case OMAP_DSS_COLOR_RGB24P:
1551 return 24;
1552 case OMAP_DSS_COLOR_RGB24U:
1553 case OMAP_DSS_COLOR_ARGB32:
1554 case OMAP_DSS_COLOR_RGBA32:
1555 case OMAP_DSS_COLOR_RGBX32:
1556 return 32;
1557 default:
1558 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001559 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001560 }
1561}
1562
1563static s32 pixinc(int pixels, u8 ps)
1564{
1565 if (pixels == 1)
1566 return 1;
1567 else if (pixels > 1)
1568 return 1 + (pixels - 1) * ps;
1569 else if (pixels < 0)
1570 return 1 - (-pixels + 1) * ps;
1571 else
1572 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001573 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001574}
1575
1576static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1577 u16 screen_width,
1578 u16 width, u16 height,
1579 enum omap_color_mode color_mode, bool fieldmode,
1580 unsigned int field_offset,
1581 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301582 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001583{
1584 u8 ps;
1585
1586 /* FIXME CLUT formats */
1587 switch (color_mode) {
1588 case OMAP_DSS_COLOR_CLUT1:
1589 case OMAP_DSS_COLOR_CLUT2:
1590 case OMAP_DSS_COLOR_CLUT4:
1591 case OMAP_DSS_COLOR_CLUT8:
1592 BUG();
1593 return;
1594 case OMAP_DSS_COLOR_YUV2:
1595 case OMAP_DSS_COLOR_UYVY:
1596 ps = 4;
1597 break;
1598 default:
1599 ps = color_mode_to_bpp(color_mode) / 8;
1600 break;
1601 }
1602
1603 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1604 width, height);
1605
1606 /*
1607 * field 0 = even field = bottom field
1608 * field 1 = odd field = top field
1609 */
1610 switch (rotation + mirror * 4) {
1611 case OMAP_DSS_ROT_0:
1612 case OMAP_DSS_ROT_180:
1613 /*
1614 * If the pixel format is YUV or UYVY divide the width
1615 * of the image by 2 for 0 and 180 degree rotation.
1616 */
1617 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1618 color_mode == OMAP_DSS_COLOR_UYVY)
1619 width = width >> 1;
1620 case OMAP_DSS_ROT_90:
1621 case OMAP_DSS_ROT_270:
1622 *offset1 = 0;
1623 if (field_offset)
1624 *offset0 = field_offset * screen_width * ps;
1625 else
1626 *offset0 = 0;
1627
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301628 *row_inc = pixinc(1 +
1629 (y_predecim * screen_width - x_predecim * width) +
1630 (fieldmode ? screen_width : 0), ps);
1631 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001632 break;
1633
1634 case OMAP_DSS_ROT_0 + 4:
1635 case OMAP_DSS_ROT_180 + 4:
1636 /* If the pixel format is YUV or UYVY divide the width
1637 * of the image by 2 for 0 degree and 180 degree
1638 */
1639 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1640 color_mode == OMAP_DSS_COLOR_UYVY)
1641 width = width >> 1;
1642 case OMAP_DSS_ROT_90 + 4:
1643 case OMAP_DSS_ROT_270 + 4:
1644 *offset1 = 0;
1645 if (field_offset)
1646 *offset0 = field_offset * screen_width * ps;
1647 else
1648 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301649 *row_inc = pixinc(1 -
1650 (y_predecim * screen_width + x_predecim * width) -
1651 (fieldmode ? screen_width : 0), ps);
1652 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001653 break;
1654
1655 default:
1656 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001657 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001658 }
1659}
1660
1661static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1662 u16 screen_width,
1663 u16 width, u16 height,
1664 enum omap_color_mode color_mode, bool fieldmode,
1665 unsigned int field_offset,
1666 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301667 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001668{
1669 u8 ps;
1670 u16 fbw, fbh;
1671
1672 /* FIXME CLUT formats */
1673 switch (color_mode) {
1674 case OMAP_DSS_COLOR_CLUT1:
1675 case OMAP_DSS_COLOR_CLUT2:
1676 case OMAP_DSS_COLOR_CLUT4:
1677 case OMAP_DSS_COLOR_CLUT8:
1678 BUG();
1679 return;
1680 default:
1681 ps = color_mode_to_bpp(color_mode) / 8;
1682 break;
1683 }
1684
1685 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1686 width, height);
1687
1688 /* width & height are overlay sizes, convert to fb sizes */
1689
1690 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1691 fbw = width;
1692 fbh = height;
1693 } else {
1694 fbw = height;
1695 fbh = width;
1696 }
1697
1698 /*
1699 * field 0 = even field = bottom field
1700 * field 1 = odd field = top field
1701 */
1702 switch (rotation + mirror * 4) {
1703 case OMAP_DSS_ROT_0:
1704 *offset1 = 0;
1705 if (field_offset)
1706 *offset0 = *offset1 + field_offset * screen_width * ps;
1707 else
1708 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301709 *row_inc = pixinc(1 +
1710 (y_predecim * screen_width - fbw * x_predecim) +
1711 (fieldmode ? screen_width : 0), ps);
1712 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1713 color_mode == OMAP_DSS_COLOR_UYVY)
1714 *pix_inc = pixinc(x_predecim, 2 * ps);
1715 else
1716 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001717 break;
1718 case OMAP_DSS_ROT_90:
1719 *offset1 = screen_width * (fbh - 1) * ps;
1720 if (field_offset)
1721 *offset0 = *offset1 + field_offset * ps;
1722 else
1723 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301724 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1725 y_predecim + (fieldmode ? 1 : 0), ps);
1726 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001727 break;
1728 case OMAP_DSS_ROT_180:
1729 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1730 if (field_offset)
1731 *offset0 = *offset1 - field_offset * screen_width * ps;
1732 else
1733 *offset0 = *offset1;
1734 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301735 (y_predecim * screen_width - fbw * x_predecim) -
1736 (fieldmode ? screen_width : 0), ps);
1737 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1738 color_mode == OMAP_DSS_COLOR_UYVY)
1739 *pix_inc = pixinc(-x_predecim, 2 * ps);
1740 else
1741 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001742 break;
1743 case OMAP_DSS_ROT_270:
1744 *offset1 = (fbw - 1) * ps;
1745 if (field_offset)
1746 *offset0 = *offset1 - field_offset * ps;
1747 else
1748 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301749 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1750 y_predecim - (fieldmode ? 1 : 0), ps);
1751 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001752 break;
1753
1754 /* mirroring */
1755 case OMAP_DSS_ROT_0 + 4:
1756 *offset1 = (fbw - 1) * ps;
1757 if (field_offset)
1758 *offset0 = *offset1 + field_offset * screen_width * ps;
1759 else
1760 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301761 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001762 (fieldmode ? screen_width : 0),
1763 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301764 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1765 color_mode == OMAP_DSS_COLOR_UYVY)
1766 *pix_inc = pixinc(-x_predecim, 2 * ps);
1767 else
1768 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001769 break;
1770
1771 case OMAP_DSS_ROT_90 + 4:
1772 *offset1 = 0;
1773 if (field_offset)
1774 *offset0 = *offset1 + field_offset * ps;
1775 else
1776 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301777 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1778 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001779 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301780 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001781 break;
1782
1783 case OMAP_DSS_ROT_180 + 4:
1784 *offset1 = screen_width * (fbh - 1) * ps;
1785 if (field_offset)
1786 *offset0 = *offset1 - field_offset * screen_width * ps;
1787 else
1788 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301789 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001790 (fieldmode ? screen_width : 0),
1791 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301792 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1793 color_mode == OMAP_DSS_COLOR_UYVY)
1794 *pix_inc = pixinc(x_predecim, 2 * ps);
1795 else
1796 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001797 break;
1798
1799 case OMAP_DSS_ROT_270 + 4:
1800 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1801 if (field_offset)
1802 *offset0 = *offset1 - field_offset * ps;
1803 else
1804 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301805 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1806 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001807 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301808 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001809 break;
1810
1811 default:
1812 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001813 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001814 }
1815}
1816
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301817static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1818 enum omap_color_mode color_mode, bool fieldmode,
1819 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1820 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1821{
1822 u8 ps;
1823
1824 switch (color_mode) {
1825 case OMAP_DSS_COLOR_CLUT1:
1826 case OMAP_DSS_COLOR_CLUT2:
1827 case OMAP_DSS_COLOR_CLUT4:
1828 case OMAP_DSS_COLOR_CLUT8:
1829 BUG();
1830 return;
1831 default:
1832 ps = color_mode_to_bpp(color_mode) / 8;
1833 break;
1834 }
1835
1836 DSSDBG("scrw %d, width %d\n", screen_width, width);
1837
1838 /*
1839 * field 0 = even field = bottom field
1840 * field 1 = odd field = top field
1841 */
1842 *offset1 = 0;
1843 if (field_offset)
1844 *offset0 = *offset1 + field_offset * screen_width * ps;
1845 else
1846 *offset0 = *offset1;
1847 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1848 (fieldmode ? screen_width : 0), ps);
1849 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1850 color_mode == OMAP_DSS_COLOR_UYVY)
1851 *pix_inc = pixinc(x_predecim, 2 * ps);
1852 else
1853 *pix_inc = pixinc(x_predecim, ps);
1854}
1855
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301856/*
1857 * This function is used to avoid synclosts in OMAP3, because of some
1858 * undocumented horizontal position and timing related limitations.
1859 */
Archit Taneja81ab95b2012-05-08 15:53:20 +05301860static int check_horiz_timing_omap3(enum omap_channel channel,
1861 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301862 u16 width, u16 height, u16 out_width, u16 out_height)
1863{
1864 int DS = DIV_ROUND_UP(height, out_height);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301865 unsigned long nonactive, lclk, pclk;
1866 static const u8 limits[3] = { 8, 10, 20 };
1867 u64 val, blank;
1868 int i;
1869
Archit Taneja81ab95b2012-05-08 15:53:20 +05301870 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301871 pclk = dispc_mgr_pclk_rate(channel);
1872 if (dispc_mgr_is_lcd(channel))
1873 lclk = dispc_mgr_lclk_rate(channel);
1874 else
1875 lclk = dispc_fclk_rate();
1876
1877 i = 0;
1878 if (out_height < height)
1879 i++;
1880 if (out_width < width)
1881 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05301882 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301883 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1884 if (blank <= limits[i])
1885 return -EINVAL;
1886
1887 /*
1888 * Pixel data should be prepared before visible display point starts.
1889 * So, atleast DS-2 lines must have already been fetched by DISPC
1890 * during nonactive - pos_x period.
1891 */
1892 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
1893 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
1894 val, max(0, DS - 2) * width);
1895 if (val < max(0, DS - 2) * width)
1896 return -EINVAL;
1897
1898 /*
1899 * All lines need to be refilled during the nonactive period of which
1900 * only one line can be loaded during the active period. So, atleast
1901 * DS - 1 lines should be loaded during nonactive period.
1902 */
1903 val = div_u64((u64)nonactive * lclk, pclk);
1904 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
1905 val, max(0, DS - 1) * width);
1906 if (val < max(0, DS - 1) * width)
1907 return -EINVAL;
1908
1909 return 0;
1910}
1911
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301912static unsigned long calc_core_clk_five_taps(enum omap_channel channel,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301913 const struct omap_video_timings *mgr_timings, u16 width,
1914 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001915 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001916{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301917 u32 core_clk = 0;
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001918 u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001919
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301920 if (height <= out_height && width <= out_width)
1921 return (unsigned long) pclk;
1922
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001923 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05301924 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001925
1926 tmp = pclk * height * out_width;
1927 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301928 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001929
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001930 if (height > 2 * out_height) {
1931 if (ppl == out_width)
1932 return 0;
1933
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001934 tmp = pclk * (height - 2 * out_height) * out_width;
1935 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301936 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001937 }
1938 }
1939
1940 if (width > out_width) {
1941 tmp = pclk * width;
1942 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301943 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001944
1945 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301946 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001947 }
1948
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301949 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001950}
1951
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301952static unsigned long calc_core_clk(enum omap_channel channel, u16 width,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001953 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001954{
1955 unsigned int hf, vf;
Archit Taneja79ee89c2012-01-30 10:54:17 +05301956 unsigned long pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001957
1958 /*
1959 * FIXME how to determine the 'A' factor
1960 * for the no downscaling case ?
1961 */
1962
1963 if (width > 3 * out_width)
1964 hf = 4;
1965 else if (width > 2 * out_width)
1966 hf = 3;
1967 else if (width > out_width)
1968 hf = 2;
1969 else
1970 hf = 1;
1971
1972 if (height > out_height)
1973 vf = 2;
1974 else
1975 vf = 1;
1976
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301977 if (cpu_is_omap24xx()) {
1978 if (vf > 1 && hf > 1)
Archit Taneja79ee89c2012-01-30 10:54:17 +05301979 return pclk * 4;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301980 else
Archit Taneja79ee89c2012-01-30 10:54:17 +05301981 return pclk * 2;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301982 } else if (cpu_is_omap34xx()) {
Archit Taneja79ee89c2012-01-30 10:54:17 +05301983 return pclk * vf * hf;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301984 } else {
Archit Taneja79ee89c2012-01-30 10:54:17 +05301985 if (hf > 1)
1986 return DIV_ROUND_UP(pclk, out_width) * width;
1987 else
1988 return pclk;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301989 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001990}
1991
Archit Taneja79ad75f2011-09-08 13:15:11 +05301992static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301993 enum omap_channel channel,
1994 const struct omap_video_timings *mgr_timings,
1995 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301996 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301997 int *x_predecim, int *y_predecim, u16 pos_x)
Archit Taneja79ad75f2011-09-08 13:15:11 +05301998{
1999 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Archit Taneja0373cac2011-09-08 13:25:17 +05302000 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302001 const int maxsinglelinewidth =
2002 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302003 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302004 unsigned long core_clk = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302005 int decim_x, decim_y, error, min_factor;
2006 u16 in_width, in_height, in_width_max = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302007
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002008 if (width == out_width && height == out_height)
2009 return 0;
2010
2011 if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2012 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302013
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302014 *x_predecim = max_decim_limit;
2015 *y_predecim = max_decim_limit;
2016
2017 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2018 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2019 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2020 color_mode == OMAP_DSS_COLOR_CLUT8) {
2021 *x_predecim = 1;
2022 *y_predecim = 1;
2023 *five_taps = false;
2024 return 0;
2025 }
2026
2027 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2028 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2029
2030 min_factor = min(decim_x, decim_y);
2031
2032 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302033 return -EINVAL;
2034
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302035 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302036 return -EINVAL;
2037
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302038 if (cpu_is_omap24xx()) {
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302039 *five_taps = false;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302040
2041 do {
2042 in_height = DIV_ROUND_UP(height, decim_y);
2043 in_width = DIV_ROUND_UP(width, decim_x);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302044 core_clk = calc_core_clk(channel, in_width, in_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302045 out_width, out_height);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302046 error = (in_width > maxsinglelinewidth || !core_clk ||
2047 core_clk > dispc_core_clk_rate());
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302048 if (error) {
2049 if (decim_x == decim_y) {
2050 decim_x = min_factor;
2051 decim_y++;
2052 } else {
2053 swap(decim_x, decim_y);
2054 if (decim_x < decim_y)
2055 decim_x++;
2056 }
2057 }
2058 } while (decim_x <= *x_predecim && decim_y <= *y_predecim &&
2059 error);
2060
2061 if (in_width > maxsinglelinewidth) {
2062 DSSERR("Cannot scale max input width exceeded");
2063 return -EINVAL;
2064 }
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302065 } else if (cpu_is_omap34xx()) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302066
2067 do {
2068 in_height = DIV_ROUND_UP(height, decim_y);
2069 in_width = DIV_ROUND_UP(width, decim_x);
Archit Taneja81ab95b2012-05-08 15:53:20 +05302070 core_clk = calc_core_clk_five_taps(channel, mgr_timings,
2071 in_width, in_height, out_width, out_height,
2072 color_mode);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302073
Archit Taneja81ab95b2012-05-08 15:53:20 +05302074 error = check_horiz_timing_omap3(channel, mgr_timings,
2075 pos_x, in_width, in_height, out_width,
2076 out_height);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302077
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302078 if (in_width > maxsinglelinewidth)
2079 if (in_height > out_height &&
2080 in_height < out_height * 2)
2081 *five_taps = false;
2082 if (!*five_taps)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302083 core_clk = calc_core_clk(channel, in_width,
2084 in_height, out_width, out_height);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302085 error = (error || in_width > maxsinglelinewidth * 2 ||
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302086 (in_width > maxsinglelinewidth && *five_taps) ||
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302087 !core_clk || core_clk > dispc_core_clk_rate());
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302088 if (error) {
2089 if (decim_x == decim_y) {
2090 decim_x = min_factor;
2091 decim_y++;
2092 } else {
2093 swap(decim_x, decim_y);
2094 if (decim_x < decim_y)
2095 decim_x++;
2096 }
2097 }
2098 } while (decim_x <= *x_predecim && decim_y <= *y_predecim
2099 && error);
2100
Archit Taneja81ab95b2012-05-08 15:53:20 +05302101 if (check_horiz_timing_omap3(channel, mgr_timings, pos_x, width,
2102 height, out_width, out_height)){
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302103 DSSERR("horizontal timing too tight\n");
2104 return -EINVAL;
2105 }
2106
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302107 if (in_width > (maxsinglelinewidth * 2)) {
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302108 DSSERR("Cannot setup scaling");
2109 DSSERR("width exceeds maximum width possible");
2110 return -EINVAL;
2111 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302112
2113 if (in_width > maxsinglelinewidth && *five_taps) {
2114 DSSERR("cannot setup scaling with five taps");
2115 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302116 }
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302117 } else {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302118 int decim_x_min = decim_x;
2119 in_height = DIV_ROUND_UP(height, decim_y);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302120 in_width_max = dispc_core_clk_rate() /
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302121 DIV_ROUND_UP(dispc_mgr_pclk_rate(channel),
2122 out_width);
2123 decim_x = DIV_ROUND_UP(width, in_width_max);
2124
2125 decim_x = decim_x > decim_x_min ? decim_x : decim_x_min;
2126 if (decim_x > *x_predecim)
2127 return -EINVAL;
2128
2129 do {
2130 in_width = DIV_ROUND_UP(width, decim_x);
2131 } while (decim_x <= *x_predecim &&
2132 in_width > maxsinglelinewidth && decim_x++);
2133
2134 if (in_width > maxsinglelinewidth) {
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302135 DSSERR("Cannot scale width exceeds max line width");
2136 return -EINVAL;
2137 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302138
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302139 core_clk = calc_core_clk(channel, in_width, in_height,
2140 out_width, out_height);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302141 }
2142
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302143 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2144 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302145
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302146 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302147 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302148 "required core clk rate = %lu Hz, "
2149 "current core clk rate = %lu Hz\n",
2150 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302151 return -EINVAL;
2152 }
2153
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302154 *x_predecim = decim_x;
2155 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302156 return 0;
2157}
2158
Archit Tanejaa4273b72011-09-14 11:10:10 +05302159int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302160 bool ilace, bool replication,
2161 const struct omap_video_timings *mgr_timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002162{
Archit Taneja79ad75f2011-09-08 13:15:11 +05302163 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302164 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002165 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302166 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002167 unsigned offset0, offset1;
2168 s32 row_inc;
2169 s32 pix_inc;
Archit Tanejaa4273b72011-09-14 11:10:10 +05302170 u16 frame_height = oi->height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002171 unsigned int field_offset = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302172 u16 in_height = oi->height;
2173 u16 in_width = oi->width;
2174 u16 out_width, out_height;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002175 enum omap_channel channel;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302176 int x_predecim = 1, y_predecim = 1;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002177
2178 channel = dispc_ovl_get_channel_out(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002179
Archit Tanejaa4273b72011-09-14 11:10:10 +05302180 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02002181 "%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n",
2182 plane, oi->paddr, oi->p_uv_addr,
Archit Tanejac3d925292011-09-14 11:52:54 +05302183 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2184 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02002185 oi->mirror, ilace, channel, replication);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002186
Archit Tanejaa4273b72011-09-14 11:10:10 +05302187 if (oi->paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002188 return -EINVAL;
2189
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302190 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2191 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002192
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302193 if (ilace && oi->height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002194 fieldmode = 1;
2195
2196 if (ilace) {
2197 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302198 in_height /= 2;
Archit Tanejaa4273b72011-09-14 11:10:10 +05302199 oi->pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302200 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002201
2202 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2203 "out_height %d\n",
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302204 in_height, oi->pos_y, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002205 }
2206
Archit Tanejaa4273b72011-09-14 11:10:10 +05302207 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302208 return -EINVAL;
2209
Archit Taneja81ab95b2012-05-08 15:53:20 +05302210 r = dispc_ovl_calc_scaling(plane, channel, mgr_timings, in_width,
2211 in_height, out_width, out_height, oi->color_mode,
2212 &five_taps, &x_predecim, &y_predecim, oi->pos_x);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302213 if (r)
2214 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002215
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302216 in_width = DIV_ROUND_UP(in_width, x_predecim);
2217 in_height = DIV_ROUND_UP(in_height, y_predecim);
2218
Archit Taneja79ad75f2011-09-08 13:15:11 +05302219 if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
2220 oi->color_mode == OMAP_DSS_COLOR_UYVY ||
2221 oi->color_mode == OMAP_DSS_COLOR_NV12)
2222 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002223
2224 if (ilace && !fieldmode) {
2225 /*
2226 * when downscaling the bottom field may have to start several
2227 * source lines below the top field. Unfortunately ACCUI
2228 * registers will only hold the fractional part of the offset
2229 * so the integer part must be added to the base address of the
2230 * bottom field.
2231 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302232 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002233 field_offset = 0;
2234 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302235 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002236 }
2237
2238 /* Fields are independent but interleaved in memory. */
2239 if (fieldmode)
2240 field_offset = 1;
2241
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002242 offset0 = 0;
2243 offset1 = 0;
2244 row_inc = 0;
2245 pix_inc = 0;
2246
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302247 if (oi->rotation_type == OMAP_DSS_ROT_TILER)
2248 calc_tiler_rotation_offset(oi->screen_width, in_width,
2249 oi->color_mode, fieldmode, field_offset,
2250 &offset0, &offset1, &row_inc, &pix_inc,
2251 x_predecim, y_predecim);
2252 else if (oi->rotation_type == OMAP_DSS_ROT_DMA)
Archit Tanejaa4273b72011-09-14 11:10:10 +05302253 calc_dma_rotation_offset(oi->rotation, oi->mirror,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302254 oi->screen_width, in_width, frame_height,
Archit Tanejaa4273b72011-09-14 11:10:10 +05302255 oi->color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302256 &offset0, &offset1, &row_inc, &pix_inc,
2257 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002258 else
Archit Tanejaa4273b72011-09-14 11:10:10 +05302259 calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302260 oi->screen_width, in_width, frame_height,
Archit Tanejaa4273b72011-09-14 11:10:10 +05302261 oi->color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302262 &offset0, &offset1, &row_inc, &pix_inc,
2263 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002264
2265 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2266 offset0, offset1, row_inc, pix_inc);
2267
Archit Tanejaa4273b72011-09-14 11:10:10 +05302268 dispc_ovl_set_color_mode(plane, oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002269
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302270 dispc_ovl_configure_burst_type(plane, oi->rotation_type);
2271
Archit Tanejaa4273b72011-09-14 11:10:10 +05302272 dispc_ovl_set_ba0(plane, oi->paddr + offset0);
2273 dispc_ovl_set_ba1(plane, oi->paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002274
Archit Tanejaa4273b72011-09-14 11:10:10 +05302275 if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
2276 dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
2277 dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302278 }
2279
2280
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002281 dispc_ovl_set_row_inc(plane, row_inc);
2282 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002283
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302284 DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, in_width,
2285 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002286
Archit Tanejaa4273b72011-09-14 11:10:10 +05302287 dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002288
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302289 dispc_ovl_set_pic_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002290
Archit Taneja79ad75f2011-09-08 13:15:11 +05302291 if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302292 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2293 out_height, ilace, five_taps, fieldmode,
Archit Tanejaa4273b72011-09-14 11:10:10 +05302294 oi->color_mode, oi->rotation);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302295 dispc_ovl_set_vid_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002296 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002297 }
2298
Archit Tanejaa4273b72011-09-14 11:10:10 +05302299 dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
2300 oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002301
Archit Taneja54128702011-09-08 11:29:17 +05302302 dispc_ovl_set_zorder(plane, oi->zorder);
Archit Tanejaa4273b72011-09-14 11:10:10 +05302303 dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
2304 dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002305
Archit Tanejac3d925292011-09-14 11:52:54 +05302306 dispc_ovl_enable_replication(plane, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302307
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002308 return 0;
2309}
2310
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002311int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002312{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002313 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2314
Archit Taneja9b372c22011-05-06 11:45:49 +05302315 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002316
2317 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002318}
2319
2320static void dispc_disable_isr(void *data, u32 mask)
2321{
2322 struct completion *compl = data;
2323 complete(compl);
2324}
2325
Sumit Semwal2a205f32010-12-02 11:27:12 +00002326static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002327{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302328 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2329 /* flush posted write */
2330 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002331}
2332
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002333static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002334{
2335 struct completion frame_done_completion;
2336 bool is_on;
2337 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002338 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002339
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002340 /* When we disable LCD output, we need to wait until frame is done.
2341 * Otherwise the DSS is still working, and turning off the clocks
2342 * prevents DSS from going to OFF mode */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302343 is_on = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002344
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302345 irq = mgr_desc[channel].framedone_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002346
2347 if (!enable && is_on) {
2348 init_completion(&frame_done_completion);
2349
2350 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002351 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002352
2353 if (r)
2354 DSSERR("failed to register FRAMEDONE isr\n");
2355 }
2356
Sumit Semwal2a205f32010-12-02 11:27:12 +00002357 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002358
2359 if (!enable && is_on) {
2360 if (!wait_for_completion_timeout(&frame_done_completion,
2361 msecs_to_jiffies(100)))
2362 DSSERR("timeout waiting for FRAME DONE\n");
2363
2364 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002365 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002366
2367 if (r)
2368 DSSERR("failed to unregister FRAMEDONE isr\n");
2369 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002370}
2371
2372static void _enable_digit_out(bool enable)
2373{
2374 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002375 /* flush posted write */
2376 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002377}
2378
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002379static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002380{
2381 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002382 enum dss_hdmi_venc_clk_source_select src;
2383 int r, i;
2384 u32 irq_mask;
2385 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002386
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002387 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002388 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002389
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002390 src = dss_get_hdmi_venc_clk_source();
2391
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002392 if (enable) {
2393 unsigned long flags;
2394 /* When we enable digit output, we'll get an extra digit
2395 * sync lost interrupt, that we need to ignore */
2396 spin_lock_irqsave(&dispc.irq_lock, flags);
2397 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2398 _omap_dispc_set_irqs();
2399 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2400 }
2401
2402 /* When we disable digit output, we need to wait until fields are done.
2403 * Otherwise the DSS is still working, and turning off the clocks
2404 * prevents DSS from going to OFF mode. And when enabling, we need to
2405 * wait for the extra sync losts */
2406 init_completion(&frame_done_completion);
2407
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002408 if (src == DSS_HDMI_M_PCLK && enable == false) {
2409 irq_mask = DISPC_IRQ_FRAMEDONETV;
2410 num_irqs = 1;
2411 } else {
2412 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2413 /* XXX I understand from TRM that we should only wait for the
2414 * current field to complete. But it seems we have to wait for
2415 * both fields */
2416 num_irqs = 2;
2417 }
2418
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002419 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002420 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002421 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002422 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002423
2424 _enable_digit_out(enable);
2425
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002426 for (i = 0; i < num_irqs; ++i) {
2427 if (!wait_for_completion_timeout(&frame_done_completion,
2428 msecs_to_jiffies(100)))
2429 DSSERR("timeout waiting for digit out to %s\n",
2430 enable ? "start" : "stop");
2431 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002432
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002433 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2434 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002435 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002436 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002437
2438 if (enable) {
2439 unsigned long flags;
2440 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002441 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002442 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2443 _omap_dispc_set_irqs();
2444 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2445 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002446}
2447
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002448bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002449{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302450 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002451}
2452
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002453void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002454{
Archit Tanejadac57a02011-09-08 12:30:19 +05302455 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002456 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002457 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002458 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002459 else
2460 BUG();
2461}
2462
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002463void dispc_lcd_enable_signal_polarity(bool act_high)
2464{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002465 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2466 return;
2467
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002468 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002469}
2470
2471void dispc_lcd_enable_signal(bool enable)
2472{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002473 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2474 return;
2475
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002476 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002477}
2478
2479void dispc_pck_free_enable(bool enable)
2480{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002481 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2482 return;
2483
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002484 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002485}
2486
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002487void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002488{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302489 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002490}
2491
2492
Archit Tanejad21f43b2012-06-21 09:45:11 +05302493void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002494{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302495 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002496}
2497
2498void dispc_set_loadmode(enum omap_dss_load_mode mode)
2499{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002500 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002501}
2502
2503
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002504static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002505{
Sumit Semwal8613b002010-12-02 11:27:09 +00002506 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002507}
2508
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002509static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002510 enum omap_dss_trans_key_type type,
2511 u32 trans_key)
2512{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302513 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002514
Sumit Semwal8613b002010-12-02 11:27:09 +00002515 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002516}
2517
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002518static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002519{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302520 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002521}
Archit Taneja11354dd2011-09-26 11:47:29 +05302522
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002523static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2524 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002525{
Archit Taneja11354dd2011-09-26 11:47:29 +05302526 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002527 return;
2528
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002529 if (ch == OMAP_DSS_CHANNEL_LCD)
2530 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002531 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002532 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002533}
Archit Taneja11354dd2011-09-26 11:47:29 +05302534
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002535void dispc_mgr_setup(enum omap_channel channel,
2536 struct omap_overlay_manager_info *info)
2537{
2538 dispc_mgr_set_default_color(channel, info->default_color);
2539 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2540 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2541 dispc_mgr_enable_alpha_fixed_zorder(channel,
2542 info->partial_alpha_enabled);
2543 if (dss_has_feature(FEAT_CPR)) {
2544 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2545 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2546 }
2547}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002548
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002549void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002550{
2551 int code;
2552
2553 switch (data_lines) {
2554 case 12:
2555 code = 0;
2556 break;
2557 case 16:
2558 code = 1;
2559 break;
2560 case 18:
2561 code = 2;
2562 break;
2563 case 24:
2564 code = 3;
2565 break;
2566 default:
2567 BUG();
2568 return;
2569 }
2570
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302571 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002572}
2573
Archit Taneja569969d2011-08-22 17:41:57 +05302574void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002575{
2576 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302577 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002578
2579 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302580 case DSS_IO_PAD_MODE_RESET:
2581 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002582 gpout1 = 0;
2583 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302584 case DSS_IO_PAD_MODE_RFBI:
2585 gpout0 = 1;
2586 gpout1 = 0;
2587 break;
2588 case DSS_IO_PAD_MODE_BYPASS:
2589 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002590 gpout1 = 1;
2591 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002592 default:
2593 BUG();
2594 return;
2595 }
2596
Archit Taneja569969d2011-08-22 17:41:57 +05302597 l = dispc_read_reg(DISPC_CONTROL);
2598 l = FLD_MOD(l, gpout0, 15, 15);
2599 l = FLD_MOD(l, gpout1, 16, 16);
2600 dispc_write_reg(DISPC_CONTROL, l);
2601}
2602
2603void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2604{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302605 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002606}
2607
Archit Taneja8f366162012-04-16 12:53:44 +05302608static bool _dispc_mgr_size_ok(u16 width, u16 height)
2609{
2610 return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
2611 height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
2612}
2613
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002614static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2615 int vsw, int vfp, int vbp)
2616{
2617 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2618 if (hsw < 1 || hsw > 64 ||
2619 hfp < 1 || hfp > 256 ||
2620 hbp < 1 || hbp > 256 ||
2621 vsw < 1 || vsw > 64 ||
2622 vfp < 0 || vfp > 255 ||
2623 vbp < 0 || vbp > 255)
2624 return false;
2625 } else {
2626 if (hsw < 1 || hsw > 256 ||
2627 hfp < 1 || hfp > 4096 ||
2628 hbp < 1 || hbp > 4096 ||
2629 vsw < 1 || vsw > 256 ||
2630 vfp < 0 || vfp > 4095 ||
2631 vbp < 0 || vbp > 4095)
2632 return false;
2633 }
2634
2635 return true;
2636}
2637
Archit Taneja8f366162012-04-16 12:53:44 +05302638bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302639 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002640{
Archit Taneja8f366162012-04-16 12:53:44 +05302641 bool timings_ok;
2642
2643 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2644
2645 if (dispc_mgr_is_lcd(channel))
2646 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2647 timings->hfp, timings->hbp,
2648 timings->vsw, timings->vfp,
2649 timings->vbp);
2650
2651 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002652}
2653
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002654static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302655 int hfp, int hbp, int vsw, int vfp, int vbp,
2656 enum omap_dss_signal_level vsync_level,
2657 enum omap_dss_signal_level hsync_level,
2658 enum omap_dss_signal_edge data_pclk_edge,
2659 enum omap_dss_signal_level de_level,
2660 enum omap_dss_signal_edge sync_pclk_edge)
2661
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002662{
Archit Taneja655e2942012-06-21 10:37:43 +05302663 u32 timing_h, timing_v, l;
2664 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002665
2666 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2667 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2668 FLD_VAL(hbp-1, 27, 20);
2669
2670 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2671 FLD_VAL(vbp, 27, 20);
2672 } else {
2673 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2674 FLD_VAL(hbp-1, 31, 20);
2675
2676 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2677 FLD_VAL(vbp, 31, 20);
2678 }
2679
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002680 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2681 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302682
2683 switch (data_pclk_edge) {
2684 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2685 ipc = false;
2686 break;
2687 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2688 ipc = true;
2689 break;
2690 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2691 default:
2692 BUG();
2693 }
2694
2695 switch (sync_pclk_edge) {
2696 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2697 onoff = false;
2698 rf = false;
2699 break;
2700 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2701 onoff = true;
2702 rf = false;
2703 break;
2704 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2705 onoff = true;
2706 rf = true;
2707 break;
2708 default:
2709 BUG();
2710 };
2711
2712 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2713 l |= FLD_VAL(onoff, 17, 17);
2714 l |= FLD_VAL(rf, 16, 16);
2715 l |= FLD_VAL(de_level, 15, 15);
2716 l |= FLD_VAL(ipc, 14, 14);
2717 l |= FLD_VAL(hsync_level, 13, 13);
2718 l |= FLD_VAL(vsync_level, 12, 12);
2719 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002720}
2721
2722/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302723void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002724 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002725{
2726 unsigned xtot, ytot;
2727 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302728 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002729
Archit Taneja2aefad42012-05-18 14:36:54 +05302730 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302731
Archit Taneja2aefad42012-05-18 14:36:54 +05302732 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302733 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002734 return;
2735 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302736
Archit Taneja8f366162012-04-16 12:53:44 +05302737 if (dispc_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302738 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302739 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2740 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302741
Archit Taneja2aefad42012-05-18 14:36:54 +05302742 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2743 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302744
2745 ht = (timings->pixel_clock * 1000) / xtot;
2746 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2747
2748 DSSDBG("pck %u\n", timings->pixel_clock);
2749 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302750 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302751 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2752 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2753 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002754
Archit Tanejac51d9212012-04-16 12:53:43 +05302755 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302756 } else {
2757 enum dss_hdmi_venc_clk_source_select source;
2758
2759 source = dss_get_hdmi_venc_clk_source();
2760
2761 if (source == DSS_VENC_TV_CLK)
2762 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302763 }
Archit Taneja8f366162012-04-16 12:53:44 +05302764
Archit Taneja2aefad42012-05-18 14:36:54 +05302765 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002766}
2767
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002768static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002769 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002770{
2771 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002772 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002773
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002774 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002775 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002776}
2777
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002778static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002779 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002780{
2781 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002782 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002783 *lck_div = FLD_GET(l, 23, 16);
2784 *pck_div = FLD_GET(l, 7, 0);
2785}
2786
2787unsigned long dispc_fclk_rate(void)
2788{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302789 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002790 unsigned long r = 0;
2791
Taneja, Archit66534e82011-03-08 05:50:34 -06002792 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302793 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002794 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002795 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302796 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302797 dsidev = dsi_get_dsidev_from_id(0);
2798 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002799 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302800 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2801 dsidev = dsi_get_dsidev_from_id(1);
2802 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2803 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002804 default:
2805 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002806 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06002807 }
2808
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002809 return r;
2810}
2811
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002812unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002813{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302814 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002815 int lcd;
2816 unsigned long r;
2817 u32 l;
2818
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002819 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002820
2821 lcd = FLD_GET(l, 23, 16);
2822
Taneja, Architea751592011-03-08 05:50:35 -06002823 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302824 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002825 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002826 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302827 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302828 dsidev = dsi_get_dsidev_from_id(0);
2829 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002830 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302831 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2832 dsidev = dsi_get_dsidev_from_id(1);
2833 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2834 break;
Taneja, Architea751592011-03-08 05:50:35 -06002835 default:
2836 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002837 return 0;
Taneja, Architea751592011-03-08 05:50:35 -06002838 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002839
2840 return r / lcd;
2841}
2842
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002843unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002844{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002845 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002846
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302847 if (dispc_mgr_is_lcd(channel)) {
2848 int pcd;
2849 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002850
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302851 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002852
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302853 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002854
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302855 r = dispc_mgr_lclk_rate(channel);
2856
2857 return r / pcd;
2858 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302859 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302860
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302861 source = dss_get_hdmi_venc_clk_source();
2862
2863 switch (source) {
2864 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302865 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302866 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302867 return hdmi_get_pixel_clock();
2868 default:
2869 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002870 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302871 }
2872 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002873}
2874
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302875unsigned long dispc_core_clk_rate(void)
2876{
2877 int lcd;
2878 unsigned long fclk = dispc_fclk_rate();
2879
2880 if (dss_has_feature(FEAT_CORE_CLK_DIV))
2881 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
2882 else
2883 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
2884
2885 return fclk / lcd;
2886}
2887
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05302888static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002889{
2890 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05302891 enum omap_dss_clk_source lcd_clk_src;
2892
2893 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
2894
2895 lcd_clk_src = dss_get_lcd_clk_source(channel);
2896
2897 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
2898 dss_get_generic_clk_source_name(lcd_clk_src),
2899 dss_feat_get_clk_source_name(lcd_clk_src));
2900
2901 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
2902
2903 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2904 dispc_mgr_lclk_rate(channel), lcd);
2905 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2906 dispc_mgr_pclk_rate(channel), pcd);
2907}
2908
2909void dispc_dump_clocks(struct seq_file *s)
2910{
2911 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002912 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302913 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002914
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002915 if (dispc_runtime_get())
2916 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002917
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002918 seq_printf(s, "- DISPC -\n");
2919
Archit Taneja067a57e2011-03-02 11:57:25 +05302920 seq_printf(s, "dispc fclk source = %s (%s)\n",
2921 dss_get_generic_clk_source_name(dispc_clk_src),
2922 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002923
2924 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002925
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002926 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2927 seq_printf(s, "- DISPC-CORE-CLK -\n");
2928 l = dispc_read_reg(DISPC_DIVISOR);
2929 lcd = FLD_GET(l, 23, 16);
2930
2931 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2932 (dispc_fclk_rate()/lcd), lcd);
2933 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002934
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05302935 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06002936
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05302937 if (dss_has_feature(FEAT_MGR_LCD2))
2938 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
2939 if (dss_has_feature(FEAT_MGR_LCD3))
2940 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002941
2942 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002943}
2944
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002945#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2946void dispc_dump_irqs(struct seq_file *s)
2947{
2948 unsigned long flags;
2949 struct dispc_irq_stats stats;
2950
2951 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2952
2953 stats = dispc.irq_stats;
2954 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2955 dispc.irq_stats.last_reset = jiffies;
2956
2957 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2958
2959 seq_printf(s, "period %u ms\n",
2960 jiffies_to_msecs(jiffies - stats.last_reset));
2961
2962 seq_printf(s, "irqs %d\n", stats.irq_count);
2963#define PIS(x) \
2964 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2965
2966 PIS(FRAMEDONE);
2967 PIS(VSYNC);
2968 PIS(EVSYNC_EVEN);
2969 PIS(EVSYNC_ODD);
2970 PIS(ACBIAS_COUNT_STAT);
2971 PIS(PROG_LINE_NUM);
2972 PIS(GFX_FIFO_UNDERFLOW);
2973 PIS(GFX_END_WIN);
2974 PIS(PAL_GAMMA_MASK);
2975 PIS(OCP_ERR);
2976 PIS(VID1_FIFO_UNDERFLOW);
2977 PIS(VID1_END_WIN);
2978 PIS(VID2_FIFO_UNDERFLOW);
2979 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302980 if (dss_feat_get_num_ovls() > 3) {
2981 PIS(VID3_FIFO_UNDERFLOW);
2982 PIS(VID3_END_WIN);
2983 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002984 PIS(SYNC_LOST);
2985 PIS(SYNC_LOST_DIGIT);
2986 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002987 if (dss_has_feature(FEAT_MGR_LCD2)) {
2988 PIS(FRAMEDONE2);
2989 PIS(VSYNC2);
2990 PIS(ACBIAS_COUNT_STAT2);
2991 PIS(SYNC_LOST2);
2992 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05302993 if (dss_has_feature(FEAT_MGR_LCD3)) {
2994 PIS(FRAMEDONE3);
2995 PIS(VSYNC3);
2996 PIS(ACBIAS_COUNT_STAT3);
2997 PIS(SYNC_LOST3);
2998 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002999#undef PIS
3000}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003001#endif
3002
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003003static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003004{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303005 int i, j;
3006 const char *mgr_names[] = {
3007 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3008 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3009 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303010 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303011 };
3012 const char *ovl_names[] = {
3013 [OMAP_DSS_GFX] = "GFX",
3014 [OMAP_DSS_VIDEO1] = "VID1",
3015 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303016 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303017 };
3018 const char **p_names;
3019
Archit Taneja9b372c22011-05-06 11:45:49 +05303020#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003021
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003022 if (dispc_runtime_get())
3023 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003024
Archit Taneja5010be82011-08-05 19:06:00 +05303025 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003026 DUMPREG(DISPC_REVISION);
3027 DUMPREG(DISPC_SYSCONFIG);
3028 DUMPREG(DISPC_SYSSTATUS);
3029 DUMPREG(DISPC_IRQSTATUS);
3030 DUMPREG(DISPC_IRQENABLE);
3031 DUMPREG(DISPC_CONTROL);
3032 DUMPREG(DISPC_CONFIG);
3033 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003034 DUMPREG(DISPC_LINE_STATUS);
3035 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303036 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3037 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003038 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003039 if (dss_has_feature(FEAT_MGR_LCD2)) {
3040 DUMPREG(DISPC_CONTROL2);
3041 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003042 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303043 if (dss_has_feature(FEAT_MGR_LCD3)) {
3044 DUMPREG(DISPC_CONTROL3);
3045 DUMPREG(DISPC_CONFIG3);
3046 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003047
Archit Taneja5010be82011-08-05 19:06:00 +05303048#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003049
Archit Taneja5010be82011-08-05 19:06:00 +05303050#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303051#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
3052 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303053 dispc_read_reg(DISPC_REG(i, r)))
3054
Archit Taneja4dd2da12011-08-05 19:06:01 +05303055 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303056
Archit Taneja4dd2da12011-08-05 19:06:01 +05303057 /* DISPC channel specific registers */
3058 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3059 DUMPREG(i, DISPC_DEFAULT_COLOR);
3060 DUMPREG(i, DISPC_TRANS_COLOR);
3061 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003062
Archit Taneja4dd2da12011-08-05 19:06:01 +05303063 if (i == OMAP_DSS_CHANNEL_DIGIT)
3064 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303065
Archit Taneja4dd2da12011-08-05 19:06:01 +05303066 DUMPREG(i, DISPC_DEFAULT_COLOR);
3067 DUMPREG(i, DISPC_TRANS_COLOR);
3068 DUMPREG(i, DISPC_TIMING_H);
3069 DUMPREG(i, DISPC_TIMING_V);
3070 DUMPREG(i, DISPC_POL_FREQ);
3071 DUMPREG(i, DISPC_DIVISORo);
3072 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303073
Archit Taneja4dd2da12011-08-05 19:06:01 +05303074 DUMPREG(i, DISPC_DATA_CYCLE1);
3075 DUMPREG(i, DISPC_DATA_CYCLE2);
3076 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003077
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003078 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303079 DUMPREG(i, DISPC_CPR_COEF_R);
3080 DUMPREG(i, DISPC_CPR_COEF_G);
3081 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003082 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003083 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003084
Archit Taneja4dd2da12011-08-05 19:06:01 +05303085 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003086
Archit Taneja4dd2da12011-08-05 19:06:01 +05303087 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3088 DUMPREG(i, DISPC_OVL_BA0);
3089 DUMPREG(i, DISPC_OVL_BA1);
3090 DUMPREG(i, DISPC_OVL_POSITION);
3091 DUMPREG(i, DISPC_OVL_SIZE);
3092 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3093 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3094 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3095 DUMPREG(i, DISPC_OVL_ROW_INC);
3096 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3097 if (dss_has_feature(FEAT_PRELOAD))
3098 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003099
Archit Taneja4dd2da12011-08-05 19:06:01 +05303100 if (i == OMAP_DSS_GFX) {
3101 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3102 DUMPREG(i, DISPC_OVL_TABLE_BA);
3103 continue;
3104 }
3105
3106 DUMPREG(i, DISPC_OVL_FIR);
3107 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3108 DUMPREG(i, DISPC_OVL_ACCU0);
3109 DUMPREG(i, DISPC_OVL_ACCU1);
3110 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3111 DUMPREG(i, DISPC_OVL_BA0_UV);
3112 DUMPREG(i, DISPC_OVL_BA1_UV);
3113 DUMPREG(i, DISPC_OVL_FIR2);
3114 DUMPREG(i, DISPC_OVL_ACCU2_0);
3115 DUMPREG(i, DISPC_OVL_ACCU2_1);
3116 }
3117 if (dss_has_feature(FEAT_ATTR2))
3118 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3119 if (dss_has_feature(FEAT_PRELOAD))
3120 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303121 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003122
Archit Taneja5010be82011-08-05 19:06:00 +05303123#undef DISPC_REG
3124#undef DUMPREG
3125
3126#define DISPC_REG(plane, name, i) name(plane, i)
3127#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303128 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
3129 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303130 dispc_read_reg(DISPC_REG(plane, name, i)))
3131
Archit Taneja4dd2da12011-08-05 19:06:01 +05303132 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303133
Archit Taneja4dd2da12011-08-05 19:06:01 +05303134 /* start from OMAP_DSS_VIDEO1 */
3135 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3136 for (j = 0; j < 8; j++)
3137 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303138
Archit Taneja4dd2da12011-08-05 19:06:01 +05303139 for (j = 0; j < 8; j++)
3140 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303141
Archit Taneja4dd2da12011-08-05 19:06:01 +05303142 for (j = 0; j < 5; j++)
3143 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003144
Archit Taneja4dd2da12011-08-05 19:06:01 +05303145 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3146 for (j = 0; j < 8; j++)
3147 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3148 }
Amber Jainab5ca072011-05-19 19:47:53 +05303149
Archit Taneja4dd2da12011-08-05 19:06:01 +05303150 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3151 for (j = 0; j < 8; j++)
3152 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303153
Archit Taneja4dd2da12011-08-05 19:06:01 +05303154 for (j = 0; j < 8; j++)
3155 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303156
Archit Taneja4dd2da12011-08-05 19:06:01 +05303157 for (j = 0; j < 8; j++)
3158 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3159 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003160 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003161
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003162 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303163
3164#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003165#undef DUMPREG
3166}
3167
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003168static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
Archit Tanejaa9105cb2012-06-25 12:16:22 +05303169 bool rf, bool ieo, bool ipc, bool ihs, bool ivs)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003170{
3171 u32 l = 0;
3172
Archit Tanejaa9105cb2012-06-25 12:16:22 +05303173 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d\n",
3174 onoff, rf, ieo, ipc, ihs, ivs);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003175
3176 l |= FLD_VAL(onoff, 17, 17);
3177 l |= FLD_VAL(rf, 16, 16);
3178 l |= FLD_VAL(ieo, 15, 15);
3179 l |= FLD_VAL(ipc, 14, 14);
3180 l |= FLD_VAL(ihs, 13, 13);
3181 l |= FLD_VAL(ivs, 12, 12);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003182
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003183 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003184}
3185
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003186void dispc_mgr_set_pol_freq(enum omap_channel channel,
Archit Tanejaa9105cb2012-06-25 12:16:22 +05303187 enum omap_panel_config config)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003188{
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003189 _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003190 (config & OMAP_DSS_LCD_RF) != 0,
3191 (config & OMAP_DSS_LCD_IEO) != 0,
3192 (config & OMAP_DSS_LCD_IPC) != 0,
3193 (config & OMAP_DSS_LCD_IHS) != 0,
Archit Tanejaa9105cb2012-06-25 12:16:22 +05303194 (config & OMAP_DSS_LCD_IVS) != 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003195}
3196
3197/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303198void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003199 struct dispc_clock_info *cinfo)
3200{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003201 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003202 unsigned long best_pck;
3203 u16 best_ld, cur_ld;
3204 u16 best_pd, cur_pd;
3205
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003206 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3207 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3208
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003209 best_pck = 0;
3210 best_ld = 0;
3211 best_pd = 0;
3212
3213 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3214 unsigned long lck = fck / cur_ld;
3215
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003216 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003217 unsigned long pck = lck / cur_pd;
3218 long old_delta = abs(best_pck - req_pck);
3219 long new_delta = abs(pck - req_pck);
3220
3221 if (best_pck == 0 || new_delta < old_delta) {
3222 best_pck = pck;
3223 best_ld = cur_ld;
3224 best_pd = cur_pd;
3225
3226 if (pck == req_pck)
3227 goto found;
3228 }
3229
3230 if (pck < req_pck)
3231 break;
3232 }
3233
3234 if (lck / pcd_min < req_pck)
3235 break;
3236 }
3237
3238found:
3239 cinfo->lck_div = best_ld;
3240 cinfo->pck_div = best_pd;
3241 cinfo->lck = fck / cinfo->lck_div;
3242 cinfo->pck = cinfo->lck / cinfo->pck_div;
3243}
3244
3245/* calculate clock rates using dividers in cinfo */
3246int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3247 struct dispc_clock_info *cinfo)
3248{
3249 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3250 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003251 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003252 return -EINVAL;
3253
3254 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3255 cinfo->pck = cinfo->lck / cinfo->pck_div;
3256
3257 return 0;
3258}
3259
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003260int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003261 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003262{
3263 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3264 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3265
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003266 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003267
3268 return 0;
3269}
3270
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003271int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003272 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003273{
3274 unsigned long fck;
3275
3276 fck = dispc_fclk_rate();
3277
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003278 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3279 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003280
3281 cinfo->lck = fck / cinfo->lck_div;
3282 cinfo->pck = cinfo->lck / cinfo->pck_div;
3283
3284 return 0;
3285}
3286
3287/* dispc.irq_lock has to be locked by the caller */
3288static void _omap_dispc_set_irqs(void)
3289{
3290 u32 mask;
3291 u32 old_mask;
3292 int i;
3293 struct omap_dispc_isr_data *isr_data;
3294
3295 mask = dispc.irq_error_mask;
3296
3297 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3298 isr_data = &dispc.registered_isr[i];
3299
3300 if (isr_data->isr == NULL)
3301 continue;
3302
3303 mask |= isr_data->mask;
3304 }
3305
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003306 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3307 /* clear the irqstatus for newly enabled irqs */
3308 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
3309
3310 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003311}
3312
3313int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3314{
3315 int i;
3316 int ret;
3317 unsigned long flags;
3318 struct omap_dispc_isr_data *isr_data;
3319
3320 if (isr == NULL)
3321 return -EINVAL;
3322
3323 spin_lock_irqsave(&dispc.irq_lock, flags);
3324
3325 /* check for duplicate entry */
3326 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3327 isr_data = &dispc.registered_isr[i];
3328 if (isr_data->isr == isr && isr_data->arg == arg &&
3329 isr_data->mask == mask) {
3330 ret = -EINVAL;
3331 goto err;
3332 }
3333 }
3334
3335 isr_data = NULL;
3336 ret = -EBUSY;
3337
3338 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3339 isr_data = &dispc.registered_isr[i];
3340
3341 if (isr_data->isr != NULL)
3342 continue;
3343
3344 isr_data->isr = isr;
3345 isr_data->arg = arg;
3346 isr_data->mask = mask;
3347 ret = 0;
3348
3349 break;
3350 }
3351
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003352 if (ret)
3353 goto err;
3354
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003355 _omap_dispc_set_irqs();
3356
3357 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3358
3359 return 0;
3360err:
3361 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3362
3363 return ret;
3364}
3365EXPORT_SYMBOL(omap_dispc_register_isr);
3366
3367int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3368{
3369 int i;
3370 unsigned long flags;
3371 int ret = -EINVAL;
3372 struct omap_dispc_isr_data *isr_data;
3373
3374 spin_lock_irqsave(&dispc.irq_lock, flags);
3375
3376 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3377 isr_data = &dispc.registered_isr[i];
3378 if (isr_data->isr != isr || isr_data->arg != arg ||
3379 isr_data->mask != mask)
3380 continue;
3381
3382 /* found the correct isr */
3383
3384 isr_data->isr = NULL;
3385 isr_data->arg = NULL;
3386 isr_data->mask = 0;
3387
3388 ret = 0;
3389 break;
3390 }
3391
3392 if (ret == 0)
3393 _omap_dispc_set_irqs();
3394
3395 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3396
3397 return ret;
3398}
3399EXPORT_SYMBOL(omap_dispc_unregister_isr);
3400
3401#ifdef DEBUG
3402static void print_irq_status(u32 status)
3403{
3404 if ((status & dispc.irq_error_mask) == 0)
3405 return;
3406
3407 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3408
3409#define PIS(x) \
3410 if (status & DISPC_IRQ_##x) \
3411 printk(#x " ");
3412 PIS(GFX_FIFO_UNDERFLOW);
3413 PIS(OCP_ERR);
3414 PIS(VID1_FIFO_UNDERFLOW);
3415 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303416 if (dss_feat_get_num_ovls() > 3)
3417 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003418 PIS(SYNC_LOST);
3419 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003420 if (dss_has_feature(FEAT_MGR_LCD2))
3421 PIS(SYNC_LOST2);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303422 if (dss_has_feature(FEAT_MGR_LCD3))
3423 PIS(SYNC_LOST3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003424#undef PIS
3425
3426 printk("\n");
3427}
3428#endif
3429
3430/* Called from dss.c. Note that we don't touch clocks here,
3431 * but we presume they are on because we got an IRQ. However,
3432 * an irq handler may turn the clocks off, so we may not have
3433 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003434static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003435{
3436 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003437 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003438 u32 handledirqs = 0;
3439 u32 unhandled_errors;
3440 struct omap_dispc_isr_data *isr_data;
3441 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3442
3443 spin_lock(&dispc.irq_lock);
3444
3445 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003446 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3447
3448 /* IRQ is not for us */
3449 if (!(irqstatus & irqenable)) {
3450 spin_unlock(&dispc.irq_lock);
3451 return IRQ_NONE;
3452 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003453
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003454#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3455 spin_lock(&dispc.irq_stats_lock);
3456 dispc.irq_stats.irq_count++;
3457 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3458 spin_unlock(&dispc.irq_stats_lock);
3459#endif
3460
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003461#ifdef DEBUG
3462 if (dss_debug)
3463 print_irq_status(irqstatus);
3464#endif
3465 /* Ack the interrupt. Do it here before clocks are possibly turned
3466 * off */
3467 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3468 /* flush posted write */
3469 dispc_read_reg(DISPC_IRQSTATUS);
3470
3471 /* make a copy and unlock, so that isrs can unregister
3472 * themselves */
3473 memcpy(registered_isr, dispc.registered_isr,
3474 sizeof(registered_isr));
3475
3476 spin_unlock(&dispc.irq_lock);
3477
3478 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3479 isr_data = &registered_isr[i];
3480
3481 if (!isr_data->isr)
3482 continue;
3483
3484 if (isr_data->mask & irqstatus) {
3485 isr_data->isr(isr_data->arg, irqstatus);
3486 handledirqs |= isr_data->mask;
3487 }
3488 }
3489
3490 spin_lock(&dispc.irq_lock);
3491
3492 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3493
3494 if (unhandled_errors) {
3495 dispc.error_irqs |= unhandled_errors;
3496
3497 dispc.irq_error_mask &= ~unhandled_errors;
3498 _omap_dispc_set_irqs();
3499
3500 schedule_work(&dispc.error_work);
3501 }
3502
3503 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003504
3505 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003506}
3507
3508static void dispc_error_worker(struct work_struct *work)
3509{
3510 int i;
3511 u32 errors;
3512 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003513 static const unsigned fifo_underflow_bits[] = {
3514 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3515 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3516 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303517 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003518 };
3519
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003520 spin_lock_irqsave(&dispc.irq_lock, flags);
3521 errors = dispc.error_irqs;
3522 dispc.error_irqs = 0;
3523 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3524
Dima Zavin13eae1f2011-06-27 10:31:05 -07003525 dispc_runtime_get();
3526
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003527 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3528 struct omap_overlay *ovl;
3529 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003530
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003531 ovl = omap_dss_get_overlay(i);
3532 bit = fifo_underflow_bits[i];
3533
3534 if (bit & errors) {
3535 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3536 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003537 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003538 dispc_mgr_go(ovl->manager->id);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003539 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003540 }
3541 }
3542
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003543 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3544 struct omap_overlay_manager *mgr;
3545 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003546
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003547 mgr = omap_dss_get_overlay_manager(i);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303548 bit = mgr_desc[i].sync_lost_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003549
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003550 if (bit & errors) {
3551 struct omap_dss_device *dssdev = mgr->device;
3552 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003553
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003554 DSSERR("SYNC_LOST on channel %s, restarting the output "
3555 "with video overlays disabled\n",
3556 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003557
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003558 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3559 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003560
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003561 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3562 struct omap_overlay *ovl;
3563 ovl = omap_dss_get_overlay(i);
3564
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003565 if (ovl->id != OMAP_DSS_GFX &&
3566 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003567 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003568 }
3569
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003570 dispc_mgr_go(mgr->id);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003571 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003572
Sumit Semwal2a205f32010-12-02 11:27:12 +00003573 if (enable)
3574 dssdev->driver->enable(dssdev);
3575 }
3576 }
3577
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003578 if (errors & DISPC_IRQ_OCP_ERR) {
3579 DSSERR("OCP_ERR\n");
3580 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3581 struct omap_overlay_manager *mgr;
3582 mgr = omap_dss_get_overlay_manager(i);
Rob Clark00f17e42011-12-11 14:02:27 -06003583 if (mgr->device && mgr->device->driver)
3584 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003585 }
3586 }
3587
3588 spin_lock_irqsave(&dispc.irq_lock, flags);
3589 dispc.irq_error_mask |= errors;
3590 _omap_dispc_set_irqs();
3591 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003592
3593 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003594}
3595
3596int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3597{
3598 void dispc_irq_wait_handler(void *data, u32 mask)
3599 {
3600 complete((struct completion *)data);
3601 }
3602
3603 int r;
3604 DECLARE_COMPLETION_ONSTACK(completion);
3605
3606 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3607 irqmask);
3608
3609 if (r)
3610 return r;
3611
3612 timeout = wait_for_completion_timeout(&completion, timeout);
3613
3614 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3615
3616 if (timeout == 0)
3617 return -ETIMEDOUT;
3618
3619 if (timeout == -ERESTARTSYS)
3620 return -ERESTARTSYS;
3621
3622 return 0;
3623}
3624
3625int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3626 unsigned long timeout)
3627{
3628 void dispc_irq_wait_handler(void *data, u32 mask)
3629 {
3630 complete((struct completion *)data);
3631 }
3632
3633 int r;
3634 DECLARE_COMPLETION_ONSTACK(completion);
3635
3636 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3637 irqmask);
3638
3639 if (r)
3640 return r;
3641
3642 timeout = wait_for_completion_interruptible_timeout(&completion,
3643 timeout);
3644
3645 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3646
3647 if (timeout == 0)
3648 return -ETIMEDOUT;
3649
3650 if (timeout == -ERESTARTSYS)
3651 return -ERESTARTSYS;
3652
3653 return 0;
3654}
3655
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003656static void _omap_dispc_initialize_irq(void)
3657{
3658 unsigned long flags;
3659
3660 spin_lock_irqsave(&dispc.irq_lock, flags);
3661
3662 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3663
3664 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003665 if (dss_has_feature(FEAT_MGR_LCD2))
3666 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05303667 if (dss_has_feature(FEAT_MGR_LCD3))
3668 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303669 if (dss_feat_get_num_ovls() > 3)
3670 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003671
3672 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3673 * so clear it */
3674 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3675
3676 _omap_dispc_set_irqs();
3677
3678 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3679}
3680
3681void dispc_enable_sidle(void)
3682{
3683 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3684}
3685
3686void dispc_disable_sidle(void)
3687{
3688 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3689}
3690
3691static void _omap_dispc_initial_config(void)
3692{
3693 u32 l;
3694
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003695 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3696 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3697 l = dispc_read_reg(DISPC_DIVISOR);
3698 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3699 l = FLD_MOD(l, 1, 0, 0);
3700 l = FLD_MOD(l, 1, 23, 16);
3701 dispc_write_reg(DISPC_DIVISOR, l);
3702 }
3703
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003704 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003705 if (dss_has_feature(FEAT_FUNCGATED))
3706 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003707
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003708 _dispc_setup_color_conv_coef();
3709
3710 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3711
3712 dispc_read_plane_fifo_sizes();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003713
3714 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303715
3716 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003717}
3718
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003719/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003720static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003721{
3722 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003723 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003724 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003725 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003726
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003727 dispc.pdev = pdev;
3728
3729 spin_lock_init(&dispc.irq_lock);
3730
3731#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3732 spin_lock_init(&dispc.irq_stats_lock);
3733 dispc.irq_stats.last_reset = jiffies;
3734#endif
3735
3736 INIT_WORK(&dispc.error_work, dispc_error_worker);
3737
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003738 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3739 if (!dispc_mem) {
3740 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003741 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003742 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003743
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003744 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3745 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003746 if (!dispc.base) {
3747 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003748 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003749 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003750
archit tanejaaffe3602011-02-23 08:41:03 +00003751 dispc.irq = platform_get_irq(dispc.pdev, 0);
3752 if (dispc.irq < 0) {
3753 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003754 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003755 }
3756
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003757 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
3758 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00003759 if (r < 0) {
3760 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003761 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003762 }
3763
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003764 clk = clk_get(&pdev->dev, "fck");
3765 if (IS_ERR(clk)) {
3766 DSSERR("can't get fck\n");
3767 r = PTR_ERR(clk);
3768 return r;
3769 }
3770
3771 dispc.dss_clk = clk;
3772
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003773 pm_runtime_enable(&pdev->dev);
3774
3775 r = dispc_runtime_get();
3776 if (r)
3777 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003778
3779 _omap_dispc_initial_config();
3780
3781 _omap_dispc_initialize_irq();
3782
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003783 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003784 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003785 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3786
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003787 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003788
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003789 dss_debugfs_create_file("dispc", dispc_dump_regs);
3790
3791#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3792 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
3793#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003794 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003795
3796err_runtime_get:
3797 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003798 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00003799 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003800}
3801
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003802static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003803{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003804 pm_runtime_disable(&pdev->dev);
3805
3806 clk_put(dispc.dss_clk);
3807
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003808 return 0;
3809}
3810
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003811static int dispc_runtime_suspend(struct device *dev)
3812{
3813 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003814
3815 return 0;
3816}
3817
3818static int dispc_runtime_resume(struct device *dev)
3819{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003820 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003821
3822 return 0;
3823}
3824
3825static const struct dev_pm_ops dispc_pm_ops = {
3826 .runtime_suspend = dispc_runtime_suspend,
3827 .runtime_resume = dispc_runtime_resume,
3828};
3829
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003830static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003831 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003832 .driver = {
3833 .name = "omapdss_dispc",
3834 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003835 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003836 },
3837};
3838
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003839int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003840{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02003841 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003842}
3843
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003844void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003845{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02003846 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003847}