blob: 48153917ed088c2551a6b712d98c8bc241f3ae3d [file] [log] [blame]
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001/*
2 * Freescale eSDHC i.MX controller driver for the platform bus.
3 *
4 * derived from the OF-version.
5 *
6 * Copyright (c) 2010 Pengutronix e.K.
Wolfram Sang035ff832015-04-20 15:51:42 +02007 * Author: Wolfram Sang <kernel@pengutronix.de>
Wolfram Sang95f25ef2010-10-15 12:21:04 +02008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
12 */
13
14#include <linux/io.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Wolfram Sang0c6d49c2011-02-26 14:44:39 +010018#include <linux/gpio.h>
Shawn Guo66506f72011-08-15 10:28:18 +080019#include <linux/module.h>
Richard Zhue1498602011-03-25 09:18:27 -040020#include <linux/slab.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020021#include <linux/mmc/host.h>
Richard Zhu58ac8172011-03-21 13:22:16 +080022#include <linux/mmc/mmc.h>
23#include <linux/mmc/sdio.h>
Shawn Guofbe5fdd2012-12-11 22:32:20 +080024#include <linux/mmc/slot-gpio.h>
Shawn Guoabfafc22011-06-30 15:44:44 +080025#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/of_gpio.h>
Dong Aishenge62d8b82012-05-11 14:56:01 +080028#include <linux/pinctrl/consumer.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020029#include <linux/platform_data/mmc-esdhc-imx.h>
Dong Aisheng89d7e5c2013-11-04 16:38:29 +080030#include <linux/pm_runtime.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020031#include "sdhci-pltfm.h"
32#include "sdhci-esdhc.h"
33
Shawn Guo60bf6392013-01-15 23:36:53 +080034#define ESDHC_CTRL_D3CD 0x08
Richard Zhu58ac8172011-03-21 13:22:16 +080035/* VENDOR SPEC register */
Shawn Guo60bf6392013-01-15 23:36:53 +080036#define ESDHC_VENDOR_SPEC 0xc0
37#define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1)
Dong Aisheng03221912013-09-13 19:11:34 +080038#define ESDHC_VENDOR_SPEC_VSELECT (1 << 1)
Dong Aishengfed2f6e2013-09-13 19:11:33 +080039#define ESDHC_VENDOR_SPEC_FRC_SDCLK_ON (1 << 8)
Shawn Guo60bf6392013-01-15 23:36:53 +080040#define ESDHC_WTMK_LVL 0x44
41#define ESDHC_MIX_CTRL 0x48
Dong Aishengde5bdbf2013-10-18 19:48:46 +080042#define ESDHC_MIX_CTRL_DDREN (1 << 3)
Shawn Guo2a15f982013-01-21 19:02:26 +080043#define ESDHC_MIX_CTRL_AC23EN (1 << 7)
Dong Aisheng03221912013-09-13 19:11:34 +080044#define ESDHC_MIX_CTRL_EXE_TUNE (1 << 22)
45#define ESDHC_MIX_CTRL_SMPCLK_SEL (1 << 23)
46#define ESDHC_MIX_CTRL_FBCLK_SEL (1 << 25)
Shawn Guo2a15f982013-01-21 19:02:26 +080047/* Bits 3 and 6 are not SDHCI standard definitions */
48#define ESDHC_MIX_CTRL_SDHCI_MASK 0xb7
Dong Aishengd131a712013-11-04 16:38:26 +080049/* Tuning bits */
50#define ESDHC_MIX_CTRL_TUNING_MASK 0x03c00000
Richard Zhu58ac8172011-03-21 13:22:16 +080051
Dong Aisheng602519b2013-10-18 19:48:47 +080052/* dll control register */
53#define ESDHC_DLL_CTRL 0x60
54#define ESDHC_DLL_OVERRIDE_VAL_SHIFT 9
55#define ESDHC_DLL_OVERRIDE_EN_SHIFT 8
56
Dong Aisheng03221912013-09-13 19:11:34 +080057/* tune control register */
58#define ESDHC_TUNE_CTRL_STATUS 0x68
59#define ESDHC_TUNE_CTRL_STEP 1
60#define ESDHC_TUNE_CTRL_MIN 0
61#define ESDHC_TUNE_CTRL_MAX ((1 << 7) - 1)
62
Dong Aisheng6e9fd282013-10-18 19:48:43 +080063#define ESDHC_TUNING_CTRL 0xcc
64#define ESDHC_STD_TUNING_EN (1 << 24)
65/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
66#define ESDHC_TUNING_START_TAP 0x1
67
Dong Aishengad932202013-09-13 19:11:35 +080068/* pinctrl state */
69#define ESDHC_PINCTRL_STATE_100MHZ "state_100mhz"
70#define ESDHC_PINCTRL_STATE_200MHZ "state_200mhz"
71
Richard Zhu58ac8172011-03-21 13:22:16 +080072/*
Sascha Haueraf510792013-01-21 19:02:28 +080073 * Our interpretation of the SDHCI_HOST_CONTROL register
74 */
75#define ESDHC_CTRL_4BITBUS (0x1 << 1)
76#define ESDHC_CTRL_8BITBUS (0x2 << 1)
77#define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1)
78
79/*
Richard Zhu97e4ba62011-08-11 16:51:46 -040080 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
81 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
82 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
83 * Define this macro DMA error INT for fsl eSDHC
84 */
Shawn Guo60bf6392013-01-15 23:36:53 +080085#define ESDHC_INT_VENDOR_SPEC_DMA_ERR (1 << 28)
Richard Zhu97e4ba62011-08-11 16:51:46 -040086
87/*
Richard Zhu58ac8172011-03-21 13:22:16 +080088 * The CMDTYPE of the CMD register (offset 0xE) should be set to
89 * "11" when the STOP CMD12 is issued on imx53 to abort one
90 * open ended multi-blk IO. Otherwise the TC INT wouldn't
91 * be generated.
92 * In exact block transfer, the controller doesn't complete the
93 * operations automatically as required at the end of the
94 * transfer and remains on hold if the abort command is not sent.
95 * As a result, the TC flag is not asserted and SW received timeout
96 * exeception. Bit1 of Vendor Spec registor is used to fix it.
97 */
Shawn Guo31fbb302013-10-17 15:19:44 +080098#define ESDHC_FLAG_MULTIBLK_NO_INT BIT(1)
99/*
100 * The flag enables the workaround for ESDHC errata ENGcm07207 which
101 * affects i.MX25 and i.MX35.
102 */
103#define ESDHC_FLAG_ENGCM07207 BIT(2)
Shawn Guo9d61c002013-10-17 15:19:45 +0800104/*
105 * The flag tells that the ESDHC controller is an USDHC block that is
106 * integrated on the i.MX6 series.
107 */
108#define ESDHC_FLAG_USDHC BIT(3)
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800109/* The IP supports manual tuning process */
110#define ESDHC_FLAG_MAN_TUNING BIT(4)
111/* The IP supports standard tuning process */
112#define ESDHC_FLAG_STD_TUNING BIT(5)
113/* The IP has SDHCI_CAPABILITIES_1 register */
114#define ESDHC_FLAG_HAVE_CAP1 BIT(6)
Dong Aisheng18094432015-05-27 18:13:28 +0800115/*
116 * The IP has errata ERR004536
117 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
118 * when reading data from the card
119 */
120#define ESDHC_FLAG_ERR004536 BIT(7)
Dong Aisheng4245aff2015-05-27 18:13:31 +0800121/* The IP supports HS200 mode */
122#define ESDHC_FLAG_HS200 BIT(8)
Richard Zhue1498602011-03-25 09:18:27 -0400123
Shawn Guof47c4bb2013-10-17 15:19:47 +0800124struct esdhc_soc_data {
125 u32 flags;
126};
127
128static struct esdhc_soc_data esdhc_imx25_data = {
129 .flags = ESDHC_FLAG_ENGCM07207,
130};
131
132static struct esdhc_soc_data esdhc_imx35_data = {
133 .flags = ESDHC_FLAG_ENGCM07207,
134};
135
136static struct esdhc_soc_data esdhc_imx51_data = {
137 .flags = 0,
138};
139
140static struct esdhc_soc_data esdhc_imx53_data = {
141 .flags = ESDHC_FLAG_MULTIBLK_NO_INT,
142};
143
144static struct esdhc_soc_data usdhc_imx6q_data = {
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800145 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
146};
147
148static struct esdhc_soc_data usdhc_imx6sl_data = {
149 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
Dong Aisheng4245aff2015-05-27 18:13:31 +0800150 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
151 | ESDHC_FLAG_HS200,
Shawn Guo57ed3312011-06-30 09:24:26 +0800152};
153
Dong Aisheng913d4952015-05-27 18:13:30 +0800154static struct esdhc_soc_data usdhc_imx6sx_data = {
155 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
Dong Aisheng4245aff2015-05-27 18:13:31 +0800156 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200,
Dong Aisheng913d4952015-05-27 18:13:30 +0800157};
158
Richard Zhue1498602011-03-25 09:18:27 -0400159struct pltfm_imx_data {
Richard Zhue1498602011-03-25 09:18:27 -0400160 u32 scratchpad;
Dong Aishenge62d8b82012-05-11 14:56:01 +0800161 struct pinctrl *pinctrl;
Dong Aishengad932202013-09-13 19:11:35 +0800162 struct pinctrl_state *pins_default;
163 struct pinctrl_state *pins_100mhz;
164 struct pinctrl_state *pins_200mhz;
Shawn Guof47c4bb2013-10-17 15:19:47 +0800165 const struct esdhc_soc_data *socdata;
Shawn Guo842afc02011-07-06 22:57:48 +0800166 struct esdhc_platform_data boarddata;
Sascha Hauer52dac612012-03-07 09:31:34 +0100167 struct clk *clk_ipg;
168 struct clk *clk_ahb;
169 struct clk *clk_per;
Lucas Stach361b8482013-03-15 09:49:26 +0100170 enum {
171 NO_CMD_PENDING, /* no multiblock command pending*/
172 MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
173 WAIT_FOR_INT, /* sent CMD12, waiting for response INT */
174 } multiblock_status;
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800175 u32 is_ddr;
Richard Zhue1498602011-03-25 09:18:27 -0400176};
177
Krzysztof Kozlowskif8cbf462015-05-02 00:49:21 +0900178static const struct platform_device_id imx_esdhc_devtype[] = {
Shawn Guo57ed3312011-06-30 09:24:26 +0800179 {
180 .name = "sdhci-esdhc-imx25",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800181 .driver_data = (kernel_ulong_t) &esdhc_imx25_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800182 }, {
183 .name = "sdhci-esdhc-imx35",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800184 .driver_data = (kernel_ulong_t) &esdhc_imx35_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800185 }, {
186 .name = "sdhci-esdhc-imx51",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800187 .driver_data = (kernel_ulong_t) &esdhc_imx51_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800188 }, {
Shawn Guo57ed3312011-06-30 09:24:26 +0800189 /* sentinel */
190 }
191};
192MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
193
Shawn Guoabfafc22011-06-30 15:44:44 +0800194static const struct of_device_id imx_esdhc_dt_ids[] = {
Shawn Guof47c4bb2013-10-17 15:19:47 +0800195 { .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
196 { .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
197 { .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
198 { .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
Dong Aisheng913d4952015-05-27 18:13:30 +0800199 { .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800200 { .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
Shawn Guof47c4bb2013-10-17 15:19:47 +0800201 { .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
Shawn Guoabfafc22011-06-30 15:44:44 +0800202 { /* sentinel */ }
203};
204MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
205
Shawn Guo57ed3312011-06-30 09:24:26 +0800206static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
207{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800208 return data->socdata == &esdhc_imx25_data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800209}
210
211static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
212{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800213 return data->socdata == &esdhc_imx53_data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800214}
215
Shawn Guo95a24822011-09-19 17:32:21 +0800216static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
217{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800218 return data->socdata == &usdhc_imx6q_data;
Shawn Guo95a24822011-09-19 17:32:21 +0800219}
220
Shawn Guo9d61c002013-10-17 15:19:45 +0800221static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
222{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800223 return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
Shawn Guo9d61c002013-10-17 15:19:45 +0800224}
225
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200226static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
227{
228 void __iomem *base = host->ioaddr + (reg & ~0x3);
229 u32 shift = (reg & 0x3) * 8;
230
231 writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
232}
233
Wolfram Sang7e29c302011-02-26 14:44:41 +0100234static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
235{
Lucas Stach361b8482013-03-15 09:49:26 +0100236 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
237 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang7e29c302011-02-26 14:44:41 +0100238 u32 val = readl(host->ioaddr + reg);
239
Dong Aisheng03221912013-09-13 19:11:34 +0800240 if (unlikely(reg == SDHCI_PRESENT_STATE)) {
241 u32 fsl_prss = val;
242 /* save the least 20 bits */
243 val = fsl_prss & 0x000FFFFF;
244 /* move dat[0-3] bits */
245 val |= (fsl_prss & 0x0F000000) >> 4;
246 /* move cmd line bit */
247 val |= (fsl_prss & 0x00800000) << 1;
248 }
249
Richard Zhu97e4ba62011-08-11 16:51:46 -0400250 if (unlikely(reg == SDHCI_CAPABILITIES)) {
Dong Aisheng6b4fb672013-10-18 19:48:44 +0800251 /* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
252 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
253 val &= 0xffff0000;
254
Richard Zhu97e4ba62011-08-11 16:51:46 -0400255 /* In FSL esdhc IC module, only bit20 is used to indicate the
256 * ADMA2 capability of esdhc, but this bit is messed up on
257 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
258 * don't actually support ADMA2). So set the BROKEN_ADMA
259 * uirk on MX25/35 platforms.
260 */
261
262 if (val & SDHCI_CAN_DO_ADMA1) {
263 val &= ~SDHCI_CAN_DO_ADMA1;
264 val |= SDHCI_CAN_DO_ADMA2;
265 }
266 }
267
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800268 if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
269 if (esdhc_is_usdhc(imx_data)) {
270 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
271 val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
272 else
273 /* imx6q/dl does not have cap_1 register, fake one */
274 val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
Dong Aisheng888824b2013-10-18 19:48:48 +0800275 | SDHCI_SUPPORT_SDR50
276 | SDHCI_USE_SDR50_TUNING;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800277 }
278 }
Dong Aisheng03221912013-09-13 19:11:34 +0800279
Shawn Guo9d61c002013-10-17 15:19:45 +0800280 if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
Dong Aisheng03221912013-09-13 19:11:34 +0800281 val = 0;
282 val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
283 val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
284 val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
285 }
286
Richard Zhu97e4ba62011-08-11 16:51:46 -0400287 if (unlikely(reg == SDHCI_INT_STATUS)) {
Shawn Guo60bf6392013-01-15 23:36:53 +0800288 if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
289 val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
Richard Zhu97e4ba62011-08-11 16:51:46 -0400290 val |= SDHCI_INT_ADMA_ERROR;
291 }
Lucas Stach361b8482013-03-15 09:49:26 +0100292
293 /*
294 * mask off the interrupt we get in response to the manually
295 * sent CMD12
296 */
297 if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
298 ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
299 val &= ~SDHCI_INT_RESPONSE;
300 writel(SDHCI_INT_RESPONSE, host->ioaddr +
301 SDHCI_INT_STATUS);
302 imx_data->multiblock_status = NO_CMD_PENDING;
303 }
Richard Zhu97e4ba62011-08-11 16:51:46 -0400304 }
305
Wolfram Sang7e29c302011-02-26 14:44:41 +0100306 return val;
307}
308
309static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
310{
Richard Zhue1498602011-03-25 09:18:27 -0400311 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
312 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Tony Lin0d588642011-08-11 16:45:59 -0400313 u32 data;
Richard Zhue1498602011-03-25 09:18:27 -0400314
Tony Lin0d588642011-08-11 16:45:59 -0400315 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
Dong Aishengb7321042015-05-27 18:13:27 +0800316 if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
Tony Lin0d588642011-08-11 16:45:59 -0400317 /*
318 * Clear and then set D3CD bit to avoid missing the
319 * card interrupt. This is a eSDHC controller problem
320 * so we need to apply the following workaround: clear
321 * and set D3CD bit will make eSDHC re-sample the card
322 * interrupt. In case a card interrupt was lost,
323 * re-sample it by the following steps.
324 */
325 data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800326 data &= ~ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400327 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800328 data |= ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400329 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
330 }
Dong Aisheng915be4852015-05-27 18:13:26 +0800331
332 if (val & SDHCI_INT_ADMA_ERROR) {
333 val &= ~SDHCI_INT_ADMA_ERROR;
334 val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
335 }
Tony Lin0d588642011-08-11 16:45:59 -0400336 }
Wolfram Sang7e29c302011-02-26 14:44:41 +0100337
Shawn Guof47c4bb2013-10-17 15:19:47 +0800338 if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
Richard Zhu58ac8172011-03-21 13:22:16 +0800339 && (reg == SDHCI_INT_STATUS)
340 && (val & SDHCI_INT_DATA_END))) {
341 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800342 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
343 v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
344 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Lucas Stach361b8482013-03-15 09:49:26 +0100345
346 if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
347 {
348 /* send a manual CMD12 with RESPTYP=none */
349 data = MMC_STOP_TRANSMISSION << 24 |
350 SDHCI_CMD_ABORTCMD << 16;
351 writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
352 imx_data->multiblock_status = WAIT_FOR_INT;
353 }
Richard Zhu58ac8172011-03-21 13:22:16 +0800354 }
355
Wolfram Sang7e29c302011-02-26 14:44:41 +0100356 writel(val, host->ioaddr + reg);
357}
358
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200359static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
360{
Shawn Guoef4d0882013-01-15 23:30:27 +0800361 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
362 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Dong Aisheng03221912013-09-13 19:11:34 +0800363 u16 ret = 0;
364 u32 val;
Shawn Guoef4d0882013-01-15 23:30:27 +0800365
Shawn Guo95a24822011-09-19 17:32:21 +0800366 if (unlikely(reg == SDHCI_HOST_VERSION)) {
Shawn Guoef4d0882013-01-15 23:30:27 +0800367 reg ^= 2;
Shawn Guo9d61c002013-10-17 15:19:45 +0800368 if (esdhc_is_usdhc(imx_data)) {
Shawn Guoef4d0882013-01-15 23:30:27 +0800369 /*
370 * The usdhc register returns a wrong host version.
371 * Correct it here.
372 */
373 return SDHCI_SPEC_300;
374 }
Shawn Guo95a24822011-09-19 17:32:21 +0800375 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200376
Dong Aisheng03221912013-09-13 19:11:34 +0800377 if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
378 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
379 if (val & ESDHC_VENDOR_SPEC_VSELECT)
380 ret |= SDHCI_CTRL_VDD_180;
381
Shawn Guo9d61c002013-10-17 15:19:45 +0800382 if (esdhc_is_usdhc(imx_data)) {
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800383 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
384 val = readl(host->ioaddr + ESDHC_MIX_CTRL);
385 else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
386 /* the std tuning bits is in ACMD12_ERR for imx6sl */
387 val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
Dong Aisheng03221912013-09-13 19:11:34 +0800388 }
389
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800390 if (val & ESDHC_MIX_CTRL_EXE_TUNE)
391 ret |= SDHCI_CTRL_EXEC_TUNING;
392 if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
393 ret |= SDHCI_CTRL_TUNED_CLK;
394
Dong Aisheng03221912013-09-13 19:11:34 +0800395 ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
396
397 return ret;
398 }
399
Dong Aisheng7dd109e2013-10-30 22:09:49 +0800400 if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
401 if (esdhc_is_usdhc(imx_data)) {
402 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
403 ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
404 /* Swap AC23 bit */
405 if (m & ESDHC_MIX_CTRL_AC23EN) {
406 ret &= ~ESDHC_MIX_CTRL_AC23EN;
407 ret |= SDHCI_TRNS_AUTO_CMD23;
408 }
409 } else {
410 ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
411 }
412
413 return ret;
414 }
415
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200416 return readw(host->ioaddr + reg);
417}
418
419static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
420{
421 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Richard Zhue1498602011-03-25 09:18:27 -0400422 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Dong Aisheng03221912013-09-13 19:11:34 +0800423 u32 new_val = 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200424
425 switch (reg) {
Dong Aisheng03221912013-09-13 19:11:34 +0800426 case SDHCI_CLOCK_CONTROL:
427 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
428 if (val & SDHCI_CLOCK_CARD_EN)
429 new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
430 else
431 new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
Dan Carpentereeed7022015-02-26 23:37:55 +0300432 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
Dong Aisheng03221912013-09-13 19:11:34 +0800433 return;
434 case SDHCI_HOST_CONTROL2:
435 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
436 if (val & SDHCI_CTRL_VDD_180)
437 new_val |= ESDHC_VENDOR_SPEC_VSELECT;
438 else
439 new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
440 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800441 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
442 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
443 if (val & SDHCI_CTRL_TUNED_CLK)
444 new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
445 else
446 new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
447 writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
448 } else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
449 u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
450 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800451 if (val & SDHCI_CTRL_TUNED_CLK) {
452 v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800453 } else {
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800454 v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800455 m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
456 }
457
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800458 if (val & SDHCI_CTRL_EXEC_TUNING) {
459 v |= ESDHC_MIX_CTRL_EXE_TUNE;
460 m |= ESDHC_MIX_CTRL_FBCLK_SEL;
461 } else {
462 v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
463 }
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800464
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800465 writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
466 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
467 }
Dong Aisheng03221912013-09-13 19:11:34 +0800468 return;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200469 case SDHCI_TRANSFER_MODE:
Shawn Guof47c4bb2013-10-17 15:19:47 +0800470 if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
Richard Zhu58ac8172011-03-21 13:22:16 +0800471 && (host->cmd->opcode == SD_IO_RW_EXTENDED)
472 && (host->cmd->data->blocks > 1)
473 && (host->cmd->data->flags & MMC_DATA_READ)) {
474 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800475 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
476 v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
477 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Richard Zhu58ac8172011-03-21 13:22:16 +0800478 }
Shawn Guo69f54692013-01-21 19:02:24 +0800479
Shawn Guo9d61c002013-10-17 15:19:45 +0800480 if (esdhc_is_usdhc(imx_data)) {
Shawn Guo69f54692013-01-21 19:02:24 +0800481 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
Shawn Guo2a15f982013-01-21 19:02:26 +0800482 /* Swap AC23 bit */
483 if (val & SDHCI_TRNS_AUTO_CMD23) {
484 val &= ~SDHCI_TRNS_AUTO_CMD23;
485 val |= ESDHC_MIX_CTRL_AC23EN;
486 }
487 m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
Shawn Guo69f54692013-01-21 19:02:24 +0800488 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
489 } else {
490 /*
491 * Postpone this write, we must do it together with a
492 * command write that is down below.
493 */
494 imx_data->scratchpad = val;
495 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200496 return;
497 case SDHCI_COMMAND:
Lucas Stach361b8482013-03-15 09:49:26 +0100498 if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
Richard Zhu58ac8172011-03-21 13:22:16 +0800499 val |= SDHCI_CMD_ABORTCMD;
Shawn Guo95a24822011-09-19 17:32:21 +0800500
Lucas Stach361b8482013-03-15 09:49:26 +0100501 if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
Shawn Guof47c4bb2013-10-17 15:19:47 +0800502 (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
Lucas Stach361b8482013-03-15 09:49:26 +0100503 imx_data->multiblock_status = MULTIBLK_IN_PROCESS;
504
Shawn Guo9d61c002013-10-17 15:19:45 +0800505 if (esdhc_is_usdhc(imx_data))
Shawn Guo95a24822011-09-19 17:32:21 +0800506 writel(val << 16,
507 host->ioaddr + SDHCI_TRANSFER_MODE);
Shawn Guo69f54692013-01-21 19:02:24 +0800508 else
Shawn Guo95a24822011-09-19 17:32:21 +0800509 writel(val << 16 | imx_data->scratchpad,
510 host->ioaddr + SDHCI_TRANSFER_MODE);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200511 return;
512 case SDHCI_BLOCK_SIZE:
513 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
514 break;
515 }
516 esdhc_clrset_le(host, 0xffff, val, reg);
517}
518
519static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
520{
Wilson Callan9a0985b2012-07-19 02:49:16 -0400521 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
522 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200523 u32 new_val;
Sascha Haueraf510792013-01-21 19:02:28 +0800524 u32 mask;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200525
526 switch (reg) {
527 case SDHCI_POWER_CONTROL:
528 /*
529 * FSL put some DMA bits here
530 * If your board has a regulator, code should be here
531 */
532 return;
533 case SDHCI_HOST_CONTROL:
Shawn Guo6b40d182013-01-15 23:36:52 +0800534 /* FSL messed up here, so we need to manually compose it. */
Sascha Haueraf510792013-01-21 19:02:28 +0800535 new_val = val & SDHCI_CTRL_LED;
Masanari Iida7122bbb2012-08-05 23:25:40 +0900536 /* ensure the endianness */
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200537 new_val |= ESDHC_HOST_CONTROL_LE;
Wilson Callan9a0985b2012-07-19 02:49:16 -0400538 /* bits 8&9 are reserved on mx25 */
539 if (!is_imx25_esdhc(imx_data)) {
540 /* DMA mode bits are shifted */
541 new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
542 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200543
Sascha Haueraf510792013-01-21 19:02:28 +0800544 /*
545 * Do not touch buswidth bits here. This is done in
546 * esdhc_pltfm_bus_width.
Martin Fuzzeyf6825742013-04-15 17:08:35 +0200547 * Do not touch the D3CD bit either which is used for the
548 * SDIO interrupt errata workaround.
Sascha Haueraf510792013-01-21 19:02:28 +0800549 */
Martin Fuzzeyf6825742013-04-15 17:08:35 +0200550 mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
Sascha Haueraf510792013-01-21 19:02:28 +0800551
552 esdhc_clrset_le(host, mask, new_val, reg);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200553 return;
554 }
555 esdhc_clrset_le(host, 0xff, val, reg);
Shawn Guo913413c2011-06-21 22:41:51 +0800556
557 /*
558 * The esdhc has a design violation to SDHC spec which tells
559 * that software reset should not affect card detection circuit.
560 * But esdhc clears its SYSCTL register bits [0..2] during the
561 * software reset. This will stop those clocks that card detection
562 * circuit relies on. To work around it, we turn the clocks on back
563 * to keep card detection circuit functional.
564 */
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800565 if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
Shawn Guo913413c2011-06-21 22:41:51 +0800566 esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800567 /*
568 * The reset on usdhc fails to clear MIX_CTRL register.
569 * Do it manually here.
570 */
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800571 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengd131a712013-11-04 16:38:26 +0800572 /* the tuning bits should be kept during reset */
573 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
574 writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
575 host->ioaddr + ESDHC_MIX_CTRL);
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800576 imx_data->is_ddr = 0;
577 }
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800578 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200579}
580
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200581static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
582{
583 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
584 struct pltfm_imx_data *imx_data = pltfm_host->priv;
585 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
586
Dong Aishenga9748622013-12-26 15:23:53 +0800587 if (boarddata->f_max && (boarddata->f_max < pltfm_host->clock))
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200588 return boarddata->f_max;
589 else
Dong Aishenga9748622013-12-26 15:23:53 +0800590 return pltfm_host->clock;
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200591}
592
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200593static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
594{
595 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
596
Dong Aishenga9748622013-12-26 15:23:53 +0800597 return pltfm_host->clock / 256 / 16;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200598}
599
Lucas Stach8ba95802013-06-05 15:13:25 +0200600static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
601 unsigned int clock)
602{
603 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800604 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Dong Aishenga9748622013-12-26 15:23:53 +0800605 unsigned int host_clock = pltfm_host->clock;
Dong Aishengd31fc002013-09-13 19:11:32 +0800606 int pre_div = 2;
607 int div = 1;
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800608 u32 temp, val;
Lucas Stach8ba95802013-06-05 15:13:25 +0200609
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800610 if (clock == 0) {
Russell King1650d0c2014-04-25 12:58:50 +0100611 host->mmc->actual_clock = 0;
612
Shawn Guo9d61c002013-10-17 15:19:45 +0800613 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800614 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
615 writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
616 host->ioaddr + ESDHC_VENDOR_SPEC);
617 }
Russell King373073e2014-04-25 12:58:45 +0100618 return;
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800619 }
Dong Aishengd31fc002013-09-13 19:11:32 +0800620
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800621 if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr)
Dong Aisheng5f7886c2013-09-13 19:11:36 +0800622 pre_div = 1;
623
Dong Aishengd31fc002013-09-13 19:11:32 +0800624 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
625 temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
626 | ESDHC_CLOCK_MASK);
627 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
628
629 while (host_clock / pre_div / 16 > clock && pre_div < 256)
630 pre_div *= 2;
631
632 while (host_clock / pre_div / div > clock && div < 16)
633 div++;
634
Dong Aishenge76b8552013-09-13 19:11:37 +0800635 host->mmc->actual_clock = host_clock / pre_div / div;
Dong Aishengd31fc002013-09-13 19:11:32 +0800636 dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
Dong Aishenge76b8552013-09-13 19:11:37 +0800637 clock, host->mmc->actual_clock);
Dong Aishengd31fc002013-09-13 19:11:32 +0800638
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800639 if (imx_data->is_ddr)
640 pre_div >>= 2;
641 else
642 pre_div >>= 1;
Dong Aishengd31fc002013-09-13 19:11:32 +0800643 div--;
644
645 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
646 temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
647 | (div << ESDHC_DIVIDER_SHIFT)
648 | (pre_div << ESDHC_PREDIV_SHIFT));
649 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800650
Shawn Guo9d61c002013-10-17 15:19:45 +0800651 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800652 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
653 writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
654 host->ioaddr + ESDHC_VENDOR_SPEC);
655 }
656
Dong Aishengd31fc002013-09-13 19:11:32 +0800657 mdelay(1);
Lucas Stach8ba95802013-06-05 15:13:25 +0200658}
659
Shawn Guo913413c2011-06-21 22:41:51 +0800660static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
661{
Shawn Guo842afc02011-07-06 22:57:48 +0800662 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
663 struct pltfm_imx_data *imx_data = pltfm_host->priv;
664 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Shawn Guo913413c2011-06-21 22:41:51 +0800665
666 switch (boarddata->wp_type) {
667 case ESDHC_WP_GPIO:
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800668 return mmc_gpio_get_ro(host->mmc);
Shawn Guo913413c2011-06-21 22:41:51 +0800669 case ESDHC_WP_CONTROLLER:
670 return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
671 SDHCI_WRITE_PROTECT);
672 case ESDHC_WP_NONE:
673 break;
674 }
675
676 return -ENOSYS;
677}
678
Russell King2317f562014-04-25 12:57:07 +0100679static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
Sascha Haueraf510792013-01-21 19:02:28 +0800680{
681 u32 ctrl;
682
683 switch (width) {
684 case MMC_BUS_WIDTH_8:
685 ctrl = ESDHC_CTRL_8BITBUS;
686 break;
687 case MMC_BUS_WIDTH_4:
688 ctrl = ESDHC_CTRL_4BITBUS;
689 break;
690 default:
691 ctrl = 0;
692 break;
693 }
694
695 esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
696 SDHCI_HOST_CONTROL);
Sascha Haueraf510792013-01-21 19:02:28 +0800697}
698
Dong Aisheng03221912013-09-13 19:11:34 +0800699static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
700{
701 u32 reg;
702
703 /* FIXME: delay a bit for card to be ready for next tuning due to errors */
704 mdelay(1);
705
706 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
707 reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
708 ESDHC_MIX_CTRL_FBCLK_SEL;
709 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
710 writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
711 dev_dbg(mmc_dev(host->mmc),
712 "tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
713 val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
714}
715
Dong Aisheng03221912013-09-13 19:11:34 +0800716static void esdhc_post_tuning(struct sdhci_host *host)
717{
718 u32 reg;
719
720 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
721 reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
722 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
723}
724
725static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
726{
727 int min, max, avg, ret;
728
729 /* find the mininum delay first which can pass tuning */
730 min = ESDHC_TUNE_CTRL_MIN;
731 while (min < ESDHC_TUNE_CTRL_MAX) {
732 esdhc_prepare_tuning(host, min);
Ulf Hanssond1785322014-12-05 12:59:40 +0100733 if (!mmc_send_tuning(host->mmc))
Dong Aisheng03221912013-09-13 19:11:34 +0800734 break;
735 min += ESDHC_TUNE_CTRL_STEP;
736 }
737
738 /* find the maxinum delay which can not pass tuning */
739 max = min + ESDHC_TUNE_CTRL_STEP;
740 while (max < ESDHC_TUNE_CTRL_MAX) {
741 esdhc_prepare_tuning(host, max);
Ulf Hanssond1785322014-12-05 12:59:40 +0100742 if (mmc_send_tuning(host->mmc)) {
Dong Aisheng03221912013-09-13 19:11:34 +0800743 max -= ESDHC_TUNE_CTRL_STEP;
744 break;
745 }
746 max += ESDHC_TUNE_CTRL_STEP;
747 }
748
749 /* use average delay to get the best timing */
750 avg = (min + max) / 2;
751 esdhc_prepare_tuning(host, avg);
Ulf Hanssond1785322014-12-05 12:59:40 +0100752 ret = mmc_send_tuning(host->mmc);
Dong Aisheng03221912013-09-13 19:11:34 +0800753 esdhc_post_tuning(host);
754
755 dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n",
756 ret ? "failed" : "passed", avg, ret);
757
758 return ret;
759}
760
Dong Aishengad932202013-09-13 19:11:35 +0800761static int esdhc_change_pinstate(struct sdhci_host *host,
762 unsigned int uhs)
763{
764 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
765 struct pltfm_imx_data *imx_data = pltfm_host->priv;
766 struct pinctrl_state *pinctrl;
767
768 dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);
769
770 if (IS_ERR(imx_data->pinctrl) ||
771 IS_ERR(imx_data->pins_default) ||
772 IS_ERR(imx_data->pins_100mhz) ||
773 IS_ERR(imx_data->pins_200mhz))
774 return -EINVAL;
775
776 switch (uhs) {
777 case MMC_TIMING_UHS_SDR50:
778 pinctrl = imx_data->pins_100mhz;
779 break;
780 case MMC_TIMING_UHS_SDR104:
Dong Aisheng429a5b42013-10-30 22:10:42 +0800781 case MMC_TIMING_MMC_HS200:
Dong Aishengad932202013-09-13 19:11:35 +0800782 pinctrl = imx_data->pins_200mhz;
783 break;
784 default:
785 /* back to default state for other legacy timing */
786 pinctrl = imx_data->pins_default;
787 }
788
789 return pinctrl_select_state(imx_data->pinctrl, pinctrl);
790}
791
Russell King850a29b2014-04-25 12:59:41 +0100792static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
Dong Aishengad932202013-09-13 19:11:35 +0800793{
794 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
795 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Dong Aisheng602519b2013-10-18 19:48:47 +0800796 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Dong Aishengad932202013-09-13 19:11:35 +0800797
Russell King850a29b2014-04-25 12:59:41 +0100798 switch (timing) {
Dong Aishengad932202013-09-13 19:11:35 +0800799 case MMC_TIMING_UHS_SDR12:
Dong Aishengad932202013-09-13 19:11:35 +0800800 case MMC_TIMING_UHS_SDR25:
Dong Aishengad932202013-09-13 19:11:35 +0800801 case MMC_TIMING_UHS_SDR50:
Dong Aishengad932202013-09-13 19:11:35 +0800802 case MMC_TIMING_UHS_SDR104:
Dong Aisheng429a5b42013-10-30 22:10:42 +0800803 case MMC_TIMING_MMC_HS200:
Dong Aishengad932202013-09-13 19:11:35 +0800804 break;
805 case MMC_TIMING_UHS_DDR50:
Aisheng Dong69f5bf32014-05-09 14:53:15 +0800806 case MMC_TIMING_MMC_DDR52:
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800807 writel(readl(host->ioaddr + ESDHC_MIX_CTRL) |
808 ESDHC_MIX_CTRL_DDREN,
809 host->ioaddr + ESDHC_MIX_CTRL);
810 imx_data->is_ddr = 1;
Dong Aisheng602519b2013-10-18 19:48:47 +0800811 if (boarddata->delay_line) {
812 u32 v;
813 v = boarddata->delay_line <<
814 ESDHC_DLL_OVERRIDE_VAL_SHIFT |
815 (1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
816 if (is_imx53_esdhc(imx_data))
817 v <<= 1;
818 writel(v, host->ioaddr + ESDHC_DLL_CTRL);
819 }
Dong Aishengad932202013-09-13 19:11:35 +0800820 break;
821 }
822
Russell King850a29b2014-04-25 12:59:41 +0100823 esdhc_change_pinstate(host, timing);
Dong Aishengad932202013-09-13 19:11:35 +0800824}
825
Russell King0718e592014-04-25 12:57:18 +0100826static void esdhc_reset(struct sdhci_host *host, u8 mask)
827{
828 sdhci_reset(host, mask);
829
830 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
831 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
832}
833
Aisheng Dong10fd0ad2014-08-27 15:26:28 +0800834static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
835{
836 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
837 struct pltfm_imx_data *imx_data = pltfm_host->priv;
838
839 return esdhc_is_usdhc(imx_data) ? 1 << 28 : 1 << 27;
840}
841
Aisheng Donge33eb8e22014-08-27 15:26:30 +0800842static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
843{
844 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
845 struct pltfm_imx_data *imx_data = pltfm_host->priv;
846
847 /* use maximum timeout counter */
848 sdhci_writeb(host, esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
849 SDHCI_TIMEOUT_CONTROL);
850}
851
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800852static struct sdhci_ops sdhci_esdhc_ops = {
Richard Zhue1498602011-03-25 09:18:27 -0400853 .read_l = esdhc_readl_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100854 .read_w = esdhc_readw_le,
Richard Zhue1498602011-03-25 09:18:27 -0400855 .write_l = esdhc_writel_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100856 .write_w = esdhc_writew_le,
857 .write_b = esdhc_writeb_le,
Lucas Stach8ba95802013-06-05 15:13:25 +0200858 .set_clock = esdhc_pltfm_set_clock,
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200859 .get_max_clock = esdhc_pltfm_get_max_clock,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100860 .get_min_clock = esdhc_pltfm_get_min_clock,
Aisheng Dong10fd0ad2014-08-27 15:26:28 +0800861 .get_max_timeout_count = esdhc_get_max_timeout_count,
Shawn Guo913413c2011-06-21 22:41:51 +0800862 .get_ro = esdhc_pltfm_get_ro,
Aisheng Donge33eb8e22014-08-27 15:26:30 +0800863 .set_timeout = esdhc_set_timeout,
Russell King2317f562014-04-25 12:57:07 +0100864 .set_bus_width = esdhc_pltfm_set_bus_width,
Dong Aishengad932202013-09-13 19:11:35 +0800865 .set_uhs_signaling = esdhc_set_uhs_signaling,
Russell King0718e592014-04-25 12:57:18 +0100866 .reset = esdhc_reset,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100867};
868
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100869static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
Richard Zhu97e4ba62011-08-11 16:51:46 -0400870 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
871 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
872 | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
Shawn Guo85d65092011-05-27 23:48:12 +0800873 | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
Shawn Guo85d65092011-05-27 23:48:12 +0800874 .ops = &sdhci_esdhc_ops,
875};
876
Shawn Guoabfafc22011-06-30 15:44:44 +0800877#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500878static int
Shawn Guoabfafc22011-06-30 15:44:44 +0800879sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
Sascha Hauer07bf2b52015-03-24 14:45:04 +0100880 struct sdhci_host *host,
Shawn Guoabfafc22011-06-30 15:44:44 +0800881 struct esdhc_platform_data *boarddata)
882{
883 struct device_node *np = pdev->dev.of_node;
Dong Aisheng4800e872015-07-22 20:53:05 +0800884 int ret;
Shawn Guoabfafc22011-06-30 15:44:44 +0800885
886 if (!np)
887 return -ENODEV;
888
Arnd Bergmann7f217792012-05-13 00:14:24 -0400889 if (of_get_property(np, "non-removable", NULL))
Shawn Guoabfafc22011-06-30 15:44:44 +0800890 boarddata->cd_type = ESDHC_CD_PERMANENT;
891
892 if (of_get_property(np, "fsl,cd-controller", NULL))
893 boarddata->cd_type = ESDHC_CD_CONTROLLER;
894
895 if (of_get_property(np, "fsl,wp-controller", NULL))
896 boarddata->wp_type = ESDHC_WP_CONTROLLER;
897
898 boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
899 if (gpio_is_valid(boarddata->cd_gpio))
900 boarddata->cd_type = ESDHC_CD_GPIO;
901
902 boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
903 if (gpio_is_valid(boarddata->wp_gpio))
904 boarddata->wp_type = ESDHC_WP_GPIO;
905
Sascha Haueraf510792013-01-21 19:02:28 +0800906 of_property_read_u32(np, "bus-width", &boarddata->max_bus_width);
907
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200908 of_property_read_u32(np, "max-frequency", &boarddata->f_max);
909
Dong Aishengad932202013-09-13 19:11:35 +0800910 if (of_find_property(np, "no-1-8-v", NULL))
911 boarddata->support_vsel = false;
912 else
913 boarddata->support_vsel = true;
914
Dong Aisheng602519b2013-10-18 19:48:47 +0800915 if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
916 boarddata->delay_line = 0;
917
Sascha Hauer07bf2b52015-03-24 14:45:04 +0100918 mmc_of_parse_voltage(np, &host->ocr_mask);
919
Fabio Estevam15064112015-05-09 09:57:08 -0300920 /* call to generic mmc_of_parse to support additional capabilities */
Dong Aisheng4800e872015-07-22 20:53:05 +0800921 ret = mmc_of_parse(host->mmc);
922 if (ret)
923 return ret;
924
925 if (!IS_ERR_VALUE(mmc_gpio_get_cd(host->mmc)))
926 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
927
928 return 0;
Shawn Guoabfafc22011-06-30 15:44:44 +0800929}
930#else
931static inline int
932sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
Sascha Hauer07bf2b52015-03-24 14:45:04 +0100933 struct sdhci_host *host,
Shawn Guoabfafc22011-06-30 15:44:44 +0800934 struct esdhc_platform_data *boarddata)
935{
936 return -ENODEV;
937}
938#endif
939
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500940static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200941{
Shawn Guoabfafc22011-06-30 15:44:44 +0800942 const struct of_device_id *of_id =
943 of_match_device(imx_esdhc_dt_ids, &pdev->dev);
Shawn Guo85d65092011-05-27 23:48:12 +0800944 struct sdhci_pltfm_host *pltfm_host;
945 struct sdhci_host *host;
946 struct esdhc_platform_data *boarddata;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100947 int err;
Richard Zhue1498602011-03-25 09:18:27 -0400948 struct pltfm_imx_data *imx_data;
Fabio Estevam7ccddeb2015-05-09 09:57:09 -0300949 bool dt = true;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200950
Christian Daudt0e748232013-05-29 13:50:05 -0700951 host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata, 0);
Shawn Guo85d65092011-05-27 23:48:12 +0800952 if (IS_ERR(host))
953 return PTR_ERR(host);
954
955 pltfm_host = sdhci_priv(host);
956
Shawn Guoe3af31c2012-11-26 14:39:43 +0800957 imx_data = devm_kzalloc(&pdev->dev, sizeof(*imx_data), GFP_KERNEL);
Shawn Guoabfafc22011-06-30 15:44:44 +0800958 if (!imx_data) {
959 err = -ENOMEM;
Shawn Guoe3af31c2012-11-26 14:39:43 +0800960 goto free_sdhci;
Shawn Guoabfafc22011-06-30 15:44:44 +0800961 }
Shawn Guo57ed3312011-06-30 09:24:26 +0800962
Shawn Guof47c4bb2013-10-17 15:19:47 +0800963 imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
964 pdev->id_entry->driver_data;
Shawn Guo85d65092011-05-27 23:48:12 +0800965 pltfm_host->priv = imx_data;
966
Sascha Hauer52dac612012-03-07 09:31:34 +0100967 imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
968 if (IS_ERR(imx_data->clk_ipg)) {
969 err = PTR_ERR(imx_data->clk_ipg);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800970 goto free_sdhci;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200971 }
Sascha Hauer52dac612012-03-07 09:31:34 +0100972
973 imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
974 if (IS_ERR(imx_data->clk_ahb)) {
975 err = PTR_ERR(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800976 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +0100977 }
978
979 imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
980 if (IS_ERR(imx_data->clk_per)) {
981 err = PTR_ERR(imx_data->clk_per);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800982 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +0100983 }
984
985 pltfm_host->clk = imx_data->clk_per;
Dong Aishenga9748622013-12-26 15:23:53 +0800986 pltfm_host->clock = clk_get_rate(pltfm_host->clk);
Sascha Hauer52dac612012-03-07 09:31:34 +0100987 clk_prepare_enable(imx_data->clk_per);
988 clk_prepare_enable(imx_data->clk_ipg);
989 clk_prepare_enable(imx_data->clk_ahb);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200990
Dong Aishengad932202013-09-13 19:11:35 +0800991 imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
Dong Aishenge62d8b82012-05-11 14:56:01 +0800992 if (IS_ERR(imx_data->pinctrl)) {
993 err = PTR_ERR(imx_data->pinctrl);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800994 goto disable_clk;
Dong Aishenge62d8b82012-05-11 14:56:01 +0800995 }
996
Dong Aishengad932202013-09-13 19:11:35 +0800997 imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
998 PINCTRL_STATE_DEFAULT);
Dirk Behmecd529af2014-10-01 04:25:32 -0500999 if (IS_ERR(imx_data->pins_default))
1000 dev_warn(mmc_dev(host->mmc), "could not get default state\n");
Dong Aishengad932202013-09-13 19:11:35 +08001001
Eric Bénardb89152822012-04-18 02:30:20 +02001002 host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
Eric Bénard37865fe2010-10-23 01:57:21 +02001003
Shawn Guof47c4bb2013-10-17 15:19:47 +08001004 if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207)
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001005 /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
Richard Zhu97e4ba62011-08-11 16:51:46 -04001006 host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
1007 | SDHCI_QUIRK_BROKEN_ADMA;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001008
Shawn Guof750ba92011-11-10 16:39:32 +08001009 /*
1010 * The imx6q ROM code will change the default watermark level setting
1011 * to something insane. Change it back here.
1012 */
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001013 if (esdhc_is_usdhc(imx_data)) {
Shawn Guo60bf6392013-01-15 23:36:53 +08001014 writel(0x08100810, host->ioaddr + ESDHC_WTMK_LVL);
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001015 host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
Dong Aishenge2997c92013-10-30 22:09:52 +08001016 host->mmc->caps |= MMC_CAP_1_8V_DDR;
Dong Aisheng18094432015-05-27 18:13:28 +08001017
Dong Aisheng4245aff2015-05-27 18:13:31 +08001018 if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
1019 host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
1020
Dong Aisheng18094432015-05-27 18:13:28 +08001021 /*
1022 * errata ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
1023 * TO1.1, it's harmless for MX6SL
1024 */
1025 writel(readl(host->ioaddr + 0x6c) | BIT(7),
1026 host->ioaddr + 0x6c);
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001027 }
Shawn Guof750ba92011-11-10 16:39:32 +08001028
Dong Aisheng6e9fd282013-10-18 19:48:43 +08001029 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
1030 sdhci_esdhc_ops.platform_execute_tuning =
1031 esdhc_executing_tuning;
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +08001032
1033 if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
1034 writel(readl(host->ioaddr + ESDHC_TUNING_CTRL) |
1035 ESDHC_STD_TUNING_EN | ESDHC_TUNING_START_TAP,
1036 host->ioaddr + ESDHC_TUNING_CTRL);
1037
Dong Aisheng18094432015-05-27 18:13:28 +08001038 if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
1039 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;
1040
Shawn Guo842afc02011-07-06 22:57:48 +08001041 boarddata = &imx_data->boarddata;
Sascha Hauer07bf2b52015-03-24 14:45:04 +01001042 if (sdhci_esdhc_imx_probe_dt(pdev, host, boarddata) < 0) {
Shawn Guoabfafc22011-06-30 15:44:44 +08001043 if (!host->mmc->parent->platform_data) {
1044 dev_err(mmc_dev(host->mmc), "no board data!\n");
1045 err = -EINVAL;
Shawn Guoe3af31c2012-11-26 14:39:43 +08001046 goto disable_clk;
Shawn Guoabfafc22011-06-30 15:44:44 +08001047 }
1048 imx_data->boarddata = *((struct esdhc_platform_data *)
1049 host->mmc->parent->platform_data);
Fabio Estevam7ccddeb2015-05-09 09:57:09 -03001050 dt = false;
1051 }
1052 /* write_protect */
1053 if (boarddata->wp_type == ESDHC_WP_GPIO && !dt) {
1054 err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
1055 if (err) {
1056 dev_err(mmc_dev(host->mmc),
1057 "failed to request write-protect gpio!\n");
1058 goto disable_clk;
1059 }
1060 host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
Shawn Guoabfafc22011-06-30 15:44:44 +08001061 }
Shawn Guo913413c2011-06-21 22:41:51 +08001062
Shawn Guo913413c2011-06-21 22:41:51 +08001063 /* card_detect */
Fabio Estevam7ccddeb2015-05-09 09:57:09 -03001064 switch (boarddata->cd_type) {
1065 case ESDHC_CD_GPIO:
1066 if (dt)
1067 break;
1068 err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
1069 if (err) {
1070 dev_err(mmc_dev(host->mmc),
1071 "failed to request card-detect gpio!\n");
1072 goto disable_clk;
1073 }
1074 /* fall through */
1075
1076 case ESDHC_CD_CONTROLLER:
1077 /* we have a working card_detect back */
Wolfram Sang7e29c302011-02-26 14:44:41 +01001078 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
Fabio Estevam7ccddeb2015-05-09 09:57:09 -03001079 break;
1080
1081 case ESDHC_CD_PERMANENT:
1082 host->mmc->caps |= MMC_CAP_NONREMOVABLE;
1083 break;
1084
1085 case ESDHC_CD_NONE:
1086 break;
1087 }
Eric Bénard16a790b2010-10-23 01:57:22 +02001088
Sascha Haueraf510792013-01-21 19:02:28 +08001089 switch (boarddata->max_bus_width) {
1090 case 8:
1091 host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
1092 break;
1093 case 4:
1094 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
1095 break;
1096 case 1:
1097 default:
1098 host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
1099 break;
1100 }
1101
Dong Aishengad932202013-09-13 19:11:35 +08001102 /* sdr50 and sdr104 needs work on 1.8v signal voltage */
Dirk Behmecd529af2014-10-01 04:25:32 -05001103 if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data) &&
1104 !IS_ERR(imx_data->pins_default)) {
Dong Aishengad932202013-09-13 19:11:35 +08001105 imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
1106 ESDHC_PINCTRL_STATE_100MHZ);
1107 imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
1108 ESDHC_PINCTRL_STATE_200MHZ);
1109 if (IS_ERR(imx_data->pins_100mhz) ||
1110 IS_ERR(imx_data->pins_200mhz)) {
1111 dev_warn(mmc_dev(host->mmc),
1112 "could not get ultra high speed state, work on normal mode\n");
1113 /* fall back to not support uhs by specify no 1.8v quirk */
1114 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1115 }
1116 } else {
1117 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1118 }
1119
Shawn Guo85d65092011-05-27 23:48:12 +08001120 err = sdhci_add_host(host);
1121 if (err)
Shawn Guoe3af31c2012-11-26 14:39:43 +08001122 goto disable_clk;
Shawn Guo85d65092011-05-27 23:48:12 +08001123
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001124 pm_runtime_set_active(&pdev->dev);
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001125 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1126 pm_runtime_use_autosuspend(&pdev->dev);
1127 pm_suspend_ignore_children(&pdev->dev, 1);
Ulf Hansson77903c02014-12-11 15:12:25 +01001128 pm_runtime_enable(&pdev->dev);
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001129
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001130 return 0;
Wolfram Sang7e29c302011-02-26 14:44:41 +01001131
Shawn Guoe3af31c2012-11-26 14:39:43 +08001132disable_clk:
Sascha Hauer52dac612012-03-07 09:31:34 +01001133 clk_disable_unprepare(imx_data->clk_per);
1134 clk_disable_unprepare(imx_data->clk_ipg);
1135 clk_disable_unprepare(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001136free_sdhci:
Shawn Guo85d65092011-05-27 23:48:12 +08001137 sdhci_pltfm_free(pdev);
1138 return err;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001139}
1140
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001141static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001142{
Shawn Guo85d65092011-05-27 23:48:12 +08001143 struct sdhci_host *host = platform_get_drvdata(pdev);
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001144 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Richard Zhue1498602011-03-25 09:18:27 -04001145 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Shawn Guo85d65092011-05-27 23:48:12 +08001146 int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
1147
Ulf Hansson0b414362014-12-11 14:56:15 +01001148 pm_runtime_get_sync(&pdev->dev);
1149 pm_runtime_disable(&pdev->dev);
1150 pm_runtime_put_noidle(&pdev->dev);
1151
Shawn Guo85d65092011-05-27 23:48:12 +08001152 sdhci_remove_host(host, dead);
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001153
Ulf Hansson0b414362014-12-11 14:56:15 +01001154 clk_disable_unprepare(imx_data->clk_per);
1155 clk_disable_unprepare(imx_data->clk_ipg);
1156 clk_disable_unprepare(imx_data->clk_ahb);
Sascha Hauer52dac612012-03-07 09:31:34 +01001157
Shawn Guo85d65092011-05-27 23:48:12 +08001158 sdhci_pltfm_free(pdev);
1159
1160 return 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001161}
1162
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +01001163#ifdef CONFIG_PM
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001164static int sdhci_esdhc_runtime_suspend(struct device *dev)
1165{
1166 struct sdhci_host *host = dev_get_drvdata(dev);
1167 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1168 struct pltfm_imx_data *imx_data = pltfm_host->priv;
1169 int ret;
1170
1171 ret = sdhci_runtime_suspend_host(host);
1172
Russell Kingbe138552014-04-25 12:55:56 +01001173 if (!sdhci_sdio_irq_enabled(host)) {
1174 clk_disable_unprepare(imx_data->clk_per);
1175 clk_disable_unprepare(imx_data->clk_ipg);
1176 }
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001177 clk_disable_unprepare(imx_data->clk_ahb);
1178
1179 return ret;
1180}
1181
1182static int sdhci_esdhc_runtime_resume(struct device *dev)
1183{
1184 struct sdhci_host *host = dev_get_drvdata(dev);
1185 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1186 struct pltfm_imx_data *imx_data = pltfm_host->priv;
1187
Russell Kingbe138552014-04-25 12:55:56 +01001188 if (!sdhci_sdio_irq_enabled(host)) {
1189 clk_prepare_enable(imx_data->clk_per);
1190 clk_prepare_enable(imx_data->clk_ipg);
1191 }
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001192 clk_prepare_enable(imx_data->clk_ahb);
1193
1194 return sdhci_runtime_resume_host(host);
1195}
1196#endif
1197
1198static const struct dev_pm_ops sdhci_esdhc_pmops = {
1199 SET_SYSTEM_SLEEP_PM_OPS(sdhci_pltfm_suspend, sdhci_pltfm_resume)
1200 SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
1201 sdhci_esdhc_runtime_resume, NULL)
1202};
1203
Shawn Guo85d65092011-05-27 23:48:12 +08001204static struct platform_driver sdhci_esdhc_imx_driver = {
1205 .driver = {
1206 .name = "sdhci-esdhc-imx",
Shawn Guoabfafc22011-06-30 15:44:44 +08001207 .of_match_table = imx_esdhc_dt_ids,
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001208 .pm = &sdhci_esdhc_pmops,
Shawn Guo85d65092011-05-27 23:48:12 +08001209 },
Shawn Guo57ed3312011-06-30 09:24:26 +08001210 .id_table = imx_esdhc_devtype,
Shawn Guo85d65092011-05-27 23:48:12 +08001211 .probe = sdhci_esdhc_imx_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001212 .remove = sdhci_esdhc_imx_remove,
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001213};
Shawn Guo85d65092011-05-27 23:48:12 +08001214
Axel Lind1f81a62011-11-26 12:55:43 +08001215module_platform_driver(sdhci_esdhc_imx_driver);
Shawn Guo85d65092011-05-27 23:48:12 +08001216
1217MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
Wolfram Sang035ff832015-04-20 15:51:42 +02001218MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
Shawn Guo85d65092011-05-27 23:48:12 +08001219MODULE_LICENSE("GPL v2");