blob: 45fbfb623ad90e4e80ea2258fa0ca2aad77e9159 [file] [log] [blame]
James Smartda0436e2009-05-22 14:51:39 -04001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
James Smartd4379ac2012-03-01 22:37:07 -05004 * Copyright (C) 2009-2012 Emulex. All rights reserved. *
James Smartda0436e2009-05-22 14:51:39 -04005 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *******************************************************************/
20
21/* Macros to deal with bit fields. Each bit field must have 3 #defines
22 * associated with it (_SHIFT, _MASK, and _WORD).
23 * EG. For a bit field that is in the 7th bit of the "field4" field of a
24 * structure and is 2 bits in size the following #defines must exist:
25 * struct temp {
26 * uint32_t field1;
27 * uint32_t field2;
28 * uint32_t field3;
29 * uint32_t field4;
30 * #define example_bit_field_SHIFT 7
31 * #define example_bit_field_MASK 0x03
32 * #define example_bit_field_WORD field4
33 * uint32_t field5;
34 * };
35 * Then the macros below may be used to get or set the value of that field.
36 * EG. To get the value of the bit field from the above example:
37 * struct temp t1;
38 * value = bf_get(example_bit_field, &t1);
39 * And then to set that bit field:
40 * bf_set(example_bit_field, &t1, 2);
41 * Or clear that bit field:
42 * bf_set(example_bit_field, &t1, 0);
43 */
James Smart079b5c92011-08-21 21:48:49 -040044#define bf_get_be32(name, ptr) \
45 ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
James Smartcb5172e2010-03-15 11:25:07 -040046#define bf_get_le32(name, ptr) \
47 ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
James Smartda0436e2009-05-22 14:51:39 -040048#define bf_get(name, ptr) \
49 (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
James Smartcb5172e2010-03-15 11:25:07 -040050#define bf_set_le32(name, ptr, value) \
51 ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
52 name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
53 ~(name##_MASK << name##_SHIFT)))))
James Smartda0436e2009-05-22 14:51:39 -040054#define bf_set(name, ptr, value) \
55 ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
56 ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
57
58struct dma_address {
59 uint32_t addr_lo;
60 uint32_t addr_hi;
61};
62
James Smart8fa38512009-07-19 10:01:03 -040063struct lpfc_sli_intf {
64 uint32_t word0;
James Smart28baac72010-02-12 14:42:03 -050065#define lpfc_sli_intf_valid_SHIFT 29
66#define lpfc_sli_intf_valid_MASK 0x00000007
67#define lpfc_sli_intf_valid_WORD word0
James Smart8fa38512009-07-19 10:01:03 -040068#define LPFC_SLI_INTF_VALID 6
James Smart085c6472010-11-20 23:11:37 -050069#define lpfc_sli_intf_sli_hint2_SHIFT 24
70#define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
71#define lpfc_sli_intf_sli_hint2_WORD word0
72#define LPFC_SLI_INTF_SLI_HINT2_NONE 0
73#define lpfc_sli_intf_sli_hint1_SHIFT 16
74#define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
75#define lpfc_sli_intf_sli_hint1_WORD word0
76#define LPFC_SLI_INTF_SLI_HINT1_NONE 0
77#define LPFC_SLI_INTF_SLI_HINT1_1 1
78#define LPFC_SLI_INTF_SLI_HINT1_2 2
79#define lpfc_sli_intf_if_type_SHIFT 12
80#define lpfc_sli_intf_if_type_MASK 0x0000000F
81#define lpfc_sli_intf_if_type_WORD word0
82#define LPFC_SLI_INTF_IF_TYPE_0 0
83#define LPFC_SLI_INTF_IF_TYPE_1 1
84#define LPFC_SLI_INTF_IF_TYPE_2 2
James Smart28baac72010-02-12 14:42:03 -050085#define lpfc_sli_intf_sli_family_SHIFT 8
James Smart085c6472010-11-20 23:11:37 -050086#define lpfc_sli_intf_sli_family_MASK 0x0000000F
James Smart28baac72010-02-12 14:42:03 -050087#define lpfc_sli_intf_sli_family_WORD word0
James Smart085c6472010-11-20 23:11:37 -050088#define LPFC_SLI_INTF_FAMILY_BE2 0x0
89#define LPFC_SLI_INTF_FAMILY_BE3 0x1
90#define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
91#define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
James Smart28baac72010-02-12 14:42:03 -050092#define lpfc_sli_intf_slirev_SHIFT 4
93#define lpfc_sli_intf_slirev_MASK 0x0000000F
94#define lpfc_sli_intf_slirev_WORD word0
95#define LPFC_SLI_INTF_REV_SLI3 3
96#define LPFC_SLI_INTF_REV_SLI4 4
James Smart085c6472010-11-20 23:11:37 -050097#define lpfc_sli_intf_func_type_SHIFT 0
98#define lpfc_sli_intf_func_type_MASK 0x00000001
99#define lpfc_sli_intf_func_type_WORD word0
100#define LPFC_SLI_INTF_IF_TYPE_PHYS 0
101#define LPFC_SLI_INTF_IF_TYPE_VIRT 1
James Smart8fa38512009-07-19 10:01:03 -0400102};
103
James Smartda0436e2009-05-22 14:51:39 -0400104#define LPFC_SLI4_MBX_EMBED true
105#define LPFC_SLI4_MBX_NEMBED false
106
107#define LPFC_SLI4_MB_WORD_COUNT 64
108#define LPFC_MAX_MQ_PAGE 8
109#define LPFC_MAX_WQ_PAGE 8
110#define LPFC_MAX_CQ_PAGE 4
111#define LPFC_MAX_EQ_PAGE 8
112
113#define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
114#define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
115#define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
116
117/* Define SLI4 Alignment requirements. */
118#define LPFC_ALIGN_16_BYTE 16
119#define LPFC_ALIGN_64_BYTE 64
120
121/* Define SLI4 specific definitions. */
122#define LPFC_MQ_CQE_BYTE_OFFSET 256
123#define LPFC_MBX_CMD_HDR_LENGTH 16
124#define LPFC_MBX_ERROR_RANGE 0x4000
125#define LPFC_BMBX_BIT1_ADDR_HI 0x2
126#define LPFC_BMBX_BIT1_ADDR_LO 0
127#define LPFC_RPI_HDR_COUNT 64
128#define LPFC_HDR_TEMPLATE_SIZE 4096
129#define LPFC_RPI_ALLOC_ERROR 0xFFFF
130#define LPFC_FCF_RECORD_WD_CNT 132
131#define LPFC_ENTIRE_FCF_DATABASE 0
132#define LPFC_DFLT_FCF_INDEX 0
133
134/* Virtual function numbers */
135#define LPFC_VF0 0
136#define LPFC_VF1 1
137#define LPFC_VF2 2
138#define LPFC_VF3 3
139#define LPFC_VF4 4
140#define LPFC_VF5 5
141#define LPFC_VF6 6
142#define LPFC_VF7 7
143#define LPFC_VF8 8
144#define LPFC_VF9 9
145#define LPFC_VF10 10
146#define LPFC_VF11 11
147#define LPFC_VF12 12
148#define LPFC_VF13 13
149#define LPFC_VF14 14
150#define LPFC_VF15 15
151#define LPFC_VF16 16
152#define LPFC_VF17 17
153#define LPFC_VF18 18
154#define LPFC_VF19 19
155#define LPFC_VF20 20
156#define LPFC_VF21 21
157#define LPFC_VF22 22
158#define LPFC_VF23 23
159#define LPFC_VF24 24
160#define LPFC_VF25 25
161#define LPFC_VF26 26
162#define LPFC_VF27 27
163#define LPFC_VF28 28
164#define LPFC_VF29 29
165#define LPFC_VF30 30
166#define LPFC_VF31 31
167
168/* PCI function numbers */
169#define LPFC_PCI_FUNC0 0
170#define LPFC_PCI_FUNC1 1
171#define LPFC_PCI_FUNC2 2
172#define LPFC_PCI_FUNC3 3
173#define LPFC_PCI_FUNC4 4
174
James Smart88a2cfb2011-07-22 18:36:33 -0400175/* SLI4 interface type-2 PDEV_CTL register */
James Smartc0c11512011-05-24 11:41:34 -0400176#define LPFC_CTL_PDEV_CTL_OFFSET 0x414
James Smartc0c11512011-05-24 11:41:34 -0400177#define LPFC_CTL_PDEV_CTL_DRST 0x00000001
178#define LPFC_CTL_PDEV_CTL_FRST 0x00000002
179#define LPFC_CTL_PDEV_CTL_DD 0x00000004
180#define LPFC_CTL_PDEV_CTL_LC 0x00000008
181#define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
182#define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
183#define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
184
185#define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
186
James Smartda0436e2009-05-22 14:51:39 -0400187/* Active interrupt test count */
188#define LPFC_ACT_INTR_CNT 4
189
James Smart49aa1432012-08-03 12:36:42 -0400190/* Algrithmns for scheduling FCP commands to WQs */
191#define LPFC_FCP_SCHED_ROUND_ROBIN 0
192#define LPFC_FCP_SCHED_BY_CPU 1
193
James Smartda0436e2009-05-22 14:51:39 -0400194/* Delay Multiplier constant */
195#define LPFC_DMULT_CONST 651042
James Smartbf8dae82012-08-03 12:36:24 -0400196
197/* Configuration of Interrupts / sec for entire HBA port */
198#define LPFC_MIN_IMAX 5000
199#define LPFC_MAX_IMAX 5000000
200#define LPFC_DEF_IMAX 50000
James Smartda0436e2009-05-22 14:51:39 -0400201
James Smart28baac72010-02-12 14:42:03 -0500202/* PORT_CAPABILITIES constants. */
203#define LPFC_MAX_SUPPORTED_PAGES 8
204
James Smartda0436e2009-05-22 14:51:39 -0400205struct ulp_bde64 {
206 union ULP_BDE_TUS {
207 uint32_t w;
208 struct {
209#ifdef __BIG_ENDIAN_BITFIELD
210 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
211 VALUE !! */
212 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
213#else /* __LITTLE_ENDIAN_BITFIELD */
214 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
215 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
216 VALUE !! */
217#endif
218#define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
219#define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
220#define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
221#define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
222#define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
223#define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
224#define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
225 } f;
226 } tus;
227 uint32_t addrLow;
228 uint32_t addrHigh;
229};
230
231struct lpfc_sli4_flags {
232 uint32_t word0;
James Smart6d368e52011-05-24 11:44:12 -0400233#define lpfc_idx_rsrc_rdy_SHIFT 0
234#define lpfc_idx_rsrc_rdy_MASK 0x00000001
235#define lpfc_idx_rsrc_rdy_WORD word0
236#define LPFC_IDX_RSRC_RDY 1
James Smart8a9d2e82012-05-09 21:16:12 -0400237#define lpfc_rpi_rsrc_rdy_SHIFT 1
James Smart6d368e52011-05-24 11:44:12 -0400238#define lpfc_rpi_rsrc_rdy_MASK 0x00000001
239#define lpfc_rpi_rsrc_rdy_WORD word0
240#define LPFC_RPI_RSRC_RDY 1
James Smart8a9d2e82012-05-09 21:16:12 -0400241#define lpfc_vpi_rsrc_rdy_SHIFT 2
James Smart6d368e52011-05-24 11:44:12 -0400242#define lpfc_vpi_rsrc_rdy_MASK 0x00000001
243#define lpfc_vpi_rsrc_rdy_WORD word0
244#define LPFC_VPI_RSRC_RDY 1
James Smart8a9d2e82012-05-09 21:16:12 -0400245#define lpfc_vfi_rsrc_rdy_SHIFT 3
James Smart6d368e52011-05-24 11:44:12 -0400246#define lpfc_vfi_rsrc_rdy_MASK 0x00000001
247#define lpfc_vfi_rsrc_rdy_WORD word0
248#define LPFC_VFI_RSRC_RDY 1
James Smartda0436e2009-05-22 14:51:39 -0400249};
250
James Smart546fc852011-03-11 16:06:29 -0500251struct sli4_bls_rsp {
James Smart5ffc2662009-11-18 15:39:44 -0500252 uint32_t word0_rsvd; /* Word0 must be reserved */
253 uint32_t word1;
254#define lpfc_abts_orig_SHIFT 0
255#define lpfc_abts_orig_MASK 0x00000001
256#define lpfc_abts_orig_WORD word1
257#define LPFC_ABTS_UNSOL_RSP 1
258#define LPFC_ABTS_UNSOL_INT 0
259 uint32_t word2;
260#define lpfc_abts_rxid_SHIFT 0
261#define lpfc_abts_rxid_MASK 0x0000FFFF
262#define lpfc_abts_rxid_WORD word2
263#define lpfc_abts_oxid_SHIFT 16
264#define lpfc_abts_oxid_MASK 0x0000FFFF
265#define lpfc_abts_oxid_WORD word2
266 uint32_t word3;
James Smart546fc852011-03-11 16:06:29 -0500267#define lpfc_vndr_code_SHIFT 0
268#define lpfc_vndr_code_MASK 0x000000FF
269#define lpfc_vndr_code_WORD word3
270#define lpfc_rsn_expln_SHIFT 8
271#define lpfc_rsn_expln_MASK 0x000000FF
272#define lpfc_rsn_expln_WORD word3
273#define lpfc_rsn_code_SHIFT 16
274#define lpfc_rsn_code_MASK 0x000000FF
275#define lpfc_rsn_code_WORD word3
276
James Smart5ffc2662009-11-18 15:39:44 -0500277 uint32_t word4;
278 uint32_t word5_rsvd; /* Word5 must be reserved */
279};
280
James Smartda0436e2009-05-22 14:51:39 -0400281/* event queue entry structure */
282struct lpfc_eqe {
283 uint32_t word0;
284#define lpfc_eqe_resource_id_SHIFT 16
285#define lpfc_eqe_resource_id_MASK 0x000000FF
286#define lpfc_eqe_resource_id_WORD word0
287#define lpfc_eqe_minor_code_SHIFT 4
288#define lpfc_eqe_minor_code_MASK 0x00000FFF
289#define lpfc_eqe_minor_code_WORD word0
290#define lpfc_eqe_major_code_SHIFT 1
291#define lpfc_eqe_major_code_MASK 0x00000007
292#define lpfc_eqe_major_code_WORD word0
293#define lpfc_eqe_valid_SHIFT 0
294#define lpfc_eqe_valid_MASK 0x00000001
295#define lpfc_eqe_valid_WORD word0
296};
297
298/* completion queue entry structure (common fields for all cqe types) */
299struct lpfc_cqe {
300 uint32_t reserved0;
301 uint32_t reserved1;
302 uint32_t reserved2;
303 uint32_t word3;
304#define lpfc_cqe_valid_SHIFT 31
305#define lpfc_cqe_valid_MASK 0x00000001
306#define lpfc_cqe_valid_WORD word3
307#define lpfc_cqe_code_SHIFT 16
308#define lpfc_cqe_code_MASK 0x000000FF
309#define lpfc_cqe_code_WORD word3
310};
311
312/* Completion Queue Entry Status Codes */
313#define CQE_STATUS_SUCCESS 0x0
314#define CQE_STATUS_FCP_RSP_FAILURE 0x1
315#define CQE_STATUS_REMOTE_STOP 0x2
316#define CQE_STATUS_LOCAL_REJECT 0x3
317#define CQE_STATUS_NPORT_RJT 0x4
318#define CQE_STATUS_FABRIC_RJT 0x5
319#define CQE_STATUS_NPORT_BSY 0x6
320#define CQE_STATUS_FABRIC_BSY 0x7
321#define CQE_STATUS_INTERMED_RSP 0x8
322#define CQE_STATUS_LS_RJT 0x9
323#define CQE_STATUS_CMD_REJECT 0xb
324#define CQE_STATUS_FCP_TGT_LENCHECK 0xc
325#define CQE_STATUS_NEED_BUFF_ENTRY 0xf
James Smartacd68592012-01-18 16:25:09 -0500326#define CQE_STATUS_DI_ERROR 0x16
327
328/* Used when mapping CQE status to IOCB */
329#define LPFC_IOCB_STATUS_MASK 0xf
James Smartda0436e2009-05-22 14:51:39 -0400330
331/* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
332#define CQE_HW_STATUS_NO_ERR 0x0
333#define CQE_HW_STATUS_UNDERRUN 0x1
334#define CQE_HW_STATUS_OVERRUN 0x2
335
336/* Completion Queue Entry Codes */
337#define CQE_CODE_COMPL_WQE 0x1
338#define CQE_CODE_RELEASE_WQE 0x2
339#define CQE_CODE_RECEIVE 0x4
340#define CQE_CODE_XRI_ABORTED 0x5
James Smart7851fe22011-07-22 18:36:52 -0400341#define CQE_CODE_RECEIVE_V1 0x9
James Smartda0436e2009-05-22 14:51:39 -0400342
James Smart5c1db2a2012-03-01 22:34:36 -0500343/*
344 * Define mask value for xri_aborted and wcqe completed CQE extended status.
345 * Currently, extended status is limited to 9 bits (0x0 -> 0x103) .
346 */
347#define WCQE_PARAM_MASK 0x1FF;
348
James Smartda0436e2009-05-22 14:51:39 -0400349/* completion queue entry for wqe completions */
350struct lpfc_wcqe_complete {
351 uint32_t word0;
352#define lpfc_wcqe_c_request_tag_SHIFT 16
353#define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
354#define lpfc_wcqe_c_request_tag_WORD word0
355#define lpfc_wcqe_c_status_SHIFT 8
356#define lpfc_wcqe_c_status_MASK 0x000000FF
357#define lpfc_wcqe_c_status_WORD word0
358#define lpfc_wcqe_c_hw_status_SHIFT 0
359#define lpfc_wcqe_c_hw_status_MASK 0x000000FF
360#define lpfc_wcqe_c_hw_status_WORD word0
361 uint32_t total_data_placed;
362 uint32_t parameter;
James Smartacd68592012-01-18 16:25:09 -0500363#define lpfc_wcqe_c_bg_edir_SHIFT 5
364#define lpfc_wcqe_c_bg_edir_MASK 0x00000001
365#define lpfc_wcqe_c_bg_edir_WORD parameter
366#define lpfc_wcqe_c_bg_tdpv_SHIFT 3
367#define lpfc_wcqe_c_bg_tdpv_MASK 0x00000001
368#define lpfc_wcqe_c_bg_tdpv_WORD parameter
369#define lpfc_wcqe_c_bg_re_SHIFT 2
370#define lpfc_wcqe_c_bg_re_MASK 0x00000001
371#define lpfc_wcqe_c_bg_re_WORD parameter
372#define lpfc_wcqe_c_bg_ae_SHIFT 1
373#define lpfc_wcqe_c_bg_ae_MASK 0x00000001
374#define lpfc_wcqe_c_bg_ae_WORD parameter
375#define lpfc_wcqe_c_bg_ge_SHIFT 0
376#define lpfc_wcqe_c_bg_ge_MASK 0x00000001
377#define lpfc_wcqe_c_bg_ge_WORD parameter
James Smartda0436e2009-05-22 14:51:39 -0400378 uint32_t word3;
379#define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
380#define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
381#define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
382#define lpfc_wcqe_c_xb_SHIFT 28
383#define lpfc_wcqe_c_xb_MASK 0x00000001
384#define lpfc_wcqe_c_xb_WORD word3
385#define lpfc_wcqe_c_pv_SHIFT 27
386#define lpfc_wcqe_c_pv_MASK 0x00000001
387#define lpfc_wcqe_c_pv_WORD word3
388#define lpfc_wcqe_c_priority_SHIFT 24
James Smartacd68592012-01-18 16:25:09 -0500389#define lpfc_wcqe_c_priority_MASK 0x00000007
390#define lpfc_wcqe_c_priority_WORD word3
James Smartda0436e2009-05-22 14:51:39 -0400391#define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
392#define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
393#define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
394};
395
396/* completion queue entry for wqe release */
397struct lpfc_wcqe_release {
398 uint32_t reserved0;
399 uint32_t reserved1;
400 uint32_t word2;
401#define lpfc_wcqe_r_wq_id_SHIFT 16
402#define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
403#define lpfc_wcqe_r_wq_id_WORD word2
404#define lpfc_wcqe_r_wqe_index_SHIFT 0
405#define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
406#define lpfc_wcqe_r_wqe_index_WORD word2
407 uint32_t word3;
408#define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
409#define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
410#define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
411#define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
412#define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
413#define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
414};
415
416struct sli4_wcqe_xri_aborted {
417 uint32_t word0;
418#define lpfc_wcqe_xa_status_SHIFT 8
419#define lpfc_wcqe_xa_status_MASK 0x000000FF
420#define lpfc_wcqe_xa_status_WORD word0
421 uint32_t parameter;
422 uint32_t word2;
423#define lpfc_wcqe_xa_remote_xid_SHIFT 16
424#define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
425#define lpfc_wcqe_xa_remote_xid_WORD word2
426#define lpfc_wcqe_xa_xri_SHIFT 0
427#define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
428#define lpfc_wcqe_xa_xri_WORD word2
429 uint32_t word3;
430#define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
431#define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
432#define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
433#define lpfc_wcqe_xa_ia_SHIFT 30
434#define lpfc_wcqe_xa_ia_MASK 0x00000001
435#define lpfc_wcqe_xa_ia_WORD word3
436#define CQE_XRI_ABORTED_IA_REMOTE 0
437#define CQE_XRI_ABORTED_IA_LOCAL 1
438#define lpfc_wcqe_xa_br_SHIFT 29
439#define lpfc_wcqe_xa_br_MASK 0x00000001
440#define lpfc_wcqe_xa_br_WORD word3
441#define CQE_XRI_ABORTED_BR_BA_ACC 0
442#define CQE_XRI_ABORTED_BR_BA_RJT 1
443#define lpfc_wcqe_xa_eo_SHIFT 28
444#define lpfc_wcqe_xa_eo_MASK 0x00000001
445#define lpfc_wcqe_xa_eo_WORD word3
446#define CQE_XRI_ABORTED_EO_REMOTE 0
447#define CQE_XRI_ABORTED_EO_LOCAL 1
448#define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
449#define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
450#define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
451};
452
453/* completion queue entry structure for rqe completion */
454struct lpfc_rcqe {
455 uint32_t word0;
456#define lpfc_rcqe_bindex_SHIFT 16
457#define lpfc_rcqe_bindex_MASK 0x0000FFF
458#define lpfc_rcqe_bindex_WORD word0
459#define lpfc_rcqe_status_SHIFT 8
460#define lpfc_rcqe_status_MASK 0x000000FF
461#define lpfc_rcqe_status_WORD word0
462#define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
463#define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
464#define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
465#define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
James Smart7851fe22011-07-22 18:36:52 -0400466 uint32_t word1;
467#define lpfc_rcqe_fcf_id_v1_SHIFT 0
468#define lpfc_rcqe_fcf_id_v1_MASK 0x0000003F
469#define lpfc_rcqe_fcf_id_v1_WORD word1
James Smartda0436e2009-05-22 14:51:39 -0400470 uint32_t word2;
471#define lpfc_rcqe_length_SHIFT 16
472#define lpfc_rcqe_length_MASK 0x0000FFFF
473#define lpfc_rcqe_length_WORD word2
474#define lpfc_rcqe_rq_id_SHIFT 6
475#define lpfc_rcqe_rq_id_MASK 0x000003FF
476#define lpfc_rcqe_rq_id_WORD word2
477#define lpfc_rcqe_fcf_id_SHIFT 0
478#define lpfc_rcqe_fcf_id_MASK 0x0000003F
479#define lpfc_rcqe_fcf_id_WORD word2
James Smart7851fe22011-07-22 18:36:52 -0400480#define lpfc_rcqe_rq_id_v1_SHIFT 0
481#define lpfc_rcqe_rq_id_v1_MASK 0x0000FFFF
482#define lpfc_rcqe_rq_id_v1_WORD word2
James Smartda0436e2009-05-22 14:51:39 -0400483 uint32_t word3;
484#define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
485#define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
486#define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
487#define lpfc_rcqe_port_SHIFT 30
488#define lpfc_rcqe_port_MASK 0x00000001
489#define lpfc_rcqe_port_WORD word3
490#define lpfc_rcqe_hdr_length_SHIFT 24
491#define lpfc_rcqe_hdr_length_MASK 0x0000001F
492#define lpfc_rcqe_hdr_length_WORD word3
493#define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
494#define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
495#define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
496#define lpfc_rcqe_eof_SHIFT 8
497#define lpfc_rcqe_eof_MASK 0x000000FF
498#define lpfc_rcqe_eof_WORD word3
499#define FCOE_EOFn 0x41
500#define FCOE_EOFt 0x42
501#define FCOE_EOFni 0x49
502#define FCOE_EOFa 0x50
503#define lpfc_rcqe_sof_SHIFT 0
504#define lpfc_rcqe_sof_MASK 0x000000FF
505#define lpfc_rcqe_sof_WORD word3
506#define FCOE_SOFi2 0x2d
507#define FCOE_SOFi3 0x2e
508#define FCOE_SOFn2 0x35
509#define FCOE_SOFn3 0x36
510};
511
James Smartda0436e2009-05-22 14:51:39 -0400512struct lpfc_rqe {
513 uint32_t address_hi;
514 uint32_t address_lo;
515};
516
517/* buffer descriptors */
518struct lpfc_bde4 {
519 uint32_t addr_hi;
520 uint32_t addr_lo;
521 uint32_t word2;
522#define lpfc_bde4_last_SHIFT 31
523#define lpfc_bde4_last_MASK 0x00000001
524#define lpfc_bde4_last_WORD word2
525#define lpfc_bde4_sge_offset_SHIFT 0
526#define lpfc_bde4_sge_offset_MASK 0x000003FF
527#define lpfc_bde4_sge_offset_WORD word2
528 uint32_t word3;
529#define lpfc_bde4_length_SHIFT 0
530#define lpfc_bde4_length_MASK 0x000000FF
531#define lpfc_bde4_length_WORD word3
532};
533
534struct lpfc_register {
535 uint32_t word0;
536};
537
James Smart085c6472010-11-20 23:11:37 -0500538/* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
James Smartda0436e2009-05-22 14:51:39 -0400539#define LPFC_UERR_STATUS_HI 0x00A4
540#define LPFC_UERR_STATUS_LO 0x00A0
James Smarta747c9c2009-11-18 15:41:10 -0500541#define LPFC_UE_MASK_HI 0x00AC
542#define LPFC_UE_MASK_LO 0x00A8
James Smartda0436e2009-05-22 14:51:39 -0400543
James Smart2fcee4b2010-12-15 17:57:46 -0500544/* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
545#define LPFC_SLI_INTF 0x0058
James Smartda0436e2009-05-22 14:51:39 -0400546
James Smart88a2cfb2011-07-22 18:36:33 -0400547#define LPFC_CTL_PORT_SEM_OFFSET 0x400
James Smart2fcee4b2010-12-15 17:57:46 -0500548#define lpfc_port_smphr_perr_SHIFT 31
549#define lpfc_port_smphr_perr_MASK 0x1
550#define lpfc_port_smphr_perr_WORD word0
551#define lpfc_port_smphr_sfi_SHIFT 30
552#define lpfc_port_smphr_sfi_MASK 0x1
553#define lpfc_port_smphr_sfi_WORD word0
554#define lpfc_port_smphr_nip_SHIFT 29
555#define lpfc_port_smphr_nip_MASK 0x1
556#define lpfc_port_smphr_nip_WORD word0
557#define lpfc_port_smphr_ipc_SHIFT 28
558#define lpfc_port_smphr_ipc_MASK 0x1
559#define lpfc_port_smphr_ipc_WORD word0
560#define lpfc_port_smphr_scr1_SHIFT 27
561#define lpfc_port_smphr_scr1_MASK 0x1
562#define lpfc_port_smphr_scr1_WORD word0
563#define lpfc_port_smphr_scr2_SHIFT 26
564#define lpfc_port_smphr_scr2_MASK 0x1
565#define lpfc_port_smphr_scr2_WORD word0
566#define lpfc_port_smphr_host_scratch_SHIFT 16
567#define lpfc_port_smphr_host_scratch_MASK 0xFF
568#define lpfc_port_smphr_host_scratch_WORD word0
569#define lpfc_port_smphr_port_status_SHIFT 0
570#define lpfc_port_smphr_port_status_MASK 0xFFFF
571#define lpfc_port_smphr_port_status_WORD word0
572
James Smartda0436e2009-05-22 14:51:39 -0400573#define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
574#define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
575#define LPFC_POST_STAGE_HOST_RDY 0x0002
576#define LPFC_POST_STAGE_BE_RESET 0x0003
577#define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
578#define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
579#define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
580#define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
581#define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
582#define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
583#define LPFC_POST_STAGE_DDR_TEST_START 0x0400
584#define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
585#define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
586#define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
587#define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
588#define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
589#define LPFC_POST_STAGE_ARMFW_START 0x0800
590#define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
591#define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
592#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
593#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
594#define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
595#define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
596#define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
597#define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
598#define LPFC_POST_STAGE_PARSE_XML 0x0B04
599#define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
600#define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
601#define LPFC_POST_STAGE_RC_DONE 0x0B07
602#define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
603#define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
James Smart2fcee4b2010-12-15 17:57:46 -0500604#define LPFC_POST_STAGE_PORT_READY 0xC000
605#define LPFC_POST_STAGE_PORT_UE 0xF000
James Smart085c6472010-11-20 23:11:37 -0500606
James Smart88a2cfb2011-07-22 18:36:33 -0400607#define LPFC_CTL_PORT_STA_OFFSET 0x404
James Smart085c6472010-11-20 23:11:37 -0500608#define lpfc_sliport_status_err_SHIFT 31
609#define lpfc_sliport_status_err_MASK 0x1
610#define lpfc_sliport_status_err_WORD word0
611#define lpfc_sliport_status_end_SHIFT 30
612#define lpfc_sliport_status_end_MASK 0x1
613#define lpfc_sliport_status_end_WORD word0
614#define lpfc_sliport_status_oti_SHIFT 29
615#define lpfc_sliport_status_oti_MASK 0x1
616#define lpfc_sliport_status_oti_WORD word0
617#define lpfc_sliport_status_rn_SHIFT 24
618#define lpfc_sliport_status_rn_MASK 0x1
619#define lpfc_sliport_status_rn_WORD word0
620#define lpfc_sliport_status_rdy_SHIFT 23
621#define lpfc_sliport_status_rdy_MASK 0x1
622#define lpfc_sliport_status_rdy_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500623#define MAX_IF_TYPE_2_RESETS 1000
James Smart085c6472010-11-20 23:11:37 -0500624
James Smart88a2cfb2011-07-22 18:36:33 -0400625#define LPFC_CTL_PORT_CTL_OFFSET 0x408
James Smart085c6472010-11-20 23:11:37 -0500626#define lpfc_sliport_ctrl_end_SHIFT 30
627#define lpfc_sliport_ctrl_end_MASK 0x1
628#define lpfc_sliport_ctrl_end_WORD word0
629#define LPFC_SLIPORT_LITTLE_ENDIAN 0
630#define LPFC_SLIPORT_BIG_ENDIAN 1
631#define lpfc_sliport_ctrl_ip_SHIFT 27
632#define lpfc_sliport_ctrl_ip_MASK 0x1
633#define lpfc_sliport_ctrl_ip_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500634#define LPFC_SLIPORT_INIT_PORT 1
James Smart085c6472010-11-20 23:11:37 -0500635
James Smart88a2cfb2011-07-22 18:36:33 -0400636#define LPFC_CTL_PORT_ER1_OFFSET 0x40C
637#define LPFC_CTL_PORT_ER2_OFFSET 0x410
James Smart085c6472010-11-20 23:11:37 -0500638
James Smart2fcee4b2010-12-15 17:57:46 -0500639/* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
640 * reside in BAR 2.
641 */
642#define LPFC_SLIPORT_IF0_SMPHR 0x00AC
643
James Smartda0436e2009-05-22 14:51:39 -0400644#define LPFC_IMR_MASK_ALL 0xFFFFFFFF
645#define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
646
647#define LPFC_HST_ISR0 0x0C18
648#define LPFC_HST_ISR1 0x0C1C
649#define LPFC_HST_ISR2 0x0C20
650#define LPFC_HST_ISR3 0x0C24
651#define LPFC_HST_ISR4 0x0C28
652
653#define LPFC_HST_IMR0 0x0C48
654#define LPFC_HST_IMR1 0x0C4C
655#define LPFC_HST_IMR2 0x0C50
656#define LPFC_HST_IMR3 0x0C54
657#define LPFC_HST_IMR4 0x0C58
658
659#define LPFC_HST_ISCR0 0x0C78
660#define LPFC_HST_ISCR1 0x0C7C
661#define LPFC_HST_ISCR2 0x0C80
662#define LPFC_HST_ISCR3 0x0C84
663#define LPFC_HST_ISCR4 0x0C88
664
665#define LPFC_SLI4_INTR0 BIT0
666#define LPFC_SLI4_INTR1 BIT1
667#define LPFC_SLI4_INTR2 BIT2
668#define LPFC_SLI4_INTR3 BIT3
669#define LPFC_SLI4_INTR4 BIT4
670#define LPFC_SLI4_INTR5 BIT5
671#define LPFC_SLI4_INTR6 BIT6
672#define LPFC_SLI4_INTR7 BIT7
673#define LPFC_SLI4_INTR8 BIT8
674#define LPFC_SLI4_INTR9 BIT9
675#define LPFC_SLI4_INTR10 BIT10
676#define LPFC_SLI4_INTR11 BIT11
677#define LPFC_SLI4_INTR12 BIT12
678#define LPFC_SLI4_INTR13 BIT13
679#define LPFC_SLI4_INTR14 BIT14
680#define LPFC_SLI4_INTR15 BIT15
681#define LPFC_SLI4_INTR16 BIT16
682#define LPFC_SLI4_INTR17 BIT17
683#define LPFC_SLI4_INTR18 BIT18
684#define LPFC_SLI4_INTR19 BIT19
685#define LPFC_SLI4_INTR20 BIT20
686#define LPFC_SLI4_INTR21 BIT21
687#define LPFC_SLI4_INTR22 BIT22
688#define LPFC_SLI4_INTR23 BIT23
689#define LPFC_SLI4_INTR24 BIT24
690#define LPFC_SLI4_INTR25 BIT25
691#define LPFC_SLI4_INTR26 BIT26
692#define LPFC_SLI4_INTR27 BIT27
693#define LPFC_SLI4_INTR28 BIT28
694#define LPFC_SLI4_INTR29 BIT29
695#define LPFC_SLI4_INTR30 BIT30
696#define LPFC_SLI4_INTR31 BIT31
697
James Smart085c6472010-11-20 23:11:37 -0500698/*
699 * The Doorbell registers defined here exist in different BAR
700 * register sets depending on the UCNA Port's reported if_type
701 * value. For UCNA ports running SLI4 and if_type 0, they reside in
James Smart2fcee4b2010-12-15 17:57:46 -0500702 * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
James Smart085c6472010-11-20 23:11:37 -0500703 * BAR0. The offsets are the same so the driver must account for
704 * any base address difference.
705 */
James Smartda0436e2009-05-22 14:51:39 -0400706#define LPFC_RQ_DOORBELL 0x00A0
707#define lpfc_rq_doorbell_num_posted_SHIFT 16
708#define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
709#define lpfc_rq_doorbell_num_posted_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400710#define lpfc_rq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500711#define lpfc_rq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400712#define lpfc_rq_doorbell_id_WORD word0
713
714#define LPFC_WQ_DOORBELL 0x0040
715#define lpfc_wq_doorbell_num_posted_SHIFT 24
716#define lpfc_wq_doorbell_num_posted_MASK 0x00FF
717#define lpfc_wq_doorbell_num_posted_WORD word0
718#define lpfc_wq_doorbell_index_SHIFT 16
719#define lpfc_wq_doorbell_index_MASK 0x00FF
720#define lpfc_wq_doorbell_index_WORD word0
721#define lpfc_wq_doorbell_id_SHIFT 0
722#define lpfc_wq_doorbell_id_MASK 0xFFFF
723#define lpfc_wq_doorbell_id_WORD word0
724
725#define LPFC_EQCQ_DOORBELL 0x0120
James Smart085c6472010-11-20 23:11:37 -0500726#define lpfc_eqcq_doorbell_se_SHIFT 31
727#define lpfc_eqcq_doorbell_se_MASK 0x0001
728#define lpfc_eqcq_doorbell_se_WORD word0
729#define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
730#define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
James Smartda0436e2009-05-22 14:51:39 -0400731#define lpfc_eqcq_doorbell_arm_SHIFT 29
732#define lpfc_eqcq_doorbell_arm_MASK 0x0001
733#define lpfc_eqcq_doorbell_arm_WORD word0
734#define lpfc_eqcq_doorbell_num_released_SHIFT 16
735#define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
736#define lpfc_eqcq_doorbell_num_released_WORD word0
737#define lpfc_eqcq_doorbell_qt_SHIFT 10
738#define lpfc_eqcq_doorbell_qt_MASK 0x0001
739#define lpfc_eqcq_doorbell_qt_WORD word0
740#define LPFC_QUEUE_TYPE_COMPLETION 0
741#define LPFC_QUEUE_TYPE_EVENT 1
742#define lpfc_eqcq_doorbell_eqci_SHIFT 9
743#define lpfc_eqcq_doorbell_eqci_MASK 0x0001
744#define lpfc_eqcq_doorbell_eqci_WORD word0
James Smart6b5151f2012-01-18 16:24:06 -0500745#define lpfc_eqcq_doorbell_cqid_lo_SHIFT 0
746#define lpfc_eqcq_doorbell_cqid_lo_MASK 0x03FF
747#define lpfc_eqcq_doorbell_cqid_lo_WORD word0
748#define lpfc_eqcq_doorbell_cqid_hi_SHIFT 11
749#define lpfc_eqcq_doorbell_cqid_hi_MASK 0x001F
750#define lpfc_eqcq_doorbell_cqid_hi_WORD word0
751#define lpfc_eqcq_doorbell_eqid_lo_SHIFT 0
752#define lpfc_eqcq_doorbell_eqid_lo_MASK 0x01FF
753#define lpfc_eqcq_doorbell_eqid_lo_WORD word0
754#define lpfc_eqcq_doorbell_eqid_hi_SHIFT 11
755#define lpfc_eqcq_doorbell_eqid_hi_MASK 0x001F
756#define lpfc_eqcq_doorbell_eqid_hi_WORD word0
757#define LPFC_CQID_HI_FIELD_SHIFT 10
758#define LPFC_EQID_HI_FIELD_SHIFT 9
James Smartda0436e2009-05-22 14:51:39 -0400759
760#define LPFC_BMBX 0x0160
761#define lpfc_bmbx_addr_SHIFT 2
762#define lpfc_bmbx_addr_MASK 0x3FFFFFFF
763#define lpfc_bmbx_addr_WORD word0
764#define lpfc_bmbx_hi_SHIFT 1
765#define lpfc_bmbx_hi_MASK 0x0001
766#define lpfc_bmbx_hi_WORD word0
767#define lpfc_bmbx_rdy_SHIFT 0
768#define lpfc_bmbx_rdy_MASK 0x0001
769#define lpfc_bmbx_rdy_WORD word0
770
771#define LPFC_MQ_DOORBELL 0x0140
772#define lpfc_mq_doorbell_num_posted_SHIFT 16
773#define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
774#define lpfc_mq_doorbell_num_posted_WORD word0
775#define lpfc_mq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500776#define lpfc_mq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400777#define lpfc_mq_doorbell_id_WORD word0
778
779struct lpfc_sli4_cfg_mhdr {
780 uint32_t word1;
781#define lpfc_mbox_hdr_emb_SHIFT 0
782#define lpfc_mbox_hdr_emb_MASK 0x00000001
783#define lpfc_mbox_hdr_emb_WORD word1
784#define lpfc_mbox_hdr_sge_cnt_SHIFT 3
785#define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
786#define lpfc_mbox_hdr_sge_cnt_WORD word1
787 uint32_t payload_length;
788 uint32_t tag_lo;
789 uint32_t tag_hi;
790 uint32_t reserved5;
791};
792
793union lpfc_sli4_cfg_shdr {
794 struct {
795 uint32_t word6;
James Smart5a6f1332011-03-11 16:05:35 -0500796#define lpfc_mbox_hdr_opcode_SHIFT 0
797#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
798#define lpfc_mbox_hdr_opcode_WORD word6
799#define lpfc_mbox_hdr_subsystem_SHIFT 8
800#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
801#define lpfc_mbox_hdr_subsystem_WORD word6
802#define lpfc_mbox_hdr_port_number_SHIFT 16
803#define lpfc_mbox_hdr_port_number_MASK 0x000000FF
804#define lpfc_mbox_hdr_port_number_WORD word6
805#define lpfc_mbox_hdr_domain_SHIFT 24
806#define lpfc_mbox_hdr_domain_MASK 0x000000FF
807#define lpfc_mbox_hdr_domain_WORD word6
James Smartda0436e2009-05-22 14:51:39 -0400808 uint32_t timeout;
809 uint32_t request_length;
James Smart5a6f1332011-03-11 16:05:35 -0500810 uint32_t word9;
811#define lpfc_mbox_hdr_version_SHIFT 0
812#define lpfc_mbox_hdr_version_MASK 0x000000FF
813#define lpfc_mbox_hdr_version_WORD word9
James Smart912e3ac2011-05-24 11:42:11 -0400814#define lpfc_mbox_hdr_pf_num_SHIFT 16
815#define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
816#define lpfc_mbox_hdr_pf_num_WORD word9
817#define lpfc_mbox_hdr_vh_num_SHIFT 24
818#define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
819#define lpfc_mbox_hdr_vh_num_WORD word9
James Smart5a6f1332011-03-11 16:05:35 -0500820#define LPFC_Q_CREATE_VERSION_2 2
821#define LPFC_Q_CREATE_VERSION_1 1
822#define LPFC_Q_CREATE_VERSION_0 0
James Smartcd1c8302011-10-10 21:33:25 -0400823#define LPFC_OPCODE_VERSION_0 0
824#define LPFC_OPCODE_VERSION_1 1
James Smartda0436e2009-05-22 14:51:39 -0400825 } request;
826 struct {
827 uint32_t word6;
828#define lpfc_mbox_hdr_opcode_SHIFT 0
829#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
830#define lpfc_mbox_hdr_opcode_WORD word6
831#define lpfc_mbox_hdr_subsystem_SHIFT 8
832#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
833#define lpfc_mbox_hdr_subsystem_WORD word6
834#define lpfc_mbox_hdr_domain_SHIFT 24
835#define lpfc_mbox_hdr_domain_MASK 0x000000FF
836#define lpfc_mbox_hdr_domain_WORD word6
837 uint32_t word7;
838#define lpfc_mbox_hdr_status_SHIFT 0
839#define lpfc_mbox_hdr_status_MASK 0x000000FF
840#define lpfc_mbox_hdr_status_WORD word7
841#define lpfc_mbox_hdr_add_status_SHIFT 8
842#define lpfc_mbox_hdr_add_status_MASK 0x000000FF
843#define lpfc_mbox_hdr_add_status_WORD word7
844 uint32_t response_length;
845 uint32_t actual_response_length;
846 } response;
847};
848
James Smart6d368e52011-05-24 11:44:12 -0400849/* Mailbox Header structures.
850 * struct mbox_header is defined for first generation SLI4_CFG mailbox
851 * calls deployed for BE-based ports.
852 *
853 * struct sli4_mbox_header is defined for second generation SLI4
854 * ports that don't deploy the SLI4_CFG mechanism.
855 */
James Smartda0436e2009-05-22 14:51:39 -0400856struct mbox_header {
857 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
858 union lpfc_sli4_cfg_shdr cfg_shdr;
859};
860
James Smart6d368e52011-05-24 11:44:12 -0400861#define LPFC_EXTENT_LOCAL 0
862#define LPFC_TIMEOUT_DEFAULT 0
863#define LPFC_EXTENT_VERSION_DEFAULT 0
864
James Smartda0436e2009-05-22 14:51:39 -0400865/* Subsystem Definitions */
James Smarta183a152011-10-10 21:32:43 -0400866#define LPFC_MBOX_SUBSYSTEM_NA 0x0
James Smartda0436e2009-05-22 14:51:39 -0400867#define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
868#define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
869
870/* Device Specific Definitions */
871
872/* The HOST ENDIAN defines are in Big Endian format. */
873#define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
874#define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
875
876/* Common Opcodes */
James Smarta183a152011-10-10 21:32:43 -0400877#define LPFC_MBOX_OPCODE_NA 0x00
878#define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
879#define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
880#define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
881#define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
882#define LPFC_MBOX_OPCODE_NOP 0x21
James Smart173edbb2012-06-12 13:54:50 -0400883#define LPFC_MBOX_OPCODE_MODIFY_EQ_DELAY 0x29
James Smarta183a152011-10-10 21:32:43 -0400884#define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
885#define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
886#define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
887#define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
888#define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
James Smartcd1c8302011-10-10 21:33:25 -0400889#define LPFC_MBOX_OPCODE_GET_PORT_NAME 0x4D
James Smarta183a152011-10-10 21:32:43 -0400890#define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
891#define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
892#define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
893#define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
894#define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
895#define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
896#define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
897#define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG 0xA5
898#define LPFC_MBOX_OPCODE_GET_PROFILE_LIST 0xA6
899#define LPFC_MBOX_OPCODE_SET_ACT_PROFILE 0xA8
900#define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG 0xA9
901#define LPFC_MBOX_OPCODE_READ_OBJECT 0xAB
902#define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
903#define LPFC_MBOX_OPCODE_READ_OBJECT_LIST 0xAD
904#define LPFC_MBOX_OPCODE_DELETE_OBJECT 0xAE
905#define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
James Smartda0436e2009-05-22 14:51:39 -0400906
907/* FCoE Opcodes */
908#define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
909#define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
910#define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
911#define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
912#define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
913#define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
914#define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
915#define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
916#define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
917#define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
James Smartecfd03c2010-02-12 14:41:27 -0500918#define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
James Smarta183a152011-10-10 21:32:43 -0400919#define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS 0x21
James Smart7ad20aa2011-05-24 11:44:28 -0400920#define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
921#define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
James Smartda0436e2009-05-22 14:51:39 -0400922
923/* Mailbox command structures */
924struct eq_context {
925 uint32_t word0;
926#define lpfc_eq_context_size_SHIFT 31
927#define lpfc_eq_context_size_MASK 0x00000001
928#define lpfc_eq_context_size_WORD word0
929#define LPFC_EQE_SIZE_4 0x0
930#define LPFC_EQE_SIZE_16 0x1
931#define lpfc_eq_context_valid_SHIFT 29
932#define lpfc_eq_context_valid_MASK 0x00000001
933#define lpfc_eq_context_valid_WORD word0
934 uint32_t word1;
935#define lpfc_eq_context_count_SHIFT 26
936#define lpfc_eq_context_count_MASK 0x00000003
937#define lpfc_eq_context_count_WORD word1
938#define LPFC_EQ_CNT_256 0x0
939#define LPFC_EQ_CNT_512 0x1
940#define LPFC_EQ_CNT_1024 0x2
941#define LPFC_EQ_CNT_2048 0x3
942#define LPFC_EQ_CNT_4096 0x4
943 uint32_t word2;
944#define lpfc_eq_context_delay_multi_SHIFT 13
945#define lpfc_eq_context_delay_multi_MASK 0x000003FF
946#define lpfc_eq_context_delay_multi_WORD word2
947 uint32_t reserved3;
948};
949
James Smart173edbb2012-06-12 13:54:50 -0400950struct eq_delay_info {
951 uint32_t eq_id;
952 uint32_t phase;
953 uint32_t delay_multi;
954};
955#define LPFC_MAX_EQ_DELAY 8
956
James Smartda0436e2009-05-22 14:51:39 -0400957struct sgl_page_pairs {
958 uint32_t sgl_pg0_addr_lo;
959 uint32_t sgl_pg0_addr_hi;
960 uint32_t sgl_pg1_addr_lo;
961 uint32_t sgl_pg1_addr_hi;
962};
963
964struct lpfc_mbx_post_sgl_pages {
965 struct mbox_header header;
966 uint32_t word0;
967#define lpfc_post_sgl_pages_xri_SHIFT 0
968#define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
969#define lpfc_post_sgl_pages_xri_WORD word0
970#define lpfc_post_sgl_pages_xricnt_SHIFT 16
971#define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
972#define lpfc_post_sgl_pages_xricnt_WORD word0
973 struct sgl_page_pairs sgl_pg_pairs[1];
974};
975
976/* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
977struct lpfc_mbx_post_uembed_sgl_page1 {
978 union lpfc_sli4_cfg_shdr cfg_shdr;
979 uint32_t word0;
980 struct sgl_page_pairs sgl_pg_pairs;
981};
982
983struct lpfc_mbx_sge {
984 uint32_t pa_lo;
985 uint32_t pa_hi;
986 uint32_t length;
987};
988
989struct lpfc_mbx_nembed_cmd {
990 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
991#define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
992 struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
993};
994
995struct lpfc_mbx_nembed_sge_virt {
996 void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
997};
998
999struct lpfc_mbx_eq_create {
1000 struct mbox_header header;
1001 union {
1002 struct {
1003 uint32_t word0;
1004#define lpfc_mbx_eq_create_num_pages_SHIFT 0
1005#define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
1006#define lpfc_mbx_eq_create_num_pages_WORD word0
1007 struct eq_context context;
1008 struct dma_address page[LPFC_MAX_EQ_PAGE];
1009 } request;
1010 struct {
1011 uint32_t word0;
1012#define lpfc_mbx_eq_create_q_id_SHIFT 0
1013#define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
1014#define lpfc_mbx_eq_create_q_id_WORD word0
1015 } response;
1016 } u;
1017};
1018
James Smart173edbb2012-06-12 13:54:50 -04001019struct lpfc_mbx_modify_eq_delay {
1020 struct mbox_header header;
1021 union {
1022 struct {
1023 uint32_t num_eq;
1024 struct eq_delay_info eq[LPFC_MAX_EQ_DELAY];
1025 } request;
1026 struct {
1027 uint32_t word0;
1028 } response;
1029 } u;
1030};
1031
James Smartda0436e2009-05-22 14:51:39 -04001032struct lpfc_mbx_eq_destroy {
1033 struct mbox_header header;
1034 union {
1035 struct {
1036 uint32_t word0;
1037#define lpfc_mbx_eq_destroy_q_id_SHIFT 0
1038#define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
1039#define lpfc_mbx_eq_destroy_q_id_WORD word0
1040 } request;
1041 struct {
1042 uint32_t word0;
1043 } response;
1044 } u;
1045};
1046
1047struct lpfc_mbx_nop {
1048 struct mbox_header header;
1049 uint32_t context[2];
1050};
1051
1052struct cq_context {
1053 uint32_t word0;
1054#define lpfc_cq_context_event_SHIFT 31
1055#define lpfc_cq_context_event_MASK 0x00000001
1056#define lpfc_cq_context_event_WORD word0
1057#define lpfc_cq_context_valid_SHIFT 29
1058#define lpfc_cq_context_valid_MASK 0x00000001
1059#define lpfc_cq_context_valid_WORD word0
1060#define lpfc_cq_context_count_SHIFT 27
1061#define lpfc_cq_context_count_MASK 0x00000003
1062#define lpfc_cq_context_count_WORD word0
1063#define LPFC_CQ_CNT_256 0x0
1064#define LPFC_CQ_CNT_512 0x1
1065#define LPFC_CQ_CNT_1024 0x2
1066 uint32_t word1;
James Smart5a6f1332011-03-11 16:05:35 -05001067#define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -04001068#define lpfc_cq_eq_id_MASK 0x000000FF
1069#define lpfc_cq_eq_id_WORD word1
James Smart5a6f1332011-03-11 16:05:35 -05001070#define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
1071#define lpfc_cq_eq_id_2_MASK 0x0000FFFF
1072#define lpfc_cq_eq_id_2_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04001073 uint32_t reserved0;
1074 uint32_t reserved1;
1075};
1076
1077struct lpfc_mbx_cq_create {
1078 struct mbox_header header;
1079 union {
1080 struct {
1081 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001082#define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
1083#define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
1084#define lpfc_mbx_cq_create_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001085#define lpfc_mbx_cq_create_num_pages_SHIFT 0
1086#define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
1087#define lpfc_mbx_cq_create_num_pages_WORD word0
1088 struct cq_context context;
1089 struct dma_address page[LPFC_MAX_CQ_PAGE];
1090 } request;
1091 struct {
1092 uint32_t word0;
1093#define lpfc_mbx_cq_create_q_id_SHIFT 0
1094#define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
1095#define lpfc_mbx_cq_create_q_id_WORD word0
1096 } response;
1097 } u;
1098};
1099
1100struct lpfc_mbx_cq_destroy {
1101 struct mbox_header header;
1102 union {
1103 struct {
1104 uint32_t word0;
1105#define lpfc_mbx_cq_destroy_q_id_SHIFT 0
1106#define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
1107#define lpfc_mbx_cq_destroy_q_id_WORD word0
1108 } request;
1109 struct {
1110 uint32_t word0;
1111 } response;
1112 } u;
1113};
1114
1115struct wq_context {
1116 uint32_t reserved0;
1117 uint32_t reserved1;
1118 uint32_t reserved2;
1119 uint32_t reserved3;
1120};
1121
1122struct lpfc_mbx_wq_create {
1123 struct mbox_header header;
1124 union {
James Smart5a6f1332011-03-11 16:05:35 -05001125 struct { /* Version 0 Request */
James Smartda0436e2009-05-22 14:51:39 -04001126 uint32_t word0;
1127#define lpfc_mbx_wq_create_num_pages_SHIFT 0
1128#define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
1129#define lpfc_mbx_wq_create_num_pages_WORD word0
1130#define lpfc_mbx_wq_create_cq_id_SHIFT 16
1131#define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
1132#define lpfc_mbx_wq_create_cq_id_WORD word0
1133 struct dma_address page[LPFC_MAX_WQ_PAGE];
1134 } request;
James Smart5a6f1332011-03-11 16:05:35 -05001135 struct { /* Version 1 Request */
1136 uint32_t word0; /* Word 0 is the same as in v0 */
1137 uint32_t word1;
1138#define lpfc_mbx_wq_create_page_size_SHIFT 0
1139#define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
1140#define lpfc_mbx_wq_create_page_size_WORD word1
1141#define lpfc_mbx_wq_create_wqe_size_SHIFT 8
1142#define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
1143#define lpfc_mbx_wq_create_wqe_size_WORD word1
1144#define LPFC_WQ_WQE_SIZE_64 0x5
1145#define LPFC_WQ_WQE_SIZE_128 0x6
1146#define lpfc_mbx_wq_create_wqe_count_SHIFT 16
1147#define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
1148#define lpfc_mbx_wq_create_wqe_count_WORD word1
1149 uint32_t word2;
1150 struct dma_address page[LPFC_MAX_WQ_PAGE-1];
1151 } request_1;
James Smartda0436e2009-05-22 14:51:39 -04001152 struct {
1153 uint32_t word0;
1154#define lpfc_mbx_wq_create_q_id_SHIFT 0
1155#define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
1156#define lpfc_mbx_wq_create_q_id_WORD word0
1157 } response;
1158 } u;
1159};
1160
1161struct lpfc_mbx_wq_destroy {
1162 struct mbox_header header;
1163 union {
1164 struct {
1165 uint32_t word0;
1166#define lpfc_mbx_wq_destroy_q_id_SHIFT 0
1167#define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
1168#define lpfc_mbx_wq_destroy_q_id_WORD word0
1169 } request;
1170 struct {
1171 uint32_t word0;
1172 } response;
1173 } u;
1174};
1175
1176#define LPFC_HDR_BUF_SIZE 128
James Smarteeead812009-12-21 17:01:23 -05001177#define LPFC_DATA_BUF_SIZE 2048
James Smartda0436e2009-05-22 14:51:39 -04001178struct rq_context {
1179 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001180#define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
1181#define lpfc_rq_context_rqe_count_MASK 0x0000000F
1182#define lpfc_rq_context_rqe_count_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001183#define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
1184#define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
1185#define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
1186#define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
James Smart5a6f1332011-03-11 16:05:35 -05001187#define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
1188#define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
1189#define lpfc_rq_context_rqe_count_1_WORD word0
1190#define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
1191#define lpfc_rq_context_rqe_size_MASK 0x0000000F
1192#define lpfc_rq_context_rqe_size_WORD word0
James Smartc31098c2011-04-16 11:03:33 -04001193#define LPFC_RQE_SIZE_8 2
1194#define LPFC_RQE_SIZE_16 3
1195#define LPFC_RQE_SIZE_32 4
1196#define LPFC_RQE_SIZE_64 5
1197#define LPFC_RQE_SIZE_128 6
James Smart5a6f1332011-03-11 16:05:35 -05001198#define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
1199#define lpfc_rq_context_page_size_MASK 0x000000FF
1200#define lpfc_rq_context_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001201 uint32_t reserved1;
1202 uint32_t word2;
1203#define lpfc_rq_context_cq_id_SHIFT 16
1204#define lpfc_rq_context_cq_id_MASK 0x000003FF
1205#define lpfc_rq_context_cq_id_WORD word2
1206#define lpfc_rq_context_buf_size_SHIFT 0
1207#define lpfc_rq_context_buf_size_MASK 0x0000FFFF
1208#define lpfc_rq_context_buf_size_WORD word2
James Smart5a6f1332011-03-11 16:05:35 -05001209 uint32_t buffer_size; /* Version 1 Only */
James Smartda0436e2009-05-22 14:51:39 -04001210};
1211
1212struct lpfc_mbx_rq_create {
1213 struct mbox_header header;
1214 union {
1215 struct {
1216 uint32_t word0;
1217#define lpfc_mbx_rq_create_num_pages_SHIFT 0
1218#define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1219#define lpfc_mbx_rq_create_num_pages_WORD word0
1220 struct rq_context context;
1221 struct dma_address page[LPFC_MAX_WQ_PAGE];
1222 } request;
1223 struct {
1224 uint32_t word0;
1225#define lpfc_mbx_rq_create_q_id_SHIFT 0
1226#define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1227#define lpfc_mbx_rq_create_q_id_WORD word0
1228 } response;
1229 } u;
1230};
1231
1232struct lpfc_mbx_rq_destroy {
1233 struct mbox_header header;
1234 union {
1235 struct {
1236 uint32_t word0;
1237#define lpfc_mbx_rq_destroy_q_id_SHIFT 0
1238#define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
1239#define lpfc_mbx_rq_destroy_q_id_WORD word0
1240 } request;
1241 struct {
1242 uint32_t word0;
1243 } response;
1244 } u;
1245};
1246
1247struct mq_context {
1248 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001249#define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -04001250#define lpfc_mq_context_cq_id_MASK 0x000003FF
1251#define lpfc_mq_context_cq_id_WORD word0
James Smart5a6f1332011-03-11 16:05:35 -05001252#define lpfc_mq_context_ring_size_SHIFT 16
1253#define lpfc_mq_context_ring_size_MASK 0x0000000F
1254#define lpfc_mq_context_ring_size_WORD word0
1255#define LPFC_MQ_RING_SIZE_16 0x5
1256#define LPFC_MQ_RING_SIZE_32 0x6
1257#define LPFC_MQ_RING_SIZE_64 0x7
1258#define LPFC_MQ_RING_SIZE_128 0x8
James Smartda0436e2009-05-22 14:51:39 -04001259 uint32_t word1;
1260#define lpfc_mq_context_valid_SHIFT 31
1261#define lpfc_mq_context_valid_MASK 0x00000001
1262#define lpfc_mq_context_valid_WORD word1
1263 uint32_t reserved2;
1264 uint32_t reserved3;
1265};
1266
1267struct lpfc_mbx_mq_create {
1268 struct mbox_header header;
1269 union {
1270 struct {
1271 uint32_t word0;
1272#define lpfc_mbx_mq_create_num_pages_SHIFT 0
1273#define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
1274#define lpfc_mbx_mq_create_num_pages_WORD word0
1275 struct mq_context context;
1276 struct dma_address page[LPFC_MAX_MQ_PAGE];
1277 } request;
1278 struct {
1279 uint32_t word0;
1280#define lpfc_mbx_mq_create_q_id_SHIFT 0
1281#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1282#define lpfc_mbx_mq_create_q_id_WORD word0
1283 } response;
1284 } u;
1285};
1286
James Smartb19a0612010-04-06 14:48:51 -04001287struct lpfc_mbx_mq_create_ext {
1288 struct mbox_header header;
1289 union {
1290 struct {
1291 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001292#define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
1293#define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
1294#define lpfc_mbx_mq_create_ext_num_pages_WORD word0
1295#define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
1296#define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
1297#define lpfc_mbx_mq_create_ext_cq_id_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04001298 uint32_t async_evt_bmap;
1299#define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
1300#define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
1301#define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001302#define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
1303#define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
1304#define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001305#define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
1306#define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
1307#define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001308#define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
1309#define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
1310#define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
1311#define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
1312#define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
1313#define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001314 struct mq_context context;
1315 struct dma_address page[LPFC_MAX_MQ_PAGE];
1316 } request;
1317 struct {
1318 uint32_t word0;
1319#define lpfc_mbx_mq_create_q_id_SHIFT 0
1320#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1321#define lpfc_mbx_mq_create_q_id_WORD word0
1322 } response;
1323 } u;
1324#define LPFC_ASYNC_EVENT_LINK_STATE 0x2
1325#define LPFC_ASYNC_EVENT_FCF_STATE 0x4
1326#define LPFC_ASYNC_EVENT_GROUP5 0x20
1327};
1328
James Smartda0436e2009-05-22 14:51:39 -04001329struct lpfc_mbx_mq_destroy {
1330 struct mbox_header header;
1331 union {
1332 struct {
1333 uint32_t word0;
1334#define lpfc_mbx_mq_destroy_q_id_SHIFT 0
1335#define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
1336#define lpfc_mbx_mq_destroy_q_id_WORD word0
1337 } request;
1338 struct {
1339 uint32_t word0;
1340 } response;
1341 } u;
1342};
1343
James Smart6d368e52011-05-24 11:44:12 -04001344/* Start Gen 2 SLI4 Mailbox definitions: */
1345
1346/* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
1347#define LPFC_RSC_TYPE_FCOE_VFI 0x20
1348#define LPFC_RSC_TYPE_FCOE_VPI 0x21
1349#define LPFC_RSC_TYPE_FCOE_RPI 0x22
1350#define LPFC_RSC_TYPE_FCOE_XRI 0x23
1351
1352struct lpfc_mbx_get_rsrc_extent_info {
1353 struct mbox_header header;
1354 union {
1355 struct {
1356 uint32_t word4;
1357#define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
1358#define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
1359#define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
1360 } req;
1361 struct {
1362 uint32_t word4;
1363#define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
1364#define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
1365#define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
1366#define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
1367#define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
1368#define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
1369 } rsp;
1370 } u;
1371};
1372
1373struct lpfc_id_range {
1374 uint32_t word5;
1375#define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
1376#define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
1377#define lpfc_mbx_rsrc_id_word4_0_WORD word5
1378#define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
1379#define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
1380#define lpfc_mbx_rsrc_id_word4_1_WORD word5
1381};
1382
James Smart7ad20aa2011-05-24 11:44:28 -04001383struct lpfc_mbx_set_link_diag_state {
1384 struct mbox_header header;
1385 union {
1386 struct {
1387 uint32_t word0;
1388#define lpfc_mbx_set_diag_state_diag_SHIFT 0
1389#define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
1390#define lpfc_mbx_set_diag_state_diag_WORD word0
James Smart97315922012-08-03 12:32:52 -04001391#define lpfc_mbx_set_diag_state_diag_bit_valid_SHIFT 2
1392#define lpfc_mbx_set_diag_state_diag_bit_valid_MASK 0x00000001
1393#define lpfc_mbx_set_diag_state_diag_bit_valid_WORD word0
1394#define LPFC_DIAG_STATE_DIAG_BIT_VALID_NO_CHANGE 0
1395#define LPFC_DIAG_STATE_DIAG_BIT_VALID_CHANGE 1
James Smart7ad20aa2011-05-24 11:44:28 -04001396#define lpfc_mbx_set_diag_state_link_num_SHIFT 16
1397#define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
1398#define lpfc_mbx_set_diag_state_link_num_WORD word0
1399#define lpfc_mbx_set_diag_state_link_type_SHIFT 22
1400#define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
1401#define lpfc_mbx_set_diag_state_link_type_WORD word0
1402 } req;
1403 struct {
1404 uint32_t word0;
1405 } rsp;
1406 } u;
1407};
1408
1409struct lpfc_mbx_set_link_diag_loopback {
1410 struct mbox_header header;
1411 union {
1412 struct {
1413 uint32_t word0;
1414#define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
James Smart1b511972011-12-13 13:23:09 -05001415#define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000003
James Smart7ad20aa2011-05-24 11:44:28 -04001416#define lpfc_mbx_set_diag_lpbk_type_WORD word0
1417#define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
1418#define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
James Smart1b511972011-12-13 13:23:09 -05001419#define LPFC_DIAG_LOOPBACK_TYPE_SERDES 0x2
James Smart7ad20aa2011-05-24 11:44:28 -04001420#define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
1421#define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
1422#define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
1423#define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
1424#define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
1425#define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
1426 } req;
1427 struct {
1428 uint32_t word0;
1429 } rsp;
1430 } u;
1431};
1432
1433struct lpfc_mbx_run_link_diag_test {
1434 struct mbox_header header;
1435 union {
1436 struct {
1437 uint32_t word0;
1438#define lpfc_mbx_run_diag_test_link_num_SHIFT 16
1439#define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
1440#define lpfc_mbx_run_diag_test_link_num_WORD word0
1441#define lpfc_mbx_run_diag_test_link_type_SHIFT 22
1442#define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
1443#define lpfc_mbx_run_diag_test_link_type_WORD word0
1444 uint32_t word1;
1445#define lpfc_mbx_run_diag_test_test_id_SHIFT 0
1446#define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
1447#define lpfc_mbx_run_diag_test_test_id_WORD word1
1448#define lpfc_mbx_run_diag_test_loops_SHIFT 16
1449#define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
1450#define lpfc_mbx_run_diag_test_loops_WORD word1
1451 uint32_t word2;
1452#define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
1453#define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
1454#define lpfc_mbx_run_diag_test_test_ver_WORD word2
1455#define lpfc_mbx_run_diag_test_err_act_SHIFT 16
1456#define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
1457#define lpfc_mbx_run_diag_test_err_act_WORD word2
1458 } req;
1459 struct {
1460 uint32_t word0;
1461 } rsp;
1462 } u;
1463};
1464
James Smart6d368e52011-05-24 11:44:12 -04001465/*
1466 * struct lpfc_mbx_alloc_rsrc_extents:
1467 * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
1468 * 6 words of header + 4 words of shared subcommand header +
1469 * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
1470 *
1471 * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
1472 * for extents payload.
1473 *
1474 * 212/2 (bytes per extent) = 106 extents.
1475 * 106/2 (extents per word) = 53 words.
1476 * lpfc_id_range id is statically size to 53.
1477 *
1478 * This mailbox definition is used for ALLOC or GET_ALLOCATED
1479 * extent ranges. For ALLOC, the type and cnt are required.
1480 * For GET_ALLOCATED, only the type is required.
1481 */
1482struct lpfc_mbx_alloc_rsrc_extents {
1483 struct mbox_header header;
1484 union {
1485 struct {
1486 uint32_t word4;
1487#define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
1488#define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
1489#define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
1490#define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
1491#define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
1492#define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
1493 } req;
1494 struct {
1495 uint32_t word4;
1496#define lpfc_mbx_rsrc_cnt_SHIFT 0
1497#define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
1498#define lpfc_mbx_rsrc_cnt_WORD word4
1499 struct lpfc_id_range id[53];
1500 } rsp;
1501 } u;
1502};
1503
1504/*
1505 * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
1506 * structure shares the same SHIFT/MASK/WORD defines provided in the
1507 * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
1508 * the structures defined above. This non-embedded structure provides for the
1509 * maximum number of extents supported by the port.
1510 */
1511struct lpfc_mbx_nembed_rsrc_extent {
1512 union lpfc_sli4_cfg_shdr cfg_shdr;
1513 uint32_t word4;
1514 struct lpfc_id_range id;
1515};
1516
1517struct lpfc_mbx_dealloc_rsrc_extents {
1518 struct mbox_header header;
1519 struct {
1520 uint32_t word4;
1521#define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
1522#define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
1523#define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
1524 } req;
1525
1526};
1527
1528/* Start SLI4 FCoE specific mbox structures. */
1529
James Smartda0436e2009-05-22 14:51:39 -04001530struct lpfc_mbx_post_hdr_tmpl {
1531 struct mbox_header header;
1532 uint32_t word10;
1533#define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
1534#define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
1535#define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
1536#define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
1537#define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
1538#define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
1539 uint32_t rpi_paddr_lo;
1540 uint32_t rpi_paddr_hi;
1541};
1542
1543struct sli4_sge { /* SLI-4 */
1544 uint32_t addr_hi;
1545 uint32_t addr_lo;
1546
1547 uint32_t word2;
James Smartf9bb2da2011-10-10 21:34:11 -04001548#define lpfc_sli4_sge_offset_SHIFT 0
1549#define lpfc_sli4_sge_offset_MASK 0x07FFFFFF
James Smartda0436e2009-05-22 14:51:39 -04001550#define lpfc_sli4_sge_offset_WORD word2
James Smartf9bb2da2011-10-10 21:34:11 -04001551#define lpfc_sli4_sge_type_SHIFT 27
1552#define lpfc_sli4_sge_type_MASK 0x0000000F
1553#define lpfc_sli4_sge_type_WORD word2
1554#define LPFC_SGE_TYPE_DATA 0x0
1555#define LPFC_SGE_TYPE_DIF 0x4
1556#define LPFC_SGE_TYPE_LSP 0x5
1557#define LPFC_SGE_TYPE_PEDIF 0x6
1558#define LPFC_SGE_TYPE_PESEED 0x7
1559#define LPFC_SGE_TYPE_DISEED 0x8
1560#define LPFC_SGE_TYPE_ENC 0x9
1561#define LPFC_SGE_TYPE_ATM 0xA
1562#define LPFC_SGE_TYPE_SKIP 0xC
1563#define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets it */
James Smartda0436e2009-05-22 14:51:39 -04001564#define lpfc_sli4_sge_last_MASK 0x00000001
1565#define lpfc_sli4_sge_last_WORD word2
James Smart28baac72010-02-12 14:42:03 -05001566 uint32_t sge_len;
James Smartda0436e2009-05-22 14:51:39 -04001567};
1568
James Smartf9bb2da2011-10-10 21:34:11 -04001569struct sli4_sge_diseed { /* SLI-4 */
1570 uint32_t ref_tag;
1571 uint32_t ref_tag_tran;
1572
1573 uint32_t word2;
1574#define lpfc_sli4_sge_dif_apptran_SHIFT 0
1575#define lpfc_sli4_sge_dif_apptran_MASK 0x0000FFFF
1576#define lpfc_sli4_sge_dif_apptran_WORD word2
1577#define lpfc_sli4_sge_dif_af_SHIFT 24
1578#define lpfc_sli4_sge_dif_af_MASK 0x00000001
1579#define lpfc_sli4_sge_dif_af_WORD word2
1580#define lpfc_sli4_sge_dif_na_SHIFT 25
1581#define lpfc_sli4_sge_dif_na_MASK 0x00000001
1582#define lpfc_sli4_sge_dif_na_WORD word2
1583#define lpfc_sli4_sge_dif_hi_SHIFT 26
1584#define lpfc_sli4_sge_dif_hi_MASK 0x00000001
1585#define lpfc_sli4_sge_dif_hi_WORD word2
1586#define lpfc_sli4_sge_dif_type_SHIFT 27
1587#define lpfc_sli4_sge_dif_type_MASK 0x0000000F
1588#define lpfc_sli4_sge_dif_type_WORD word2
1589#define lpfc_sli4_sge_dif_last_SHIFT 31 /* Last SEG in the SGL sets it */
1590#define lpfc_sli4_sge_dif_last_MASK 0x00000001
1591#define lpfc_sli4_sge_dif_last_WORD word2
1592 uint32_t word3;
1593#define lpfc_sli4_sge_dif_apptag_SHIFT 0
1594#define lpfc_sli4_sge_dif_apptag_MASK 0x0000FFFF
1595#define lpfc_sli4_sge_dif_apptag_WORD word3
1596#define lpfc_sli4_sge_dif_bs_SHIFT 16
1597#define lpfc_sli4_sge_dif_bs_MASK 0x00000007
1598#define lpfc_sli4_sge_dif_bs_WORD word3
1599#define lpfc_sli4_sge_dif_ai_SHIFT 19
1600#define lpfc_sli4_sge_dif_ai_MASK 0x00000001
1601#define lpfc_sli4_sge_dif_ai_WORD word3
1602#define lpfc_sli4_sge_dif_me_SHIFT 20
1603#define lpfc_sli4_sge_dif_me_MASK 0x00000001
1604#define lpfc_sli4_sge_dif_me_WORD word3
1605#define lpfc_sli4_sge_dif_re_SHIFT 21
1606#define lpfc_sli4_sge_dif_re_MASK 0x00000001
1607#define lpfc_sli4_sge_dif_re_WORD word3
1608#define lpfc_sli4_sge_dif_ce_SHIFT 22
1609#define lpfc_sli4_sge_dif_ce_MASK 0x00000001
1610#define lpfc_sli4_sge_dif_ce_WORD word3
1611#define lpfc_sli4_sge_dif_nr_SHIFT 23
1612#define lpfc_sli4_sge_dif_nr_MASK 0x00000001
1613#define lpfc_sli4_sge_dif_nr_WORD word3
1614#define lpfc_sli4_sge_dif_oprx_SHIFT 24
1615#define lpfc_sli4_sge_dif_oprx_MASK 0x0000000F
1616#define lpfc_sli4_sge_dif_oprx_WORD word3
1617#define lpfc_sli4_sge_dif_optx_SHIFT 28
1618#define lpfc_sli4_sge_dif_optx_MASK 0x0000000F
1619#define lpfc_sli4_sge_dif_optx_WORD word3
1620/* optx and oprx use BG_OP_IN defines in lpfc_hw.h */
1621};
1622
James Smartda0436e2009-05-22 14:51:39 -04001623struct fcf_record {
1624 uint32_t max_rcv_size;
1625 uint32_t fka_adv_period;
1626 uint32_t fip_priority;
1627 uint32_t word3;
1628#define lpfc_fcf_record_mac_0_SHIFT 0
1629#define lpfc_fcf_record_mac_0_MASK 0x000000FF
1630#define lpfc_fcf_record_mac_0_WORD word3
1631#define lpfc_fcf_record_mac_1_SHIFT 8
1632#define lpfc_fcf_record_mac_1_MASK 0x000000FF
1633#define lpfc_fcf_record_mac_1_WORD word3
1634#define lpfc_fcf_record_mac_2_SHIFT 16
1635#define lpfc_fcf_record_mac_2_MASK 0x000000FF
1636#define lpfc_fcf_record_mac_2_WORD word3
1637#define lpfc_fcf_record_mac_3_SHIFT 24
1638#define lpfc_fcf_record_mac_3_MASK 0x000000FF
1639#define lpfc_fcf_record_mac_3_WORD word3
1640 uint32_t word4;
1641#define lpfc_fcf_record_mac_4_SHIFT 0
1642#define lpfc_fcf_record_mac_4_MASK 0x000000FF
1643#define lpfc_fcf_record_mac_4_WORD word4
1644#define lpfc_fcf_record_mac_5_SHIFT 8
1645#define lpfc_fcf_record_mac_5_MASK 0x000000FF
1646#define lpfc_fcf_record_mac_5_WORD word4
1647#define lpfc_fcf_record_fcf_avail_SHIFT 16
1648#define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
James Smart0c287582009-06-10 17:22:56 -04001649#define lpfc_fcf_record_fcf_avail_WORD word4
James Smartda0436e2009-05-22 14:51:39 -04001650#define lpfc_fcf_record_mac_addr_prov_SHIFT 24
1651#define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
1652#define lpfc_fcf_record_mac_addr_prov_WORD word4
1653#define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
1654#define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
1655 uint32_t word5;
1656#define lpfc_fcf_record_fab_name_0_SHIFT 0
1657#define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
1658#define lpfc_fcf_record_fab_name_0_WORD word5
1659#define lpfc_fcf_record_fab_name_1_SHIFT 8
1660#define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
1661#define lpfc_fcf_record_fab_name_1_WORD word5
1662#define lpfc_fcf_record_fab_name_2_SHIFT 16
1663#define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
1664#define lpfc_fcf_record_fab_name_2_WORD word5
1665#define lpfc_fcf_record_fab_name_3_SHIFT 24
1666#define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
1667#define lpfc_fcf_record_fab_name_3_WORD word5
1668 uint32_t word6;
1669#define lpfc_fcf_record_fab_name_4_SHIFT 0
1670#define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
1671#define lpfc_fcf_record_fab_name_4_WORD word6
1672#define lpfc_fcf_record_fab_name_5_SHIFT 8
1673#define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
1674#define lpfc_fcf_record_fab_name_5_WORD word6
1675#define lpfc_fcf_record_fab_name_6_SHIFT 16
1676#define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
1677#define lpfc_fcf_record_fab_name_6_WORD word6
1678#define lpfc_fcf_record_fab_name_7_SHIFT 24
1679#define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
1680#define lpfc_fcf_record_fab_name_7_WORD word6
1681 uint32_t word7;
1682#define lpfc_fcf_record_fc_map_0_SHIFT 0
1683#define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
1684#define lpfc_fcf_record_fc_map_0_WORD word7
1685#define lpfc_fcf_record_fc_map_1_SHIFT 8
1686#define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
1687#define lpfc_fcf_record_fc_map_1_WORD word7
1688#define lpfc_fcf_record_fc_map_2_SHIFT 16
1689#define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
1690#define lpfc_fcf_record_fc_map_2_WORD word7
1691#define lpfc_fcf_record_fcf_valid_SHIFT 24
1692#define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
1693#define lpfc_fcf_record_fcf_valid_WORD word7
1694 uint32_t word8;
1695#define lpfc_fcf_record_fcf_index_SHIFT 0
1696#define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
1697#define lpfc_fcf_record_fcf_index_WORD word8
1698#define lpfc_fcf_record_fcf_state_SHIFT 16
1699#define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
1700#define lpfc_fcf_record_fcf_state_WORD word8
1701 uint8_t vlan_bitmap[512];
James Smart8fa38512009-07-19 10:01:03 -04001702 uint32_t word137;
1703#define lpfc_fcf_record_switch_name_0_SHIFT 0
1704#define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
1705#define lpfc_fcf_record_switch_name_0_WORD word137
1706#define lpfc_fcf_record_switch_name_1_SHIFT 8
1707#define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
1708#define lpfc_fcf_record_switch_name_1_WORD word137
1709#define lpfc_fcf_record_switch_name_2_SHIFT 16
1710#define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
1711#define lpfc_fcf_record_switch_name_2_WORD word137
1712#define lpfc_fcf_record_switch_name_3_SHIFT 24
1713#define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
1714#define lpfc_fcf_record_switch_name_3_WORD word137
1715 uint32_t word138;
1716#define lpfc_fcf_record_switch_name_4_SHIFT 0
1717#define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
1718#define lpfc_fcf_record_switch_name_4_WORD word138
1719#define lpfc_fcf_record_switch_name_5_SHIFT 8
1720#define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
1721#define lpfc_fcf_record_switch_name_5_WORD word138
1722#define lpfc_fcf_record_switch_name_6_SHIFT 16
1723#define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
1724#define lpfc_fcf_record_switch_name_6_WORD word138
1725#define lpfc_fcf_record_switch_name_7_SHIFT 24
1726#define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
1727#define lpfc_fcf_record_switch_name_7_WORD word138
James Smartda0436e2009-05-22 14:51:39 -04001728};
1729
1730struct lpfc_mbx_read_fcf_tbl {
1731 union lpfc_sli4_cfg_shdr cfg_shdr;
1732 union {
1733 struct {
1734 uint32_t word10;
1735#define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
1736#define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
1737#define lpfc_mbx_read_fcf_tbl_indx_WORD word10
1738 } request;
1739 struct {
1740 uint32_t eventag;
1741 } response;
1742 } u;
1743 uint32_t word11;
1744#define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
1745#define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
1746#define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
1747};
1748
1749struct lpfc_mbx_add_fcf_tbl_entry {
1750 union lpfc_sli4_cfg_shdr cfg_shdr;
1751 uint32_t word10;
1752#define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
1753#define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
1754#define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
1755 struct lpfc_mbx_sge fcf_sge;
1756};
1757
1758struct lpfc_mbx_del_fcf_tbl_entry {
1759 struct mbox_header header;
1760 uint32_t word10;
1761#define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
1762#define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
1763#define lpfc_mbx_del_fcf_tbl_count_WORD word10
1764#define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
1765#define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
1766#define lpfc_mbx_del_fcf_tbl_index_WORD word10
1767};
1768
James Smartecfd03c2010-02-12 14:41:27 -05001769struct lpfc_mbx_redisc_fcf_tbl {
1770 struct mbox_header header;
1771 uint32_t word10;
1772#define lpfc_mbx_redisc_fcf_count_SHIFT 0
1773#define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
1774#define lpfc_mbx_redisc_fcf_count_WORD word10
1775 uint32_t resvd;
1776 uint32_t word12;
1777#define lpfc_mbx_redisc_fcf_index_SHIFT 0
1778#define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
1779#define lpfc_mbx_redisc_fcf_index_WORD word12
1780};
1781
James Smart6669f9b2009-10-02 15:16:45 -04001782struct lpfc_mbx_query_fw_cfg {
1783 struct mbox_header header;
1784 uint32_t config_number;
1785 uint32_t asic_rev;
1786 uint32_t phys_port;
1787 uint32_t function_mode;
1788/* firmware Function Mode */
1789#define lpfc_function_mode_toe_SHIFT 0
1790#define lpfc_function_mode_toe_MASK 0x00000001
1791#define lpfc_function_mode_toe_WORD function_mode
1792#define lpfc_function_mode_nic_SHIFT 1
1793#define lpfc_function_mode_nic_MASK 0x00000001
1794#define lpfc_function_mode_nic_WORD function_mode
1795#define lpfc_function_mode_rdma_SHIFT 2
1796#define lpfc_function_mode_rdma_MASK 0x00000001
1797#define lpfc_function_mode_rdma_WORD function_mode
1798#define lpfc_function_mode_vm_SHIFT 3
1799#define lpfc_function_mode_vm_MASK 0x00000001
1800#define lpfc_function_mode_vm_WORD function_mode
1801#define lpfc_function_mode_iscsi_i_SHIFT 4
1802#define lpfc_function_mode_iscsi_i_MASK 0x00000001
1803#define lpfc_function_mode_iscsi_i_WORD function_mode
1804#define lpfc_function_mode_iscsi_t_SHIFT 5
1805#define lpfc_function_mode_iscsi_t_MASK 0x00000001
1806#define lpfc_function_mode_iscsi_t_WORD function_mode
1807#define lpfc_function_mode_fcoe_i_SHIFT 6
1808#define lpfc_function_mode_fcoe_i_MASK 0x00000001
1809#define lpfc_function_mode_fcoe_i_WORD function_mode
1810#define lpfc_function_mode_fcoe_t_SHIFT 7
1811#define lpfc_function_mode_fcoe_t_MASK 0x00000001
1812#define lpfc_function_mode_fcoe_t_WORD function_mode
1813#define lpfc_function_mode_dal_SHIFT 8
1814#define lpfc_function_mode_dal_MASK 0x00000001
1815#define lpfc_function_mode_dal_WORD function_mode
1816#define lpfc_function_mode_lro_SHIFT 9
1817#define lpfc_function_mode_lro_MASK 0x00000001
James Smart70f3c072010-12-15 17:57:33 -05001818#define lpfc_function_mode_lro_WORD function_mode
James Smart6669f9b2009-10-02 15:16:45 -04001819#define lpfc_function_mode_flex10_SHIFT 10
1820#define lpfc_function_mode_flex10_MASK 0x00000001
1821#define lpfc_function_mode_flex10_WORD function_mode
1822#define lpfc_function_mode_ncsi_SHIFT 11
1823#define lpfc_function_mode_ncsi_MASK 0x00000001
1824#define lpfc_function_mode_ncsi_WORD function_mode
1825};
1826
James Smartda0436e2009-05-22 14:51:39 -04001827/* Status field for embedded SLI_CONFIG mailbox command */
1828#define STATUS_SUCCESS 0x0
1829#define STATUS_FAILED 0x1
1830#define STATUS_ILLEGAL_REQUEST 0x2
1831#define STATUS_ILLEGAL_FIELD 0x3
1832#define STATUS_INSUFFICIENT_BUFFER 0x4
1833#define STATUS_UNAUTHORIZED_REQUEST 0x5
1834#define STATUS_FLASHROM_SAVE_FAILED 0x17
1835#define STATUS_FLASHROM_RESTORE_FAILED 0x18
1836#define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
1837#define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
1838#define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
1839#define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
1840#define STATUS_ASSERT_FAILED 0x1e
1841#define STATUS_INVALID_SESSION 0x1f
1842#define STATUS_INVALID_CONNECTION 0x20
1843#define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
1844#define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
1845#define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
1846#define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
1847#define STATUS_FLASHROM_READ_FAILED 0x27
1848#define STATUS_POLL_IOCTL_TIMEOUT 0x28
1849#define STATUS_ERROR_ACITMAIN 0x2a
1850#define STATUS_REBOOT_REQUIRED 0x2c
1851#define STATUS_FCF_IN_USE 0x3a
James Smartdef9c7a2009-12-21 17:02:28 -05001852#define STATUS_FCF_TABLE_EMPTY 0x43
James Smartda0436e2009-05-22 14:51:39 -04001853
1854struct lpfc_mbx_sli4_config {
1855 struct mbox_header header;
1856};
1857
1858struct lpfc_mbx_init_vfi {
1859 uint32_t word1;
1860#define lpfc_init_vfi_vr_SHIFT 31
1861#define lpfc_init_vfi_vr_MASK 0x00000001
1862#define lpfc_init_vfi_vr_WORD word1
1863#define lpfc_init_vfi_vt_SHIFT 30
1864#define lpfc_init_vfi_vt_MASK 0x00000001
1865#define lpfc_init_vfi_vt_WORD word1
1866#define lpfc_init_vfi_vf_SHIFT 29
1867#define lpfc_init_vfi_vf_MASK 0x00000001
1868#define lpfc_init_vfi_vf_WORD word1
James Smart76a95d72010-11-20 23:11:48 -05001869#define lpfc_init_vfi_vp_SHIFT 28
1870#define lpfc_init_vfi_vp_MASK 0x00000001
1871#define lpfc_init_vfi_vp_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04001872#define lpfc_init_vfi_vfi_SHIFT 0
1873#define lpfc_init_vfi_vfi_MASK 0x0000FFFF
1874#define lpfc_init_vfi_vfi_WORD word1
1875 uint32_t word2;
James Smart76a95d72010-11-20 23:11:48 -05001876#define lpfc_init_vfi_vpi_SHIFT 16
1877#define lpfc_init_vfi_vpi_MASK 0x0000FFFF
1878#define lpfc_init_vfi_vpi_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001879#define lpfc_init_vfi_fcfi_SHIFT 0
1880#define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
1881#define lpfc_init_vfi_fcfi_WORD word2
1882 uint32_t word3;
1883#define lpfc_init_vfi_pri_SHIFT 13
1884#define lpfc_init_vfi_pri_MASK 0x00000007
1885#define lpfc_init_vfi_pri_WORD word3
1886#define lpfc_init_vfi_vf_id_SHIFT 1
1887#define lpfc_init_vfi_vf_id_MASK 0x00000FFF
1888#define lpfc_init_vfi_vf_id_WORD word3
1889 uint32_t word4;
1890#define lpfc_init_vfi_hop_count_SHIFT 24
1891#define lpfc_init_vfi_hop_count_MASK 0x000000FF
1892#define lpfc_init_vfi_hop_count_WORD word4
1893};
James Smartdf9e1b52011-12-13 13:22:17 -05001894#define MBX_VFI_IN_USE 0x9F02
1895
James Smartda0436e2009-05-22 14:51:39 -04001896
1897struct lpfc_mbx_reg_vfi {
1898 uint32_t word1;
1899#define lpfc_reg_vfi_vp_SHIFT 28
1900#define lpfc_reg_vfi_vp_MASK 0x00000001
1901#define lpfc_reg_vfi_vp_WORD word1
1902#define lpfc_reg_vfi_vfi_SHIFT 0
1903#define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
1904#define lpfc_reg_vfi_vfi_WORD word1
1905 uint32_t word2;
1906#define lpfc_reg_vfi_vpi_SHIFT 16
1907#define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
1908#define lpfc_reg_vfi_vpi_WORD word2
1909#define lpfc_reg_vfi_fcfi_SHIFT 0
1910#define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
1911#define lpfc_reg_vfi_fcfi_WORD word2
James Smartc8685952009-11-18 15:39:16 -05001912 uint32_t wwn[2];
James Smartda0436e2009-05-22 14:51:39 -04001913 struct ulp_bde64 bde;
James Smartb19a0612010-04-06 14:48:51 -04001914 uint32_t e_d_tov;
1915 uint32_t r_a_tov;
James Smartda0436e2009-05-22 14:51:39 -04001916 uint32_t word10;
1917#define lpfc_reg_vfi_nport_id_SHIFT 0
1918#define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
1919#define lpfc_reg_vfi_nport_id_WORD word10
1920};
1921
1922struct lpfc_mbx_init_vpi {
1923 uint32_t word1;
1924#define lpfc_init_vpi_vfi_SHIFT 16
1925#define lpfc_init_vpi_vfi_MASK 0x0000FFFF
1926#define lpfc_init_vpi_vfi_WORD word1
1927#define lpfc_init_vpi_vpi_SHIFT 0
1928#define lpfc_init_vpi_vpi_MASK 0x0000FFFF
1929#define lpfc_init_vpi_vpi_WORD word1
1930};
1931
1932struct lpfc_mbx_read_vpi {
1933 uint32_t word1_rsvd;
1934 uint32_t word2;
1935#define lpfc_mbx_read_vpi_vnportid_SHIFT 0
1936#define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
1937#define lpfc_mbx_read_vpi_vnportid_WORD word2
1938 uint32_t word3_rsvd;
1939 uint32_t word4;
1940#define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
1941#define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
1942#define lpfc_mbx_read_vpi_acq_alpa_WORD word4
1943#define lpfc_mbx_read_vpi_pb_SHIFT 15
1944#define lpfc_mbx_read_vpi_pb_MASK 0x00000001
1945#define lpfc_mbx_read_vpi_pb_WORD word4
1946#define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
1947#define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
1948#define lpfc_mbx_read_vpi_spec_alpa_WORD word4
1949#define lpfc_mbx_read_vpi_ns_SHIFT 30
1950#define lpfc_mbx_read_vpi_ns_MASK 0x00000001
1951#define lpfc_mbx_read_vpi_ns_WORD word4
1952#define lpfc_mbx_read_vpi_hl_SHIFT 31
1953#define lpfc_mbx_read_vpi_hl_MASK 0x00000001
1954#define lpfc_mbx_read_vpi_hl_WORD word4
1955 uint32_t word5_rsvd;
1956 uint32_t word6;
1957#define lpfc_mbx_read_vpi_vpi_SHIFT 0
1958#define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
1959#define lpfc_mbx_read_vpi_vpi_WORD word6
1960 uint32_t word7;
1961#define lpfc_mbx_read_vpi_mac_0_SHIFT 0
1962#define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
1963#define lpfc_mbx_read_vpi_mac_0_WORD word7
1964#define lpfc_mbx_read_vpi_mac_1_SHIFT 8
1965#define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
1966#define lpfc_mbx_read_vpi_mac_1_WORD word7
1967#define lpfc_mbx_read_vpi_mac_2_SHIFT 16
1968#define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
1969#define lpfc_mbx_read_vpi_mac_2_WORD word7
1970#define lpfc_mbx_read_vpi_mac_3_SHIFT 24
1971#define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
1972#define lpfc_mbx_read_vpi_mac_3_WORD word7
1973 uint32_t word8;
1974#define lpfc_mbx_read_vpi_mac_4_SHIFT 0
1975#define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
1976#define lpfc_mbx_read_vpi_mac_4_WORD word8
1977#define lpfc_mbx_read_vpi_mac_5_SHIFT 8
1978#define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
1979#define lpfc_mbx_read_vpi_mac_5_WORD word8
1980#define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
1981#define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
1982#define lpfc_mbx_read_vpi_vlan_tag_WORD word8
1983#define lpfc_mbx_read_vpi_vv_SHIFT 28
1984#define lpfc_mbx_read_vpi_vv_MASK 0x0000001
1985#define lpfc_mbx_read_vpi_vv_WORD word8
1986};
1987
1988struct lpfc_mbx_unreg_vfi {
1989 uint32_t word1_rsvd;
1990 uint32_t word2;
1991#define lpfc_unreg_vfi_vfi_SHIFT 0
1992#define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
1993#define lpfc_unreg_vfi_vfi_WORD word2
1994};
1995
1996struct lpfc_mbx_resume_rpi {
1997 uint32_t word1;
James Smart8fa38512009-07-19 10:01:03 -04001998#define lpfc_resume_rpi_index_SHIFT 0
1999#define lpfc_resume_rpi_index_MASK 0x0000FFFF
2000#define lpfc_resume_rpi_index_WORD word1
2001#define lpfc_resume_rpi_ii_SHIFT 30
2002#define lpfc_resume_rpi_ii_MASK 0x00000003
2003#define lpfc_resume_rpi_ii_WORD word1
2004#define RESUME_INDEX_RPI 0
2005#define RESUME_INDEX_VPI 1
2006#define RESUME_INDEX_VFI 2
2007#define RESUME_INDEX_FCFI 3
James Smartda0436e2009-05-22 14:51:39 -04002008 uint32_t event_tag;
James Smartda0436e2009-05-22 14:51:39 -04002009};
2010
2011#define REG_FCF_INVALID_QID 0xFFFF
2012struct lpfc_mbx_reg_fcfi {
2013 uint32_t word1;
2014#define lpfc_reg_fcfi_info_index_SHIFT 0
2015#define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
2016#define lpfc_reg_fcfi_info_index_WORD word1
2017#define lpfc_reg_fcfi_fcfi_SHIFT 16
2018#define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
2019#define lpfc_reg_fcfi_fcfi_WORD word1
2020 uint32_t word2;
2021#define lpfc_reg_fcfi_rq_id1_SHIFT 0
2022#define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
2023#define lpfc_reg_fcfi_rq_id1_WORD word2
2024#define lpfc_reg_fcfi_rq_id0_SHIFT 16
2025#define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
2026#define lpfc_reg_fcfi_rq_id0_WORD word2
2027 uint32_t word3;
2028#define lpfc_reg_fcfi_rq_id3_SHIFT 0
2029#define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
2030#define lpfc_reg_fcfi_rq_id3_WORD word3
2031#define lpfc_reg_fcfi_rq_id2_SHIFT 16
2032#define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
2033#define lpfc_reg_fcfi_rq_id2_WORD word3
2034 uint32_t word4;
2035#define lpfc_reg_fcfi_type_match0_SHIFT 24
2036#define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
2037#define lpfc_reg_fcfi_type_match0_WORD word4
2038#define lpfc_reg_fcfi_type_mask0_SHIFT 16
2039#define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
2040#define lpfc_reg_fcfi_type_mask0_WORD word4
2041#define lpfc_reg_fcfi_rctl_match0_SHIFT 8
2042#define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
2043#define lpfc_reg_fcfi_rctl_match0_WORD word4
2044#define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
2045#define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
2046#define lpfc_reg_fcfi_rctl_mask0_WORD word4
2047 uint32_t word5;
2048#define lpfc_reg_fcfi_type_match1_SHIFT 24
2049#define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
2050#define lpfc_reg_fcfi_type_match1_WORD word5
2051#define lpfc_reg_fcfi_type_mask1_SHIFT 16
2052#define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
2053#define lpfc_reg_fcfi_type_mask1_WORD word5
2054#define lpfc_reg_fcfi_rctl_match1_SHIFT 8
2055#define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
2056#define lpfc_reg_fcfi_rctl_match1_WORD word5
2057#define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
2058#define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
2059#define lpfc_reg_fcfi_rctl_mask1_WORD word5
2060 uint32_t word6;
2061#define lpfc_reg_fcfi_type_match2_SHIFT 24
2062#define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
2063#define lpfc_reg_fcfi_type_match2_WORD word6
2064#define lpfc_reg_fcfi_type_mask2_SHIFT 16
2065#define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
2066#define lpfc_reg_fcfi_type_mask2_WORD word6
2067#define lpfc_reg_fcfi_rctl_match2_SHIFT 8
2068#define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
2069#define lpfc_reg_fcfi_rctl_match2_WORD word6
2070#define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
2071#define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
2072#define lpfc_reg_fcfi_rctl_mask2_WORD word6
2073 uint32_t word7;
2074#define lpfc_reg_fcfi_type_match3_SHIFT 24
2075#define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
2076#define lpfc_reg_fcfi_type_match3_WORD word7
2077#define lpfc_reg_fcfi_type_mask3_SHIFT 16
2078#define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
2079#define lpfc_reg_fcfi_type_mask3_WORD word7
2080#define lpfc_reg_fcfi_rctl_match3_SHIFT 8
2081#define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
2082#define lpfc_reg_fcfi_rctl_match3_WORD word7
2083#define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
2084#define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
2085#define lpfc_reg_fcfi_rctl_mask3_WORD word7
2086 uint32_t word8;
2087#define lpfc_reg_fcfi_mam_SHIFT 13
2088#define lpfc_reg_fcfi_mam_MASK 0x00000003
2089#define lpfc_reg_fcfi_mam_WORD word8
2090#define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
2091#define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
2092#define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
2093#define lpfc_reg_fcfi_vv_SHIFT 12
2094#define lpfc_reg_fcfi_vv_MASK 0x00000001
2095#define lpfc_reg_fcfi_vv_WORD word8
2096#define lpfc_reg_fcfi_vlan_tag_SHIFT 0
2097#define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
2098#define lpfc_reg_fcfi_vlan_tag_WORD word8
2099};
2100
2101struct lpfc_mbx_unreg_fcfi {
2102 uint32_t word1_rsv;
2103 uint32_t word2;
2104#define lpfc_unreg_fcfi_SHIFT 0
2105#define lpfc_unreg_fcfi_MASK 0x0000FFFF
2106#define lpfc_unreg_fcfi_WORD word2
2107};
2108
2109struct lpfc_mbx_read_rev {
2110 uint32_t word1;
2111#define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
2112#define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
2113#define lpfc_mbx_rd_rev_sli_lvl_WORD word1
2114#define lpfc_mbx_rd_rev_fcoe_SHIFT 20
2115#define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
2116#define lpfc_mbx_rd_rev_fcoe_WORD word1
James Smart45ed1192009-10-02 15:17:02 -04002117#define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
2118#define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
2119#define lpfc_mbx_rd_rev_cee_ver_WORD word1
2120#define LPFC_PREDCBX_CEE_MODE 0
2121#define LPFC_DCBX_CEE_MODE 1
James Smartda0436e2009-05-22 14:51:39 -04002122#define lpfc_mbx_rd_rev_vpd_SHIFT 29
2123#define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
2124#define lpfc_mbx_rd_rev_vpd_WORD word1
2125 uint32_t first_hw_rev;
2126 uint32_t second_hw_rev;
2127 uint32_t word4_rsvd;
2128 uint32_t third_hw_rev;
2129 uint32_t word6;
2130#define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
2131#define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
2132#define lpfc_mbx_rd_rev_fcph_low_WORD word6
2133#define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
2134#define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
2135#define lpfc_mbx_rd_rev_fcph_high_WORD word6
2136#define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
2137#define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
2138#define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
2139#define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
2140#define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
2141#define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
2142 uint32_t word7_rsvd;
2143 uint32_t fw_id_rev;
2144 uint8_t fw_name[16];
2145 uint32_t ulp_fw_id_rev;
2146 uint8_t ulp_fw_name[16];
2147 uint32_t word18_47_rsvd[30];
2148 uint32_t word48;
2149#define lpfc_mbx_rd_rev_avail_len_SHIFT 0
2150#define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
2151#define lpfc_mbx_rd_rev_avail_len_WORD word48
2152 uint32_t vpd_paddr_low;
2153 uint32_t vpd_paddr_high;
2154 uint32_t avail_vpd_len;
2155 uint32_t rsvd_52_63[12];
2156};
2157
2158struct lpfc_mbx_read_config {
2159 uint32_t word1;
James Smart6d368e52011-05-24 11:44:12 -04002160#define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
2161#define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
2162#define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002163 uint32_t word2;
James Smartcd1c8302011-10-10 21:33:25 -04002164#define lpfc_mbx_rd_conf_lnk_numb_SHIFT 0
2165#define lpfc_mbx_rd_conf_lnk_numb_MASK 0x0000003F
2166#define lpfc_mbx_rd_conf_lnk_numb_WORD word2
2167#define lpfc_mbx_rd_conf_lnk_type_SHIFT 6
2168#define lpfc_mbx_rd_conf_lnk_type_MASK 0x00000003
2169#define lpfc_mbx_rd_conf_lnk_type_WORD word2
James Smart026abb82011-12-13 13:20:45 -05002170#define LPFC_LNK_TYPE_GE 0
2171#define LPFC_LNK_TYPE_FC 1
James Smartcd1c8302011-10-10 21:33:25 -04002172#define lpfc_mbx_rd_conf_lnk_ldv_SHIFT 8
2173#define lpfc_mbx_rd_conf_lnk_ldv_MASK 0x00000001
2174#define lpfc_mbx_rd_conf_lnk_ldv_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002175#define lpfc_mbx_rd_conf_topology_SHIFT 24
2176#define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
2177#define lpfc_mbx_rd_conf_topology_WORD word2
James Smart6d368e52011-05-24 11:44:12 -04002178 uint32_t rsvd_3;
James Smartda0436e2009-05-22 14:51:39 -04002179 uint32_t word4;
2180#define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
2181#define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
2182#define lpfc_mbx_rd_conf_e_d_tov_WORD word4
James Smart6d368e52011-05-24 11:44:12 -04002183 uint32_t rsvd_5;
James Smartda0436e2009-05-22 14:51:39 -04002184 uint32_t word6;
2185#define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
2186#define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
2187#define lpfc_mbx_rd_conf_r_a_tov_WORD word6
James Smart6d368e52011-05-24 11:44:12 -04002188 uint32_t rsvd_7;
2189 uint32_t rsvd_8;
James Smartda0436e2009-05-22 14:51:39 -04002190 uint32_t word9;
2191#define lpfc_mbx_rd_conf_lmt_SHIFT 0
2192#define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
2193#define lpfc_mbx_rd_conf_lmt_WORD word9
James Smart6d368e52011-05-24 11:44:12 -04002194 uint32_t rsvd_10;
2195 uint32_t rsvd_11;
James Smartda0436e2009-05-22 14:51:39 -04002196 uint32_t word12;
2197#define lpfc_mbx_rd_conf_xri_base_SHIFT 0
2198#define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
2199#define lpfc_mbx_rd_conf_xri_base_WORD word12
2200#define lpfc_mbx_rd_conf_xri_count_SHIFT 16
2201#define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
2202#define lpfc_mbx_rd_conf_xri_count_WORD word12
2203 uint32_t word13;
2204#define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
2205#define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
2206#define lpfc_mbx_rd_conf_rpi_base_WORD word13
2207#define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
2208#define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
2209#define lpfc_mbx_rd_conf_rpi_count_WORD word13
2210 uint32_t word14;
2211#define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
2212#define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
2213#define lpfc_mbx_rd_conf_vpi_base_WORD word14
2214#define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
2215#define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
2216#define lpfc_mbx_rd_conf_vpi_count_WORD word14
2217 uint32_t word15;
2218#define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
2219#define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
2220#define lpfc_mbx_rd_conf_vfi_base_WORD word15
2221#define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
2222#define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
2223#define lpfc_mbx_rd_conf_vfi_count_WORD word15
2224 uint32_t word16;
James Smartda0436e2009-05-22 14:51:39 -04002225#define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
2226#define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
2227#define lpfc_mbx_rd_conf_fcfi_count_WORD word16
2228 uint32_t word17;
2229#define lpfc_mbx_rd_conf_rq_count_SHIFT 0
2230#define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
2231#define lpfc_mbx_rd_conf_rq_count_WORD word17
2232#define lpfc_mbx_rd_conf_eq_count_SHIFT 16
2233#define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
2234#define lpfc_mbx_rd_conf_eq_count_WORD word17
2235 uint32_t word18;
2236#define lpfc_mbx_rd_conf_wq_count_SHIFT 0
2237#define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
2238#define lpfc_mbx_rd_conf_wq_count_WORD word18
2239#define lpfc_mbx_rd_conf_cq_count_SHIFT 16
2240#define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
2241#define lpfc_mbx_rd_conf_cq_count_WORD word18
2242};
2243
2244struct lpfc_mbx_request_features {
2245 uint32_t word1;
2246#define lpfc_mbx_rq_ftr_qry_SHIFT 0
2247#define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
2248#define lpfc_mbx_rq_ftr_qry_WORD word1
2249 uint32_t word2;
2250#define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
2251#define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
2252#define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
2253#define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
2254#define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
2255#define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
2256#define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
2257#define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
2258#define lpfc_mbx_rq_ftr_rq_dif_WORD word2
2259#define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
2260#define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
2261#define lpfc_mbx_rq_ftr_rq_vf_WORD word2
2262#define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
2263#define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
2264#define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
2265#define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
2266#define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
2267#define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
2268#define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
2269#define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
2270#define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
2271#define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
2272#define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
2273#define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
James Smartfedd3b72011-02-16 12:39:24 -05002274#define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
2275#define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
2276#define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002277 uint32_t word3;
2278#define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
2279#define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
2280#define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
2281#define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
2282#define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
2283#define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
2284#define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
2285#define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
2286#define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
2287#define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
2288#define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
2289#define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
2290#define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
2291#define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
2292#define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
2293#define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
2294#define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
2295#define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
2296#define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
2297#define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
2298#define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
2299#define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
2300#define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
2301#define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
James Smartfedd3b72011-02-16 12:39:24 -05002302#define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
2303#define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
2304#define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04002305};
2306
James Smart28baac72010-02-12 14:42:03 -05002307struct lpfc_mbx_supp_pages {
2308 uint32_t word1;
2309#define qs_SHIFT 0
2310#define qs_MASK 0x00000001
2311#define qs_WORD word1
2312#define wr_SHIFT 1
2313#define wr_MASK 0x00000001
2314#define wr_WORD word1
2315#define pf_SHIFT 8
2316#define pf_MASK 0x000000ff
2317#define pf_WORD word1
2318#define cpn_SHIFT 16
2319#define cpn_MASK 0x000000ff
2320#define cpn_WORD word1
2321 uint32_t word2;
2322#define list_offset_SHIFT 0
2323#define list_offset_MASK 0x000000ff
2324#define list_offset_WORD word2
2325#define next_offset_SHIFT 8
2326#define next_offset_MASK 0x000000ff
2327#define next_offset_WORD word2
2328#define elem_cnt_SHIFT 16
2329#define elem_cnt_MASK 0x000000ff
2330#define elem_cnt_WORD word2
2331 uint32_t word3;
2332#define pn_0_SHIFT 24
2333#define pn_0_MASK 0x000000ff
2334#define pn_0_WORD word3
2335#define pn_1_SHIFT 16
2336#define pn_1_MASK 0x000000ff
2337#define pn_1_WORD word3
2338#define pn_2_SHIFT 8
2339#define pn_2_MASK 0x000000ff
2340#define pn_2_WORD word3
2341#define pn_3_SHIFT 0
2342#define pn_3_MASK 0x000000ff
2343#define pn_3_WORD word3
2344 uint32_t word4;
2345#define pn_4_SHIFT 24
2346#define pn_4_MASK 0x000000ff
2347#define pn_4_WORD word4
2348#define pn_5_SHIFT 16
2349#define pn_5_MASK 0x000000ff
2350#define pn_5_WORD word4
2351#define pn_6_SHIFT 8
2352#define pn_6_MASK 0x000000ff
2353#define pn_6_WORD word4
2354#define pn_7_SHIFT 0
2355#define pn_7_MASK 0x000000ff
2356#define pn_7_WORD word4
2357 uint32_t rsvd[27];
2358#define LPFC_SUPP_PAGES 0
2359#define LPFC_BLOCK_GUARD_PROFILES 1
2360#define LPFC_SLI4_PARAMETERS 2
2361};
2362
James Smartfedd3b72011-02-16 12:39:24 -05002363struct lpfc_mbx_pc_sli4_params {
James Smart28baac72010-02-12 14:42:03 -05002364 uint32_t word1;
2365#define qs_SHIFT 0
2366#define qs_MASK 0x00000001
2367#define qs_WORD word1
2368#define wr_SHIFT 1
2369#define wr_MASK 0x00000001
2370#define wr_WORD word1
2371#define pf_SHIFT 8
2372#define pf_MASK 0x000000ff
2373#define pf_WORD word1
2374#define cpn_SHIFT 16
2375#define cpn_MASK 0x000000ff
2376#define cpn_WORD word1
2377 uint32_t word2;
2378#define if_type_SHIFT 0
2379#define if_type_MASK 0x00000007
2380#define if_type_WORD word2
2381#define sli_rev_SHIFT 4
2382#define sli_rev_MASK 0x0000000f
2383#define sli_rev_WORD word2
2384#define sli_family_SHIFT 8
2385#define sli_family_MASK 0x000000ff
2386#define sli_family_WORD word2
2387#define featurelevel_1_SHIFT 16
2388#define featurelevel_1_MASK 0x000000ff
2389#define featurelevel_1_WORD word2
2390#define featurelevel_2_SHIFT 24
2391#define featurelevel_2_MASK 0x0000001f
2392#define featurelevel_2_WORD word2
2393 uint32_t word3;
2394#define fcoe_SHIFT 0
2395#define fcoe_MASK 0x00000001
2396#define fcoe_WORD word3
2397#define fc_SHIFT 1
2398#define fc_MASK 0x00000001
2399#define fc_WORD word3
2400#define nic_SHIFT 2
2401#define nic_MASK 0x00000001
2402#define nic_WORD word3
2403#define iscsi_SHIFT 3
2404#define iscsi_MASK 0x00000001
2405#define iscsi_WORD word3
2406#define rdma_SHIFT 4
2407#define rdma_MASK 0x00000001
2408#define rdma_WORD word3
2409 uint32_t sge_supp_len;
James Smartcb5172e2010-03-15 11:25:07 -04002410#define SLI4_PAGE_SIZE 4096
James Smart28baac72010-02-12 14:42:03 -05002411 uint32_t word5;
2412#define if_page_sz_SHIFT 0
2413#define if_page_sz_MASK 0x0000ffff
2414#define if_page_sz_WORD word5
2415#define loopbk_scope_SHIFT 24
2416#define loopbk_scope_MASK 0x0000000f
2417#define loopbk_scope_WORD word5
2418#define rq_db_window_SHIFT 28
2419#define rq_db_window_MASK 0x0000000f
2420#define rq_db_window_WORD word5
2421 uint32_t word6;
2422#define eq_pages_SHIFT 0
2423#define eq_pages_MASK 0x0000000f
2424#define eq_pages_WORD word6
2425#define eqe_size_SHIFT 8
2426#define eqe_size_MASK 0x000000ff
2427#define eqe_size_WORD word6
2428 uint32_t word7;
2429#define cq_pages_SHIFT 0
2430#define cq_pages_MASK 0x0000000f
2431#define cq_pages_WORD word7
2432#define cqe_size_SHIFT 8
2433#define cqe_size_MASK 0x000000ff
2434#define cqe_size_WORD word7
2435 uint32_t word8;
2436#define mq_pages_SHIFT 0
2437#define mq_pages_MASK 0x0000000f
2438#define mq_pages_WORD word8
2439#define mqe_size_SHIFT 8
2440#define mqe_size_MASK 0x000000ff
2441#define mqe_size_WORD word8
2442#define mq_elem_cnt_SHIFT 16
2443#define mq_elem_cnt_MASK 0x000000ff
2444#define mq_elem_cnt_WORD word8
2445 uint32_t word9;
2446#define wq_pages_SHIFT 0
2447#define wq_pages_MASK 0x0000ffff
2448#define wq_pages_WORD word9
2449#define wqe_size_SHIFT 8
2450#define wqe_size_MASK 0x000000ff
2451#define wqe_size_WORD word9
2452 uint32_t word10;
2453#define rq_pages_SHIFT 0
2454#define rq_pages_MASK 0x0000ffff
2455#define rq_pages_WORD word10
2456#define rqe_size_SHIFT 8
2457#define rqe_size_MASK 0x000000ff
2458#define rqe_size_WORD word10
2459 uint32_t word11;
2460#define hdr_pages_SHIFT 0
2461#define hdr_pages_MASK 0x0000000f
2462#define hdr_pages_WORD word11
2463#define hdr_size_SHIFT 8
2464#define hdr_size_MASK 0x0000000f
2465#define hdr_size_WORD word11
2466#define hdr_pp_align_SHIFT 16
2467#define hdr_pp_align_MASK 0x0000ffff
2468#define hdr_pp_align_WORD word11
2469 uint32_t word12;
2470#define sgl_pages_SHIFT 0
2471#define sgl_pages_MASK 0x0000000f
2472#define sgl_pages_WORD word12
2473#define sgl_pp_align_SHIFT 16
2474#define sgl_pp_align_MASK 0x0000ffff
2475#define sgl_pp_align_WORD word12
2476 uint32_t rsvd_13_63[51];
2477};
James Smart9589b0622011-04-16 11:03:17 -04002478#define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
2479 &(~((SLI4_PAGE_SIZE)-1)))
James Smart28baac72010-02-12 14:42:03 -05002480
James Smartfedd3b72011-02-16 12:39:24 -05002481struct lpfc_sli4_parameters {
2482 uint32_t word0;
2483#define cfg_prot_type_SHIFT 0
2484#define cfg_prot_type_MASK 0x000000FF
2485#define cfg_prot_type_WORD word0
2486 uint32_t word1;
2487#define cfg_ft_SHIFT 0
2488#define cfg_ft_MASK 0x00000001
2489#define cfg_ft_WORD word1
2490#define cfg_sli_rev_SHIFT 4
2491#define cfg_sli_rev_MASK 0x0000000f
2492#define cfg_sli_rev_WORD word1
2493#define cfg_sli_family_SHIFT 8
2494#define cfg_sli_family_MASK 0x0000000f
2495#define cfg_sli_family_WORD word1
2496#define cfg_if_type_SHIFT 12
2497#define cfg_if_type_MASK 0x0000000f
2498#define cfg_if_type_WORD word1
2499#define cfg_sli_hint_1_SHIFT 16
2500#define cfg_sli_hint_1_MASK 0x000000ff
2501#define cfg_sli_hint_1_WORD word1
2502#define cfg_sli_hint_2_SHIFT 24
2503#define cfg_sli_hint_2_MASK 0x0000001f
2504#define cfg_sli_hint_2_WORD word1
2505 uint32_t word2;
2506 uint32_t word3;
2507 uint32_t word4;
2508#define cfg_cqv_SHIFT 14
2509#define cfg_cqv_MASK 0x00000003
2510#define cfg_cqv_WORD word4
2511 uint32_t word5;
2512 uint32_t word6;
2513#define cfg_mqv_SHIFT 14
2514#define cfg_mqv_MASK 0x00000003
2515#define cfg_mqv_WORD word6
2516 uint32_t word7;
2517 uint32_t word8;
2518#define cfg_wqv_SHIFT 14
2519#define cfg_wqv_MASK 0x00000003
2520#define cfg_wqv_WORD word8
2521 uint32_t word9;
2522 uint32_t word10;
2523#define cfg_rqv_SHIFT 14
2524#define cfg_rqv_MASK 0x00000003
2525#define cfg_rqv_WORD word10
2526 uint32_t word11;
2527#define cfg_rq_db_window_SHIFT 28
2528#define cfg_rq_db_window_MASK 0x0000000f
2529#define cfg_rq_db_window_WORD word11
2530 uint32_t word12;
2531#define cfg_fcoe_SHIFT 0
2532#define cfg_fcoe_MASK 0x00000001
2533#define cfg_fcoe_WORD word12
James Smart6d368e52011-05-24 11:44:12 -04002534#define cfg_ext_SHIFT 1
2535#define cfg_ext_MASK 0x00000001
2536#define cfg_ext_WORD word12
2537#define cfg_hdrr_SHIFT 2
2538#define cfg_hdrr_MASK 0x00000001
2539#define cfg_hdrr_WORD word12
James Smartfedd3b72011-02-16 12:39:24 -05002540#define cfg_phwq_SHIFT 15
2541#define cfg_phwq_MASK 0x00000001
2542#define cfg_phwq_WORD word12
2543#define cfg_loopbk_scope_SHIFT 28
2544#define cfg_loopbk_scope_MASK 0x0000000f
2545#define cfg_loopbk_scope_WORD word12
2546 uint32_t sge_supp_len;
2547 uint32_t word14;
2548#define cfg_sgl_page_cnt_SHIFT 0
2549#define cfg_sgl_page_cnt_MASK 0x0000000f
2550#define cfg_sgl_page_cnt_WORD word14
2551#define cfg_sgl_page_size_SHIFT 8
2552#define cfg_sgl_page_size_MASK 0x000000ff
2553#define cfg_sgl_page_size_WORD word14
2554#define cfg_sgl_pp_align_SHIFT 16
2555#define cfg_sgl_pp_align_MASK 0x000000ff
2556#define cfg_sgl_pp_align_WORD word14
2557 uint32_t word15;
2558 uint32_t word16;
2559 uint32_t word17;
2560 uint32_t word18;
2561 uint32_t word19;
2562};
2563
2564struct lpfc_mbx_get_sli4_parameters {
2565 struct mbox_header header;
2566 struct lpfc_sli4_parameters sli4_parameters;
2567};
2568
James Smart912e3ac2011-05-24 11:42:11 -04002569struct lpfc_rscr_desc_generic {
2570#define LPFC_RSRC_DESC_WSIZE 18
2571 uint32_t desc[LPFC_RSRC_DESC_WSIZE];
2572};
2573
2574struct lpfc_rsrc_desc_pcie {
2575 uint32_t word0;
2576#define lpfc_rsrc_desc_pcie_type_SHIFT 0
2577#define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
2578#define lpfc_rsrc_desc_pcie_type_WORD word0
2579#define LPFC_RSRC_DESC_TYPE_PCIE 0x40
2580 uint32_t word1;
2581#define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
2582#define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
2583#define lpfc_rsrc_desc_pcie_pfnum_WORD word1
2584 uint32_t reserved;
2585 uint32_t word3;
2586#define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
2587#define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
2588#define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
2589#define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
2590#define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
2591#define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
2592#define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
2593#define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
2594#define lpfc_rsrc_desc_pcie_pf_type_WORD word3
2595 uint32_t word4;
2596#define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
2597#define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
2598#define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
2599};
2600
2601struct lpfc_rsrc_desc_fcfcoe {
2602 uint32_t word0;
2603#define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
2604#define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
2605#define lpfc_rsrc_desc_fcfcoe_type_WORD word0
2606#define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
2607 uint32_t word1;
2608#define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
2609#define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
2610#define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
2611#define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
2612#define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
2613#define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
2614 uint32_t word2;
2615#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
2616#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
2617#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
2618#define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
2619#define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
2620#define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
2621 uint32_t word3;
2622#define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
2623#define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
2624#define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
2625#define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
2626#define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
2627#define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
2628 uint32_t word4;
2629#define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
2630#define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
2631#define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
2632#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
2633#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
2634#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
2635 uint32_t word5;
2636#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
2637#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
2638#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
2639#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
2640#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
2641#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
2642 uint32_t word6;
2643 uint32_t word7;
2644 uint32_t word8;
2645 uint32_t word9;
2646 uint32_t word10;
2647 uint32_t word11;
2648 uint32_t word12;
2649 uint32_t word13;
2650#define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
2651#define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
2652#define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
2653#define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
2654#define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
2655#define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
2656#define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
2657#define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
2658#define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
2659#define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
2660#define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
2661#define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
2662#define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
2663#define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
2664#define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
2665};
2666
2667struct lpfc_func_cfg {
2668#define LPFC_RSRC_DESC_MAX_NUM 2
2669 uint32_t rsrc_desc_count;
2670 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
2671};
2672
2673struct lpfc_mbx_get_func_cfg {
2674 struct mbox_header header;
2675#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
2676#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
2677#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
2678 struct lpfc_func_cfg func_cfg;
2679};
2680
2681struct lpfc_prof_cfg {
2682#define LPFC_RSRC_DESC_MAX_NUM 2
2683 uint32_t rsrc_desc_count;
2684 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
2685};
2686
2687struct lpfc_mbx_get_prof_cfg {
2688 struct mbox_header header;
2689#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
2690#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
2691#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
2692 union {
2693 struct {
2694 uint32_t word10;
2695#define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
2696#define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
2697#define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
2698#define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
2699#define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
2700#define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
2701 } request;
2702 struct {
2703 struct lpfc_prof_cfg prof_cfg;
2704 } response;
2705 } u;
2706};
2707
James Smartcd1c8302011-10-10 21:33:25 -04002708struct lpfc_controller_attribute {
2709 uint32_t version_string[8];
2710 uint32_t manufacturer_name[8];
2711 uint32_t supported_modes;
2712 uint32_t word17;
2713#define lpfc_cntl_attr_eprom_ver_lo_SHIFT 0
2714#define lpfc_cntl_attr_eprom_ver_lo_MASK 0x000000ff
2715#define lpfc_cntl_attr_eprom_ver_lo_WORD word17
2716#define lpfc_cntl_attr_eprom_ver_hi_SHIFT 8
2717#define lpfc_cntl_attr_eprom_ver_hi_MASK 0x000000ff
2718#define lpfc_cntl_attr_eprom_ver_hi_WORD word17
2719 uint32_t mbx_da_struct_ver;
2720 uint32_t ep_fw_da_struct_ver;
2721 uint32_t ncsi_ver_str[3];
2722 uint32_t dflt_ext_timeout;
2723 uint32_t model_number[8];
2724 uint32_t description[16];
2725 uint32_t serial_number[8];
2726 uint32_t ip_ver_str[8];
2727 uint32_t fw_ver_str[8];
2728 uint32_t bios_ver_str[8];
2729 uint32_t redboot_ver_str[8];
2730 uint32_t driver_ver_str[8];
2731 uint32_t flash_fw_ver_str[8];
2732 uint32_t functionality;
2733 uint32_t word105;
2734#define lpfc_cntl_attr_max_cbd_len_SHIFT 0
2735#define lpfc_cntl_attr_max_cbd_len_MASK 0x0000ffff
2736#define lpfc_cntl_attr_max_cbd_len_WORD word105
2737#define lpfc_cntl_attr_asic_rev_SHIFT 16
2738#define lpfc_cntl_attr_asic_rev_MASK 0x000000ff
2739#define lpfc_cntl_attr_asic_rev_WORD word105
2740#define lpfc_cntl_attr_gen_guid0_SHIFT 24
2741#define lpfc_cntl_attr_gen_guid0_MASK 0x000000ff
2742#define lpfc_cntl_attr_gen_guid0_WORD word105
2743 uint32_t gen_guid1_12[3];
2744 uint32_t word109;
2745#define lpfc_cntl_attr_gen_guid13_14_SHIFT 0
2746#define lpfc_cntl_attr_gen_guid13_14_MASK 0x0000ffff
2747#define lpfc_cntl_attr_gen_guid13_14_WORD word109
2748#define lpfc_cntl_attr_gen_guid15_SHIFT 16
2749#define lpfc_cntl_attr_gen_guid15_MASK 0x000000ff
2750#define lpfc_cntl_attr_gen_guid15_WORD word109
2751#define lpfc_cntl_attr_hba_port_cnt_SHIFT 24
2752#define lpfc_cntl_attr_hba_port_cnt_MASK 0x000000ff
2753#define lpfc_cntl_attr_hba_port_cnt_WORD word109
2754 uint32_t word110;
2755#define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT 0
2756#define lpfc_cntl_attr_dflt_lnk_tmo_MASK 0x0000ffff
2757#define lpfc_cntl_attr_dflt_lnk_tmo_WORD word110
2758#define lpfc_cntl_attr_multi_func_dev_SHIFT 24
2759#define lpfc_cntl_attr_multi_func_dev_MASK 0x000000ff
2760#define lpfc_cntl_attr_multi_func_dev_WORD word110
2761 uint32_t word111;
2762#define lpfc_cntl_attr_cache_valid_SHIFT 0
2763#define lpfc_cntl_attr_cache_valid_MASK 0x000000ff
2764#define lpfc_cntl_attr_cache_valid_WORD word111
2765#define lpfc_cntl_attr_hba_status_SHIFT 8
2766#define lpfc_cntl_attr_hba_status_MASK 0x000000ff
2767#define lpfc_cntl_attr_hba_status_WORD word111
2768#define lpfc_cntl_attr_max_domain_SHIFT 16
2769#define lpfc_cntl_attr_max_domain_MASK 0x000000ff
2770#define lpfc_cntl_attr_max_domain_WORD word111
2771#define lpfc_cntl_attr_lnk_numb_SHIFT 24
2772#define lpfc_cntl_attr_lnk_numb_MASK 0x0000003f
2773#define lpfc_cntl_attr_lnk_numb_WORD word111
2774#define lpfc_cntl_attr_lnk_type_SHIFT 30
2775#define lpfc_cntl_attr_lnk_type_MASK 0x00000003
2776#define lpfc_cntl_attr_lnk_type_WORD word111
2777 uint32_t fw_post_status;
2778 uint32_t hba_mtu[8];
2779 uint32_t word121;
2780 uint32_t reserved1[3];
2781 uint32_t word125;
2782#define lpfc_cntl_attr_pci_vendor_id_SHIFT 0
2783#define lpfc_cntl_attr_pci_vendor_id_MASK 0x0000ffff
2784#define lpfc_cntl_attr_pci_vendor_id_WORD word125
2785#define lpfc_cntl_attr_pci_device_id_SHIFT 16
2786#define lpfc_cntl_attr_pci_device_id_MASK 0x0000ffff
2787#define lpfc_cntl_attr_pci_device_id_WORD word125
2788 uint32_t word126;
2789#define lpfc_cntl_attr_pci_subvdr_id_SHIFT 0
2790#define lpfc_cntl_attr_pci_subvdr_id_MASK 0x0000ffff
2791#define lpfc_cntl_attr_pci_subvdr_id_WORD word126
2792#define lpfc_cntl_attr_pci_subsys_id_SHIFT 16
2793#define lpfc_cntl_attr_pci_subsys_id_MASK 0x0000ffff
2794#define lpfc_cntl_attr_pci_subsys_id_WORD word126
2795 uint32_t word127;
2796#define lpfc_cntl_attr_pci_bus_num_SHIFT 0
2797#define lpfc_cntl_attr_pci_bus_num_MASK 0x000000ff
2798#define lpfc_cntl_attr_pci_bus_num_WORD word127
2799#define lpfc_cntl_attr_pci_dev_num_SHIFT 8
2800#define lpfc_cntl_attr_pci_dev_num_MASK 0x000000ff
2801#define lpfc_cntl_attr_pci_dev_num_WORD word127
2802#define lpfc_cntl_attr_pci_fnc_num_SHIFT 16
2803#define lpfc_cntl_attr_pci_fnc_num_MASK 0x000000ff
2804#define lpfc_cntl_attr_pci_fnc_num_WORD word127
2805#define lpfc_cntl_attr_inf_type_SHIFT 24
2806#define lpfc_cntl_attr_inf_type_MASK 0x000000ff
2807#define lpfc_cntl_attr_inf_type_WORD word127
2808 uint32_t unique_id[2];
2809 uint32_t word130;
2810#define lpfc_cntl_attr_num_netfil_SHIFT 0
2811#define lpfc_cntl_attr_num_netfil_MASK 0x000000ff
2812#define lpfc_cntl_attr_num_netfil_WORD word130
2813 uint32_t reserved2[4];
2814};
2815
2816struct lpfc_mbx_get_cntl_attributes {
2817 union lpfc_sli4_cfg_shdr cfg_shdr;
2818 struct lpfc_controller_attribute cntl_attr;
2819};
2820
2821struct lpfc_mbx_get_port_name {
2822 struct mbox_header header;
2823 union {
2824 struct {
2825 uint32_t word4;
2826#define lpfc_mbx_get_port_name_lnk_type_SHIFT 0
2827#define lpfc_mbx_get_port_name_lnk_type_MASK 0x00000003
2828#define lpfc_mbx_get_port_name_lnk_type_WORD word4
2829 } request;
2830 struct {
2831 uint32_t word4;
2832#define lpfc_mbx_get_port_name_name0_SHIFT 0
2833#define lpfc_mbx_get_port_name_name0_MASK 0x000000FF
2834#define lpfc_mbx_get_port_name_name0_WORD word4
2835#define lpfc_mbx_get_port_name_name1_SHIFT 8
2836#define lpfc_mbx_get_port_name_name1_MASK 0x000000FF
2837#define lpfc_mbx_get_port_name_name1_WORD word4
2838#define lpfc_mbx_get_port_name_name2_SHIFT 16
2839#define lpfc_mbx_get_port_name_name2_MASK 0x000000FF
2840#define lpfc_mbx_get_port_name_name2_WORD word4
2841#define lpfc_mbx_get_port_name_name3_SHIFT 24
2842#define lpfc_mbx_get_port_name_name3_MASK 0x000000FF
2843#define lpfc_mbx_get_port_name_name3_WORD word4
2844#define LPFC_LINK_NUMBER_0 0
2845#define LPFC_LINK_NUMBER_1 1
2846#define LPFC_LINK_NUMBER_2 2
2847#define LPFC_LINK_NUMBER_3 3
2848 } response;
2849 } u;
2850};
2851
James Smartda0436e2009-05-22 14:51:39 -04002852/* Mailbox Completion Queue Error Messages */
James Smartcd1c8302011-10-10 21:33:25 -04002853#define MB_CQE_STATUS_SUCCESS 0x0
James Smartda0436e2009-05-22 14:51:39 -04002854#define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
2855#define MB_CQE_STATUS_INVALID_PARAMETER 0x2
2856#define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
2857#define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
2858#define MB_CQE_STATUS_DMA_FAILED 0x5
2859
James Smart52d52442011-05-24 11:42:45 -04002860#define LPFC_MBX_WR_CONFIG_MAX_BDE 8
2861struct lpfc_mbx_wr_object {
2862 struct mbox_header header;
2863 union {
2864 struct {
2865 uint32_t word4;
2866#define lpfc_wr_object_eof_SHIFT 31
2867#define lpfc_wr_object_eof_MASK 0x00000001
2868#define lpfc_wr_object_eof_WORD word4
2869#define lpfc_wr_object_write_length_SHIFT 0
2870#define lpfc_wr_object_write_length_MASK 0x00FFFFFF
2871#define lpfc_wr_object_write_length_WORD word4
2872 uint32_t write_offset;
2873 uint32_t object_name[26];
2874 uint32_t bde_count;
2875 struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
2876 } request;
2877 struct {
2878 uint32_t actual_write_length;
2879 } response;
2880 } u;
2881};
2882
James Smartda0436e2009-05-22 14:51:39 -04002883/* mailbox queue entry structure */
2884struct lpfc_mqe {
2885 uint32_t word0;
2886#define lpfc_mqe_status_SHIFT 16
2887#define lpfc_mqe_status_MASK 0x0000FFFF
2888#define lpfc_mqe_status_WORD word0
2889#define lpfc_mqe_command_SHIFT 8
2890#define lpfc_mqe_command_MASK 0x000000FF
2891#define lpfc_mqe_command_WORD word0
2892 union {
2893 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
2894 /* sli4 mailbox commands */
2895 struct lpfc_mbx_sli4_config sli4_config;
2896 struct lpfc_mbx_init_vfi init_vfi;
2897 struct lpfc_mbx_reg_vfi reg_vfi;
2898 struct lpfc_mbx_reg_vfi unreg_vfi;
2899 struct lpfc_mbx_init_vpi init_vpi;
2900 struct lpfc_mbx_resume_rpi resume_rpi;
2901 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
2902 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
2903 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
James Smartecfd03c2010-02-12 14:41:27 -05002904 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
James Smartda0436e2009-05-22 14:51:39 -04002905 struct lpfc_mbx_reg_fcfi reg_fcfi;
2906 struct lpfc_mbx_unreg_fcfi unreg_fcfi;
2907 struct lpfc_mbx_mq_create mq_create;
James Smartb19a0612010-04-06 14:48:51 -04002908 struct lpfc_mbx_mq_create_ext mq_create_ext;
James Smartda0436e2009-05-22 14:51:39 -04002909 struct lpfc_mbx_eq_create eq_create;
James Smart173edbb2012-06-12 13:54:50 -04002910 struct lpfc_mbx_modify_eq_delay eq_delay;
James Smartda0436e2009-05-22 14:51:39 -04002911 struct lpfc_mbx_cq_create cq_create;
2912 struct lpfc_mbx_wq_create wq_create;
2913 struct lpfc_mbx_rq_create rq_create;
2914 struct lpfc_mbx_mq_destroy mq_destroy;
2915 struct lpfc_mbx_eq_destroy eq_destroy;
2916 struct lpfc_mbx_cq_destroy cq_destroy;
2917 struct lpfc_mbx_wq_destroy wq_destroy;
2918 struct lpfc_mbx_rq_destroy rq_destroy;
James Smart6d368e52011-05-24 11:44:12 -04002919 struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
2920 struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
2921 struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
James Smartda0436e2009-05-22 14:51:39 -04002922 struct lpfc_mbx_post_sgl_pages post_sgl_pages;
2923 struct lpfc_mbx_nembed_cmd nembed_cmd;
2924 struct lpfc_mbx_read_rev read_rev;
2925 struct lpfc_mbx_read_vpi read_vpi;
2926 struct lpfc_mbx_read_config rd_config;
2927 struct lpfc_mbx_request_features req_ftrs;
2928 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
James Smart6669f9b2009-10-02 15:16:45 -04002929 struct lpfc_mbx_query_fw_cfg query_fw_cfg;
James Smart28baac72010-02-12 14:42:03 -05002930 struct lpfc_mbx_supp_pages supp_pages;
James Smartfedd3b72011-02-16 12:39:24 -05002931 struct lpfc_mbx_pc_sli4_params sli4_params;
2932 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
James Smart7ad20aa2011-05-24 11:44:28 -04002933 struct lpfc_mbx_set_link_diag_state link_diag_state;
2934 struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
2935 struct lpfc_mbx_run_link_diag_test link_diag_test;
James Smart912e3ac2011-05-24 11:42:11 -04002936 struct lpfc_mbx_get_func_cfg get_func_cfg;
2937 struct lpfc_mbx_get_prof_cfg get_prof_cfg;
James Smart52d52442011-05-24 11:42:45 -04002938 struct lpfc_mbx_wr_object wr_object;
James Smartcd1c8302011-10-10 21:33:25 -04002939 struct lpfc_mbx_get_port_name get_port_name;
2940 struct lpfc_mbx_nop nop;
James Smartda0436e2009-05-22 14:51:39 -04002941 } un;
2942};
2943
2944struct lpfc_mcqe {
2945 uint32_t word0;
2946#define lpfc_mcqe_status_SHIFT 0
2947#define lpfc_mcqe_status_MASK 0x0000FFFF
2948#define lpfc_mcqe_status_WORD word0
2949#define lpfc_mcqe_ext_status_SHIFT 16
2950#define lpfc_mcqe_ext_status_MASK 0x0000FFFF
2951#define lpfc_mcqe_ext_status_WORD word0
2952 uint32_t mcqe_tag0;
2953 uint32_t mcqe_tag1;
2954 uint32_t trailer;
2955#define lpfc_trailer_valid_SHIFT 31
2956#define lpfc_trailer_valid_MASK 0x00000001
2957#define lpfc_trailer_valid_WORD trailer
2958#define lpfc_trailer_async_SHIFT 30
2959#define lpfc_trailer_async_MASK 0x00000001
2960#define lpfc_trailer_async_WORD trailer
2961#define lpfc_trailer_hpi_SHIFT 29
2962#define lpfc_trailer_hpi_MASK 0x00000001
2963#define lpfc_trailer_hpi_WORD trailer
2964#define lpfc_trailer_completed_SHIFT 28
2965#define lpfc_trailer_completed_MASK 0x00000001
2966#define lpfc_trailer_completed_WORD trailer
2967#define lpfc_trailer_consumed_SHIFT 27
2968#define lpfc_trailer_consumed_MASK 0x00000001
2969#define lpfc_trailer_consumed_WORD trailer
2970#define lpfc_trailer_type_SHIFT 16
2971#define lpfc_trailer_type_MASK 0x000000FF
2972#define lpfc_trailer_type_WORD trailer
2973#define lpfc_trailer_code_SHIFT 8
2974#define lpfc_trailer_code_MASK 0x000000FF
2975#define lpfc_trailer_code_WORD trailer
2976#define LPFC_TRAILER_CODE_LINK 0x1
2977#define LPFC_TRAILER_CODE_FCOE 0x2
2978#define LPFC_TRAILER_CODE_DCBX 0x3
James Smartb19a0612010-04-06 14:48:51 -04002979#define LPFC_TRAILER_CODE_GRP5 0x5
James Smart76a95d72010-11-20 23:11:48 -05002980#define LPFC_TRAILER_CODE_FC 0x10
James Smart70f3c072010-12-15 17:57:33 -05002981#define LPFC_TRAILER_CODE_SLI 0x11
James Smartda0436e2009-05-22 14:51:39 -04002982};
2983
2984struct lpfc_acqe_link {
2985 uint32_t word0;
2986#define lpfc_acqe_link_speed_SHIFT 24
2987#define lpfc_acqe_link_speed_MASK 0x000000FF
2988#define lpfc_acqe_link_speed_WORD word0
2989#define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
2990#define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
2991#define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
2992#define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
2993#define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
2994#define lpfc_acqe_link_duplex_SHIFT 16
2995#define lpfc_acqe_link_duplex_MASK 0x000000FF
2996#define lpfc_acqe_link_duplex_WORD word0
2997#define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
2998#define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
2999#define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
3000#define lpfc_acqe_link_status_SHIFT 8
3001#define lpfc_acqe_link_status_MASK 0x000000FF
3002#define lpfc_acqe_link_status_WORD word0
3003#define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
3004#define LPFC_ASYNC_LINK_STATUS_UP 0x1
3005#define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
3006#define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
James Smart70f3c072010-12-15 17:57:33 -05003007#define lpfc_acqe_link_type_SHIFT 6
3008#define lpfc_acqe_link_type_MASK 0x00000003
3009#define lpfc_acqe_link_type_WORD word0
3010#define lpfc_acqe_link_number_SHIFT 0
3011#define lpfc_acqe_link_number_MASK 0x0000003F
3012#define lpfc_acqe_link_number_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04003013 uint32_t word1;
3014#define lpfc_acqe_link_fault_SHIFT 0
3015#define lpfc_acqe_link_fault_MASK 0x000000FF
3016#define lpfc_acqe_link_fault_WORD word1
3017#define LPFC_ASYNC_LINK_FAULT_NONE 0x0
3018#define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
3019#define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
James Smart70f3c072010-12-15 17:57:33 -05003020#define lpfc_acqe_logical_link_speed_SHIFT 16
3021#define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
3022#define lpfc_acqe_logical_link_speed_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04003023 uint32_t event_tag;
3024 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05003025#define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
3026#define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
James Smartda0436e2009-05-22 14:51:39 -04003027};
3028
James Smart70f3c072010-12-15 17:57:33 -05003029struct lpfc_acqe_fip {
James Smart6669f9b2009-10-02 15:16:45 -04003030 uint32_t index;
James Smartda0436e2009-05-22 14:51:39 -04003031 uint32_t word1;
James Smart70f3c072010-12-15 17:57:33 -05003032#define lpfc_acqe_fip_fcf_count_SHIFT 0
3033#define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
3034#define lpfc_acqe_fip_fcf_count_WORD word1
3035#define lpfc_acqe_fip_event_type_SHIFT 16
3036#define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
3037#define lpfc_acqe_fip_event_type_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04003038 uint32_t event_tag;
3039 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05003040#define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
3041#define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
3042#define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
3043#define LPFC_FIP_EVENT_TYPE_CVL 0x4
3044#define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
James Smartda0436e2009-05-22 14:51:39 -04003045};
3046
3047struct lpfc_acqe_dcbx {
3048 uint32_t tlv_ttl;
3049 uint32_t reserved;
3050 uint32_t event_tag;
3051 uint32_t trailer;
3052};
3053
James Smartb19a0612010-04-06 14:48:51 -04003054struct lpfc_acqe_grp5 {
3055 uint32_t word0;
James Smart70f3c072010-12-15 17:57:33 -05003056#define lpfc_acqe_grp5_type_SHIFT 6
3057#define lpfc_acqe_grp5_type_MASK 0x00000003
3058#define lpfc_acqe_grp5_type_WORD word0
3059#define lpfc_acqe_grp5_number_SHIFT 0
3060#define lpfc_acqe_grp5_number_MASK 0x0000003F
3061#define lpfc_acqe_grp5_number_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04003062 uint32_t word1;
3063#define lpfc_acqe_grp5_llink_spd_SHIFT 16
3064#define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
3065#define lpfc_acqe_grp5_llink_spd_WORD word1
3066 uint32_t event_tag;
3067 uint32_t trailer;
3068};
3069
James Smart70f3c072010-12-15 17:57:33 -05003070struct lpfc_acqe_fc_la {
3071 uint32_t word0;
3072#define lpfc_acqe_fc_la_speed_SHIFT 24
3073#define lpfc_acqe_fc_la_speed_MASK 0x000000FF
3074#define lpfc_acqe_fc_la_speed_WORD word0
3075#define LPFC_FC_LA_SPEED_UNKOWN 0x0
3076#define LPFC_FC_LA_SPEED_1G 0x1
3077#define LPFC_FC_LA_SPEED_2G 0x2
3078#define LPFC_FC_LA_SPEED_4G 0x4
3079#define LPFC_FC_LA_SPEED_8G 0x8
3080#define LPFC_FC_LA_SPEED_10G 0xA
3081#define LPFC_FC_LA_SPEED_16G 0x10
3082#define lpfc_acqe_fc_la_topology_SHIFT 16
3083#define lpfc_acqe_fc_la_topology_MASK 0x000000FF
3084#define lpfc_acqe_fc_la_topology_WORD word0
3085#define LPFC_FC_LA_TOP_UNKOWN 0x0
3086#define LPFC_FC_LA_TOP_P2P 0x1
3087#define LPFC_FC_LA_TOP_FCAL 0x2
3088#define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
3089#define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
3090#define lpfc_acqe_fc_la_att_type_SHIFT 8
3091#define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
3092#define lpfc_acqe_fc_la_att_type_WORD word0
3093#define LPFC_FC_LA_TYPE_LINK_UP 0x1
3094#define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
3095#define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
3096#define lpfc_acqe_fc_la_port_type_SHIFT 6
3097#define lpfc_acqe_fc_la_port_type_MASK 0x00000003
3098#define lpfc_acqe_fc_la_port_type_WORD word0
3099#define LPFC_LINK_TYPE_ETHERNET 0x0
3100#define LPFC_LINK_TYPE_FC 0x1
3101#define lpfc_acqe_fc_la_port_number_SHIFT 0
3102#define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
3103#define lpfc_acqe_fc_la_port_number_WORD word0
3104 uint32_t word1;
3105#define lpfc_acqe_fc_la_llink_spd_SHIFT 16
3106#define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
3107#define lpfc_acqe_fc_la_llink_spd_WORD word1
3108#define lpfc_acqe_fc_la_fault_SHIFT 0
3109#define lpfc_acqe_fc_la_fault_MASK 0x000000FF
3110#define lpfc_acqe_fc_la_fault_WORD word1
3111#define LPFC_FC_LA_FAULT_NONE 0x0
3112#define LPFC_FC_LA_FAULT_LOCAL 0x1
3113#define LPFC_FC_LA_FAULT_REMOTE 0x2
3114 uint32_t event_tag;
3115 uint32_t trailer;
3116#define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
3117#define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
3118};
3119
James Smart4b8bae02012-06-12 13:55:07 -04003120struct lpfc_acqe_misconfigured_event {
3121 struct {
3122 uint32_t word0;
3123#define lpfc_sli_misconfigured_port0_SHIFT 0
3124#define lpfc_sli_misconfigured_port0_MASK 0x000000FF
3125#define lpfc_sli_misconfigured_port0_WORD word0
3126#define lpfc_sli_misconfigured_port1_SHIFT 8
3127#define lpfc_sli_misconfigured_port1_MASK 0x000000FF
3128#define lpfc_sli_misconfigured_port1_WORD word0
3129#define lpfc_sli_misconfigured_port2_SHIFT 16
3130#define lpfc_sli_misconfigured_port2_MASK 0x000000FF
3131#define lpfc_sli_misconfigured_port2_WORD word0
3132#define lpfc_sli_misconfigured_port3_SHIFT 24
3133#define lpfc_sli_misconfigured_port3_MASK 0x000000FF
3134#define lpfc_sli_misconfigured_port3_WORD word0
3135 } theEvent;
3136#define LPFC_SLI_EVENT_STATUS_VALID 0x00
3137#define LPFC_SLI_EVENT_STATUS_NOT_PRESENT 0x01
3138#define LPFC_SLI_EVENT_STATUS_WRONG_TYPE 0x02
3139#define LPFC_SLI_EVENT_STATUS_UNSUPPORTED 0x03
3140};
3141
James Smart70f3c072010-12-15 17:57:33 -05003142struct lpfc_acqe_sli {
3143 uint32_t event_data1;
3144 uint32_t event_data2;
3145 uint32_t reserved;
3146 uint32_t trailer;
3147#define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
3148#define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
3149#define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
3150#define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
3151#define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
James Smart4b8bae02012-06-12 13:55:07 -04003152#define LPFC_SLI_EVENT_TYPE_MISCONFIGURED 0x9
James Smart70f3c072010-12-15 17:57:33 -05003153};
3154
James Smartda0436e2009-05-22 14:51:39 -04003155/*
3156 * Define the bootstrap mailbox (bmbx) region used to communicate
3157 * mailbox command between the host and port. The mailbox consists
3158 * of a payload area of 256 bytes and a completion queue of length
3159 * 16 bytes.
3160 */
3161struct lpfc_bmbx_create {
3162 struct lpfc_mqe mqe;
3163 struct lpfc_mcqe mcqe;
3164};
3165
3166#define SGL_ALIGN_SZ 64
3167#define SGL_PAGE_SIZE 4096
3168/* align SGL addr on a size boundary - adjust address up */
James Smart6d368e52011-05-24 11:44:12 -04003169#define NO_XRI 0xffff
James Smart5ffc2662009-11-18 15:39:44 -05003170
James Smartda0436e2009-05-22 14:51:39 -04003171struct wqe_common {
3172 uint32_t word6;
James Smart6669f9b2009-10-02 15:16:45 -04003173#define wqe_xri_tag_SHIFT 0
3174#define wqe_xri_tag_MASK 0x0000FFFF
3175#define wqe_xri_tag_WORD word6
James Smartda0436e2009-05-22 14:51:39 -04003176#define wqe_ctxt_tag_SHIFT 16
3177#define wqe_ctxt_tag_MASK 0x0000FFFF
3178#define wqe_ctxt_tag_WORD word6
3179 uint32_t word7;
James Smartf9bb2da2011-10-10 21:34:11 -04003180#define wqe_dif_SHIFT 0
3181#define wqe_dif_MASK 0x00000003
3182#define wqe_dif_WORD word7
James Smartda0436e2009-05-22 14:51:39 -04003183#define wqe_ct_SHIFT 2
3184#define wqe_ct_MASK 0x00000003
3185#define wqe_ct_WORD word7
3186#define wqe_status_SHIFT 4
3187#define wqe_status_MASK 0x0000000f
3188#define wqe_status_WORD word7
3189#define wqe_cmnd_SHIFT 8
3190#define wqe_cmnd_MASK 0x000000ff
3191#define wqe_cmnd_WORD word7
3192#define wqe_class_SHIFT 16
3193#define wqe_class_MASK 0x00000007
3194#define wqe_class_WORD word7
James Smartf9bb2da2011-10-10 21:34:11 -04003195#define wqe_ar_SHIFT 19
3196#define wqe_ar_MASK 0x00000001
3197#define wqe_ar_WORD word7
3198#define wqe_ag_SHIFT wqe_ar_SHIFT
3199#define wqe_ag_MASK wqe_ar_MASK
3200#define wqe_ag_WORD wqe_ar_WORD
James Smartda0436e2009-05-22 14:51:39 -04003201#define wqe_pu_SHIFT 20
3202#define wqe_pu_MASK 0x00000003
3203#define wqe_pu_WORD word7
3204#define wqe_erp_SHIFT 22
3205#define wqe_erp_MASK 0x00000001
3206#define wqe_erp_WORD word7
James Smartf9bb2da2011-10-10 21:34:11 -04003207#define wqe_conf_SHIFT wqe_erp_SHIFT
3208#define wqe_conf_MASK wqe_erp_MASK
3209#define wqe_conf_WORD wqe_erp_WORD
James Smartda0436e2009-05-22 14:51:39 -04003210#define wqe_lnk_SHIFT 23
3211#define wqe_lnk_MASK 0x00000001
3212#define wqe_lnk_WORD word7
3213#define wqe_tmo_SHIFT 24
3214#define wqe_tmo_MASK 0x000000ff
3215#define wqe_tmo_WORD word7
3216 uint32_t abort_tag; /* word 8 in WQE */
3217 uint32_t word9;
3218#define wqe_reqtag_SHIFT 0
3219#define wqe_reqtag_MASK 0x0000FFFF
3220#define wqe_reqtag_WORD word9
James Smartc31098c2011-04-16 11:03:33 -04003221#define wqe_temp_rpi_SHIFT 16
3222#define wqe_temp_rpi_MASK 0x0000FFFF
3223#define wqe_temp_rpi_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04003224#define wqe_rcvoxid_SHIFT 16
James Smartf0d9bcc2010-10-22 11:07:09 -04003225#define wqe_rcvoxid_MASK 0x0000FFFF
3226#define wqe_rcvoxid_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04003227 uint32_t word10;
James Smartf0d9bcc2010-10-22 11:07:09 -04003228#define wqe_ebde_cnt_SHIFT 0
James Smart2fcee4b2010-12-15 17:57:46 -05003229#define wqe_ebde_cnt_MASK 0x0000000f
James Smartf0d9bcc2010-10-22 11:07:09 -04003230#define wqe_ebde_cnt_WORD word10
3231#define wqe_lenloc_SHIFT 7
3232#define wqe_lenloc_MASK 0x00000003
3233#define wqe_lenloc_WORD word10
3234#define LPFC_WQE_LENLOC_NONE 0
3235#define LPFC_WQE_LENLOC_WORD3 1
3236#define LPFC_WQE_LENLOC_WORD12 2
3237#define LPFC_WQE_LENLOC_WORD4 3
3238#define wqe_qosd_SHIFT 9
3239#define wqe_qosd_MASK 0x00000001
3240#define wqe_qosd_WORD word10
3241#define wqe_xbl_SHIFT 11
3242#define wqe_xbl_MASK 0x00000001
3243#define wqe_xbl_WORD word10
3244#define wqe_iod_SHIFT 13
3245#define wqe_iod_MASK 0x00000001
3246#define wqe_iod_WORD word10
3247#define LPFC_WQE_IOD_WRITE 0
3248#define LPFC_WQE_IOD_READ 1
3249#define wqe_dbde_SHIFT 14
3250#define wqe_dbde_MASK 0x00000001
3251#define wqe_dbde_WORD word10
3252#define wqe_wqes_SHIFT 15
3253#define wqe_wqes_MASK 0x00000001
3254#define wqe_wqes_WORD word10
James Smartfedd3b72011-02-16 12:39:24 -05003255/* Note that this field overlaps above fields */
3256#define wqe_wqid_SHIFT 1
James Smart9589b0622011-04-16 11:03:17 -04003257#define wqe_wqid_MASK 0x00007fff
James Smartfedd3b72011-02-16 12:39:24 -05003258#define wqe_wqid_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04003259#define wqe_pri_SHIFT 16
3260#define wqe_pri_MASK 0x00000007
3261#define wqe_pri_WORD word10
3262#define wqe_pv_SHIFT 19
3263#define wqe_pv_MASK 0x00000001
3264#define wqe_pv_WORD word10
3265#define wqe_xc_SHIFT 21
3266#define wqe_xc_MASK 0x00000001
3267#define wqe_xc_WORD word10
James Smartf9bb2da2011-10-10 21:34:11 -04003268#define wqe_sr_SHIFT 22
3269#define wqe_sr_MASK 0x00000001
3270#define wqe_sr_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04003271#define wqe_ccpe_SHIFT 23
3272#define wqe_ccpe_MASK 0x00000001
3273#define wqe_ccpe_WORD word10
3274#define wqe_ccp_SHIFT 24
James Smartf0d9bcc2010-10-22 11:07:09 -04003275#define wqe_ccp_MASK 0x000000ff
3276#define wqe_ccp_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04003277 uint32_t word11;
James Smartf0d9bcc2010-10-22 11:07:09 -04003278#define wqe_cmd_type_SHIFT 0
3279#define wqe_cmd_type_MASK 0x0000000f
3280#define wqe_cmd_type_WORD word11
3281#define wqe_els_id_SHIFT 4
3282#define wqe_els_id_MASK 0x00000003
3283#define wqe_els_id_WORD word11
3284#define LPFC_ELS_ID_FLOGI 3
3285#define LPFC_ELS_ID_FDISC 2
3286#define LPFC_ELS_ID_LOGO 1
3287#define LPFC_ELS_ID_DEFAULT 0
3288#define wqe_wqec_SHIFT 7
3289#define wqe_wqec_MASK 0x00000001
3290#define wqe_wqec_WORD word11
3291#define wqe_cqid_SHIFT 16
3292#define wqe_cqid_MASK 0x0000ffff
3293#define wqe_cqid_WORD word11
3294#define LPFC_WQE_CQ_ID_DEFAULT 0xffff
James Smartda0436e2009-05-22 14:51:39 -04003295};
3296
3297struct wqe_did {
3298 uint32_t word5;
3299#define wqe_els_did_SHIFT 0
3300#define wqe_els_did_MASK 0x00FFFFFF
3301#define wqe_els_did_WORD word5
James Smart6669f9b2009-10-02 15:16:45 -04003302#define wqe_xmit_bls_pt_SHIFT 28
3303#define wqe_xmit_bls_pt_MASK 0x00000003
3304#define wqe_xmit_bls_pt_WORD word5
James Smartda0436e2009-05-22 14:51:39 -04003305#define wqe_xmit_bls_ar_SHIFT 30
3306#define wqe_xmit_bls_ar_MASK 0x00000001
3307#define wqe_xmit_bls_ar_WORD word5
3308#define wqe_xmit_bls_xo_SHIFT 31
3309#define wqe_xmit_bls_xo_MASK 0x00000001
3310#define wqe_xmit_bls_xo_WORD word5
3311};
3312
James Smartf0d9bcc2010-10-22 11:07:09 -04003313struct lpfc_wqe_generic{
3314 struct ulp_bde64 bde;
3315 uint32_t word3;
3316 uint32_t word4;
3317 uint32_t word5;
3318 struct wqe_common wqe_com;
3319 uint32_t payload[4];
3320};
3321
James Smartda0436e2009-05-22 14:51:39 -04003322struct els_request64_wqe {
3323 struct ulp_bde64 bde;
3324 uint32_t payload_len;
3325 uint32_t word4;
3326#define els_req64_sid_SHIFT 0
3327#define els_req64_sid_MASK 0x00FFFFFF
3328#define els_req64_sid_WORD word4
3329#define els_req64_sp_SHIFT 24
3330#define els_req64_sp_MASK 0x00000001
3331#define els_req64_sp_WORD word4
3332#define els_req64_vf_SHIFT 25
3333#define els_req64_vf_MASK 0x00000001
3334#define els_req64_vf_WORD word4
3335 struct wqe_did wqe_dest;
3336 struct wqe_common wqe_com; /* words 6-11 */
3337 uint32_t word12;
3338#define els_req64_vfid_SHIFT 1
3339#define els_req64_vfid_MASK 0x00000FFF
3340#define els_req64_vfid_WORD word12
3341#define els_req64_pri_SHIFT 13
3342#define els_req64_pri_MASK 0x00000007
3343#define els_req64_pri_WORD word12
3344 uint32_t word13;
3345#define els_req64_hopcnt_SHIFT 24
3346#define els_req64_hopcnt_MASK 0x000000ff
3347#define els_req64_hopcnt_WORD word13
3348 uint32_t reserved[2];
3349};
3350
3351struct xmit_els_rsp64_wqe {
3352 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04003353 uint32_t response_payload_len;
James Smart939723a2012-05-09 21:19:03 -04003354 uint32_t word4;
3355#define els_rsp64_sid_SHIFT 0
3356#define els_rsp64_sid_MASK 0x00FFFFFF
3357#define els_rsp64_sid_WORD word4
3358#define els_rsp64_sp_SHIFT 24
3359#define els_rsp64_sp_MASK 0x00000001
3360#define els_rsp64_sp_WORD word4
James Smartf0d9bcc2010-10-22 11:07:09 -04003361 struct wqe_did wqe_dest;
James Smartda0436e2009-05-22 14:51:39 -04003362 struct wqe_common wqe_com; /* words 6-11 */
James Smartc31098c2011-04-16 11:03:33 -04003363 uint32_t word12;
3364#define wqe_rsp_temp_rpi_SHIFT 0
3365#define wqe_rsp_temp_rpi_MASK 0x0000FFFF
3366#define wqe_rsp_temp_rpi_WORD word12
3367 uint32_t rsvd_13_15[3];
James Smartda0436e2009-05-22 14:51:39 -04003368};
3369
3370struct xmit_bls_rsp64_wqe {
3371 uint32_t payload0;
James Smart6669f9b2009-10-02 15:16:45 -04003372/* Payload0 for BA_ACC */
3373#define xmit_bls_rsp64_acc_seq_id_SHIFT 16
3374#define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
3375#define xmit_bls_rsp64_acc_seq_id_WORD payload0
3376#define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
3377#define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
3378#define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
3379/* Payload0 for BA_RJT */
3380#define xmit_bls_rsp64_rjt_vspec_SHIFT 0
3381#define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
3382#define xmit_bls_rsp64_rjt_vspec_WORD payload0
3383#define xmit_bls_rsp64_rjt_expc_SHIFT 8
3384#define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
3385#define xmit_bls_rsp64_rjt_expc_WORD payload0
3386#define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
3387#define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
3388#define xmit_bls_rsp64_rjt_rsnc_WORD payload0
James Smartda0436e2009-05-22 14:51:39 -04003389 uint32_t word1;
3390#define xmit_bls_rsp64_rxid_SHIFT 0
3391#define xmit_bls_rsp64_rxid_MASK 0x0000ffff
3392#define xmit_bls_rsp64_rxid_WORD word1
3393#define xmit_bls_rsp64_oxid_SHIFT 16
3394#define xmit_bls_rsp64_oxid_MASK 0x0000ffff
3395#define xmit_bls_rsp64_oxid_WORD word1
3396 uint32_t word2;
James Smart6669f9b2009-10-02 15:16:45 -04003397#define xmit_bls_rsp64_seqcnthi_SHIFT 0
James Smartda0436e2009-05-22 14:51:39 -04003398#define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
3399#define xmit_bls_rsp64_seqcnthi_WORD word2
James Smart6669f9b2009-10-02 15:16:45 -04003400#define xmit_bls_rsp64_seqcntlo_SHIFT 16
3401#define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
3402#define xmit_bls_rsp64_seqcntlo_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04003403 uint32_t rsrvd3;
3404 uint32_t rsrvd4;
3405 struct wqe_did wqe_dest;
3406 struct wqe_common wqe_com; /* words 6-11 */
James Smart6b5151f2012-01-18 16:24:06 -05003407 uint32_t word12;
3408#define xmit_bls_rsp64_temprpi_SHIFT 0
3409#define xmit_bls_rsp64_temprpi_MASK 0x0000ffff
3410#define xmit_bls_rsp64_temprpi_WORD word12
3411 uint32_t rsvd_13_15[3];
James Smartda0436e2009-05-22 14:51:39 -04003412};
James Smart6669f9b2009-10-02 15:16:45 -04003413
James Smartda0436e2009-05-22 14:51:39 -04003414struct wqe_rctl_dfctl {
3415 uint32_t word5;
3416#define wqe_si_SHIFT 2
3417#define wqe_si_MASK 0x000000001
3418#define wqe_si_WORD word5
3419#define wqe_la_SHIFT 3
3420#define wqe_la_MASK 0x000000001
3421#define wqe_la_WORD word5
James Smart1b511972011-12-13 13:23:09 -05003422#define wqe_xo_SHIFT 6
3423#define wqe_xo_MASK 0x000000001
3424#define wqe_xo_WORD word5
James Smartda0436e2009-05-22 14:51:39 -04003425#define wqe_ls_SHIFT 7
3426#define wqe_ls_MASK 0x000000001
3427#define wqe_ls_WORD word5
3428#define wqe_dfctl_SHIFT 8
3429#define wqe_dfctl_MASK 0x0000000ff
3430#define wqe_dfctl_WORD word5
3431#define wqe_type_SHIFT 16
3432#define wqe_type_MASK 0x0000000ff
3433#define wqe_type_WORD word5
3434#define wqe_rctl_SHIFT 24
3435#define wqe_rctl_MASK 0x0000000ff
3436#define wqe_rctl_WORD word5
3437};
3438
3439struct xmit_seq64_wqe {
3440 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04003441 uint32_t rsvd3;
James Smartda0436e2009-05-22 14:51:39 -04003442 uint32_t relative_offset;
3443 struct wqe_rctl_dfctl wge_ctl;
3444 struct wqe_common wqe_com; /* words 6-11 */
James Smartda0436e2009-05-22 14:51:39 -04003445 uint32_t xmit_len;
3446 uint32_t rsvd_12_15[3];
3447};
3448struct xmit_bcast64_wqe {
3449 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04003450 uint32_t seq_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04003451 uint32_t rsvd4;
3452 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
3453 struct wqe_common wqe_com; /* words 6-11 */
3454 uint32_t rsvd_12_15[4];
3455};
3456
3457struct gen_req64_wqe {
3458 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04003459 uint32_t request_payload_len;
3460 uint32_t relative_offset;
James Smartda0436e2009-05-22 14:51:39 -04003461 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
3462 struct wqe_common wqe_com; /* words 6-11 */
3463 uint32_t rsvd_12_15[4];
3464};
3465
3466struct create_xri_wqe {
3467 uint32_t rsrvd[5]; /* words 0-4 */
3468 struct wqe_did wqe_dest; /* word 5 */
3469 struct wqe_common wqe_com; /* words 6-11 */
3470 uint32_t rsvd_12_15[4]; /* word 12-15 */
3471};
3472
3473#define T_REQUEST_TAG 3
3474#define T_XRI_TAG 1
3475
3476struct abort_cmd_wqe {
3477 uint32_t rsrvd[3];
3478 uint32_t word3;
3479#define abort_cmd_ia_SHIFT 0
3480#define abort_cmd_ia_MASK 0x000000001
3481#define abort_cmd_ia_WORD word3
3482#define abort_cmd_criteria_SHIFT 8
3483#define abort_cmd_criteria_MASK 0x0000000ff
3484#define abort_cmd_criteria_WORD word3
3485 uint32_t rsrvd4;
3486 uint32_t rsrvd5;
3487 struct wqe_common wqe_com; /* words 6-11 */
3488 uint32_t rsvd_12_15[4]; /* word 12-15 */
3489};
3490
3491struct fcp_iwrite64_wqe {
3492 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04003493 uint32_t payload_offset_len;
James Smartda0436e2009-05-22 14:51:39 -04003494 uint32_t total_xfer_len;
3495 uint32_t initial_xfer_len;
3496 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05003497 uint32_t rsrvd12;
3498 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04003499};
3500
3501struct fcp_iread64_wqe {
3502 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04003503 uint32_t payload_offset_len; /* word 3 */
James Smartda0436e2009-05-22 14:51:39 -04003504 uint32_t total_xfer_len; /* word 4 */
3505 uint32_t rsrvd5; /* word 5 */
3506 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05003507 uint32_t rsrvd12;
3508 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04003509};
3510
3511struct fcp_icmnd64_wqe {
James Smartf0d9bcc2010-10-22 11:07:09 -04003512 struct ulp_bde64 bde; /* words 0-2 */
3513 uint32_t rsrvd3; /* word 3 */
3514 uint32_t rsrvd4; /* word 4 */
3515 uint32_t rsrvd5; /* word 5 */
James Smartda0436e2009-05-22 14:51:39 -04003516 struct wqe_common wqe_com; /* words 6-11 */
James Smartf0d9bcc2010-10-22 11:07:09 -04003517 uint32_t rsvd_12_15[4]; /* word 12-15 */
James Smartda0436e2009-05-22 14:51:39 -04003518};
3519
3520
3521union lpfc_wqe {
3522 uint32_t words[16];
3523 struct lpfc_wqe_generic generic;
3524 struct fcp_icmnd64_wqe fcp_icmd;
3525 struct fcp_iread64_wqe fcp_iread;
3526 struct fcp_iwrite64_wqe fcp_iwrite;
3527 struct abort_cmd_wqe abort_cmd;
3528 struct create_xri_wqe create_xri;
3529 struct xmit_bcast64_wqe xmit_bcast64;
3530 struct xmit_seq64_wqe xmit_sequence;
3531 struct xmit_bls_rsp64_wqe xmit_bls_rsp;
3532 struct xmit_els_rsp64_wqe xmit_els_rsp;
3533 struct els_request64_wqe els_req;
3534 struct gen_req64_wqe gen_req;
3535};
3536
James Smart52d52442011-05-24 11:42:45 -04003537#define LPFC_GROUP_OJECT_MAGIC_NUM 0xfeaa0001
3538#define LPFC_FILE_TYPE_GROUP 0xf7
3539#define LPFC_FILE_ID_GROUP 0xa2
3540struct lpfc_grp_hdr {
3541 uint32_t size;
3542 uint32_t magic_number;
3543 uint32_t word2;
3544#define lpfc_grp_hdr_file_type_SHIFT 24
3545#define lpfc_grp_hdr_file_type_MASK 0x000000FF
3546#define lpfc_grp_hdr_file_type_WORD word2
3547#define lpfc_grp_hdr_id_SHIFT 16
3548#define lpfc_grp_hdr_id_MASK 0x000000FF
3549#define lpfc_grp_hdr_id_WORD word2
3550 uint8_t rev_name[128];
James Smart88a2cfb2011-07-22 18:36:33 -04003551 uint8_t date[12];
3552 uint8_t revision[32];
James Smart52d52442011-05-24 11:42:45 -04003553};
3554
James Smartda0436e2009-05-22 14:51:39 -04003555#define FCP_COMMAND 0x0
3556#define FCP_COMMAND_DATA_OUT 0x1
3557#define ELS_COMMAND_NON_FIP 0xC
3558#define ELS_COMMAND_FIP 0xD
3559#define OTHER_COMMAND 0x8
3560
James Smart52d52442011-05-24 11:42:45 -04003561#define LPFC_FW_DUMP 1
3562#define LPFC_FW_RESET 2
3563#define LPFC_DV_RESET 3