blob: a0231e96a578348c21596a3c9d2d0cbe4a9a1249 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07002#ifndef _LINUX_IRQ_H
3#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07004
5/*
6 * Please do not include this file in generic code. There is currently
7 * no requirement for any architecture to implement anything held
8 * within this file.
9 *
10 * Thanks. --rmk
11 */
12
Adrian Bunk23f9b312005-12-21 02:27:50 +010013#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/linkage.h>
15#include <linux/cache.h>
16#include <linux/spinlock.h>
17#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020018#include <linux/gfp.h>
Thomas Gleixner75ffc002014-11-11 21:58:34 +010019#include <linux/irqhandler.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070020#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020021#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080022#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020023#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010024#include <linux/wait.h>
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080025#include <linux/io.h>
Bartosz Golaszewski707188f2017-05-31 18:06:56 +020026#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
28#include <asm/irq.h>
29#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010030#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010032struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040033struct module;
Jiang Liu515085e2014-11-06 22:20:17 +080034struct msi_msg;
Marc Zyngier1b7047e2015-03-18 11:01:22 +000035enum irqchip_irq_state;
David Howells57a58a92006-10-05 13:06:34 +010036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/*
38 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070039 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010040 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070041 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010042 * IRQ_TYPE_NONE - default, unspecified type
43 * IRQ_TYPE_EDGE_RISING - rising edge triggered
44 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
45 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
46 * IRQ_TYPE_LEVEL_HIGH - high level triggered
47 * IRQ_TYPE_LEVEL_LOW - low level triggered
48 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
49 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000050 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
51 * to setup the HW to a sane default (used
52 * by irqdomain map() callbacks to synchronize
53 * the HW state and SW flags for a newly
54 * allocated descriptor).
55 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010056 * IRQ_TYPE_PROBE - Special flag for probing in progress
57 *
58 * Bits which can be modified via irq_set/clear/modify_status_flags()
59 * IRQ_LEVEL - Interrupt is level type. Will be also
60 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020061 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010062 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
63 * it from affinity setting
64 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
65 * IRQ_NOREQUEST - Interrupt cannot be requested via
66 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090067 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010068 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
69 * request/setup_irq()
70 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
71 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
Mika Westerberg92068d12015-10-01 15:54:52 +030072 * IRQ_NESTED_THREAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010073 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010074 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
75 * it from the spurious interrupt detection
76 * mechanism and from core side polling.
Thomas Gleixnere9849772015-10-09 23:28:58 +020077 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010079enum {
80 IRQ_TYPE_NONE = 0x00000000,
81 IRQ_TYPE_EDGE_RISING = 0x00000001,
82 IRQ_TYPE_EDGE_FALLING = 0x00000002,
83 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
84 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
85 IRQ_TYPE_LEVEL_LOW = 0x00000008,
86 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
87 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000088 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010089
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010090 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070091
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010092 IRQ_LEVEL = (1 << 8),
93 IRQ_PER_CPU = (1 << 9),
94 IRQ_NOPROBE = (1 << 10),
95 IRQ_NOREQUEST = (1 << 11),
96 IRQ_NOAUTOEN = (1 << 12),
97 IRQ_NO_BALANCING = (1 << 13),
98 IRQ_MOVE_PCNTXT = (1 << 14),
99 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +0900100 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100101 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100102 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixnere9849772015-10-09 23:28:58 +0200103 IRQ_DISABLE_UNLAZY = (1 << 19),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +0100104};
Thomas Gleixner950f4422007-02-16 01:27:24 -0800105
Thomas Gleixner44247182010-09-28 10:40:18 +0200106#define IRQF_MODIFY_MASK \
107 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100108 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100109 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
Thomas Gleixnere9849772015-10-09 23:28:58 +0200110 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
Thomas Gleixner44247182010-09-28 10:40:18 +0200111
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100112#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
113
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100114/*
115 * Return value for chip->irq_set_affinity()
116 *
Jiang Liu9df872f2015-06-03 11:47:50 +0800117 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
118 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
Jiang Liu2cb62542014-11-06 22:20:18 +0800119 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
120 * support stacked irqchips, which indicates skipping
121 * all descendent irqchips.
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100122 */
123enum {
124 IRQ_SET_MASK_OK = 0,
125 IRQ_SET_MASK_OK_NOCOPY,
Jiang Liu2cb62542014-11-06 22:20:18 +0800126 IRQ_SET_MASK_OK_DONE,
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100127};
128
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700129struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600130struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700131
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700132/**
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800133 * struct irq_common_data - per irq data shared by all irqchips
134 * @state_use_accessors: status information for irq chip functions.
135 * Use accessor functions to deal with it
Jiang Liu449e9ca2015-06-01 16:05:16 +0800136 * @node: node index useful for balancing
Jiang Liuaf7080e2015-06-01 16:05:21 +0800137 * @handler_data: per-IRQ data for the irq_chip methods
Qais Yousef955bfe52015-12-08 13:20:17 +0000138 * @affinity: IRQ affinity on SMP. If this is an IPI
139 * related irq, then this is the mask of the
140 * CPUs to which an IPI can be sent.
Thomas Gleixner0d3f5422017-06-20 01:37:38 +0200141 * @effective_affinity: The effective IRQ affinity on SMP as some irq
142 * chips do not allow multi CPU destinations.
143 * A subset of @affinity.
Jiang Liub2377212015-06-01 16:05:43 +0800144 * @msi_desc: MSI descriptor
Qais Youseff256c9a2015-12-08 13:20:16 +0000145 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800146 */
147struct irq_common_data {
Boqun Fengb3542862015-12-29 12:18:48 +0800148 unsigned int __private state_use_accessors;
Jiang Liu449e9ca2015-06-01 16:05:16 +0800149#ifdef CONFIG_NUMA
150 unsigned int node;
151#endif
Jiang Liuaf7080e2015-06-01 16:05:21 +0800152 void *handler_data;
Jiang Liub2377212015-06-01 16:05:43 +0800153 struct msi_desc *msi_desc;
Jiang Liu9df872f2015-06-03 11:47:50 +0800154 cpumask_var_t affinity;
Thomas Gleixner0d3f5422017-06-20 01:37:38 +0200155#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
156 cpumask_var_t effective_affinity;
157#endif
Qais Youseff256c9a2015-12-08 13:20:16 +0000158#ifdef CONFIG_GENERIC_IRQ_IPI
159 unsigned int ipi_offset;
160#endif
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800161};
162
163/**
164 * struct irq_data - per irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000165 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000166 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600167 * @hwirq: hardware interrupt number, local to the interrupt domain
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800168 * @common: point to data shared by all irqchips
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000169 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600170 * @domain: Interrupt translation domain; responsible for mapping
171 * between hwirq number and linux irq number.
Jiang Liuf8264e32014-11-06 22:20:14 +0800172 * @parent_data: pointer to parent struct irq_data to support hierarchy
173 * irq_domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000174 * @chip_data: platform-specific per-chip private data for the chip
175 * methods, to allow shared chip implementations
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000176 */
177struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000178 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000179 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600180 unsigned long hwirq;
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800181 struct irq_common_data *common;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000182 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600183 struct irq_domain *domain;
Jiang Liuf8264e32014-11-06 22:20:14 +0800184#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
185 struct irq_data *parent_data;
186#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000187 void *chip_data;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000188};
189
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100190/*
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800191 * Bit masks for irq_common_data.state_use_accessors
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100192 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100193 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100194 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Marc Zyngier08d85f32017-01-17 16:00:48 +0000195 * IRQD_ACTIVATED - Interrupt has already been activated
Thomas Gleixnera0056772011-02-08 17:11:03 +0100196 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
197 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100198 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100199 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100200 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
201 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100202 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
203 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200204 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
205 * IRQD_IRQ_MASKED - Masked state of the interrupt
206 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200207 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200208 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
Thomas Gleixner9c255582016-07-04 17:39:23 +0900209 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
Thomas Gleixner1bb04012017-06-20 01:37:18 +0200210 * IRQD_IRQ_STARTED - Startup state of the interrupt
Thomas Gleixner54fdf6a2017-06-20 01:37:47 +0200211 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
212 * mask. Applies only to affinity managed irqs.
Thomas Gleixnerd52dd442017-06-20 01:37:52 +0200213 * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
Marc Zyngier4f8413a2017-11-09 14:17:59 +0000214 * IRQD_DEFAULT_TRIGGER_SET - Expected trigger already been set
Thomas Gleixner69790ba2017-12-29 16:44:34 +0100215 * IRQD_CAN_RESERVE - Can use reservation mode
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100216 */
217enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100218 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100219 IRQD_SETAFFINITY_PENDING = (1 << 8),
Marc Zyngier08d85f32017-01-17 16:00:48 +0000220 IRQD_ACTIVATED = (1 << 9),
Thomas Gleixnera0056772011-02-08 17:11:03 +0100221 IRQD_NO_BALANCING = (1 << 10),
222 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100223 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100224 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100225 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100226 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200227 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200228 IRQD_IRQ_MASKED = (1 << 17),
229 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200230 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200231 IRQD_FORWARDED_TO_VCPU = (1 << 20),
Thomas Gleixner9c255582016-07-04 17:39:23 +0900232 IRQD_AFFINITY_MANAGED = (1 << 21),
Thomas Gleixner201d7f42017-05-31 11:58:32 +0200233 IRQD_IRQ_STARTED = (1 << 22),
Thomas Gleixner54fdf6a2017-06-20 01:37:47 +0200234 IRQD_MANAGED_SHUTDOWN = (1 << 23),
Thomas Gleixnerd52dd442017-06-20 01:37:52 +0200235 IRQD_SINGLE_TARGET = (1 << 24),
Marc Zyngier4f8413a2017-11-09 14:17:59 +0000236 IRQD_DEFAULT_TRIGGER_SET = (1 << 25),
Thomas Gleixner69790ba2017-12-29 16:44:34 +0100237 IRQD_CAN_RESERVE = (1 << 26),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100238};
239
Boqun Fengb3542862015-12-29 12:18:48 +0800240#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800241
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100242static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
243{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800244 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100245}
246
Thomas Gleixnera0056772011-02-08 17:11:03 +0100247static inline bool irqd_is_per_cpu(struct irq_data *d)
248{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800249 return __irqd_to_state(d) & IRQD_PER_CPU;
Thomas Gleixnera0056772011-02-08 17:11:03 +0100250}
251
252static inline bool irqd_can_balance(struct irq_data *d)
253{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800254 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
Thomas Gleixnera0056772011-02-08 17:11:03 +0100255}
256
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100257static inline bool irqd_affinity_was_set(struct irq_data *d)
258{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800259 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100260}
261
Thomas Gleixneree38c042011-03-28 17:11:13 +0200262static inline void irqd_mark_affinity_was_set(struct irq_data *d)
263{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800264 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
Thomas Gleixneree38c042011-03-28 17:11:13 +0200265}
266
Marc Zyngier4f8413a2017-11-09 14:17:59 +0000267static inline bool irqd_trigger_type_was_set(struct irq_data *d)
268{
269 return __irqd_to_state(d) & IRQD_DEFAULT_TRIGGER_SET;
270}
271
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100272static inline u32 irqd_get_trigger_type(struct irq_data *d)
273{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800274 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100275}
276
277/*
Marc Zyngier4f8413a2017-11-09 14:17:59 +0000278 * Must only be called inside irq_chip.irq_set_type() functions or
279 * from the DT/ACPI setup code.
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100280 */
281static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
282{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800283 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
284 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
Marc Zyngier4f8413a2017-11-09 14:17:59 +0000285 __irqd_to_state(d) |= IRQD_DEFAULT_TRIGGER_SET;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100286}
287
288static inline bool irqd_is_level_type(struct irq_data *d)
289{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800290 return __irqd_to_state(d) & IRQD_LEVEL;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100291}
292
Thomas Gleixnerd52dd442017-06-20 01:37:52 +0200293/*
294 * Must only be called of irqchip.irq_set_affinity() or low level
295 * hieararchy domain allocation functions.
296 */
297static inline void irqd_set_single_target(struct irq_data *d)
298{
299 __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
300}
301
302static inline bool irqd_is_single_target(struct irq_data *d)
303{
304 return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
305}
306
Thomas Gleixner7f942262011-02-10 19:46:26 +0100307static inline bool irqd_is_wakeup_set(struct irq_data *d)
308{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800309 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
Thomas Gleixner7f942262011-02-10 19:46:26 +0100310}
311
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100312static inline bool irqd_can_move_in_process_context(struct irq_data *d)
313{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800314 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100315}
316
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200317static inline bool irqd_irq_disabled(struct irq_data *d)
318{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800319 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200320}
321
Thomas Gleixner32f41252011-03-28 14:10:52 +0200322static inline bool irqd_irq_masked(struct irq_data *d)
323{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800324 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200325}
326
327static inline bool irqd_irq_inprogress(struct irq_data *d)
328{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800329 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200330}
331
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200332static inline bool irqd_is_wakeup_armed(struct irq_data *d)
333{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800334 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200335}
336
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200337static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
338{
339 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
340}
341
342static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
343{
344 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
345}
346
347static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
348{
349 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
350}
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200351
Thomas Gleixner9c255582016-07-04 17:39:23 +0900352static inline bool irqd_affinity_is_managed(struct irq_data *d)
353{
354 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
355}
356
Marc Zyngier08d85f32017-01-17 16:00:48 +0000357static inline bool irqd_is_activated(struct irq_data *d)
358{
359 return __irqd_to_state(d) & IRQD_ACTIVATED;
360}
361
362static inline void irqd_set_activated(struct irq_data *d)
363{
364 __irqd_to_state(d) |= IRQD_ACTIVATED;
365}
366
367static inline void irqd_clr_activated(struct irq_data *d)
368{
369 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
370}
371
Thomas Gleixner201d7f42017-05-31 11:58:32 +0200372static inline bool irqd_is_started(struct irq_data *d)
373{
374 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
375}
376
Thomas Gleixner761ea382017-06-20 01:37:50 +0200377static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
Thomas Gleixner54fdf6a2017-06-20 01:37:47 +0200378{
379 return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
380}
381
Thomas Gleixner69790ba2017-12-29 16:44:34 +0100382static inline void irqd_set_can_reserve(struct irq_data *d)
383{
384 __irqd_to_state(d) |= IRQD_CAN_RESERVE;
385}
386
387static inline void irqd_clr_can_reserve(struct irq_data *d)
388{
389 __irqd_to_state(d) &= ~IRQD_CAN_RESERVE;
390}
391
392static inline bool irqd_can_reserve(struct irq_data *d)
393{
394 return __irqd_to_state(d) & IRQD_CAN_RESERVE;
395}
396
Boqun Fengb3542862015-12-29 12:18:48 +0800397#undef __irqd_to_state
398
Grant Likelya699e4e2012-04-03 07:11:04 -0600399static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
400{
401 return d->hwirq;
402}
403
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000404/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700405 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700406 *
Jon Hunterbe45beb2016-06-07 16:12:29 +0100407 * @parent_device: pointer to parent device for irqchip
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700408 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000409 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
410 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
411 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
412 * @irq_disable: disable the interrupt
413 * @irq_ack: start of a new interrupt
414 * @irq_mask: mask an interrupt source
415 * @irq_mask_ack: ack and mask an interrupt source
416 * @irq_unmask: unmask an interrupt source
417 * @irq_eoi: end of interrupt
Thomas Gleixner83979132017-07-27 12:21:11 +0200418 * @irq_set_affinity: Set the CPU affinity on SMP machines. If the force
419 * argument is true, it tells the driver to
420 * unconditionally apply the affinity setting. Sanity
421 * checks against the supplied affinity mask are not
422 * required. This is used for CPU hotplug where the
423 * target CPU is not yet set in the cpu_online_mask.
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000424 * @irq_retrigger: resend an IRQ to the CPU
425 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
426 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
427 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
428 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700429 * @irq_cpu_online: configure an interrupt source for a secondary CPU
430 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700431 * @irq_suspend: function called from core code on suspend once per
432 * chip, when one or more interrupts are installed
433 * @irq_resume: function called from core code on resume once per chip,
434 * when one ore more interrupts are installed
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200435 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000436 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100437 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100438 * @irq_request_resources: optional to request resources before calling
439 * any other callback related to this irq
440 * @irq_release_resources: optional to release resources acquired with
441 * irq_request_resources
Jiang Liu515085e2014-11-06 22:20:17 +0800442 * @irq_compose_msi_msg: optional to compose message content for MSI
Jiang Liu9dde55b2014-11-09 23:10:28 +0800443 * @irq_write_msi_msg: optional to write message content for MSI
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000444 * @irq_get_irqchip_state: return the internal state of an interrupt
445 * @irq_set_irqchip_state: set the internal state of a interrupt
Jiang Liu0a4377d2015-05-19 17:07:14 +0800446 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
Qais Yousef34dc1ae2015-12-08 13:20:21 +0000447 * @ipi_send_single: send a single IPI to destination cpus
448 * @ipi_send_mask: send an IPI to destination cpus in cpumask
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100449 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700451struct irq_chip {
Jon Hunterbe45beb2016-06-07 16:12:29 +0100452 struct device *parent_device;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700453 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000454 unsigned int (*irq_startup)(struct irq_data *data);
455 void (*irq_shutdown)(struct irq_data *data);
456 void (*irq_enable)(struct irq_data *data);
457 void (*irq_disable)(struct irq_data *data);
458
459 void (*irq_ack)(struct irq_data *data);
460 void (*irq_mask)(struct irq_data *data);
461 void (*irq_mask_ack)(struct irq_data *data);
462 void (*irq_unmask)(struct irq_data *data);
463 void (*irq_eoi)(struct irq_data *data);
464
465 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
466 int (*irq_retrigger)(struct irq_data *data);
467 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
468 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
469
470 void (*irq_bus_lock)(struct irq_data *data);
471 void (*irq_bus_sync_unlock)(struct irq_data *data);
472
David Daney0fdb4b22011-03-25 12:38:49 -0700473 void (*irq_cpu_online)(struct irq_data *data);
474 void (*irq_cpu_offline)(struct irq_data *data);
475
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200476 void (*irq_suspend)(struct irq_data *data);
477 void (*irq_resume)(struct irq_data *data);
478 void (*irq_pm_shutdown)(struct irq_data *data);
479
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000480 void (*irq_calc_mask)(struct irq_data *data);
481
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100482 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100483 int (*irq_request_resources)(struct irq_data *data);
484 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100485
Jiang Liu515085e2014-11-06 22:20:17 +0800486 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu9dde55b2014-11-09 23:10:28 +0800487 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu515085e2014-11-06 22:20:17 +0800488
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000489 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
490 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
491
Jiang Liu0a4377d2015-05-19 17:07:14 +0800492 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
493
Qais Yousef34dc1ae2015-12-08 13:20:21 +0000494 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
495 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
496
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100497 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498};
499
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100500/*
501 * irq_chip specific flags
502 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100503 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
504 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100505 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200506 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
507 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530508 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100509 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100510 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100511 */
512enum {
513 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100514 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100515 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200516 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530517 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200518 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100519 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100520};
521
Thomas Gleixnere1447102010-10-01 16:03:45 +0200522#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200523
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700524/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700525 * Pick up the arch-dependent methods:
526 */
527#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200529#ifndef NR_IRQS_LEGACY
530# define NR_IRQS_LEGACY 0
531#endif
532
Thomas Gleixner1318a482010-09-27 21:01:37 +0200533#ifndef ARCH_IRQ_INIT_FLAGS
534# define ARCH_IRQ_INIT_FLAGS 0
535#endif
536
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100537#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200538
Thomas Gleixnere1447102010-10-01 16:03:45 +0200539struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700540extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900541extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100542extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
543extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
David Daney0fdb4b22011-03-25 12:38:49 -0700545extern void irq_cpu_online(void);
546extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000547extern int irq_set_affinity_locked(struct irq_data *data,
548 const struct cpumask *cpumask, bool force);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800549extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
David Daney0fdb4b22011-03-25 12:38:49 -0700550
Thomas Gleixnerc5cb83b2017-06-20 01:37:51 +0200551#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
Yang Yingliangf1e0bb02015-09-24 17:32:13 +0800552extern void irq_migrate_all_off_this_cpu(void);
Thomas Gleixnerc5cb83b2017-06-20 01:37:51 +0200553extern int irq_affinity_online_cpu(unsigned int cpu);
554#else
555# define irq_affinity_online_cpu NULL
556#endif
Yang Yingliangf1e0bb02015-09-24 17:32:13 +0800557
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200558#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100559void irq_move_irq(struct irq_data *data);
560void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnerf0383c22017-06-20 01:37:29 +0200561void irq_force_complete_move(struct irq_desc *desc);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200562#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100563static inline void irq_move_irq(struct irq_data *data) { }
564static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnerf0383c22017-06-20 01:37:29 +0200565static inline void irq_force_complete_move(struct irq_desc *desc) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200566#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700567
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700570#ifdef CONFIG_HARDIRQS_SW_RESEND
571int irq_set_parent(int irq, int parent_irq);
572#else
573static inline int irq_set_parent(int irq, int parent_irq)
574{
575 return 0;
576}
577#endif
578
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700579/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700580 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100581 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700582 */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200583extern void handle_level_irq(struct irq_desc *desc);
584extern void handle_fasteoi_irq(struct irq_desc *desc);
585extern void handle_edge_irq(struct irq_desc *desc);
586extern void handle_edge_eoi_irq(struct irq_desc *desc);
587extern void handle_simple_irq(struct irq_desc *desc);
Keith Buschedd14cf2016-06-17 16:00:20 -0600588extern void handle_untracked_irq(struct irq_desc *desc);
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200589extern void handle_percpu_irq(struct irq_desc *desc);
590extern void handle_percpu_devid_irq(struct irq_desc *desc);
591extern void handle_bad_irq(struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100592extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700593
Jiang Liu515085e2014-11-06 22:20:17 +0800594extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
Jon Hunterbe45beb2016-06-07 16:12:29 +0100595extern int irq_chip_pm_get(struct irq_data *data);
596extern int irq_chip_pm_put(struct irq_data *data);
Jiang Liu85f08c12014-11-06 22:20:16 +0800597#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
David Daney7703b082017-08-17 17:53:31 -0700598extern void handle_fasteoi_ack_irq(struct irq_desc *desc);
599extern void handle_fasteoi_mask_irq(struct irq_desc *desc);
Stefan Agner3cfeffc2015-05-16 11:44:14 +0200600extern void irq_chip_enable_parent(struct irq_data *data);
601extern void irq_chip_disable_parent(struct irq_data *data);
Jiang Liu85f08c12014-11-06 22:20:16 +0800602extern void irq_chip_ack_parent(struct irq_data *data);
603extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
Yingjoe Chen56e8aba2014-11-13 23:37:05 +0800604extern void irq_chip_mask_parent(struct irq_data *data);
605extern void irq_chip_unmask_parent(struct irq_data *data);
606extern void irq_chip_eoi_parent(struct irq_data *data);
607extern int irq_chip_set_affinity_parent(struct irq_data *data,
608 const struct cpumask *dest,
609 bool force);
Marc Zyngier08b55e22015-03-11 15:43:43 +0000610extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800611extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
612 void *vcpu_info);
Grygorii Strashkob7560de2015-08-14 15:20:26 +0300613extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
Jiang Liu85f08c12014-11-06 22:20:16 +0800614#endif
615
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700616/* Handling of unhandled and spurious interrupts: */
Jiang Liu0dcdbc92015-06-04 12:13:28 +0800617extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700619
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700620/* Enable/disable irq debugging output: */
621extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700623/* Checks whether the interrupt can be requested by request_irq(): */
624extern int can_request_irq(unsigned int irq, unsigned long irqflags);
625
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100626/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700627extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100628extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700629
630extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100631irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700632 irq_flow_handler_t handle, const char *name);
633
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100634static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
635 irq_flow_handler_t handle)
636{
637 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
638}
639
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100640extern int irq_set_percpu_devid(unsigned int irq);
Marc Zyngier222df542016-04-11 09:57:52 +0100641extern int irq_set_percpu_devid_partition(unsigned int irq,
642 const struct cpumask *affinity);
643extern int irq_get_percpu_devid_partition(unsigned int irq,
644 struct cpumask *affinity);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100645
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700646extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100647__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700648 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700649
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700650static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100651irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700652{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100653 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700654}
655
656/*
657 * Set a highlevel chained flow handler for a given IRQ.
658 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900659 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700660 */
661static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100662irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700663{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100664 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700665}
666
Russell King3b0f95b2015-06-16 23:06:20 +0100667/*
668 * Set a highlevel chained flow handler and its data for a given IRQ.
669 * (a chained handler is automatically enabled and set to
670 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
671 */
672void
673irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
674 void *data);
675
Thomas Gleixner44247182010-09-28 10:40:18 +0200676void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
677
678static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
679{
680 irq_modify_status(irq, 0, set);
681}
682
683static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
684{
685 irq_modify_status(irq, clr, 0);
686}
687
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100688static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200689{
690 irq_modify_status(irq, 0, IRQ_NOPROBE);
691}
692
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100693static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200694{
695 irq_modify_status(irq, IRQ_NOPROBE, 0);
696}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800697
Paul Mundt7f1b1242011-04-07 06:01:44 +0900698static inline void irq_set_nothread(unsigned int irq)
699{
700 irq_modify_status(irq, 0, IRQ_NOTHREAD);
701}
702
703static inline void irq_set_thread(unsigned int irq)
704{
705 irq_modify_status(irq, IRQ_NOTHREAD, 0);
706}
707
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100708static inline void irq_set_nested_thread(unsigned int irq, bool nest)
709{
710 if (nest)
711 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
712 else
713 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
714}
715
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100716static inline void irq_set_percpu_devid_flags(unsigned int irq)
717{
718 irq_set_status_flags(irq,
719 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
720 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
721}
722
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700723/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100724extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
725extern int irq_set_handler_data(unsigned int irq, void *data);
726extern int irq_set_chip_data(unsigned int irq, void *data);
727extern int irq_set_irq_type(unsigned int irq, unsigned int type);
728extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100729extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
730 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200731extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700732
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100733static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200734{
735 struct irq_data *d = irq_get_irq_data(irq);
736 return d ? d->chip : NULL;
737}
738
739static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
740{
741 return d->chip;
742}
743
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100744static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200745{
746 struct irq_data *d = irq_get_irq_data(irq);
747 return d ? d->chip_data : NULL;
748}
749
750static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
751{
752 return d->chip_data;
753}
754
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100755static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200756{
757 struct irq_data *d = irq_get_irq_data(irq);
Jiang Liuaf7080e2015-06-01 16:05:21 +0800758 return d ? d->common->handler_data : NULL;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200759}
760
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100761static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200762{
Jiang Liuaf7080e2015-06-01 16:05:21 +0800763 return d->common->handler_data;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200764}
765
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100766static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200767{
768 struct irq_data *d = irq_get_irq_data(irq);
Jiang Liub2377212015-06-01 16:05:43 +0800769 return d ? d->common->msi_desc : NULL;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200770}
771
Jiang Liuc391f262015-06-01 16:05:41 +0800772static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200773{
Jiang Liub2377212015-06-01 16:05:43 +0800774 return d->common->msi_desc;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200775}
776
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200777static inline u32 irq_get_trigger_type(unsigned int irq)
778{
779 struct irq_data *d = irq_get_irq_data(irq);
780 return d ? irqd_get_trigger_type(d) : 0;
781}
782
Jiang Liu449e9ca2015-06-01 16:05:16 +0800783static inline int irq_common_data_get_node(struct irq_common_data *d)
784{
785#ifdef CONFIG_NUMA
786 return d->node;
787#else
788 return 0;
789#endif
790}
791
Jiang Liu67830112015-06-01 16:05:13 +0800792static inline int irq_data_get_node(struct irq_data *d)
793{
Jiang Liu449e9ca2015-06-01 16:05:16 +0800794 return irq_common_data_get_node(d->common);
Jiang Liu67830112015-06-01 16:05:13 +0800795}
796
Jiang Liuc64301a2015-06-01 16:05:23 +0800797static inline struct cpumask *irq_get_affinity_mask(int irq)
798{
799 struct irq_data *d = irq_get_irq_data(irq);
800
Jiang Liu9df872f2015-06-03 11:47:50 +0800801 return d ? d->common->affinity : NULL;
Jiang Liuc64301a2015-06-01 16:05:23 +0800802}
803
804static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
805{
Jiang Liu9df872f2015-06-03 11:47:50 +0800806 return d->common->affinity;
Jiang Liuc64301a2015-06-01 16:05:23 +0800807}
808
Thomas Gleixner0d3f5422017-06-20 01:37:38 +0200809#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
810static inline
811struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
812{
Thomas Gleixner05519682017-09-21 11:54:44 +0200813 return d->common->effective_affinity;
Thomas Gleixner0d3f5422017-06-20 01:37:38 +0200814}
815static inline void irq_data_update_effective_affinity(struct irq_data *d,
816 const struct cpumask *m)
817{
818 cpumask_copy(d->common->effective_affinity, m);
819}
820#else
821static inline void irq_data_update_effective_affinity(struct irq_data *d,
822 const struct cpumask *m)
823{
824}
825static inline
826struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
827{
828 return d->common->affinity;
829}
830#endif
831
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200832unsigned int arch_dynirq_lower_bound(unsigned int from);
833
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200834int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
Thomas Gleixner06ee6d52016-07-04 17:39:24 +0900835 struct module *owner, const struct cpumask *affinity);
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200836
Bartosz Golaszewski2b5e7732017-02-10 13:23:23 +0100837int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
838 unsigned int cnt, int node, struct module *owner,
839 const struct cpumask *affinity);
840
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400841/* use macros to avoid needing export.h for THIS_MODULE */
842#define irq_alloc_descs(irq, from, cnt, node) \
Thomas Gleixner06ee6d52016-07-04 17:39:24 +0900843 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400844
845#define irq_alloc_desc(node) \
846 irq_alloc_descs(-1, 0, 1, node)
847
848#define irq_alloc_desc_at(at, node) \
849 irq_alloc_descs(at, at, 1, node)
850
851#define irq_alloc_desc_from(from, node) \
852 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200853
Alexander Gordeev51906e72012-11-19 16:01:29 +0100854#define irq_alloc_descs_from(from, cnt, node) \
855 irq_alloc_descs(-1, from, cnt, node)
856
Bartosz Golaszewski2b5e7732017-02-10 13:23:23 +0100857#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
858 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
859
860#define devm_irq_alloc_desc(dev, node) \
861 devm_irq_alloc_descs(dev, -1, 0, 1, node)
862
863#define devm_irq_alloc_desc_at(dev, at, node) \
864 devm_irq_alloc_descs(dev, at, at, 1, node)
865
866#define devm_irq_alloc_desc_from(dev, from, node) \
867 devm_irq_alloc_descs(dev, -1, from, 1, node)
868
869#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
870 devm_irq_alloc_descs(dev, -1, from, cnt, node)
871
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200872void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200873static inline void irq_free_desc(unsigned int irq)
874{
875 irq_free_descs(irq, 1);
876}
877
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000878#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
879unsigned int irq_alloc_hwirqs(int cnt, int node);
880static inline unsigned int irq_alloc_hwirq(int node)
881{
882 return irq_alloc_hwirqs(1, node);
883}
884void irq_free_hwirqs(unsigned int from, int cnt);
885static inline void irq_free_hwirq(unsigned int irq)
886{
887 return irq_free_hwirqs(irq, 1);
888}
889int arch_setup_hwirq(unsigned int irq, int node);
890void arch_teardown_hwirq(unsigned int irq);
891#endif
892
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000893#ifdef CONFIG_GENERIC_IRQ_LEGACY
894void irq_init_desc(unsigned int irq);
895#endif
896
Thomas Gleixner7d828062011-04-03 11:42:53 +0200897/**
898 * struct irq_chip_regs - register offsets for struct irq_gci
899 * @enable: Enable register offset to reg_base
900 * @disable: Disable register offset to reg_base
901 * @mask: Mask register offset to reg_base
902 * @ack: Ack register offset to reg_base
903 * @eoi: Eoi register offset to reg_base
904 * @type: Type configuration register offset to reg_base
905 * @polarity: Polarity configuration register offset to reg_base
906 */
907struct irq_chip_regs {
908 unsigned long enable;
909 unsigned long disable;
910 unsigned long mask;
911 unsigned long ack;
912 unsigned long eoi;
913 unsigned long type;
914 unsigned long polarity;
915};
916
917/**
918 * struct irq_chip_type - Generic interrupt chip instance for a flow type
919 * @chip: The real interrupt chip which provides the callbacks
920 * @regs: Register offsets for this chip
921 * @handler: Flow handler associated with this chip
922 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000923 * @mask_cache_priv: Cached mask register private to the chip type
924 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200925 *
926 * A irq_generic_chip can have several instances of irq_chip_type when
927 * it requires different functions and register offsets for different
928 * flow types.
929 */
930struct irq_chip_type {
931 struct irq_chip chip;
932 struct irq_chip_regs regs;
933 irq_flow_handler_t handler;
934 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000935 u32 mask_cache_priv;
936 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200937};
938
939/**
940 * struct irq_chip_generic - Generic irq chip data structure
941 * @lock: Lock to protect register and cache data access
942 * @reg_base: Register base address (virtual)
Kevin Cernekee2b280372014-11-06 22:44:18 -0800943 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
944 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700945 * @suspend: Function called from core code on suspend once per
946 * chip; can be useful instead of irq_chip::suspend to
947 * handle chip details even when no interrupts are in use
948 * @resume: Function called from core code on resume once per chip;
949 * can be useful instead of irq_chip::suspend to handle
950 * chip details even when no interrupts are in use
Thomas Gleixner7d828062011-04-03 11:42:53 +0200951 * @irq_base: Interrupt base nr for this chip
952 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000953 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200954 * @type_cache: Cached type register
955 * @polarity_cache: Cached polarity register
956 * @wake_enabled: Interrupt can wakeup from suspend
957 * @wake_active: Interrupt is marked as an wakeup from suspend source
958 * @num_ct: Number of available irq_chip_type instances (usually 1)
959 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000960 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100961 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000962 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200963 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200964 * @chip_types: Array of interrupt irq_chip_types
965 *
966 * Note, that irq_chip_generic can have multiple irq_chip_type
967 * implementations which can be associated to a particular irq line of
968 * an irq_chip_generic instance. That allows to share and protect
969 * state in an irq_chip_generic instance when we need to implement
970 * different flow mechanisms (level/edge) for it.
971 */
972struct irq_chip_generic {
973 raw_spinlock_t lock;
974 void __iomem *reg_base;
Kevin Cernekee2b280372014-11-06 22:44:18 -0800975 u32 (*reg_readl)(void __iomem *addr);
976 void (*reg_writel)(u32 val, void __iomem *addr);
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700977 void (*suspend)(struct irq_chip_generic *gc);
978 void (*resume)(struct irq_chip_generic *gc);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200979 unsigned int irq_base;
980 unsigned int irq_cnt;
981 u32 mask_cache;
982 u32 type_cache;
983 u32 polarity_cache;
984 u32 wake_enabled;
985 u32 wake_active;
986 unsigned int num_ct;
987 void *private;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000988 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100989 unsigned long unused;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000990 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200991 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200992 struct irq_chip_type chip_types[0];
993};
994
995/**
996 * enum irq_gc_flags - Initialization flags for generic irq chips
997 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
998 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
999 * irq chips which need to call irq_set_wake() on
1000 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +00001001 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +00001002 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Kevin Cernekeeb7905592014-11-06 22:44:19 -08001003 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
Thomas Gleixner7d828062011-04-03 11:42:53 +02001004 */
1005enum irq_gc_flags {
1006 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
1007 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +00001008 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +00001009 IRQ_GC_NO_MASK = 1 << 3,
Kevin Cernekeeb7905592014-11-06 22:44:19 -08001010 IRQ_GC_BE_IO = 1 << 4,
Thomas Gleixner7d828062011-04-03 11:42:53 +02001011};
1012
Thomas Gleixner088f40b2013-05-06 14:30:27 +00001013/*
1014 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
1015 * @irqs_per_chip: Number of interrupts per chip
1016 * @num_chips: Number of chips
1017 * @irq_flags_to_set: IRQ* flags to set on irq setup
1018 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
1019 * @gc_flags: Generic chip specific setup flags
1020 * @gc: Array of pointers to generic interrupt chips
1021 */
1022struct irq_domain_chip_generic {
1023 unsigned int irqs_per_chip;
1024 unsigned int num_chips;
1025 unsigned int irq_flags_to_clear;
1026 unsigned int irq_flags_to_set;
1027 enum irq_gc_flags gc_flags;
1028 struct irq_chip_generic *gc[0];
1029};
1030
Thomas Gleixner7d828062011-04-03 11:42:53 +02001031/* Generic chip callback functions */
1032void irq_gc_noop(struct irq_data *d);
1033void irq_gc_mask_disable_reg(struct irq_data *d);
1034void irq_gc_mask_set_bit(struct irq_data *d);
1035void irq_gc_mask_clr_bit(struct irq_data *d);
1036void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -04001037void irq_gc_ack_set_bit(struct irq_data *d);
1038void irq_gc_ack_clr_bit(struct irq_data *d);
Doug Berger20608922017-10-04 14:26:26 +02001039void irq_gc_mask_disable_and_ack_set(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +02001040void irq_gc_eoi(struct irq_data *d);
1041int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1042
1043/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +02001044int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1045 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +02001046struct irq_chip_generic *
1047irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1048 void __iomem *reg_base, irq_flow_handler_t handler);
1049void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1050 enum irq_gc_flags flags, unsigned int clr,
1051 unsigned int set);
1052int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +02001053void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1054 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +02001055
Bartosz Golaszewski1c3e3632017-05-31 18:06:59 +02001056struct irq_chip_generic *
1057devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1058 unsigned int irq_base, void __iomem *reg_base,
1059 irq_flow_handler_t handler);
Bartosz Golaszewski30fd8fc2017-05-31 18:07:00 +02001060int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1061 u32 msk, enum irq_gc_flags flags,
1062 unsigned int clr, unsigned int set);
Bartosz Golaszewski1c3e3632017-05-31 18:06:59 +02001063
Thomas Gleixner088f40b2013-05-06 14:30:27 +00001064struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
Thomas Gleixner088f40b2013-05-06 14:30:27 +00001065
Sebastian Friasf88eecf2016-08-16 16:05:08 +02001066int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1067 int num_ct, const char *name,
1068 irq_flow_handler_t handler,
1069 unsigned int clr, unsigned int set,
1070 enum irq_gc_flags flags);
1071
1072#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1073 handler, clr, set, flags) \
1074({ \
1075 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1076 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1077 handler, clr, set, flags); \
1078})
Thomas Gleixner088f40b2013-05-06 14:30:27 +00001079
Bartosz Golaszewski707188f2017-05-31 18:06:56 +02001080static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1081{
1082 kfree(gc);
1083}
1084
Bartosz Golaszewski32bb6cb2017-05-31 18:06:57 +02001085static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1086 u32 msk, unsigned int clr,
1087 unsigned int set)
1088{
1089 irq_remove_generic_chip(gc, msk, clr, set);
1090 irq_free_generic_chip(gc);
1091}
1092
Thomas Gleixner7d828062011-04-03 11:42:53 +02001093static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1094{
1095 return container_of(d->chip, struct irq_chip_type, chip);
1096}
1097
1098#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1099
1100#ifdef CONFIG_SMP
1101static inline void irq_gc_lock(struct irq_chip_generic *gc)
1102{
1103 raw_spin_lock(&gc->lock);
1104}
1105
1106static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1107{
1108 raw_spin_unlock(&gc->lock);
1109}
1110#else
1111static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1112static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1113#endif
1114
Boris Brezillonebf9ff72016-09-13 15:58:28 +02001115/*
1116 * The irqsave variants are for usage in non interrupt code. Do not use
1117 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1118 */
1119#define irq_gc_lock_irqsave(gc, flags) \
1120 raw_spin_lock_irqsave(&(gc)->lock, flags)
1121
1122#define irq_gc_unlock_irqrestore(gc, flags) \
1123 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1124
Kevin Cernekee332fd7c2014-11-06 22:44:17 -08001125static inline void irq_reg_writel(struct irq_chip_generic *gc,
1126 u32 val, int reg_offset)
1127{
Kevin Cernekee2b280372014-11-06 22:44:18 -08001128 if (gc->reg_writel)
1129 gc->reg_writel(val, gc->reg_base + reg_offset);
1130 else
1131 writel(val, gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -08001132}
1133
1134static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1135 int reg_offset)
1136{
Kevin Cernekee2b280372014-11-06 22:44:18 -08001137 if (gc->reg_readl)
1138 return gc->reg_readl(gc->reg_base + reg_offset);
1139 else
1140 return readl(gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -08001141}
1142
Thomas Gleixner2f75d9e2017-09-13 23:29:14 +02001143struct irq_matrix;
1144struct irq_matrix *irq_alloc_matrix(unsigned int matrix_bits,
1145 unsigned int alloc_start,
1146 unsigned int alloc_end);
1147void irq_matrix_online(struct irq_matrix *m);
1148void irq_matrix_offline(struct irq_matrix *m);
1149void irq_matrix_assign_system(struct irq_matrix *m, unsigned int bit, bool replace);
1150int irq_matrix_reserve_managed(struct irq_matrix *m, const struct cpumask *msk);
1151void irq_matrix_remove_managed(struct irq_matrix *m, const struct cpumask *msk);
1152int irq_matrix_alloc_managed(struct irq_matrix *m, unsigned int cpu);
1153void irq_matrix_reserve(struct irq_matrix *m);
1154void irq_matrix_remove_reserved(struct irq_matrix *m);
1155int irq_matrix_alloc(struct irq_matrix *m, const struct cpumask *msk,
1156 bool reserved, unsigned int *mapped_cpu);
1157void irq_matrix_free(struct irq_matrix *m, unsigned int cpu,
1158 unsigned int bit, bool managed);
1159void irq_matrix_assign(struct irq_matrix *m, unsigned int bit);
1160unsigned int irq_matrix_available(struct irq_matrix *m, bool cpudown);
1161unsigned int irq_matrix_allocated(struct irq_matrix *m);
1162unsigned int irq_matrix_reserved(struct irq_matrix *m);
1163void irq_matrix_debug_show(struct seq_file *sf, struct irq_matrix *m, int ind);
1164
Qais Yousefd17bf242015-12-08 13:20:19 +00001165/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1166#define INVALID_HWIRQ (~0UL)
Qais Youseff9bce792015-12-08 13:20:20 +00001167irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
Qais Yousef3b8e29a2015-12-08 13:20:22 +00001168int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1169int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1170int ipi_send_single(unsigned int virq, unsigned int cpu);
1171int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
Qais Yousefd17bf242015-12-08 13:20:19 +00001172
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001173#endif /* _LINUX_IRQ_H */